pci.h 13.9 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

A
aliguori 已提交
4
#include "qemu-common.h"
5
#include "qobject.h"
A
aliguori 已提交
6

P
Paul Brook 已提交
7 8
#include "qdev.h"

P
pbrook 已提交
9 10 11
/* PCI includes legacy ISA access.  */
#include "isa.h"

12 13
#include "pcie.h"

P
pbrook 已提交
14 15
/* PCI bus */

16 17 18
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)
19
#define PCI_SLOT_MAX            32
20
#define PCI_FUNC_MAX            8
21

22 23
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
#include "pci_ids.h"
24

25
/* QEMU-specific Vendor and Device ID definitions */
26

27 28
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
29
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
30

31
/* Hitachi (0x1054) */
32
#define PCI_VENDOR_ID_HITACHI            0x1054
33
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
34

35
/* Apple (0x106b) */
36 37 38 39
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
40
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
41

42 43
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
44

45 46
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
47

48 49
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
50

51
/* QEMU/Bochs VGA (0x1234) */
52 53 54
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111

55
/* VMWare (0x15ad) */
56 57 58 59 60 61 62
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729

A
aliguori 已提交
63
/* Intel (0x8086) */
64
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
65
#define PCI_DEVICE_ID_INTEL_82557        0x1229
A
Alexander Graf 已提交
66
#define PCI_DEVICE_ID_INTEL_82801IR      0x2922
67

68
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
69 70 71 72 73 74 75
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
76
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
77

78
#define FMT_PCIBUS                      PRIx64
79

P
pbrook 已提交
80 81 82 83 84
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
85
                                pcibus_t addr, pcibus_t size, int type);
86
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
87 88

typedef struct PCIIORegion {
89 90 91
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
    pcibus_t size;
92
    pcibus_t filtered_size;
P
pbrook 已提交
93 94
    uint8_t type;
    PCIMapIORegionFunc *map_func;
95
    ram_addr_t ram_addr;
P
pbrook 已提交
96 97 98 99 100
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

I
Isaku Yamahata 已提交
101 102 103
#include "pci_regs.h"

/* PCI HEADER_TYPE */
I
Isaku Yamahata 已提交
104
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
105

106 107 108 109
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100
I
Isaku Yamahata 已提交
110 111
/* Size of the standart PCIe config space: 4KB */
#define PCIE_CONFIG_SPACE_SIZE  0x1000
112

113 114
#define PCI_NUM_PINS 4 /* A-D */

115 116
/* Bits in cap_present field. */
enum {
I
Isaku Yamahata 已提交
117 118 119
    QEMU_PCI_CAP_MSI = 0x1,
    QEMU_PCI_CAP_MSIX = 0x2,
    QEMU_PCI_CAP_EXPRESS = 0x4,
120 121

    /* multifunction capable device */
I
Isaku Yamahata 已提交
122
#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR        3
123
    QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
124 125 126 127

    /* command register SERR bit enabled */
#define QEMU_PCI_CAP_SERR_BITNR 4
    QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
128 129
};

P
pbrook 已提交
130
struct PCIDevice {
P
Paul Brook 已提交
131
    DeviceState qdev;
P
pbrook 已提交
132
    /* PCI config space */
I
Isaku Yamahata 已提交
133
    uint8_t *config;
134

135 136
    /* Used to enable config checks on load. Note that writeable bits are
     * never checked even if set in cmask. */
I
Isaku Yamahata 已提交
137
    uint8_t *cmask;
138

139
    /* Used to implement R/W bytes */
I
Isaku Yamahata 已提交
140
    uint8_t *wmask;
P
pbrook 已提交
141

142 143 144
    /* Used to implement RW1C(Write 1 to Clear) bytes */
    uint8_t *w1cmask;

145
    /* Used to allocate config space for capabilities. */
I
Isaku Yamahata 已提交
146
    uint8_t *used;
147

P
pbrook 已提交
148 149
    /* the following fields are read only */
    PCIBus *bus;
150
    uint32_t devfn;
P
pbrook 已提交
151 152 153 154 155 156 157 158 159 160 161
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    /* IRQ objects for the INTA-INTD pins.  */
    qemu_irq *irq;

    /* Current IRQ levels.  Used internally by the generic PCI code.  */
162
    uint8_t irq_state;
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

    /* Space to store MSIX table */
    uint8_t *msix_table_page;
    /* MMIO index used to map MSIX table and pending bit entries. */
    int msix_mmio_index;
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
    /* Region including the MSI-X table */
    uint32_t msix_bar_size;
J
Juan Quintela 已提交
181 182
    /* Version id needed for VMState */
    int32_t version_id;
183

I
Isaku Yamahata 已提交
184 185 186
    /* Offset of MSI capability in config space */
    uint8_t msi_cap;

187 188 189
    /* PCI Express */
    PCIExpressDevice exp;

190
    /* Location of option rom */
191
    char *romfile;
192
    ram_addr_t rom_offset;
193
    uint32_t rom_bar;
P
pbrook 已提交
194 195 196 197 198 199 200
};

PCIDevice *pci_register_device(PCIBus *bus, const char *name,
                               int instance_size, int devfn,
                               PCIConfigReadFunc *config_read,
                               PCIConfigWriteFunc *config_write);

201
void pci_register_bar(PCIDevice *pci_dev, int region_num,
202
                            pcibus_t size, uint8_t type,
P
pbrook 已提交
203
                            PCIMapIORegionFunc *map_func);
204 205
void pci_register_bar_simple(PCIDevice *pci_dev, int region_num,
                             pcibus_t size, uint8_t attr, ram_addr_t ram_addr);
P
pbrook 已提交
206

207 208
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
                       uint8_t offset, uint8_t size);
209 210 211 212 213 214 215 216

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
217 218 219 220 221 222 223
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);

224
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
225
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
226 227 228 229 230 231 232 233 234

typedef enum {
    PCI_HOTPLUG_DISABLED,
    PCI_HOTPLUG_ENABLED,
    PCI_COLDPLUG_ENABLED,
} PCIHotplugState;

typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
                              PCIHotplugState state);
235
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
I
Isaku Yamahata 已提交
236 237
                         const char *name, uint8_t devfn_min);
PCIBus *pci_bus_new(DeviceState *parent, const char *name, uint8_t devfn_min);
238 239
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
240
int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
241
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
P
Paul Brook 已提交
242 243
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
I
Isaku Yamahata 已提交
244
                         void *irq_opaque, uint8_t devfn_min, int nirq);
I
Isaku Yamahata 已提交
245
void pci_device_reset(PCIDevice *dev);
246
void pci_bus_reset(PCIBus *bus);
P
pbrook 已提交
247

B
Blue Swirl 已提交
248 249
void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);

250 251
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
                        const char *default_devaddr);
252 253
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
                               const char *default_devaddr);
P
pbrook 已提交
254
int pci_bus_num(PCIBus *s);
255
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
256
PCIBus *pci_find_root_bus(int domain);
257
int pci_find_domain(const PCIBus *bus);
258
PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
259
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
260
int pci_qdev_find_device(const char *id, PCIDevice **pdev);
261
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
P
pbrook 已提交
262

263 264
int pci_parse_devaddr(const char *addr, int *domp, int *busp,
                      unsigned int *slotp, unsigned int *funcp);
265 266
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
                     unsigned *slotp);
267

268 269
void do_pci_info_print(Monitor *mon, const QObject *data);
void do_pci_info(Monitor *mon, QObject **ret_data);
270
void pci_bridge_update_mappings(PCIBus *b);
P
pbrook 已提交
271

I
Isaku Yamahata 已提交
272 273
void pci_device_deassert_intx(PCIDevice *dev);

274 275 276 277 278 279 280
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
281
pci_get_byte(const uint8_t *config)
282 283 284 285
{
    return *config;
}

286 287 288 289 290 291 292
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
    cpu_to_le16wu((uint16_t *)config, val);
}

static inline uint16_t
293
pci_get_word(const uint8_t *config)
294
{
295
    return le16_to_cpupu((const uint16_t *)config);
296 297 298 299 300 301 302 303 304
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
    cpu_to_le32wu((uint32_t *)config, val);
}

static inline uint32_t
305
pci_get_long(const uint8_t *config)
306
{
307
    return le32_to_cpupu((const uint32_t *)config);
308 309
}

310 311 312 313 314 315 316
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
    cpu_to_le64w((uint64_t *)config, val);
}

static inline uint64_t
317
pci_get_quad(const uint8_t *config)
318
{
319
    return le64_to_cpup((const uint64_t *)config);
320 321
}

322 323 324
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
325
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
326 327 328 329 330
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
331
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
332 333
}

I
Izik Eidus 已提交
334 335 336 337 338 339
static inline void
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_REVISION_ID], val);
}

340 341 342
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
343
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
344 345
}

I
Izik Eidus 已提交
346 347 348 349 350 351 352 353 354 355 356 357
static inline void
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
}

static inline void
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
}

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
/*
 * helper functions to do bit mask operation on configuration space.
 * Just to set bit, use test-and-set and discard returned value.
 * Just to clear bit, use test-and-clear and discard returned value.
 * NOTE: They aren't atomic.
 */
static inline uint8_t
pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val & ~mask);
    return val & mask;
}

static inline uint8_t
pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val | mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val & ~mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val | mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val & ~mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val | mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val & ~mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val | mask);
    return val & mask;
}

428
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
429 430 431
typedef struct {
    DeviceInfo qdev;
    pci_qdev_initfn init;
432
    PCIUnregisterFunc *exit;
433 434
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;
I
Isaku Yamahata 已提交
435

436 437 438 439 440 441
    /*
     * pci-to-pci bridge or normal device.
     * This doesn't mean pci host switch.
     * When card bus bridge is supported, this would be enhanced.
     */
    int is_bridge;
442

I
Isaku Yamahata 已提交
443
    /* pcie stuff */
444
    int is_express;   /* is this device pci express? */
445

446 447 448
    /* device isn't hot-pluggable */
    int no_hotplug;

449 450
    /* rom bar */
    const char *romfile;
451 452 453 454
} PCIDeviceInfo;

void pci_qdev_register(PCIDeviceInfo *info);
void pci_qdev_register_many(PCIDeviceInfo *info);
P
Paul Brook 已提交
455

456 457 458 459 460
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
                                    const char *name);
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
                                           bool multifunction,
                                           const char *name);
461 462 463
PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
                                        bool multifunction,
                                        const char *name);
464
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
465
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
466
PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
467

468
static inline int pci_is_express(const PCIDevice *d)
I
Isaku Yamahata 已提交
469 470 471 472
{
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
}

473
static inline uint32_t pci_config_size(const PCIDevice *d)
I
Isaku Yamahata 已提交
474 475 476 477
{
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
}

P
pbrook 已提交
478
#endif