kfd_device_queue_manager.c 66.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0 OR MIT
2
/*
3
 * Copyright 2014-2022 Advanced Micro Devices, Inc.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

25 26
#include <linux/ratelimit.h>
#include <linux/printk.h>
27 28 29 30
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
31
#include <linux/sched.h>
32 33 34 35 36
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
A
Amber Lin 已提交
37
#include "amdgpu_amdkfd.h"
38
#include "mes_api_def.h"
39 40 41 42 43 44

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
45
				  u32 pasid, unsigned int vmid);
46

47 48 49
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
50
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
51
				enum kfd_unmap_queues_filter filter,
52
				uint32_t filter_param, bool reset);
53

F
Felix Kuehling 已提交
54 55
static int map_queues_cpsch(struct device_queue_manager *dqm);

56
static void deallocate_sdma_queue(struct device_queue_manager *dqm,
57
				struct queue *q);
58

59 60 61 62
static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q);
static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q);
static int allocate_sdma_queue(struct device_queue_manager *dqm,
63
				struct queue *q, const uint32_t *restore_sdma_id);
64 65
static void kfd_process_hw_exception(struct work_struct *work);

66 67
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
68
{
69
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
70 71
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
72 73
}

74 75 76
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
77 78
	int pipe_offset = (mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe) * dqm->dev->shared_resources.num_queue_per_pipe;
79 80 81 82

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
83
			      dqm->dev->shared_resources.cp_queue_bitmap))
84 85 86 87
			return true;
	return false;
}

88
unsigned int get_cp_queues_num(struct device_queue_manager *dqm)
89
{
90
	return bitmap_weight(dqm->dev->shared_resources.cp_queue_bitmap,
91
				KGD_MAX_QUEUES);
92 93
}

94
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
95
{
96 97 98 99 100 101
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
102 103
}

104 105
static unsigned int get_num_all_sdma_engines(struct device_queue_manager *dqm)
{
106 107
	return kfd_get_num_sdma_engines(dqm->dev) +
		kfd_get_num_xgmi_sdma_engines(dqm->dev);
108 109
}

110 111
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
112
	return kfd_get_num_sdma_engines(dqm->dev) *
113
		dqm->dev->device_info.num_sdma_queues_per_engine;
114 115
}

116 117
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
118
	return kfd_get_num_xgmi_sdma_engines(dqm->dev) *
119
		dqm->dev->device_info.num_sdma_queues_per_engine;
120 121
}

122 123 124 125 126
static inline uint64_t get_reserved_sdma_queues_bitmap(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info.reserved_sdma_queues_bitmap;
}

127
void program_sh_mem_settings(struct device_queue_manager *dqm,
128 129
					struct qcm_process_device *qpd)
{
130
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
131
						dqm->dev->adev, qpd->vmid,
132 133 134 135 136 137
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static void kfd_hws_hang(struct device_queue_manager *dqm)
{
	/*
	 * Issue a GPU reset if HWS is unresponsive
	 */
	dqm->is_hws_hang = true;

	/* It's possible we're detecting a HWS hang in the
	 * middle of a GPU reset. No need to schedule another
	 * reset in this case.
	 */
	if (!dqm->is_resetting)
		schedule_work(&dqm->hw_exception_work);
}

static int convert_to_mes_queue_type(int queue_type)
{
	int mes_queue_type;

	switch (queue_type) {
	case KFD_QUEUE_TYPE_COMPUTE:
		mes_queue_type = MES_QUEUE_TYPE_COMPUTE;
		break;
	case KFD_QUEUE_TYPE_SDMA:
		mes_queue_type = MES_QUEUE_TYPE_SDMA;
		break;
	default:
		WARN(1, "Invalid queue type %d", queue_type);
		mes_queue_type = -EINVAL;
		break;
	}

	return mes_queue_type;
}

static int add_queue_mes(struct device_queue_manager *dqm, struct queue *q,
			 struct qcm_process_device *qpd)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)dqm->dev->adev;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);
	struct mes_add_queue_input queue_input;
179
	int r, queue_type;
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203

	if (dqm->is_hws_hang)
		return -EIO;

	memset(&queue_input, 0x0, sizeof(struct mes_add_queue_input));
	queue_input.process_id = qpd->pqm->process->pasid;
	queue_input.page_table_base_addr =  qpd->page_table_base;
	queue_input.process_va_start = 0;
	queue_input.process_va_end = adev->vm_manager.max_pfn - 1;
	/* MES unit for quantum is 100ns */
	queue_input.process_quantum = KFD_MES_PROCESS_QUANTUM;  /* Equivalent to 10ms. */
	queue_input.process_context_addr = pdd->proc_ctx_gpu_addr;
	queue_input.gang_quantum = KFD_MES_GANG_QUANTUM; /* Equivalent to 1ms */
	queue_input.gang_context_addr = q->gang_ctx_gpu_addr;
	queue_input.inprocess_gang_priority = q->properties.priority;
	queue_input.gang_global_priority_level =
					AMDGPU_MES_PRIORITY_LEVEL_NORMAL;
	queue_input.doorbell_offset = q->properties.doorbell_off;
	queue_input.mqd_addr = q->gart_mqd_addr;
	queue_input.wptr_addr = (uint64_t)q->properties.write_ptr;
	queue_input.paging = false;
	queue_input.tba_addr = qpd->tba_addr;
	queue_input.tma_addr = qpd->tma_addr;

204 205
	queue_type = convert_to_mes_queue_type(q->properties.type);
	if (queue_type < 0) {
206 207 208 209
		pr_err("Queue type not supported with MES, queue:%d\n",
				q->properties.type);
		return -EINVAL;
	}
210
	queue_input.queue_type = (uint32_t)queue_type;
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283

	if (q->gws) {
		queue_input.gws_base = 0;
		queue_input.gws_size = qpd->num_gws;
	}

	amdgpu_mes_lock(&adev->mes);
	r = adev->mes.funcs->add_hw_queue(&adev->mes, &queue_input);
	amdgpu_mes_unlock(&adev->mes);
	if (r) {
		pr_err("failed to add hardware queue to MES, doorbell=0x%x\n",
			q->properties.doorbell_off);
		pr_err("MES might be in unrecoverable state, issue a GPU reset\n");
		kfd_hws_hang(dqm);
}

	return r;
}

static int remove_queue_mes(struct device_queue_manager *dqm, struct queue *q,
			struct qcm_process_device *qpd)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)dqm->dev->adev;
	int r;
	struct mes_remove_queue_input queue_input;

	if (dqm->is_hws_hang)
		return -EIO;

	memset(&queue_input, 0x0, sizeof(struct mes_remove_queue_input));
	queue_input.doorbell_offset = q->properties.doorbell_off;
	queue_input.gang_context_addr = q->gang_ctx_gpu_addr;

	amdgpu_mes_lock(&adev->mes);
	r = adev->mes.funcs->remove_hw_queue(&adev->mes, &queue_input);
	amdgpu_mes_unlock(&adev->mes);

	if (r) {
		pr_err("failed to remove hardware queue from MES, doorbell=0x%x\n",
			q->properties.doorbell_off);
		pr_err("MES might be in unrecoverable state, issue a GPU reset\n");
		kfd_hws_hang(dqm);
	}

	return r;
}

static int remove_all_queues_mes(struct device_queue_manager *dqm)
{
	struct device_process_node *cur;
	struct qcm_process_device *qpd;
	struct queue *q;
	int retval = 0;

	list_for_each_entry(cur, &dqm->queues, list) {
		qpd = cur->qpd;
		list_for_each_entry(q, &qpd->queues_list, list) {
			if (q->properties.is_active) {
				retval = remove_queue_mes(dqm, q, qpd);
				if (retval) {
					pr_err("%s: Failed to remove queue %d for dev %d",
						__func__,
						q->properties.queue_id,
						dqm->dev->id);
					return retval;
				}
			}
		}
	}

	return retval;
}

284
static void increment_queue_count(struct device_queue_manager *dqm,
D
David Yat Sin 已提交
285 286
				  struct qcm_process_device *qpd,
				  struct queue *q)
287 288
{
	dqm->active_queue_count++;
D
David Yat Sin 已提交
289 290
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.type == KFD_QUEUE_TYPE_DIQ)
291
		dqm->active_cp_queue_count++;
D
David Yat Sin 已提交
292 293 294 295 296

	if (q->properties.is_gws) {
		dqm->gws_queue_count++;
		qpd->mapped_gws_queue = true;
	}
297 298
}

299
static void decrement_queue_count(struct device_queue_manager *dqm,
D
David Yat Sin 已提交
300 301
				  struct qcm_process_device *qpd,
				  struct queue *q)
302 303
{
	dqm->active_queue_count--;
D
David Yat Sin 已提交
304 305
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.type == KFD_QUEUE_TYPE_DIQ)
306
		dqm->active_cp_queue_count--;
D
David Yat Sin 已提交
307 308 309 310 311

	if (q->properties.is_gws) {
		dqm->gws_queue_count--;
		qpd->mapped_gws_queue = false;
	}
312 313
}

314 315 316 317 318 319 320
/*
 * Allocate a doorbell ID to this queue.
 * If doorbell_id is passed in, make sure requested ID is valid then allocate it.
 */
static int allocate_doorbell(struct qcm_process_device *qpd,
			     struct queue *q,
			     uint32_t const *restore_id)
321 322 323
{
	struct kfd_dev *dev = qpd->dqm->dev;

324
	if (!KFD_IS_SOC15(dev)) {
325 326 327
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
328 329 330 331

		if (restore_id && *restore_id != q->properties.queue_id)
			return -EINVAL;

332
		q->doorbell_id = q->properties.queue_id;
333 334
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
335 336 337 338
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
339
		 */
340

341 342 343 344 345 346 347 348 349
		uint32_t *idx_offset = dev->shared_resources.sdma_doorbell_idx;
		uint32_t valid_id = idx_offset[q->properties.sdma_engine_id]
						+ (q->properties.sdma_queue_id & 1)
						* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
						+ (q->properties.sdma_queue_id >> 1);

		if (restore_id && *restore_id != valid_id)
			return -EINVAL;
		q->doorbell_id = valid_id;
350
	} else {
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
		/* For CP queues on SOC15 */
		if (restore_id) {
			/* make sure that ID is free  */
			if (__test_and_set_bit(*restore_id, qpd->doorbell_bitmap))
				return -EINVAL;

			q->doorbell_id = *restore_id;
		} else {
			/* or reserve a free doorbell ID */
			unsigned int found;

			found = find_first_zero_bit(qpd->doorbell_bitmap,
						KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
			if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
				pr_debug("No doorbells available");
				return -EBUSY;
			}
			set_bit(found, qpd->doorbell_bitmap);
			q->doorbell_id = found;
370 371 372 373
		}
	}

	q->properties.doorbell_off =
374
		kfd_get_doorbell_dw_offset_in_bar(dev, qpd_to_pdd(qpd),
375 376 377 378 379 380 381 382 383 384
					  q->doorbell_id);
	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

385
	if (!KFD_IS_SOC15(dev) ||
386 387
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
388 389 390 391 392 393
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

394 395 396 397 398
static void program_trap_handler_settings(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd)
{
	if (dqm->dev->kfd2kgd->program_trap_handler_settings)
		dqm->dev->kfd2kgd->program_trap_handler_settings(
399
						dqm->dev->adev, qpd->vmid,
400 401 402
						qpd->tba_addr, qpd->tma_addr);
}

403 404 405 406
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
407
	int allocated_vmid = -1, i;
408

409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
	for (i = dqm->dev->vm_info.first_vmid_kfd;
			i <= dqm->dev->vm_info.last_vmid_kfd; i++) {
		if (!dqm->vmid_pasid[i]) {
			allocated_vmid = i;
			break;
		}
	}

	if (allocated_vmid < 0) {
		pr_err("no more vmid to allocate\n");
		return -ENOSPC;
	}

	pr_debug("vmid allocated: %d\n", allocated_vmid);

	dqm->vmid_pasid[allocated_vmid] = q->process->pasid;
425

426
	set_pasid_vmid_mapping(dqm, q->process->pasid, allocated_vmid);
427 428 429 430 431 432

	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	program_sh_mem_settings(dqm, qpd);

433
	if (KFD_IS_SOC15(dqm->dev) && dqm->dev->cwsr_enabled)
434 435
		program_trap_handler_settings(dqm, qpd);

436 437 438
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
439
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->adev,
440 441 442
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
443
	kfd_flush_tlb(qpd_to_pdd(qpd), TLB_FLUSH_LEGACY);
444

445
	if (dqm->dev->kfd2kgd->set_scratch_backing_va)
446
		dqm->dev->kfd2kgd->set_scratch_backing_va(dqm->dev->adev,
447
				qpd->sh_hidden_private_base, qpd->vmid);
448

449 450 451
	return 0;
}

452 453 454
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
455
	const struct packet_manager_funcs *pmf = qpd->dqm->packet_mgr.pmf;
456
	int ret;
457 458 459 460

	if (!qpd->ib_kaddr)
		return -ENOMEM;

461 462 463
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
464

465
	return amdgpu_amdkfd_submit_ib(kdev->adev, KGD_ENGINE_MEC1, qpd->vmid,
466 467
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
468 469
}

470 471 472 473
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
474
	/* On GFX v7, CP doesn't flush TC at dequeue */
475
	if (q->device->adev->asic_type == CHIP_HAWAII)
476 477 478
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

479
	kfd_flush_tlb(qpd_to_pdd(qpd), TLB_FLUSH_LEGACY);
480

481 482
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);
483
	dqm->vmid_pasid[qpd->vmid] = 0;
484

485 486 487 488 489 490
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
491
				struct qcm_process_device *qpd,
492
				const struct kfd_criu_queue_priv_data *qd,
493
				const void *restore_mqd, const void *restore_ctl_stack)
494
{
495
	struct mqd_manager *mqd_mgr;
496 497
	int retval;

498
	dqm_lock(dqm);
499

500
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
501
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
502
				dqm->total_queue_count);
K
Kent Russell 已提交
503 504
		retval = -EPERM;
		goto out_unlock;
505 506
	}

507 508
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
509 510
		if (retval)
			goto out_unlock;
511 512
	}
	q->properties.vmid = qpd->vmid;
513
	/*
514 515 516
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
517
	 */
518
	q->properties.is_evicted = !!qpd->evicted;
519

F
Felix Kuehling 已提交
520 521 522
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

523 524
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
525 526 527 528 529 530 531 532
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		retval = allocate_hqd(dqm, q);
		if (retval)
			goto deallocate_vmid;
		pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
533
		retval = allocate_sdma_queue(dqm, q, qd ? &qd->sdma_id : NULL);
534 535 536 537 538
		if (retval)
			goto deallocate_vmid;
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
	}

539
	retval = allocate_doorbell(qpd, q, qd ? &qd->doorbell_id : NULL);
540 541 542
	if (retval)
		goto out_deallocate_hqd;

543 544
	/* Temporarily release dqm lock to avoid a circular lock dependency */
	dqm_unlock(dqm);
545
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
546 547
	dqm_lock(dqm);

548 549 550 551
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
552 553 554

	if (qd)
		mqd_mgr->restore_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj, &q->gart_mqd_addr,
555 556
				     &q->properties, restore_mqd, restore_ctl_stack,
				     qd->ctl_stack_size);
557 558 559 560
	else
		mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
					&q->gart_mqd_addr, &q->properties);

561
	if (q->properties.is_active) {
562 563 564 565
		if (!dqm->sched_running) {
			WARN_ONCE(1, "Load non-HWS mqd while stopped\n");
			goto add_queue_to_list;
		}
566 567 568 569 570 571 572 573

		if (WARN(q->process->mm != current->mm,
					"should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
					q->queue, &q->properties, current->mm);
		if (retval)
574
			goto out_free_mqd;
575 576
	}

577
add_queue_to_list:
578
	list_add(&q->list, &qpd->queues_list);
579
	qpd->queue_count++;
580
	if (q->properties.is_active)
D
David Yat Sin 已提交
581
		increment_queue_count(dqm, qpd, q);
582

583 584 585 586 587 588 589
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
590
	goto out_unlock;
591

592 593
out_free_mqd:
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
594 595 596 597 598 599 600 601 602 603 604
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
out_deallocate_hqd:
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		deallocate_hqd(dqm, q);
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
deallocate_vmid:
	if (list_empty(&qpd->queues_list))
		deallocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
605
out_unlock:
606
	dqm_unlock(dqm);
K
Kent Russell 已提交
607
	return retval;
608 609 610 611 612
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
613
	int pipe, bit, i;
614 615 616

	set = false;

617 618
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
619 620 621 622 623
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

624
		if (dqm->allocated_queues[pipe] != 0) {
625 626
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
627 628 629 630 631 632 633
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

634
	if (!set)
635 636
		return -EBUSY;

637
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
638
	/* horizontal hqd allocation */
639
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
640 641 642 643 644 645 646

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
647
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
648 649
}

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
#define SQ_IND_CMD_CMD_KILL		0x00000003
#define SQ_IND_CMD_MODE_BROADCAST	0x00000001

static int dbgdev_wave_reset_wavefronts(struct kfd_dev *dev, struct kfd_process *p)
{
	int status = 0;
	unsigned int vmid;
	uint16_t queried_pasid;
	union SQ_CMD_BITS reg_sq_cmd;
	union GRBM_GFX_INDEX_BITS reg_gfx_index;
	struct kfd_process_device *pdd;
	int first_vmid_to_scan = dev->vm_info.first_vmid_kfd;
	int last_vmid_to_scan = dev->vm_info.last_vmid_kfd;

	reg_sq_cmd.u32All = 0;
	reg_gfx_index.u32All = 0;

	pr_debug("Killing all process wavefronts\n");

669 670 671 672 673
	if (!dev->kfd2kgd->get_atc_vmid_pasid_mapping_info) {
		pr_err("no vmid pasid mapping supported \n");
		return -EOPNOTSUPP;
	}

674 675 676 677 678
	/* Scan all registers in the range ATC_VMID8_PASID_MAPPING ..
	 * ATC_VMID15_PASID_MAPPING
	 * to check which VMID the current process is mapped to.
	 */

679 680 681
	for (vmid = first_vmid_to_scan; vmid <= last_vmid_to_scan; vmid++) {
		status = dev->kfd2kgd->get_atc_vmid_pasid_mapping_info
				(dev->adev, vmid, &queried_pasid);
682

683 684 685 686
		if (status && queried_pasid == p->pasid) {
			pr_debug("Killing wave fronts of vmid %d and pasid 0x%x\n",
					vmid, p->pasid);
			break;
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
		}
	}

	if (vmid > last_vmid_to_scan) {
		pr_err("Didn't find vmid for pasid 0x%x\n", p->pasid);
		return -EFAULT;
	}

	/* taking the VMID for that process on the safe way using PDD */
	pdd = kfd_get_process_device_data(dev, p);
	if (!pdd)
		return -EFAULT;

	reg_gfx_index.bits.sh_broadcast_writes = 1;
	reg_gfx_index.bits.se_broadcast_writes = 1;
	reg_gfx_index.bits.instance_broadcast_writes = 1;
	reg_sq_cmd.bits.mode = SQ_IND_CMD_MODE_BROADCAST;
	reg_sq_cmd.bits.cmd = SQ_IND_CMD_CMD_KILL;
	reg_sq_cmd.bits.vm_id = vmid;

	dev->kfd2kgd->wave_control_execute(dev->adev,
					reg_gfx_index.u32All,
					reg_sq_cmd.u32All);

	return 0;
}

714 715 716 717
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
718 719 720 721
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
722
	struct mqd_manager *mqd_mgr;
723

724 725
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
726

727
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
728
		deallocate_hqd(dqm, q);
729
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
730
		deallocate_sdma_queue(dqm, q);
731
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
732
		deallocate_sdma_queue(dqm, q);
733
	else {
734
		pr_debug("q->properties.type %d is invalid\n",
735
				q->properties.type);
736
		return -EINVAL;
737
	}
738
	dqm->total_queue_count--;
739

740 741
	deallocate_doorbell(qpd, q);

742 743 744 745 746
	if (!dqm->sched_running) {
		WARN_ONCE(1, "Destroy non-HWS queue while stopped\n");
		return 0;
	}

747
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
748
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
749
				KFD_UNMAP_LATENCY_MS,
750
				q->pipe, q->queue);
751 752
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
753 754

	list_del(&q->list);
755 756 757 758 759 760 761 762 763 764 765 766
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

767
		deallocate_vmid(dqm, qpd, q);
768
	}
769
	qpd->queue_count--;
D
David Yat Sin 已提交
770 771
	if (q->properties.is_active)
		decrement_queue_count(dqm, qpd, q);
772

773 774
	return retval;
}
775

776 777 778 779 780
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
781 782
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);
783 784
	struct mqd_manager *mqd_mgr =
		dqm->mqd_mgrs[get_mqd_type_from_queue_type(q->properties.type)];
785 786 787 788

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
789
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
790 791 792 793 794
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
795

796
	dqm_lock(dqm);
797
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
798 799
	if (!retval)
		pdd->sdma_past_activity_counter += sdma_val;
800
	dqm_unlock(dqm);
801

802 803
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);

804 805 806
	return retval;
}

807 808
static int update_queue(struct device_queue_manager *dqm, struct queue *q,
			struct mqd_update_info *minfo)
809
{
810
	int retval = 0;
811
	struct mqd_manager *mqd_mgr;
812
	struct kfd_process_device *pdd;
813
	bool prev_active = false;
814

815
	dqm_lock(dqm);
816 817 818 819 820
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
821 822
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
823

F
Felix Kuehling 已提交
824 825 826 827
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
828
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
829 830 831 832 833 834
		if (!dqm->dev->shared_resources.enable_mes)
			retval = unmap_queues_cpsch(dqm,
						    KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0, false);
		else if (prev_active)
			retval = remove_queue_mes(dqm, q, &pdd->qpd);

F
Felix Kuehling 已提交
835
		if (retval) {
F
Felix Kuehling 已提交
836 837 838
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
F
Felix Kuehling 已提交
839
	} else if (prev_active &&
F
Felix Kuehling 已提交
840
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
841 842
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
843 844 845 846 847 848

		if (!dqm->sched_running) {
			WARN_ONCE(1, "Update non-HWS queue while stopped\n");
			goto out_unlock;
		}

849
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
850 851 852
				(dqm->dev->cwsr_enabled ?
				 KFD_PREEMPT_TYPE_WAVEFRONT_SAVE :
				 KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN),
F
Felix Kuehling 已提交
853 854 855 856 857 858 859
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

860
	mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties, minfo);
F
Felix Kuehling 已提交
861

862 863 864
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
865
	 * dqm->active_queue_count to determine whether a new runlist must be
866 867
	 * uploaded.
	 */
D
David Yat Sin 已提交
868 869 870 871 872
	if (q->properties.is_active && !prev_active) {
		increment_queue_count(dqm, &pdd->qpd, q);
	} else if (!q->properties.is_active && prev_active) {
		decrement_queue_count(dqm, &pdd->qpd, q);
	} else if (q->gws && !q->properties.is_gws) {
873 874 875 876 877 878 879 880 881 882 883 884 885
		if (q->properties.is_active) {
			dqm->gws_queue_count++;
			pdd->qpd.mapped_gws_queue = true;
		}
		q->properties.is_gws = true;
	} else if (!q->gws && q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count--;
			pdd->qpd.mapped_gws_queue = false;
		}
		q->properties.is_gws = false;
	}

886 887 888
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
		if (!dqm->dev->shared_resources.enable_mes)
			retval = map_queues_cpsch(dqm);
889
		else if (q->properties.is_active)
890 891
			retval = add_queue_mes(dqm, q, &pdd->qpd);
	} else if (q->properties.is_active &&
F
Felix Kuehling 已提交
892
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
893 894
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
895 896 897 898 899 900 901 902
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
903

K
Kent Russell 已提交
904
out_unlock:
905
	dqm_unlock(dqm);
906 907 908
	return retval;
}

909 910 911 912
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
913
	struct mqd_manager *mqd_mgr;
914
	struct kfd_process_device *pdd;
915
	int retval, ret = 0;
916

917
	dqm_lock(dqm);
918 919 920 921
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
922
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
923 924
			    pdd->process->pasid);

925
	pdd->last_evict_timestamp = get_jiffies_64();
926 927 928
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
929
	list_for_each_entry(q, &qpd->queues_list, list) {
930
		q->properties.is_evicted = true;
931 932
		if (!q->properties.is_active)
			continue;
933

934 935
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
936
		q->properties.is_active = false;
D
David Yat Sin 已提交
937
		decrement_queue_count(dqm, qpd, q);
938 939 940 941

		if (WARN_ONCE(!dqm->sched_running, "Evict when stopped\n"))
			continue;

942
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
943 944 945
				(dqm->dev->cwsr_enabled ?
				 KFD_PREEMPT_TYPE_WAVEFRONT_SAVE :
				 KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN),
946
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
947 948 949 950 951
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
952 953 954
	}

out:
955
	dqm_unlock(dqm);
956
	return ret;
957 958 959 960 961 962 963 964 965
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

966
	dqm_lock(dqm);
967 968 969 970
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
971
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
972 973
			    pdd->process->pasid);

974 975 976
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
977
	list_for_each_entry(q, &qpd->queues_list, list) {
978
		q->properties.is_evicted = true;
979 980
		if (!q->properties.is_active)
			continue;
981

982
		q->properties.is_active = false;
D
David Yat Sin 已提交
983
		decrement_queue_count(dqm, qpd, q);
984 985 986 987 988 989 990 991 992

		if (dqm->dev->shared_resources.enable_mes) {
			retval = remove_queue_mes(dqm, q, qpd);
			if (retval) {
				pr_err("Failed to evict queue %d\n",
					q->properties.queue_id);
				goto out;
			}
		}
993
	}
994
	pdd->last_evict_timestamp = get_jiffies_64();
995 996 997 998 999
	if (!dqm->dev->shared_resources.enable_mes)
		retval = execute_queues_cpsch(dqm,
					      qpd->is_debug ?
					      KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
					      KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1000 1001

out:
1002
	dqm_unlock(dqm);
1003 1004 1005 1006 1007 1008
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
1009
	struct mm_struct *mm = NULL;
1010
	struct queue *q;
1011
	struct mqd_manager *mqd_mgr;
1012
	struct kfd_process_device *pdd;
1013
	uint64_t pd_base;
1014
	uint64_t eviction_duration;
1015
	int retval, ret = 0;
1016 1017 1018

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
1019
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
1020

1021
	dqm_lock(dqm);
1022 1023 1024 1025 1026 1027 1028
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

1029
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
1030 1031 1032 1033
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
1034
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
1035 1036 1037

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
1038
				dqm->dev->adev,
1039 1040
				qpd->vmid,
				qpd->page_table_base);
1041
		kfd_flush_tlb(pdd, TLB_FLUSH_LEGACY);
1042 1043
	}

1044 1045 1046 1047 1048
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
1049
		ret = -EFAULT;
1050 1051 1052
		goto out;
	}

1053 1054 1055
	/* Remove the eviction flags. Activate queues that are not
	 * inactive for other reasons.
	 */
1056
	list_for_each_entry(q, &qpd->queues_list, list) {
1057 1058
		q->properties.is_evicted = false;
		if (!QUEUE_IS_ACTIVE(q->properties))
1059
			continue;
1060

1061 1062
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1063
		q->properties.is_active = true;
D
David Yat Sin 已提交
1064
		increment_queue_count(dqm, qpd, q);
1065 1066 1067 1068

		if (WARN_ONCE(!dqm->sched_running, "Restore when stopped\n"))
			continue;

1069
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
1070
				       q->queue, &q->properties, mm);
1071 1072 1073 1074 1075
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
1076 1077
	}
	qpd->evicted = 0;
1078 1079
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
1080
out:
1081 1082
	if (mm)
		mmput(mm);
1083
	dqm_unlock(dqm);
1084
	return ret;
1085 1086 1087 1088 1089 1090 1091
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
1092
	uint64_t pd_base;
1093
	uint64_t eviction_duration;
1094 1095 1096 1097
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
1098
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
1099

1100
	dqm_lock(dqm);
1101 1102 1103 1104 1105 1106 1107
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

1108
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
1109 1110 1111 1112
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
1113
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
1114 1115 1116 1117

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		q->properties.is_evicted = false;
1118 1119 1120
		if (!QUEUE_IS_ACTIVE(q->properties))
			continue;

1121
		q->properties.is_active = true;
D
David Yat Sin 已提交
1122
		increment_queue_count(dqm, &pdd->qpd, q);
1123 1124 1125 1126 1127 1128 1129 1130 1131

		if (dqm->dev->shared_resources.enable_mes) {
			retval = add_queue_mes(dqm, q, qpd);
			if (retval) {
				pr_err("Failed to restore queue %d\n",
					q->properties.queue_id);
				goto out;
			}
		}
1132
	}
1133 1134 1135
	if (!dqm->dev->shared_resources.enable_mes)
		retval = execute_queues_cpsch(dqm,
					      KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1136
	qpd->evicted = 0;
1137 1138
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
1139
out:
1140
	dqm_unlock(dqm);
1141 1142 1143
	return retval;
}

1144
static int register_process(struct device_queue_manager *dqm,
1145 1146 1147
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
1148
	struct kfd_process_device *pdd;
1149
	uint64_t pd_base;
1150
	int retval;
1151

1152
	n = kzalloc(sizeof(*n), GFP_KERNEL);
1153 1154 1155 1156 1157
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

1158 1159
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
1160
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
1161

1162
	dqm_lock(dqm);
1163 1164
	list_add(&n->list, &dqm->queues);

1165 1166
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
1167
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
1168

1169
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
1170

1171
	dqm->processes_count++;
1172

1173
	dqm_unlock(dqm);
1174

1175 1176 1177 1178 1179
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	kfd_inc_compute_active(dqm->dev);

1180
	return retval;
1181 1182
}

1183
static int unregister_process(struct device_queue_manager *dqm,
1184 1185 1186 1187 1188
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

1189 1190
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
1191 1192

	retval = 0;
1193
	dqm_lock(dqm);
1194 1195 1196 1197

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
1198
			kfree(cur);
1199
			dqm->processes_count--;
1200 1201 1202 1203 1204 1205
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
1206
	dqm_unlock(dqm);
1207 1208 1209 1210 1211 1212 1213

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (!retval)
		kfd_dec_compute_active(dqm->dev);

1214 1215 1216 1217
	return retval;
}

static int
1218
set_pasid_vmid_mapping(struct device_queue_manager *dqm, u32 pasid,
1219 1220
			unsigned int vmid)
{
1221
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
1222
						dqm->dev->adev, pasid, vmid);
1223 1224
}

1225 1226 1227 1228
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

1229 1230
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
1231
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->adev, i);
1232 1233
}

1234 1235
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
1236
	int pipe, queue;
1237

1238
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1239

K
Kent Russell 已提交
1240 1241 1242 1243 1244
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

1245
	mutex_init(&dqm->lock_hidden);
1246
	INIT_LIST_HEAD(&dqm->queues);
1247
	dqm->active_queue_count = dqm->next_pipe_to_allocate = 0;
1248
	dqm->active_cp_queue_count = 0;
1249
	dqm->gws_queue_count = 0;
1250

1251 1252 1253 1254 1255
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
1256
				     dqm->dev->shared_resources.cp_queue_bitmap))
1257 1258
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
1259

1260 1261
	memset(dqm->vmid_pasid, 0, sizeof(dqm->vmid_pasid));

1262
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
1263 1264 1265
	dqm->sdma_bitmap &= ~(get_reserved_sdma_queues_bitmap(dqm));
	pr_info("sdma_bitmap: %llx\n", dqm->sdma_bitmap);

1266
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
1267 1268 1269 1270

	return 0;
}

1271
static void uninitialize(struct device_queue_manager *dqm)
1272
{
1273 1274
	int i;

1275
	WARN_ON(dqm->active_queue_count > 0 || dqm->processes_count > 0);
1276 1277

	kfree(dqm->allocated_queues);
1278
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
1279
		kfree(dqm->mqd_mgrs[i]);
1280
	mutex_destroy(&dqm->lock_hidden);
1281 1282 1283 1284
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
1285 1286
	int r = 0;

1287
	pr_info("SW scheduler is used");
1288
	init_interrupts(dqm);
1289

1290
	if (dqm->dev->adev->asic_type == CHIP_HAWAII)
1291 1292 1293
		r = pm_init(&dqm->packet_mgr, dqm);
	if (!r)
		dqm->sched_running = true;
1294

1295
	return r;
1296 1297 1298 1299
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
1300
	if (dqm->dev->adev->asic_type == CHIP_HAWAII)
1301
		pm_uninit(&dqm->packet_mgr, false);
1302 1303
	dqm->sched_running = false;

1304 1305 1306
	return 0;
}

1307 1308 1309 1310 1311 1312 1313
static void pre_reset(struct device_queue_manager *dqm)
{
	dqm_lock(dqm);
	dqm->is_resetting = true;
	dqm_unlock(dqm);
}

1314
static int allocate_sdma_queue(struct device_queue_manager *dqm,
1315
				struct queue *q, const uint32_t *restore_sdma_id)
1316 1317 1318
{
	int bit;

1319
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1320 1321
		if (dqm->sdma_bitmap == 0) {
			pr_err("No more SDMA queue to allocate\n");
1322
			return -ENOMEM;
1323 1324
		}

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
		if (restore_sdma_id) {
			/* Re-use existing sdma_id */
			if (!(dqm->sdma_bitmap & (1ULL << *restore_sdma_id))) {
				pr_err("SDMA queue already in use\n");
				return -EBUSY;
			}
			dqm->sdma_bitmap &= ~(1ULL << *restore_sdma_id);
			q->sdma_id = *restore_sdma_id;
		} else {
			/* Find first available sdma_id */
			bit = __ffs64(dqm->sdma_bitmap);
			dqm->sdma_bitmap &= ~(1ULL << bit);
			q->sdma_id = bit;
		}

1340
		q->properties.sdma_engine_id = q->sdma_id %
1341
				kfd_get_num_sdma_engines(dqm->dev);
1342
		q->properties.sdma_queue_id = q->sdma_id /
1343
				kfd_get_num_sdma_engines(dqm->dev);
1344
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1345 1346
		if (dqm->xgmi_sdma_bitmap == 0) {
			pr_err("No more XGMI SDMA queue to allocate\n");
1347
			return -ENOMEM;
1348
		}
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
		if (restore_sdma_id) {
			/* Re-use existing sdma_id */
			if (!(dqm->xgmi_sdma_bitmap & (1ULL << *restore_sdma_id))) {
				pr_err("SDMA queue already in use\n");
				return -EBUSY;
			}
			dqm->xgmi_sdma_bitmap &= ~(1ULL << *restore_sdma_id);
			q->sdma_id = *restore_sdma_id;
		} else {
			bit = __ffs64(dqm->xgmi_sdma_bitmap);
			dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
			q->sdma_id = bit;
		}
1362 1363 1364 1365 1366 1367
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
1368 1369 1370
		q->properties.sdma_engine_id =
			kfd_get_num_sdma_engines(dqm->dev) +
			q->sdma_id % kfd_get_num_xgmi_sdma_engines(dqm->dev);
1371
		q->properties.sdma_queue_id = q->sdma_id /
1372
			kfd_get_num_xgmi_sdma_engines(dqm->dev);
1373
	}
1374 1375 1376

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
1377 1378 1379 1380 1381

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
1382
				struct queue *q)
1383
{
1384 1385 1386 1387 1388 1389 1390 1391 1392
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
1393 1394
}

1395 1396 1397 1398 1399 1400
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
1401
	int i, mec;
1402 1403
	struct scheduling_resources res;

1404
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
1405 1406 1407 1408 1409 1410

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

1411
		if (!test_bit(i, dqm->dev->shared_resources.cp_queue_bitmap))
1412 1413 1414 1415 1416 1417 1418 1419
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
1420 1421
		 * definition of res.queue_mask needs updating
		 */
1422
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
1423 1424 1425 1426
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

1427 1428
		res.queue_mask |= 1ull
			<< amdgpu_queue_mask_bit_to_set_resource_bit(
1429
				dqm->dev->adev, i);
1430
	}
O
Oak Zeng 已提交
1431 1432
	res.gws_mask = ~0ull;
	res.oac_mask = res.gds_heap_base = res.gds_heap_size = 0;
1433

1434 1435 1436
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1437 1438
			res.vmid_mask, res.queue_mask);

1439
	return pm_send_set_resources(&dqm->packet_mgr, &res);
1440 1441 1442 1443
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1444 1445 1446
	uint64_t num_sdma_queues;
	uint64_t num_xgmi_sdma_queues;

1447
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1448

1449
	mutex_init(&dqm->lock_hidden);
1450
	INIT_LIST_HEAD(&dqm->queues);
1451
	dqm->active_queue_count = dqm->processes_count = 0;
1452
	dqm->active_cp_queue_count = 0;
1453
	dqm->gws_queue_count = 0;
1454
	dqm->active_runlist = false;
1455 1456 1457 1458 1459 1460 1461

	num_sdma_queues = get_num_sdma_queues(dqm);
	if (num_sdma_queues >= BITS_PER_TYPE(dqm->sdma_bitmap))
		dqm->sdma_bitmap = ULLONG_MAX;
	else
		dqm->sdma_bitmap = (BIT_ULL(num_sdma_queues) - 1);

1462 1463 1464
	dqm->sdma_bitmap &= ~(get_reserved_sdma_queues_bitmap(dqm));
	pr_info("sdma_bitmap: %llx\n", dqm->sdma_bitmap);

1465 1466 1467 1468 1469
	num_xgmi_sdma_queues = get_num_xgmi_sdma_queues(dqm);
	if (num_xgmi_sdma_queues >= BITS_PER_TYPE(dqm->xgmi_sdma_bitmap))
		dqm->xgmi_sdma_bitmap = ULLONG_MAX;
	else
		dqm->xgmi_sdma_bitmap = (BIT_ULL(num_xgmi_sdma_queues) - 1);
1470

1471 1472
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1473
	return 0;
1474 1475 1476 1477 1478 1479 1480 1481
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

1482
	dqm_lock(dqm);
1483

1484 1485 1486 1487
	if (!dqm->dev->shared_resources.enable_mes) {
		retval = pm_init(&dqm->packet_mgr, dqm);
		if (retval)
			goto fail_packet_manager_init;
1488

1489 1490 1491 1492
		retval = set_sched_resources(dqm);
		if (retval)
			goto fail_set_sched_resources;
	}
1493
	pr_debug("Allocating fence memory\n");
1494 1495

	/* allocate fence memory on the gart */
1496 1497
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1498

1499
	if (retval)
1500 1501
		goto fail_allocate_vidmem;

1502
	dqm->fence_addr = (uint64_t *)dqm->fence_mem->cpu_ptr;
1503
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1504 1505 1506

	init_interrupts(dqm);

1507 1508
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1509
	dqm->is_resetting = false;
1510
	dqm->sched_running = true;
1511 1512
	if (!dqm->dev->shared_resources.enable_mes)
		execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1513
	dqm_unlock(dqm);
1514 1515 1516 1517

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
1518 1519
	if (!dqm->dev->shared_resources.enable_mes)
		pm_uninit(&dqm->packet_mgr, false);
1520
fail_packet_manager_init:
1521
	dqm_unlock(dqm);
1522 1523 1524 1525 1526
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1527 1528
	bool hanging;

1529
	dqm_lock(dqm);
1530 1531 1532 1533 1534
	if (!dqm->sched_running) {
		dqm_unlock(dqm);
		return 0;
	}

1535 1536 1537 1538 1539 1540 1541
	if (!dqm->is_hws_hang) {
		if (!dqm->dev->shared_resources.enable_mes)
			unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0, false);
		else
			remove_all_queues_mes(dqm);
	}

1542
	hanging = dqm->is_hws_hang || dqm->is_resetting;
1543
	dqm->sched_running = false;
1544

1545 1546
	if (!dqm->dev->shared_resources.enable_mes)
		pm_release_ib(&dqm->packet_mgr);
D
Dennis Li 已提交
1547

1548
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1549 1550
	if (!dqm->dev->shared_resources.enable_mes)
		pm_uninit(&dqm->packet_mgr, hanging);
1551
	dqm_unlock(dqm);
1552 1553 1554 1555 1556 1557 1558 1559

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1560
	dqm_lock(dqm);
1561
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1562
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1563
				dqm->total_queue_count);
1564
		dqm_unlock(dqm);
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1576
	list_add(&kq->list, &qpd->priv_queue_list);
D
David Yat Sin 已提交
1577
	increment_queue_count(dqm, qpd, kq->queue);
1578
	qpd->is_debug = true;
1579
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1580
	dqm_unlock(dqm);
1581 1582 1583 1584 1585 1586 1587 1588

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1589
	dqm_lock(dqm);
1590
	list_del(&kq->list);
D
David Yat Sin 已提交
1591
	decrement_queue_count(dqm, qpd, kq->queue);
1592
	qpd->is_debug = false;
1593
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1594 1595 1596 1597
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1598
	dqm->total_queue_count--;
1599 1600
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1601
	dqm_unlock(dqm);
1602 1603 1604
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1605
			struct qcm_process_device *qpd,
1606
			const struct kfd_criu_queue_priv_data *qd,
1607
			const void *restore_mqd, const void *restore_ctl_stack)
1608 1609
{
	int retval;
1610
	struct mqd_manager *mqd_mgr;
1611

1612
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1613
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1614
				dqm->total_queue_count);
1615 1616
		retval = -EPERM;
		goto out;
1617 1618
	}

1619 1620
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1621
		dqm_lock(dqm);
1622
		retval = allocate_sdma_queue(dqm, q, qd ? &qd->sdma_id : NULL);
1623
		dqm_unlock(dqm);
F
Felix Kuehling 已提交
1624
		if (retval)
1625
			goto out;
1626
	}
1627

1628
	retval = allocate_doorbell(qpd, q, qd ? &qd->doorbell_id : NULL);
1629 1630 1631
	if (retval)
		goto out_deallocate_sdma_queue;

1632 1633
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
E
Eric Huang 已提交
1634

1635 1636 1637
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
F
Felix Kuehling 已提交
1638 1639
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1640 1641 1642 1643 1644
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
E
Eric Huang 已提交
1645 1646 1647 1648 1649 1650 1651 1652

	dqm_lock(dqm);
	/*
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
	 */
	q->properties.is_evicted = !!qpd->evicted;
1653 1654 1655

	if (qd)
		mqd_mgr->restore_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj, &q->gart_mqd_addr,
1656 1657
				     &q->properties, restore_mqd, restore_ctl_stack,
				     qd->ctl_stack_size);
1658 1659 1660
	else
		mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
					&q->gart_mqd_addr, &q->properties);
1661

1662
	list_add(&q->list, &qpd->queues_list);
1663
	qpd->queue_count++;
1664

1665
	if (q->properties.is_active) {
D
David Yat Sin 已提交
1666
		increment_queue_count(dqm, qpd, q);
1667

1668 1669 1670 1671 1672 1673 1674 1675
		if (!dqm->dev->shared_resources.enable_mes) {
			retval = execute_queues_cpsch(dqm,
					     KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
		} else {
			retval = add_queue_mes(dqm, q, qpd);
			if (retval)
				goto cleanup_queue;
		}
1676 1677
	}

1678 1679 1680 1681 1682 1683 1684 1685 1686
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1687
	dqm_unlock(dqm);
1688 1689
	return retval;

1690 1691 1692 1693 1694 1695 1696
cleanup_queue:
	qpd->queue_count--;
	list_del(&q->list);
	if (q->properties.is_active)
		decrement_queue_count(dqm, qpd, q);
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
	dqm_unlock(dqm);
1697 1698
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1699
out_deallocate_sdma_queue:
1700
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
1701 1702
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm_lock(dqm);
1703
		deallocate_sdma_queue(dqm, q);
1704 1705
		dqm_unlock(dqm);
	}
1706
out:
1707 1708 1709
	return retval;
}

1710 1711
int amdkfd_fence_wait_timeout(uint64_t *fence_addr,
				uint64_t fence_value,
1712
				unsigned int timeout_ms)
1713
{
1714
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1715 1716

	while (*fence_addr != fence_value) {
1717
		if (time_after(jiffies, end_jiffies)) {
1718
			pr_err("qcm fence wait loop timeout expired\n");
1719 1720 1721 1722 1723 1724 1725
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1726 1727
			return -ETIME;
		}
1728
		schedule();
1729 1730 1731 1732 1733
	}

	return 0;
}

F
Felix Kuehling 已提交
1734 1735 1736 1737 1738
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

1739 1740
	if (!dqm->sched_running)
		return 0;
1741
	if (dqm->active_queue_count <= 0 || dqm->processes_count <= 0)
F
Felix Kuehling 已提交
1742 1743 1744 1745
		return 0;
	if (dqm->active_runlist)
		return 0;

1746
	retval = pm_send_runlist(&dqm->packet_mgr, &dqm->queues);
1747
	pr_debug("%s sent runlist\n", __func__);
F
Felix Kuehling 已提交
1748 1749 1750 1751 1752 1753 1754 1755 1756
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1757
/* dqm->lock mutex has to be locked before calling this function */
1758
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1759
				enum kfd_unmap_queues_filter filter,
1760
				uint32_t filter_param, bool reset)
1761
{
1762
	int retval = 0;
1763
	struct mqd_manager *mqd_mgr;
1764

1765 1766
	if (!dqm->sched_running)
		return 0;
1767
	if (dqm->is_hws_hang || dqm->is_resetting)
1768
		return -EIO;
1769
	if (!dqm->active_runlist)
1770
		return retval;
1771

1772
	retval = pm_send_unmap_queue(&dqm->packet_mgr, filter, filter_param, reset);
1773
	if (retval)
1774
		return retval;
1775 1776

	*dqm->fence_addr = KFD_FENCE_INIT;
1777
	pm_send_query_status(&dqm->packet_mgr, dqm->fence_gpu_addr,
1778 1779
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1780
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1781
				queue_preemption_timeout_ms);
1782 1783
	if (retval) {
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
1784
		kfd_hws_hang(dqm);
1785
		return retval;
1786
	}
1787

1788 1789 1790 1791 1792 1793 1794 1795 1796
	/* In the current MEC firmware implementation, if compute queue
	 * doesn't response to the preemption request in time, HIQ will
	 * abandon the unmap request without returning any timeout error
	 * to driver. Instead, MEC firmware will log the doorbell of the
	 * unresponding compute queue to HIQ.MQD.queue_doorbell_id fields.
	 * To make sure the queue unmap was successful, driver need to
	 * check those fields
	 */
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ];
1797
	if (mqd_mgr->read_doorbell_id(dqm->packet_mgr.priv_queue->queue->mqd)) {
1798 1799 1800 1801 1802 1803
		pr_err("HIQ MQD's queue_doorbell_id0 is not 0, Queue preemption time out\n");
		while (halt_if_hws_hang)
			schedule();
		return -ETIME;
	}

1804
	pm_release_ib(&dqm->packet_mgr);
1805 1806 1807 1808 1809
	dqm->active_runlist = false;

	return retval;
}

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
/* only for compute queue */
static int reset_queues_cpsch(struct device_queue_manager *dqm,
			uint16_t pasid)
{
	int retval;

	dqm_lock(dqm);

	retval = unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_BY_PASID,
			pasid, true);

	dqm_unlock(dqm);
	return retval;
}

1825
/* dqm->lock mutex has to be locked before calling this function */
1826 1827 1828
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1829 1830 1831
{
	int retval;

1832 1833
	if (dqm->is_hws_hang)
		return -EIO;
1834
	retval = unmap_queues_cpsch(dqm, filter, filter_param, false);
1835
	if (retval)
1836
		return retval;
1837

F
Felix Kuehling 已提交
1838
	return map_queues_cpsch(dqm);
1839 1840 1841 1842 1843 1844 1845
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1846
	struct mqd_manager *mqd_mgr;
1847 1848 1849 1850 1851 1852
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1853
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
1854 1855 1856 1857 1858
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
1859

1860 1861 1862
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1863
	dqm_lock(dqm);
1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	if (q->properties.is_active) {
		if (!dqm->dev->shared_resources.enable_mes) {
			retval = execute_queues_cpsch(dqm,
						      KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
			if (retval == -ETIME)
				qpd->reset_wavefronts = true;
		} else {
			retval = remove_queue_mes(dqm, q, qpd);
		}

		if (retval)
			goto failed_unmap_queue;

		decrement_queue_count(dqm, qpd, q);
	}

1891 1892
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1893

1894 1895
	deallocate_doorbell(qpd, q);

1896 1897
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1898
		deallocate_sdma_queue(dqm, q);
1899 1900
		pdd->sdma_past_activity_counter += sdma_val;
	}
1901

1902
	list_del(&q->list);
1903
	qpd->queue_count--;
1904

1905 1906 1907 1908 1909 1910 1911
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1912

1913
	dqm_unlock(dqm);
1914

1915 1916
	/* Do free_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1917

1918
	return retval;
1919

1920
failed_unmap_queue:
1921 1922
failed_try_destroy_debugged_queue:

1923
	dqm_unlock(dqm);
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1942 1943 1944 1945
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1946

1947
	dqm_lock(dqm);
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

K
Kent Russell 已提交
1967 1968 1969
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1970
			goto out;
K
Kent Russell 已提交
1971
		}
1972 1973 1974 1975 1976

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1977
	retval = dqm->asic_ops.set_cache_memory_policy(
1978 1979 1980 1981 1982 1983
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1984

1985
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1986 1987
		program_sh_mem_settings(dqm, qpd);

1988
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1989 1990 1991 1992
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1993
	dqm_unlock(dqm);
K
Kent Russell 已提交
1994
	return retval;
1995 1996
}

1997 1998 1999
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
2000
	struct queue *q;
2001 2002
	struct device_process_node *cur, *next_dpn;
	int retval = 0;
2003
	bool found = false;
2004

2005
	dqm_lock(dqm);
2006 2007

	/* Clear all user mode queues */
2008 2009
	while (!list_empty(&qpd->queues_list)) {
		struct mqd_manager *mqd_mgr;
2010 2011
		int ret;

2012 2013 2014
		q = list_first_entry(&qpd->queues_list, struct queue, list);
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
2015 2016 2017
		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
2018 2019 2020
		dqm_unlock(dqm);
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
		dqm_lock(dqm);
2021 2022 2023 2024 2025 2026 2027 2028
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
2029
			found = true;
2030 2031 2032 2033
			break;
		}
	}

2034
	dqm_unlock(dqm);
2035 2036 2037 2038 2039 2040 2041

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

2042 2043 2044
	return retval;
}

2045 2046 2047 2048 2049 2050
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
2051
	struct mqd_manager *mqd_mgr;
2052 2053 2054

	dqm_lock(dqm);

2055
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_CP];
2056

2057 2058 2059 2060 2061
	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled ||
	    !mqd_mgr->get_wave_state) {
		dqm_unlock(dqm);
		return -EINVAL;
2062 2063 2064
	}

	dqm_unlock(dqm);
2065 2066 2067 2068 2069 2070 2071 2072

	/*
	 * get_wave_state is outside the dqm lock to prevent circular locking
	 * and the queue should be protected against destruction by the process
	 * lock.
	 */
	return mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
2073
}
2074

2075 2076
static void get_queue_checkpoint_info(struct device_queue_manager *dqm,
			const struct queue *q,
2077 2078
			u32 *mqd_size,
			u32 *ctl_stack_size)
2079 2080 2081 2082 2083 2084 2085 2086
{
	struct mqd_manager *mqd_mgr;
	enum KFD_MQD_TYPE mqd_type =
			get_mqd_type_from_queue_type(q->properties.type);

	dqm_lock(dqm);
	mqd_mgr = dqm->mqd_mgrs[mqd_type];
	*mqd_size = mqd_mgr->mqd_size;
2087 2088 2089 2090
	*ctl_stack_size = 0;

	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE && mqd_mgr->get_checkpoint_info)
		mqd_mgr->get_checkpoint_info(mqd_mgr, q->mqd, ctl_stack_size);
2091 2092 2093 2094 2095 2096

	dqm_unlock(dqm);
}

static int checkpoint_mqd(struct device_queue_manager *dqm,
			  const struct queue *q,
2097 2098
			  void *mqd,
			  void *ctl_stack)
2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
{
	struct mqd_manager *mqd_mgr;
	int r = 0;
	enum KFD_MQD_TYPE mqd_type =
			get_mqd_type_from_queue_type(q->properties.type);

	dqm_lock(dqm);

	if (q->properties.is_active || !q->device->cwsr_enabled) {
		r = -EINVAL;
		goto dqm_unlock;
	}

	mqd_mgr = dqm->mqd_mgrs[mqd_type];
	if (!mqd_mgr->checkpoint_mqd) {
		r = -EOPNOTSUPP;
		goto dqm_unlock;
	}

2118
	mqd_mgr->checkpoint_mqd(mqd_mgr, q->mqd, mqd, ctl_stack);
2119 2120 2121 2122 2123 2124

dqm_unlock:
	dqm_unlock(dqm);
	return r;
}

2125 2126 2127 2128
static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
2129
	struct queue *q;
2130
	struct kernel_queue *kq, *kq_next;
2131
	struct mqd_manager *mqd_mgr;
2132 2133 2134
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;
2135
	bool found = false;
2136 2137 2138

	retval = 0;

2139
	dqm_lock(dqm);
2140 2141 2142 2143

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
D
David Yat Sin 已提交
2144
		decrement_queue_count(dqm, qpd, kq->queue);
2145 2146 2147 2148 2149 2150 2151
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
2152
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
2153
			deallocate_sdma_queue(dqm, q);
2154
		else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
2155
			deallocate_sdma_queue(dqm, q);
2156

2157
		if (q->properties.is_active) {
D
David Yat Sin 已提交
2158
			decrement_queue_count(dqm, qpd, q);
2159

2160 2161 2162 2163 2164 2165 2166 2167
			if (dqm->dev->shared_resources.enable_mes) {
				retval = remove_queue_mes(dqm, q, qpd);
				if (retval)
					pr_err("Failed to remove queue %d\n",
						q->properties.queue_id);
			}
		}

2168 2169 2170 2171 2172 2173 2174 2175 2176
		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
2177
			found = true;
2178 2179 2180 2181
			break;
		}
	}

2182 2183 2184
	if (!dqm->dev->shared_resources.enable_mes)
		retval = execute_queues_cpsch(dqm, filter, 0);

2185
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
2186 2187 2188 2189 2190
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

2191
	/* Lastly, free mqd resources.
2192
	 * Do free_mqd() after dqm_unlock to avoid circular locking.
2193
	 */
2194 2195
	while (!list_empty(&qpd->queues_list)) {
		q = list_first_entry(&qpd->queues_list, struct queue, list);
2196 2197
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
2198
		list_del(&q->list);
2199
		qpd->queue_count--;
2200
		dqm_unlock(dqm);
2201
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
2202
		dqm_lock(dqm);
2203
	}
2204 2205 2206 2207 2208 2209 2210
	dqm_unlock(dqm);

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);
2211 2212 2213 2214

	return retval;
}

2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
2239 2240 2241 2242 2243 2244 2245 2246

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
2247
		get_num_all_sdma_engines(dqm) *
2248
		dev->device_info.num_sdma_queues_per_engine +
2249 2250
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

2251
	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->adev, size,
2252
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
2253
		(void *)&(mem_obj->cpu_ptr), false);
2254 2255 2256 2257

	return retval;
}

2258 2259 2260 2261
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

2262
	pr_debug("Loading device queue manager\n");
2263

2264
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
2265 2266 2267
	if (!dqm)
		return NULL;

2268
	switch (dev->adev->asic_type) {
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

2284
	dqm->dev = dev;
2285
	switch (dqm->sched_policy) {
2286 2287 2288
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
2289 2290 2291 2292
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
2293
		dqm->ops.pre_reset = pre_reset;
2294 2295
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
2296 2297 2298
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
2299 2300 2301
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
2302
		dqm->ops.process_termination = process_termination_cpsch;
2303 2304
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
2305
		dqm->ops.get_wave_state = get_wave_state;
2306
		dqm->ops.reset_queues = reset_queues_cpsch;
2307 2308
		dqm->ops.get_queue_checkpoint_info = get_queue_checkpoint_info;
		dqm->ops.checkpoint_mqd = checkpoint_mqd;
2309 2310 2311
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
2312 2313
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
2314
		dqm->ops.pre_reset = pre_reset;
2315 2316 2317
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
2318 2319
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
2320
		dqm->ops.initialize = initialize_nocpsch;
2321
		dqm->ops.uninitialize = uninitialize;
2322
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
2323
		dqm->ops.process_termination = process_termination_nocpsch;
2324 2325 2326
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
2327
		dqm->ops.get_wave_state = get_wave_state;
2328 2329
		dqm->ops.get_queue_checkpoint_info = get_queue_checkpoint_info;
		dqm->ops.checkpoint_mqd = checkpoint_mqd;
2330 2331
		break;
	default:
2332
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
2333
		goto out_free;
2334 2335
	}

2336
	switch (dev->adev->asic_type) {
2337
	case CHIP_CARRIZO:
2338
		device_queue_manager_init_vi(&dqm->asic_ops);
2339 2340
		break;

2341
	case CHIP_KAVERI:
2342
		device_queue_manager_init_cik(&dqm->asic_ops);
2343
		break;
2344 2345 2346 2347 2348 2349 2350 2351 2352

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
2353
	case CHIP_POLARIS12:
K
Kent Russell 已提交
2354
	case CHIP_VEGAM:
2355 2356
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
2357

2358
	default:
2359 2360 2361
		if (KFD_GC_VERSION(dev) >= IP_VERSION(11, 0, 0))
			device_queue_manager_init_v11(&dqm->asic_ops);
		else if (KFD_GC_VERSION(dev) >= IP_VERSION(10, 1, 1))
2362 2363 2364 2365 2366
			device_queue_manager_init_v10_navi10(&dqm->asic_ops);
		else if (KFD_GC_VERSION(dev) >= IP_VERSION(9, 0, 1))
			device_queue_manager_init_v9(&dqm->asic_ops);
		else {
			WARN(1, "Unexpected ASIC family %u",
2367
			     dev->adev->asic_type);
2368 2369
			goto out_free;
		}
2370 2371
	}

2372 2373 2374
	if (init_mqd_managers(dqm))
		goto out_free;

2375 2376 2377 2378 2379
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

2380 2381
	if (!dqm->ops.initialize(dqm))
		return dqm;
2382

2383 2384 2385
out_free:
	kfree(dqm);
	return NULL;
2386 2387
}

2388 2389
static void deallocate_hiq_sdma_mqd(struct kfd_dev *dev,
				    struct kfd_mem_obj *mqd)
2390 2391 2392
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

2393
	amdgpu_amdkfd_free_gtt_mem(dev->adev, mqd->gtt_mem);
2394 2395
}

2396 2397
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
2398
	dqm->ops.uninitialize(dqm);
2399
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
2400 2401
	kfree(dqm);
}
2402

2403
int kfd_dqm_evict_pasid(struct device_queue_manager *dqm, u32 pasid)
S
shaoyunl 已提交
2404 2405 2406 2407 2408 2409 2410
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
2411
	WARN(debug_evictions, "Evicting pid %d", p->lead_thread->pid);
S
shaoyunl 已提交
2412 2413 2414 2415 2416 2417 2418 2419
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

2420 2421 2422 2423
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
2424
	amdgpu_amdkfd_gpu_reset(dqm->dev->adev);
2425 2426
}

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

2457
	if (!dqm->sched_running) {
2458
		seq_puts(m, " Device is stopped\n");
2459 2460 2461
		return 0;
	}

2462
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->adev,
2463 2464
					KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE,
					&dump, &n_regs);
O
Oak Zeng 已提交
2465 2466
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
2467 2468 2469
			   KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
			   KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
			   KFD_CIK_HIQ_QUEUE);
O
Oak Zeng 已提交
2470 2471 2472 2473 2474
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

2475 2476 2477 2478 2479
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
2480
				      dqm->dev->shared_resources.cp_queue_bitmap))
2481 2482 2483
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
2484
				dqm->dev->adev, pipe, queue, &dump, &n_regs);
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

2496
	for (pipe = 0; pipe < get_num_all_sdma_engines(dqm); pipe++) {
2497
		for (queue = 0;
2498
		     queue < dqm->dev->device_info.num_sdma_queues_per_engine;
2499
		     queue++) {
2500
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
2501
				dqm->dev->adev, pipe, queue, &dump, &n_regs);
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

2516
int dqm_debugfs_hang_hws(struct device_queue_manager *dqm)
2517 2518 2519 2520
{
	int r = 0;

	dqm_lock(dqm);
2521 2522 2523 2524 2525
	r = pm_debugfs_hang_hws(&dqm->packet_mgr);
	if (r) {
		dqm_unlock(dqm);
		return r;
	}
2526 2527 2528 2529 2530 2531 2532
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

2533
#endif