kfd_device_queue_manager.c 53.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24 25
#include <linux/ratelimit.h>
#include <linux/printk.h>
26 27 28 29
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
30
#include <linux/sched.h>
31 32 33 34 35
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
A
Amber Lin 已提交
36
#include "amdgpu_amdkfd.h"
37 38 39 40 41 42 43 44

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
					unsigned int pasid, unsigned int vmid);

45 46 47
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
48
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
49 50
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
51

F
Felix Kuehling 已提交
52 53
static int map_queues_cpsch(struct device_queue_manager *dqm);

54
static void deallocate_sdma_queue(struct device_queue_manager *dqm,
55
				struct queue *q);
56

57 58 59 60 61
static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q);
static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q);
static int allocate_sdma_queue(struct device_queue_manager *dqm,
				struct queue *q);
62 63
static void kfd_process_hw_exception(struct work_struct *work);

64 65
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
66
{
67
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
68 69
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
70 71
}

72 73 74 75 76 77 78 79 80
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
	int pipe_offset = mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe * dqm->dev->shared_resources.num_queue_per_pipe;

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
81
			      dqm->dev->shared_resources.cp_queue_bitmap))
82 83 84 85
			return true;
	return false;
}

86
unsigned int get_cp_queues_num(struct device_queue_manager *dqm)
87
{
88
	return bitmap_weight(dqm->dev->shared_resources.cp_queue_bitmap,
89
				KGD_MAX_QUEUES);
90 91
}

92
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
93
{
94 95 96 97 98 99
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
100 101
}

102 103 104 105 106
static unsigned int get_num_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines;
}

107 108 109 110 111
static unsigned int get_num_xgmi_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines;
}

112 113 114 115 116
static unsigned int get_num_all_sdma_engines(struct device_queue_manager *dqm)
{
	return get_num_sdma_engines(dqm) + get_num_xgmi_sdma_engines(dqm);
}

117 118 119
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines
120
			* dqm->dev->device_info->num_sdma_queues_per_engine;
121 122
}

123 124 125 126 127 128
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines
			* dqm->dev->device_info->num_sdma_queues_per_engine;
}

129
void program_sh_mem_settings(struct device_queue_manager *dqm,
130 131
					struct qcm_process_device *qpd)
{
132 133
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
						dqm->dev->kgd, qpd->vmid,
134 135 136 137 138 139
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

140
static void increment_queue_count(struct device_queue_manager *dqm,
141 142 143 144 145 146 147
			enum kfd_queue_type type)
{
	dqm->active_queue_count++;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count++;
}

148
static void decrement_queue_count(struct device_queue_manager *dqm,
149 150 151 152 153 154 155
			enum kfd_queue_type type)
{
	dqm->active_queue_count--;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count--;
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
int read_sdma_queue_counter(struct queue *q, uint64_t *val)
{
	int ret;
	uint64_t tmp = 0;

	if (!q || !val)
		return -EINVAL;
	/*
	 * SDMA activity counter is stored at queue's RPTR + 0x8 location.
	 */
	if (!access_ok((const void __user *)((uint64_t)q->properties.read_ptr +
					sizeof(uint64_t)), sizeof(uint64_t))) {
		pr_err("Can't access sdma queue activity counter\n");
		return -EFAULT;
	}

	ret = get_user(tmp, (uint64_t *)((uint64_t)(q->properties.read_ptr) +
						    sizeof(uint64_t)));
	if (!ret) {
		*val = tmp;
	}

	return ret;
}

static int update_sdma_queue_past_activity_stats(struct kfd_process_device *pdd,
						 struct queue *q)
{
	int ret;
	uint64_t val = 0;

	if (!pdd)
		return -ENODEV;

	ret = read_sdma_queue_counter(q, &val);
	if (ret) {
		pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
		return ret;
	}

	pdd->sdma_past_activity_counter += val;

	return ret;
}

202 203 204 205 206 207 208 209 210
static int allocate_doorbell(struct qcm_process_device *qpd, struct queue *q)
{
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family)) {
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
		q->doorbell_id = q->properties.queue_id;
211 212
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
213 214 215 216
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
217
		 */
218 219 220 221 222 223 224
		uint32_t *idx_offset =
				dev->shared_resources.sdma_doorbell_idx;

		q->doorbell_id = idx_offset[q->properties.sdma_engine_id]
			+ (q->properties.sdma_queue_id & 1)
			* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
			+ (q->properties.sdma_queue_id >> 1);
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
	} else {
		/* For CP queues on SOC15 reserve a free doorbell ID */
		unsigned int found;

		found = find_first_zero_bit(qpd->doorbell_bitmap,
					    KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
		if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
			pr_debug("No doorbells available");
			return -EBUSY;
		}
		set_bit(found, qpd->doorbell_bitmap);
		q->doorbell_id = found;
	}

	q->properties.doorbell_off =
240
		kfd_get_doorbell_dw_offset_in_bar(dev, q->process,
241 242 243 244 245 246 247 248 249 250 251 252
					  q->doorbell_id);

	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family) ||
253 254
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
255 256 257 258 259 260
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

261 262 263 264
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
265
	int allocated_vmid = -1, i;
266

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
	for (i = dqm->dev->vm_info.first_vmid_kfd;
			i <= dqm->dev->vm_info.last_vmid_kfd; i++) {
		if (!dqm->vmid_pasid[i]) {
			allocated_vmid = i;
			break;
		}
	}

	if (allocated_vmid < 0) {
		pr_err("no more vmid to allocate\n");
		return -ENOSPC;
	}

	pr_debug("vmid allocated: %d\n", allocated_vmid);

	dqm->vmid_pasid[allocated_vmid] = q->process->pasid;
283

284
	set_pasid_vmid_mapping(dqm, q->process->pasid, allocated_vmid);
285 286 287 288 289 290

	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	program_sh_mem_settings(dqm, qpd);

291 292 293 294 295 296 297 298 299
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->kgd,
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
	kfd_flush_tlb(qpd_to_pdd(qpd));

300 301 302
	if (dqm->dev->kfd2kgd->set_scratch_backing_va)
		dqm->dev->kfd2kgd->set_scratch_backing_va(dqm->dev->kgd,
				qpd->sh_hidden_private_base, qpd->vmid);
303

304 305 306
	return 0;
}

307 308 309
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
310 311
	const struct packet_manager_funcs *pmf = qpd->dqm->packets.pmf;
	int ret;
312 313 314 315

	if (!qpd->ib_kaddr)
		return -ENOMEM;

316 317 318
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
319

A
Amber Lin 已提交
320
	return amdgpu_amdkfd_submit_ib(kdev->kgd, KGD_ENGINE_MEC1, qpd->vmid,
321 322
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
323 324
}

325 326 327 328
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
329 330 331 332 333
	/* On GFX v7, CP doesn't flush TC at dequeue */
	if (q->device->device_info->asic_family == CHIP_HAWAII)
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

334 335
	kfd_flush_tlb(qpd_to_pdd(qpd));

336 337
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);
338
	dqm->vmid_pasid[qpd->vmid] = 0;
339

340 341 342 343 344 345
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
346
				struct qcm_process_device *qpd)
347
{
348
	struct mqd_manager *mqd_mgr;
349 350
	int retval;

351
	dqm_lock(dqm);
352

353
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
354
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
355
				dqm->total_queue_count);
K
Kent Russell 已提交
356 357
		retval = -EPERM;
		goto out_unlock;
358 359
	}

360 361
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
362 363
		if (retval)
			goto out_unlock;
364 365
	}
	q->properties.vmid = qpd->vmid;
366
	/*
367 368 369
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
370
	 */
371
	q->properties.is_evicted = !!qpd->evicted;
372

F
Felix Kuehling 已提交
373 374 375
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

376 377
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		retval = allocate_hqd(dqm, q);
		if (retval)
			goto deallocate_vmid;
		pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		retval = allocate_sdma_queue(dqm, q);
		if (retval)
			goto deallocate_vmid;
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
	}

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_hqd;

396 397
	/* Temporarily release dqm lock to avoid a circular lock dependency */
	dqm_unlock(dqm);
398
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
399 400
	dqm_lock(dqm);

401 402 403 404
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
405 406
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
407
	if (q->properties.is_active) {
408 409 410 411
		if (!dqm->sched_running) {
			WARN_ONCE(1, "Load non-HWS mqd while stopped\n");
			goto add_queue_to_list;
		}
412 413 414 415 416 417 418 419

		if (WARN(q->process->mm != current->mm,
					"should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
					q->queue, &q->properties, current->mm);
		if (retval)
420
			goto out_free_mqd;
421 422
	}

423
add_queue_to_list:
424
	list_add(&q->list, &qpd->queues_list);
425
	qpd->queue_count++;
426
	if (q->properties.is_active)
427
		increment_queue_count(dqm, q->properties.type);
428

429 430 431 432 433 434 435
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
436
	goto out_unlock;
437

438 439
out_free_mqd:
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
440 441 442 443 444 445 446 447 448 449 450
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
out_deallocate_hqd:
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		deallocate_hqd(dqm, q);
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
deallocate_vmid:
	if (list_empty(&qpd->queues_list))
		deallocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
451
out_unlock:
452
	dqm_unlock(dqm);
K
Kent Russell 已提交
453
	return retval;
454 455 456 457 458
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
459
	int pipe, bit, i;
460 461 462

	set = false;

463 464
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
465 466 467 468 469
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

470
		if (dqm->allocated_queues[pipe] != 0) {
471 472
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
473 474 475 476 477 478 479
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

480
	if (!set)
481 482
		return -EBUSY;

483
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
484
	/* horizontal hqd allocation */
485
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
486 487 488 489 490 491 492

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
493
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
494 495
}

496 497 498 499
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
500 501 502 503
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
504
	struct mqd_manager *mqd_mgr;
505

506 507
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
508

509
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
510
		deallocate_hqd(dqm, q);
511
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
512
		deallocate_sdma_queue(dqm, q);
513
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
514
		deallocate_sdma_queue(dqm, q);
515
	else {
516
		pr_debug("q->properties.type %d is invalid\n",
517
				q->properties.type);
518
		return -EINVAL;
519
	}
520
	dqm->total_queue_count--;
521

522 523
	deallocate_doorbell(qpd, q);

524 525 526 527 528
	if (!dqm->sched_running) {
		WARN_ONCE(1, "Destroy non-HWS queue while stopped\n");
		return 0;
	}

529
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
530
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
531
				KFD_UNMAP_LATENCY_MS,
532
				q->pipe, q->queue);
533 534
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
535

536 537 538 539 540 541
	/* Get the SDMA queue stats */
        if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
            (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
                update_sdma_queue_past_activity_stats(qpd_to_pdd(qpd), q);
        }

542
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
543 544

	list_del(&q->list);
545 546 547 548 549 550 551 552 553 554 555 556
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

557
		deallocate_vmid(dqm, qpd, q);
558
	}
559
	qpd->queue_count--;
560
	if (q->properties.is_active) {
561
		decrement_queue_count(dqm, q->properties.type);
562 563 564 565 566
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
	}
567

568 569
	return retval;
}
570

571 572 573 574 575 576
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;

577
	dqm_lock(dqm);
578
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
579
	dqm_unlock(dqm);
580

581 582 583 584 585
	return retval;
}

static int update_queue(struct device_queue_manager *dqm, struct queue *q)
{
586
	int retval = 0;
587
	struct mqd_manager *mqd_mgr;
588
	struct kfd_process_device *pdd;
589
	bool prev_active = false;
590

591
	dqm_lock(dqm);
592 593 594 595 596
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
597 598
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
599

F
Felix Kuehling 已提交
600 601 602 603
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
604
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
F
Felix Kuehling 已提交
605 606
		retval = unmap_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
F
Felix Kuehling 已提交
607
		if (retval) {
F
Felix Kuehling 已提交
608 609 610
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
F
Felix Kuehling 已提交
611
	} else if (prev_active &&
F
Felix Kuehling 已提交
612
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
613 614
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
615 616 617 618 619 620

		if (!dqm->sched_running) {
			WARN_ONCE(1, "Update non-HWS queue while stopped\n");
			goto out_unlock;
		}

621
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
F
Felix Kuehling 已提交
622 623 624 625 626 627 628 629
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

630
	mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties);
F
Felix Kuehling 已提交
631

632 633 634
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
635
	 * dqm->active_queue_count to determine whether a new runlist must be
636 637 638
	 * uploaded.
	 */
	if (q->properties.is_active && !prev_active)
639
		increment_queue_count(dqm, q->properties.type);
640
	else if (!q->properties.is_active && prev_active)
641
		decrement_queue_count(dqm, q->properties.type);
642

643 644 645 646 647 648 649 650 651 652 653 654 655 656
	if (q->gws && !q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count++;
			pdd->qpd.mapped_gws_queue = true;
		}
		q->properties.is_gws = true;
	} else if (!q->gws && q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count--;
			pdd->qpd.mapped_gws_queue = false;
		}
		q->properties.is_gws = false;
	}

657
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS)
F
Felix Kuehling 已提交
658
		retval = map_queues_cpsch(dqm);
F
Felix Kuehling 已提交
659
	else if (q->properties.is_active &&
F
Felix Kuehling 已提交
660
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
661 662
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
663 664 665 666 667 668 669 670
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
671

K
Kent Russell 已提交
672
out_unlock:
673
	dqm_unlock(dqm);
674 675 676
	return retval;
}

677 678 679 680
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
681
	struct mqd_manager *mqd_mgr;
682
	struct kfd_process_device *pdd;
683
	int retval, ret = 0;
684

685
	dqm_lock(dqm);
686 687 688 689
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
690
	pr_info_ratelimited("Evicting PASID 0x%x queues\n",
691 692
			    pdd->process->pasid);

693 694 695
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
696
	list_for_each_entry(q, &qpd->queues_list, list) {
697
		q->properties.is_evicted = true;
698 699
		if (!q->properties.is_active)
			continue;
700

701 702
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
703
		q->properties.is_active = false;
704
		decrement_queue_count(dqm, q->properties.type);
705 706 707 708
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
709 710 711 712

		if (WARN_ONCE(!dqm->sched_running, "Evict when stopped\n"))
			continue;

713
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
714 715
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
716 717 718 719 720
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
721 722 723
	}

out:
724
	dqm_unlock(dqm);
725
	return ret;
726 727 728 729 730 731 732 733 734
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

735
	dqm_lock(dqm);
736 737 738 739
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
740
	pr_info_ratelimited("Evicting PASID 0x%x queues\n",
741 742
			    pdd->process->pasid);

743 744 745
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
746
	list_for_each_entry(q, &qpd->queues_list, list) {
747
		q->properties.is_evicted = true;
748 749
		if (!q->properties.is_active)
			continue;
750

751
		q->properties.is_active = false;
752
		decrement_queue_count(dqm, q->properties.type);
753 754 755 756 757 758 759
	}
	retval = execute_queues_cpsch(dqm,
				qpd->is_debug ?
				KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);

out:
760
	dqm_unlock(dqm);
761 762 763 764 765 766
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
767
	struct mm_struct *mm = NULL;
768
	struct queue *q;
769
	struct mqd_manager *mqd_mgr;
770
	struct kfd_process_device *pdd;
771
	uint64_t pd_base;
772
	int retval, ret = 0;
773 774 775

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
776
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
777

778
	dqm_lock(dqm);
779 780 781 782 783 784 785
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

786
	pr_info_ratelimited("Restoring PASID 0x%x queues\n",
787 788 789 790
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
791
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
792 793 794 795 796 797 798 799 800

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
				dqm->dev->kgd,
				qpd->vmid,
				qpd->page_table_base);
		kfd_flush_tlb(pdd);
	}

801 802 803 804 805
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
806
		ret = -EFAULT;
807 808 809
		goto out;
	}

810 811 812
	/* Remove the eviction flags. Activate queues that are not
	 * inactive for other reasons.
	 */
813
	list_for_each_entry(q, &qpd->queues_list, list) {
814 815
		q->properties.is_evicted = false;
		if (!QUEUE_IS_ACTIVE(q->properties))
816
			continue;
817

818 819
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
820
		q->properties.is_active = true;
821
		increment_queue_count(dqm, q->properties.type);
822 823 824 825
		if (q->properties.is_gws) {
			dqm->gws_queue_count++;
			qpd->mapped_gws_queue = true;
		}
826 827 828 829

		if (WARN_ONCE(!dqm->sched_running, "Restore when stopped\n"))
			continue;

830
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
831
				       q->queue, &q->properties, mm);
832 833 834 835 836
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
837 838 839
	}
	qpd->evicted = 0;
out:
840 841
	if (mm)
		mmput(mm);
842
	dqm_unlock(dqm);
843
	return ret;
844 845 846 847 848 849 850
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
851
	uint64_t pd_base;
852 853 854 855
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
856
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
857

858
	dqm_lock(dqm);
859 860 861 862 863 864 865
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

866
	pr_info_ratelimited("Restoring PASID 0x%x queues\n",
867 868 869 870
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
871
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
872 873 874 875

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		q->properties.is_evicted = false;
876 877 878
		if (!QUEUE_IS_ACTIVE(q->properties))
			continue;

879
		q->properties.is_active = true;
880
		increment_queue_count(dqm, q->properties.type);
881 882 883
	}
	retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
884
	qpd->evicted = 0;
885
out:
886
	dqm_unlock(dqm);
887 888 889
	return retval;
}

890
static int register_process(struct device_queue_manager *dqm,
891 892 893
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
894
	struct kfd_process_device *pdd;
895
	uint64_t pd_base;
896
	int retval;
897

898
	n = kzalloc(sizeof(*n), GFP_KERNEL);
899 900 901 902 903
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

904 905
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
906
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
907

908
	dqm_lock(dqm);
909 910
	list_add(&n->list, &dqm->queues);

911 912
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
913
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
914

915
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
916

917
	dqm->processes_count++;
918

919
	dqm_unlock(dqm);
920

921 922 923 924 925
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	kfd_inc_compute_active(dqm->dev);

926
	return retval;
927 928
}

929
static int unregister_process(struct device_queue_manager *dqm,
930 931 932 933 934
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

935 936
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
937 938

	retval = 0;
939
	dqm_lock(dqm);
940 941 942 943

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
944
			kfree(cur);
945
			dqm->processes_count--;
946 947 948 949 950 951
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
952
	dqm_unlock(dqm);
953 954 955 956 957 958 959

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (!retval)
		kfd_dec_compute_active(dqm->dev);

960 961 962 963 964 965 966
	return retval;
}

static int
set_pasid_vmid_mapping(struct device_queue_manager *dqm, unsigned int pasid,
			unsigned int vmid)
{
967
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
968
						dqm->dev->kgd, pasid, vmid);
969 970
}

971 972 973 974
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

975 976 977
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->kgd, i);
978 979
}

980 981
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
982
	int pipe, queue;
983

984
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
985

K
Kent Russell 已提交
986 987 988 989 990
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

991
	mutex_init(&dqm->lock_hidden);
992
	INIT_LIST_HEAD(&dqm->queues);
993
	dqm->active_queue_count = dqm->next_pipe_to_allocate = 0;
994
	dqm->active_cp_queue_count = 0;
995
	dqm->gws_queue_count = 0;
996

997 998 999 1000 1001
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
1002
				     dqm->dev->shared_resources.cp_queue_bitmap))
1003 1004
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
1005

1006 1007
	memset(dqm->vmid_pasid, 0, sizeof(dqm->vmid_pasid));

1008 1009
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
1010 1011 1012 1013

	return 0;
}

1014
static void uninitialize(struct device_queue_manager *dqm)
1015
{
1016 1017
	int i;

1018
	WARN_ON(dqm->active_queue_count > 0 || dqm->processes_count > 0);
1019 1020

	kfree(dqm->allocated_queues);
1021
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
1022
		kfree(dqm->mqd_mgrs[i]);
1023
	mutex_destroy(&dqm->lock_hidden);
1024 1025 1026 1027
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
1028
	pr_info("SW scheduler is used");
1029
	init_interrupts(dqm);
1030 1031 1032
	
	if (dqm->dev->device_info->asic_family == CHIP_HAWAII)
		return pm_init(&dqm->packets, dqm);
1033 1034
	dqm->sched_running = true;

1035
	return 0;
1036 1037 1038 1039
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
1040
	if (dqm->dev->device_info->asic_family == CHIP_HAWAII)
1041
		pm_uninit(&dqm->packets, false);
1042 1043
	dqm->sched_running = false;

1044 1045 1046
	return 0;
}

1047 1048 1049 1050 1051 1052 1053
static void pre_reset(struct device_queue_manager *dqm)
{
	dqm_lock(dqm);
	dqm->is_resetting = true;
	dqm_unlock(dqm);
}

1054
static int allocate_sdma_queue(struct device_queue_manager *dqm,
1055
				struct queue *q)
1056 1057 1058
{
	int bit;

1059
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1060 1061
		if (dqm->sdma_bitmap == 0) {
			pr_err("No more SDMA queue to allocate\n");
1062
			return -ENOMEM;
1063 1064
		}

1065 1066 1067 1068 1069 1070 1071 1072
		bit = __ffs64(dqm->sdma_bitmap);
		dqm->sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		q->properties.sdma_engine_id = q->sdma_id %
				get_num_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_sdma_engines(dqm);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1073 1074
		if (dqm->xgmi_sdma_bitmap == 0) {
			pr_err("No more XGMI SDMA queue to allocate\n");
1075
			return -ENOMEM;
1076
		}
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
		bit = __ffs64(dqm->xgmi_sdma_bitmap);
		dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
		q->properties.sdma_engine_id = get_num_sdma_engines(dqm) +
				q->sdma_id % get_num_xgmi_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_xgmi_sdma_engines(dqm);
	}
1091 1092 1093

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
1094 1095 1096 1097 1098

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
1099
				struct queue *q)
1100
{
1101 1102 1103 1104 1105 1106 1107 1108 1109
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
1110 1111
}

1112 1113 1114 1115 1116 1117
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
1118
	int i, mec;
1119 1120
	struct scheduling_resources res;

1121
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
1122 1123 1124 1125 1126 1127

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

1128
		if (!test_bit(i, dqm->dev->shared_resources.cp_queue_bitmap))
1129 1130 1131 1132 1133 1134 1135 1136
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
1137 1138
		 * definition of res.queue_mask needs updating
		 */
1139
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
1140 1141 1142 1143
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

1144 1145 1146
		res.queue_mask |= 1ull
			<< amdgpu_queue_mask_bit_to_set_resource_bit(
				(struct amdgpu_device *)dqm->dev->kgd, i);
1147
	}
O
Oak Zeng 已提交
1148 1149
	res.gws_mask = ~0ull;
	res.oac_mask = res.gds_heap_base = res.gds_heap_size = 0;
1150

1151 1152 1153
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1154 1155 1156 1157 1158 1159 1160
			res.vmid_mask, res.queue_mask);

	return pm_send_set_resources(&dqm->packets, &res);
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1161
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1162

1163
	mutex_init(&dqm->lock_hidden);
1164
	INIT_LIST_HEAD(&dqm->queues);
1165
	dqm->active_queue_count = dqm->processes_count = 0;
1166
	dqm->active_cp_queue_count = 0;
1167
	dqm->gws_queue_count = 0;
1168
	dqm->active_runlist = false;
1169 1170
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
1171

1172 1173
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1174
	return 0;
1175 1176 1177 1178 1179 1180 1181 1182 1183
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

	retval = pm_init(&dqm->packets, dqm);
1184
	if (retval)
1185 1186 1187
		goto fail_packet_manager_init;

	retval = set_sched_resources(dqm);
1188
	if (retval)
1189 1190
		goto fail_set_sched_resources;

1191
	pr_debug("Allocating fence memory\n");
1192 1193

	/* allocate fence memory on the gart */
1194 1195
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1196

1197
	if (retval)
1198 1199 1200 1201
		goto fail_allocate_vidmem;

	dqm->fence_addr = dqm->fence_mem->cpu_ptr;
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1202 1203 1204

	init_interrupts(dqm);

1205
	dqm_lock(dqm);
1206 1207
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1208
	dqm->is_resetting = false;
1209
	dqm->sched_running = true;
1210
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1211
	dqm_unlock(dqm);
1212 1213 1214 1215

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
1216
	pm_uninit(&dqm->packets, false);
1217 1218 1219 1220 1221 1222
fail_packet_manager_init:
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1223 1224
	bool hanging;

1225
	dqm_lock(dqm);
1226 1227 1228
	if (!dqm->is_hws_hang)
		unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	hanging = dqm->is_hws_hang || dqm->is_resetting;
1229
	dqm->sched_running = false;
1230
	dqm_unlock(dqm);
1231

1232
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1233
	pm_uninit(&dqm->packets, hanging);
1234 1235 1236 1237 1238 1239 1240 1241

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1242
	dqm_lock(dqm);
1243
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1244
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1245
				dqm->total_queue_count);
1246
		dqm_unlock(dqm);
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1258
	list_add(&kq->list, &qpd->priv_queue_list);
1259
	increment_queue_count(dqm, kq->queue->properties.type);
1260
	qpd->is_debug = true;
1261
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1262
	dqm_unlock(dqm);
1263 1264 1265 1266 1267 1268 1269 1270

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1271
	dqm_lock(dqm);
1272
	list_del(&kq->list);
1273
	decrement_queue_count(dqm, kq->queue->properties.type);
1274
	qpd->is_debug = false;
1275
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1276 1277 1278 1279
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1280
	dqm->total_queue_count--;
1281 1282
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1283
	dqm_unlock(dqm);
1284 1285 1286
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1287
			struct qcm_process_device *qpd)
1288 1289
{
	int retval;
1290
	struct mqd_manager *mqd_mgr;
1291

1292
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1293
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1294
				dqm->total_queue_count);
1295 1296
		retval = -EPERM;
		goto out;
1297 1298
	}

1299 1300
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1301
		dqm_lock(dqm);
1302
		retval = allocate_sdma_queue(dqm, q);
1303
		dqm_unlock(dqm);
F
Felix Kuehling 已提交
1304
		if (retval)
1305
			goto out;
1306
	}
1307 1308 1309 1310 1311

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_sdma_queue;

1312 1313
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
E
Eric Huang 已提交
1314

1315 1316 1317
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
F
Felix Kuehling 已提交
1318 1319
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1320 1321 1322 1323 1324
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
E
Eric Huang 已提交
1325 1326 1327 1328 1329 1330 1331 1332

	dqm_lock(dqm);
	/*
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
	 */
	q->properties.is_evicted = !!qpd->evicted;
1333 1334
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
1335

1336
	list_add(&q->list, &qpd->queues_list);
1337
	qpd->queue_count++;
1338

1339
	if (q->properties.is_active) {
1340 1341
		increment_queue_count(dqm, q->properties.type);

1342 1343
		retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1344 1345
	}

1346 1347 1348 1349 1350 1351 1352 1353 1354
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1355
	dqm_unlock(dqm);
1356 1357
	return retval;

1358 1359
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1360
out_deallocate_sdma_queue:
1361
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
1362 1363
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm_lock(dqm);
1364
		deallocate_sdma_queue(dqm, q);
1365 1366
		dqm_unlock(dqm);
	}
1367
out:
1368 1369 1370
	return retval;
}

1371
int amdkfd_fence_wait_timeout(unsigned int *fence_addr,
1372
				unsigned int fence_value,
1373
				unsigned int timeout_ms)
1374
{
1375
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1376 1377

	while (*fence_addr != fence_value) {
1378
		if (time_after(jiffies, end_jiffies)) {
1379
			pr_err("qcm fence wait loop timeout expired\n");
1380 1381 1382 1383 1384 1385 1386
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1387 1388
			return -ETIME;
		}
1389
		schedule();
1390 1391 1392 1393 1394
	}

	return 0;
}

F
Felix Kuehling 已提交
1395 1396 1397 1398 1399
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

1400 1401
	if (!dqm->sched_running)
		return 0;
1402
	if (dqm->active_queue_count <= 0 || dqm->processes_count <= 0)
F
Felix Kuehling 已提交
1403 1404 1405 1406 1407
		return 0;
	if (dqm->active_runlist)
		return 0;

	retval = pm_send_runlist(&dqm->packets, &dqm->queues);
1408
	pr_debug("%s sent runlist\n", __func__);
F
Felix Kuehling 已提交
1409 1410 1411 1412 1413 1414 1415 1416 1417
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1418
/* dqm->lock mutex has to be locked before calling this function */
1419
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1420 1421
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1422
{
1423
	int retval = 0;
1424

1425 1426
	if (!dqm->sched_running)
		return 0;
1427 1428
	if (dqm->is_hws_hang)
		return -EIO;
1429
	if (!dqm->active_runlist)
1430
		return retval;
1431

1432
	retval = pm_send_unmap_queue(&dqm->packets, KFD_QUEUE_TYPE_COMPUTE,
1433
			filter, filter_param, false, 0);
1434
	if (retval)
1435
		return retval;
1436 1437 1438 1439 1440

	*dqm->fence_addr = KFD_FENCE_INIT;
	pm_send_query_status(&dqm->packets, dqm->fence_gpu_addr,
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1441
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1442
				queue_preemption_timeout_ms);
1443 1444 1445 1446 1447 1448 1449 1450 1451
	if (retval) {
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
		dqm->is_hws_hang = true;
		/* It's possible we're detecting a HWS hang in the
		 * middle of a GPU reset. No need to schedule another
		 * reset in this case.
		 */
		if (!dqm->is_resetting)
			schedule_work(&dqm->hw_exception_work);
1452
		return retval;
1453
	}
1454

1455 1456 1457 1458 1459 1460
	pm_release_ib(&dqm->packets);
	dqm->active_runlist = false;

	return retval;
}

1461
/* dqm->lock mutex has to be locked before calling this function */
1462 1463 1464
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1465 1466 1467
{
	int retval;

1468 1469
	if (dqm->is_hws_hang)
		return -EIO;
1470
	retval = unmap_queues_cpsch(dqm, filter, filter_param);
1471
	if (retval)
1472
		return retval;
1473

F
Felix Kuehling 已提交
1474
	return map_queues_cpsch(dqm);
1475 1476 1477 1478 1479 1480 1481
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1482
	struct mqd_manager *mqd_mgr;
1483

1484 1485 1486
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1487
	dqm_lock(dqm);
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1499 1500
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1501

1502 1503
	deallocate_doorbell(qpd, q);

1504
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1505
		deallocate_sdma_queue(dqm, q);
1506
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
1507
		deallocate_sdma_queue(dqm, q);
1508

1509
	list_del(&q->list);
1510
	qpd->queue_count--;
1511
	if (q->properties.is_active) {
1512
		decrement_queue_count(dqm, q->properties.type);
1513
		retval = execute_queues_cpsch(dqm,
1514
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1515 1516
		if (retval == -ETIME)
			qpd->reset_wavefronts = true;
1517 1518 1519 1520
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
1521
	}
1522

1523 1524 1525 1526 1527
	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
		update_sdma_queue_past_activity_stats(qpd_to_pdd(qpd), q);
	}
1528 1529 1530 1531 1532 1533 1534
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1535

1536
	dqm_unlock(dqm);
1537

1538 1539
	/* Do free_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1540

1541
	return retval;
1542

1543 1544
failed_try_destroy_debugged_queue:

1545
	dqm_unlock(dqm);
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1564 1565 1566 1567
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1568

1569
	dqm_lock(dqm);
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

K
Kent Russell 已提交
1589 1590 1591
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1592
			goto out;
K
Kent Russell 已提交
1593
		}
1594 1595 1596 1597 1598

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1599
	retval = dqm->asic_ops.set_cache_memory_policy(
1600 1601 1602 1603 1604 1605
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1606

1607
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1608 1609
		program_sh_mem_settings(dqm, qpd);

1610
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1611 1612 1613 1614
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1615
	dqm_unlock(dqm);
K
Kent Russell 已提交
1616
	return retval;
1617 1618
}

1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
static int set_trap_handler(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				uint64_t tba_addr,
				uint64_t tma_addr)
{
	uint64_t *tma;

	if (dqm->dev->cwsr_enabled) {
		/* Jump from CWSR trap handler to user trap */
		tma = (uint64_t *)(qpd->cwsr_kaddr + KFD_CWSR_TMA_OFFSET);
		tma[0] = tba_addr;
		tma[1] = tma_addr;
	} else {
		qpd->tba_addr = tba_addr;
		qpd->tma_addr = tma_addr;
	}

	return 0;
}

1639 1640 1641 1642 1643 1644
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	struct queue *q, *next;
	struct device_process_node *cur, *next_dpn;
	int retval = 0;
1645
	bool found = false;
1646

1647
	dqm_lock(dqm);
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663

	/* Clear all user mode queues */
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
		int ret;

		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1664
			found = true;
1665 1666 1667 1668
			break;
		}
	}

1669
	dqm_unlock(dqm);
1670 1671 1672 1673 1674 1675 1676

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1677 1678 1679
	return retval;
}

1680 1681 1682 1683 1684 1685
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
1686
	struct mqd_manager *mqd_mgr;
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
	int r;

	dqm_lock(dqm);

	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled) {
		r = -EINVAL;
		goto dqm_unlock;
	}

1697
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_CP];
1698

1699
	if (!mqd_mgr->get_wave_state) {
1700 1701 1702 1703
		r = -EINVAL;
		goto dqm_unlock;
	}

1704 1705
	r = mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
1706 1707 1708 1709 1710

dqm_unlock:
	dqm_unlock(dqm);
	return r;
}
1711 1712 1713 1714 1715 1716 1717

static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
	struct queue *q, *next;
	struct kernel_queue *kq, *kq_next;
1718
	struct mqd_manager *mqd_mgr;
1719 1720 1721
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;
1722
	bool found = false;
1723 1724 1725

	retval = 0;

1726
	dqm_lock(dqm);
1727 1728 1729 1730

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
1731
		decrement_queue_count(dqm, kq->queue->properties.type);
1732 1733 1734 1735 1736 1737 1738
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
1739
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1740
			deallocate_sdma_queue(dqm, q);
1741
		else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
1742
			deallocate_sdma_queue(dqm, q);
1743

1744
		if (q->properties.is_active) {
1745
			decrement_queue_count(dqm, q->properties.type);
1746 1747 1748 1749 1750
			if (q->properties.is_gws) {
				dqm->gws_queue_count--;
				qpd->mapped_gws_queue = false;
			}
		}
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760

		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1761
			found = true;
1762 1763 1764 1765 1766
			break;
		}
	}

	retval = execute_queues_cpsch(dqm, filter, 0);
1767
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
1768 1769 1770 1771 1772
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

1773 1774
	dqm_unlock(dqm);

1775 1776 1777 1778 1779 1780
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1781
	/* Lastly, free mqd resources.
1782
	 * Do free_mqd() after dqm_unlock to avoid circular locking.
1783
	 */
1784
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
1785 1786
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1787
		list_del(&q->list);
1788
		qpd->queue_count--;
1789
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1790 1791 1792 1793 1794
	}

	return retval;
}

1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
1819 1820 1821 1822 1823 1824 1825 1826

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
1827
		get_num_all_sdma_engines(dqm) *
1828 1829 1830 1831 1832
		dev->device_info->num_sdma_queues_per_engine +
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->kgd, size,
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
1833
		(void *)&(mem_obj->cpu_ptr), false);
1834 1835 1836 1837

	return retval;
}

1838 1839 1840 1841
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

1842
	pr_debug("Loading device queue manager\n");
1843

1844
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
1845 1846 1847
	if (!dqm)
		return NULL;

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
	switch (dev->device_info->asic_family) {
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

1864
	dqm->dev = dev;
1865
	switch (dqm->sched_policy) {
1866 1867 1868
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
1869 1870 1871 1872
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
1873
		dqm->ops.pre_reset = pre_reset;
1874 1875
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
1876 1877 1878
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
1879 1880 1881
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1882
		dqm->ops.set_trap_handler = set_trap_handler;
1883
		dqm->ops.process_termination = process_termination_cpsch;
1884 1885
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
1886
		dqm->ops.get_wave_state = get_wave_state;
1887 1888 1889
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
1890 1891
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
1892
		dqm->ops.pre_reset = pre_reset;
1893 1894 1895
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
1896 1897
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
1898
		dqm->ops.initialize = initialize_nocpsch;
1899
		dqm->ops.uninitialize = uninitialize;
1900
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1901
		dqm->ops.set_trap_handler = set_trap_handler;
1902
		dqm->ops.process_termination = process_termination_nocpsch;
1903 1904 1905
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
1906
		dqm->ops.get_wave_state = get_wave_state;
1907 1908
		break;
	default:
1909
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
1910
		goto out_free;
1911 1912
	}

1913 1914
	switch (dev->device_info->asic_family) {
	case CHIP_CARRIZO:
1915
		device_queue_manager_init_vi(&dqm->asic_ops);
1916 1917
		break;

1918
	case CHIP_KAVERI:
1919
		device_queue_manager_init_cik(&dqm->asic_ops);
1920
		break;
1921 1922 1923 1924 1925 1926 1927 1928 1929

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
1930
	case CHIP_POLARIS12:
K
Kent Russell 已提交
1931
	case CHIP_VEGAM:
1932 1933
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
1934 1935

	case CHIP_VEGA10:
1936
	case CHIP_VEGA12:
1937
	case CHIP_VEGA20:
1938
	case CHIP_RAVEN:
1939
	case CHIP_RENOIR:
Y
Yong Zhao 已提交
1940
	case CHIP_ARCTURUS:
1941 1942
		device_queue_manager_init_v9(&dqm->asic_ops);
		break;
1943
	case CHIP_NAVI10:
1944
	case CHIP_NAVI12:
Y
Yong Zhao 已提交
1945
	case CHIP_NAVI14:
1946
	case CHIP_SIENNA_CICHLID:
1947 1948
		device_queue_manager_init_v10_navi10(&dqm->asic_ops);
		break;
1949 1950 1951 1952
	default:
		WARN(1, "Unexpected ASIC family %u",
		     dev->device_info->asic_family);
		goto out_free;
1953 1954
	}

1955 1956 1957
	if (init_mqd_managers(dqm))
		goto out_free;

1958 1959 1960 1961 1962
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

1963 1964
	if (!dqm->ops.initialize(dqm))
		return dqm;
1965

1966 1967 1968
out_free:
	kfree(dqm);
	return NULL;
1969 1970
}

1971 1972
static void deallocate_hiq_sdma_mqd(struct kfd_dev *dev,
				    struct kfd_mem_obj *mqd)
1973 1974 1975 1976 1977 1978
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

	amdgpu_amdkfd_free_gtt_mem(dev->kgd, mqd->gtt_mem);
}

1979 1980
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
1981
	dqm->ops.uninitialize(dqm);
1982
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
1983 1984
	kfree(dqm);
}
1985

S
shaoyunl 已提交
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
int kfd_process_vm_fault(struct device_queue_manager *dqm,
			 unsigned int pasid)
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

2003 2004 2005 2006
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
A
Amber Lin 已提交
2007
	amdgpu_amdkfd_gpu_reset(dqm->dev->kgd);
2008 2009
}

2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

2040 2041 2042 2043 2044 2045
	if (!dqm->sched_running) {
		seq_printf(m, " Device is stopped\n");

		return 0;
	}

O
Oak Zeng 已提交
2046
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->kgd,
2047 2048
					KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE,
					&dump, &n_regs);
O
Oak Zeng 已提交
2049 2050
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
2051 2052 2053
			   KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
			   KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
			   KFD_CIK_HIQ_QUEUE);
O
Oak Zeng 已提交
2054 2055 2056 2057 2058
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

2059 2060 2061 2062 2063
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
2064
				      dqm->dev->shared_resources.cp_queue_bitmap))
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

2080
	for (pipe = 0; pipe < get_num_all_sdma_engines(dqm); pipe++) {
2081 2082 2083
		for (queue = 0;
		     queue < dqm->dev->device_info->num_sdma_queues_per_engine;
		     queue++) {
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
int dqm_debugfs_execute_queues(struct device_queue_manager *dqm)
{
	int r = 0;

	dqm_lock(dqm);
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

2112
#endif