kfd_device_queue_manager.c 54.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24 25
#include <linux/ratelimit.h>
#include <linux/printk.h>
26 27 28 29
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
30
#include <linux/sched.h>
31 32 33 34 35
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
A
Amber Lin 已提交
36
#include "amdgpu_amdkfd.h"
37 38 39 40 41 42

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
43
				  u32 pasid, unsigned int vmid);
44

45 46 47
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
48
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
49 50
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
51

F
Felix Kuehling 已提交
52 53
static int map_queues_cpsch(struct device_queue_manager *dqm);

54
static void deallocate_sdma_queue(struct device_queue_manager *dqm,
55
				struct queue *q);
56

57 58 59 60 61
static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q);
static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q);
static int allocate_sdma_queue(struct device_queue_manager *dqm,
				struct queue *q);
62 63
static void kfd_process_hw_exception(struct work_struct *work);

64 65
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
66
{
67
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
68 69
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
70 71
}

72 73 74
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
75 76
	int pipe_offset = (mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe) * dqm->dev->shared_resources.num_queue_per_pipe;
77 78 79 80

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
81
			      dqm->dev->shared_resources.cp_queue_bitmap))
82 83 84 85
			return true;
	return false;
}

86
unsigned int get_cp_queues_num(struct device_queue_manager *dqm)
87
{
88
	return bitmap_weight(dqm->dev->shared_resources.cp_queue_bitmap,
89
				KGD_MAX_QUEUES);
90 91
}

92
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
93
{
94 95 96 97 98 99
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
100 101
}

102 103 104 105 106
static unsigned int get_num_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines;
}

107 108 109 110 111
static unsigned int get_num_xgmi_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines;
}

112 113 114 115 116
static unsigned int get_num_all_sdma_engines(struct device_queue_manager *dqm)
{
	return get_num_sdma_engines(dqm) + get_num_xgmi_sdma_engines(dqm);
}

117 118 119
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines
120
			* dqm->dev->device_info->num_sdma_queues_per_engine;
121 122
}

123 124 125 126 127 128
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines
			* dqm->dev->device_info->num_sdma_queues_per_engine;
}

129
void program_sh_mem_settings(struct device_queue_manager *dqm,
130 131
					struct qcm_process_device *qpd)
{
132 133
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
						dqm->dev->kgd, qpd->vmid,
134 135 136 137 138 139
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

140
static void increment_queue_count(struct device_queue_manager *dqm,
141 142 143 144 145 146 147
			enum kfd_queue_type type)
{
	dqm->active_queue_count++;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count++;
}

148
static void decrement_queue_count(struct device_queue_manager *dqm,
149 150 151 152 153 154 155
			enum kfd_queue_type type)
{
	dqm->active_queue_count--;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count--;
}

156 157 158 159 160 161 162 163 164
static int allocate_doorbell(struct qcm_process_device *qpd, struct queue *q)
{
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family)) {
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
		q->doorbell_id = q->properties.queue_id;
165 166
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
167 168 169 170
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
171
		 */
172 173 174 175 176 177 178
		uint32_t *idx_offset =
				dev->shared_resources.sdma_doorbell_idx;

		q->doorbell_id = idx_offset[q->properties.sdma_engine_id]
			+ (q->properties.sdma_queue_id & 1)
			* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
			+ (q->properties.sdma_queue_id >> 1);
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
	} else {
		/* For CP queues on SOC15 reserve a free doorbell ID */
		unsigned int found;

		found = find_first_zero_bit(qpd->doorbell_bitmap,
					    KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
		if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
			pr_debug("No doorbells available");
			return -EBUSY;
		}
		set_bit(found, qpd->doorbell_bitmap);
		q->doorbell_id = found;
	}

	q->properties.doorbell_off =
194
		kfd_get_doorbell_dw_offset_in_bar(dev, qpd_to_pdd(qpd),
195 196 197 198 199 200 201 202 203 204 205
					  q->doorbell_id);
	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family) ||
206 207
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
208 209 210 211 212 213
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

214 215 216 217
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
218
	int allocated_vmid = -1, i;
219

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
	for (i = dqm->dev->vm_info.first_vmid_kfd;
			i <= dqm->dev->vm_info.last_vmid_kfd; i++) {
		if (!dqm->vmid_pasid[i]) {
			allocated_vmid = i;
			break;
		}
	}

	if (allocated_vmid < 0) {
		pr_err("no more vmid to allocate\n");
		return -ENOSPC;
	}

	pr_debug("vmid allocated: %d\n", allocated_vmid);

	dqm->vmid_pasid[allocated_vmid] = q->process->pasid;
236

237
	set_pasid_vmid_mapping(dqm, q->process->pasid, allocated_vmid);
238 239 240 241 242 243

	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	program_sh_mem_settings(dqm, qpd);

244 245 246 247 248 249 250 251 252
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->kgd,
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
	kfd_flush_tlb(qpd_to_pdd(qpd));

253 254 255
	if (dqm->dev->kfd2kgd->set_scratch_backing_va)
		dqm->dev->kfd2kgd->set_scratch_backing_va(dqm->dev->kgd,
				qpd->sh_hidden_private_base, qpd->vmid);
256

257 258 259
	return 0;
}

260 261 262
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
263 264
	const struct packet_manager_funcs *pmf = qpd->dqm->packets.pmf;
	int ret;
265 266 267 268

	if (!qpd->ib_kaddr)
		return -ENOMEM;

269 270 271
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
272

A
Amber Lin 已提交
273
	return amdgpu_amdkfd_submit_ib(kdev->kgd, KGD_ENGINE_MEC1, qpd->vmid,
274 275
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
276 277
}

278 279 280 281
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
282 283 284 285 286
	/* On GFX v7, CP doesn't flush TC at dequeue */
	if (q->device->device_info->asic_family == CHIP_HAWAII)
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

287 288
	kfd_flush_tlb(qpd_to_pdd(qpd));

289 290
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);
291
	dqm->vmid_pasid[qpd->vmid] = 0;
292

293 294 295 296 297 298
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
299
				struct qcm_process_device *qpd)
300
{
301
	struct mqd_manager *mqd_mgr;
302 303
	int retval;

304
	dqm_lock(dqm);
305

306
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
307
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
308
				dqm->total_queue_count);
K
Kent Russell 已提交
309 310
		retval = -EPERM;
		goto out_unlock;
311 312
	}

313 314
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
315 316
		if (retval)
			goto out_unlock;
317 318
	}
	q->properties.vmid = qpd->vmid;
319
	/*
320 321 322
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
323
	 */
324
	q->properties.is_evicted = !!qpd->evicted;
325

F
Felix Kuehling 已提交
326 327 328
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

329 330
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		retval = allocate_hqd(dqm, q);
		if (retval)
			goto deallocate_vmid;
		pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		retval = allocate_sdma_queue(dqm, q);
		if (retval)
			goto deallocate_vmid;
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
	}

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_hqd;

349 350
	/* Temporarily release dqm lock to avoid a circular lock dependency */
	dqm_unlock(dqm);
351
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
352 353
	dqm_lock(dqm);

354 355 356 357
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
358 359
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
360
	if (q->properties.is_active) {
361 362 363 364
		if (!dqm->sched_running) {
			WARN_ONCE(1, "Load non-HWS mqd while stopped\n");
			goto add_queue_to_list;
		}
365 366 367 368 369 370 371 372

		if (WARN(q->process->mm != current->mm,
					"should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
					q->queue, &q->properties, current->mm);
		if (retval)
373
			goto out_free_mqd;
374 375
	}

376
add_queue_to_list:
377
	list_add(&q->list, &qpd->queues_list);
378
	qpd->queue_count++;
379
	if (q->properties.is_active)
380
		increment_queue_count(dqm, q->properties.type);
381

382 383 384 385 386 387 388
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
389
	goto out_unlock;
390

391 392
out_free_mqd:
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
393 394 395 396 397 398 399 400 401 402 403
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
out_deallocate_hqd:
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		deallocate_hqd(dqm, q);
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
deallocate_vmid:
	if (list_empty(&qpd->queues_list))
		deallocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
404
out_unlock:
405
	dqm_unlock(dqm);
K
Kent Russell 已提交
406
	return retval;
407 408 409 410 411
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
412
	int pipe, bit, i;
413 414 415

	set = false;

416 417
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
418 419 420 421 422
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

423
		if (dqm->allocated_queues[pipe] != 0) {
424 425
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
426 427 428 429 430 431 432
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

433
	if (!set)
434 435
		return -EBUSY;

436
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
437
	/* horizontal hqd allocation */
438
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
439 440 441 442 443 444 445

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
446
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
447 448
}

449 450 451 452
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
453 454 455 456
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
457
	struct mqd_manager *mqd_mgr;
458

459 460
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
461

462
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
463
		deallocate_hqd(dqm, q);
464
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
465
		deallocate_sdma_queue(dqm, q);
466
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
467
		deallocate_sdma_queue(dqm, q);
468
	else {
469
		pr_debug("q->properties.type %d is invalid\n",
470
				q->properties.type);
471
		return -EINVAL;
472
	}
473
	dqm->total_queue_count--;
474

475 476
	deallocate_doorbell(qpd, q);

477 478 479 480 481
	if (!dqm->sched_running) {
		WARN_ONCE(1, "Destroy non-HWS queue while stopped\n");
		return 0;
	}

482
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
483
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
484
				KFD_UNMAP_LATENCY_MS,
485
				q->pipe, q->queue);
486 487
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
488

489

490
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
491 492

	list_del(&q->list);
493 494 495 496 497 498 499 500 501 502 503 504
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

505
		deallocate_vmid(dqm, qpd, q);
506
	}
507
	qpd->queue_count--;
508
	if (q->properties.is_active) {
509
		decrement_queue_count(dqm, q->properties.type);
510 511 512 513 514
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
	}
515

516 517
	return retval;
}
518

519 520 521 522 523
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
524 525 526 527 528 529
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
530
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
531 532 533 534 535
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
536

537
	dqm_lock(dqm);
538
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
539 540
	if (!retval)
		pdd->sdma_past_activity_counter += sdma_val;
541
	dqm_unlock(dqm);
542

543 544 545 546 547
	return retval;
}

static int update_queue(struct device_queue_manager *dqm, struct queue *q)
{
548
	int retval = 0;
549
	struct mqd_manager *mqd_mgr;
550
	struct kfd_process_device *pdd;
551
	bool prev_active = false;
552

553
	dqm_lock(dqm);
554 555 556 557 558
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
559 560
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
561

F
Felix Kuehling 已提交
562 563 564 565
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
566
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
F
Felix Kuehling 已提交
567 568
		retval = unmap_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
F
Felix Kuehling 已提交
569
		if (retval) {
F
Felix Kuehling 已提交
570 571 572
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
F
Felix Kuehling 已提交
573
	} else if (prev_active &&
F
Felix Kuehling 已提交
574
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
575 576
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
577 578 579 580 581 582

		if (!dqm->sched_running) {
			WARN_ONCE(1, "Update non-HWS queue while stopped\n");
			goto out_unlock;
		}

583
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
F
Felix Kuehling 已提交
584 585 586 587 588 589 590 591
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

592
	mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties);
F
Felix Kuehling 已提交
593

594 595 596
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
597
	 * dqm->active_queue_count to determine whether a new runlist must be
598 599 600
	 * uploaded.
	 */
	if (q->properties.is_active && !prev_active)
601
		increment_queue_count(dqm, q->properties.type);
602
	else if (!q->properties.is_active && prev_active)
603
		decrement_queue_count(dqm, q->properties.type);
604

605 606 607 608 609 610 611 612 613 614 615 616 617 618
	if (q->gws && !q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count++;
			pdd->qpd.mapped_gws_queue = true;
		}
		q->properties.is_gws = true;
	} else if (!q->gws && q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count--;
			pdd->qpd.mapped_gws_queue = false;
		}
		q->properties.is_gws = false;
	}

619
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS)
F
Felix Kuehling 已提交
620
		retval = map_queues_cpsch(dqm);
F
Felix Kuehling 已提交
621
	else if (q->properties.is_active &&
F
Felix Kuehling 已提交
622
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
623 624
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
625 626 627 628 629 630 631 632
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
633

K
Kent Russell 已提交
634
out_unlock:
635
	dqm_unlock(dqm);
636 637 638
	return retval;
}

639 640 641 642
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
643
	struct mqd_manager *mqd_mgr;
644
	struct kfd_process_device *pdd;
645
	int retval, ret = 0;
646

647
	dqm_lock(dqm);
648 649 650 651
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
652
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
653 654
			    pdd->process->pasid);

655
	pdd->last_evict_timestamp = get_jiffies_64();
656 657 658
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
659
	list_for_each_entry(q, &qpd->queues_list, list) {
660
		q->properties.is_evicted = true;
661 662
		if (!q->properties.is_active)
			continue;
663

664 665
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
666
		q->properties.is_active = false;
667
		decrement_queue_count(dqm, q->properties.type);
668 669 670 671
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
672 673 674 675

		if (WARN_ONCE(!dqm->sched_running, "Evict when stopped\n"))
			continue;

676
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
677 678
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
679 680 681 682 683
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
684 685 686
	}

out:
687
	dqm_unlock(dqm);
688
	return ret;
689 690 691 692 693 694 695 696 697
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

698
	dqm_lock(dqm);
699 700 701 702
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
703
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
704 705
			    pdd->process->pasid);

706 707 708
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
709
	list_for_each_entry(q, &qpd->queues_list, list) {
710
		q->properties.is_evicted = true;
711 712
		if (!q->properties.is_active)
			continue;
713

714
		q->properties.is_active = false;
715
		decrement_queue_count(dqm, q->properties.type);
716
	}
717
	pdd->last_evict_timestamp = get_jiffies_64();
718 719 720 721 722 723
	retval = execute_queues_cpsch(dqm,
				qpd->is_debug ?
				KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);

out:
724
	dqm_unlock(dqm);
725 726 727 728 729 730
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
731
	struct mm_struct *mm = NULL;
732
	struct queue *q;
733
	struct mqd_manager *mqd_mgr;
734
	struct kfd_process_device *pdd;
735
	uint64_t pd_base;
736
	uint64_t eviction_duration;
737
	int retval, ret = 0;
738 739 740

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
741
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
742

743
	dqm_lock(dqm);
744 745 746 747 748 749 750
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

751
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
752 753 754 755
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
756
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
757 758 759 760 761 762 763 764 765

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
				dqm->dev->kgd,
				qpd->vmid,
				qpd->page_table_base);
		kfd_flush_tlb(pdd);
	}

766 767 768 769 770
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
771
		ret = -EFAULT;
772 773 774
		goto out;
	}

775 776 777
	/* Remove the eviction flags. Activate queues that are not
	 * inactive for other reasons.
	 */
778
	list_for_each_entry(q, &qpd->queues_list, list) {
779 780
		q->properties.is_evicted = false;
		if (!QUEUE_IS_ACTIVE(q->properties))
781
			continue;
782

783 784
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
785
		q->properties.is_active = true;
786
		increment_queue_count(dqm, q->properties.type);
787 788 789 790
		if (q->properties.is_gws) {
			dqm->gws_queue_count++;
			qpd->mapped_gws_queue = true;
		}
791 792 793 794

		if (WARN_ONCE(!dqm->sched_running, "Restore when stopped\n"))
			continue;

795
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
796
				       q->queue, &q->properties, mm);
797 798 799 800 801
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
802 803
	}
	qpd->evicted = 0;
804 805
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
806
out:
807 808
	if (mm)
		mmput(mm);
809
	dqm_unlock(dqm);
810
	return ret;
811 812 813 814 815 816 817
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
818
	uint64_t pd_base;
819
	uint64_t eviction_duration;
820 821 822 823
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
824
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
825

826
	dqm_lock(dqm);
827 828 829 830 831 832 833
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

834
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
835 836 837 838
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
839
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
840 841 842 843

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		q->properties.is_evicted = false;
844 845 846
		if (!QUEUE_IS_ACTIVE(q->properties))
			continue;

847
		q->properties.is_active = true;
848
		increment_queue_count(dqm, q->properties.type);
849 850 851
	}
	retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
852
	qpd->evicted = 0;
853 854
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
855
out:
856
	dqm_unlock(dqm);
857 858 859
	return retval;
}

860
static int register_process(struct device_queue_manager *dqm,
861 862 863
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
864
	struct kfd_process_device *pdd;
865
	uint64_t pd_base;
866
	int retval;
867

868
	n = kzalloc(sizeof(*n), GFP_KERNEL);
869 870 871 872 873
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

874 875
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
876
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
877

878
	dqm_lock(dqm);
879 880
	list_add(&n->list, &dqm->queues);

881 882
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
883
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
884

885
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
886

887
	dqm->processes_count++;
888

889
	dqm_unlock(dqm);
890

891 892 893 894 895
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	kfd_inc_compute_active(dqm->dev);

896
	return retval;
897 898
}

899
static int unregister_process(struct device_queue_manager *dqm,
900 901 902 903 904
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

905 906
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
907 908

	retval = 0;
909
	dqm_lock(dqm);
910 911 912 913

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
914
			kfree(cur);
915
			dqm->processes_count--;
916 917 918 919 920 921
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
922
	dqm_unlock(dqm);
923 924 925 926 927 928 929

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (!retval)
		kfd_dec_compute_active(dqm->dev);

930 931 932 933
	return retval;
}

static int
934
set_pasid_vmid_mapping(struct device_queue_manager *dqm, u32 pasid,
935 936
			unsigned int vmid)
{
937
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
938
						dqm->dev->kgd, pasid, vmid);
939 940
}

941 942 943 944
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

945 946 947
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->kgd, i);
948 949
}

950 951
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
952
	int pipe, queue;
953

954
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
955

K
Kent Russell 已提交
956 957 958 959 960
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

961
	mutex_init(&dqm->lock_hidden);
962
	INIT_LIST_HEAD(&dqm->queues);
963
	dqm->active_queue_count = dqm->next_pipe_to_allocate = 0;
964
	dqm->active_cp_queue_count = 0;
965
	dqm->gws_queue_count = 0;
966

967 968 969 970 971
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
972
				     dqm->dev->shared_resources.cp_queue_bitmap))
973 974
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
975

976 977
	memset(dqm->vmid_pasid, 0, sizeof(dqm->vmid_pasid));

978 979
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
980 981 982 983

	return 0;
}

984
static void uninitialize(struct device_queue_manager *dqm)
985
{
986 987
	int i;

988
	WARN_ON(dqm->active_queue_count > 0 || dqm->processes_count > 0);
989 990

	kfree(dqm->allocated_queues);
991
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
992
		kfree(dqm->mqd_mgrs[i]);
993
	mutex_destroy(&dqm->lock_hidden);
994 995 996 997
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
998
	pr_info("SW scheduler is used");
999
	init_interrupts(dqm);
1000 1001 1002
	
	if (dqm->dev->device_info->asic_family == CHIP_HAWAII)
		return pm_init(&dqm->packets, dqm);
1003 1004
	dqm->sched_running = true;

1005
	return 0;
1006 1007 1008 1009
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
1010
	if (dqm->dev->device_info->asic_family == CHIP_HAWAII)
1011
		pm_uninit(&dqm->packets, false);
1012 1013
	dqm->sched_running = false;

1014 1015 1016
	return 0;
}

1017 1018 1019 1020 1021 1022 1023
static void pre_reset(struct device_queue_manager *dqm)
{
	dqm_lock(dqm);
	dqm->is_resetting = true;
	dqm_unlock(dqm);
}

1024
static int allocate_sdma_queue(struct device_queue_manager *dqm,
1025
				struct queue *q)
1026 1027 1028
{
	int bit;

1029
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1030 1031
		if (dqm->sdma_bitmap == 0) {
			pr_err("No more SDMA queue to allocate\n");
1032
			return -ENOMEM;
1033 1034
		}

1035 1036 1037 1038 1039 1040 1041 1042
		bit = __ffs64(dqm->sdma_bitmap);
		dqm->sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		q->properties.sdma_engine_id = q->sdma_id %
				get_num_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_sdma_engines(dqm);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1043 1044
		if (dqm->xgmi_sdma_bitmap == 0) {
			pr_err("No more XGMI SDMA queue to allocate\n");
1045
			return -ENOMEM;
1046
		}
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
		bit = __ffs64(dqm->xgmi_sdma_bitmap);
		dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
		q->properties.sdma_engine_id = get_num_sdma_engines(dqm) +
				q->sdma_id % get_num_xgmi_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_xgmi_sdma_engines(dqm);
	}
1061 1062 1063

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
1064 1065 1066 1067 1068

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
1069
				struct queue *q)
1070
{
1071 1072 1073 1074 1075 1076 1077 1078 1079
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
1080 1081
}

1082 1083 1084 1085 1086 1087
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
1088
	int i, mec;
1089 1090
	struct scheduling_resources res;

1091
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
1092 1093 1094 1095 1096 1097

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

1098
		if (!test_bit(i, dqm->dev->shared_resources.cp_queue_bitmap))
1099 1100 1101 1102 1103 1104 1105 1106
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
1107 1108
		 * definition of res.queue_mask needs updating
		 */
1109
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
1110 1111 1112 1113
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

1114 1115 1116
		res.queue_mask |= 1ull
			<< amdgpu_queue_mask_bit_to_set_resource_bit(
				(struct amdgpu_device *)dqm->dev->kgd, i);
1117
	}
O
Oak Zeng 已提交
1118 1119
	res.gws_mask = ~0ull;
	res.oac_mask = res.gds_heap_base = res.gds_heap_size = 0;
1120

1121 1122 1123
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1124 1125 1126 1127 1128 1129 1130
			res.vmid_mask, res.queue_mask);

	return pm_send_set_resources(&dqm->packets, &res);
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1131 1132 1133
	uint64_t num_sdma_queues;
	uint64_t num_xgmi_sdma_queues;

1134
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1135

1136
	mutex_init(&dqm->lock_hidden);
1137
	INIT_LIST_HEAD(&dqm->queues);
1138
	dqm->active_queue_count = dqm->processes_count = 0;
1139
	dqm->active_cp_queue_count = 0;
1140
	dqm->gws_queue_count = 0;
1141
	dqm->active_runlist = false;
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153

	num_sdma_queues = get_num_sdma_queues(dqm);
	if (num_sdma_queues >= BITS_PER_TYPE(dqm->sdma_bitmap))
		dqm->sdma_bitmap = ULLONG_MAX;
	else
		dqm->sdma_bitmap = (BIT_ULL(num_sdma_queues) - 1);

	num_xgmi_sdma_queues = get_num_xgmi_sdma_queues(dqm);
	if (num_xgmi_sdma_queues >= BITS_PER_TYPE(dqm->xgmi_sdma_bitmap))
		dqm->xgmi_sdma_bitmap = ULLONG_MAX;
	else
		dqm->xgmi_sdma_bitmap = (BIT_ULL(num_xgmi_sdma_queues) - 1);
1154

1155 1156
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1157
	return 0;
1158 1159 1160 1161 1162 1163 1164 1165 1166
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

	retval = pm_init(&dqm->packets, dqm);
1167
	if (retval)
1168 1169 1170
		goto fail_packet_manager_init;

	retval = set_sched_resources(dqm);
1171
	if (retval)
1172 1173
		goto fail_set_sched_resources;

1174
	pr_debug("Allocating fence memory\n");
1175 1176

	/* allocate fence memory on the gart */
1177 1178
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1179

1180
	if (retval)
1181 1182
		goto fail_allocate_vidmem;

1183
	dqm->fence_addr = (uint64_t *)dqm->fence_mem->cpu_ptr;
1184
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1185 1186 1187

	init_interrupts(dqm);

1188
	dqm_lock(dqm);
1189 1190
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1191
	dqm->is_resetting = false;
1192
	dqm->sched_running = true;
1193
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1194
	dqm_unlock(dqm);
1195 1196 1197 1198

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
1199
	pm_uninit(&dqm->packets, false);
1200 1201 1202 1203 1204 1205
fail_packet_manager_init:
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1206 1207
	bool hanging;

1208
	dqm_lock(dqm);
1209 1210 1211
	if (!dqm->is_hws_hang)
		unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	hanging = dqm->is_hws_hang || dqm->is_resetting;
1212
	dqm->sched_running = false;
1213
	dqm_unlock(dqm);
1214

D
Dennis Li 已提交
1215 1216
	pm_release_ib(&dqm->packets);

1217
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1218
	pm_uninit(&dqm->packets, hanging);
1219 1220 1221 1222 1223 1224 1225 1226

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1227
	dqm_lock(dqm);
1228
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1229
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1230
				dqm->total_queue_count);
1231
		dqm_unlock(dqm);
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1243
	list_add(&kq->list, &qpd->priv_queue_list);
1244
	increment_queue_count(dqm, kq->queue->properties.type);
1245
	qpd->is_debug = true;
1246
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1247
	dqm_unlock(dqm);
1248 1249 1250 1251 1252 1253 1254 1255

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1256
	dqm_lock(dqm);
1257
	list_del(&kq->list);
1258
	decrement_queue_count(dqm, kq->queue->properties.type);
1259
	qpd->is_debug = false;
1260
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1261 1262 1263 1264
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1265
	dqm->total_queue_count--;
1266 1267
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1268
	dqm_unlock(dqm);
1269 1270 1271
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1272
			struct qcm_process_device *qpd)
1273 1274
{
	int retval;
1275
	struct mqd_manager *mqd_mgr;
1276

1277
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1278
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1279
				dqm->total_queue_count);
1280 1281
		retval = -EPERM;
		goto out;
1282 1283
	}

1284 1285
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1286
		dqm_lock(dqm);
1287
		retval = allocate_sdma_queue(dqm, q);
1288
		dqm_unlock(dqm);
F
Felix Kuehling 已提交
1289
		if (retval)
1290
			goto out;
1291
	}
1292 1293 1294 1295 1296

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_sdma_queue;

1297 1298
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
E
Eric Huang 已提交
1299

1300 1301 1302
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
F
Felix Kuehling 已提交
1303 1304
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1305 1306 1307 1308 1309
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
E
Eric Huang 已提交
1310 1311 1312 1313 1314 1315 1316 1317

	dqm_lock(dqm);
	/*
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
	 */
	q->properties.is_evicted = !!qpd->evicted;
1318 1319
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
1320

1321
	list_add(&q->list, &qpd->queues_list);
1322
	qpd->queue_count++;
1323

1324
	if (q->properties.is_active) {
1325 1326
		increment_queue_count(dqm, q->properties.type);

1327
		execute_queues_cpsch(dqm,
1328
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1329 1330
	}

1331 1332 1333 1334 1335 1336 1337 1338 1339
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1340
	dqm_unlock(dqm);
1341 1342
	return retval;

1343 1344
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1345
out_deallocate_sdma_queue:
1346
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
1347 1348
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm_lock(dqm);
1349
		deallocate_sdma_queue(dqm, q);
1350 1351
		dqm_unlock(dqm);
	}
1352
out:
1353 1354 1355
	return retval;
}

1356 1357
int amdkfd_fence_wait_timeout(uint64_t *fence_addr,
				uint64_t fence_value,
1358
				unsigned int timeout_ms)
1359
{
1360
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1361 1362

	while (*fence_addr != fence_value) {
1363
		if (time_after(jiffies, end_jiffies)) {
1364
			pr_err("qcm fence wait loop timeout expired\n");
1365 1366 1367 1368 1369 1370 1371
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1372 1373
			return -ETIME;
		}
1374
		schedule();
1375 1376 1377 1378 1379
	}

	return 0;
}

F
Felix Kuehling 已提交
1380 1381 1382 1383 1384
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

1385 1386
	if (!dqm->sched_running)
		return 0;
1387
	if (dqm->active_queue_count <= 0 || dqm->processes_count <= 0)
F
Felix Kuehling 已提交
1388 1389 1390 1391 1392
		return 0;
	if (dqm->active_runlist)
		return 0;

	retval = pm_send_runlist(&dqm->packets, &dqm->queues);
1393
	pr_debug("%s sent runlist\n", __func__);
F
Felix Kuehling 已提交
1394 1395 1396 1397 1398 1399 1400 1401 1402
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1403
/* dqm->lock mutex has to be locked before calling this function */
1404
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1405 1406
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1407
{
1408
	int retval = 0;
1409
	struct mqd_manager *mqd_mgr;
1410

1411 1412
	if (!dqm->sched_running)
		return 0;
1413 1414
	if (dqm->is_hws_hang)
		return -EIO;
1415
	if (!dqm->active_runlist)
1416
		return retval;
1417

1418
	retval = pm_send_unmap_queue(&dqm->packets, KFD_QUEUE_TYPE_COMPUTE,
1419
			filter, filter_param, false, 0);
1420
	if (retval)
1421
		return retval;
1422 1423 1424 1425 1426

	*dqm->fence_addr = KFD_FENCE_INIT;
	pm_send_query_status(&dqm->packets, dqm->fence_gpu_addr,
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1427
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1428
				queue_preemption_timeout_ms);
1429 1430 1431 1432 1433 1434 1435 1436 1437
	if (retval) {
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
		dqm->is_hws_hang = true;
		/* It's possible we're detecting a HWS hang in the
		 * middle of a GPU reset. No need to schedule another
		 * reset in this case.
		 */
		if (!dqm->is_resetting)
			schedule_work(&dqm->hw_exception_work);
1438
		return retval;
1439
	}
1440

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	/* In the current MEC firmware implementation, if compute queue
	 * doesn't response to the preemption request in time, HIQ will
	 * abandon the unmap request without returning any timeout error
	 * to driver. Instead, MEC firmware will log the doorbell of the
	 * unresponding compute queue to HIQ.MQD.queue_doorbell_id fields.
	 * To make sure the queue unmap was successful, driver need to
	 * check those fields
	 */
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ];
	if (mqd_mgr->read_doorbell_id(dqm->packets.priv_queue->queue->mqd)) {
		pr_err("HIQ MQD's queue_doorbell_id0 is not 0, Queue preemption time out\n");
		while (halt_if_hws_hang)
			schedule();
		return -ETIME;
	}

1457 1458 1459 1460 1461 1462
	pm_release_ib(&dqm->packets);
	dqm->active_runlist = false;

	return retval;
}

1463
/* dqm->lock mutex has to be locked before calling this function */
1464 1465 1466
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1467 1468 1469
{
	int retval;

1470 1471
	if (dqm->is_hws_hang)
		return -EIO;
1472
	retval = unmap_queues_cpsch(dqm, filter, filter_param);
1473
	if (retval)
1474
		return retval;
1475

F
Felix Kuehling 已提交
1476
	return map_queues_cpsch(dqm);
1477 1478 1479 1480 1481 1482 1483
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1484
	struct mqd_manager *mqd_mgr;
1485 1486 1487 1488 1489 1490
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1491
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
1492 1493 1494 1495 1496
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
1497

1498 1499 1500
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1501
	dqm_lock(dqm);
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1513 1514
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1515

1516 1517
	deallocate_doorbell(qpd, q);

1518 1519
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1520
		deallocate_sdma_queue(dqm, q);
1521 1522
		pdd->sdma_past_activity_counter += sdma_val;
	}
1523

1524
	list_del(&q->list);
1525
	qpd->queue_count--;
1526
	if (q->properties.is_active) {
1527
		decrement_queue_count(dqm, q->properties.type);
1528
		retval = execute_queues_cpsch(dqm,
1529
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1530 1531
		if (retval == -ETIME)
			qpd->reset_wavefronts = true;
1532 1533 1534 1535
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
1536
	}
1537

1538 1539 1540 1541 1542 1543 1544
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1545

1546
	dqm_unlock(dqm);
1547

1548 1549
	/* Do free_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1550

1551
	return retval;
1552

1553 1554
failed_try_destroy_debugged_queue:

1555
	dqm_unlock(dqm);
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1574 1575 1576 1577
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1578

1579
	dqm_lock(dqm);
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

K
Kent Russell 已提交
1599 1600 1601
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1602
			goto out;
K
Kent Russell 已提交
1603
		}
1604 1605 1606 1607 1608

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1609
	retval = dqm->asic_ops.set_cache_memory_policy(
1610 1611 1612 1613 1614 1615
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1616

1617
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1618 1619
		program_sh_mem_settings(dqm, qpd);

1620
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1621 1622 1623 1624
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1625
	dqm_unlock(dqm);
K
Kent Russell 已提交
1626
	return retval;
1627 1628
}

1629 1630 1631 1632 1633 1634
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	struct queue *q, *next;
	struct device_process_node *cur, *next_dpn;
	int retval = 0;
1635
	bool found = false;
1636

1637
	dqm_lock(dqm);
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653

	/* Clear all user mode queues */
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
		int ret;

		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1654
			found = true;
1655 1656 1657 1658
			break;
		}
	}

1659
	dqm_unlock(dqm);
1660 1661 1662 1663 1664 1665 1666

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1667 1668 1669
	return retval;
}

1670 1671 1672 1673 1674 1675
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
1676
	struct mqd_manager *mqd_mgr;
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
	int r;

	dqm_lock(dqm);

	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled) {
		r = -EINVAL;
		goto dqm_unlock;
	}

1687
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_CP];
1688

1689
	if (!mqd_mgr->get_wave_state) {
1690 1691 1692 1693
		r = -EINVAL;
		goto dqm_unlock;
	}

1694 1695
	r = mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
1696 1697 1698 1699 1700

dqm_unlock:
	dqm_unlock(dqm);
	return r;
}
1701 1702 1703 1704 1705 1706 1707

static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
	struct queue *q, *next;
	struct kernel_queue *kq, *kq_next;
1708
	struct mqd_manager *mqd_mgr;
1709 1710 1711
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;
1712
	bool found = false;
1713 1714 1715

	retval = 0;

1716
	dqm_lock(dqm);
1717 1718 1719 1720

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
1721
		decrement_queue_count(dqm, kq->queue->properties.type);
1722 1723 1724 1725 1726 1727 1728
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
1729
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1730
			deallocate_sdma_queue(dqm, q);
1731
		else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
1732
			deallocate_sdma_queue(dqm, q);
1733

1734
		if (q->properties.is_active) {
1735
			decrement_queue_count(dqm, q->properties.type);
1736 1737 1738 1739 1740
			if (q->properties.is_gws) {
				dqm->gws_queue_count--;
				qpd->mapped_gws_queue = false;
			}
		}
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750

		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1751
			found = true;
1752 1753 1754 1755 1756
			break;
		}
	}

	retval = execute_queues_cpsch(dqm, filter, 0);
1757
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
1758 1759 1760 1761 1762
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

1763 1764
	dqm_unlock(dqm);

1765 1766 1767 1768 1769 1770
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1771
	/* Lastly, free mqd resources.
1772
	 * Do free_mqd() after dqm_unlock to avoid circular locking.
1773
	 */
1774
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
1775 1776
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1777
		list_del(&q->list);
1778
		qpd->queue_count--;
1779
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1780 1781 1782 1783 1784
	}

	return retval;
}

1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
1809 1810 1811 1812 1813 1814 1815 1816

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
1817
		get_num_all_sdma_engines(dqm) *
1818 1819 1820 1821 1822
		dev->device_info->num_sdma_queues_per_engine +
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->kgd, size,
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
1823
		(void *)&(mem_obj->cpu_ptr), false);
1824 1825 1826 1827

	return retval;
}

1828 1829 1830 1831
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

1832
	pr_debug("Loading device queue manager\n");
1833

1834
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
1835 1836 1837
	if (!dqm)
		return NULL;

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
	switch (dev->device_info->asic_family) {
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

1854
	dqm->dev = dev;
1855
	switch (dqm->sched_policy) {
1856 1857 1858
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
1859 1860 1861 1862
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
1863
		dqm->ops.pre_reset = pre_reset;
1864 1865
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
1866 1867 1868
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
1869 1870 1871
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1872
		dqm->ops.process_termination = process_termination_cpsch;
1873 1874
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
1875
		dqm->ops.get_wave_state = get_wave_state;
1876 1877 1878
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
1879 1880
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
1881
		dqm->ops.pre_reset = pre_reset;
1882 1883 1884
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
1885 1886
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
1887
		dqm->ops.initialize = initialize_nocpsch;
1888
		dqm->ops.uninitialize = uninitialize;
1889
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1890
		dqm->ops.process_termination = process_termination_nocpsch;
1891 1892 1893
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
1894
		dqm->ops.get_wave_state = get_wave_state;
1895 1896
		break;
	default:
1897
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
1898
		goto out_free;
1899 1900
	}

1901 1902
	switch (dev->device_info->asic_family) {
	case CHIP_CARRIZO:
1903
		device_queue_manager_init_vi(&dqm->asic_ops);
1904 1905
		break;

1906
	case CHIP_KAVERI:
1907
		device_queue_manager_init_cik(&dqm->asic_ops);
1908
		break;
1909 1910 1911 1912 1913 1914 1915 1916 1917

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
1918
	case CHIP_POLARIS12:
K
Kent Russell 已提交
1919
	case CHIP_VEGAM:
1920 1921
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
1922 1923

	case CHIP_VEGA10:
1924
	case CHIP_VEGA12:
1925
	case CHIP_VEGA20:
1926
	case CHIP_RAVEN:
1927
	case CHIP_RENOIR:
Y
Yong Zhao 已提交
1928
	case CHIP_ARCTURUS:
1929
	case CHIP_ALDEBARAN:
1930 1931
		device_queue_manager_init_v9(&dqm->asic_ops);
		break;
1932
	case CHIP_NAVI10:
1933
	case CHIP_NAVI12:
Y
Yong Zhao 已提交
1934
	case CHIP_NAVI14:
1935
	case CHIP_SIENNA_CICHLID:
1936
	case CHIP_NAVY_FLOUNDER:
H
Huang Rui 已提交
1937
	case CHIP_VANGOGH:
1938
	case CHIP_DIMGREY_CAVEFISH:
1939 1940
		device_queue_manager_init_v10_navi10(&dqm->asic_ops);
		break;
1941 1942 1943 1944
	default:
		WARN(1, "Unexpected ASIC family %u",
		     dev->device_info->asic_family);
		goto out_free;
1945 1946
	}

1947 1948 1949
	if (init_mqd_managers(dqm))
		goto out_free;

1950 1951 1952 1953 1954
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

1955 1956
	if (!dqm->ops.initialize(dqm))
		return dqm;
1957

1958 1959 1960
out_free:
	kfree(dqm);
	return NULL;
1961 1962
}

1963 1964
static void deallocate_hiq_sdma_mqd(struct kfd_dev *dev,
				    struct kfd_mem_obj *mqd)
1965 1966 1967 1968 1969 1970
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

	amdgpu_amdkfd_free_gtt_mem(dev->kgd, mqd->gtt_mem);
}

1971 1972
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
1973
	dqm->ops.uninitialize(dqm);
1974
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
1975 1976
	kfree(dqm);
}
1977

1978
int kfd_process_vm_fault(struct device_queue_manager *dqm, u32 pasid)
S
shaoyunl 已提交
1979 1980 1981 1982 1983 1984 1985
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
1986
	WARN(debug_evictions, "Evicting pid %d", p->lead_thread->pid);
S
shaoyunl 已提交
1987 1988 1989 1990 1991 1992 1993 1994
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

1995 1996 1997 1998
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
A
Amber Lin 已提交
1999
	amdgpu_amdkfd_gpu_reset(dqm->dev->kgd);
2000 2001
}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

2032 2033 2034 2035 2036 2037
	if (!dqm->sched_running) {
		seq_printf(m, " Device is stopped\n");

		return 0;
	}

O
Oak Zeng 已提交
2038
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->kgd,
2039 2040
					KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE,
					&dump, &n_regs);
O
Oak Zeng 已提交
2041 2042
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
2043 2044 2045
			   KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
			   KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
			   KFD_CIK_HIQ_QUEUE);
O
Oak Zeng 已提交
2046 2047 2048 2049 2050
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

2051 2052 2053 2054 2055
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
2056
				      dqm->dev->shared_resources.cp_queue_bitmap))
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

2072
	for (pipe = 0; pipe < get_num_all_sdma_engines(dqm); pipe++) {
2073 2074 2075
		for (queue = 0;
		     queue < dqm->dev->device_info->num_sdma_queues_per_engine;
		     queue++) {
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
int dqm_debugfs_execute_queues(struct device_queue_manager *dqm)
{
	int r = 0;

	dqm_lock(dqm);
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

2104
#endif