kfd_device_queue_manager.c 55.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24 25
#include <linux/ratelimit.h>
#include <linux/printk.h>
26 27 28 29
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
30
#include <linux/sched.h>
31 32 33 34 35
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
A
Amber Lin 已提交
36
#include "amdgpu_amdkfd.h"
37 38 39 40 41 42

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
43
				  u32 pasid, unsigned int vmid);
44

45 46 47
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
48
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
49 50
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
51

F
Felix Kuehling 已提交
52 53
static int map_queues_cpsch(struct device_queue_manager *dqm);

54
static void deallocate_sdma_queue(struct device_queue_manager *dqm,
55
				struct queue *q);
56

57 58 59 60 61
static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q);
static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q);
static int allocate_sdma_queue(struct device_queue_manager *dqm,
				struct queue *q);
62 63
static void kfd_process_hw_exception(struct work_struct *work);

64 65
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
66
{
67
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
68 69
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
70 71
}

72 73 74
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
75 76
	int pipe_offset = (mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe) * dqm->dev->shared_resources.num_queue_per_pipe;
77 78 79 80

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
81
			      dqm->dev->shared_resources.cp_queue_bitmap))
82 83 84 85
			return true;
	return false;
}

86
unsigned int get_cp_queues_num(struct device_queue_manager *dqm)
87
{
88
	return bitmap_weight(dqm->dev->shared_resources.cp_queue_bitmap,
89
				KGD_MAX_QUEUES);
90 91
}

92
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
93
{
94 95 96 97 98 99
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
100 101
}

102 103 104 105 106
static unsigned int get_num_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines;
}

107 108 109 110 111
static unsigned int get_num_xgmi_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines;
}

112 113 114 115 116
static unsigned int get_num_all_sdma_engines(struct device_queue_manager *dqm)
{
	return get_num_sdma_engines(dqm) + get_num_xgmi_sdma_engines(dqm);
}

117 118 119
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines
120
			* dqm->dev->device_info->num_sdma_queues_per_engine;
121 122
}

123 124 125 126 127 128
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines
			* dqm->dev->device_info->num_sdma_queues_per_engine;
}

129
void program_sh_mem_settings(struct device_queue_manager *dqm,
130 131
					struct qcm_process_device *qpd)
{
132 133
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
						dqm->dev->kgd, qpd->vmid,
134 135 136 137 138 139
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

140
static void increment_queue_count(struct device_queue_manager *dqm,
141 142 143 144 145 146 147
			enum kfd_queue_type type)
{
	dqm->active_queue_count++;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count++;
}

148
static void decrement_queue_count(struct device_queue_manager *dqm,
149 150 151 152 153 154 155
			enum kfd_queue_type type)
{
	dqm->active_queue_count--;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count--;
}

156 157 158 159 160 161 162 163 164
static int allocate_doorbell(struct qcm_process_device *qpd, struct queue *q)
{
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family)) {
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
		q->doorbell_id = q->properties.queue_id;
165 166
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
167 168 169 170
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
171
		 */
172 173 174 175 176 177 178
		uint32_t *idx_offset =
				dev->shared_resources.sdma_doorbell_idx;

		q->doorbell_id = idx_offset[q->properties.sdma_engine_id]
			+ (q->properties.sdma_queue_id & 1)
			* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
			+ (q->properties.sdma_queue_id >> 1);
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
	} else {
		/* For CP queues on SOC15 reserve a free doorbell ID */
		unsigned int found;

		found = find_first_zero_bit(qpd->doorbell_bitmap,
					    KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
		if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
			pr_debug("No doorbells available");
			return -EBUSY;
		}
		set_bit(found, qpd->doorbell_bitmap);
		q->doorbell_id = found;
	}

	q->properties.doorbell_off =
194
		kfd_get_doorbell_dw_offset_in_bar(dev, qpd_to_pdd(qpd),
195 196 197 198 199 200 201 202 203 204 205
					  q->doorbell_id);
	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family) ||
206 207
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
208 209 210 211 212 213
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

214 215 216 217 218 219 220 221 222
static void program_trap_handler_settings(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd)
{
	if (dqm->dev->kfd2kgd->program_trap_handler_settings)
		dqm->dev->kfd2kgd->program_trap_handler_settings(
						dqm->dev->kgd, qpd->vmid,
						qpd->tba_addr, qpd->tma_addr);
}

223 224 225 226
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
227
	int allocated_vmid = -1, i;
228

229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
	for (i = dqm->dev->vm_info.first_vmid_kfd;
			i <= dqm->dev->vm_info.last_vmid_kfd; i++) {
		if (!dqm->vmid_pasid[i]) {
			allocated_vmid = i;
			break;
		}
	}

	if (allocated_vmid < 0) {
		pr_err("no more vmid to allocate\n");
		return -ENOSPC;
	}

	pr_debug("vmid allocated: %d\n", allocated_vmid);

	dqm->vmid_pasid[allocated_vmid] = q->process->pasid;
245

246
	set_pasid_vmid_mapping(dqm, q->process->pasid, allocated_vmid);
247 248 249 250 251 252

	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	program_sh_mem_settings(dqm, qpd);

253 254 255 256
	if (dqm->dev->device_info->asic_family >= CHIP_VEGA10 &&
	    dqm->dev->cwsr_enabled)
		program_trap_handler_settings(dqm, qpd);

257 258 259 260 261 262 263
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->kgd,
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
264
	kfd_flush_tlb(qpd_to_pdd(qpd), TLB_FLUSH_LEGACY);
265

266 267 268
	if (dqm->dev->kfd2kgd->set_scratch_backing_va)
		dqm->dev->kfd2kgd->set_scratch_backing_va(dqm->dev->kgd,
				qpd->sh_hidden_private_base, qpd->vmid);
269

270 271 272
	return 0;
}

273 274 275
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
276
	const struct packet_manager_funcs *pmf = qpd->dqm->packet_mgr.pmf;
277
	int ret;
278 279 280 281

	if (!qpd->ib_kaddr)
		return -ENOMEM;

282 283 284
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
285

A
Amber Lin 已提交
286
	return amdgpu_amdkfd_submit_ib(kdev->kgd, KGD_ENGINE_MEC1, qpd->vmid,
287 288
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
289 290
}

291 292 293 294
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
295 296 297 298 299
	/* On GFX v7, CP doesn't flush TC at dequeue */
	if (q->device->device_info->asic_family == CHIP_HAWAII)
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

300
	kfd_flush_tlb(qpd_to_pdd(qpd), TLB_FLUSH_LEGACY);
301

302 303
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);
304
	dqm->vmid_pasid[qpd->vmid] = 0;
305

306 307 308 309 310 311
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
312
				struct qcm_process_device *qpd)
313
{
314
	struct mqd_manager *mqd_mgr;
315 316
	int retval;

317
	dqm_lock(dqm);
318

319
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
320
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
321
				dqm->total_queue_count);
K
Kent Russell 已提交
322 323
		retval = -EPERM;
		goto out_unlock;
324 325
	}

326 327
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
328 329
		if (retval)
			goto out_unlock;
330 331
	}
	q->properties.vmid = qpd->vmid;
332
	/*
333 334 335
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
336
	 */
337
	q->properties.is_evicted = !!qpd->evicted;
338

F
Felix Kuehling 已提交
339 340 341
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

342 343
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		retval = allocate_hqd(dqm, q);
		if (retval)
			goto deallocate_vmid;
		pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		retval = allocate_sdma_queue(dqm, q);
		if (retval)
			goto deallocate_vmid;
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
	}

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_hqd;

362 363
	/* Temporarily release dqm lock to avoid a circular lock dependency */
	dqm_unlock(dqm);
364
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
365 366
	dqm_lock(dqm);

367 368 369 370
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
371 372
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
373
	if (q->properties.is_active) {
374 375 376 377
		if (!dqm->sched_running) {
			WARN_ONCE(1, "Load non-HWS mqd while stopped\n");
			goto add_queue_to_list;
		}
378 379 380 381 382 383 384 385

		if (WARN(q->process->mm != current->mm,
					"should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
					q->queue, &q->properties, current->mm);
		if (retval)
386
			goto out_free_mqd;
387 388
	}

389
add_queue_to_list:
390
	list_add(&q->list, &qpd->queues_list);
391
	qpd->queue_count++;
392
	if (q->properties.is_active)
393
		increment_queue_count(dqm, q->properties.type);
394

395 396 397 398 399 400 401
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
402
	goto out_unlock;
403

404 405
out_free_mqd:
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
406 407 408 409 410 411 412 413 414 415 416
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
out_deallocate_hqd:
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		deallocate_hqd(dqm, q);
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
deallocate_vmid:
	if (list_empty(&qpd->queues_list))
		deallocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
417
out_unlock:
418
	dqm_unlock(dqm);
K
Kent Russell 已提交
419
	return retval;
420 421 422 423 424
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
425
	int pipe, bit, i;
426 427 428

	set = false;

429 430
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
431 432 433 434 435
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

436
		if (dqm->allocated_queues[pipe] != 0) {
437 438
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
439 440 441 442 443 444 445
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

446
	if (!set)
447 448
		return -EBUSY;

449
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
450
	/* horizontal hqd allocation */
451
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
452 453 454 455 456 457 458

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
459
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
460 461
}

462 463 464 465
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
466 467 468 469
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
470
	struct mqd_manager *mqd_mgr;
471

472 473
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
474

475
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
476
		deallocate_hqd(dqm, q);
477
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
478
		deallocate_sdma_queue(dqm, q);
479
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
480
		deallocate_sdma_queue(dqm, q);
481
	else {
482
		pr_debug("q->properties.type %d is invalid\n",
483
				q->properties.type);
484
		return -EINVAL;
485
	}
486
	dqm->total_queue_count--;
487

488 489
	deallocate_doorbell(qpd, q);

490 491 492 493 494
	if (!dqm->sched_running) {
		WARN_ONCE(1, "Destroy non-HWS queue while stopped\n");
		return 0;
	}

495
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
496
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
497
				KFD_UNMAP_LATENCY_MS,
498
				q->pipe, q->queue);
499 500
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
501 502

	list_del(&q->list);
503 504 505 506 507 508 509 510 511 512 513 514
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

515
		deallocate_vmid(dqm, qpd, q);
516
	}
517
	qpd->queue_count--;
518
	if (q->properties.is_active) {
519
		decrement_queue_count(dqm, q->properties.type);
520 521 522 523 524
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
	}
525

526 527
	return retval;
}
528

529 530 531 532 533
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
534 535
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);
536 537
	struct mqd_manager *mqd_mgr =
		dqm->mqd_mgrs[get_mqd_type_from_queue_type(q->properties.type)];
538 539 540 541

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
542
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
543 544 545 546 547
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
548

549
	dqm_lock(dqm);
550
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
551 552
	if (!retval)
		pdd->sdma_past_activity_counter += sdma_val;
553
	dqm_unlock(dqm);
554

555 556
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);

557 558 559
	return retval;
}

560 561
static int update_queue(struct device_queue_manager *dqm, struct queue *q,
			struct mqd_update_info *minfo)
562
{
563
	int retval = 0;
564
	struct mqd_manager *mqd_mgr;
565
	struct kfd_process_device *pdd;
566
	bool prev_active = false;
567

568
	dqm_lock(dqm);
569 570 571 572 573
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
574 575
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
576

F
Felix Kuehling 已提交
577 578 579 580
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
581
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
F
Felix Kuehling 已提交
582 583
		retval = unmap_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
F
Felix Kuehling 已提交
584
		if (retval) {
F
Felix Kuehling 已提交
585 586 587
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
F
Felix Kuehling 已提交
588
	} else if (prev_active &&
F
Felix Kuehling 已提交
589
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
590 591
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
592 593 594 595 596 597

		if (!dqm->sched_running) {
			WARN_ONCE(1, "Update non-HWS queue while stopped\n");
			goto out_unlock;
		}

598
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
599 600 601
				(dqm->dev->cwsr_enabled?
				 KFD_PREEMPT_TYPE_WAVEFRONT_SAVE:
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN),
F
Felix Kuehling 已提交
602 603 604 605 606 607 608
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

609
	mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties, minfo);
F
Felix Kuehling 已提交
610

611 612 613
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
614
	 * dqm->active_queue_count to determine whether a new runlist must be
615 616 617
	 * uploaded.
	 */
	if (q->properties.is_active && !prev_active)
618
		increment_queue_count(dqm, q->properties.type);
619
	else if (!q->properties.is_active && prev_active)
620
		decrement_queue_count(dqm, q->properties.type);
621

622 623 624 625 626 627 628 629 630 631 632 633 634 635
	if (q->gws && !q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count++;
			pdd->qpd.mapped_gws_queue = true;
		}
		q->properties.is_gws = true;
	} else if (!q->gws && q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count--;
			pdd->qpd.mapped_gws_queue = false;
		}
		q->properties.is_gws = false;
	}

636
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS)
F
Felix Kuehling 已提交
637
		retval = map_queues_cpsch(dqm);
F
Felix Kuehling 已提交
638
	else if (q->properties.is_active &&
F
Felix Kuehling 已提交
639
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
640 641
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
642 643 644 645 646 647 648 649
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
650

K
Kent Russell 已提交
651
out_unlock:
652
	dqm_unlock(dqm);
653 654 655
	return retval;
}

656 657 658 659
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
660
	struct mqd_manager *mqd_mgr;
661
	struct kfd_process_device *pdd;
662
	int retval, ret = 0;
663

664
	dqm_lock(dqm);
665 666 667 668
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
669
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
670 671
			    pdd->process->pasid);

672
	pdd->last_evict_timestamp = get_jiffies_64();
673 674 675
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
676
	list_for_each_entry(q, &qpd->queues_list, list) {
677
		q->properties.is_evicted = true;
678 679
		if (!q->properties.is_active)
			continue;
680

681 682
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
683
		q->properties.is_active = false;
684
		decrement_queue_count(dqm, q->properties.type);
685 686 687 688
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
689 690 691 692

		if (WARN_ONCE(!dqm->sched_running, "Evict when stopped\n"))
			continue;

693
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
694 695 696
				(dqm->dev->cwsr_enabled?
				 KFD_PREEMPT_TYPE_WAVEFRONT_SAVE:
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN),
697
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
698 699 700 701 702
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
703 704 705
	}

out:
706
	dqm_unlock(dqm);
707
	return ret;
708 709 710 711 712 713 714 715 716
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

717
	dqm_lock(dqm);
718 719 720 721
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
722
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
723 724
			    pdd->process->pasid);

725 726 727
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
728
	list_for_each_entry(q, &qpd->queues_list, list) {
729
		q->properties.is_evicted = true;
730 731
		if (!q->properties.is_active)
			continue;
732

733
		q->properties.is_active = false;
734
		decrement_queue_count(dqm, q->properties.type);
735
	}
736
	pdd->last_evict_timestamp = get_jiffies_64();
737 738 739 740 741 742
	retval = execute_queues_cpsch(dqm,
				qpd->is_debug ?
				KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);

out:
743
	dqm_unlock(dqm);
744 745 746 747 748 749
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
750
	struct mm_struct *mm = NULL;
751
	struct queue *q;
752
	struct mqd_manager *mqd_mgr;
753
	struct kfd_process_device *pdd;
754
	uint64_t pd_base;
755
	uint64_t eviction_duration;
756
	int retval, ret = 0;
757 758 759

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
760
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
761

762
	dqm_lock(dqm);
763 764 765 766 767 768 769
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

770
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
771 772 773 774
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
775
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
776 777 778 779 780 781

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
				dqm->dev->kgd,
				qpd->vmid,
				qpd->page_table_base);
782
		kfd_flush_tlb(pdd, TLB_FLUSH_LEGACY);
783 784
	}

785 786 787 788 789
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
790
		ret = -EFAULT;
791 792 793
		goto out;
	}

794 795 796
	/* Remove the eviction flags. Activate queues that are not
	 * inactive for other reasons.
	 */
797
	list_for_each_entry(q, &qpd->queues_list, list) {
798 799
		q->properties.is_evicted = false;
		if (!QUEUE_IS_ACTIVE(q->properties))
800
			continue;
801

802 803
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
804
		q->properties.is_active = true;
805
		increment_queue_count(dqm, q->properties.type);
806 807 808 809
		if (q->properties.is_gws) {
			dqm->gws_queue_count++;
			qpd->mapped_gws_queue = true;
		}
810 811 812 813

		if (WARN_ONCE(!dqm->sched_running, "Restore when stopped\n"))
			continue;

814
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
815
				       q->queue, &q->properties, mm);
816 817 818 819 820
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
821 822
	}
	qpd->evicted = 0;
823 824
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
825
out:
826 827
	if (mm)
		mmput(mm);
828
	dqm_unlock(dqm);
829
	return ret;
830 831 832 833 834 835 836
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
837
	uint64_t pd_base;
838
	uint64_t eviction_duration;
839 840 841 842
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
843
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
844

845
	dqm_lock(dqm);
846 847 848 849 850 851 852
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

853
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
854 855 856 857
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
858
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
859 860 861 862

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		q->properties.is_evicted = false;
863 864 865
		if (!QUEUE_IS_ACTIVE(q->properties))
			continue;

866
		q->properties.is_active = true;
867
		increment_queue_count(dqm, q->properties.type);
868 869 870
	}
	retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
871
	qpd->evicted = 0;
872 873
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
874
out:
875
	dqm_unlock(dqm);
876 877 878
	return retval;
}

879
static int register_process(struct device_queue_manager *dqm,
880 881 882
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
883
	struct kfd_process_device *pdd;
884
	uint64_t pd_base;
885
	int retval;
886

887
	n = kzalloc(sizeof(*n), GFP_KERNEL);
888 889 890 891 892
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

893 894
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
895
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
896

897
	dqm_lock(dqm);
898 899
	list_add(&n->list, &dqm->queues);

900 901
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
902
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
903

904
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
905

906
	dqm->processes_count++;
907

908
	dqm_unlock(dqm);
909

910 911 912 913 914
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	kfd_inc_compute_active(dqm->dev);

915
	return retval;
916 917
}

918
static int unregister_process(struct device_queue_manager *dqm,
919 920 921 922 923
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

924 925
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
926 927

	retval = 0;
928
	dqm_lock(dqm);
929 930 931 932

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
933
			kfree(cur);
934
			dqm->processes_count--;
935 936 937 938 939 940
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
941
	dqm_unlock(dqm);
942 943 944 945 946 947 948

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (!retval)
		kfd_dec_compute_active(dqm->dev);

949 950 951 952
	return retval;
}

static int
953
set_pasid_vmid_mapping(struct device_queue_manager *dqm, u32 pasid,
954 955
			unsigned int vmid)
{
956
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
957
						dqm->dev->kgd, pasid, vmid);
958 959
}

960 961 962 963
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

964 965 966
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->kgd, i);
967 968
}

969 970
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
971
	int pipe, queue;
972

973
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
974

K
Kent Russell 已提交
975 976 977 978 979
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

980
	mutex_init(&dqm->lock_hidden);
981
	INIT_LIST_HEAD(&dqm->queues);
982
	dqm->active_queue_count = dqm->next_pipe_to_allocate = 0;
983
	dqm->active_cp_queue_count = 0;
984
	dqm->gws_queue_count = 0;
985

986 987 988 989 990
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
991
				     dqm->dev->shared_resources.cp_queue_bitmap))
992 993
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
994

995 996
	memset(dqm->vmid_pasid, 0, sizeof(dqm->vmid_pasid));

997 998
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
999 1000 1001 1002

	return 0;
}

1003
static void uninitialize(struct device_queue_manager *dqm)
1004
{
1005 1006
	int i;

1007
	WARN_ON(dqm->active_queue_count > 0 || dqm->processes_count > 0);
1008 1009

	kfree(dqm->allocated_queues);
1010
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
1011
		kfree(dqm->mqd_mgrs[i]);
1012
	mutex_destroy(&dqm->lock_hidden);
1013 1014 1015 1016
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
1017
	pr_info("SW scheduler is used");
1018
	init_interrupts(dqm);
1019 1020
	
	if (dqm->dev->device_info->asic_family == CHIP_HAWAII)
1021
		return pm_init(&dqm->packet_mgr, dqm);
1022 1023
	dqm->sched_running = true;

1024
	return 0;
1025 1026 1027 1028
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
1029
	if (dqm->dev->device_info->asic_family == CHIP_HAWAII)
1030
		pm_uninit(&dqm->packet_mgr, false);
1031 1032
	dqm->sched_running = false;

1033 1034 1035
	return 0;
}

1036 1037 1038 1039 1040 1041 1042
static void pre_reset(struct device_queue_manager *dqm)
{
	dqm_lock(dqm);
	dqm->is_resetting = true;
	dqm_unlock(dqm);
}

1043
static int allocate_sdma_queue(struct device_queue_manager *dqm,
1044
				struct queue *q)
1045 1046 1047
{
	int bit;

1048
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1049 1050
		if (dqm->sdma_bitmap == 0) {
			pr_err("No more SDMA queue to allocate\n");
1051
			return -ENOMEM;
1052 1053
		}

1054 1055 1056 1057 1058 1059 1060 1061
		bit = __ffs64(dqm->sdma_bitmap);
		dqm->sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		q->properties.sdma_engine_id = q->sdma_id %
				get_num_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_sdma_engines(dqm);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1062 1063
		if (dqm->xgmi_sdma_bitmap == 0) {
			pr_err("No more XGMI SDMA queue to allocate\n");
1064
			return -ENOMEM;
1065
		}
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
		bit = __ffs64(dqm->xgmi_sdma_bitmap);
		dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
		q->properties.sdma_engine_id = get_num_sdma_engines(dqm) +
				q->sdma_id % get_num_xgmi_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_xgmi_sdma_engines(dqm);
	}
1080 1081 1082

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
1083 1084 1085 1086 1087

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
1088
				struct queue *q)
1089
{
1090 1091 1092 1093 1094 1095 1096 1097 1098
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
1099 1100
}

1101 1102 1103 1104 1105 1106
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
1107
	int i, mec;
1108 1109
	struct scheduling_resources res;

1110
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
1111 1112 1113 1114 1115 1116

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

1117
		if (!test_bit(i, dqm->dev->shared_resources.cp_queue_bitmap))
1118 1119 1120 1121 1122 1123 1124 1125
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
1126 1127
		 * definition of res.queue_mask needs updating
		 */
1128
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
1129 1130 1131 1132
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

1133 1134 1135
		res.queue_mask |= 1ull
			<< amdgpu_queue_mask_bit_to_set_resource_bit(
				(struct amdgpu_device *)dqm->dev->kgd, i);
1136
	}
O
Oak Zeng 已提交
1137 1138
	res.gws_mask = ~0ull;
	res.oac_mask = res.gds_heap_base = res.gds_heap_size = 0;
1139

1140 1141 1142
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1143 1144
			res.vmid_mask, res.queue_mask);

1145
	return pm_send_set_resources(&dqm->packet_mgr, &res);
1146 1147 1148 1149
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1150 1151 1152
	uint64_t num_sdma_queues;
	uint64_t num_xgmi_sdma_queues;

1153
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1154

1155
	mutex_init(&dqm->lock_hidden);
1156
	INIT_LIST_HEAD(&dqm->queues);
1157
	dqm->active_queue_count = dqm->processes_count = 0;
1158
	dqm->active_cp_queue_count = 0;
1159
	dqm->gws_queue_count = 0;
1160
	dqm->active_runlist = false;
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172

	num_sdma_queues = get_num_sdma_queues(dqm);
	if (num_sdma_queues >= BITS_PER_TYPE(dqm->sdma_bitmap))
		dqm->sdma_bitmap = ULLONG_MAX;
	else
		dqm->sdma_bitmap = (BIT_ULL(num_sdma_queues) - 1);

	num_xgmi_sdma_queues = get_num_xgmi_sdma_queues(dqm);
	if (num_xgmi_sdma_queues >= BITS_PER_TYPE(dqm->xgmi_sdma_bitmap))
		dqm->xgmi_sdma_bitmap = ULLONG_MAX;
	else
		dqm->xgmi_sdma_bitmap = (BIT_ULL(num_xgmi_sdma_queues) - 1);
1173

1174 1175
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1176
	return 0;
1177 1178 1179 1180 1181 1182 1183 1184
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

1185
	dqm_lock(dqm);
1186
	retval = pm_init(&dqm->packet_mgr, dqm);
1187
	if (retval)
1188 1189 1190
		goto fail_packet_manager_init;

	retval = set_sched_resources(dqm);
1191
	if (retval)
1192 1193
		goto fail_set_sched_resources;

1194
	pr_debug("Allocating fence memory\n");
1195 1196

	/* allocate fence memory on the gart */
1197 1198
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1199

1200
	if (retval)
1201 1202
		goto fail_allocate_vidmem;

1203
	dqm->fence_addr = (uint64_t *)dqm->fence_mem->cpu_ptr;
1204
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1205 1206 1207

	init_interrupts(dqm);

1208 1209
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1210
	dqm->is_resetting = false;
1211
	dqm->sched_running = true;
1212
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1213
	dqm_unlock(dqm);
1214 1215 1216 1217

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
1218
	pm_uninit(&dqm->packet_mgr, false);
1219
fail_packet_manager_init:
1220
	dqm_unlock(dqm);
1221 1222 1223 1224 1225
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1226 1227
	bool hanging;

1228
	dqm_lock(dqm);
1229 1230 1231
	if (!dqm->is_hws_hang)
		unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	hanging = dqm->is_hws_hang || dqm->is_resetting;
1232
	dqm->sched_running = false;
1233

1234
	pm_release_ib(&dqm->packet_mgr);
D
Dennis Li 已提交
1235

1236
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1237
	pm_uninit(&dqm->packet_mgr, hanging);
1238
	dqm_unlock(dqm);
1239 1240 1241 1242 1243 1244 1245 1246

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1247
	dqm_lock(dqm);
1248
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1249
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1250
				dqm->total_queue_count);
1251
		dqm_unlock(dqm);
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1263
	list_add(&kq->list, &qpd->priv_queue_list);
1264
	increment_queue_count(dqm, kq->queue->properties.type);
1265
	qpd->is_debug = true;
1266
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1267
	dqm_unlock(dqm);
1268 1269 1270 1271 1272 1273 1274 1275

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1276
	dqm_lock(dqm);
1277
	list_del(&kq->list);
1278
	decrement_queue_count(dqm, kq->queue->properties.type);
1279
	qpd->is_debug = false;
1280
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1281 1282 1283 1284
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1285
	dqm->total_queue_count--;
1286 1287
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1288
	dqm_unlock(dqm);
1289 1290 1291
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1292
			struct qcm_process_device *qpd)
1293 1294
{
	int retval;
1295
	struct mqd_manager *mqd_mgr;
1296

1297
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1298
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1299
				dqm->total_queue_count);
1300 1301
		retval = -EPERM;
		goto out;
1302 1303
	}

1304 1305
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1306
		dqm_lock(dqm);
1307
		retval = allocate_sdma_queue(dqm, q);
1308
		dqm_unlock(dqm);
F
Felix Kuehling 已提交
1309
		if (retval)
1310
			goto out;
1311
	}
1312 1313 1314 1315 1316

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_sdma_queue;

1317 1318
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
E
Eric Huang 已提交
1319

1320 1321 1322
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
F
Felix Kuehling 已提交
1323 1324
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1325 1326 1327 1328 1329
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
E
Eric Huang 已提交
1330 1331 1332 1333 1334 1335 1336 1337

	dqm_lock(dqm);
	/*
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
	 */
	q->properties.is_evicted = !!qpd->evicted;
1338 1339
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
1340

1341
	list_add(&q->list, &qpd->queues_list);
1342
	qpd->queue_count++;
1343

1344
	if (q->properties.is_active) {
1345 1346
		increment_queue_count(dqm, q->properties.type);

1347
		execute_queues_cpsch(dqm,
1348
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1349 1350
	}

1351 1352 1353 1354 1355 1356 1357 1358 1359
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1360
	dqm_unlock(dqm);
1361 1362
	return retval;

1363 1364
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1365
out_deallocate_sdma_queue:
1366
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
1367 1368
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm_lock(dqm);
1369
		deallocate_sdma_queue(dqm, q);
1370 1371
		dqm_unlock(dqm);
	}
1372
out:
1373 1374 1375
	return retval;
}

1376 1377
int amdkfd_fence_wait_timeout(uint64_t *fence_addr,
				uint64_t fence_value,
1378
				unsigned int timeout_ms)
1379
{
1380
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1381 1382

	while (*fence_addr != fence_value) {
1383
		if (time_after(jiffies, end_jiffies)) {
1384
			pr_err("qcm fence wait loop timeout expired\n");
1385 1386 1387 1388 1389 1390 1391
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1392 1393
			return -ETIME;
		}
1394
		schedule();
1395 1396 1397 1398 1399
	}

	return 0;
}

F
Felix Kuehling 已提交
1400 1401 1402 1403 1404
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

1405 1406
	if (!dqm->sched_running)
		return 0;
1407
	if (dqm->active_queue_count <= 0 || dqm->processes_count <= 0)
F
Felix Kuehling 已提交
1408 1409 1410 1411
		return 0;
	if (dqm->active_runlist)
		return 0;

1412
	retval = pm_send_runlist(&dqm->packet_mgr, &dqm->queues);
1413
	pr_debug("%s sent runlist\n", __func__);
F
Felix Kuehling 已提交
1414 1415 1416 1417 1418 1419 1420 1421 1422
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1423
/* dqm->lock mutex has to be locked before calling this function */
1424
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1425 1426
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1427
{
1428
	int retval = 0;
1429
	struct mqd_manager *mqd_mgr;
1430

1431 1432
	if (!dqm->sched_running)
		return 0;
1433
	if (dqm->is_hws_hang || dqm->is_resetting)
1434
		return -EIO;
1435
	if (!dqm->active_runlist)
1436
		return retval;
1437

1438
	retval = pm_send_unmap_queue(&dqm->packet_mgr, KFD_QUEUE_TYPE_COMPUTE,
1439
			filter, filter_param, false, 0);
1440
	if (retval)
1441
		return retval;
1442 1443

	*dqm->fence_addr = KFD_FENCE_INIT;
1444
	pm_send_query_status(&dqm->packet_mgr, dqm->fence_gpu_addr,
1445 1446
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1447
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1448
				queue_preemption_timeout_ms);
1449 1450 1451 1452 1453 1454 1455 1456 1457
	if (retval) {
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
		dqm->is_hws_hang = true;
		/* It's possible we're detecting a HWS hang in the
		 * middle of a GPU reset. No need to schedule another
		 * reset in this case.
		 */
		if (!dqm->is_resetting)
			schedule_work(&dqm->hw_exception_work);
1458
		return retval;
1459
	}
1460

1461 1462 1463 1464 1465 1466 1467 1468 1469
	/* In the current MEC firmware implementation, if compute queue
	 * doesn't response to the preemption request in time, HIQ will
	 * abandon the unmap request without returning any timeout error
	 * to driver. Instead, MEC firmware will log the doorbell of the
	 * unresponding compute queue to HIQ.MQD.queue_doorbell_id fields.
	 * To make sure the queue unmap was successful, driver need to
	 * check those fields
	 */
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ];
1470
	if (mqd_mgr->read_doorbell_id(dqm->packet_mgr.priv_queue->queue->mqd)) {
1471 1472 1473 1474 1475 1476
		pr_err("HIQ MQD's queue_doorbell_id0 is not 0, Queue preemption time out\n");
		while (halt_if_hws_hang)
			schedule();
		return -ETIME;
	}

1477
	pm_release_ib(&dqm->packet_mgr);
1478 1479 1480 1481 1482
	dqm->active_runlist = false;

	return retval;
}

1483
/* dqm->lock mutex has to be locked before calling this function */
1484 1485 1486
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1487 1488 1489
{
	int retval;

1490 1491
	if (dqm->is_hws_hang)
		return -EIO;
1492
	retval = unmap_queues_cpsch(dqm, filter, filter_param);
1493
	if (retval)
1494
		return retval;
1495

F
Felix Kuehling 已提交
1496
	return map_queues_cpsch(dqm);
1497 1498 1499 1500 1501 1502 1503
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1504
	struct mqd_manager *mqd_mgr;
1505 1506 1507 1508 1509 1510
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1511
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
1512 1513 1514 1515 1516
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
1517

1518 1519 1520
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1521
	dqm_lock(dqm);
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1533 1534
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1535

1536 1537
	deallocate_doorbell(qpd, q);

1538 1539
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1540
		deallocate_sdma_queue(dqm, q);
1541 1542
		pdd->sdma_past_activity_counter += sdma_val;
	}
1543

1544
	list_del(&q->list);
1545
	qpd->queue_count--;
1546
	if (q->properties.is_active) {
1547
		decrement_queue_count(dqm, q->properties.type);
1548
		retval = execute_queues_cpsch(dqm,
1549
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1550 1551
		if (retval == -ETIME)
			qpd->reset_wavefronts = true;
1552 1553 1554 1555
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
1556
	}
1557

1558 1559 1560 1561 1562 1563 1564
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1565

1566
	dqm_unlock(dqm);
1567

1568 1569
	/* Do free_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1570

1571
	return retval;
1572

1573 1574
failed_try_destroy_debugged_queue:

1575
	dqm_unlock(dqm);
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1594 1595 1596 1597
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1598

1599
	dqm_lock(dqm);
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

K
Kent Russell 已提交
1619 1620 1621
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1622
			goto out;
K
Kent Russell 已提交
1623
		}
1624 1625 1626 1627 1628

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1629
	retval = dqm->asic_ops.set_cache_memory_policy(
1630 1631 1632 1633 1634 1635
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1636

1637
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1638 1639
		program_sh_mem_settings(dqm, qpd);

1640
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1641 1642 1643 1644
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1645
	dqm_unlock(dqm);
K
Kent Russell 已提交
1646
	return retval;
1647 1648
}

1649 1650 1651
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
1652
	struct queue *q;
1653 1654
	struct device_process_node *cur, *next_dpn;
	int retval = 0;
1655
	bool found = false;
1656

1657
	dqm_lock(dqm);
1658 1659

	/* Clear all user mode queues */
1660 1661
	while (!list_empty(&qpd->queues_list)) {
		struct mqd_manager *mqd_mgr;
1662 1663
		int ret;

1664 1665 1666
		q = list_first_entry(&qpd->queues_list, struct queue, list);
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1667 1668 1669
		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
1670 1671 1672
		dqm_unlock(dqm);
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
		dqm_lock(dqm);
1673 1674 1675 1676 1677 1678 1679 1680
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1681
			found = true;
1682 1683 1684 1685
			break;
		}
	}

1686
	dqm_unlock(dqm);
1687 1688 1689 1690 1691 1692 1693

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1694 1695 1696
	return retval;
}

1697 1698 1699 1700 1701 1702
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
1703
	struct mqd_manager *mqd_mgr;
1704 1705 1706

	dqm_lock(dqm);

1707
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_CP];
1708

1709 1710 1711 1712 1713
	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled ||
	    !mqd_mgr->get_wave_state) {
		dqm_unlock(dqm);
		return -EINVAL;
1714 1715 1716
	}

	dqm_unlock(dqm);
1717 1718 1719 1720 1721 1722 1723 1724

	/*
	 * get_wave_state is outside the dqm lock to prevent circular locking
	 * and the queue should be protected against destruction by the process
	 * lock.
	 */
	return mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
1725
}
1726 1727 1728 1729 1730

static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
1731
	struct queue *q;
1732
	struct kernel_queue *kq, *kq_next;
1733
	struct mqd_manager *mqd_mgr;
1734 1735 1736
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;
1737
	bool found = false;
1738 1739 1740

	retval = 0;

1741
	dqm_lock(dqm);
1742 1743 1744 1745

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
1746
		decrement_queue_count(dqm, kq->queue->properties.type);
1747 1748 1749 1750 1751 1752 1753
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
1754
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1755
			deallocate_sdma_queue(dqm, q);
1756
		else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
1757
			deallocate_sdma_queue(dqm, q);
1758

1759
		if (q->properties.is_active) {
1760
			decrement_queue_count(dqm, q->properties.type);
1761 1762 1763 1764 1765
			if (q->properties.is_gws) {
				dqm->gws_queue_count--;
				qpd->mapped_gws_queue = false;
			}
		}
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775

		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1776
			found = true;
1777 1778 1779 1780 1781
			break;
		}
	}

	retval = execute_queues_cpsch(dqm, filter, 0);
1782
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
1783 1784 1785 1786 1787
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

1788
	/* Lastly, free mqd resources.
1789
	 * Do free_mqd() after dqm_unlock to avoid circular locking.
1790
	 */
1791 1792
	while (!list_empty(&qpd->queues_list)) {
		q = list_first_entry(&qpd->queues_list, struct queue, list);
1793 1794
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1795
		list_del(&q->list);
1796
		qpd->queue_count--;
1797
		dqm_unlock(dqm);
1798
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1799
		dqm_lock(dqm);
1800
	}
1801 1802 1803 1804 1805 1806 1807
	dqm_unlock(dqm);

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);
1808 1809 1810 1811

	return retval;
}

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
1836 1837 1838 1839 1840 1841 1842 1843

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
1844
		get_num_all_sdma_engines(dqm) *
1845 1846 1847 1848 1849
		dev->device_info->num_sdma_queues_per_engine +
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->kgd, size,
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
1850
		(void *)&(mem_obj->cpu_ptr), false);
1851 1852 1853 1854

	return retval;
}

1855 1856 1857 1858
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

1859
	pr_debug("Loading device queue manager\n");
1860

1861
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
1862 1863 1864
	if (!dqm)
		return NULL;

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
	switch (dev->device_info->asic_family) {
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

1881
	dqm->dev = dev;
1882
	switch (dqm->sched_policy) {
1883 1884 1885
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
1886 1887 1888 1889
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
1890
		dqm->ops.pre_reset = pre_reset;
1891 1892
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
1893 1894 1895
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
1896 1897 1898
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1899
		dqm->ops.process_termination = process_termination_cpsch;
1900 1901
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
1902
		dqm->ops.get_wave_state = get_wave_state;
1903 1904 1905
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
1906 1907
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
1908
		dqm->ops.pre_reset = pre_reset;
1909 1910 1911
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
1912 1913
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
1914
		dqm->ops.initialize = initialize_nocpsch;
1915
		dqm->ops.uninitialize = uninitialize;
1916
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1917
		dqm->ops.process_termination = process_termination_nocpsch;
1918 1919 1920
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
1921
		dqm->ops.get_wave_state = get_wave_state;
1922 1923
		break;
	default:
1924
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
1925
		goto out_free;
1926 1927
	}

1928 1929
	switch (dev->device_info->asic_family) {
	case CHIP_CARRIZO:
1930
		device_queue_manager_init_vi(&dqm->asic_ops);
1931 1932
		break;

1933
	case CHIP_KAVERI:
1934
		device_queue_manager_init_cik(&dqm->asic_ops);
1935
		break;
1936 1937 1938 1939 1940 1941 1942 1943 1944

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
1945
	case CHIP_POLARIS12:
K
Kent Russell 已提交
1946
	case CHIP_VEGAM:
1947 1948
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
1949 1950

	case CHIP_VEGA10:
1951
	case CHIP_VEGA12:
1952
	case CHIP_VEGA20:
1953
	case CHIP_RAVEN:
1954
	case CHIP_RENOIR:
Y
Yong Zhao 已提交
1955
	case CHIP_ARCTURUS:
1956
	case CHIP_ALDEBARAN:
1957 1958
		device_queue_manager_init_v9(&dqm->asic_ops);
		break;
1959
	case CHIP_NAVI10:
1960
	case CHIP_NAVI12:
Y
Yong Zhao 已提交
1961
	case CHIP_NAVI14:
1962
	case CHIP_SIENNA_CICHLID:
1963
	case CHIP_NAVY_FLOUNDER:
H
Huang Rui 已提交
1964
	case CHIP_VANGOGH:
1965
	case CHIP_DIMGREY_CAVEFISH:
1966
	case CHIP_BEIGE_GOBY:
1967
	case CHIP_YELLOW_CARP:
T
Tao Zhou 已提交
1968
	case CHIP_CYAN_SKILLFISH:
1969 1970
		device_queue_manager_init_v10_navi10(&dqm->asic_ops);
		break;
1971 1972 1973 1974
	default:
		WARN(1, "Unexpected ASIC family %u",
		     dev->device_info->asic_family);
		goto out_free;
1975 1976
	}

1977 1978 1979
	if (init_mqd_managers(dqm))
		goto out_free;

1980 1981 1982 1983 1984
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

1985 1986
	if (!dqm->ops.initialize(dqm))
		return dqm;
1987

1988 1989 1990
out_free:
	kfree(dqm);
	return NULL;
1991 1992
}

1993 1994
static void deallocate_hiq_sdma_mqd(struct kfd_dev *dev,
				    struct kfd_mem_obj *mqd)
1995 1996 1997 1998 1999 2000
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

	amdgpu_amdkfd_free_gtt_mem(dev->kgd, mqd->gtt_mem);
}

2001 2002
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
2003
	dqm->ops.uninitialize(dqm);
2004
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
2005 2006
	kfree(dqm);
}
2007

2008
int kfd_process_vm_fault(struct device_queue_manager *dqm, u32 pasid)
S
shaoyunl 已提交
2009 2010 2011 2012 2013 2014 2015
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
2016
	WARN(debug_evictions, "Evicting pid %d", p->lead_thread->pid);
S
shaoyunl 已提交
2017 2018 2019 2020 2021 2022 2023 2024
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

2025 2026 2027 2028
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
A
Amber Lin 已提交
2029
	amdgpu_amdkfd_gpu_reset(dqm->dev->kgd);
2030 2031
}

2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

2062 2063 2064 2065 2066 2067
	if (!dqm->sched_running) {
		seq_printf(m, " Device is stopped\n");

		return 0;
	}

O
Oak Zeng 已提交
2068
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->kgd,
2069 2070
					KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE,
					&dump, &n_regs);
O
Oak Zeng 已提交
2071 2072
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
2073 2074 2075
			   KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
			   KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
			   KFD_CIK_HIQ_QUEUE);
O
Oak Zeng 已提交
2076 2077 2078 2079 2080
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

2081 2082 2083 2084 2085
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
2086
				      dqm->dev->shared_resources.cp_queue_bitmap))
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

2102
	for (pipe = 0; pipe < get_num_all_sdma_engines(dqm); pipe++) {
2103 2104 2105
		for (queue = 0;
		     queue < dqm->dev->device_info->num_sdma_queues_per_engine;
		     queue++) {
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

2122
int dqm_debugfs_hang_hws(struct device_queue_manager *dqm)
2123 2124 2125 2126
{
	int r = 0;

	dqm_lock(dqm);
2127 2128 2129 2130 2131
	r = pm_debugfs_hang_hws(&dqm->packet_mgr);
	if (r) {
		dqm_unlock(dqm);
		return r;
	}
2132 2133 2134 2135 2136 2137 2138
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

2139
#endif