kfd_device_queue_manager.c 49.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24 25
#include <linux/ratelimit.h>
#include <linux/printk.h>
26 27 28 29
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
30
#include <linux/sched.h>
31 32 33 34 35
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
A
Amber Lin 已提交
36
#include "amdgpu_amdkfd.h"
37 38 39 40 41 42 43 44 45 46 47

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
					unsigned int pasid, unsigned int vmid);

static int create_compute_queue_nocpsch(struct device_queue_manager *dqm,
					struct queue *q,
					struct qcm_process_device *qpd);
48

49 50 51
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
52
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
53 54
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
55

F
Felix Kuehling 已提交
56 57
static int map_queues_cpsch(struct device_queue_manager *dqm);

58 59 60 61 62
static int create_sdma_queue_nocpsch(struct device_queue_manager *dqm,
					struct queue *q,
					struct qcm_process_device *qpd);

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
63
				struct queue *q);
64

65 66
static void kfd_process_hw_exception(struct work_struct *work);

67 68
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
69
{
70
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
71 72
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
73 74
}

75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
	int pipe_offset = mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe * dqm->dev->shared_resources.num_queue_per_pipe;

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
			      dqm->dev->shared_resources.queue_bitmap))
			return true;
	return false;
}

unsigned int get_queues_num(struct device_queue_manager *dqm)
90
{
91 92
	return bitmap_weight(dqm->dev->shared_resources.queue_bitmap,
				KGD_MAX_QUEUES);
93 94
}

95
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
96
{
97 98 99 100 101 102
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
103 104
}

105 106 107 108 109
static unsigned int get_num_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines;
}

110 111 112 113 114
static unsigned int get_num_xgmi_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines;
}

115 116 117
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines
118
			* dqm->dev->device_info->num_sdma_queues_per_engine;
119 120
}

121 122 123 124 125 126
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines
			* dqm->dev->device_info->num_sdma_queues_per_engine;
}

127
void program_sh_mem_settings(struct device_queue_manager *dqm,
128 129
					struct qcm_process_device *qpd)
{
130 131
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
						dqm->dev->kgd, qpd->vmid,
132 133 134 135 136 137
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

138 139 140 141 142 143 144 145 146
static int allocate_doorbell(struct qcm_process_device *qpd, struct queue *q)
{
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family)) {
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
		q->doorbell_id = q->properties.queue_id;
147 148
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
149 150 151 152
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
153
		 */
154 155 156 157 158 159 160
		uint32_t *idx_offset =
				dev->shared_resources.sdma_doorbell_idx;

		q->doorbell_id = idx_offset[q->properties.sdma_engine_id]
			+ (q->properties.sdma_queue_id & 1)
			* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
			+ (q->properties.sdma_queue_id >> 1);
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
	} else {
		/* For CP queues on SOC15 reserve a free doorbell ID */
		unsigned int found;

		found = find_first_zero_bit(qpd->doorbell_bitmap,
					    KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
		if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
			pr_debug("No doorbells available");
			return -EBUSY;
		}
		set_bit(found, qpd->doorbell_bitmap);
		q->doorbell_id = found;
	}

	q->properties.doorbell_off =
		kfd_doorbell_id_to_offset(dev, q->process,
					  q->doorbell_id);

	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family) ||
189 190
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
191 192 193 194 195 196
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

197 198 199 200 201 202 203 204 205
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
	int bit, allocated_vmid;

	if (dqm->vmid_bitmap == 0)
		return -ENOMEM;

206 207
	bit = ffs(dqm->vmid_bitmap) - 1;
	dqm->vmid_bitmap &= ~(1 << bit);
208

209
	allocated_vmid = bit + dqm->dev->vm_info.first_vmid_kfd;
210
	pr_debug("vmid allocation %d\n", allocated_vmid);
211 212 213 214 215 216
	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	set_pasid_vmid_mapping(dqm, q->process->pasid, q->properties.vmid);
	program_sh_mem_settings(dqm, qpd);

217 218 219 220 221 222 223 224 225
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->kgd,
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
	kfd_flush_tlb(qpd_to_pdd(qpd));

226 227 228
	return 0;
}

229 230 231
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
232 233
	const struct packet_manager_funcs *pmf = qpd->dqm->packets.pmf;
	int ret;
234 235 236 237

	if (!qpd->ib_kaddr)
		return -ENOMEM;

238 239 240
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
241

A
Amber Lin 已提交
242
	return amdgpu_amdkfd_submit_ib(kdev->kgd, KGD_ENGINE_MEC1, qpd->vmid,
243 244
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
245 246
}

247 248 249 250
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
251
	int bit = qpd->vmid - dqm->dev->vm_info.first_vmid_kfd;
252

253 254 255 256 257
	/* On GFX v7, CP doesn't flush TC at dequeue */
	if (q->device->device_info->asic_family == CHIP_HAWAII)
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

258 259
	kfd_flush_tlb(qpd_to_pdd(qpd));

260 261 262
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);

263
	dqm->vmid_bitmap |= (1 << bit);
264 265 266 267 268 269
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
270
				struct qcm_process_device *qpd)
271 272 273 274 275
{
	int retval;

	print_queue(q);

276
	dqm_lock(dqm);
277

278
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
279
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
280
				dqm->total_queue_count);
K
Kent Russell 已提交
281 282
		retval = -EPERM;
		goto out_unlock;
283 284
	}

285 286
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
287 288
		if (retval)
			goto out_unlock;
289 290
	}
	q->properties.vmid = qpd->vmid;
291 292 293 294 295 296 297 298
	/*
	 * Eviction state logic: we only mark active queues as evicted
	 * to avoid the overhead of restoring inactive queues later
	 */
	if (qpd->evicted)
		q->properties.is_evicted = (q->properties.queue_size > 0 &&
					    q->properties.queue_percent > 0 &&
					    q->properties.queue_address != 0);
299

F
Felix Kuehling 已提交
300 301 302
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

303 304
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		retval = create_compute_queue_nocpsch(dqm, q, qpd);
305 306
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
307
		retval = create_sdma_queue_nocpsch(dqm, q, qpd);
K
Kent Russell 已提交
308 309
	else
		retval = -EINVAL;
310

311
	if (retval) {
312
		if (list_empty(&qpd->queues_list))
313
			deallocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
314
		goto out_unlock;
315 316 317
	}

	list_add(&q->list, &qpd->queues_list);
318
	qpd->queue_count++;
319 320
	if (q->properties.is_active)
		dqm->queue_count++;
321

322 323
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
		dqm->sdma_queue_count++;
324 325
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->xgmi_sdma_queue_count++;
326

327 328 329 330 331 332 333 334
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

K
Kent Russell 已提交
335
out_unlock:
336
	dqm_unlock(dqm);
K
Kent Russell 已提交
337
	return retval;
338 339 340 341 342
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
343
	int pipe, bit, i;
344 345 346

	set = false;

347 348
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
349 350 351 352 353
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

354
		if (dqm->allocated_queues[pipe] != 0) {
355 356
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
357 358 359 360 361 362 363
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

364
	if (!set)
365 366
		return -EBUSY;

367
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
368
	/* horizontal hqd allocation */
369
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
370 371 372 373 374 375 376

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
377
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
378 379 380 381 382 383
}

static int create_compute_queue_nocpsch(struct device_queue_manager *dqm,
					struct queue *q,
					struct qcm_process_device *qpd)
{
384
	struct mqd_manager *mqd_mgr;
385
	int retval;
386

387
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_COMPUTE];
388 389

	retval = allocate_hqd(dqm, q);
390
	if (retval)
391 392
		return retval;

393 394 395 396
	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_hqd;

397
	retval = mqd_mgr->init_mqd(mqd_mgr, &q->mqd, &q->mqd_mem_obj,
398
				&q->gart_mqd_addr, &q->properties);
K
Kent Russell 已提交
399
	if (retval)
400
		goto out_deallocate_doorbell;
401

402 403
	pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
404

405 406 407
	dqm->dev->kfd2kgd->set_scratch_backing_va(
			dqm->dev->kgd, qpd->sh_hidden_private_base, qpd->vmid);

F
Felix Kuehling 已提交
408 409 410
	if (!q->properties.is_active)
		return 0;

411 412 413 414 415 416
	if (WARN(q->process->mm != current->mm,
		 "should only run in user thread"))
		retval = -EFAULT;
	else
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe, q->queue,
					   &q->properties, current->mm);
K
Kent Russell 已提交
417 418
	if (retval)
		goto out_uninit_mqd;
419

420
	return 0;
K
Kent Russell 已提交
421 422

out_uninit_mqd:
423
	mqd_mgr->uninit_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
424 425
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
K
Kent Russell 已提交
426 427 428 429
out_deallocate_hqd:
	deallocate_hqd(dqm, q);

	return retval;
430 431
}

432 433 434 435
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
436 437 438 439
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
440
	struct mqd_manager *mqd_mgr;
441

442 443
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
444

445 446 447 448
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		deallocate_hqd(dqm, q);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		dqm->sdma_queue_count--;
449 450 451 452
		deallocate_sdma_queue(dqm, q);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm->xgmi_sdma_queue_count--;
		deallocate_sdma_queue(dqm, q);
453
	} else {
454
		pr_debug("q->properties.type %d is invalid\n",
455
				q->properties.type);
456
		return -EINVAL;
457
	}
458
	dqm->total_queue_count--;
459

460 461
	deallocate_doorbell(qpd, q);

462
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
463
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
464
				KFD_UNMAP_LATENCY_MS,
465
				q->pipe, q->queue);
466 467
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
468

469
	mqd_mgr->uninit_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
470 471

	list_del(&q->list);
472 473 474 475 476 477 478 479 480 481 482 483
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

484
		deallocate_vmid(dqm, qpd, q);
485
	}
486
	qpd->queue_count--;
487 488
	if (q->properties.is_active)
		dqm->queue_count--;
489

490 491
	return retval;
}
492

493 494 495 496 497 498
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;

499
	dqm_lock(dqm);
500
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
501
	dqm_unlock(dqm);
502

503 504 505 506 507 508
	return retval;
}

static int update_queue(struct device_queue_manager *dqm, struct queue *q)
{
	int retval;
509
	struct mqd_manager *mqd_mgr;
510
	struct kfd_process_device *pdd;
511
	bool prev_active = false;
512

513
	dqm_lock(dqm);
514 515 516 517 518
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
519 520
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
521 522 523 524 525 526 527 528
	/*
	 * Eviction state logic: we only mark active queues as evicted
	 * to avoid the overhead of restoring inactive queues later
	 */
	if (pdd->qpd.evicted)
		q->properties.is_evicted = (q->properties.queue_size > 0 &&
					    q->properties.queue_percent > 0 &&
					    q->properties.queue_address != 0);
529

F
Felix Kuehling 已提交
530 531 532 533
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
534
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
F
Felix Kuehling 已提交
535 536
		retval = unmap_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
F
Felix Kuehling 已提交
537
		if (retval) {
F
Felix Kuehling 已提交
538 539 540
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
F
Felix Kuehling 已提交
541
	} else if (prev_active &&
F
Felix Kuehling 已提交
542
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
543 544
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
545
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
F
Felix Kuehling 已提交
546 547 548 549 550 551 552 553
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

554
	retval = mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties);
F
Felix Kuehling 已提交
555

556 557 558 559 560 561 562 563 564 565 566
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
	 * dqm->queue_count to determine whether a new runlist must be
	 * uploaded.
	 */
	if (q->properties.is_active && !prev_active)
		dqm->queue_count++;
	else if (!q->properties.is_active && prev_active)
		dqm->queue_count--;

567
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS)
F
Felix Kuehling 已提交
568
		retval = map_queues_cpsch(dqm);
F
Felix Kuehling 已提交
569
	else if (q->properties.is_active &&
F
Felix Kuehling 已提交
570
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
571 572
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
573 574 575 576 577 578 579 580
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
581

K
Kent Russell 已提交
582
out_unlock:
583
	dqm_unlock(dqm);
584 585 586
	return retval;
}

587 588 589 590
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
591
	struct mqd_manager *mqd_mgr;
592 593 594
	struct kfd_process_device *pdd;
	int retval = 0;

595
	dqm_lock(dqm);
596 597 598 599 600 601 602 603 604 605 606
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
	pr_info_ratelimited("Evicting PASID %u queues\n",
			    pdd->process->pasid);

	/* unactivate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		if (!q->properties.is_active)
			continue;
607 608
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
609 610
		q->properties.is_evicted = true;
		q->properties.is_active = false;
611
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
612 613 614 615 616 617 618 619
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval)
			goto out;
		dqm->queue_count--;
	}

out:
620
	dqm_unlock(dqm);
621 622 623 624 625 626 627 628 629 630
	return retval;
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

631
	dqm_lock(dqm);
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
	pr_info_ratelimited("Evicting PASID %u queues\n",
			    pdd->process->pasid);

	/* unactivate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		if (!q->properties.is_active)
			continue;
		q->properties.is_evicted = true;
		q->properties.is_active = false;
		dqm->queue_count--;
	}
	retval = execute_queues_cpsch(dqm,
				qpd->is_debug ?
				KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);

out:
653
	dqm_unlock(dqm);
654 655 656 657 658 659
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
660
	struct mm_struct *mm = NULL;
661
	struct queue *q;
662
	struct mqd_manager *mqd_mgr;
663
	struct kfd_process_device *pdd;
664
	uint64_t pd_base;
665 666 667 668
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
669
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
670

671
	dqm_lock(dqm);
672 673 674 675 676 677 678 679 680 681 682 683
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

	pr_info_ratelimited("Restoring PASID %u queues\n",
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
684
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
685 686 687 688 689 690 691 692 693

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
				dqm->dev->kgd,
				qpd->vmid,
				qpd->page_table_base);
		kfd_flush_tlb(pdd);
	}

694 695 696 697 698 699 700 701 702
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
		retval = -EFAULT;
		goto out;
	}

703 704 705 706
	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		if (!q->properties.is_evicted)
			continue;
707 708
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
709 710
		q->properties.is_evicted = false;
		q->properties.is_active = true;
711
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
712
				       q->queue, &q->properties, mm);
713 714 715 716 717 718
		if (retval)
			goto out;
		dqm->queue_count++;
	}
	qpd->evicted = 0;
out:
719 720
	if (mm)
		mmput(mm);
721
	dqm_unlock(dqm);
722 723 724 725 726 727 728 729
	return retval;
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
730
	uint64_t pd_base;
731 732 733 734
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
735
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
736

737
	dqm_lock(dqm);
738 739 740 741 742 743 744 745 746 747 748 749
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

	pr_info_ratelimited("Restoring PASID %u queues\n",
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
750
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
751 752 753 754 755 756 757 758 759 760 761 762 763 764

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		if (!q->properties.is_evicted)
			continue;
		q->properties.is_evicted = false;
		q->properties.is_active = true;
		dqm->queue_count++;
	}
	retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
	if (!retval)
		qpd->evicted = 0;
out:
765
	dqm_unlock(dqm);
766 767 768
	return retval;
}

769
static int register_process(struct device_queue_manager *dqm,
770 771 772
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
773
	struct kfd_process_device *pdd;
774
	uint64_t pd_base;
775
	int retval;
776

777
	n = kzalloc(sizeof(*n), GFP_KERNEL);
778 779 780 781 782
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

783 784
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
785
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
786

787
	dqm_lock(dqm);
788 789
	list_add(&n->list, &dqm->queues);

790 791
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
792
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
793

794
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
795

796 797
	dqm->processes_count++;
	kfd_inc_compute_active(dqm->dev);
798

799
	dqm_unlock(dqm);
800

801
	return retval;
802 803
}

804
static int unregister_process(struct device_queue_manager *dqm,
805 806 807 808 809
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

810 811
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
812 813

	retval = 0;
814
	dqm_lock(dqm);
815 816 817 818

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
819
			kfree(cur);
820 821
			dqm->processes_count--;
			kfd_dec_compute_active(dqm->dev);
822 823 824 825 826 827
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
828
	dqm_unlock(dqm);
829 830 831 832 833 834 835
	return retval;
}

static int
set_pasid_vmid_mapping(struct device_queue_manager *dqm, unsigned int pasid,
			unsigned int vmid)
{
836
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
837
						dqm->dev->kgd, pasid, vmid);
838 839
}

840 841 842 843
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

844 845 846
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->kgd, i);
847 848
}

849 850
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
851
	int pipe, queue;
852

853
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
854

K
Kent Russell 已提交
855 856 857 858 859
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

860
	mutex_init(&dqm->lock_hidden);
861 862
	INIT_LIST_HEAD(&dqm->queues);
	dqm->queue_count = dqm->next_pipe_to_allocate = 0;
863
	dqm->sdma_queue_count = 0;
864
	dqm->xgmi_sdma_queue_count = 0;
865

866 867 868 869 870 871 872 873
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
				     dqm->dev->shared_resources.queue_bitmap))
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
874

875
	dqm->vmid_bitmap = (1 << dqm->dev->vm_info.vmid_num_kfd) - 1;
O
Oak Zeng 已提交
876
	dqm->sdma_bitmap = (1ULL << get_num_sdma_queues(dqm)) - 1;
877
	dqm->xgmi_sdma_bitmap = (1ULL << get_num_xgmi_sdma_queues(dqm)) - 1;
878 879 880 881

	return 0;
}

882
static void uninitialize(struct device_queue_manager *dqm)
883
{
884 885
	int i;

886
	WARN_ON(dqm->queue_count > 0 || dqm->processes_count > 0);
887 888

	kfree(dqm->allocated_queues);
889
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
890
		kfree(dqm->mqd_mgrs[i]);
891
	mutex_destroy(&dqm->lock_hidden);
892
	kfd_gtt_sa_free(dqm->dev, dqm->pipeline_mem);
893 894 895 896
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
897
	init_interrupts(dqm);
898
	return pm_init(&dqm->packets, dqm);
899 900 901 902
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
903
	pm_uninit(&dqm->packets);
904 905 906
	return 0;
}

907
static int allocate_sdma_queue(struct device_queue_manager *dqm,
908
				struct queue *q)
909 910 911
{
	int bit;

912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (dqm->sdma_bitmap == 0)
			return -ENOMEM;
		bit = __ffs64(dqm->sdma_bitmap);
		dqm->sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		q->properties.sdma_engine_id = q->sdma_id %
				get_num_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_sdma_engines(dqm);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (dqm->xgmi_sdma_bitmap == 0)
			return -ENOMEM;
		bit = __ffs64(dqm->xgmi_sdma_bitmap);
		dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
		q->properties.sdma_engine_id = get_num_sdma_engines(dqm) +
				q->sdma_id % get_num_xgmi_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_xgmi_sdma_engines(dqm);
	}
939 940 941

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
942 943 944 945 946

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
947
				struct queue *q)
948
{
949 950 951 952 953 954 955 956 957
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
958 959 960 961 962 963
}

static int create_sdma_queue_nocpsch(struct device_queue_manager *dqm,
					struct queue *q,
					struct qcm_process_device *qpd)
{
964
	struct mqd_manager *mqd_mgr;
965 966
	int retval;

967
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA];
968

969
	retval = allocate_sdma_queue(dqm, q);
970
	if (retval)
971 972
		return retval;

973 974 975 976
	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_sdma_queue;

977
	dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
978
	retval = mqd_mgr->init_mqd(mqd_mgr, &q->mqd, &q->mqd_mem_obj,
979
				&q->gart_mqd_addr, &q->properties);
K
Kent Russell 已提交
980
	if (retval)
981
		goto out_deallocate_doorbell;
982

983 984
	retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, 0, 0, &q->properties,
				NULL);
K
Kent Russell 已提交
985 986
	if (retval)
		goto out_uninit_mqd;
987

988
	return 0;
K
Kent Russell 已提交
989 990

out_uninit_mqd:
991
	mqd_mgr->uninit_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
992 993
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
K
Kent Russell 已提交
994
out_deallocate_sdma_queue:
995
	deallocate_sdma_queue(dqm, q);
K
Kent Russell 已提交
996 997

	return retval;
998 999
}

1000 1001 1002 1003 1004 1005
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
1006
	int i, mec;
1007 1008
	struct scheduling_resources res;

1009
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

		if (!test_bit(i, dqm->dev->shared_resources.queue_bitmap))
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
1025 1026
		 * definition of res.queue_mask needs updating
		 */
1027
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
1028 1029 1030 1031 1032 1033
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

		res.queue_mask |= (1ull << i);
	}
1034 1035 1036
	res.gws_mask = res.oac_mask = res.gds_heap_base =
						res.gds_heap_size = 0;

1037 1038 1039
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1040 1041 1042 1043 1044 1045 1046
			res.vmid_mask, res.queue_mask);

	return pm_send_set_resources(&dqm->packets, &res);
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1047
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1048

1049
	mutex_init(&dqm->lock_hidden);
1050 1051
	INIT_LIST_HEAD(&dqm->queues);
	dqm->queue_count = dqm->processes_count = 0;
1052
	dqm->sdma_queue_count = 0;
1053
	dqm->xgmi_sdma_queue_count = 0;
1054
	dqm->active_runlist = false;
O
Oak Zeng 已提交
1055
	dqm->sdma_bitmap = (1ULL << get_num_sdma_queues(dqm)) - 1;
1056
	dqm->xgmi_sdma_bitmap = (1ULL << get_num_xgmi_sdma_queues(dqm)) - 1;
1057

1058 1059
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1060
	return 0;
1061 1062 1063 1064 1065 1066 1067 1068 1069
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

	retval = pm_init(&dqm->packets, dqm);
1070
	if (retval)
1071 1072 1073
		goto fail_packet_manager_init;

	retval = set_sched_resources(dqm);
1074
	if (retval)
1075 1076
		goto fail_set_sched_resources;

1077
	pr_debug("Allocating fence memory\n");
1078 1079

	/* allocate fence memory on the gart */
1080 1081
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1082

1083
	if (retval)
1084 1085 1086 1087
		goto fail_allocate_vidmem;

	dqm->fence_addr = dqm->fence_mem->cpu_ptr;
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1088 1089 1090

	init_interrupts(dqm);

1091
	dqm_lock(dqm);
1092 1093
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1094
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1095
	dqm_unlock(dqm);
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
	pm_uninit(&dqm->packets);
fail_packet_manager_init:
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1107
	dqm_lock(dqm);
1108
	unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1109
	dqm_unlock(dqm);
1110

1111
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1112 1113 1114 1115 1116 1117 1118 1119 1120
	pm_uninit(&dqm->packets);

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1121
	dqm_lock(dqm);
1122
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1123
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1124
				dqm->total_queue_count);
1125
		dqm_unlock(dqm);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1137 1138 1139
	list_add(&kq->list, &qpd->priv_queue_list);
	dqm->queue_count++;
	qpd->is_debug = true;
1140
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1141
	dqm_unlock(dqm);
1142 1143 1144 1145 1146 1147 1148 1149

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1150
	dqm_lock(dqm);
1151 1152 1153
	list_del(&kq->list);
	dqm->queue_count--;
	qpd->is_debug = false;
1154
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1155 1156 1157 1158
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1159
	dqm->total_queue_count--;
1160 1161
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1162
	dqm_unlock(dqm);
1163 1164 1165
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1166
			struct qcm_process_device *qpd)
1167 1168
{
	int retval;
1169
	struct mqd_manager *mqd_mgr;
1170

1171
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1172
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1173 1174
				dqm->total_queue_count);
		retval = -EPERM;
1175
		goto out;
1176 1177
	}

1178 1179
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1180
		retval = allocate_sdma_queue(dqm, q);
F
Felix Kuehling 已提交
1181
		if (retval)
1182
			goto out;
1183
	}
1184 1185 1186 1187 1188

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_sdma_queue;

1189 1190
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1191 1192 1193 1194 1195 1196 1197 1198
	/*
	 * Eviction state logic: we only mark active queues as evicted
	 * to avoid the overhead of restoring inactive queues later
	 */
	if (qpd->evicted)
		q->properties.is_evicted = (q->properties.queue_size > 0 &&
					    q->properties.queue_percent > 0 &&
					    q->properties.queue_address != 0);
1199
	dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
F
Felix Kuehling 已提交
1200 1201
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1202
	retval = mqd_mgr->init_mqd(mqd_mgr, &q->mqd, &q->mqd_mem_obj,
1203
				&q->gart_mqd_addr, &q->properties);
1204
	if (retval)
1205
		goto out_deallocate_doorbell;
1206

1207 1208
	dqm_lock(dqm);

1209
	list_add(&q->list, &qpd->queues_list);
1210
	qpd->queue_count++;
1211 1212
	if (q->properties.is_active) {
		dqm->queue_count++;
1213 1214
		retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1215 1216
	}

1217
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1218
		dqm->sdma_queue_count++;
1219 1220
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->xgmi_sdma_queue_count++;
1221 1222 1223 1224 1225 1226 1227 1228 1229
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1230
	dqm_unlock(dqm);
1231 1232
	return retval;

1233 1234
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1235
out_deallocate_sdma_queue:
1236 1237 1238
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
1239
out:
1240 1241 1242
	return retval;
}

1243
int amdkfd_fence_wait_timeout(unsigned int *fence_addr,
1244
				unsigned int fence_value,
1245
				unsigned int timeout_ms)
1246
{
1247
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1248 1249

	while (*fence_addr != fence_value) {
1250
		if (time_after(jiffies, end_jiffies)) {
1251
			pr_err("qcm fence wait loop timeout expired\n");
1252 1253 1254 1255 1256 1257 1258
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1259 1260
			return -ETIME;
		}
1261
		schedule();
1262 1263 1264 1265 1266
	}

	return 0;
}

O
Oak Zeng 已提交
1267
static int unmap_sdma_queues(struct device_queue_manager *dqm)
1268
{
O
Oak Zeng 已提交
1269 1270
	int i, retval = 0;

1271 1272
	for (i = 0; i < dqm->dev->device_info->num_sdma_engines +
		dqm->dev->device_info->num_xgmi_sdma_engines; i++) {
O
Oak Zeng 已提交
1273 1274 1275 1276 1277 1278
		retval = pm_send_unmap_queue(&dqm->packets, KFD_QUEUE_TYPE_SDMA,
			KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0, false, i);
		if (retval)
			return retval;
	}
	return retval;
1279 1280
}

F
Felix Kuehling 已提交
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	if (dqm->queue_count <= 0 || dqm->processes_count <= 0)
		return 0;

	if (dqm->active_runlist)
		return 0;

	retval = pm_send_runlist(&dqm->packets, &dqm->queues);
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1302
/* dqm->lock mutex has to be locked before calling this function */
1303
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1304 1305
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1306
{
1307
	int retval = 0;
1308

1309 1310
	if (dqm->is_hws_hang)
		return -EIO;
1311
	if (!dqm->active_runlist)
1312
		return retval;
1313

1314 1315
	pr_debug("Before destroying queues, sdma queue count is : %u, xgmi sdma queue count is : %u\n",
		dqm->sdma_queue_count, dqm->xgmi_sdma_queue_count);
1316

1317
	if (dqm->sdma_queue_count > 0 || dqm->xgmi_sdma_queue_count)
O
Oak Zeng 已提交
1318
		unmap_sdma_queues(dqm);
1319

1320
	retval = pm_send_unmap_queue(&dqm->packets, KFD_QUEUE_TYPE_COMPUTE,
1321
			filter, filter_param, false, 0);
1322
	if (retval)
1323
		return retval;
1324 1325 1326 1327 1328

	*dqm->fence_addr = KFD_FENCE_INIT;
	pm_send_query_status(&dqm->packets, dqm->fence_gpu_addr,
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1329
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1330
				QUEUE_PREEMPT_DEFAULT_TIMEOUT_MS);
1331
	if (retval)
1332
		return retval;
1333

1334 1335 1336 1337 1338 1339
	pm_release_ib(&dqm->packets);
	dqm->active_runlist = false;

	return retval;
}

1340
/* dqm->lock mutex has to be locked before calling this function */
1341 1342 1343
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1344 1345 1346
{
	int retval;

1347 1348
	if (dqm->is_hws_hang)
		return -EIO;
1349
	retval = unmap_queues_cpsch(dqm, filter, filter_param);
1350
	if (retval) {
1351
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
1352 1353
		dqm->is_hws_hang = true;
		schedule_work(&dqm->hw_exception_work);
1354
		return retval;
1355 1356
	}

F
Felix Kuehling 已提交
1357
	return map_queues_cpsch(dqm);
1358 1359 1360 1361 1362 1363 1364
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1365
	struct mqd_manager *mqd_mgr;
1366

1367 1368 1369
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1370
	dqm_lock(dqm);
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1382 1383
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1384

1385 1386
	deallocate_doorbell(qpd, q);

1387
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1388
		dqm->sdma_queue_count--;
1389 1390 1391 1392
		deallocate_sdma_queue(dqm, q);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm->xgmi_sdma_queue_count--;
		deallocate_sdma_queue(dqm, q);
1393
	}
1394

1395
	list_del(&q->list);
1396
	qpd->queue_count--;
1397
	if (q->properties.is_active) {
1398
		dqm->queue_count--;
1399
		retval = execute_queues_cpsch(dqm,
1400
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1401 1402 1403
		if (retval == -ETIME)
			qpd->reset_wavefronts = true;
	}
1404

1405 1406 1407 1408 1409 1410 1411
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1412

1413
	dqm_unlock(dqm);
1414

1415 1416 1417
	/* Do uninit_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->uninit_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);

1418
	return retval;
1419

1420 1421
failed_try_destroy_debugged_queue:

1422
	dqm_unlock(dqm);
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1441 1442 1443 1444
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1445

1446
	dqm_lock(dqm);
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

K
Kent Russell 已提交
1466 1467 1468
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1469
			goto out;
K
Kent Russell 已提交
1470
		}
1471 1472 1473 1474 1475

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1476
	retval = dqm->asic_ops.set_cache_memory_policy(
1477 1478 1479 1480 1481 1482
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1483

1484
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1485 1486
		program_sh_mem_settings(dqm, qpd);

1487
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1488 1489 1490 1491
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1492
	dqm_unlock(dqm);
K
Kent Russell 已提交
1493
	return retval;
1494 1495
}

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
static int set_trap_handler(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				uint64_t tba_addr,
				uint64_t tma_addr)
{
	uint64_t *tma;

	if (dqm->dev->cwsr_enabled) {
		/* Jump from CWSR trap handler to user trap */
		tma = (uint64_t *)(qpd->cwsr_kaddr + KFD_CWSR_TMA_OFFSET);
		tma[0] = tba_addr;
		tma[1] = tma_addr;
	} else {
		qpd->tba_addr = tba_addr;
		qpd->tma_addr = tma_addr;
	}

	return 0;
}

1516 1517 1518 1519 1520 1521 1522
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	struct queue *q, *next;
	struct device_process_node *cur, *next_dpn;
	int retval = 0;

1523
	dqm_lock(dqm);
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539

	/* Clear all user mode queues */
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
		int ret;

		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1540
			kfd_dec_compute_active(dqm->dev);
1541 1542 1543 1544
			break;
		}
	}

1545
	dqm_unlock(dqm);
1546 1547 1548
	return retval;
}

1549 1550 1551 1552 1553 1554
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
1555
	struct mqd_manager *mqd_mgr;
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	int r;

	dqm_lock(dqm);

	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled) {
		r = -EINVAL;
		goto dqm_unlock;
	}

1566
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_COMPUTE];
1567

1568
	if (!mqd_mgr->get_wave_state) {
1569 1570 1571 1572
		r = -EINVAL;
		goto dqm_unlock;
	}

1573 1574
	r = mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
1575 1576 1577 1578 1579

dqm_unlock:
	dqm_unlock(dqm);
	return r;
}
1580 1581 1582 1583 1584 1585 1586

static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
	struct queue *q, *next;
	struct kernel_queue *kq, *kq_next;
1587
	struct mqd_manager *mqd_mgr;
1588 1589 1590 1591 1592 1593
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;

	retval = 0;

1594
	dqm_lock(dqm);
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
		dqm->queue_count--;
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
1607
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1608
			dqm->sdma_queue_count--;
1609 1610 1611 1612
			deallocate_sdma_queue(dqm, q);
		} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
			dqm->xgmi_sdma_queue_count--;
			deallocate_sdma_queue(dqm, q);
1613
		}
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626

		if (q->properties.is_active)
			dqm->queue_count--;

		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1627
			kfd_dec_compute_active(dqm->dev);
1628 1629 1630 1631 1632
			break;
		}
	}

	retval = execute_queues_cpsch(dqm, filter, 0);
1633
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
1634 1635 1636 1637 1638
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

1639 1640 1641 1642 1643
	dqm_unlock(dqm);

	/* Lastly, free mqd resources.
	 * Do uninit_mqd() after dqm_unlock to avoid circular locking.
	 */
1644
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
1645 1646
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1647
		list_del(&q->list);
1648
		qpd->queue_count--;
1649
		mqd_mgr->uninit_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1650 1651 1652 1653 1654
	}

	return retval;
}

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
		dev->device_info->num_sdma_engines *
		dev->device_info->num_sdma_queues_per_engine +
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->kgd, size,
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
		(void *)&(mem_obj->cpu_ptr), true);

	return retval;
}

1698 1699 1700 1701
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

1702
	pr_debug("Loading device queue manager\n");
1703

1704
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
1705 1706 1707
	if (!dqm)
		return NULL;

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	switch (dev->device_info->asic_family) {
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

1724
	dqm->dev = dev;
1725
	switch (dqm->sched_policy) {
1726 1727 1728
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
1729 1730 1731 1732 1733 1734
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
1735 1736 1737
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
1738 1739 1740
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1741
		dqm->ops.set_trap_handler = set_trap_handler;
1742
		dqm->ops.process_termination = process_termination_cpsch;
1743 1744
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
1745
		dqm->ops.get_wave_state = get_wave_state;
1746 1747 1748
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
1749 1750 1751 1752 1753
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
1754 1755
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
1756
		dqm->ops.initialize = initialize_nocpsch;
1757
		dqm->ops.uninitialize = uninitialize;
1758
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1759
		dqm->ops.set_trap_handler = set_trap_handler;
1760
		dqm->ops.process_termination = process_termination_nocpsch;
1761 1762 1763
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
1764
		dqm->ops.get_wave_state = get_wave_state;
1765 1766
		break;
	default:
1767
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
1768
		goto out_free;
1769 1770
	}

1771 1772
	switch (dev->device_info->asic_family) {
	case CHIP_CARRIZO:
1773
		device_queue_manager_init_vi(&dqm->asic_ops);
1774 1775
		break;

1776
	case CHIP_KAVERI:
1777
		device_queue_manager_init_cik(&dqm->asic_ops);
1778
		break;
1779 1780 1781 1782 1783 1784 1785 1786 1787

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
1788
	case CHIP_POLARIS12:
1789 1790
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
1791 1792

	case CHIP_VEGA10:
1793
	case CHIP_VEGA12:
1794
	case CHIP_VEGA20:
1795 1796 1797
	case CHIP_RAVEN:
		device_queue_manager_init_v9(&dqm->asic_ops);
		break;
1798 1799 1800 1801
	default:
		WARN(1, "Unexpected ASIC family %u",
		     dev->device_info->asic_family);
		goto out_free;
1802 1803
	}

1804 1805 1806
	if (init_mqd_managers(dqm))
		goto out_free;

1807 1808 1809 1810 1811
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

1812 1813
	if (!dqm->ops.initialize(dqm))
		return dqm;
1814

1815 1816 1817
out_free:
	kfree(dqm);
	return NULL;
1818 1819
}

1820 1821 1822 1823 1824 1825 1826
void deallocate_hiq_sdma_mqd(struct kfd_dev *dev, struct kfd_mem_obj *mqd)
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

	amdgpu_amdkfd_free_gtt_mem(dev->kgd, mqd->gtt_mem);
}

1827 1828
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
1829
	dqm->ops.uninitialize(dqm);
1830
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
1831 1832
	kfree(dqm);
}
1833

S
shaoyunl 已提交
1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
int kfd_process_vm_fault(struct device_queue_manager *dqm,
			 unsigned int pasid)
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

1851 1852 1853 1854
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
A
Amber Lin 已提交
1855
	amdgpu_amdkfd_gpu_reset(dqm->dev->kgd);
1856 1857
}

1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

O
Oak Zeng 已提交
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->kgd,
		KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE, &dump, &n_regs);
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
				KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
				KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
				KFD_CIK_HIQ_QUEUE);
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
				      dqm->dev->shared_resources.queue_bitmap))
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

1921
	for (pipe = 0; pipe < get_num_sdma_engines(dqm); pipe++) {
1922 1923 1924
		for (queue = 0;
		     queue < dqm->dev->device_info->num_sdma_queues_per_engine;
		     queue++) {
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
int dqm_debugfs_execute_queues(struct device_queue_manager *dqm)
{
	int r = 0;

	dqm_lock(dqm);
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

1953
#endif