kfd_device_queue_manager.c 55.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24 25
#include <linux/ratelimit.h>
#include <linux/printk.h>
26 27 28 29
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
30
#include <linux/sched.h>
31 32 33 34 35
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
A
Amber Lin 已提交
36
#include "amdgpu_amdkfd.h"
37 38 39 40 41 42

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
43
				  u32 pasid, unsigned int vmid);
44

45 46 47
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
48
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
49 50
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
51

F
Felix Kuehling 已提交
52 53
static int map_queues_cpsch(struct device_queue_manager *dqm);

54
static void deallocate_sdma_queue(struct device_queue_manager *dqm,
55
				struct queue *q);
56

57 58 59 60 61
static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q);
static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q);
static int allocate_sdma_queue(struct device_queue_manager *dqm,
				struct queue *q);
62 63
static void kfd_process_hw_exception(struct work_struct *work);

64 65
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
66
{
67
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
68 69
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
70 71
}

72 73 74
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
75 76
	int pipe_offset = (mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe) * dqm->dev->shared_resources.num_queue_per_pipe;
77 78 79 80

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
81
			      dqm->dev->shared_resources.cp_queue_bitmap))
82 83 84 85
			return true;
	return false;
}

86
unsigned int get_cp_queues_num(struct device_queue_manager *dqm)
87
{
88
	return bitmap_weight(dqm->dev->shared_resources.cp_queue_bitmap,
89
				KGD_MAX_QUEUES);
90 91
}

92
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
93
{
94 95 96 97 98 99
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
100 101
}

102 103
static unsigned int get_num_all_sdma_engines(struct device_queue_manager *dqm)
{
104 105
	return kfd_get_num_sdma_engines(dqm->dev) +
		kfd_get_num_xgmi_sdma_engines(dqm->dev);
106 107
}

108 109
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
110 111
	return kfd_get_num_sdma_engines(dqm->dev) *
		dqm->dev->device_info->num_sdma_queues_per_engine;
112 113
}

114 115
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
116 117
	return kfd_get_num_xgmi_sdma_engines(dqm->dev) *
		dqm->dev->device_info->num_sdma_queues_per_engine;
118 119
}

120
void program_sh_mem_settings(struct device_queue_manager *dqm,
121 122
					struct qcm_process_device *qpd)
{
123
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
124
						dqm->dev->adev, qpd->vmid,
125 126 127 128 129 130
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

131
static void increment_queue_count(struct device_queue_manager *dqm,
132 133 134 135 136 137 138
			enum kfd_queue_type type)
{
	dqm->active_queue_count++;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count++;
}

139
static void decrement_queue_count(struct device_queue_manager *dqm,
140 141 142 143 144 145 146
			enum kfd_queue_type type)
{
	dqm->active_queue_count--;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count--;
}

147 148 149 150
static int allocate_doorbell(struct qcm_process_device *qpd, struct queue *q)
{
	struct kfd_dev *dev = qpd->dqm->dev;

151
	if (!KFD_IS_SOC15(dev)) {
152 153 154 155
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
		q->doorbell_id = q->properties.queue_id;
156 157
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
158 159 160 161
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
162
		 */
163 164 165 166 167 168 169
		uint32_t *idx_offset =
				dev->shared_resources.sdma_doorbell_idx;

		q->doorbell_id = idx_offset[q->properties.sdma_engine_id]
			+ (q->properties.sdma_queue_id & 1)
			* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
			+ (q->properties.sdma_queue_id >> 1);
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	} else {
		/* For CP queues on SOC15 reserve a free doorbell ID */
		unsigned int found;

		found = find_first_zero_bit(qpd->doorbell_bitmap,
					    KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
		if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
			pr_debug("No doorbells available");
			return -EBUSY;
		}
		set_bit(found, qpd->doorbell_bitmap);
		q->doorbell_id = found;
	}

	q->properties.doorbell_off =
185
		kfd_get_doorbell_dw_offset_in_bar(dev, qpd_to_pdd(qpd),
186 187 188 189 190 191 192 193 194 195
					  q->doorbell_id);
	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

196
	if (!KFD_IS_SOC15(dev) ||
197 198
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
199 200 201 202 203 204
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

205 206 207 208 209
static void program_trap_handler_settings(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd)
{
	if (dqm->dev->kfd2kgd->program_trap_handler_settings)
		dqm->dev->kfd2kgd->program_trap_handler_settings(
210
						dqm->dev->adev, qpd->vmid,
211 212 213
						qpd->tba_addr, qpd->tma_addr);
}

214 215 216 217
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
218
	int allocated_vmid = -1, i;
219

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
	for (i = dqm->dev->vm_info.first_vmid_kfd;
			i <= dqm->dev->vm_info.last_vmid_kfd; i++) {
		if (!dqm->vmid_pasid[i]) {
			allocated_vmid = i;
			break;
		}
	}

	if (allocated_vmid < 0) {
		pr_err("no more vmid to allocate\n");
		return -ENOSPC;
	}

	pr_debug("vmid allocated: %d\n", allocated_vmid);

	dqm->vmid_pasid[allocated_vmid] = q->process->pasid;
236

237
	set_pasid_vmid_mapping(dqm, q->process->pasid, allocated_vmid);
238 239 240 241 242 243

	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	program_sh_mem_settings(dqm, qpd);

244
	if (KFD_IS_SOC15(dqm->dev) && dqm->dev->cwsr_enabled)
245 246
		program_trap_handler_settings(dqm, qpd);

247 248 249
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
250
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->adev,
251 252 253
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
254
	kfd_flush_tlb(qpd_to_pdd(qpd), TLB_FLUSH_LEGACY);
255

256
	if (dqm->dev->kfd2kgd->set_scratch_backing_va)
257
		dqm->dev->kfd2kgd->set_scratch_backing_va(dqm->dev->adev,
258
				qpd->sh_hidden_private_base, qpd->vmid);
259

260 261 262
	return 0;
}

263 264 265
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
266
	const struct packet_manager_funcs *pmf = qpd->dqm->packet_mgr.pmf;
267
	int ret;
268 269 270 271

	if (!qpd->ib_kaddr)
		return -ENOMEM;

272 273 274
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
275

276
	return amdgpu_amdkfd_submit_ib(kdev->adev, KGD_ENGINE_MEC1, qpd->vmid,
277 278
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
279 280
}

281 282 283 284
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
285
	/* On GFX v7, CP doesn't flush TC at dequeue */
286
	if (q->device->adev->asic_type == CHIP_HAWAII)
287 288 289
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

290
	kfd_flush_tlb(qpd_to_pdd(qpd), TLB_FLUSH_LEGACY);
291

292 293
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);
294
	dqm->vmid_pasid[qpd->vmid] = 0;
295

296 297 298 299 300 301
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
302
				struct qcm_process_device *qpd)
303
{
304
	struct mqd_manager *mqd_mgr;
305 306
	int retval;

307
	dqm_lock(dqm);
308

309
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
310
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
311
				dqm->total_queue_count);
K
Kent Russell 已提交
312 313
		retval = -EPERM;
		goto out_unlock;
314 315
	}

316 317
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
318 319
		if (retval)
			goto out_unlock;
320 321
	}
	q->properties.vmid = qpd->vmid;
322
	/*
323 324 325
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
326
	 */
327
	q->properties.is_evicted = !!qpd->evicted;
328

F
Felix Kuehling 已提交
329 330 331
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

332 333
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		retval = allocate_hqd(dqm, q);
		if (retval)
			goto deallocate_vmid;
		pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		retval = allocate_sdma_queue(dqm, q);
		if (retval)
			goto deallocate_vmid;
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
	}

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_hqd;

352 353
	/* Temporarily release dqm lock to avoid a circular lock dependency */
	dqm_unlock(dqm);
354
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
355 356
	dqm_lock(dqm);

357 358 359 360
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
361 362
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
363
	if (q->properties.is_active) {
364 365 366 367
		if (!dqm->sched_running) {
			WARN_ONCE(1, "Load non-HWS mqd while stopped\n");
			goto add_queue_to_list;
		}
368 369 370 371 372 373 374 375

		if (WARN(q->process->mm != current->mm,
					"should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
					q->queue, &q->properties, current->mm);
		if (retval)
376
			goto out_free_mqd;
377 378
	}

379
add_queue_to_list:
380
	list_add(&q->list, &qpd->queues_list);
381
	qpd->queue_count++;
382
	if (q->properties.is_active)
383
		increment_queue_count(dqm, q->properties.type);
384

385 386 387 388 389 390 391
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
392
	goto out_unlock;
393

394 395
out_free_mqd:
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
396 397 398 399 400 401 402 403 404 405 406
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
out_deallocate_hqd:
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		deallocate_hqd(dqm, q);
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
deallocate_vmid:
	if (list_empty(&qpd->queues_list))
		deallocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
407
out_unlock:
408
	dqm_unlock(dqm);
K
Kent Russell 已提交
409
	return retval;
410 411 412 413 414
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
415
	int pipe, bit, i;
416 417 418

	set = false;

419 420
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
421 422 423 424 425
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

426
		if (dqm->allocated_queues[pipe] != 0) {
427 428
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
429 430 431 432 433 434 435
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

436
	if (!set)
437 438
		return -EBUSY;

439
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
440
	/* horizontal hqd allocation */
441
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
442 443 444 445 446 447 448

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
449
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
450 451
}

452 453 454 455
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
456 457 458 459
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
460
	struct mqd_manager *mqd_mgr;
461

462 463
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
464

465
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
466
		deallocate_hqd(dqm, q);
467
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
468
		deallocate_sdma_queue(dqm, q);
469
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
470
		deallocate_sdma_queue(dqm, q);
471
	else {
472
		pr_debug("q->properties.type %d is invalid\n",
473
				q->properties.type);
474
		return -EINVAL;
475
	}
476
	dqm->total_queue_count--;
477

478 479
	deallocate_doorbell(qpd, q);

480 481 482 483 484
	if (!dqm->sched_running) {
		WARN_ONCE(1, "Destroy non-HWS queue while stopped\n");
		return 0;
	}

485
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
486
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
487
				KFD_UNMAP_LATENCY_MS,
488
				q->pipe, q->queue);
489 490
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
491 492

	list_del(&q->list);
493 494 495 496 497 498 499 500 501 502 503 504
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

505
		deallocate_vmid(dqm, qpd, q);
506
	}
507
	qpd->queue_count--;
508
	if (q->properties.is_active) {
509
		decrement_queue_count(dqm, q->properties.type);
510 511 512 513 514
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
	}
515

516 517
	return retval;
}
518

519 520 521 522 523
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
524 525
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);
526 527
	struct mqd_manager *mqd_mgr =
		dqm->mqd_mgrs[get_mqd_type_from_queue_type(q->properties.type)];
528 529 530 531

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
532
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
533 534 535 536 537
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
538

539
	dqm_lock(dqm);
540
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
541 542
	if (!retval)
		pdd->sdma_past_activity_counter += sdma_val;
543
	dqm_unlock(dqm);
544

545 546
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);

547 548 549
	return retval;
}

550 551
static int update_queue(struct device_queue_manager *dqm, struct queue *q,
			struct mqd_update_info *minfo)
552
{
553
	int retval = 0;
554
	struct mqd_manager *mqd_mgr;
555
	struct kfd_process_device *pdd;
556
	bool prev_active = false;
557

558
	dqm_lock(dqm);
559 560 561 562 563
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
564 565
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
566

F
Felix Kuehling 已提交
567 568 569 570
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
571
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
F
Felix Kuehling 已提交
572 573
		retval = unmap_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
F
Felix Kuehling 已提交
574
		if (retval) {
F
Felix Kuehling 已提交
575 576 577
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
F
Felix Kuehling 已提交
578
	} else if (prev_active &&
F
Felix Kuehling 已提交
579
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
580 581
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
582 583 584 585 586 587

		if (!dqm->sched_running) {
			WARN_ONCE(1, "Update non-HWS queue while stopped\n");
			goto out_unlock;
		}

588
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
589 590 591
				(dqm->dev->cwsr_enabled?
				 KFD_PREEMPT_TYPE_WAVEFRONT_SAVE:
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN),
F
Felix Kuehling 已提交
592 593 594 595 596 597 598
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

599
	mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties, minfo);
F
Felix Kuehling 已提交
600

601 602 603
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
604
	 * dqm->active_queue_count to determine whether a new runlist must be
605 606 607
	 * uploaded.
	 */
	if (q->properties.is_active && !prev_active)
608
		increment_queue_count(dqm, q->properties.type);
609
	else if (!q->properties.is_active && prev_active)
610
		decrement_queue_count(dqm, q->properties.type);
611

612 613 614 615 616 617 618 619 620 621 622 623 624 625
	if (q->gws && !q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count++;
			pdd->qpd.mapped_gws_queue = true;
		}
		q->properties.is_gws = true;
	} else if (!q->gws && q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count--;
			pdd->qpd.mapped_gws_queue = false;
		}
		q->properties.is_gws = false;
	}

626
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS)
F
Felix Kuehling 已提交
627
		retval = map_queues_cpsch(dqm);
F
Felix Kuehling 已提交
628
	else if (q->properties.is_active &&
F
Felix Kuehling 已提交
629
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
630 631
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
632 633 634 635 636 637 638 639
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
640

K
Kent Russell 已提交
641
out_unlock:
642
	dqm_unlock(dqm);
643 644 645
	return retval;
}

646 647 648 649
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
650
	struct mqd_manager *mqd_mgr;
651
	struct kfd_process_device *pdd;
652
	int retval, ret = 0;
653

654
	dqm_lock(dqm);
655 656 657 658
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
659
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
660 661
			    pdd->process->pasid);

662
	pdd->last_evict_timestamp = get_jiffies_64();
663 664 665
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
666
	list_for_each_entry(q, &qpd->queues_list, list) {
667
		q->properties.is_evicted = true;
668 669
		if (!q->properties.is_active)
			continue;
670

671 672
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
673
		q->properties.is_active = false;
674
		decrement_queue_count(dqm, q->properties.type);
675 676 677 678
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
679 680 681 682

		if (WARN_ONCE(!dqm->sched_running, "Evict when stopped\n"))
			continue;

683
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
684 685 686
				(dqm->dev->cwsr_enabled?
				 KFD_PREEMPT_TYPE_WAVEFRONT_SAVE:
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN),
687
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
688 689 690 691 692
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
693 694 695
	}

out:
696
	dqm_unlock(dqm);
697
	return ret;
698 699 700 701 702 703 704 705 706
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

707
	dqm_lock(dqm);
708 709 710 711
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
712
	pr_debug_ratelimited("Evicting PASID 0x%x queues\n",
713 714
			    pdd->process->pasid);

715 716 717
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
718
	list_for_each_entry(q, &qpd->queues_list, list) {
719
		q->properties.is_evicted = true;
720 721
		if (!q->properties.is_active)
			continue;
722

723
		q->properties.is_active = false;
724
		decrement_queue_count(dqm, q->properties.type);
725
	}
726
	pdd->last_evict_timestamp = get_jiffies_64();
727 728 729 730 731 732
	retval = execute_queues_cpsch(dqm,
				qpd->is_debug ?
				KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);

out:
733
	dqm_unlock(dqm);
734 735 736 737 738 739
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
740
	struct mm_struct *mm = NULL;
741
	struct queue *q;
742
	struct mqd_manager *mqd_mgr;
743
	struct kfd_process_device *pdd;
744
	uint64_t pd_base;
745
	uint64_t eviction_duration;
746
	int retval, ret = 0;
747 748 749

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
750
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
751

752
	dqm_lock(dqm);
753 754 755 756 757 758 759
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

760
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
761 762 763 764
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
765
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
766 767 768

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
769
				dqm->dev->adev,
770 771
				qpd->vmid,
				qpd->page_table_base);
772
		kfd_flush_tlb(pdd, TLB_FLUSH_LEGACY);
773 774
	}

775 776 777 778 779
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
780
		ret = -EFAULT;
781 782 783
		goto out;
	}

784 785 786
	/* Remove the eviction flags. Activate queues that are not
	 * inactive for other reasons.
	 */
787
	list_for_each_entry(q, &qpd->queues_list, list) {
788 789
		q->properties.is_evicted = false;
		if (!QUEUE_IS_ACTIVE(q->properties))
790
			continue;
791

792 793
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
794
		q->properties.is_active = true;
795
		increment_queue_count(dqm, q->properties.type);
796 797 798 799
		if (q->properties.is_gws) {
			dqm->gws_queue_count++;
			qpd->mapped_gws_queue = true;
		}
800 801 802 803

		if (WARN_ONCE(!dqm->sched_running, "Restore when stopped\n"))
			continue;

804
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
805
				       q->queue, &q->properties, mm);
806 807 808 809 810
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
811 812
	}
	qpd->evicted = 0;
813 814
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
815
out:
816 817
	if (mm)
		mmput(mm);
818
	dqm_unlock(dqm);
819
	return ret;
820 821 822 823 824 825 826
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
827
	uint64_t pd_base;
828
	uint64_t eviction_duration;
829 830 831 832
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
833
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
834

835
	dqm_lock(dqm);
836 837 838 839 840 841 842
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

843
	pr_debug_ratelimited("Restoring PASID 0x%x queues\n",
844 845 846 847
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
848
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
849 850 851 852

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		q->properties.is_evicted = false;
853 854 855
		if (!QUEUE_IS_ACTIVE(q->properties))
			continue;

856
		q->properties.is_active = true;
857
		increment_queue_count(dqm, q->properties.type);
858 859 860
	}
	retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
861
	qpd->evicted = 0;
862 863
	eviction_duration = get_jiffies_64() - pdd->last_evict_timestamp;
	atomic64_add(eviction_duration, &pdd->evict_duration_counter);
864
out:
865
	dqm_unlock(dqm);
866 867 868
	return retval;
}

869
static int register_process(struct device_queue_manager *dqm,
870 871 872
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
873
	struct kfd_process_device *pdd;
874
	uint64_t pd_base;
875
	int retval;
876

877
	n = kzalloc(sizeof(*n), GFP_KERNEL);
878 879 880 881 882
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

883 884
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
885
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->drm_priv);
886

887
	dqm_lock(dqm);
888 889
	list_add(&n->list, &dqm->queues);

890 891
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
892
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
893

894
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
895

896
	dqm->processes_count++;
897

898
	dqm_unlock(dqm);
899

900 901 902 903 904
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	kfd_inc_compute_active(dqm->dev);

905
	return retval;
906 907
}

908
static int unregister_process(struct device_queue_manager *dqm,
909 910 911 912 913
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

914 915
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
916 917

	retval = 0;
918
	dqm_lock(dqm);
919 920 921 922

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
923
			kfree(cur);
924
			dqm->processes_count--;
925 926 927 928 929 930
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
931
	dqm_unlock(dqm);
932 933 934 935 936 937 938

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (!retval)
		kfd_dec_compute_active(dqm->dev);

939 940 941 942
	return retval;
}

static int
943
set_pasid_vmid_mapping(struct device_queue_manager *dqm, u32 pasid,
944 945
			unsigned int vmid)
{
946
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
947
						dqm->dev->adev, pasid, vmid);
948 949
}

950 951 952 953
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

954 955
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
956
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->adev, i);
957 958
}

959 960
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
961
	int pipe, queue;
962

963
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
964

K
Kent Russell 已提交
965 966 967 968 969
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

970
	mutex_init(&dqm->lock_hidden);
971
	INIT_LIST_HEAD(&dqm->queues);
972
	dqm->active_queue_count = dqm->next_pipe_to_allocate = 0;
973
	dqm->active_cp_queue_count = 0;
974
	dqm->gws_queue_count = 0;
975

976 977 978 979 980
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
981
				     dqm->dev->shared_resources.cp_queue_bitmap))
982 983
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
984

985 986
	memset(dqm->vmid_pasid, 0, sizeof(dqm->vmid_pasid));

987 988
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
989 990 991 992

	return 0;
}

993
static void uninitialize(struct device_queue_manager *dqm)
994
{
995 996
	int i;

997
	WARN_ON(dqm->active_queue_count > 0 || dqm->processes_count > 0);
998 999

	kfree(dqm->allocated_queues);
1000
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
1001
		kfree(dqm->mqd_mgrs[i]);
1002
	mutex_destroy(&dqm->lock_hidden);
1003 1004 1005 1006
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
1007
	pr_info("SW scheduler is used");
1008
	init_interrupts(dqm);
1009
	
1010
	if (dqm->dev->adev->asic_type == CHIP_HAWAII)
1011
		return pm_init(&dqm->packet_mgr, dqm);
1012 1013
	dqm->sched_running = true;

1014
	return 0;
1015 1016 1017 1018
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
1019
	if (dqm->dev->adev->asic_type == CHIP_HAWAII)
1020
		pm_uninit(&dqm->packet_mgr, false);
1021 1022
	dqm->sched_running = false;

1023 1024 1025
	return 0;
}

1026 1027 1028 1029 1030 1031 1032
static void pre_reset(struct device_queue_manager *dqm)
{
	dqm_lock(dqm);
	dqm->is_resetting = true;
	dqm_unlock(dqm);
}

1033
static int allocate_sdma_queue(struct device_queue_manager *dqm,
1034
				struct queue *q)
1035 1036 1037
{
	int bit;

1038
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1039 1040
		if (dqm->sdma_bitmap == 0) {
			pr_err("No more SDMA queue to allocate\n");
1041
			return -ENOMEM;
1042 1043
		}

1044 1045 1046 1047
		bit = __ffs64(dqm->sdma_bitmap);
		dqm->sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		q->properties.sdma_engine_id = q->sdma_id %
1048
				kfd_get_num_sdma_engines(dqm->dev);
1049
		q->properties.sdma_queue_id = q->sdma_id /
1050
				kfd_get_num_sdma_engines(dqm->dev);
1051
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1052 1053
		if (dqm->xgmi_sdma_bitmap == 0) {
			pr_err("No more XGMI SDMA queue to allocate\n");
1054
			return -ENOMEM;
1055
		}
1056 1057 1058 1059 1060 1061 1062 1063 1064
		bit = __ffs64(dqm->xgmi_sdma_bitmap);
		dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
1065 1066 1067
		q->properties.sdma_engine_id =
			kfd_get_num_sdma_engines(dqm->dev) +
			q->sdma_id % kfd_get_num_xgmi_sdma_engines(dqm->dev);
1068
		q->properties.sdma_queue_id = q->sdma_id /
1069
			kfd_get_num_xgmi_sdma_engines(dqm->dev);
1070
	}
1071 1072 1073

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
1074 1075 1076 1077 1078

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
1079
				struct queue *q)
1080
{
1081 1082 1083 1084 1085 1086 1087 1088 1089
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
1090 1091
}

1092 1093 1094 1095 1096 1097
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
1098
	int i, mec;
1099 1100
	struct scheduling_resources res;

1101
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
1102 1103 1104 1105 1106 1107

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

1108
		if (!test_bit(i, dqm->dev->shared_resources.cp_queue_bitmap))
1109 1110 1111 1112 1113 1114 1115 1116
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
1117 1118
		 * definition of res.queue_mask needs updating
		 */
1119
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
1120 1121 1122 1123
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

1124 1125
		res.queue_mask |= 1ull
			<< amdgpu_queue_mask_bit_to_set_resource_bit(
1126
				dqm->dev->adev, i);
1127
	}
O
Oak Zeng 已提交
1128 1129
	res.gws_mask = ~0ull;
	res.oac_mask = res.gds_heap_base = res.gds_heap_size = 0;
1130

1131 1132 1133
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1134 1135
			res.vmid_mask, res.queue_mask);

1136
	return pm_send_set_resources(&dqm->packet_mgr, &res);
1137 1138 1139 1140
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1141 1142 1143
	uint64_t num_sdma_queues;
	uint64_t num_xgmi_sdma_queues;

1144
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1145

1146
	mutex_init(&dqm->lock_hidden);
1147
	INIT_LIST_HEAD(&dqm->queues);
1148
	dqm->active_queue_count = dqm->processes_count = 0;
1149
	dqm->active_cp_queue_count = 0;
1150
	dqm->gws_queue_count = 0;
1151
	dqm->active_runlist = false;
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163

	num_sdma_queues = get_num_sdma_queues(dqm);
	if (num_sdma_queues >= BITS_PER_TYPE(dqm->sdma_bitmap))
		dqm->sdma_bitmap = ULLONG_MAX;
	else
		dqm->sdma_bitmap = (BIT_ULL(num_sdma_queues) - 1);

	num_xgmi_sdma_queues = get_num_xgmi_sdma_queues(dqm);
	if (num_xgmi_sdma_queues >= BITS_PER_TYPE(dqm->xgmi_sdma_bitmap))
		dqm->xgmi_sdma_bitmap = ULLONG_MAX;
	else
		dqm->xgmi_sdma_bitmap = (BIT_ULL(num_xgmi_sdma_queues) - 1);
1164

1165 1166
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1167
	return 0;
1168 1169 1170 1171 1172 1173 1174 1175
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

1176
	dqm_lock(dqm);
1177
	retval = pm_init(&dqm->packet_mgr, dqm);
1178
	if (retval)
1179 1180 1181
		goto fail_packet_manager_init;

	retval = set_sched_resources(dqm);
1182
	if (retval)
1183 1184
		goto fail_set_sched_resources;

1185
	pr_debug("Allocating fence memory\n");
1186 1187

	/* allocate fence memory on the gart */
1188 1189
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1190

1191
	if (retval)
1192 1193
		goto fail_allocate_vidmem;

1194
	dqm->fence_addr = (uint64_t *)dqm->fence_mem->cpu_ptr;
1195
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1196 1197 1198

	init_interrupts(dqm);

1199 1200
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1201
	dqm->is_resetting = false;
1202
	dqm->sched_running = true;
1203
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1204
	dqm_unlock(dqm);
1205 1206 1207 1208

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
1209
	pm_uninit(&dqm->packet_mgr, false);
1210
fail_packet_manager_init:
1211
	dqm_unlock(dqm);
1212 1213 1214 1215 1216
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1217 1218
	bool hanging;

1219
	dqm_lock(dqm);
1220 1221 1222 1223 1224
	if (!dqm->sched_running) {
		dqm_unlock(dqm);
		return 0;
	}

1225 1226 1227
	if (!dqm->is_hws_hang)
		unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	hanging = dqm->is_hws_hang || dqm->is_resetting;
1228
	dqm->sched_running = false;
1229

1230
	pm_release_ib(&dqm->packet_mgr);
D
Dennis Li 已提交
1231

1232
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1233
	pm_uninit(&dqm->packet_mgr, hanging);
1234
	dqm_unlock(dqm);
1235 1236 1237 1238 1239 1240 1241 1242

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1243
	dqm_lock(dqm);
1244
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1245
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1246
				dqm->total_queue_count);
1247
		dqm_unlock(dqm);
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1259
	list_add(&kq->list, &qpd->priv_queue_list);
1260
	increment_queue_count(dqm, kq->queue->properties.type);
1261
	qpd->is_debug = true;
1262
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1263
	dqm_unlock(dqm);
1264 1265 1266 1267 1268 1269 1270 1271

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1272
	dqm_lock(dqm);
1273
	list_del(&kq->list);
1274
	decrement_queue_count(dqm, kq->queue->properties.type);
1275
	qpd->is_debug = false;
1276
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1277 1278 1279 1280
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1281
	dqm->total_queue_count--;
1282 1283
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1284
	dqm_unlock(dqm);
1285 1286 1287
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1288
			struct qcm_process_device *qpd)
1289 1290
{
	int retval;
1291
	struct mqd_manager *mqd_mgr;
1292

1293
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1294
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1295
				dqm->total_queue_count);
1296 1297
		retval = -EPERM;
		goto out;
1298 1299
	}

1300 1301
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1302
		dqm_lock(dqm);
1303
		retval = allocate_sdma_queue(dqm, q);
1304
		dqm_unlock(dqm);
F
Felix Kuehling 已提交
1305
		if (retval)
1306
			goto out;
1307
	}
1308 1309 1310 1311 1312

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_sdma_queue;

1313 1314
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
E
Eric Huang 已提交
1315

1316 1317 1318
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
F
Felix Kuehling 已提交
1319 1320
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1321 1322 1323 1324 1325
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
E
Eric Huang 已提交
1326 1327 1328 1329 1330 1331 1332 1333

	dqm_lock(dqm);
	/*
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
	 */
	q->properties.is_evicted = !!qpd->evicted;
1334 1335
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
1336

1337
	list_add(&q->list, &qpd->queues_list);
1338
	qpd->queue_count++;
1339

1340
	if (q->properties.is_active) {
1341 1342
		increment_queue_count(dqm, q->properties.type);

1343
		execute_queues_cpsch(dqm,
1344
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1345 1346
	}

1347 1348 1349 1350 1351 1352 1353 1354 1355
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1356
	dqm_unlock(dqm);
1357 1358
	return retval;

1359 1360
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1361
out_deallocate_sdma_queue:
1362
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
1363 1364
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm_lock(dqm);
1365
		deallocate_sdma_queue(dqm, q);
1366 1367
		dqm_unlock(dqm);
	}
1368
out:
1369 1370 1371
	return retval;
}

1372 1373
int amdkfd_fence_wait_timeout(uint64_t *fence_addr,
				uint64_t fence_value,
1374
				unsigned int timeout_ms)
1375
{
1376
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1377 1378

	while (*fence_addr != fence_value) {
1379
		if (time_after(jiffies, end_jiffies)) {
1380
			pr_err("qcm fence wait loop timeout expired\n");
1381 1382 1383 1384 1385 1386 1387
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1388 1389
			return -ETIME;
		}
1390
		schedule();
1391 1392 1393 1394 1395
	}

	return 0;
}

F
Felix Kuehling 已提交
1396 1397 1398 1399 1400
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

1401 1402
	if (!dqm->sched_running)
		return 0;
1403
	if (dqm->active_queue_count <= 0 || dqm->processes_count <= 0)
F
Felix Kuehling 已提交
1404 1405 1406 1407
		return 0;
	if (dqm->active_runlist)
		return 0;

1408
	retval = pm_send_runlist(&dqm->packet_mgr, &dqm->queues);
1409
	pr_debug("%s sent runlist\n", __func__);
F
Felix Kuehling 已提交
1410 1411 1412 1413 1414 1415 1416 1417 1418
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1419
/* dqm->lock mutex has to be locked before calling this function */
1420
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1421 1422
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1423
{
1424
	int retval = 0;
1425
	struct mqd_manager *mqd_mgr;
1426

1427 1428
	if (!dqm->sched_running)
		return 0;
1429
	if (dqm->is_hws_hang || dqm->is_resetting)
1430
		return -EIO;
1431
	if (!dqm->active_runlist)
1432
		return retval;
1433

1434
	retval = pm_send_unmap_queue(&dqm->packet_mgr, KFD_QUEUE_TYPE_COMPUTE,
1435
			filter, filter_param, false, 0);
1436
	if (retval)
1437
		return retval;
1438 1439

	*dqm->fence_addr = KFD_FENCE_INIT;
1440
	pm_send_query_status(&dqm->packet_mgr, dqm->fence_gpu_addr,
1441 1442
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1443
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1444
				queue_preemption_timeout_ms);
1445 1446 1447 1448 1449 1450 1451 1452 1453
	if (retval) {
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
		dqm->is_hws_hang = true;
		/* It's possible we're detecting a HWS hang in the
		 * middle of a GPU reset. No need to schedule another
		 * reset in this case.
		 */
		if (!dqm->is_resetting)
			schedule_work(&dqm->hw_exception_work);
1454
		return retval;
1455
	}
1456

1457 1458 1459 1460 1461 1462 1463 1464 1465
	/* In the current MEC firmware implementation, if compute queue
	 * doesn't response to the preemption request in time, HIQ will
	 * abandon the unmap request without returning any timeout error
	 * to driver. Instead, MEC firmware will log the doorbell of the
	 * unresponding compute queue to HIQ.MQD.queue_doorbell_id fields.
	 * To make sure the queue unmap was successful, driver need to
	 * check those fields
	 */
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ];
1466
	if (mqd_mgr->read_doorbell_id(dqm->packet_mgr.priv_queue->queue->mqd)) {
1467 1468 1469 1470 1471 1472
		pr_err("HIQ MQD's queue_doorbell_id0 is not 0, Queue preemption time out\n");
		while (halt_if_hws_hang)
			schedule();
		return -ETIME;
	}

1473
	pm_release_ib(&dqm->packet_mgr);
1474 1475 1476 1477 1478
	dqm->active_runlist = false;

	return retval;
}

1479
/* dqm->lock mutex has to be locked before calling this function */
1480 1481 1482
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1483 1484 1485
{
	int retval;

1486 1487
	if (dqm->is_hws_hang)
		return -EIO;
1488
	retval = unmap_queues_cpsch(dqm, filter, filter_param);
1489
	if (retval)
1490
		return retval;
1491

F
Felix Kuehling 已提交
1492
	return map_queues_cpsch(dqm);
1493 1494 1495 1496 1497 1498 1499
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1500
	struct mqd_manager *mqd_mgr;
1501 1502 1503 1504 1505 1506
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1507
		retval = read_sdma_queue_counter((uint64_t __user *)q->properties.read_ptr,
1508 1509 1510 1511 1512
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
1513

1514 1515 1516
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1517
	dqm_lock(dqm);
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1529 1530
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1531

1532 1533
	deallocate_doorbell(qpd, q);

1534 1535
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1536
		deallocate_sdma_queue(dqm, q);
1537 1538
		pdd->sdma_past_activity_counter += sdma_val;
	}
1539

1540
	list_del(&q->list);
1541
	qpd->queue_count--;
1542
	if (q->properties.is_active) {
1543
		decrement_queue_count(dqm, q->properties.type);
1544
		retval = execute_queues_cpsch(dqm,
1545
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1546 1547
		if (retval == -ETIME)
			qpd->reset_wavefronts = true;
1548 1549 1550 1551
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
1552
	}
1553

1554 1555 1556 1557 1558 1559 1560
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1561

1562
	dqm_unlock(dqm);
1563

1564 1565
	/* Do free_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1566

1567
	return retval;
1568

1569 1570
failed_try_destroy_debugged_queue:

1571
	dqm_unlock(dqm);
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1590 1591 1592 1593
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1594

1595
	dqm_lock(dqm);
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

K
Kent Russell 已提交
1615 1616 1617
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1618
			goto out;
K
Kent Russell 已提交
1619
		}
1620 1621 1622 1623 1624

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1625
	retval = dqm->asic_ops.set_cache_memory_policy(
1626 1627 1628 1629 1630 1631
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1632

1633
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1634 1635
		program_sh_mem_settings(dqm, qpd);

1636
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1637 1638 1639 1640
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1641
	dqm_unlock(dqm);
K
Kent Russell 已提交
1642
	return retval;
1643 1644
}

1645 1646 1647
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
1648
	struct queue *q;
1649 1650
	struct device_process_node *cur, *next_dpn;
	int retval = 0;
1651
	bool found = false;
1652

1653
	dqm_lock(dqm);
1654 1655

	/* Clear all user mode queues */
1656 1657
	while (!list_empty(&qpd->queues_list)) {
		struct mqd_manager *mqd_mgr;
1658 1659
		int ret;

1660 1661 1662
		q = list_first_entry(&qpd->queues_list, struct queue, list);
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1663 1664 1665
		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
1666 1667 1668
		dqm_unlock(dqm);
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
		dqm_lock(dqm);
1669 1670 1671 1672 1673 1674 1675 1676
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1677
			found = true;
1678 1679 1680 1681
			break;
		}
	}

1682
	dqm_unlock(dqm);
1683 1684 1685 1686 1687 1688 1689

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1690 1691 1692
	return retval;
}

1693 1694 1695 1696 1697 1698
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
1699
	struct mqd_manager *mqd_mgr;
1700 1701 1702

	dqm_lock(dqm);

1703
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_CP];
1704

1705 1706 1707 1708 1709
	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled ||
	    !mqd_mgr->get_wave_state) {
		dqm_unlock(dqm);
		return -EINVAL;
1710 1711 1712
	}

	dqm_unlock(dqm);
1713 1714 1715 1716 1717 1718 1719 1720

	/*
	 * get_wave_state is outside the dqm lock to prevent circular locking
	 * and the queue should be protected against destruction by the process
	 * lock.
	 */
	return mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
1721
}
1722 1723 1724 1725 1726

static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
1727
	struct queue *q;
1728
	struct kernel_queue *kq, *kq_next;
1729
	struct mqd_manager *mqd_mgr;
1730 1731 1732
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;
1733
	bool found = false;
1734 1735 1736

	retval = 0;

1737
	dqm_lock(dqm);
1738 1739 1740 1741

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
1742
		decrement_queue_count(dqm, kq->queue->properties.type);
1743 1744 1745 1746 1747 1748 1749
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
1750
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1751
			deallocate_sdma_queue(dqm, q);
1752
		else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
1753
			deallocate_sdma_queue(dqm, q);
1754

1755
		if (q->properties.is_active) {
1756
			decrement_queue_count(dqm, q->properties.type);
1757 1758 1759 1760 1761
			if (q->properties.is_gws) {
				dqm->gws_queue_count--;
				qpd->mapped_gws_queue = false;
			}
		}
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771

		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1772
			found = true;
1773 1774 1775 1776 1777
			break;
		}
	}

	retval = execute_queues_cpsch(dqm, filter, 0);
1778
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
1779 1780 1781 1782 1783
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

1784
	/* Lastly, free mqd resources.
1785
	 * Do free_mqd() after dqm_unlock to avoid circular locking.
1786
	 */
1787 1788
	while (!list_empty(&qpd->queues_list)) {
		q = list_first_entry(&qpd->queues_list, struct queue, list);
1789 1790
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1791
		list_del(&q->list);
1792
		qpd->queue_count--;
1793
		dqm_unlock(dqm);
1794
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1795
		dqm_lock(dqm);
1796
	}
1797 1798 1799 1800 1801 1802 1803
	dqm_unlock(dqm);

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);
1804 1805 1806 1807

	return retval;
}

1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
1832 1833 1834 1835 1836 1837 1838 1839

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
1840
		get_num_all_sdma_engines(dqm) *
1841 1842 1843
		dev->device_info->num_sdma_queues_per_engine +
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

1844
	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->adev, size,
1845
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
1846
		(void *)&(mem_obj->cpu_ptr), false);
1847 1848 1849 1850

	return retval;
}

1851 1852 1853 1854
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

1855
	pr_debug("Loading device queue manager\n");
1856

1857
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
1858 1859 1860
	if (!dqm)
		return NULL;

1861
	switch (dev->adev->asic_type) {
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

1877
	dqm->dev = dev;
1878
	switch (dqm->sched_policy) {
1879 1880 1881
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
1882 1883 1884 1885
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
1886
		dqm->ops.pre_reset = pre_reset;
1887 1888
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
1889 1890 1891
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
1892 1893 1894
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1895
		dqm->ops.process_termination = process_termination_cpsch;
1896 1897
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
1898
		dqm->ops.get_wave_state = get_wave_state;
1899 1900 1901
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
1902 1903
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
1904
		dqm->ops.pre_reset = pre_reset;
1905 1906 1907
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
1908 1909
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
1910
		dqm->ops.initialize = initialize_nocpsch;
1911
		dqm->ops.uninitialize = uninitialize;
1912
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1913
		dqm->ops.process_termination = process_termination_nocpsch;
1914 1915 1916
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
1917
		dqm->ops.get_wave_state = get_wave_state;
1918 1919
		break;
	default:
1920
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
1921
		goto out_free;
1922 1923
	}

1924
	switch (dev->adev->asic_type) {
1925
	case CHIP_CARRIZO:
1926
		device_queue_manager_init_vi(&dqm->asic_ops);
1927 1928
		break;

1929
	case CHIP_KAVERI:
1930
		device_queue_manager_init_cik(&dqm->asic_ops);
1931
		break;
1932 1933 1934 1935 1936 1937 1938 1939 1940

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
1941
	case CHIP_POLARIS12:
K
Kent Russell 已提交
1942
	case CHIP_VEGAM:
1943 1944
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
1945

1946
	default:
1947 1948 1949 1950 1951 1952
		if (KFD_GC_VERSION(dev) >= IP_VERSION(10, 1, 1))
			device_queue_manager_init_v10_navi10(&dqm->asic_ops);
		else if (KFD_GC_VERSION(dev) >= IP_VERSION(9, 0, 1))
			device_queue_manager_init_v9(&dqm->asic_ops);
		else {
			WARN(1, "Unexpected ASIC family %u",
1953
			     dev->adev->asic_type);
1954 1955
			goto out_free;
		}
1956 1957
	}

1958 1959 1960
	if (init_mqd_managers(dqm))
		goto out_free;

1961 1962 1963 1964 1965
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

1966 1967
	if (!dqm->ops.initialize(dqm))
		return dqm;
1968

1969 1970 1971
out_free:
	kfree(dqm);
	return NULL;
1972 1973
}

1974 1975
static void deallocate_hiq_sdma_mqd(struct kfd_dev *dev,
				    struct kfd_mem_obj *mqd)
1976 1977 1978
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

1979
	amdgpu_amdkfd_free_gtt_mem(dev->adev, mqd->gtt_mem);
1980 1981
}

1982 1983
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
1984
	dqm->ops.uninitialize(dqm);
1985
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
1986 1987
	kfree(dqm);
}
1988

1989
int kfd_process_vm_fault(struct device_queue_manager *dqm, u32 pasid)
S
shaoyunl 已提交
1990 1991 1992 1993 1994 1995 1996
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
1997
	WARN(debug_evictions, "Evicting pid %d", p->lead_thread->pid);
S
shaoyunl 已提交
1998 1999 2000 2001 2002 2003 2004 2005
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

2006 2007 2008 2009
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
2010
	amdgpu_amdkfd_gpu_reset(dqm->dev->adev);
2011 2012
}

2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

2043 2044 2045 2046 2047 2048
	if (!dqm->sched_running) {
		seq_printf(m, " Device is stopped\n");

		return 0;
	}

2049
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->adev,
2050 2051
					KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE,
					&dump, &n_regs);
O
Oak Zeng 已提交
2052 2053
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
2054 2055 2056
			   KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
			   KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
			   KFD_CIK_HIQ_QUEUE);
O
Oak Zeng 已提交
2057 2058 2059 2060 2061
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

2062 2063 2064 2065 2066
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
2067
				      dqm->dev->shared_resources.cp_queue_bitmap))
2068 2069 2070
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
2071
				dqm->dev->adev, pipe, queue, &dump, &n_regs);
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

2083
	for (pipe = 0; pipe < get_num_all_sdma_engines(dqm); pipe++) {
2084 2085 2086
		for (queue = 0;
		     queue < dqm->dev->device_info->num_sdma_queues_per_engine;
		     queue++) {
2087
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
2088
				dqm->dev->adev, pipe, queue, &dump, &n_regs);
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

2103
int dqm_debugfs_hang_hws(struct device_queue_manager *dqm)
2104 2105 2106 2107
{
	int r = 0;

	dqm_lock(dqm);
2108 2109 2110 2111 2112
	r = pm_debugfs_hang_hws(&dqm->packet_mgr);
	if (r) {
		dqm_unlock(dqm);
		return r;
	}
2113 2114 2115 2116 2117 2118 2119
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

2120
#endif