nouveau_bo.c 38.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drm.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40

41 42 43 44 45
/*
 * NV10-NV40 tiling helpers
 */

static void
46 47
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
48
{
49
	struct nouveau_drm *drm = nouveau_drm(dev);
50
	int i = reg - drm->tile.reg;
51
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
52 53
	struct nouveau_fb_tile *tile = &pfb->tile.region[i];
	struct nouveau_engine *engine;
54

55
	nouveau_fence_unref(&reg->fence);
56 57

	if (tile->pitch)
58
		pfb->tile.fini(pfb, i, tile);
59 60

	if (pitch)
61
		pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
62

63
	pfb->tile.prog(pfb, i, tile);
64

65 66 67 68
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
		engine->tile_prog(engine, i);
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
		engine->tile_prog(engine, i);
69 70
}

71
static struct nouveau_drm_tile *
72 73
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
74
	struct nouveau_drm *drm = nouveau_drm(dev);
75
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
76

77
	spin_lock(&drm->tile.lock);
78 79 80 81 82 83 84

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

85
	spin_unlock(&drm->tile.lock);
86 87 88 89
	return tile;
}

static void
90 91
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
			struct nouveau_fence *fence)
92
{
93
	struct nouveau_drm *drm = nouveau_drm(dev);
94 95

	if (tile) {
96
		spin_lock(&drm->tile.lock);
97
		tile->fence = nouveau_fence_ref(fence);
98
		tile->used = false;
99
		spin_unlock(&drm->tile.lock);
100 101 102
	}
}

103 104 105
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
106
{
107
	struct nouveau_drm *drm = nouveau_drm(dev);
108
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
109
	struct nouveau_drm_tile *tile, *found = NULL;
110 111
	int i;

112
	for (i = 0; i < pfb->tile.regions; i++) {
113 114 115 116 117 118
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

119
		} else if (tile && pfb->tile.region[i].pitch) {
120 121 122 123 124 125 126 127 128 129 130 131 132
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

133 134 135
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
136 137
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
138 139
	struct nouveau_bo *nvbo = nouveau_bo(bo);

140
	if (unlikely(nvbo->gem.filp))
141
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
142
	WARN_ON(nvbo->pin_refcnt > 0);
143
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
144 145 146
	kfree(nvbo);
}

147
static void
148
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
149
		       int *align, int *size)
150
{
151
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
152
	struct nvif_device *device = &drm->device;
153

154
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
155
		if (nvbo->tile_mode) {
156
			if (device->info.chipset >= 0x40) {
157
				*align = 65536;
158
				*size = roundup(*size, 64 * nvbo->tile_mode);
159

160
			} else if (device->info.chipset >= 0x30) {
161
				*align = 32768;
162
				*size = roundup(*size, 64 * nvbo->tile_mode);
163

164
			} else if (device->info.chipset >= 0x20) {
165
				*align = 16384;
166
				*size = roundup(*size, 64 * nvbo->tile_mode);
167

168
			} else if (device->info.chipset >= 0x10) {
169
				*align = 16384;
170
				*size = roundup(*size, 32 * nvbo->tile_mode);
171 172
			}
		}
173
	} else {
174 175
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
176 177
	}

178
	*size = roundup(*size, PAGE_SIZE);
179 180
}

181
int
182 183
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
D
Dave Airlie 已提交
184
	       struct sg_table *sg,
185
	       struct nouveau_bo **pnvbo)
186
{
187
	struct nouveau_drm *drm = nouveau_drm(dev);
188
	struct nouveau_bo *nvbo;
189
	size_t acc_size;
190
	int ret;
D
Dave Airlie 已提交
191
	int type = ttm_bo_type_device;
192 193 194
	int lpg_shift = 12;
	int max_size;

195 196
	if (drm->client.vm)
		lpg_shift = drm->client.vm->vmm->lpg_shift;
197
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
198 199

	if (size <= 0 || size > max_size) {
200
		NV_WARN(drm, "skipped size %x\n", (u32)size);
201 202
		return -EINVAL;
	}
D
Dave Airlie 已提交
203 204 205

	if (sg)
		type = ttm_bo_type_sg;
206 207 208 209 210 211

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
212
	INIT_LIST_HEAD(&nvbo->vma_list);
213 214
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
215
	nvbo->bo.bdev = &drm->ttm.bdev;
216

217
	nvbo->page_shift = 12;
218
	if (drm->client.vm) {
219
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
220
			nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
221 222 223
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
224 225
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
226

227
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
228 229
				       sizeof(struct nouveau_bo));

230
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
231
			  type, &nvbo->placement,
232
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
233
			  nouveau_bo_del_ttm);
234 235 236 237 238 239 240 241 242
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

243 244 245 246 247 248 249 250 251 252 253 254 255
static void
set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
		pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
	if (type & TTM_PL_FLAG_TT)
		pl[(*n)++] = TTM_PL_FLAG_TT | flags;
	if (type & TTM_PL_FLAG_SYSTEM)
		pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
}

256 257 258
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
259
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
260
	u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
261

262
	if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
263
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
264
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
			nvbo->placement.fpfn = vram_pages / 2;
			nvbo->placement.lpfn = ~0;
		} else {
			nvbo->placement.fpfn = 0;
			nvbo->placement.lpfn = vram_pages / 2;
		}
	}
}

281
void
282
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
283
{
284 285 286 287 288 289 290 291 292 293 294
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
295 296

	set_placement_range(nvbo, type);
297 298 299 300 301
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
302
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
303
	struct ttm_buffer_object *bo = &nvbo->bo;
304
	int ret;
305

306
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
307 308 309
	if (ret)
		goto out;

310
	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
311
		NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
312
			 1 << bo->mem.mem_type, memtype);
313 314
		ret = -EINVAL;
		goto out;
315 316 317 318 319
	}

	if (nvbo->pin_refcnt++)
		goto out;

320
	nouveau_bo_placement_set(nvbo, memtype, 0);
321

322
	ret = nouveau_bo_validate(nvbo, false, false);
323 324 325
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
326
			drm->gem.vram_available -= bo->mem.size;
327 328
			break;
		case TTM_PL_TT:
329
			drm->gem.gart_available -= bo->mem.size;
330 331 332 333 334 335
			break;
		default:
			break;
		}
	}
out:
336
	ttm_bo_unreserve(bo);
337 338 339 340 341 342
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
343
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
344
	struct ttm_buffer_object *bo = &nvbo->bo;
345
	int ret, ref;
346

347
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
348 349 350
	if (ret)
		return ret;

351 352 353
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
354 355
		goto out;

356
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
357

358
	ret = nouveau_bo_validate(nvbo, false, false);
359 360 361
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
362
			drm->gem.vram_available += bo->mem.size;
363 364
			break;
		case TTM_PL_TT:
365
			drm->gem.gart_available += bo->mem.size;
366 367 368 369 370 371
			break;
		default:
			break;
		}
	}

372
out:
373 374 375 376 377 378 379 380 381
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

382
	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
383 384 385 386 387 388 389 390 391 392 393
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
394 395
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
396 397
}

398 399
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
400
		    bool no_wait_gpu)
401 402 403
{
	int ret;

404 405
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
406 407 408 409 410 411
	if (ret)
		return ret;

	return 0;
}

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

460
static struct ttm_tt *
461 462
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
463
{
464
#if __OS_HAS_AGP
465 466
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
467

468 469 470
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
471
	}
472
#endif
473

474
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
475 476 477 478 479 480 481 482 483 484 485 486 487
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
488
	struct nouveau_drm *drm = nouveau_bdev(bdev);
489 490 491 492 493 494 495 496

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
497 498 499 500 501 502
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

503
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
504
			/* Some BARs do not support being ioremapped WC */
505
			if (nvkm_bar(&drm->device)->iomap_uncached) {
506 507 508 509
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
510
			man->func = &nouveau_vram_manager;
511 512 513
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
514
			man->func = &ttm_bo_manager_func;
515
		}
516 517
		break;
	case TTM_PL_TT:
518
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
519
			man->func = &nouveau_gart_manager;
520
		else
521
		if (drm->agp.stat != ENABLED)
522
			man->func = &nv04_gart_manager;
523 524
		else
			man->func = &ttm_bo_manager_func;
525 526

		if (drm->agp.stat == ENABLED) {
527
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
528 529 530
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
531
		} else {
532 533 534 535 536
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
537

538 539 540 541 542 543 544 545 546 547 548 549 550
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
551
	case TTM_PL_VRAM:
552 553
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
554
		break;
555
	default:
556
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
557 558
		break;
	}
559 560

	*pl = nvbo->placement;
561 562 563
}


564 565 566 567 568 569
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
570
		OUT_RING  (chan, handle & 0x0000ffff);
571 572 573 574 575
		FIRE_RING (chan);
	}
	return ret;
}

576 577 578 579 580 581 582
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
583
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
584 585 586 587 588 589 590 591
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
592
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
593 594 595 596
	}
	return ret;
}

597 598 599 600 601 602 603 604 605 606 607
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
646 647 648 649
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
650 651 652
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
653 654 655 656 657 658 659 660 661 662 663
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

664
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
665 666
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
667
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
668 669 670 671 672 673
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
674
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
675 676 677 678 679 680 681 682 683 684
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

759 760 761
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
762
	int ret = RING_SPACE(chan, 6);
763
	if (ret == 0) {
764 765 766
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
767 768 769
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
770 771 772 773 774
	}

	return ret;
}

775
static int
776 777
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
778
{
779
	struct nouveau_mem *node = old_mem->mm_node;
780
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
781 782
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
783 784
	int src_tiled = !!node->memtype;
	int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
785 786
	int ret;

787 788 789
	while (length) {
		u32 amount, stride, height;

790 791 792 793
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

794 795
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
796 797
		height  = amount / stride;

798
		if (src_tiled) {
799
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
800
			OUT_RING  (chan, 0);
801
			OUT_RING  (chan, 0);
802 803 804 805 806 807
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
808
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
809 810
			OUT_RING  (chan, 1);
		}
811
		if (dst_tiled) {
812
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
813
			OUT_RING  (chan, 0);
814
			OUT_RING  (chan, 0);
815 816 817 818 819 820
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
821
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
822 823 824
			OUT_RING  (chan, 1);
		}

825
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
826 827
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
828
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
829 830 831 832 833 834 835 836
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
837
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
838 839 840 841 842
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
843 844
	}

845 846 847
	return 0;
}

848 849 850
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
851
	int ret = RING_SPACE(chan, 4);
852
	if (ret == 0) {
853 854 855
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
856
		OUT_RING  (chan, chan->drm->ntfy.handle);
857 858 859 860 861
	}

	return ret;
}

862 863 864 865 866
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
867
		return NvDmaTT;
868
	return chan->vram.handle;
869 870
}

871 872 873 874
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
875 876
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
877 878 879 880 881 882 883
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

884
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
885 886 887
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

888 889 890 891 892 893 894
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
895

896
		BEGIN_NV04(chan, NvSubCopy,
897
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
898 899 900 901 902 903 904 905
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
906
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
907
		OUT_RING  (chan, 0);
908 909 910 911 912 913

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

914 915 916
	return 0;
}

917
static int
918 919
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
		     struct ttm_mem_reg *mem)
920
{
921 922 923
	struct nouveau_mem *old_node = bo->mem.mm_node;
	struct nouveau_mem *new_node = mem->mm_node;
	u64 size = (u64)mem->num_pages << PAGE_SHIFT;
924 925
	int ret;

926
	ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
927
			     NV_MEM_ACCESS_RW, &old_node->vma[0]);
928 929 930
	if (ret)
		return ret;

931
	ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
932 933 934 935 936 937 938 939
			     NV_MEM_ACCESS_RW, &old_node->vma[1]);
	if (ret) {
		nouveau_vm_put(&old_node->vma[0]);
		return ret;
	}

	nouveau_vm_map(&old_node->vma[0], old_node);
	nouveau_vm_map(&old_node->vma[1], new_node);
940 941 942
	return 0;
}

943 944
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
945
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
946
{
947
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
948
	struct nouveau_channel *chan = drm->ttm.chan;
949
	struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base);
950
	struct nouveau_fence *fence;
951 952
	int ret;

953 954 955
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
956
	 */
957
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
958
		ret = nouveau_bo_move_prep(drm, bo, new_mem);
959
		if (ret)
960
			return ret;
961 962
	}

963
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
964
	ret = nouveau_fence_sync(bo->sync_obj, chan);
965
	if (ret == 0) {
966 967 968 969 970 971 972 973 974 975 976
		ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
				ret = ttm_bo_move_accel_cleanup(bo, fence,
								evict,
								no_wait_gpu,
								new_mem);
				nouveau_fence_unref(&fence);
			}
		}
977
	}
978
	mutex_unlock(&cli->mutex);
979
	return ret;
980 981
}

982
void
983
nouveau_bo_move_init(struct nouveau_drm *drm)
984 985 986
{
	static const struct {
		const char *name;
987
		int engine;
988 989 990 991 992 993
		u32 oclass;
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
994
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
995
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
996 997 998 999 1000 1001 1002
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1003
		{},
1004
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1005 1006 1007 1008 1009
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1010
		struct nouveau_channel *chan;
1011

1012
		if (mthd->engine)
1013 1014 1015 1016 1017 1018
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1019 1020 1021 1022
		ret = nvif_object_init(chan->object, NULL,
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1023
		if (ret == 0) {
1024
			ret = mthd->init(chan, drm->ttm.copy.handle);
1025
			if (ret) {
1026
				nvif_object_fini(&drm->ttm.copy);
1027
				continue;
1028
			}
1029 1030

			drm->ttm.move = mthd->exec;
1031
			drm->ttm.chan = chan;
1032 1033
			name = mthd->name;
			break;
1034 1035 1036
		}
	} while ((++mthd)->exec);

1037
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1038 1039
}

1040 1041
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1042
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1043 1044 1045 1046 1047 1048 1049 1050
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1051
	placement.placement = placement.busy_placement = &placement_memtype;
1052 1053 1054

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1055
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1056 1057 1058 1059 1060 1061 1062
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1063
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1064 1065 1066
	if (ret)
		goto out;

1067
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
1068
out:
1069
	ttm_bo_mem_put(bo, &tmp_mem);
1070 1071 1072 1073 1074
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1075
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1076 1077 1078 1079 1080 1081 1082 1083
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1084
	placement.placement = placement.busy_placement = &placement_memtype;
1085 1086 1087

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1088
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1089 1090 1091
	if (ret)
		return ret;

1092
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
1093 1094 1095
	if (ret)
		goto out;

1096
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1097 1098 1099 1100
	if (ret)
		goto out;

out:
1101
	ttm_bo_mem_put(bo, &tmp_mem);
1102 1103 1104
	return ret;
}

1105 1106 1107 1108
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1109 1110
	struct nouveau_vma *vma;

1111 1112 1113 1114
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1115
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1116 1117 1118
		if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
			      (new_mem->mem_type == TTM_PL_VRAM ||
			       nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
1119 1120 1121 1122
			nouveau_vm_map(vma, new_mem->mm_node);
		} else {
			nouveau_vm_unmap(vma);
		}
1123 1124 1125
	}
}

1126
static int
1127
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1128
		   struct nouveau_drm_tile **new_tile)
1129
{
1130 1131
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1132
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1133
	u64 offset = new_mem->start << PAGE_SHIFT;
1134

1135 1136
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1137 1138
		return 0;

1139
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1140
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1141 1142
						nvbo->tile_mode,
						nvbo->tile_flags);
1143 1144
	}

1145 1146 1147 1148 1149
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1150 1151
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1152
{
1153 1154
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1155

1156
	nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
1157
	*old_tile = new_tile;
1158 1159 1160 1161
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1162
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1163
{
1164
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1165 1166
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1167
	struct nouveau_drm_tile *new_tile = NULL;
1168 1169
	int ret = 0;

1170
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1171 1172 1173 1174
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1175 1176

	/* Fake bo copy. */
1177 1178 1179 1180
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1181
		goto out;
1182 1183
	}

1184
	/* Hardware assisted copy. */
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	if (drm->ttm.move) {
		if (new_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flipd(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else if (old_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flips(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
						   no_wait_gpu, new_mem);
		if (!ret)
			goto out;
	}
1198 1199

	/* Fallback to software copy. */
1200 1201 1202 1203 1204
	spin_lock(&bo->bdev->fence_lock);
	ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
	spin_unlock(&bo->bdev->fence_lock);
	if (ret == 0)
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1205 1206

out:
1207
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1208 1209 1210 1211 1212
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1213 1214

	return ret;
1215 1216 1217 1218 1219
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1220 1221
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1222
	return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
1223 1224
}

1225 1226 1227 1228
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1229
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1230
	struct nouveau_mem *node = mem->mm_node;
1231
	struct drm_device *dev = drm->dev;
1232
	int ret;
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1247
		if (drm->agp.stat == ENABLED) {
1248
			mem->bus.offset = mem->start << PAGE_SHIFT;
1249
			mem->bus.base = drm->agp.base;
1250
			mem->bus.is_iomem = !dev->agp->cant_use_aperture;
1251 1252
		}
#endif
1253
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
1254 1255 1256
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1257
	case TTM_PL_VRAM:
1258
		mem->bus.offset = mem->start << PAGE_SHIFT;
1259
		mem->bus.base = nv_device_resource_start(nvkm_device(&drm->device), 1);
1260
		mem->bus.is_iomem = true;
1261 1262
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
			struct nouveau_bar *bar = nvkm_bar(&drm->device);
1263

1264
			ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
1265 1266 1267
					&node->bar_vma);
			if (ret)
				return ret;
1268

1269
			mem->bus.offset = node->bar_vma.offset;
1270
		}
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1281
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1282
	struct nouveau_bar *bar = nvkm_bar(&drm->device);
1283
	struct nouveau_mem *node = mem->mm_node;
1284

1285
	if (!node->bar_vma.node)
1286 1287
		return;

1288
	bar->unmap(bar, &node->bar_vma);
1289 1290 1291 1292 1293
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1294
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1295
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1296 1297
	struct nvif_device *device = &drm->device;
	u32 mappable = nv_device_resource_len(nvkm_device(device), 1) >> PAGE_SHIFT;
1298
	int ret;
1299 1300 1301 1302 1303

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1304
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1305
		    !nouveau_bo_tile_layout(nvbo))
1306
			return 0;
1307 1308 1309 1310 1311 1312 1313 1314 1315

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1316 1317 1318
	}

	/* make sure bo is in mappable vram */
1319
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1320
	    bo->mem.start + bo->mem.num_pages < mappable)
1321 1322 1323 1324
		return 0;


	nvbo->placement.fpfn = 0;
1325
	nvbo->placement.lpfn = mappable;
1326
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1327
	return nouveau_bo_validate(nvbo, false, false);
1328 1329
}

1330 1331 1332
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1333
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1334
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1335
	struct nouveau_device *device;
1336
	struct drm_device *dev;
1337
	struct device *pdev;
1338 1339
	unsigned i;
	int r;
D
Dave Airlie 已提交
1340
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1341 1342 1343 1344

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1345 1346 1347 1348 1349 1350 1351 1352
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1353
	drm = nouveau_bdev(ttm->bdev);
1354
	device = nvkm_device(&drm->device);
1355
	dev = drm->dev;
1356
	pdev = nv_device_base(device);
1357

J
Jerome Glisse 已提交
1358
#if __OS_HAS_AGP
1359
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1360 1361 1362 1363
		return ttm_agp_tt_populate(ttm);
	}
#endif

1364 1365
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1366
		return ttm_dma_populate((void *)ttm, dev->dev);
1367 1368 1369 1370 1371 1372 1373 1374 1375
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1376 1377 1378 1379 1380 1381
		dma_addr_t addr;

		addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
				    DMA_BIDIRECTIONAL);

		if (dma_mapping_error(pdev, addr)) {
1382
			while (--i) {
1383 1384
				dma_unmap_page(pdev, ttm_dma->dma_address[i],
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1385
				ttm_dma->dma_address[i] = 0;
1386 1387 1388 1389
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1390 1391

		ttm_dma->dma_address[i] = addr;
1392 1393 1394 1395 1396 1397 1398
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1399
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1400
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1401
	struct nouveau_device *device;
1402
	struct drm_device *dev;
1403
	struct device *pdev;
1404
	unsigned i;
D
Dave Airlie 已提交
1405 1406 1407 1408
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1409

1410
	drm = nouveau_bdev(ttm->bdev);
1411
	device = nvkm_device(&drm->device);
1412
	dev = drm->dev;
1413
	pdev = nv_device_base(device);
1414

J
Jerome Glisse 已提交
1415
#if __OS_HAS_AGP
1416
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1417 1418 1419 1420 1421
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1422 1423
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1424
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1425 1426 1427 1428 1429
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1430
		if (ttm_dma->dma_address[i]) {
1431 1432
			dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
				       DMA_BIDIRECTIONAL);
1433 1434 1435 1436 1437 1438
		}
	}

	ttm_pool_unpopulate(ttm);
}

1439 1440 1441
void
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
{
1442
	struct nouveau_fence *new_fence = nouveau_fence_ref(fence);
1443 1444 1445 1446
	struct nouveau_fence *old_fence = NULL;

	spin_lock(&nvbo->bo.bdev->fence_lock);
	old_fence = nvbo->bo.sync_obj;
1447
	nvbo->bo.sync_obj = new_fence;
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	spin_unlock(&nvbo->bo.bdev->fence_lock);

	nouveau_fence_unref(&old_fence);
}

static void
nouveau_bo_fence_unref(void **sync_obj)
{
	nouveau_fence_unref((struct nouveau_fence **)sync_obj);
}

static void *
nouveau_bo_fence_ref(void *sync_obj)
{
	return nouveau_fence_ref(sync_obj);
}

static bool
1466
nouveau_bo_fence_signalled(void *sync_obj)
1467
{
1468
	return nouveau_fence_done(sync_obj);
1469 1470 1471
}

static int
1472
nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
1473 1474 1475 1476 1477
{
	return nouveau_fence_wait(sync_obj, lazy, intr);
}

static int
1478
nouveau_bo_fence_flush(void *sync_obj)
1479 1480 1481 1482
{
	return 0;
}

1483
struct ttm_bo_driver nouveau_bo_driver = {
1484
	.ttm_tt_create = &nouveau_ttm_tt_create,
1485 1486
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1487 1488 1489
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1490
	.move_notify = nouveau_bo_move_ntfy,
1491 1492
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1493 1494 1495 1496 1497
	.sync_obj_signaled = nouveau_bo_fence_signalled,
	.sync_obj_wait = nouveau_bo_fence_wait,
	.sync_obj_flush = nouveau_bo_fence_flush,
	.sync_obj_unref = nouveau_bo_fence_unref,
	.sync_obj_ref = nouveau_bo_fence_ref,
1498 1499 1500
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1501 1502
};

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1527 1528 1529
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
	     nvbo->page_shift != vma->vm->vmm->lpg_shift))
1530 1531 1532
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);

	list_add_tail(&vma->head, &nvbo->vma_list);
1533
	vma->refcount = 1;
1534 1535 1536 1537 1538 1539 1540
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
1541
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1542 1543 1544 1545 1546
			nouveau_vm_unmap(vma);
		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}