i915_gem_execbuffer.c 49.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35
#include <linux/uaccess.h>
36

37 38 39 40 41
#define  __EXEC_OBJECT_HAS_PIN		(1<<31)
#define  __EXEC_OBJECT_HAS_FENCE	(1<<30)
#define  __EXEC_OBJECT_NEEDS_MAP	(1<<29)
#define  __EXEC_OBJECT_NEEDS_BIAS	(1<<28)
#define  __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
42 43

#define BATCH_OFFSET_BIAS (256*1024)
44

45 46 47
struct i915_execbuffer_params {
	struct drm_device               *dev;
	struct drm_file                 *file;
48 49 50
	struct i915_vma			*batch;
	u32				dispatch_flags;
	u32				args_batch_start_offset;
51 52 53 54 55
	struct intel_engine_cs          *engine;
	struct i915_gem_context         *ctx;
	struct drm_i915_gem_request     *request;
};

56 57
struct eb_vmas {
	struct list_head vmas;
58
	int and;
59
	union {
60
		struct i915_vma *lut[0];
61 62
		struct hlist_head buckets[0];
	};
63 64
};

65
static struct eb_vmas *
B
Ben Widawsky 已提交
66
eb_create(struct drm_i915_gem_execbuffer2 *args)
67
{
68
	struct eb_vmas *eb = NULL;
69 70

	if (args->flags & I915_EXEC_HANDLE_LUT) {
71
		unsigned size = args->buffer_count;
72 73
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
74 75 76 77
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
78 79
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
80
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
81 82 83
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
84
			     sizeof(struct eb_vmas),
85 86 87 88 89 90 91 92
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

93
	INIT_LIST_HEAD(&eb->vmas);
94 95 96 97
	return eb;
}

static void
98
eb_reset(struct eb_vmas *eb)
99
{
100 101
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
102 103
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
static struct i915_vma *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
		vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma;
}

124
static int
125 126 127 128 129
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
130
{
131 132
	struct drm_i915_gem_object *obj;
	struct list_head objects;
133
	int i, ret;
134

135
	INIT_LIST_HEAD(&objects);
136
	spin_lock(&file->table_lock);
137 138
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
139
	for (i = 0; i < args->buffer_count; i++) {
140 141 142 143 144
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
145
			ret = -ENOENT;
146
			goto err;
147 148
		}

149
		if (!list_empty(&obj->obj_exec_link)) {
150 151 152
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
153
			ret = -EINVAL;
154
			goto err;
155 156
		}

157
		i915_gem_object_get(obj);
158 159 160
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
161

162
	i = 0;
163
	while (!list_empty(&objects)) {
164
		struct i915_vma *vma;
165

166 167 168 169
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

170 171 172 173 174 175 176 177
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
178
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
179 180 181
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
182
			goto err;
183 184
		}

185
		/* Transfer ownership from the objects list to the vmas list. */
186
		list_add_tail(&vma->exec_list, &eb->vmas);
187
		list_del_init(&obj->obj_exec_link);
188 189

		vma->exec_entry = &exec[i];
190
		if (eb->and < 0) {
191
			eb->lut[i] = vma;
192 193
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
194 195
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
196 197
				       &eb->buckets[handle & eb->and]);
		}
198
		++i;
199 200
	}

201
	return 0;
202 203


204
err:
205 206 207 208 209
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
210
		i915_gem_object_put(obj);
211
	}
212 213 214 215 216
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

217
	return ret;
218 219
}

220
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
221
{
222 223 224 225 226 227
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
228
		struct i915_vma *vma;
229

230
		head = &eb->buckets[handle & eb->and];
231
		hlist_for_each_entry(vma, head, exec_node) {
232 233
			if (vma->exec_handle == handle)
				return vma;
234 235 236
		}
		return NULL;
	}
237 238
}

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
254
		__i915_vma_unpin(vma);
255

C
Chris Wilson 已提交
256
	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
257 258 259 260
}

static void eb_destroy(struct eb_vmas *eb)
{
261 262
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
263

264 265
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
266
				       exec_list);
267
		list_del_init(&vma->exec_list);
268
		i915_gem_execbuffer_unreserve_vma(vma);
269
		i915_gem_object_put(vma->obj);
270
	}
271 272 273
	kfree(eb);
}

274 275
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
276 277
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
278 279 280
		obj->cache_level != I915_CACHE_NONE);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
/* Used to convert any address to canonical form.
 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
 * addresses to be in a canonical form:
 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
 * canonical form [63:48] == [47]."
 */
#define GEN8_HIGH_ADDRESS_BIT 47
static inline uint64_t gen8_canonical_addr(uint64_t address)
{
	return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
}

static inline uint64_t gen8_noncanonical_addr(uint64_t address)
{
	return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
}

static inline uint64_t
relocation_target(struct drm_i915_gem_relocation_entry *reloc,
		  uint64_t target_offset)
{
	return gen8_canonical_addr((int)reloc->delta + target_offset);
}

306 307
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
308 309
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
310
{
311
	struct drm_device *dev = obj->base.dev;
312
	uint32_t page_offset = offset_in_page(reloc->offset);
313
	uint64_t delta = relocation_target(reloc, target_offset);
314
	char *vaddr;
315
	int ret;
316

317
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
318 319 320
	if (ret)
		return ret;

321
	vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
322
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
323
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
324 325 326 327 328 329

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
330
			vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
331 332 333
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
334
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
335 336
	}

337 338 339 340 341 342 343
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
344 345
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
346 347
{
	struct drm_device *dev = obj->base.dev;
348 349
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
350
	uint64_t delta = relocation_target(reloc, target_offset);
351
	uint64_t offset;
352
	void __iomem *reloc_page;
353
	int ret;
354 355 356 357 358 359 360 361 362 363

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
364 365
	offset = i915_gem_obj_ggtt_offset(obj);
	offset += reloc->offset;
366
	reloc_page = io_mapping_map_atomic_wc(ggtt->mappable,
367 368
					      offset & PAGE_MASK);
	iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
369 370

	if (INTEL_INFO(dev)->gen >= 8) {
371
		offset += sizeof(uint32_t);
372

373
		if (offset_in_page(offset) == 0) {
374
			io_mapping_unmap_atomic(reloc_page);
375
			reloc_page =
376
				io_mapping_map_atomic_wc(ggtt->mappable,
377
							 offset);
378 379
		}

380 381
		iowrite32(upper_32_bits(delta),
			  reloc_page + offset_in_page(offset));
382 383
	}

384 385 386 387 388
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
static void
clflush_write32(void *addr, uint32_t value)
{
	/* This is not a fast path, so KISS. */
	drm_clflush_virt_range(addr, sizeof(uint32_t));
	*(uint32_t *)addr = value;
	drm_clflush_virt_range(addr, sizeof(uint32_t));
}

static int
relocate_entry_clflush(struct drm_i915_gem_object *obj,
		       struct drm_i915_gem_relocation_entry *reloc,
		       uint64_t target_offset)
{
	struct drm_device *dev = obj->base.dev;
	uint32_t page_offset = offset_in_page(reloc->offset);
405
	uint64_t delta = relocation_target(reloc, target_offset);
406 407 408 409 410 411 412
	char *vaddr;
	int ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

413
	vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
414 415 416 417 418 419 420 421
				reloc->offset >> PAGE_SHIFT));
	clflush_write32(vaddr + page_offset, lower_32_bits(delta));

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
422
			vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
423 424 425 426 427 428 429 430 431 432 433
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

		clflush_write32(vaddr + page_offset, upper_32_bits(delta));
	}

	kunmap_atomic(vaddr);

	return 0;
}

434 435 436 437 438 439 440 441 442 443 444 445 446 447
static bool object_is_idle(struct drm_i915_gem_object *obj)
{
	unsigned long active = obj->active;
	int idx;

	for_each_active(active, idx) {
		if (!i915_gem_active_is_idle(&obj->last_read[idx],
					     &obj->base.dev->struct_mutex))
			return false;
	}

	return true;
}

448 449
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
450
				   struct eb_vmas *eb,
451
				   struct drm_i915_gem_relocation_entry *reloc)
452 453 454
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
455
	struct drm_i915_gem_object *target_i915_obj;
456
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
457
	uint64_t target_offset;
458
	int ret;
459

460
	/* we've already hold a reference to all valid objects */
461 462
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
463
		return -ENOENT;
464 465
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
466

467
	target_offset = gen8_canonical_addr(target_vma->node.start);
468

469 470 471 472
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
473
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
474
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
475
				    PIN_GLOBAL);
476 477 478
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
479

480
	/* Validate that the target is in a valid r/w GPU domain */
481
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
482
		DRM_DEBUG("reloc with multiple write domains: "
483 484 485 486 487 488
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
489
		return -EINVAL;
490
	}
491 492
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
493
		DRM_DEBUG("reloc with read/write non-GPU domains: "
494 495 496 497 498 499
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
500
		return -EINVAL;
501 502 503 504 505 506 507 508 509
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
510
		return 0;
511 512

	/* Check that the relocation address is valid... */
513 514
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
515
		DRM_DEBUG("Relocation beyond object bounds: "
516 517 518 519
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
520
		return -EINVAL;
521
	}
522
	if (unlikely(reloc->offset & 3)) {
523
		DRM_DEBUG("Relocation not 4-byte aligned: "
524 525 526
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
527
		return -EINVAL;
528 529
	}

530
	/* We can't wait for rendering with pagefaults disabled */
531
	if (pagefault_disabled() && !object_is_idle(obj))
532 533
		return -EFAULT;

534
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
535
		ret = relocate_entry_cpu(obj, reloc, target_offset);
536
	else if (obj->map_and_fenceable)
B
Ben Widawsky 已提交
537
		ret = relocate_entry_gtt(obj, reloc, target_offset);
538
	else if (static_cpu_has(X86_FEATURE_CLFLUSH))
539 540 541 542 543
		ret = relocate_entry_clflush(obj, reloc, target_offset);
	else {
		WARN_ONCE(1, "Impossible case in relocation handling\n");
		ret = -ENODEV;
	}
544

545 546 547
	if (ret)
		return ret;

548 549 550
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

551
	return 0;
552 553 554
}

static int
555 556
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
557
{
558 559
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
560
	struct drm_i915_gem_relocation_entry __user *user_relocs;
561
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
562
	int remain, ret;
563

564
	user_relocs = u64_to_user_ptr(entry->relocs_ptr);
565

566 567 568 569 570 571 572 573 574
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
575 576
			return -EFAULT;

577 578
		do {
			u64 offset = r->presumed_offset;
579

580
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
581 582 583 584
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
585
			    __put_user(r->presumed_offset, &user_relocs->presumed_offset)) {
586 587 588 589 590 591
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
592 593 594
	}

	return 0;
595
#undef N_RELOC
596 597 598
}

static int
599 600 601
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
602
{
603
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
604 605 606
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
607
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
608 609 610 611 612 613 614 615
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
616
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
617
{
618
	struct i915_vma *vma;
619 620 621 622 623 624 625 626 627 628
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
629 630
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
631
		if (ret)
632
			break;
633
	}
634
	pagefault_enable();
635

636
	return ret;
637 638
}

639 640 641 642 643 644
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

645
static int
646
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
647
				struct intel_engine_cs *engine,
648
				bool *need_reloc)
649
{
650
	struct drm_i915_gem_object *obj = vma->obj;
651
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
652
	uint64_t flags;
653 654
	int ret;

655
	flags = PIN_USER;
656 657 658
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
		flags |= PIN_GLOBAL;

659
	if (!drm_mm_node_allocated(&vma->node)) {
660 661 662 663 664
		/* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
		 * limit address to the first 4GBs for unflagged objects.
		 */
		if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
			flags |= PIN_ZONE_4G;
665 666 667 668
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
669 670
		if (entry->flags & EXEC_OBJECT_PINNED)
			flags |= entry->offset | PIN_OFFSET_FIXED;
671 672
		if ((flags & PIN_MAPPABLE) == 0)
			flags |= PIN_HIGH;
673
	}
674

675 676 677 678 679
	ret = i915_vma_pin(vma,
			   entry->pad_to_size,
			   entry->alignment,
			   flags);
	if ((ret == -ENOSPC || ret == -E2BIG) &&
680
	    only_mappable_for_reloc(entry->flags))
681 682 683 684
		ret = i915_vma_pin(vma,
				   entry->pad_to_size,
				   entry->alignment,
				   flags & ~PIN_MAPPABLE);
685 686 687
	if (ret)
		return ret;

688 689
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

690 691 692 693
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
694

695 696
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
697 698
	}

699 700
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
701 702 703 704 705 706 707 708
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

709
	return 0;
710
}
711

712
static bool
713
need_reloc_mappable(struct i915_vma *vma)
714 715 716
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

717 718 719
	if (entry->relocation_count == 0)
		return false;

720
	if (!i915_vma_is_ggtt(vma))
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
738

739 740
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
		!i915_vma_is_ggtt(vma));
741 742 743 744 745

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

746 747 748
	if (vma->node.size < entry->pad_to_size)
		return true;

749 750 751 752
	if (entry->flags & EXEC_OBJECT_PINNED &&
	    vma->node.start != entry->offset)
		return true;

753 754 755 756
	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

757 758 759 760
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
		return !only_mappable_for_reloc(entry->flags);

761 762 763 764
	if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
	    (vma->node.start + vma->node.size - 1) >> 32)
		return true;

765 766 767
	return false;
}

768
static int
769
i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
770
			    struct list_head *vmas,
771
			    struct i915_gem_context *ctx,
772
			    bool *need_relocs)
773
{
774
	struct drm_i915_gem_object *obj;
775
	struct i915_vma *vma;
776
	struct i915_address_space *vm;
777
	struct list_head ordered_vmas;
778
	struct list_head pinned_vmas;
779
	bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
780
	int retry;
781

782 783
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

784
	INIT_LIST_HEAD(&ordered_vmas);
785
	INIT_LIST_HEAD(&pinned_vmas);
786
	while (!list_empty(vmas)) {
787 788 789
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

790 791 792
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
793

794 795 796
		if (ctx->flags & CONTEXT_NO_ZEROMAP)
			entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

797 798
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
799 800 801
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
802
		need_mappable = need_fence || need_reloc_mappable(vma);
803

804 805 806
		if (entry->flags & EXEC_OBJECT_PINNED)
			list_move_tail(&vma->exec_list, &pinned_vmas);
		else if (need_mappable) {
807
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
808
			list_move(&vma->exec_list, &ordered_vmas);
809
		} else
810
			list_move_tail(&vma->exec_list, &ordered_vmas);
811

812
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
813
		obj->base.pending_write_domain = 0;
814
	}
815
	list_splice(&ordered_vmas, vmas);
816
	list_splice(&pinned_vmas, vmas);
817 818 819 820 821 822 823 824 825 826

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
827
	 * This avoid unnecessary unbinding of later objects in order to make
828 829 830 831
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
832
		int ret = 0;
833 834

		/* Unbind any ill-fitting objects or pin. */
835 836
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
837 838
				continue;

839
			if (eb_vma_misplaced(vma))
840
				ret = i915_vma_unbind(vma);
841
			else
842 843 844
				ret = i915_gem_execbuffer_reserve_vma(vma,
								      engine,
								      need_relocs);
845
			if (ret)
846 847 848 849
				goto err;
		}

		/* Bind fresh objects */
850 851
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
852
				continue;
853

854 855
			ret = i915_gem_execbuffer_reserve_vma(vma, engine,
							      need_relocs);
856 857
			if (ret)
				goto err;
858 859
		}

860
err:
C
Chris Wilson 已提交
861
		if (ret != -ENOSPC || retry++)
862 863
			return ret;

864 865 866 867
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

868
		ret = i915_gem_evict_vm(vm, true);
869 870 871 872 873 874 875
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
876
				  struct drm_i915_gem_execbuffer2 *args,
877
				  struct drm_file *file,
878
				  struct intel_engine_cs *engine,
879
				  struct eb_vmas *eb,
880
				  struct drm_i915_gem_exec_object2 *exec,
881
				  struct i915_gem_context *ctx)
882 883
{
	struct drm_i915_gem_relocation_entry *reloc;
884 885
	struct i915_address_space *vm;
	struct i915_vma *vma;
886
	bool need_relocs;
887
	int *reloc_offset;
888
	int i, total, ret;
889
	unsigned count = args->buffer_count;
890

891 892
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

893
	/* We may process another execbuffer during the unlock... */
894 895 896
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
897
		i915_gem_execbuffer_unreserve_vma(vma);
898
		i915_gem_object_put(vma->obj);
899 900
	}

901 902 903 904
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
905
		total += exec[i].relocation_count;
906

907
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
908
	reloc = drm_malloc_ab(total, sizeof(*reloc));
909 910 911
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
912 913 914 915 916 917 918
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
919 920
		u64 invalid_offset = (u64)-1;
		int j;
921

922
		user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
923 924

		if (copy_from_user(reloc+total, user_relocs,
925
				   exec[i].relocation_count * sizeof(*reloc))) {
926 927 928 929 930
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

931 932 933 934 935 936 937 938 939 940
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
941 942 943
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
944 945 946 947 948 949
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

950
		reloc_offset[i] = total;
951
		total += exec[i].relocation_count;
952 953 954 955 956 957 958 959
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

960 961
	/* reacquire the objects */
	eb_reset(eb);
962
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
963 964
	if (ret)
		goto err;
965

966
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
967 968
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
969 970 971
	if (ret)
		goto err;

972 973 974 975
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
976 977 978 979 980 981 982 983 984 985 986 987
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
988
	drm_free_large(reloc_offset);
989 990 991 992
	return ret;
}

static int
993
i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
994
				struct list_head *vmas)
995
{
996
	const unsigned other_rings = ~intel_engine_flag(req->engine);
997
	struct i915_vma *vma;
998
	uint32_t flush_domains = 0;
999
	bool flush_chipset = false;
1000
	int ret;
1001

1002 1003
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1004 1005

		if (obj->active & other_rings) {
1006
			ret = i915_gem_object_sync(obj, req);
1007 1008 1009
			if (ret)
				return ret;
		}
1010 1011

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
1012
			flush_chipset |= i915_gem_clflush_object(obj, false);
1013 1014

		flush_domains |= obj->base.write_domain;
1015 1016
	}

1017
	if (flush_chipset)
1018
		i915_gem_chipset_flush(req->engine->i915);
1019 1020 1021 1022

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

1023
	/* Unconditionally invalidate GPU caches and TLBs. */
1024
	return req->engine->emit_flush(req, EMIT_INVALIDATE);
1025 1026
}

1027 1028
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
1029
{
1030 1031 1032
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

C
Chris Wilson 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	/* Kernel clipping was a DRI1 misfeature */
	if (exec->num_cliprects || exec->cliprects_ptr)
		return false;

	if (exec->DR4 == 0xffffffff) {
		DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
		exec->DR4 = 0;
	}
	if (exec->DR1 || exec->DR4)
		return false;

	if ((exec->batch_start_offset | exec->batch_len) & 0x7)
		return false;

	return true;
1048 1049 1050
}

static int
1051 1052
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
1053 1054
		   int count)
{
1055 1056
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
1057 1058 1059
	unsigned invalid_flags;
	int i;

1060 1061 1062
	/* INTERNAL flags must not overlap with external ones */
	BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);

1063 1064 1065
	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
1066 1067

	for (i = 0; i < count; i++) {
1068
		char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
1069 1070
		int length; /* limited by fault_in_pages_readable() */

1071
		if (exec[i].flags & invalid_flags)
1072 1073
			return -EINVAL;

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
		/* Offset can be used as input (EXEC_OBJECT_PINNED), reject
		 * any non-page-aligned or non-canonical addresses.
		 */
		if (exec[i].flags & EXEC_OBJECT_PINNED) {
			if (exec[i].offset !=
			    gen8_canonical_addr(exec[i].offset & PAGE_MASK))
				return -EINVAL;

			/* From drm_mm perspective address space is continuous,
			 * so from this point we're always using non-canonical
			 * form internally.
			 */
			exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
		}

1089 1090 1091
		if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
			return -EINVAL;

1092 1093 1094 1095 1096 1097 1098 1099
		/* pad_to_size was once a reserved field, so sanitize it */
		if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
			if (offset_in_page(exec[i].pad_to_size))
				return -EINVAL;
		} else {
			exec[i].pad_to_size = 0;
		}

1100 1101 1102 1103 1104
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
1105
			return -EINVAL;
1106
		relocs_total += exec[i].relocation_count;
1107 1108 1109

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
1110 1111 1112 1113 1114
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
1115 1116 1117
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

1118
		if (likely(!i915.prefault_disable)) {
1119 1120 1121
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
1122 1123 1124 1125 1126
	}

	return 0;
}

1127
static struct i915_gem_context *
1128
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
1129
			  struct intel_engine_cs *engine, const u32 ctx_id)
1130
{
1131
	struct i915_gem_context *ctx = NULL;
1132 1133
	struct i915_ctx_hang_stats *hs;

1134
	if (engine->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
1135 1136
		return ERR_PTR(-EINVAL);

1137
	ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
1138
	if (IS_ERR(ctx))
1139
		return ctx;
1140

1141
	hs = &ctx->hang_stats;
1142 1143
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1144
		return ERR_PTR(-EIO);
1145 1146
	}

1147
	return ctx;
1148 1149
}

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct drm_i915_gem_request *req,
			     unsigned int flags)
{
	struct drm_i915_gem_object *obj = vma->obj;
	const unsigned int idx = req->engine->id;

	GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));

	obj->dirty = 1; /* be paranoid  */

1161 1162 1163 1164 1165 1166 1167
	/* Add a reference if we're newly entering the active list.
	 * The order in which we add operations to the retirement queue is
	 * vital here: mark_active adds to the start of the callback list,
	 * such that subsequent callbacks are called first. Therefore we
	 * add the active reference first and queue for it to be dropped
	 * *last*.
	 */
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
	if (obj->active == 0)
		i915_gem_object_get(obj);
	obj->active |= 1 << idx;
	i915_gem_active_set(&obj->last_read[idx], req);

	if (flags & EXEC_OBJECT_WRITE) {
		i915_gem_active_set(&obj->last_write, req);

		intel_fb_obj_invalidate(obj, ORIGIN_CS);

		/* update for the implicit flush after a batch */
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	if (flags & EXEC_OBJECT_NEEDS_FENCE) {
		i915_gem_active_set(&obj->last_fence, req);
		if (flags & __EXEC_OBJECT_HAS_FENCE) {
			struct drm_i915_private *dev_priv = req->i915;

			list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
				       &dev_priv->mm.fence_list);
		}
	}

1192 1193
	i915_vma_set_active(vma, idx);
	i915_gem_active_set(&vma->last_read[idx], req);
1194 1195 1196
	list_move_tail(&vma->vm_link, &vma->vm->active_list);
}

1197
static void
1198
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1199
				   struct drm_i915_gem_request *req)
1200
{
1201
	struct i915_vma *vma;
1202

1203 1204
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1205 1206
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1207

1208
		obj->base.write_domain = obj->base.pending_write_domain;
1209 1210 1211
		if (obj->base.write_domain)
			vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
		else
1212 1213
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1214

1215
		i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
C
Chris Wilson 已提交
1216
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1217 1218 1219
	}
}

1220
static int
1221
i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
1222
{
1223
	struct intel_ring *ring = req->ring;
1224 1225
	int ret, i;

1226
	if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
1227 1228 1229
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1230

1231
	ret = intel_ring_begin(req, 4 * 3);
1232 1233 1234 1235
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
1236 1237 1238
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
1239 1240
	}

1241
	intel_ring_advance(ring);
1242 1243 1244 1245

	return 0;
}

1246
static struct i915_vma*
1247
i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
1248 1249
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct drm_i915_gem_object *batch_obj,
1250
			  struct eb_vmas *eb,
1251 1252
			  u32 batch_start_offset,
			  u32 batch_len,
1253
			  bool is_master)
1254 1255
{
	struct drm_i915_gem_object *shadow_batch_obj;
1256
	struct i915_vma *vma;
1257 1258
	int ret;

1259
	shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
1260
						   PAGE_ALIGN(batch_len));
1261
	if (IS_ERR(shadow_batch_obj))
1262
		return ERR_CAST(shadow_batch_obj);
1263

1264 1265 1266 1267 1268 1269
	ret = intel_engine_cmd_parser(engine,
				      batch_obj,
				      shadow_batch_obj,
				      batch_start_offset,
				      batch_len,
				      is_master);
1270 1271
	if (ret)
		goto err;
1272

1273
	ret = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
1274 1275
	if (ret)
		goto err;
1276

C
Chris Wilson 已提交
1277 1278
	i915_gem_object_unpin_pages(shadow_batch_obj);

1279
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1280

1281 1282
	vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
	vma->exec_entry = shadow_exec_entry;
C
Chris Wilson 已提交
1283
	vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
1284
	i915_gem_object_get(shadow_batch_obj);
1285
	list_add_tail(&vma->exec_list, &eb->vmas);
1286

1287
	return vma;
1288

1289
err:
C
Chris Wilson 已提交
1290
	i915_gem_object_unpin_pages(shadow_batch_obj);
1291
	if (ret == -EACCES) /* unhandled chained batch */
1292
		return NULL;
1293 1294
	else
		return ERR_PTR(ret);
1295
}
1296

1297 1298 1299 1300
static int
execbuf_submit(struct i915_execbuffer_params *params,
	       struct drm_i915_gem_execbuffer2 *args,
	       struct list_head *vmas)
1301
{
1302
	struct drm_i915_private *dev_priv = params->request->i915;
1303
	u64 exec_start, exec_len;
1304 1305
	int instp_mode;
	u32 instp_mask;
C
Chris Wilson 已提交
1306
	int ret;
1307

1308
	ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
1309
	if (ret)
C
Chris Wilson 已提交
1310
		return ret;
1311

1312
	ret = i915_switch_context(params->request);
1313
	if (ret)
C
Chris Wilson 已提交
1314
		return ret;
1315 1316 1317 1318 1319 1320 1321

	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
1322
		if (instp_mode != 0 && params->engine->id != RCS) {
1323
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
C
Chris Wilson 已提交
1324
			return -EINVAL;
1325 1326 1327
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
1328
			if (INTEL_INFO(dev_priv)->gen < 4) {
1329
				DRM_DEBUG("no rel constants on pre-gen4\n");
C
Chris Wilson 已提交
1330
				return -EINVAL;
1331 1332
			}

1333
			if (INTEL_INFO(dev_priv)->gen > 5 &&
1334 1335
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
C
Chris Wilson 已提交
1336
				return -EINVAL;
1337 1338 1339
			}

			/* The HW changed the meaning on this bit on gen6 */
1340
			if (INTEL_INFO(dev_priv)->gen >= 6)
1341 1342 1343 1344 1345
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
C
Chris Wilson 已提交
1346
		return -EINVAL;
1347 1348
	}

1349
	if (params->engine->id == RCS &&
C
Chris Wilson 已提交
1350
	    instp_mode != dev_priv->relative_constants_mode) {
1351
		struct intel_ring *ring = params->request->ring;
1352

1353
		ret = intel_ring_begin(params->request, 4);
1354
		if (ret)
C
Chris Wilson 已提交
1355
			return ret;
1356

1357 1358 1359 1360 1361
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);
1362 1363 1364 1365 1366

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1367
		ret = i915_reset_gen7_sol_offsets(params->request);
1368
		if (ret)
C
Chris Wilson 已提交
1369
			return ret;
1370 1371
	}

1372
	exec_len   = args->batch_len;
1373
	exec_start = params->batch->node.start +
1374 1375
		     params->args_batch_start_offset;

1376
	if (exec_len == 0)
1377
		exec_len = params->batch->size;
1378

1379 1380 1381
	ret = params->engine->emit_bb_start(params->request,
					    exec_start, exec_len,
					    params->dispatch_flags);
C
Chris Wilson 已提交
1382 1383
	if (ret)
		return ret;
1384

1385
	trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
1386

1387
	i915_gem_execbuffer_move_to_active(vmas, params->request);
1388

C
Chris Wilson 已提交
1389
	return 0;
1390 1391
}

1392 1393
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
1394
 * The engine index is returned.
1395
 */
1396
static unsigned int
1397 1398
gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
			 struct drm_file *file)
1399 1400 1401
{
	struct drm_i915_file_private *file_priv = file->driver_priv;

1402
	/* Check whether the file_priv has already selected one ring. */
1403
	if ((int)file_priv->bsd_engine < 0) {
1404
		/* If not, use the ping-pong mechanism to select one. */
1405
		mutex_lock(&dev_priv->drm.struct_mutex);
1406 1407
		file_priv->bsd_engine = dev_priv->mm.bsd_engine_dispatch_index;
		dev_priv->mm.bsd_engine_dispatch_index ^= 1;
1408
		mutex_unlock(&dev_priv->drm.struct_mutex);
1409
	}
1410

1411
	return file_priv->bsd_engine;
1412 1413
}

1414 1415
#define I915_USER_RINGS (4)

1416
static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
1417 1418 1419 1420 1421 1422 1423
	[I915_EXEC_DEFAULT]	= RCS,
	[I915_EXEC_RENDER]	= RCS,
	[I915_EXEC_BLT]		= BCS,
	[I915_EXEC_BSD]		= VCS,
	[I915_EXEC_VEBOX]	= VECS
};

1424 1425 1426 1427
static struct intel_engine_cs *
eb_select_engine(struct drm_i915_private *dev_priv,
		 struct drm_file *file,
		 struct drm_i915_gem_execbuffer2 *args)
1428 1429
{
	unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1430
	struct intel_engine_cs *engine;
1431 1432 1433

	if (user_ring_id > I915_USER_RINGS) {
		DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1434
		return NULL;
1435 1436 1437 1438 1439 1440
	}

	if ((user_ring_id != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			  "bsd dispatch flags: %d\n", (int)(args->flags));
1441
		return NULL;
1442 1443 1444 1445 1446 1447
	}

	if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
		unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;

		if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1448
			bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
1449 1450
		} else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
			   bsd_idx <= I915_EXEC_BSD_RING2) {
1451
			bsd_idx >>= I915_EXEC_BSD_SHIFT;
1452 1453 1454 1455
			bsd_idx--;
		} else {
			DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
				  bsd_idx);
1456
			return NULL;
1457 1458
		}

1459
		engine = &dev_priv->engine[_VCS(bsd_idx)];
1460
	} else {
1461
		engine = &dev_priv->engine[user_ring_map[user_ring_id]];
1462 1463
	}

1464
	if (!intel_engine_initialized(engine)) {
1465
		DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1466
		return NULL;
1467 1468
	}

1469
	return engine;
1470 1471
}

1472 1473 1474 1475
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1476
		       struct drm_i915_gem_exec_object2 *exec)
1477
{
1478 1479
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1480
	struct eb_vmas *eb;
1481
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1482
	struct intel_engine_cs *engine;
1483
	struct i915_gem_context *ctx;
1484
	struct i915_address_space *vm;
1485 1486
	struct i915_execbuffer_params params_master; /* XXX: will be removed later */
	struct i915_execbuffer_params *params = &params_master;
1487
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1488
	u32 dispatch_flags;
1489
	int ret;
1490
	bool need_relocs;
1491

1492
	if (!i915_gem_check_execbuffer(args))
1493 1494
		return -EINVAL;

1495
	ret = validate_exec_list(dev, exec, args->buffer_count);
1496 1497 1498
	if (ret)
		return ret;

1499
	dispatch_flags = 0;
1500
	if (args->flags & I915_EXEC_SECURE) {
1501
		if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
1502 1503
		    return -EPERM;

1504
		dispatch_flags |= I915_DISPATCH_SECURE;
1505
	}
1506
	if (args->flags & I915_EXEC_IS_PINNED)
1507
		dispatch_flags |= I915_DISPATCH_PINNED;
1508

1509 1510 1511
	engine = eb_select_engine(dev_priv, file, args);
	if (!engine)
		return -EINVAL;
1512 1513

	if (args->buffer_count < 1) {
1514
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1515 1516 1517
		return -EINVAL;
	}

1518 1519 1520 1521 1522
	if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
		if (!HAS_RESOURCE_STREAMER(dev)) {
			DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
			return -EINVAL;
		}
1523
		if (engine->id != RCS) {
1524
			DRM_DEBUG("RS is not available on %s\n",
1525
				 engine->name);
1526 1527 1528 1529 1530 1531
			return -EINVAL;
		}

		dispatch_flags |= I915_DISPATCH_RS;
	}

1532 1533 1534 1535 1536 1537
	/* Take a local wakeref for preparing to dispatch the execbuf as
	 * we expect to access the hardware fairly frequently in the
	 * process. Upon first dispatch, we acquire another prolonged
	 * wakeref that we hold until the GPU has been idle for at least
	 * 100ms.
	 */
1538 1539
	intel_runtime_pm_get(dev_priv);

1540 1541 1542 1543
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1544
	ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
1545
	if (IS_ERR(ctx)) {
1546
		mutex_unlock(&dev->struct_mutex);
1547
		ret = PTR_ERR(ctx);
1548
		goto pre_mutex_err;
1549
	}
1550

1551
	i915_gem_context_get(ctx);
1552

1553 1554 1555
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1556
		vm = &ggtt->base;
1557

1558 1559
	memset(&params_master, 0x00, sizeof(params_master));

B
Ben Widawsky 已提交
1560
	eb = eb_create(args);
1561
	if (eb == NULL) {
1562
		i915_gem_context_put(ctx);
1563 1564 1565 1566 1567
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1568
	/* Look up object handles */
1569
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1570 1571
	if (ret)
		goto err;
1572

1573
	/* take note of the batch buffer before we might reorder the lists */
1574
	params->batch = eb_get_batch(eb);
1575

1576
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1577
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1578 1579
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
1580 1581 1582 1583
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1584
	if (need_relocs)
B
Ben Widawsky 已提交
1585
		ret = i915_gem_execbuffer_relocate(eb);
1586 1587
	if (ret) {
		if (ret == -EFAULT) {
1588 1589
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
								engine,
1590
								eb, exec, ctx);
1591 1592 1593 1594 1595 1596 1597
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
1598
	if (params->batch->obj->base.pending_write_domain) {
1599
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1600 1601 1602 1603
		ret = -EINVAL;
		goto err;
	}

1604
	params->args_batch_start_offset = args->batch_start_offset;
1605
	if (intel_engine_needs_cmd_parser(engine) && args->batch_len) {
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
		struct i915_vma *vma;

		vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
						params->batch->obj,
						eb,
						args->batch_start_offset,
						args->batch_len,
						drm_is_current_master(file));
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1616 1617
			goto err;
		}
1618

1619
		if (vma) {
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
			/*
			 * Batch parsed and accepted:
			 *
			 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
			 * bit from MI_BATCH_BUFFER_START commands issued in
			 * the dispatch_execbuffer implementations. We
			 * specifically don't want that set on batches the
			 * command parser has accepted.
			 */
			dispatch_flags |= I915_DISPATCH_SECURE;
1630
			params->args_batch_start_offset = 0;
1631
			params->batch = vma;
1632
		}
1633 1634
	}

1635
	params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1636

1637 1638
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1639
	 * hsw should have this fixed, but bdw mucks it up again. */
1640
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1641 1642
		struct drm_i915_gem_object *obj = params->batch->obj;

1643 1644 1645 1646 1647 1648
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1649
		 *   so we don't really have issues with multiple objects not
1650 1651 1652
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
1653
		ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
1654 1655
		if (ret)
			goto err;
1656

1657 1658
		params->batch = i915_gem_obj_to_ggtt(obj);
	}
1659

1660
	/* Allocate a request for this batch buffer nice and early. */
1661 1662 1663
	params->request = i915_gem_request_alloc(engine, ctx);
	if (IS_ERR(params->request)) {
		ret = PTR_ERR(params->request);
1664
		goto err_batch_unpin;
1665
	}
1666

1667
	ret = i915_gem_request_add_to_client(params->request, file);
1668
	if (ret)
1669
		goto err_request;
1670

1671 1672 1673 1674 1675 1676 1677 1678
	/*
	 * Save assorted stuff away to pass through to *_submission().
	 * NB: This data should be 'persistent' and not local as it will
	 * kept around beyond the duration of the IOCTL once the GPU
	 * scheduler arrives.
	 */
	params->dev                     = dev;
	params->file                    = file;
1679
	params->engine                    = engine;
1680 1681 1682
	params->dispatch_flags          = dispatch_flags;
	params->ctx                     = ctx;

1683
	ret = execbuf_submit(params, args, &eb->vmas);
1684
err_request:
1685
	__i915_add_request(params->request, params->batch->obj, ret == 0);
1686

1687
err_batch_unpin:
1688 1689 1690 1691 1692 1693
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1694
	if (dispatch_flags & I915_DISPATCH_SECURE)
1695
		i915_vma_unpin(params->batch);
1696
err:
1697
	/* the request owns the ref now */
1698
	i915_gem_context_put(ctx);
1699
	eb_destroy(eb);
1700 1701 1702 1703

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1704 1705 1706
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1725
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1726 1727 1728 1729 1730 1731 1732
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1733
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1734 1735 1736 1737 1738 1739
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1740
			     u64_to_user_ptr(args->buffers_ptr),
1741 1742
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1743
		DRM_DEBUG("copy %d exec entries failed %d\n",
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1771
	i915_execbuffer2_set_context_id(exec2, 0);
1772

1773
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1774
	if (!ret) {
1775
		struct drm_i915_gem_exec_object __user *user_exec_list =
1776
			u64_to_user_ptr(args->buffers_ptr);
1777

1778
		/* Copy the new buffer offsets back to the user's exec list. */
1779
		for (i = 0; i < args->buffer_count; i++) {
1780 1781
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1808 1809
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1810
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1811 1812 1813
		return -EINVAL;
	}

1814 1815 1816 1817 1818
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1819 1820 1821
	exec2_list = drm_malloc_gfp(args->buffer_count,
				    sizeof(*exec2_list),
				    GFP_TEMPORARY);
1822
	if (exec2_list == NULL) {
1823
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1824 1825 1826 1827
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
1828
			     u64_to_user_ptr(args->buffers_ptr),
1829 1830
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1831
		DRM_DEBUG("copy %d exec entries failed %d\n",
1832 1833 1834 1835 1836
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1837
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1838 1839
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1840
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1841
				   u64_to_user_ptr(args->buffers_ptr);
1842 1843 1844
		int i;

		for (i = 0; i < args->buffer_count; i++) {
1845 1846
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1857 1858 1859 1860 1861 1862
		}
	}

	drm_free_large(exec2_list);
	return ret;
}