i915_gem_execbuffer.c 45.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36 37
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
38
#define  __EXEC_OBJECT_NEEDS_MAP (1<<29)
39
#define  __EXEC_OBJECT_NEEDS_BIAS (1<<28)
40
#define  __EXEC_OBJECT_PURGEABLE (1<<27)
41 42

#define BATCH_OFFSET_BIAS (256*1024)
43

44 45
struct eb_vmas {
	struct list_head vmas;
46
	int and;
47
	union {
48
		struct i915_vma *lut[0];
49 50
		struct hlist_head buckets[0];
	};
51 52
};

53
static struct eb_vmas *
B
Ben Widawsky 已提交
54
eb_create(struct drm_i915_gem_execbuffer2 *args)
55
{
56
	struct eb_vmas *eb = NULL;
57 58

	if (args->flags & I915_EXEC_HANDLE_LUT) {
59
		unsigned size = args->buffer_count;
60 61
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
62 63 64 65
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
66 67
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
68
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
69 70 71
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
72
			     sizeof(struct eb_vmas),
73 74 75 76 77 78 79 80
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

81
	INIT_LIST_HEAD(&eb->vmas);
82 83 84 85
	return eb;
}

static void
86
eb_reset(struct eb_vmas *eb)
87
{
88 89
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
90 91
}

92
static int
93 94 95 96 97
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
98
{
99 100
	struct drm_i915_gem_object *obj;
	struct list_head objects;
101
	int i, ret;
102

103
	INIT_LIST_HEAD(&objects);
104
	spin_lock(&file->table_lock);
105 106
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
107
	for (i = 0; i < args->buffer_count; i++) {
108 109 110 111 112
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
113
			ret = -ENOENT;
114
			goto err;
115 116
		}

117
		if (!list_empty(&obj->obj_exec_link)) {
118 119 120
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
121
			ret = -EINVAL;
122
			goto err;
123 124 125
		}

		drm_gem_object_reference(&obj->base);
126 127 128
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
129

130
	i = 0;
131
	while (!list_empty(&objects)) {
132
		struct i915_vma *vma;
133

134 135 136 137
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

138 139 140 141 142 143 144 145
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
146
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
147 148 149
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
150
			goto err;
151 152
		}

153
		/* Transfer ownership from the objects list to the vmas list. */
154
		list_add_tail(&vma->exec_list, &eb->vmas);
155
		list_del_init(&obj->obj_exec_link);
156 157

		vma->exec_entry = &exec[i];
158
		if (eb->and < 0) {
159
			eb->lut[i] = vma;
160 161
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
162 163
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
164 165
				       &eb->buckets[handle & eb->and]);
		}
166
		++i;
167 168
	}

169
	return 0;
170 171


172
err:
173 174 175 176 177
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
178
		drm_gem_object_unreference(&obj->base);
179
	}
180 181 182 183 184
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

185
	return ret;
186 187
}

188
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
189
{
190 191 192 193 194 195 196
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
		struct hlist_node *node;
197

198 199
		head = &eb->buckets[handle & eb->and];
		hlist_for_each(node, head) {
200
			struct i915_vma *vma;
201

202 203 204
			vma = hlist_entry(node, struct i915_vma, exec_node);
			if (vma->exec_handle == handle)
				return vma;
205 206 207
		}
		return NULL;
	}
208 209
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
225
		vma->pin_count--;
226

227 228 229 230 231 232
	if (entry->flags & __EXEC_OBJECT_PURGEABLE)
		obj->madv = I915_MADV_DONTNEED;

	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE |
			  __EXEC_OBJECT_HAS_PIN |
			  __EXEC_OBJECT_PURGEABLE);
233 234 235 236
}

static void eb_destroy(struct eb_vmas *eb)
{
237 238
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
239

240 241
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
242
				       exec_list);
243
		list_del_init(&vma->exec_list);
244
		i915_gem_execbuffer_unreserve_vma(vma);
245
		drm_gem_object_unreference(&vma->obj->base);
246
	}
247 248 249
	kfree(eb);
}

250 251
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
252 253
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
254
		!obj->map_and_fenceable ||
255 256 257
		obj->cache_level != I915_CACHE_NONE);
}

258 259
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
260 261
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
262
{
263
	struct drm_device *dev = obj->base.dev;
264
	uint32_t page_offset = offset_in_page(reloc->offset);
B
Ben Widawsky 已提交
265
	uint64_t delta = reloc->delta + target_offset;
266
	char *vaddr;
267
	int ret;
268

269
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
270 271 272 273 274
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
275
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
276 277 278 279 280 281 282 283 284 285

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
286
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
287 288
	}

289 290 291 292 293 294 295
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
296 297
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
298 299 300
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
301
	uint64_t delta = reloc->delta + target_offset;
302
	uint64_t offset;
303
	void __iomem *reloc_page;
304
	int ret;
305 306 307 308 309 310 311 312 313 314

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
315 316
	offset = i915_gem_obj_ggtt_offset(obj);
	offset += reloc->offset;
317
	reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
318 319
					      offset & PAGE_MASK);
	iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
320 321

	if (INTEL_INFO(dev)->gen >= 8) {
322
		offset += sizeof(uint32_t);
323

324
		if (offset_in_page(offset) == 0) {
325
			io_mapping_unmap_atomic(reloc_page);
326 327 328
			reloc_page =
				io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
							 offset);
329 330
		}

331 332
		iowrite32(upper_32_bits(delta),
			  reloc_page + offset_in_page(offset));
333 334
	}

335 336 337 338 339
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

340 341
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
342
				   struct eb_vmas *eb,
343
				   struct drm_i915_gem_relocation_entry *reloc)
344 345 346
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
347
	struct drm_i915_gem_object *target_i915_obj;
348
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
349
	uint64_t target_offset;
350
	int ret;
351

352
	/* we've already hold a reference to all valid objects */
353 354
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
355
		return -ENOENT;
356 357
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
358

359
	target_offset = target_vma->node.start;
360

361 362 363 364 365
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
366 367 368 369 370 371
	    !(target_vma->bound & GLOBAL_BIND))) {
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
				    GLOBAL_BIND);
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
372

373
	/* Validate that the target is in a valid r/w GPU domain */
374
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
375
		DRM_DEBUG("reloc with multiple write domains: "
376 377 378 379 380 381
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
382
		return -EINVAL;
383
	}
384 385
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
386
		DRM_DEBUG("reloc with read/write non-GPU domains: "
387 388 389 390 391 392
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
393
		return -EINVAL;
394 395 396 397 398 399 400 401 402
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
403
		return 0;
404 405

	/* Check that the relocation address is valid... */
406 407
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
408
		DRM_DEBUG("Relocation beyond object bounds: "
409 410 411 412
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
413
		return -EINVAL;
414
	}
415
	if (unlikely(reloc->offset & 3)) {
416
		DRM_DEBUG("Relocation not 4-byte aligned: "
417 418 419
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
420
		return -EINVAL;
421 422
	}

423 424 425 426
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

427
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
428
		ret = relocate_entry_cpu(obj, reloc, target_offset);
429
	else
B
Ben Widawsky 已提交
430
		ret = relocate_entry_gtt(obj, reloc, target_offset);
431

432 433 434
	if (ret)
		return ret;

435 436 437
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

438
	return 0;
439 440 441
}

static int
442 443
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
444
{
445 446
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
447
	struct drm_i915_gem_relocation_entry __user *user_relocs;
448
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
449
	int remain, ret;
450

V
Ville Syrjälä 已提交
451
	user_relocs = to_user_ptr(entry->relocs_ptr);
452

453 454 455 456 457 458 459 460 461
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
462 463
			return -EFAULT;

464 465
		do {
			u64 offset = r->presumed_offset;
466

467
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
468 469 470 471 472 473 474 475 476 477 478 479 480
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
481 482 483
	}

	return 0;
484
#undef N_RELOC
485 486 487
}

static int
488 489 490
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
491
{
492
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
493 494 495
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
496
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
497 498 499 500 501 502 503 504
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
505
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
506
{
507
	struct i915_vma *vma;
508 509 510 511 512 513 514 515 516 517
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
518 519
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
520
		if (ret)
521
			break;
522
	}
523
	pagefault_enable();
524

525
	return ret;
526 527
}

528
static int
529
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
530
				struct intel_engine_cs *ring,
531
				bool *need_reloc)
532
{
533
	struct drm_i915_gem_object *obj = vma->obj;
534
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
535
	uint64_t flags;
536 537
	int ret;

538
	flags = 0;
539
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
540
		flags |= PIN_GLOBAL | PIN_MAPPABLE;
541
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
542
		flags |= PIN_GLOBAL;
543 544
	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
		flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
545 546

	ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
547 548 549
	if (ret)
		return ret;

550 551
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

552 553 554 555
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
556

557 558
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
559 560
	}

561 562
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
563 564 565 566 567 568 569 570
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

571
	return 0;
572
}
573

574
static bool
575
need_reloc_mappable(struct i915_vma *vma)
576 577 578
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
	if (entry->relocation_count == 0)
		return false;

	if (!i915_is_ggtt(vma->vm))
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
600

601
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
602 603 604 605 606 607
	       !i915_is_ggtt(vma->vm));

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

608
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
609 610 611 612 613 614 615 616 617
		return true;

	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

	return false;
}

618
static int
619
i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
620
			    struct list_head *vmas,
621
			    bool *need_relocs)
622
{
623
	struct drm_i915_gem_object *obj;
624
	struct i915_vma *vma;
625
	struct i915_address_space *vm;
626
	struct list_head ordered_vmas;
627 628
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
629

630 631
	i915_gem_retire_requests_ring(ring);

632 633
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

634 635
	INIT_LIST_HEAD(&ordered_vmas);
	while (!list_empty(vmas)) {
636 637 638
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

639 640 641
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
642

643 644
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
645 646 647
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
648
		need_mappable = need_fence || need_reloc_mappable(vma);
649

650 651
		if (need_mappable) {
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
652
			list_move(&vma->exec_list, &ordered_vmas);
653
		} else
654
			list_move_tail(&vma->exec_list, &ordered_vmas);
655

656
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
657
		obj->base.pending_write_domain = 0;
658
	}
659
	list_splice(&ordered_vmas, vmas);
660 661 662 663 664 665 666 667 668 669

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
670
	 * This avoid unnecessary unbinding of later objects in order to make
671 672 673 674
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
675
		int ret = 0;
676 677

		/* Unbind any ill-fitting objects or pin. */
678 679
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
680 681
				continue;

682
			if (eb_vma_misplaced(vma))
683
				ret = i915_vma_unbind(vma);
684
			else
685
				ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
686
			if (ret)
687 688 689 690
				goto err;
		}

		/* Bind fresh objects */
691 692
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
693
				continue;
694

695
			ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
696 697
			if (ret)
				goto err;
698 699
		}

700
err:
C
Chris Wilson 已提交
701
		if (ret != -ENOSPC || retry++)
702 703
			return ret;

704 705 706 707
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

708
		ret = i915_gem_evict_vm(vm, true);
709 710 711 712 713 714 715
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
716
				  struct drm_i915_gem_execbuffer2 *args,
717
				  struct drm_file *file,
718
				  struct intel_engine_cs *ring,
719 720
				  struct eb_vmas *eb,
				  struct drm_i915_gem_exec_object2 *exec)
721 722
{
	struct drm_i915_gem_relocation_entry *reloc;
723 724
	struct i915_address_space *vm;
	struct i915_vma *vma;
725
	bool need_relocs;
726
	int *reloc_offset;
727
	int i, total, ret;
728
	unsigned count = args->buffer_count;
729

730 731
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

732
	/* We may process another execbuffer during the unlock... */
733 734 735
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
736
		i915_gem_execbuffer_unreserve_vma(vma);
737
		drm_gem_object_unreference(&vma->obj->base);
738 739
	}

740 741 742 743
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
744
		total += exec[i].relocation_count;
745

746
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
747
	reloc = drm_malloc_ab(total, sizeof(*reloc));
748 749 750
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
751 752 753 754 755 756 757
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
758 759
		u64 invalid_offset = (u64)-1;
		int j;
760

V
Ville Syrjälä 已提交
761
		user_relocs = to_user_ptr(exec[i].relocs_ptr);
762 763

		if (copy_from_user(reloc+total, user_relocs,
764
				   exec[i].relocation_count * sizeof(*reloc))) {
765 766 767 768 769
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

770 771 772 773 774 775 776 777 778 779
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
780 781 782
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
783 784 785 786 787 788
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

789
		reloc_offset[i] = total;
790
		total += exec[i].relocation_count;
791 792 793 794 795 796 797 798
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

799 800
	/* reacquire the objects */
	eb_reset(eb);
801
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
802 803
	if (ret)
		goto err;
804

805
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
806
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
807 808 809
	if (ret)
		goto err;

810 811 812 813
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
814 815 816 817 818 819 820 821 822 823 824 825
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
826
	drm_free_large(reloc_offset);
827 828 829 830
	return ret;
}

static int
831
i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
832
				struct list_head *vmas)
833
{
834
	struct i915_vma *vma;
835
	uint32_t flush_domains = 0;
836
	bool flush_chipset = false;
837
	int ret;
838

839 840
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
841
		ret = i915_gem_object_sync(obj, ring);
842 843
		if (ret)
			return ret;
844 845

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
846
			flush_chipset |= i915_gem_clflush_object(obj, false);
847 848

		flush_domains |= obj->base.write_domain;
849 850
	}

851
	if (flush_chipset)
852
		i915_gem_chipset_flush(ring->dev);
853 854 855 856

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

857 858 859
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
860
	return intel_ring_invalidate_all_caches(ring);
861 862
}

863 864
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
865
{
866 867 868
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

869
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
870 871 872
}

static int
873 874
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
875 876
		   int count)
{
877 878
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
879 880 881 882 883 884
	unsigned invalid_flags;
	int i;

	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
885 886

	for (i = 0; i < count; i++) {
V
Ville Syrjälä 已提交
887
		char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
888 889
		int length; /* limited by fault_in_pages_readable() */

890
		if (exec[i].flags & invalid_flags)
891 892
			return -EINVAL;

893 894 895 896 897
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
898
			return -EINVAL;
899
		relocs_total += exec[i].relocation_count;
900 901 902

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
903 904 905 906 907
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
908 909 910
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

911
		if (likely(!i915.prefault_disable)) {
912 913 914
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
915 916 917 918 919
	}

	return 0;
}

920
static struct intel_context *
921
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
922
			  struct intel_engine_cs *ring, const u32 ctx_id)
923
{
924
	struct intel_context *ctx = NULL;
925 926
	struct i915_ctx_hang_stats *hs;

927
	if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
928 929
		return ERR_PTR(-EINVAL);

930
	ctx = i915_gem_context_get(file->driver_priv, ctx_id);
931
	if (IS_ERR(ctx))
932
		return ctx;
933

934
	hs = &ctx->hang_stats;
935 936
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
937
		return ERR_PTR(-EIO);
938 939
	}

940 941 942 943 944 945 946 947
	if (i915.enable_execlists && !ctx->engine[ring->id].state) {
		int ret = intel_lr_context_deferred_create(ctx, ring);
		if (ret) {
			DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
			return ERR_PTR(ret);
		}
	}

948
	return ctx;
949 950
}

951
void
952
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
953
				   struct intel_engine_cs *ring)
954
{
955
	struct drm_i915_gem_request *req = intel_ring_get_request(ring);
956
	struct i915_vma *vma;
957

958
	list_for_each_entry(vma, vmas, exec_list) {
959
		struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
960
		struct drm_i915_gem_object *obj = vma->obj;
961 962
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
963

964
		obj->base.write_domain = obj->base.pending_write_domain;
965 966 967
		if (obj->base.write_domain == 0)
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
968

B
Ben Widawsky 已提交
969
		i915_vma_move_to_active(vma, ring);
970 971
		if (obj->base.write_domain) {
			obj->dirty = 1;
972
			i915_gem_request_assign(&obj->last_write_req, req);
973

974
			intel_fb_obj_invalidate(obj, ring, ORIGIN_CS);
975 976 977

			/* update for the implicit flush after a batch */
			obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
978
		}
979
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
980
			i915_gem_request_assign(&obj->last_fenced_req, req);
981 982 983 984 985 986
			if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
				struct drm_i915_private *dev_priv = to_i915(ring->dev);
				list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
					       &dev_priv->mm.fence_list);
			}
		}
987

C
Chris Wilson 已提交
988
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
989 990 991
	}
}

992
void
993
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
994
				    struct drm_file *file,
995
				    struct intel_engine_cs *ring,
996
				    struct drm_i915_gem_object *obj)
997
{
998 999
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
1000

1001
	/* Add a breadcrumb for the completion of the batch buffer */
1002
	(void)__i915_add_request(ring, file, obj);
1003
}
1004

1005 1006
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
1007
			    struct intel_engine_cs *ring)
1008
{
1009
	struct drm_i915_private *dev_priv = dev->dev_private;
1010 1011
	int ret, i;

1012 1013 1014 1015
	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
static int
i915_emit_box(struct intel_engine_cs *ring,
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
{
	int ret;

	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
			  box->x1, box->y1, box->x2, box->y2);
		return -EINVAL;
	}

	if (INTEL_INFO(ring->dev)->gen >= 4) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
	} else {
		ret = intel_ring_begin(ring, 6);
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
		intel_ring_emit(ring, DR1);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
		intel_ring_emit(ring, 0);
	}
	intel_ring_advance(ring);

	return 0;
}

1072 1073 1074 1075 1076 1077 1078
static struct drm_i915_gem_object*
i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct eb_vmas *eb,
			  struct drm_i915_gem_object *batch_obj,
			  u32 batch_start_offset,
			  u32 batch_len,
1079
			  bool is_master)
1080 1081 1082
{
	struct drm_i915_private *dev_priv = to_i915(batch_obj->base.dev);
	struct drm_i915_gem_object *shadow_batch_obj;
1083
	struct i915_vma *vma;
1084 1085 1086
	int ret;

	shadow_batch_obj = i915_gem_batch_pool_get(&dev_priv->mm.batch_pool,
1087
						   PAGE_ALIGN(batch_len));
1088 1089 1090 1091 1092 1093 1094 1095 1096
	if (IS_ERR(shadow_batch_obj))
		return shadow_batch_obj;

	ret = i915_parse_cmds(ring,
			      batch_obj,
			      shadow_batch_obj,
			      batch_start_offset,
			      batch_len,
			      is_master);
1097 1098
	if (ret)
		goto err;
1099

1100 1101 1102
	ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
	if (ret)
		goto err;
1103

1104
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1105

1106 1107 1108 1109 1110
	vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
	vma->exec_entry = shadow_exec_entry;
	vma->exec_entry->flags = __EXEC_OBJECT_PURGEABLE | __EXEC_OBJECT_HAS_PIN;
	drm_gem_object_reference(&shadow_batch_obj->base);
	list_add_tail(&vma->exec_list, &eb->vmas);
1111

1112 1113 1114
	shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;

	return shadow_batch_obj;
1115

1116 1117 1118 1119 1120
err:
	if (ret == -EACCES) /* unhandled chained batch */
		return batch_obj;
	else
		return ERR_PTR(ret);
1121
}
1122

1123 1124 1125 1126 1127 1128 1129
int
i915_gem_ringbuffer_submission(struct drm_device *dev, struct drm_file *file,
			       struct intel_engine_cs *ring,
			       struct intel_context *ctx,
			       struct drm_i915_gem_execbuffer2 *args,
			       struct list_head *vmas,
			       struct drm_i915_gem_object *batch_obj,
1130
			       u64 exec_start, u32 dispatch_flags)
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
{
	struct drm_clip_rect *cliprects = NULL;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 exec_len;
	int instp_mode;
	u32 instp_mask;
	int i, ret = 0;

	if (args->num_cliprects != 0) {
		if (ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
			return -EINVAL;
		}

		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}

		cliprects = kcalloc(args->num_cliprects,
				    sizeof(*cliprects),
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto error;
		}

		if (copy_from_user(cliprects,
				   to_user_ptr(args->cliprects_ptr),
				   sizeof(*cliprects)*args->num_cliprects)) {
			ret = -EFAULT;
			goto error;
		}
	} else {
		if (args->DR4 == 0xffffffff) {
			DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
			args->DR4 = 0;
		}

		if (args->DR1 || args->DR4 || args->cliprects_ptr) {
			DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
			return -EINVAL;
		}
	}

	ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
	if (ret)
		goto error;

	ret = i915_switch_context(ring, ctx);
	if (ret)
		goto error;

	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
		if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
			ret = -EINVAL;
			goto error;
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4) {
				DRM_DEBUG("no rel constants on pre-gen4\n");
				ret = -EINVAL;
				goto error;
			}

			if (INTEL_INFO(dev)->gen > 5 &&
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
				ret = -EINVAL;
				goto error;
			}

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
		ret = -EINVAL;
		goto error;
	}

	if (ring == &dev_priv->ring[RCS] &&
			instp_mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			goto error;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto error;
	}

	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
1251
			ret = i915_emit_box(ring, &cliprects[i],
1252 1253 1254 1255 1256 1257
					    args->DR1, args->DR4);
			if (ret)
				goto error;

			ret = ring->dispatch_execbuffer(ring,
							exec_start, exec_len,
1258
							dispatch_flags);
1259 1260 1261 1262 1263 1264
			if (ret)
				goto error;
		}
	} else {
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
1265
						dispatch_flags);
1266 1267 1268 1269
		if (ret)
			return ret;
	}

1270
	trace_i915_gem_ring_dispatch(intel_ring_get_request(ring), dispatch_flags);
1271 1272 1273 1274 1275 1276 1277 1278 1279

	i915_gem_execbuffer_move_to_active(vmas, ring);
	i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);

error:
	kfree(cliprects);
	return ret;
}

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
 * The Ring ID is returned.
 */
static int gen8_dispatch_bsd_ring(struct drm_device *dev,
				  struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;

	/* Check whether the file_priv is using one ring */
	if (file_priv->bsd_ring)
		return file_priv->bsd_ring->id;
	else {
		/* If no, use the ping-pong mechanism to select one ring */
		int ring_id;

		mutex_lock(&dev->struct_mutex);
1298
		if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
1299
			ring_id = VCS;
1300
			dev_priv->mm.bsd_ring_dispatch_index = 1;
1301 1302
		} else {
			ring_id = VCS2;
1303
			dev_priv->mm.bsd_ring_dispatch_index = 0;
1304 1305 1306 1307 1308 1309 1310
		}
		file_priv->bsd_ring = &dev_priv->ring[ring_id];
		mutex_unlock(&dev->struct_mutex);
		return ring_id;
	}
}

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
static struct drm_i915_gem_object *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma->obj;
}

1330 1331 1332 1333
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1334
		       struct drm_i915_gem_exec_object2 *exec)
1335
{
1336
	struct drm_i915_private *dev_priv = dev->dev_private;
1337
	struct eb_vmas *eb;
1338
	struct drm_i915_gem_object *batch_obj;
1339
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1340
	struct intel_engine_cs *ring;
1341
	struct intel_context *ctx;
1342
	struct i915_address_space *vm;
1343
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1344
	u64 exec_start = args->batch_start_offset;
1345
	u32 dispatch_flags;
1346
	int ret;
1347
	bool need_relocs;
1348

1349
	if (!i915_gem_check_execbuffer(args))
1350 1351
		return -EINVAL;

1352
	ret = validate_exec_list(dev, exec, args->buffer_count);
1353 1354 1355
	if (ret)
		return ret;

1356
	dispatch_flags = 0;
1357 1358 1359 1360
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

1361
		dispatch_flags |= I915_DISPATCH_SECURE;
1362
	}
1363
	if (args->flags & I915_EXEC_IS_PINNED)
1364
		dispatch_flags |= I915_DISPATCH_PINNED;
1365

1366
	if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
1367
		DRM_DEBUG("execbuf with unknown ring: %d\n",
1368 1369 1370
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1371

1372 1373 1374 1375 1376 1377 1378
	if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			"bsd dispatch flags: %d\n", (int)(args->flags));
		return -EINVAL;
	} 

1379 1380
	if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
		ring = &dev_priv->ring[RCS];
1381 1382 1383
	else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
		if (HAS_BSD2(dev)) {
			int ring_id;
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400

			switch (args->flags & I915_EXEC_BSD_MASK) {
			case I915_EXEC_BSD_DEFAULT:
				ring_id = gen8_dispatch_bsd_ring(dev, file);
				ring = &dev_priv->ring[ring_id];
				break;
			case I915_EXEC_BSD_RING1:
				ring = &dev_priv->ring[VCS];
				break;
			case I915_EXEC_BSD_RING2:
				ring = &dev_priv->ring[VCS2];
				break;
			default:
				DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
					  (int)(args->flags & I915_EXEC_BSD_MASK));
				return -EINVAL;
			}
1401 1402 1403
		} else
			ring = &dev_priv->ring[VCS];
	} else
1404 1405
		ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];

1406 1407 1408 1409 1410
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1411 1412

	if (args->buffer_count < 1) {
1413
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1414 1415 1416
		return -EINVAL;
	}

1417 1418
	intel_runtime_pm_get(dev_priv);

1419 1420 1421 1422
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1423
	ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
1424
	if (IS_ERR(ctx)) {
1425
		mutex_unlock(&dev->struct_mutex);
1426
		ret = PTR_ERR(ctx);
1427
		goto pre_mutex_err;
1428
	}
1429 1430 1431

	i915_gem_context_reference(ctx);

1432 1433 1434
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1435
		vm = &dev_priv->gtt.base;
1436

B
Ben Widawsky 已提交
1437
	eb = eb_create(args);
1438
	if (eb == NULL) {
1439
		i915_gem_context_unreference(ctx);
1440 1441 1442 1443 1444
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1445
	/* Look up object handles */
1446
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1447 1448
	if (ret)
		goto err;
1449

1450
	/* take note of the batch buffer before we might reorder the lists */
1451
	batch_obj = eb_get_batch(eb);
1452

1453
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1454
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1455
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
1456 1457 1458 1459
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1460
	if (need_relocs)
B
Ben Widawsky 已提交
1461
		ret = i915_gem_execbuffer_relocate(eb);
1462 1463
	if (ret) {
		if (ret == -EFAULT) {
1464
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
1465
								eb, exec);
1466 1467 1468 1469 1470 1471 1472 1473
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1474
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1475 1476 1477 1478
		ret = -EINVAL;
		goto err;
	}

1479
	if (i915_needs_cmd_parser(ring)) {
1480 1481 1482 1483 1484 1485
		batch_obj = i915_gem_execbuffer_parse(ring,
						      &shadow_exec_entry,
						      eb,
						      batch_obj,
						      args->batch_start_offset,
						      args->batch_len,
1486
						      file->is_master);
1487 1488
		if (IS_ERR(batch_obj)) {
			ret = PTR_ERR(batch_obj);
1489 1490
			goto err;
		}
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503

		/*
		 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
		 * bit from MI_BATCH_BUFFER_START commands issued in the
		 * dispatch_execbuffer implementations. We specifically
		 * don't want that set when the command parser is
		 * enabled.
		 *
		 * FIXME: with aliasing ppgtt, buffers that should only
		 * be in ggtt still end up in the aliasing ppgtt. remove
		 * this check when that is fixed.
		 */
		if (USES_FULL_PPGTT(dev))
1504
			dispatch_flags |= I915_DISPATCH_SECURE;
1505 1506

		exec_start = 0;
1507 1508
	}

1509 1510
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1511 1512
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1513
	 * hsw should have this fixed, but bdw mucks it up again. */
1514
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1515 1516 1517 1518 1519 1520
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1521
		 *   so we don't really have issues with multiple objects not
1522 1523 1524 1525 1526 1527
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
		ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
		if (ret)
			goto err;
1528

1529
		exec_start += i915_gem_obj_ggtt_offset(batch_obj);
1530
	} else
1531
		exec_start += i915_gem_obj_offset(batch_obj, vm);
1532

1533
	ret = dev_priv->gt.do_execbuf(dev, file, ring, ctx, args,
1534 1535
				      &eb->vmas, batch_obj, exec_start,
				      dispatch_flags);
1536

1537 1538 1539 1540 1541 1542
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1543
	if (dispatch_flags & I915_DISPATCH_SECURE)
1544
		i915_gem_object_ggtt_unpin(batch_obj);
1545
err:
1546 1547
	/* the request owns the ref now */
	i915_gem_context_unreference(ctx);
1548
	eb_destroy(eb);
1549 1550 1551 1552

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1553 1554 1555
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1574
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1575 1576 1577 1578 1579 1580 1581
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1582
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1583 1584 1585 1586 1587 1588
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
V
Ville Syrjälä 已提交
1589
			     to_user_ptr(args->buffers_ptr),
1590 1591
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1592
		DRM_DEBUG("copy %d exec entries failed %d\n",
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1620
	i915_execbuffer2_set_context_id(exec2, 0);
1621

1622
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1623
	if (!ret) {
1624 1625 1626
		struct drm_i915_gem_exec_object __user *user_exec_list =
			to_user_ptr(args->buffers_ptr);

1627
		/* Copy the new buffer offsets back to the user's exec list. */
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1655 1656
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1657
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1658 1659 1660
		return -EINVAL;
	}

1661 1662 1663 1664 1665
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1666
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
1667
			     GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
1668 1669 1670
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1671
	if (exec2_list == NULL) {
1672
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1673 1674 1675 1676
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
V
Ville Syrjälä 已提交
1677
			     to_user_ptr(args->buffers_ptr),
1678 1679
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1680
		DRM_DEBUG("copy %d exec entries failed %d\n",
1681 1682 1683 1684 1685
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1686
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1687 1688
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1689
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
				   to_user_ptr(args->buffers_ptr);
		int i;

		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1704 1705 1706 1707 1708 1709
		}
	}

	drm_free_large(exec2_list);
	return ret;
}