i915_gem_execbuffer.c 50.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35
#include <linux/uaccess.h>
36

37 38 39 40 41
#define  __EXEC_OBJECT_HAS_PIN		(1<<31)
#define  __EXEC_OBJECT_HAS_FENCE	(1<<30)
#define  __EXEC_OBJECT_NEEDS_MAP	(1<<29)
#define  __EXEC_OBJECT_NEEDS_BIAS	(1<<28)
#define  __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
42 43

#define BATCH_OFFSET_BIAS (256*1024)
44

45 46 47 48 49 50 51 52 53 54 55 56
struct i915_execbuffer_params {
	struct drm_device               *dev;
	struct drm_file                 *file;
	u32				 dispatch_flags;
	u32				 args_batch_start_offset;
	u32				 batch_obj_vm_offset;
	struct intel_engine_cs          *engine;
	struct drm_i915_gem_object      *batch_obj;
	struct i915_gem_context         *ctx;
	struct drm_i915_gem_request     *request;
};

57 58
struct eb_vmas {
	struct list_head vmas;
59
	int and;
60
	union {
61
		struct i915_vma *lut[0];
62 63
		struct hlist_head buckets[0];
	};
64 65
};

66
static struct eb_vmas *
B
Ben Widawsky 已提交
67
eb_create(struct drm_i915_gem_execbuffer2 *args)
68
{
69
	struct eb_vmas *eb = NULL;
70 71

	if (args->flags & I915_EXEC_HANDLE_LUT) {
72
		unsigned size = args->buffer_count;
73 74
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
75 76 77 78
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
79 80
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
81
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
82 83 84
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
85
			     sizeof(struct eb_vmas),
86 87 88 89 90 91 92 93
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

94
	INIT_LIST_HEAD(&eb->vmas);
95 96 97 98
	return eb;
}

static void
99
eb_reset(struct eb_vmas *eb)
100
{
101 102
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
103 104
}

105
static int
106 107 108 109 110
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
111
{
112 113
	struct drm_i915_gem_object *obj;
	struct list_head objects;
114
	int i, ret;
115

116
	INIT_LIST_HEAD(&objects);
117
	spin_lock(&file->table_lock);
118 119
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
120
	for (i = 0; i < args->buffer_count; i++) {
121 122 123 124 125
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
126
			ret = -ENOENT;
127
			goto err;
128 129
		}

130
		if (!list_empty(&obj->obj_exec_link)) {
131 132 133
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
134
			ret = -EINVAL;
135
			goto err;
136 137
		}

138
		i915_gem_object_get(obj);
139 140 141
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
142

143
	i = 0;
144
	while (!list_empty(&objects)) {
145
		struct i915_vma *vma;
146

147 148 149 150
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

151 152 153 154 155 156 157 158
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
159
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
160 161 162
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
163
			goto err;
164 165
		}

166
		/* Transfer ownership from the objects list to the vmas list. */
167
		list_add_tail(&vma->exec_list, &eb->vmas);
168
		list_del_init(&obj->obj_exec_link);
169 170

		vma->exec_entry = &exec[i];
171
		if (eb->and < 0) {
172
			eb->lut[i] = vma;
173 174
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
175 176
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
177 178
				       &eb->buckets[handle & eb->and]);
		}
179
		++i;
180 181
	}

182
	return 0;
183 184


185
err:
186 187 188 189 190
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
191
		i915_gem_object_put(obj);
192
	}
193 194 195 196 197
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

198
	return ret;
199 200
}

D
Dave Gordon 已提交
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
static inline struct i915_vma *
eb_get_batch_vma(struct eb_vmas *eb)
{
	/* The batch is always the LAST item in the VMA list */
	struct i915_vma *vma = list_last_entry(&eb->vmas, typeof(*vma), exec_list);

	return vma;
}

static struct drm_i915_gem_object *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = eb_get_batch_vma(eb);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
		vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma->obj;
}

230
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
231
{
232 233 234 235 236 237
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
238
		struct i915_vma *vma;
239

240
		head = &eb->buckets[handle & eb->and];
241
		hlist_for_each_entry(vma, head, exec_node) {
242 243
			if (vma->exec_handle == handle)
				return vma;
244 245 246
		}
		return NULL;
	}
247 248
}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
264
		vma->pin_count--;
265

C
Chris Wilson 已提交
266
	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
267 268 269 270
}

static void eb_destroy(struct eb_vmas *eb)
{
271 272
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
273

274 275
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
276
				       exec_list);
277
		list_del_init(&vma->exec_list);
278
		i915_gem_execbuffer_unreserve_vma(vma);
279
		i915_gem_object_put(vma->obj);
280
	}
281 282 283
	kfree(eb);
}

284 285
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
286 287
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
288 289 290
		obj->cache_level != I915_CACHE_NONE);
}

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
/* Used to convert any address to canonical form.
 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
 * addresses to be in a canonical form:
 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
 * canonical form [63:48] == [47]."
 */
#define GEN8_HIGH_ADDRESS_BIT 47
static inline uint64_t gen8_canonical_addr(uint64_t address)
{
	return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
}

static inline uint64_t gen8_noncanonical_addr(uint64_t address)
{
	return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
}

static inline uint64_t
relocation_target(struct drm_i915_gem_relocation_entry *reloc,
		  uint64_t target_offset)
{
	return gen8_canonical_addr((int)reloc->delta + target_offset);
}

316 317
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
318 319
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
320
{
321
	struct drm_device *dev = obj->base.dev;
322
	uint32_t page_offset = offset_in_page(reloc->offset);
323
	uint64_t delta = relocation_target(reloc, target_offset);
324
	char *vaddr;
325
	int ret;
326

327
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
328 329 330
	if (ret)
		return ret;

331
	vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
332
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
333
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
334 335 336 337 338 339

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
340
			vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
341 342 343
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
344
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
345 346
	}

347 348 349 350 351 352 353
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
354 355
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
356 357
{
	struct drm_device *dev = obj->base.dev;
358 359
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
360
	uint64_t delta = relocation_target(reloc, target_offset);
361
	uint64_t offset;
362
	void __iomem *reloc_page;
363
	int ret;
364 365 366 367 368 369 370 371 372 373

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
374 375
	offset = i915_gem_obj_ggtt_offset(obj);
	offset += reloc->offset;
376
	reloc_page = io_mapping_map_atomic_wc(ggtt->mappable,
377 378
					      offset & PAGE_MASK);
	iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
379 380

	if (INTEL_INFO(dev)->gen >= 8) {
381
		offset += sizeof(uint32_t);
382

383
		if (offset_in_page(offset) == 0) {
384
			io_mapping_unmap_atomic(reloc_page);
385
			reloc_page =
386
				io_mapping_map_atomic_wc(ggtt->mappable,
387
							 offset);
388 389
		}

390 391
		iowrite32(upper_32_bits(delta),
			  reloc_page + offset_in_page(offset));
392 393
	}

394 395 396 397 398
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
static void
clflush_write32(void *addr, uint32_t value)
{
	/* This is not a fast path, so KISS. */
	drm_clflush_virt_range(addr, sizeof(uint32_t));
	*(uint32_t *)addr = value;
	drm_clflush_virt_range(addr, sizeof(uint32_t));
}

static int
relocate_entry_clflush(struct drm_i915_gem_object *obj,
		       struct drm_i915_gem_relocation_entry *reloc,
		       uint64_t target_offset)
{
	struct drm_device *dev = obj->base.dev;
	uint32_t page_offset = offset_in_page(reloc->offset);
415
	uint64_t delta = relocation_target(reloc, target_offset);
416 417 418 419 420 421 422
	char *vaddr;
	int ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

423
	vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
424 425 426 427 428 429 430 431
				reloc->offset >> PAGE_SHIFT));
	clflush_write32(vaddr + page_offset, lower_32_bits(delta));

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
432
			vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
433 434 435 436 437 438 439 440 441 442 443
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

		clflush_write32(vaddr + page_offset, upper_32_bits(delta));
	}

	kunmap_atomic(vaddr);

	return 0;
}

444 445 446 447 448 449 450 451 452 453 454 455 456 457
static bool object_is_idle(struct drm_i915_gem_object *obj)
{
	unsigned long active = obj->active;
	int idx;

	for_each_active(active, idx) {
		if (!i915_gem_active_is_idle(&obj->last_read[idx],
					     &obj->base.dev->struct_mutex))
			return false;
	}

	return true;
}

458 459
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
460
				   struct eb_vmas *eb,
461
				   struct drm_i915_gem_relocation_entry *reloc)
462 463 464
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
465
	struct drm_i915_gem_object *target_i915_obj;
466
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
467
	uint64_t target_offset;
468
	int ret;
469

470
	/* we've already hold a reference to all valid objects */
471 472
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
473
		return -ENOENT;
474 475
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
476

477
	target_offset = gen8_canonical_addr(target_vma->node.start);
478

479 480 481 482
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
483
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
484
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
485
				    PIN_GLOBAL);
486 487 488
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
489

490
	/* Validate that the target is in a valid r/w GPU domain */
491
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
492
		DRM_DEBUG("reloc with multiple write domains: "
493 494 495 496 497 498
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
499
		return -EINVAL;
500
	}
501 502
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
503
		DRM_DEBUG("reloc with read/write non-GPU domains: "
504 505 506 507 508 509
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
510
		return -EINVAL;
511 512 513 514 515 516 517 518 519
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
520
		return 0;
521 522

	/* Check that the relocation address is valid... */
523 524
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
525
		DRM_DEBUG("Relocation beyond object bounds: "
526 527 528 529
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
530
		return -EINVAL;
531
	}
532
	if (unlikely(reloc->offset & 3)) {
533
		DRM_DEBUG("Relocation not 4-byte aligned: "
534 535 536
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
537
		return -EINVAL;
538 539
	}

540
	/* We can't wait for rendering with pagefaults disabled */
541
	if (pagefault_disabled() && !object_is_idle(obj))
542 543
		return -EFAULT;

544
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
545
		ret = relocate_entry_cpu(obj, reloc, target_offset);
546
	else if (obj->map_and_fenceable)
B
Ben Widawsky 已提交
547
		ret = relocate_entry_gtt(obj, reloc, target_offset);
548
	else if (static_cpu_has(X86_FEATURE_CLFLUSH))
549 550 551 552 553
		ret = relocate_entry_clflush(obj, reloc, target_offset);
	else {
		WARN_ONCE(1, "Impossible case in relocation handling\n");
		ret = -ENODEV;
	}
554

555 556 557
	if (ret)
		return ret;

558 559 560
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

561
	return 0;
562 563 564
}

static int
565 566
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
567
{
568 569
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
570
	struct drm_i915_gem_relocation_entry __user *user_relocs;
571
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
572
	int remain, ret;
573

574
	user_relocs = u64_to_user_ptr(entry->relocs_ptr);
575

576 577 578 579 580 581 582 583 584
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
585 586
			return -EFAULT;

587 588
		do {
			u64 offset = r->presumed_offset;
589

590
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
591 592 593 594
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
595
			    __put_user(r->presumed_offset, &user_relocs->presumed_offset)) {
596 597 598 599 600 601
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
602 603 604
	}

	return 0;
605
#undef N_RELOC
606 607 608
}

static int
609 610 611
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
612
{
613
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
614 615 616
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
617
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
618 619 620 621 622 623 624 625
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
626
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
627
{
628
	struct i915_vma *vma;
629 630 631 632 633 634 635 636 637 638
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
639 640
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
641
		if (ret)
642
			break;
643
	}
644
	pagefault_enable();
645

646
	return ret;
647 648
}

649 650 651 652 653 654
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

655
static int
656
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
657
				struct intel_engine_cs *engine,
658
				bool *need_reloc)
659
{
660
	struct drm_i915_gem_object *obj = vma->obj;
661
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
662
	uint64_t flags;
663 664
	int ret;

665
	flags = PIN_USER;
666 667 668
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
		flags |= PIN_GLOBAL;

669
	if (!drm_mm_node_allocated(&vma->node)) {
670 671 672 673 674
		/* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
		 * limit address to the first 4GBs for unflagged objects.
		 */
		if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
			flags |= PIN_ZONE_4G;
675 676 677 678
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
679 680
		if (entry->flags & EXEC_OBJECT_PINNED)
			flags |= entry->offset | PIN_OFFSET_FIXED;
681 682
		if ((flags & PIN_MAPPABLE) == 0)
			flags |= PIN_HIGH;
683
	}
684 685

	ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
686 687 688 689
	if ((ret == -ENOSPC  || ret == -E2BIG) &&
	    only_mappable_for_reloc(entry->flags))
		ret = i915_gem_object_pin(obj, vma->vm,
					  entry->alignment,
690
					  flags & ~PIN_MAPPABLE);
691 692 693
	if (ret)
		return ret;

694 695
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

696 697 698 699
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
700

701 702
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
703 704
	}

705 706
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
707 708 709 710 711 712 713 714
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

715
	return 0;
716
}
717

718
static bool
719
need_reloc_mappable(struct i915_vma *vma)
720 721 722
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

723 724 725
	if (entry->relocation_count == 0)
		return false;

726
	if (!vma->is_ggtt)
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
744

745
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP && !vma->is_ggtt);
746 747 748 749 750

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

751 752 753 754
	if (entry->flags & EXEC_OBJECT_PINNED &&
	    vma->node.start != entry->offset)
		return true;

755 756 757 758
	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

759 760 761 762
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
		return !only_mappable_for_reloc(entry->flags);

763 764 765 766
	if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
	    (vma->node.start + vma->node.size - 1) >> 32)
		return true;

767 768 769
	return false;
}

770
static int
771
i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
772
			    struct list_head *vmas,
773
			    struct i915_gem_context *ctx,
774
			    bool *need_relocs)
775
{
776
	struct drm_i915_gem_object *obj;
777
	struct i915_vma *vma;
778
	struct i915_address_space *vm;
779
	struct list_head ordered_vmas;
780
	struct list_head pinned_vmas;
781
	bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
782
	int retry;
783

784 785
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

786
	INIT_LIST_HEAD(&ordered_vmas);
787
	INIT_LIST_HEAD(&pinned_vmas);
788
	while (!list_empty(vmas)) {
789 790 791
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

792 793 794
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
795

796 797 798
		if (ctx->flags & CONTEXT_NO_ZEROMAP)
			entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

799 800
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
801 802 803
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
804
		need_mappable = need_fence || need_reloc_mappable(vma);
805

806 807 808
		if (entry->flags & EXEC_OBJECT_PINNED)
			list_move_tail(&vma->exec_list, &pinned_vmas);
		else if (need_mappable) {
809
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
810
			list_move(&vma->exec_list, &ordered_vmas);
811
		} else
812
			list_move_tail(&vma->exec_list, &ordered_vmas);
813

814
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
815
		obj->base.pending_write_domain = 0;
816
	}
817
	list_splice(&ordered_vmas, vmas);
818
	list_splice(&pinned_vmas, vmas);
819 820 821 822 823 824 825 826 827 828

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
829
	 * This avoid unnecessary unbinding of later objects in order to make
830 831 832 833
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
834
		int ret = 0;
835 836

		/* Unbind any ill-fitting objects or pin. */
837 838
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
839 840
				continue;

841
			if (eb_vma_misplaced(vma))
842
				ret = i915_vma_unbind(vma);
843
			else
844 845 846
				ret = i915_gem_execbuffer_reserve_vma(vma,
								      engine,
								      need_relocs);
847
			if (ret)
848 849 850 851
				goto err;
		}

		/* Bind fresh objects */
852 853
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
854
				continue;
855

856 857
			ret = i915_gem_execbuffer_reserve_vma(vma, engine,
							      need_relocs);
858 859
			if (ret)
				goto err;
860 861
		}

862
err:
C
Chris Wilson 已提交
863
		if (ret != -ENOSPC || retry++)
864 865
			return ret;

866 867 868 869
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

870
		ret = i915_gem_evict_vm(vm, true);
871 872 873 874 875 876 877
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
878
				  struct drm_i915_gem_execbuffer2 *args,
879
				  struct drm_file *file,
880
				  struct intel_engine_cs *engine,
881
				  struct eb_vmas *eb,
882
				  struct drm_i915_gem_exec_object2 *exec,
883
				  struct i915_gem_context *ctx)
884 885
{
	struct drm_i915_gem_relocation_entry *reloc;
886 887
	struct i915_address_space *vm;
	struct i915_vma *vma;
888
	bool need_relocs;
889
	int *reloc_offset;
890
	int i, total, ret;
891
	unsigned count = args->buffer_count;
892

893 894
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

895
	/* We may process another execbuffer during the unlock... */
896 897 898
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
899
		i915_gem_execbuffer_unreserve_vma(vma);
900
		i915_gem_object_put(vma->obj);
901 902
	}

903 904 905 906
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
907
		total += exec[i].relocation_count;
908

909
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
910
	reloc = drm_malloc_ab(total, sizeof(*reloc));
911 912 913
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
914 915 916 917 918 919 920
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
921 922
		u64 invalid_offset = (u64)-1;
		int j;
923

924
		user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
925 926

		if (copy_from_user(reloc+total, user_relocs,
927
				   exec[i].relocation_count * sizeof(*reloc))) {
928 929 930 931 932
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

933 934 935 936 937 938 939 940 941 942
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
943 944 945
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
946 947 948 949 950 951
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

952
		reloc_offset[i] = total;
953
		total += exec[i].relocation_count;
954 955 956 957 958 959 960 961
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

962 963
	/* reacquire the objects */
	eb_reset(eb);
964
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
965 966
	if (ret)
		goto err;
967

968
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
969 970
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
971 972 973
	if (ret)
		goto err;

974 975 976 977
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
978 979 980 981 982 983 984 985 986 987 988 989
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
990
	drm_free_large(reloc_offset);
991 992 993 994
	return ret;
}

static int
995
i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
996
				struct list_head *vmas)
997
{
998
	const unsigned other_rings = ~intel_engine_flag(req->engine);
999
	struct i915_vma *vma;
1000
	uint32_t flush_domains = 0;
1001
	bool flush_chipset = false;
1002
	int ret;
1003

1004 1005
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1006 1007

		if (obj->active & other_rings) {
1008
			ret = i915_gem_object_sync(obj, req);
1009 1010 1011
			if (ret)
				return ret;
		}
1012 1013

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
1014
			flush_chipset |= i915_gem_clflush_object(obj, false);
1015 1016

		flush_domains |= obj->base.write_domain;
1017 1018
	}

1019
	if (flush_chipset)
1020
		i915_gem_chipset_flush(req->engine->i915);
1021 1022 1023 1024

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

1025
	/* Unconditionally invalidate GPU caches and TLBs. */
1026
	return req->engine->emit_flush(req, EMIT_INVALIDATE);
1027 1028
}

1029 1030
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
1031
{
1032 1033 1034
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

C
Chris Wilson 已提交
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
	/* Kernel clipping was a DRI1 misfeature */
	if (exec->num_cliprects || exec->cliprects_ptr)
		return false;

	if (exec->DR4 == 0xffffffff) {
		DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
		exec->DR4 = 0;
	}
	if (exec->DR1 || exec->DR4)
		return false;

	if ((exec->batch_start_offset | exec->batch_len) & 0x7)
		return false;

	return true;
1050 1051 1052
}

static int
1053 1054
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
1055 1056
		   int count)
{
1057 1058
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
1059 1060 1061
	unsigned invalid_flags;
	int i;

1062 1063 1064
	/* INTERNAL flags must not overlap with external ones */
	BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);

1065 1066 1067
	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
1068 1069

	for (i = 0; i < count; i++) {
1070
		char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
1071 1072
		int length; /* limited by fault_in_pages_readable() */

1073
		if (exec[i].flags & invalid_flags)
1074 1075
			return -EINVAL;

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
		/* Offset can be used as input (EXEC_OBJECT_PINNED), reject
		 * any non-page-aligned or non-canonical addresses.
		 */
		if (exec[i].flags & EXEC_OBJECT_PINNED) {
			if (exec[i].offset !=
			    gen8_canonical_addr(exec[i].offset & PAGE_MASK))
				return -EINVAL;

			/* From drm_mm perspective address space is continuous,
			 * so from this point we're always using non-canonical
			 * form internally.
			 */
			exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
		}

1091 1092 1093
		if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
			return -EINVAL;

1094 1095 1096 1097 1098
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
1099
			return -EINVAL;
1100
		relocs_total += exec[i].relocation_count;
1101 1102 1103

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
1104 1105 1106 1107 1108
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
1109 1110 1111
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

1112
		if (likely(!i915.prefault_disable)) {
1113 1114 1115
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
1116 1117 1118 1119 1120
	}

	return 0;
}

1121
static struct i915_gem_context *
1122
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
1123
			  struct intel_engine_cs *engine, const u32 ctx_id)
1124
{
1125
	struct i915_gem_context *ctx = NULL;
1126 1127
	struct i915_ctx_hang_stats *hs;

1128
	if (engine->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
1129 1130
		return ERR_PTR(-EINVAL);

1131
	ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
1132
	if (IS_ERR(ctx))
1133
		return ctx;
1134

1135
	hs = &ctx->hang_stats;
1136 1137
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1138
		return ERR_PTR(-EIO);
1139 1140
	}

1141
	return ctx;
1142 1143
}

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct drm_i915_gem_request *req,
			     unsigned int flags)
{
	struct drm_i915_gem_object *obj = vma->obj;
	const unsigned int idx = req->engine->id;

	GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));

	obj->dirty = 1; /* be paranoid  */

1155 1156 1157 1158 1159 1160 1161
	/* Add a reference if we're newly entering the active list.
	 * The order in which we add operations to the retirement queue is
	 * vital here: mark_active adds to the start of the callback list,
	 * such that subsequent callbacks are called first. Therefore we
	 * add the active reference first and queue for it to be dropped
	 * *last*.
	 */
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
	if (obj->active == 0)
		i915_gem_object_get(obj);
	obj->active |= 1 << idx;
	i915_gem_active_set(&obj->last_read[idx], req);

	if (flags & EXEC_OBJECT_WRITE) {
		i915_gem_active_set(&obj->last_write, req);

		intel_fb_obj_invalidate(obj, ORIGIN_CS);

		/* update for the implicit flush after a batch */
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	if (flags & EXEC_OBJECT_NEEDS_FENCE) {
		i915_gem_active_set(&obj->last_fence, req);
		if (flags & __EXEC_OBJECT_HAS_FENCE) {
			struct drm_i915_private *dev_priv = req->i915;

			list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
				       &dev_priv->mm.fence_list);
		}
	}

1186 1187
	i915_vma_set_active(vma, idx);
	i915_gem_active_set(&vma->last_read[idx], req);
1188 1189 1190
	list_move_tail(&vma->vm_link, &vma->vm->active_list);
}

1191
static void
1192
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1193
				   struct drm_i915_gem_request *req)
1194
{
1195
	struct i915_vma *vma;
1196

1197 1198
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1199 1200
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1201

1202
		obj->base.write_domain = obj->base.pending_write_domain;
1203 1204 1205
		if (obj->base.write_domain)
			vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
		else
1206 1207
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1208

1209
		i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
C
Chris Wilson 已提交
1210
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1211 1212 1213
	}
}

1214
static int
1215
i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
1216
{
1217
	struct intel_ring *ring = req->ring;
1218 1219
	int ret, i;

1220
	if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
1221 1222 1223
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1224

1225
	ret = intel_ring_begin(req, 4 * 3);
1226 1227 1228 1229
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
1230 1231 1232
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
1233 1234
	}

1235
	intel_ring_advance(ring);
1236 1237 1238 1239

	return 0;
}

1240
static struct drm_i915_gem_object*
1241
i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
1242 1243 1244 1245 1246
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct eb_vmas *eb,
			  struct drm_i915_gem_object *batch_obj,
			  u32 batch_start_offset,
			  u32 batch_len,
1247
			  bool is_master)
1248 1249
{
	struct drm_i915_gem_object *shadow_batch_obj;
1250
	struct i915_vma *vma;
1251 1252
	int ret;

1253
	shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
1254
						   PAGE_ALIGN(batch_len));
1255 1256 1257
	if (IS_ERR(shadow_batch_obj))
		return shadow_batch_obj;

1258 1259 1260 1261 1262 1263
	ret = intel_engine_cmd_parser(engine,
				      batch_obj,
				      shadow_batch_obj,
				      batch_start_offset,
				      batch_len,
				      is_master);
1264 1265
	if (ret)
		goto err;
1266

1267 1268 1269
	ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
	if (ret)
		goto err;
1270

C
Chris Wilson 已提交
1271 1272
	i915_gem_object_unpin_pages(shadow_batch_obj);

1273
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1274

1275 1276
	vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
	vma->exec_entry = shadow_exec_entry;
C
Chris Wilson 已提交
1277
	vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
1278
	i915_gem_object_get(shadow_batch_obj);
1279
	list_add_tail(&vma->exec_list, &eb->vmas);
1280

1281 1282 1283
	shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;

	return shadow_batch_obj;
1284

1285
err:
C
Chris Wilson 已提交
1286
	i915_gem_object_unpin_pages(shadow_batch_obj);
1287 1288 1289 1290
	if (ret == -EACCES) /* unhandled chained batch */
		return batch_obj;
	else
		return ERR_PTR(ret);
1291
}
1292

1293 1294 1295 1296
static int
execbuf_submit(struct i915_execbuffer_params *params,
	       struct drm_i915_gem_execbuffer2 *args,
	       struct list_head *vmas)
1297
{
1298
	struct drm_i915_private *dev_priv = params->request->i915;
1299
	u64 exec_start, exec_len;
1300 1301
	int instp_mode;
	u32 instp_mask;
C
Chris Wilson 已提交
1302
	int ret;
1303

1304
	ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
1305
	if (ret)
C
Chris Wilson 已提交
1306
		return ret;
1307

1308
	ret = i915_switch_context(params->request);
1309
	if (ret)
C
Chris Wilson 已提交
1310
		return ret;
1311 1312 1313 1314 1315 1316 1317

	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
1318
		if (instp_mode != 0 && params->engine->id != RCS) {
1319
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
C
Chris Wilson 已提交
1320
			return -EINVAL;
1321 1322 1323
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
1324
			if (INTEL_INFO(dev_priv)->gen < 4) {
1325
				DRM_DEBUG("no rel constants on pre-gen4\n");
C
Chris Wilson 已提交
1326
				return -EINVAL;
1327 1328
			}

1329
			if (INTEL_INFO(dev_priv)->gen > 5 &&
1330 1331
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
C
Chris Wilson 已提交
1332
				return -EINVAL;
1333 1334 1335
			}

			/* The HW changed the meaning on this bit on gen6 */
1336
			if (INTEL_INFO(dev_priv)->gen >= 6)
1337 1338 1339 1340 1341
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
C
Chris Wilson 已提交
1342
		return -EINVAL;
1343 1344
	}

1345
	if (params->engine->id == RCS &&
C
Chris Wilson 已提交
1346
	    instp_mode != dev_priv->relative_constants_mode) {
1347
		struct intel_ring *ring = params->request->ring;
1348

1349
		ret = intel_ring_begin(params->request, 4);
1350
		if (ret)
C
Chris Wilson 已提交
1351
			return ret;
1352

1353 1354 1355 1356 1357
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);
1358 1359 1360 1361 1362

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1363
		ret = i915_reset_gen7_sol_offsets(params->request);
1364
		if (ret)
C
Chris Wilson 已提交
1365
			return ret;
1366 1367
	}

1368 1369 1370 1371
	exec_len   = args->batch_len;
	exec_start = params->batch_obj_vm_offset +
		     params->args_batch_start_offset;

1372 1373 1374
	if (exec_len == 0)
		exec_len = params->batch_obj->base.size;

1375 1376 1377
	ret = params->engine->emit_bb_start(params->request,
					    exec_start, exec_len,
					    params->dispatch_flags);
C
Chris Wilson 已提交
1378 1379
	if (ret)
		return ret;
1380

1381
	trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
1382

1383
	i915_gem_execbuffer_move_to_active(vmas, params->request);
1384

C
Chris Wilson 已提交
1385
	return 0;
1386 1387
}

1388 1389
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
1390
 * The engine index is returned.
1391
 */
1392
static unsigned int
1393 1394
gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
			 struct drm_file *file)
1395 1396 1397
{
	struct drm_i915_file_private *file_priv = file->driver_priv;

1398
	/* Check whether the file_priv has already selected one ring. */
1399
	if ((int)file_priv->bsd_engine < 0) {
1400
		/* If not, use the ping-pong mechanism to select one. */
1401
		mutex_lock(&dev_priv->drm.struct_mutex);
1402 1403
		file_priv->bsd_engine = dev_priv->mm.bsd_engine_dispatch_index;
		dev_priv->mm.bsd_engine_dispatch_index ^= 1;
1404
		mutex_unlock(&dev_priv->drm.struct_mutex);
1405
	}
1406

1407
	return file_priv->bsd_engine;
1408 1409
}

1410 1411
#define I915_USER_RINGS (4)

1412
static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
1413 1414 1415 1416 1417 1418 1419
	[I915_EXEC_DEFAULT]	= RCS,
	[I915_EXEC_RENDER]	= RCS,
	[I915_EXEC_BLT]		= BCS,
	[I915_EXEC_BSD]		= VCS,
	[I915_EXEC_VEBOX]	= VECS
};

1420 1421 1422 1423
static struct intel_engine_cs *
eb_select_engine(struct drm_i915_private *dev_priv,
		 struct drm_file *file,
		 struct drm_i915_gem_execbuffer2 *args)
1424 1425
{
	unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1426
	struct intel_engine_cs *engine;
1427 1428 1429

	if (user_ring_id > I915_USER_RINGS) {
		DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1430
		return NULL;
1431 1432 1433 1434 1435 1436
	}

	if ((user_ring_id != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			  "bsd dispatch flags: %d\n", (int)(args->flags));
1437
		return NULL;
1438 1439 1440 1441 1442 1443
	}

	if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
		unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;

		if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1444
			bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
1445 1446
		} else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
			   bsd_idx <= I915_EXEC_BSD_RING2) {
1447
			bsd_idx >>= I915_EXEC_BSD_SHIFT;
1448 1449 1450 1451
			bsd_idx--;
		} else {
			DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
				  bsd_idx);
1452
			return NULL;
1453 1454
		}

1455
		engine = &dev_priv->engine[_VCS(bsd_idx)];
1456
	} else {
1457
		engine = &dev_priv->engine[user_ring_map[user_ring_id]];
1458 1459
	}

1460
	if (!intel_engine_initialized(engine)) {
1461
		DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1462
		return NULL;
1463 1464
	}

1465
	return engine;
1466 1467
}

1468 1469 1470 1471
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1472
		       struct drm_i915_gem_exec_object2 *exec)
1473
{
1474 1475
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1476
	struct eb_vmas *eb;
1477
	struct drm_i915_gem_object *batch_obj;
1478
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1479
	struct intel_engine_cs *engine;
1480
	struct i915_gem_context *ctx;
1481
	struct i915_address_space *vm;
1482 1483
	struct i915_execbuffer_params params_master; /* XXX: will be removed later */
	struct i915_execbuffer_params *params = &params_master;
1484
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1485
	u32 dispatch_flags;
1486
	int ret;
1487
	bool need_relocs;
1488

1489
	if (!i915_gem_check_execbuffer(args))
1490 1491
		return -EINVAL;

1492
	ret = validate_exec_list(dev, exec, args->buffer_count);
1493 1494 1495
	if (ret)
		return ret;

1496
	dispatch_flags = 0;
1497
	if (args->flags & I915_EXEC_SECURE) {
1498
		if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
1499 1500
		    return -EPERM;

1501
		dispatch_flags |= I915_DISPATCH_SECURE;
1502
	}
1503
	if (args->flags & I915_EXEC_IS_PINNED)
1504
		dispatch_flags |= I915_DISPATCH_PINNED;
1505

1506 1507 1508
	engine = eb_select_engine(dev_priv, file, args);
	if (!engine)
		return -EINVAL;
1509 1510

	if (args->buffer_count < 1) {
1511
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1512 1513 1514
		return -EINVAL;
	}

1515 1516 1517 1518 1519
	if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
		if (!HAS_RESOURCE_STREAMER(dev)) {
			DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
			return -EINVAL;
		}
1520
		if (engine->id != RCS) {
1521
			DRM_DEBUG("RS is not available on %s\n",
1522
				 engine->name);
1523 1524 1525 1526 1527 1528
			return -EINVAL;
		}

		dispatch_flags |= I915_DISPATCH_RS;
	}

1529 1530 1531 1532 1533 1534
	/* Take a local wakeref for preparing to dispatch the execbuf as
	 * we expect to access the hardware fairly frequently in the
	 * process. Upon first dispatch, we acquire another prolonged
	 * wakeref that we hold until the GPU has been idle for at least
	 * 100ms.
	 */
1535 1536
	intel_runtime_pm_get(dev_priv);

1537 1538 1539 1540
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1541
	ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
1542
	if (IS_ERR(ctx)) {
1543
		mutex_unlock(&dev->struct_mutex);
1544
		ret = PTR_ERR(ctx);
1545
		goto pre_mutex_err;
1546
	}
1547

1548
	i915_gem_context_get(ctx);
1549

1550 1551 1552
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1553
		vm = &ggtt->base;
1554

1555 1556
	memset(&params_master, 0x00, sizeof(params_master));

B
Ben Widawsky 已提交
1557
	eb = eb_create(args);
1558
	if (eb == NULL) {
1559
		i915_gem_context_put(ctx);
1560 1561 1562 1563 1564
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1565
	/* Look up object handles */
1566
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1567 1568
	if (ret)
		goto err;
1569

1570
	/* take note of the batch buffer before we might reorder the lists */
1571
	batch_obj = eb_get_batch(eb);
1572

1573
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1574
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1575 1576
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
1577 1578 1579 1580
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1581
	if (need_relocs)
B
Ben Widawsky 已提交
1582
		ret = i915_gem_execbuffer_relocate(eb);
1583 1584
	if (ret) {
		if (ret == -EFAULT) {
1585 1586
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
								engine,
1587
								eb, exec, ctx);
1588 1589 1590 1591 1592 1593 1594 1595
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1596
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1597 1598 1599 1600
		ret = -EINVAL;
		goto err;
	}

1601
	params->args_batch_start_offset = args->batch_start_offset;
1602
	if (intel_engine_needs_cmd_parser(engine) && args->batch_len) {
1603 1604
		struct drm_i915_gem_object *parsed_batch_obj;

1605 1606 1607 1608 1609 1610
		parsed_batch_obj = i915_gem_execbuffer_parse(engine,
							     &shadow_exec_entry,
							     eb,
							     batch_obj,
							     args->batch_start_offset,
							     args->batch_len,
1611
							     drm_is_current_master(file));
1612 1613
		if (IS_ERR(parsed_batch_obj)) {
			ret = PTR_ERR(parsed_batch_obj);
1614 1615
			goto err;
		}
1616 1617

		/*
1618 1619
		 * parsed_batch_obj == batch_obj means batch not fully parsed:
		 * Accept, but don't promote to secure.
1620 1621
		 */

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
		if (parsed_batch_obj != batch_obj) {
			/*
			 * Batch parsed and accepted:
			 *
			 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
			 * bit from MI_BATCH_BUFFER_START commands issued in
			 * the dispatch_execbuffer implementations. We
			 * specifically don't want that set on batches the
			 * command parser has accepted.
			 */
			dispatch_flags |= I915_DISPATCH_SECURE;
1633
			params->args_batch_start_offset = 0;
1634 1635
			batch_obj = parsed_batch_obj;
		}
1636 1637
	}

1638 1639
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1640 1641
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1642
	 * hsw should have this fixed, but bdw mucks it up again. */
1643
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1644 1645 1646 1647 1648 1649
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1650
		 *   so we don't really have issues with multiple objects not
1651 1652 1653 1654 1655 1656
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
		ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
		if (ret)
			goto err;
1657

1658
		params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
1659
	} else
1660
		params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
1661

1662
	/* Allocate a request for this batch buffer nice and early. */
1663 1664 1665
	params->request = i915_gem_request_alloc(engine, ctx);
	if (IS_ERR(params->request)) {
		ret = PTR_ERR(params->request);
1666
		goto err_batch_unpin;
1667
	}
1668

1669
	ret = i915_gem_request_add_to_client(params->request, file);
1670
	if (ret)
1671
		goto err_request;
1672

1673 1674 1675 1676 1677 1678 1679 1680
	/*
	 * Save assorted stuff away to pass through to *_submission().
	 * NB: This data should be 'persistent' and not local as it will
	 * kept around beyond the duration of the IOCTL once the GPU
	 * scheduler arrives.
	 */
	params->dev                     = dev;
	params->file                    = file;
1681
	params->engine                    = engine;
1682 1683 1684 1685
	params->dispatch_flags          = dispatch_flags;
	params->batch_obj               = batch_obj;
	params->ctx                     = ctx;

1686
	ret = execbuf_submit(params, args, &eb->vmas);
1687
err_request:
1688
	__i915_add_request(params->request, params->batch_obj, ret == 0);
1689

1690
err_batch_unpin:
1691 1692 1693 1694 1695 1696
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1697
	if (dispatch_flags & I915_DISPATCH_SECURE)
1698
		i915_gem_object_ggtt_unpin(batch_obj);
1699

1700
err:
1701
	/* the request owns the ref now */
1702
	i915_gem_context_put(ctx);
1703
	eb_destroy(eb);
1704 1705 1706 1707

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1708 1709 1710
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1729
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1730 1731 1732 1733 1734 1735 1736
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1737
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1738 1739 1740 1741 1742 1743
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1744
			     u64_to_user_ptr(args->buffers_ptr),
1745 1746
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1747
		DRM_DEBUG("copy %d exec entries failed %d\n",
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1775
	i915_execbuffer2_set_context_id(exec2, 0);
1776

1777
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1778
	if (!ret) {
1779
		struct drm_i915_gem_exec_object __user *user_exec_list =
1780
			u64_to_user_ptr(args->buffers_ptr);
1781

1782
		/* Copy the new buffer offsets back to the user's exec list. */
1783
		for (i = 0; i < args->buffer_count; i++) {
1784 1785
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1812 1813
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1814
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1815 1816 1817
		return -EINVAL;
	}

1818 1819 1820 1821 1822
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1823 1824 1825
	exec2_list = drm_malloc_gfp(args->buffer_count,
				    sizeof(*exec2_list),
				    GFP_TEMPORARY);
1826
	if (exec2_list == NULL) {
1827
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1828 1829 1830 1831
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
1832
			     u64_to_user_ptr(args->buffers_ptr),
1833 1834
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1835
		DRM_DEBUG("copy %d exec entries failed %d\n",
1836 1837 1838 1839 1840
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1841
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1842 1843
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1844
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1845
				   u64_to_user_ptr(args->buffers_ptr);
1846 1847 1848
		int i;

		for (i = 0; i < args->buffer_count; i++) {
1849 1850
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1861 1862 1863 1864 1865 1866
		}
	}

	drm_free_large(exec2_list);
	return ret;
}