i915_gem_execbuffer.c 47.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36 37
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
38
#define  __EXEC_OBJECT_NEEDS_MAP (1<<29)
39 40 41
#define  __EXEC_OBJECT_NEEDS_BIAS (1<<28)

#define BATCH_OFFSET_BIAS (256*1024)
42

43 44
struct eb_vmas {
	struct list_head vmas;
45
	int and;
46
	union {
47
		struct i915_vma *lut[0];
48 49
		struct hlist_head buckets[0];
	};
50 51
};

52
static struct eb_vmas *
B
Ben Widawsky 已提交
53
eb_create(struct drm_i915_gem_execbuffer2 *args)
54
{
55
	struct eb_vmas *eb = NULL;
56 57

	if (args->flags & I915_EXEC_HANDLE_LUT) {
58
		unsigned size = args->buffer_count;
59 60
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
61 62 63 64
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
65 66
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
67
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
68 69 70
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
71
			     sizeof(struct eb_vmas),
72 73 74 75 76 77 78 79
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

80
	INIT_LIST_HEAD(&eb->vmas);
81 82 83 84
	return eb;
}

static void
85
eb_reset(struct eb_vmas *eb)
86
{
87 88
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
89 90
}

91
static int
92 93 94 95 96
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
97
{
98 99
	struct drm_i915_gem_object *obj;
	struct list_head objects;
100
	int i, ret;
101

102
	INIT_LIST_HEAD(&objects);
103
	spin_lock(&file->table_lock);
104 105
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
106
	for (i = 0; i < args->buffer_count; i++) {
107 108 109 110 111
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
112
			ret = -ENOENT;
113
			goto err;
114 115
		}

116
		if (!list_empty(&obj->obj_exec_link)) {
117 118 119
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
120
			ret = -EINVAL;
121
			goto err;
122 123 124
		}

		drm_gem_object_reference(&obj->base);
125 126 127
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
128

129
	i = 0;
130
	while (!list_empty(&objects)) {
131
		struct i915_vma *vma;
132

133 134 135 136
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

137 138 139 140 141 142 143 144
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
145
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
146 147 148
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
149
			goto err;
150 151
		}

152
		/* Transfer ownership from the objects list to the vmas list. */
153
		list_add_tail(&vma->exec_list, &eb->vmas);
154
		list_del_init(&obj->obj_exec_link);
155 156

		vma->exec_entry = &exec[i];
157
		if (eb->and < 0) {
158
			eb->lut[i] = vma;
159 160
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
161 162
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
163 164
				       &eb->buckets[handle & eb->and]);
		}
165
		++i;
166 167
	}

168
	return 0;
169 170


171
err:
172 173 174 175 176
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
177
		drm_gem_object_unreference(&obj->base);
178
	}
179 180 181 182 183
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

184
	return ret;
185 186
}

187
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
188
{
189 190 191 192 193 194 195
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
		struct hlist_node *node;
196

197 198
		head = &eb->buckets[handle & eb->and];
		hlist_for_each(node, head) {
199
			struct i915_vma *vma;
200

201 202 203
			vma = hlist_entry(node, struct i915_vma, exec_node);
			if (vma->exec_handle == handle)
				return vma;
204 205 206
		}
		return NULL;
	}
207 208
}

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
224
		vma->pin_count--;
225

C
Chris Wilson 已提交
226
	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
227 228 229 230
}

static void eb_destroy(struct eb_vmas *eb)
{
231 232
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
233

234 235
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
236
				       exec_list);
237
		list_del_init(&vma->exec_list);
238
		i915_gem_execbuffer_unreserve_vma(vma);
239
		drm_gem_object_unreference(&vma->obj->base);
240
	}
241 242 243
	kfree(eb);
}

244 245
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
246 247
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
248 249 250
		obj->cache_level != I915_CACHE_NONE);
}

251 252
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
253 254
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
255
{
256
	struct drm_device *dev = obj->base.dev;
257
	uint32_t page_offset = offset_in_page(reloc->offset);
B
Ben Widawsky 已提交
258
	uint64_t delta = reloc->delta + target_offset;
259
	char *vaddr;
260
	int ret;
261

262
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
263 264 265 266 267
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
268
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
269 270 271 272 273 274 275 276 277 278

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
279
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
280 281
	}

282 283 284 285 286 287 288
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
289 290
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
291 292 293
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
294
	uint64_t delta = reloc->delta + target_offset;
295
	uint64_t offset;
296
	void __iomem *reloc_page;
297
	int ret;
298 299 300 301 302 303 304 305 306 307

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
308 309
	offset = i915_gem_obj_ggtt_offset(obj);
	offset += reloc->offset;
310
	reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
311 312
					      offset & PAGE_MASK);
	iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
313 314

	if (INTEL_INFO(dev)->gen >= 8) {
315
		offset += sizeof(uint32_t);
316

317
		if (offset_in_page(offset) == 0) {
318
			io_mapping_unmap_atomic(reloc_page);
319 320 321
			reloc_page =
				io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
							 offset);
322 323
		}

324 325
		iowrite32(upper_32_bits(delta),
			  reloc_page + offset_in_page(offset));
326 327
	}

328 329 330 331 332
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
static void
clflush_write32(void *addr, uint32_t value)
{
	/* This is not a fast path, so KISS. */
	drm_clflush_virt_range(addr, sizeof(uint32_t));
	*(uint32_t *)addr = value;
	drm_clflush_virt_range(addr, sizeof(uint32_t));
}

static int
relocate_entry_clflush(struct drm_i915_gem_object *obj,
		       struct drm_i915_gem_relocation_entry *reloc,
		       uint64_t target_offset)
{
	struct drm_device *dev = obj->base.dev;
	uint32_t page_offset = offset_in_page(reloc->offset);
	uint64_t delta = (int)reloc->delta + target_offset;
	char *vaddr;
	int ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
	clflush_write32(vaddr + page_offset, lower_32_bits(delta));

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

		clflush_write32(vaddr + page_offset, upper_32_bits(delta));
	}

	kunmap_atomic(vaddr);

	return 0;
}

378 379
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
380
				   struct eb_vmas *eb,
381
				   struct drm_i915_gem_relocation_entry *reloc)
382 383 384
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
385
	struct drm_i915_gem_object *target_i915_obj;
386
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
387
	uint64_t target_offset;
388
	int ret;
389

390
	/* we've already hold a reference to all valid objects */
391 392
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
393
		return -ENOENT;
394 395
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
396

397
	target_offset = target_vma->node.start;
398

399 400 401 402 403
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
404 405 406 407 408 409
	    !(target_vma->bound & GLOBAL_BIND))) {
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
				    GLOBAL_BIND);
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
410

411
	/* Validate that the target is in a valid r/w GPU domain */
412
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
413
		DRM_DEBUG("reloc with multiple write domains: "
414 415 416 417 418 419
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
420
		return -EINVAL;
421
	}
422 423
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
424
		DRM_DEBUG("reloc with read/write non-GPU domains: "
425 426 427 428 429 430
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
431
		return -EINVAL;
432 433 434 435 436 437 438 439 440
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
441
		return 0;
442 443

	/* Check that the relocation address is valid... */
444 445
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
446
		DRM_DEBUG("Relocation beyond object bounds: "
447 448 449 450
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
451
		return -EINVAL;
452
	}
453
	if (unlikely(reloc->offset & 3)) {
454
		DRM_DEBUG("Relocation not 4-byte aligned: "
455 456 457
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
458
		return -EINVAL;
459 460
	}

461 462 463 464
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

465
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
466
		ret = relocate_entry_cpu(obj, reloc, target_offset);
467
	else if (obj->map_and_fenceable)
B
Ben Widawsky 已提交
468
		ret = relocate_entry_gtt(obj, reloc, target_offset);
469 470 471 472 473 474
	else if (cpu_has_clflush)
		ret = relocate_entry_clflush(obj, reloc, target_offset);
	else {
		WARN_ONCE(1, "Impossible case in relocation handling\n");
		ret = -ENODEV;
	}
475

476 477 478
	if (ret)
		return ret;

479 480 481
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

482
	return 0;
483 484 485
}

static int
486 487
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
488
{
489 490
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
491
	struct drm_i915_gem_relocation_entry __user *user_relocs;
492
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
493
	int remain, ret;
494

V
Ville Syrjälä 已提交
495
	user_relocs = to_user_ptr(entry->relocs_ptr);
496

497 498 499 500 501 502 503 504 505
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
506 507
			return -EFAULT;

508 509
		do {
			u64 offset = r->presumed_offset;
510

511
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
512 513 514 515 516 517 518 519 520 521 522 523 524
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
525 526 527
	}

	return 0;
528
#undef N_RELOC
529 530 531
}

static int
532 533 534
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
535
{
536
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
537 538 539
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
540
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
541 542 543 544 545 546 547 548
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
549
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
550
{
551
	struct i915_vma *vma;
552 553 554 555 556 557 558 559 560 561
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
562 563
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
564
		if (ret)
565
			break;
566
	}
567
	pagefault_enable();
568

569
	return ret;
570 571
}

572 573 574 575 576 577
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

578
static int
579
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
580
				struct intel_engine_cs *ring,
581
				bool *need_reloc)
582
{
583
	struct drm_i915_gem_object *obj = vma->obj;
584
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
585
	uint64_t flags;
586 587
	int ret;

588
	flags = 0;
589 590 591 592 593 594 595 596
	if (!drm_mm_node_allocated(&vma->node)) {
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
			flags |= PIN_GLOBAL;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
	}
597 598

	ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
599 600 601 602 603
	if ((ret == -ENOSPC  || ret == -E2BIG) &&
	    only_mappable_for_reloc(entry->flags))
		ret = i915_gem_object_pin(obj, vma->vm,
					  entry->alignment,
					  flags & ~(PIN_GLOBAL | PIN_MAPPABLE));
604 605 606
	if (ret)
		return ret;

607 608
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

609 610 611 612
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
613

614 615
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
616 617
	}

618 619
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
620 621 622 623 624 625 626 627
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

628
	return 0;
629
}
630

631
static bool
632
need_reloc_mappable(struct i915_vma *vma)
633 634 635
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
	if (entry->relocation_count == 0)
		return false;

	if (!i915_is_ggtt(vma->vm))
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
657

658
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
659 660 661 662 663 664 665 666 667 668
	       !i915_is_ggtt(vma->vm));

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

669 670 671 672
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
		return !only_mappable_for_reloc(entry->flags);

673 674 675
	return false;
}

676
static int
677
i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
678
			    struct list_head *vmas,
679
			    bool *need_relocs)
680
{
681
	struct drm_i915_gem_object *obj;
682
	struct i915_vma *vma;
683
	struct i915_address_space *vm;
684
	struct list_head ordered_vmas;
685 686
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
687

688 689
	i915_gem_retire_requests_ring(ring);

690 691
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

692 693
	INIT_LIST_HEAD(&ordered_vmas);
	while (!list_empty(vmas)) {
694 695 696
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

697 698 699
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
700

701 702
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
703 704 705
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
706
		need_mappable = need_fence || need_reloc_mappable(vma);
707

708 709
		if (need_mappable) {
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
710
			list_move(&vma->exec_list, &ordered_vmas);
711
		} else
712
			list_move_tail(&vma->exec_list, &ordered_vmas);
713

714
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
715
		obj->base.pending_write_domain = 0;
716
	}
717
	list_splice(&ordered_vmas, vmas);
718 719 720 721 722 723 724 725 726 727

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
728
	 * This avoid unnecessary unbinding of later objects in order to make
729 730 731 732
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
733
		int ret = 0;
734 735

		/* Unbind any ill-fitting objects or pin. */
736 737
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
738 739
				continue;

740
			if (eb_vma_misplaced(vma))
741
				ret = i915_vma_unbind(vma);
742
			else
743
				ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
744
			if (ret)
745 746 747 748
				goto err;
		}

		/* Bind fresh objects */
749 750
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
751
				continue;
752

753
			ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
754 755
			if (ret)
				goto err;
756 757
		}

758
err:
C
Chris Wilson 已提交
759
		if (ret != -ENOSPC || retry++)
760 761
			return ret;

762 763 764 765
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

766
		ret = i915_gem_evict_vm(vm, true);
767 768 769 770 771 772 773
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
774
				  struct drm_i915_gem_execbuffer2 *args,
775
				  struct drm_file *file,
776
				  struct intel_engine_cs *ring,
777 778
				  struct eb_vmas *eb,
				  struct drm_i915_gem_exec_object2 *exec)
779 780
{
	struct drm_i915_gem_relocation_entry *reloc;
781 782
	struct i915_address_space *vm;
	struct i915_vma *vma;
783
	bool need_relocs;
784
	int *reloc_offset;
785
	int i, total, ret;
786
	unsigned count = args->buffer_count;
787

788 789
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

790
	/* We may process another execbuffer during the unlock... */
791 792 793
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
794
		i915_gem_execbuffer_unreserve_vma(vma);
795
		drm_gem_object_unreference(&vma->obj->base);
796 797
	}

798 799 800 801
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
802
		total += exec[i].relocation_count;
803

804
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
805
	reloc = drm_malloc_ab(total, sizeof(*reloc));
806 807 808
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
809 810 811 812 813 814 815
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
816 817
		u64 invalid_offset = (u64)-1;
		int j;
818

V
Ville Syrjälä 已提交
819
		user_relocs = to_user_ptr(exec[i].relocs_ptr);
820 821

		if (copy_from_user(reloc+total, user_relocs,
822
				   exec[i].relocation_count * sizeof(*reloc))) {
823 824 825 826 827
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

828 829 830 831 832 833 834 835 836 837
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
838 839 840
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
841 842 843 844 845 846
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

847
		reloc_offset[i] = total;
848
		total += exec[i].relocation_count;
849 850 851 852 853 854 855 856
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

857 858
	/* reacquire the objects */
	eb_reset(eb);
859
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
860 861
	if (ret)
		goto err;
862

863
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
864
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
865 866 867
	if (ret)
		goto err;

868 869 870 871
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
872 873 874 875 876 877 878 879 880 881 882 883
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
884
	drm_free_large(reloc_offset);
885 886 887 888
	return ret;
}

static int
889
i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
890
				struct list_head *vmas)
891
{
892
	struct i915_vma *vma;
893
	uint32_t flush_domains = 0;
894
	bool flush_chipset = false;
895
	int ret;
896

897 898
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
899
		ret = i915_gem_object_sync(obj, ring);
900 901
		if (ret)
			return ret;
902 903

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
904
			flush_chipset |= i915_gem_clflush_object(obj, false);
905 906

		flush_domains |= obj->base.write_domain;
907 908
	}

909
	if (flush_chipset)
910
		i915_gem_chipset_flush(ring->dev);
911 912 913 914

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

915 916 917
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
918
	return intel_ring_invalidate_all_caches(ring);
919 920
}

921 922
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
923
{
924 925 926
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

927
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
928 929 930
}

static int
931 932
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
933 934
		   int count)
{
935 936
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
937 938 939 940 941 942
	unsigned invalid_flags;
	int i;

	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
943 944

	for (i = 0; i < count; i++) {
V
Ville Syrjälä 已提交
945
		char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
946 947
		int length; /* limited by fault_in_pages_readable() */

948
		if (exec[i].flags & invalid_flags)
949 950
			return -EINVAL;

951 952 953 954 955
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
956
			return -EINVAL;
957
		relocs_total += exec[i].relocation_count;
958 959 960

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
961 962 963 964 965
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
966 967 968
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

969
		if (likely(!i915.prefault_disable)) {
970 971 972
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
973 974 975 976 977
	}

	return 0;
}

978
static struct intel_context *
979
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
980
			  struct intel_engine_cs *ring, const u32 ctx_id)
981
{
982
	struct intel_context *ctx = NULL;
983 984
	struct i915_ctx_hang_stats *hs;

985
	if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
986 987
		return ERR_PTR(-EINVAL);

988
	ctx = i915_gem_context_get(file->driver_priv, ctx_id);
989
	if (IS_ERR(ctx))
990
		return ctx;
991

992
	hs = &ctx->hang_stats;
993 994
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
995
		return ERR_PTR(-EIO);
996 997
	}

998 999 1000 1001 1002 1003 1004 1005
	if (i915.enable_execlists && !ctx->engine[ring->id].state) {
		int ret = intel_lr_context_deferred_create(ctx, ring);
		if (ret) {
			DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
			return ERR_PTR(ret);
		}
	}

1006
	return ctx;
1007 1008
}

1009
void
1010
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1011
				   struct intel_engine_cs *ring)
1012
{
1013
	struct drm_i915_gem_request *req = intel_ring_get_request(ring);
1014
	struct i915_vma *vma;
1015

1016
	list_for_each_entry(vma, vmas, exec_list) {
1017
		struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1018
		struct drm_i915_gem_object *obj = vma->obj;
1019 1020
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1021

1022
		obj->base.write_domain = obj->base.pending_write_domain;
1023 1024 1025
		if (obj->base.write_domain == 0)
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1026

B
Ben Widawsky 已提交
1027
		i915_vma_move_to_active(vma, ring);
1028 1029
		if (obj->base.write_domain) {
			obj->dirty = 1;
1030
			i915_gem_request_assign(&obj->last_write_req, req);
1031

1032
			intel_fb_obj_invalidate(obj, ring, ORIGIN_CS);
1033 1034 1035

			/* update for the implicit flush after a batch */
			obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1036
		}
1037
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
1038
			i915_gem_request_assign(&obj->last_fenced_req, req);
1039 1040 1041 1042 1043 1044
			if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
				struct drm_i915_private *dev_priv = to_i915(ring->dev);
				list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
					       &dev_priv->mm.fence_list);
			}
		}
1045

C
Chris Wilson 已提交
1046
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1047 1048 1049
	}
}

1050
void
1051
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
1052
				    struct drm_file *file,
1053
				    struct intel_engine_cs *ring,
1054
				    struct drm_i915_gem_object *obj)
1055
{
1056 1057
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
1058

1059
	/* Add a breadcrumb for the completion of the batch buffer */
1060
	(void)__i915_add_request(ring, file, obj);
1061
}
1062

1063 1064
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
1065
			    struct intel_engine_cs *ring)
1066
{
1067
	struct drm_i915_private *dev_priv = dev->dev_private;
1068 1069
	int ret, i;

1070 1071 1072 1073
	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
static int
i915_emit_box(struct intel_engine_cs *ring,
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
{
	int ret;

	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
			  box->x1, box->y1, box->x2, box->y2);
		return -EINVAL;
	}

	if (INTEL_INFO(ring->dev)->gen >= 4) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
	} else {
		ret = intel_ring_begin(ring, 6);
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
		intel_ring_emit(ring, DR1);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
		intel_ring_emit(ring, 0);
	}
	intel_ring_advance(ring);

	return 0;
}

1130 1131 1132 1133 1134 1135 1136
static struct drm_i915_gem_object*
i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct eb_vmas *eb,
			  struct drm_i915_gem_object *batch_obj,
			  u32 batch_start_offset,
			  u32 batch_len,
1137
			  bool is_master)
1138 1139 1140
{
	struct drm_i915_private *dev_priv = to_i915(batch_obj->base.dev);
	struct drm_i915_gem_object *shadow_batch_obj;
1141
	struct i915_vma *vma;
1142 1143 1144
	int ret;

	shadow_batch_obj = i915_gem_batch_pool_get(&dev_priv->mm.batch_pool,
1145
						   PAGE_ALIGN(batch_len));
1146 1147 1148 1149 1150 1151 1152 1153 1154
	if (IS_ERR(shadow_batch_obj))
		return shadow_batch_obj;

	ret = i915_parse_cmds(ring,
			      batch_obj,
			      shadow_batch_obj,
			      batch_start_offset,
			      batch_len,
			      is_master);
1155 1156
	if (ret)
		goto err;
1157

1158 1159 1160
	ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
	if (ret)
		goto err;
1161

C
Chris Wilson 已提交
1162 1163
	i915_gem_object_unpin_pages(shadow_batch_obj);

1164
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1165

1166 1167
	vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
	vma->exec_entry = shadow_exec_entry;
C
Chris Wilson 已提交
1168
	vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
1169 1170
	drm_gem_object_reference(&shadow_batch_obj->base);
	list_add_tail(&vma->exec_list, &eb->vmas);
1171

1172 1173 1174
	shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;

	return shadow_batch_obj;
1175

1176
err:
C
Chris Wilson 已提交
1177
	i915_gem_object_unpin_pages(shadow_batch_obj);
1178 1179 1180 1181
	if (ret == -EACCES) /* unhandled chained batch */
		return batch_obj;
	else
		return ERR_PTR(ret);
1182
}
1183

1184 1185 1186 1187 1188 1189 1190
int
i915_gem_ringbuffer_submission(struct drm_device *dev, struct drm_file *file,
			       struct intel_engine_cs *ring,
			       struct intel_context *ctx,
			       struct drm_i915_gem_execbuffer2 *args,
			       struct list_head *vmas,
			       struct drm_i915_gem_object *batch_obj,
1191
			       u64 exec_start, u32 dispatch_flags)
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
{
	struct drm_clip_rect *cliprects = NULL;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 exec_len;
	int instp_mode;
	u32 instp_mask;
	int i, ret = 0;

	if (args->num_cliprects != 0) {
		if (ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
			return -EINVAL;
		}

		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}

		cliprects = kcalloc(args->num_cliprects,
				    sizeof(*cliprects),
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto error;
		}

		if (copy_from_user(cliprects,
				   to_user_ptr(args->cliprects_ptr),
				   sizeof(*cliprects)*args->num_cliprects)) {
			ret = -EFAULT;
			goto error;
		}
	} else {
		if (args->DR4 == 0xffffffff) {
			DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
			args->DR4 = 0;
		}

		if (args->DR1 || args->DR4 || args->cliprects_ptr) {
			DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
			return -EINVAL;
		}
	}

	ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
	if (ret)
		goto error;

	ret = i915_switch_context(ring, ctx);
	if (ret)
		goto error;

1251 1252 1253 1254 1255 1256 1257
	if (ctx->ppgtt)
		WARN(ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
			"%s didn't clear reload\n", ring->name);
	else if (dev_priv->mm.aliasing_ppgtt)
		WARN(dev_priv->mm.aliasing_ppgtt->pd_dirty_rings &
			(1<<ring->id), "%s didn't clear reload\n", ring->name);

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
		if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
			ret = -EINVAL;
			goto error;
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4) {
				DRM_DEBUG("no rel constants on pre-gen4\n");
				ret = -EINVAL;
				goto error;
			}

			if (INTEL_INFO(dev)->gen > 5 &&
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
				ret = -EINVAL;
				goto error;
			}

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
		ret = -EINVAL;
		goto error;
	}

	if (ring == &dev_priv->ring[RCS] &&
			instp_mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			goto error;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto error;
	}

	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
1319
			ret = i915_emit_box(ring, &cliprects[i],
1320 1321 1322 1323 1324 1325
					    args->DR1, args->DR4);
			if (ret)
				goto error;

			ret = ring->dispatch_execbuffer(ring,
							exec_start, exec_len,
1326
							dispatch_flags);
1327 1328 1329 1330 1331 1332
			if (ret)
				goto error;
		}
	} else {
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
1333
						dispatch_flags);
1334 1335 1336 1337
		if (ret)
			return ret;
	}

1338
	trace_i915_gem_ring_dispatch(intel_ring_get_request(ring), dispatch_flags);
1339 1340 1341 1342 1343 1344 1345 1346 1347

	i915_gem_execbuffer_move_to_active(vmas, ring);
	i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);

error:
	kfree(cliprects);
	return ret;
}

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
 * The Ring ID is returned.
 */
static int gen8_dispatch_bsd_ring(struct drm_device *dev,
				  struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;

	/* Check whether the file_priv is using one ring */
	if (file_priv->bsd_ring)
		return file_priv->bsd_ring->id;
	else {
		/* If no, use the ping-pong mechanism to select one ring */
		int ring_id;

		mutex_lock(&dev->struct_mutex);
1366
		if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
1367
			ring_id = VCS;
1368
			dev_priv->mm.bsd_ring_dispatch_index = 1;
1369 1370
		} else {
			ring_id = VCS2;
1371
			dev_priv->mm.bsd_ring_dispatch_index = 0;
1372 1373 1374 1375 1376 1377 1378
		}
		file_priv->bsd_ring = &dev_priv->ring[ring_id];
		mutex_unlock(&dev->struct_mutex);
		return ring_id;
	}
}

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
static struct drm_i915_gem_object *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma->obj;
}

1398 1399 1400 1401
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1402
		       struct drm_i915_gem_exec_object2 *exec)
1403
{
1404
	struct drm_i915_private *dev_priv = dev->dev_private;
1405
	struct eb_vmas *eb;
1406
	struct drm_i915_gem_object *batch_obj;
1407
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1408
	struct intel_engine_cs *ring;
1409
	struct intel_context *ctx;
1410
	struct i915_address_space *vm;
1411
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1412
	u64 exec_start = args->batch_start_offset;
1413
	u32 dispatch_flags;
1414
	int ret;
1415
	bool need_relocs;
1416

1417
	if (!i915_gem_check_execbuffer(args))
1418 1419
		return -EINVAL;

1420
	ret = validate_exec_list(dev, exec, args->buffer_count);
1421 1422 1423
	if (ret)
		return ret;

1424
	dispatch_flags = 0;
1425 1426 1427 1428
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

1429
		dispatch_flags |= I915_DISPATCH_SECURE;
1430
	}
1431
	if (args->flags & I915_EXEC_IS_PINNED)
1432
		dispatch_flags |= I915_DISPATCH_PINNED;
1433

1434
	if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
1435
		DRM_DEBUG("execbuf with unknown ring: %d\n",
1436 1437 1438
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1439

1440 1441 1442 1443 1444 1445 1446
	if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			"bsd dispatch flags: %d\n", (int)(args->flags));
		return -EINVAL;
	} 

1447 1448
	if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
		ring = &dev_priv->ring[RCS];
1449 1450 1451
	else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
		if (HAS_BSD2(dev)) {
			int ring_id;
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468

			switch (args->flags & I915_EXEC_BSD_MASK) {
			case I915_EXEC_BSD_DEFAULT:
				ring_id = gen8_dispatch_bsd_ring(dev, file);
				ring = &dev_priv->ring[ring_id];
				break;
			case I915_EXEC_BSD_RING1:
				ring = &dev_priv->ring[VCS];
				break;
			case I915_EXEC_BSD_RING2:
				ring = &dev_priv->ring[VCS2];
				break;
			default:
				DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
					  (int)(args->flags & I915_EXEC_BSD_MASK));
				return -EINVAL;
			}
1469 1470 1471
		} else
			ring = &dev_priv->ring[VCS];
	} else
1472 1473
		ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];

1474 1475 1476 1477 1478
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1479 1480

	if (args->buffer_count < 1) {
1481
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1482 1483 1484
		return -EINVAL;
	}

1485 1486
	intel_runtime_pm_get(dev_priv);

1487 1488 1489 1490
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1491
	ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
1492
	if (IS_ERR(ctx)) {
1493
		mutex_unlock(&dev->struct_mutex);
1494
		ret = PTR_ERR(ctx);
1495
		goto pre_mutex_err;
1496
	}
1497 1498 1499

	i915_gem_context_reference(ctx);

1500 1501 1502
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1503
		vm = &dev_priv->gtt.base;
1504

B
Ben Widawsky 已提交
1505
	eb = eb_create(args);
1506
	if (eb == NULL) {
1507
		i915_gem_context_unreference(ctx);
1508 1509 1510 1511 1512
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1513
	/* Look up object handles */
1514
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1515 1516
	if (ret)
		goto err;
1517

1518
	/* take note of the batch buffer before we might reorder the lists */
1519
	batch_obj = eb_get_batch(eb);
1520

1521
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1522
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1523
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
1524 1525 1526 1527
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1528
	if (need_relocs)
B
Ben Widawsky 已提交
1529
		ret = i915_gem_execbuffer_relocate(eb);
1530 1531
	if (ret) {
		if (ret == -EFAULT) {
1532
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
1533
								eb, exec);
1534 1535 1536 1537 1538 1539 1540 1541
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1542
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1543 1544 1545 1546
		ret = -EINVAL;
		goto err;
	}

1547
	if (i915_needs_cmd_parser(ring) && args->batch_len) {
1548 1549 1550 1551 1552 1553
		batch_obj = i915_gem_execbuffer_parse(ring,
						      &shadow_exec_entry,
						      eb,
						      batch_obj,
						      args->batch_start_offset,
						      args->batch_len,
1554
						      file->is_master);
1555 1556
		if (IS_ERR(batch_obj)) {
			ret = PTR_ERR(batch_obj);
1557 1558
			goto err;
		}
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571

		/*
		 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
		 * bit from MI_BATCH_BUFFER_START commands issued in the
		 * dispatch_execbuffer implementations. We specifically
		 * don't want that set when the command parser is
		 * enabled.
		 *
		 * FIXME: with aliasing ppgtt, buffers that should only
		 * be in ggtt still end up in the aliasing ppgtt. remove
		 * this check when that is fixed.
		 */
		if (USES_FULL_PPGTT(dev))
1572
			dispatch_flags |= I915_DISPATCH_SECURE;
1573 1574

		exec_start = 0;
1575 1576
	}

1577 1578
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1579 1580
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1581
	 * hsw should have this fixed, but bdw mucks it up again. */
1582
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1583 1584 1585 1586 1587 1588
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1589
		 *   so we don't really have issues with multiple objects not
1590 1591 1592 1593 1594 1595
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
		ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
		if (ret)
			goto err;
1596

1597
		exec_start += i915_gem_obj_ggtt_offset(batch_obj);
1598
	} else
1599
		exec_start += i915_gem_obj_offset(batch_obj, vm);
1600

1601 1602 1603
	ret = dev_priv->gt.execbuf_submit(dev, file, ring, ctx, args,
					  &eb->vmas, batch_obj, exec_start,
					  dispatch_flags);
1604

1605 1606 1607 1608 1609 1610
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1611
	if (dispatch_flags & I915_DISPATCH_SECURE)
1612
		i915_gem_object_ggtt_unpin(batch_obj);
1613
err:
1614 1615
	/* the request owns the ref now */
	i915_gem_context_unreference(ctx);
1616
	eb_destroy(eb);
1617 1618 1619 1620

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1621 1622 1623
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1642
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1643 1644 1645 1646 1647 1648 1649
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1650
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1651 1652 1653 1654 1655 1656
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
V
Ville Syrjälä 已提交
1657
			     to_user_ptr(args->buffers_ptr),
1658 1659
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1660
		DRM_DEBUG("copy %d exec entries failed %d\n",
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1688
	i915_execbuffer2_set_context_id(exec2, 0);
1689

1690
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1691
	if (!ret) {
1692 1693 1694
		struct drm_i915_gem_exec_object __user *user_exec_list =
			to_user_ptr(args->buffers_ptr);

1695
		/* Copy the new buffer offsets back to the user's exec list. */
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1723 1724
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1725
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1726 1727 1728
		return -EINVAL;
	}

1729 1730 1731 1732 1733
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1734
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
1735
			     GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
1736 1737 1738
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1739
	if (exec2_list == NULL) {
1740
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1741 1742 1743 1744
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
V
Ville Syrjälä 已提交
1745
			     to_user_ptr(args->buffers_ptr),
1746 1747
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1748
		DRM_DEBUG("copy %d exec entries failed %d\n",
1749 1750 1751 1752 1753
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1754
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1755 1756
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1757
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
				   to_user_ptr(args->buffers_ptr);
		int i;

		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1772 1773 1774 1775 1776 1777
		}
	}

	drm_free_large(exec2_list);
	return ret;
}