i915_gem_execbuffer.c 40.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36 37
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
38 39 40
#define  __EXEC_OBJECT_NEEDS_BIAS (1<<28)

#define BATCH_OFFSET_BIAS (256*1024)
41

42 43
struct eb_vmas {
	struct list_head vmas;
44
	int and;
45
	union {
46
		struct i915_vma *lut[0];
47 48
		struct hlist_head buckets[0];
	};
49 50
};

51
static struct eb_vmas *
B
Ben Widawsky 已提交
52
eb_create(struct drm_i915_gem_execbuffer2 *args)
53
{
54
	struct eb_vmas *eb = NULL;
55 56

	if (args->flags & I915_EXEC_HANDLE_LUT) {
57
		unsigned size = args->buffer_count;
58 59
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
60 61 62 63
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
64 65
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
66
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
67 68 69
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
70
			     sizeof(struct eb_vmas),
71 72 73 74 75 76 77 78
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

79
	INIT_LIST_HEAD(&eb->vmas);
80 81 82 83
	return eb;
}

static void
84
eb_reset(struct eb_vmas *eb)
85
{
86 87
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
88 89
}

90
static int
91 92 93 94 95
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
96
{
97
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
98 99
	struct drm_i915_gem_object *obj;
	struct list_head objects;
100
	int i, ret;
101

102
	INIT_LIST_HEAD(&objects);
103
	spin_lock(&file->table_lock);
104 105
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
106
	for (i = 0; i < args->buffer_count; i++) {
107 108 109 110 111
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
112
			ret = -ENOENT;
113
			goto err;
114 115
		}

116
		if (!list_empty(&obj->obj_exec_link)) {
117 118 119
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
120
			ret = -EINVAL;
121
			goto err;
122 123 124
		}

		drm_gem_object_reference(&obj->base);
125 126 127
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
128

129
	i = 0;
130
	while (!list_empty(&objects)) {
131
		struct i915_vma *vma;
132 133
		struct i915_address_space *bind_vm = vm;

134 135 136
		if (exec[i].flags & EXEC_OBJECT_NEEDS_GTT &&
		    USES_FULL_PPGTT(vm->dev)) {
			ret = -EINVAL;
137
			goto err;
138 139
		}

140 141 142
		/* If we have secure dispatch, or the userspace assures us that
		 * they know what they're doing, use the GGTT VM.
		 */
143
		if (((args->flags & I915_EXEC_SECURE) &&
144 145
		    (i == (args->buffer_count - 1))))
			bind_vm = &dev_priv->gtt.base;
146

147 148 149 150
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

151 152 153 154 155 156 157 158
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
159
		vma = i915_gem_obj_lookup_or_create_vma(obj, bind_vm);
160 161 162
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
163
			goto err;
164 165
		}

166
		/* Transfer ownership from the objects list to the vmas list. */
167
		list_add_tail(&vma->exec_list, &eb->vmas);
168
		list_del_init(&obj->obj_exec_link);
169 170

		vma->exec_entry = &exec[i];
171
		if (eb->and < 0) {
172
			eb->lut[i] = vma;
173 174
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
175 176
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
177 178
				       &eb->buckets[handle & eb->and]);
		}
179
		++i;
180 181
	}

182
	return 0;
183 184


185
err:
186 187 188 189 190
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
191
		drm_gem_object_unreference(&obj->base);
192
	}
193 194 195 196 197
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

198
	return ret;
199 200
}

201
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
202
{
203 204 205 206 207 208 209
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
		struct hlist_node *node;
210

211 212
		head = &eb->buckets[handle & eb->and];
		hlist_for_each(node, head) {
213
			struct i915_vma *vma;
214

215 216 217
			vma = hlist_entry(node, struct i915_vma, exec_node);
			if (vma->exec_handle == handle)
				return vma;
218 219 220
		}
		return NULL;
	}
221 222
}

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
238
		vma->pin_count--;
239 240 241 242 243 244

	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
}

static void eb_destroy(struct eb_vmas *eb)
{
245 246
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
247

248 249
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
250
				       exec_list);
251
		list_del_init(&vma->exec_list);
252
		i915_gem_execbuffer_unreserve_vma(vma);
253
		drm_gem_object_unreference(&vma->obj->base);
254
	}
255 256 257
	kfree(eb);
}

258 259
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
260 261
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
262
		!obj->map_and_fenceable ||
263 264 265
		obj->cache_level != I915_CACHE_NONE);
}

266 267
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
268 269
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
270
{
271
	struct drm_device *dev = obj->base.dev;
272
	uint32_t page_offset = offset_in_page(reloc->offset);
B
Ben Widawsky 已提交
273
	uint64_t delta = reloc->delta + target_offset;
274
	char *vaddr;
275
	int ret;
276

277
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
278 279 280 281 282
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
283
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
284 285 286 287 288 289 290 291 292 293

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
294
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
295 296
	}

297 298 299 300 301 302 303
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
304 305
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
306 307 308
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
309
	uint64_t delta = reloc->delta + target_offset;
310 311
	uint32_t __iomem *reloc_entry;
	void __iomem *reloc_page;
312
	int ret;
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
	reloc->offset += i915_gem_obj_ggtt_offset(obj);
	reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
			reloc->offset & PAGE_MASK);
	reloc_entry = (uint32_t __iomem *)
		(reloc_page + offset_in_page(reloc->offset));
B
Ben Widawsky 已提交
328
	iowrite32(lower_32_bits(delta), reloc_entry);
329 330 331 332 333 334 335 336 337 338 339 340

	if (INTEL_INFO(dev)->gen >= 8) {
		reloc_entry += 1;

		if (offset_in_page(reloc->offset + sizeof(uint32_t)) == 0) {
			io_mapping_unmap_atomic(reloc_page);
			reloc_page = io_mapping_map_atomic_wc(
					dev_priv->gtt.mappable,
					reloc->offset + sizeof(uint32_t));
			reloc_entry = reloc_page;
		}

B
Ben Widawsky 已提交
341
		iowrite32(upper_32_bits(delta), reloc_entry);
342 343
	}

344 345 346 347 348
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

349 350
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
351
				   struct eb_vmas *eb,
352
				   struct drm_i915_gem_relocation_entry *reloc)
353 354 355
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
356
	struct drm_i915_gem_object *target_i915_obj;
357
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
358
	uint64_t target_offset;
359
	int ret;
360

361
	/* we've already hold a reference to all valid objects */
362 363
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
364
		return -ENOENT;
365 366
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
367

368
	target_offset = target_vma->node.start;
369

370 371 372 373 374 375
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
	    !target_i915_obj->has_global_gtt_mapping)) {
376 377 378
		struct i915_vma *vma =
			list_first_entry(&target_i915_obj->vma_list,
					 typeof(*vma), vma_link);
379
		vma->bind_vma(vma, target_i915_obj->cache_level, GLOBAL_BIND);
380 381
	}

382
	/* Validate that the target is in a valid r/w GPU domain */
383
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
384
		DRM_DEBUG("reloc with multiple write domains: "
385 386 387 388 389 390
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
391
		return -EINVAL;
392
	}
393 394
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
395
		DRM_DEBUG("reloc with read/write non-GPU domains: "
396 397 398 399 400 401
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
402
		return -EINVAL;
403 404 405 406 407 408 409 410 411
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
412
		return 0;
413 414

	/* Check that the relocation address is valid... */
415 416
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
417
		DRM_DEBUG("Relocation beyond object bounds: "
418 419 420 421
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
422
		return -EINVAL;
423
	}
424
	if (unlikely(reloc->offset & 3)) {
425
		DRM_DEBUG("Relocation not 4-byte aligned: "
426 427 428
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
429
		return -EINVAL;
430 431
	}

432 433 434 435
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

436
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
437
		ret = relocate_entry_cpu(obj, reloc, target_offset);
438
	else
B
Ben Widawsky 已提交
439
		ret = relocate_entry_gtt(obj, reloc, target_offset);
440

441 442 443
	if (ret)
		return ret;

444 445 446
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

447
	return 0;
448 449 450
}

static int
451 452
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
453
{
454 455
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
456
	struct drm_i915_gem_relocation_entry __user *user_relocs;
457
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
458
	int remain, ret;
459

V
Ville Syrjälä 已提交
460
	user_relocs = to_user_ptr(entry->relocs_ptr);
461

462 463 464 465 466 467 468 469 470
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
471 472
			return -EFAULT;

473 474
		do {
			u64 offset = r->presumed_offset;
475

476
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
477 478 479 480 481 482 483 484 485 486 487 488 489
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
490 491 492
	}

	return 0;
493
#undef N_RELOC
494 495 496
}

static int
497 498 499
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
500
{
501
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
502 503 504
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
505
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
506 507 508 509 510 511 512 513
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
514
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
515
{
516
	struct i915_vma *vma;
517 518 519 520 521 522 523 524 525 526
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
527 528
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
529
		if (ret)
530
			break;
531
	}
532
	pagefault_enable();
533

534
	return ret;
535 536
}

537
static int
538
need_reloc_mappable(struct i915_vma *vma)
539
{
540 541 542
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	return entry->relocation_count && !use_cpu_reloc(vma->obj) &&
		i915_is_ggtt(vma->vm);
543 544
}

545
static int
546
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
547
				struct intel_engine_cs *ring,
548
				bool *need_reloc)
549
{
550
	struct drm_i915_gem_object *obj = vma->obj;
551
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
552
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
553
	bool need_fence;
554
	uint64_t flags;
555 556
	int ret;

557 558
	flags = 0;

559 560 561 562
	need_fence =
		has_fenced_gpu_access &&
		entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
		obj->tiling_mode != I915_TILING_NONE;
563 564
	if (need_fence || need_reloc_mappable(vma))
		flags |= PIN_MAPPABLE;
565

566
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
567
		flags |= PIN_GLOBAL;
568 569
	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
		flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
570 571

	ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
572 573 574
	if (ret)
		return ret;

575 576
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

577 578
	if (has_fenced_gpu_access) {
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
579
			ret = i915_gem_object_get_fence(obj);
580
			if (ret)
581
				return ret;
582

583
			if (i915_gem_object_pin_fence(obj))
584
				entry->flags |= __EXEC_OBJECT_HAS_FENCE;
585

586
			obj->pending_fenced_gpu_access = true;
587 588 589
		}
	}

590 591
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
592 593 594 595 596 597 598 599
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

600
	return 0;
601
}
602

603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
static bool
eb_vma_misplaced(struct i915_vma *vma, bool has_fenced_gpu_access)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
	bool need_fence, need_mappable;

	need_fence =
		has_fenced_gpu_access &&
		entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
		obj->tiling_mode != I915_TILING_NONE;
	need_mappable = need_fence || need_reloc_mappable(vma);

	WARN_ON((need_mappable || need_fence) &&
	       !i915_is_ggtt(vma->vm));

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

	if (need_mappable && !obj->map_and_fenceable)
		return true;

	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

	return false;
}

633
static int
634
i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
635
			    struct list_head *vmas,
636
			    bool *need_relocs)
637
{
638
	struct drm_i915_gem_object *obj;
639
	struct i915_vma *vma;
640
	struct i915_address_space *vm;
641
	struct list_head ordered_vmas;
642 643
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
644

645 646 647
	if (list_empty(vmas))
		return 0;

648 649
	i915_gem_retire_requests_ring(ring);

650 651
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

652 653
	INIT_LIST_HEAD(&ordered_vmas);
	while (!list_empty(vmas)) {
654 655 656
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

657 658 659
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
660 661 662 663 664

		need_fence =
			has_fenced_gpu_access &&
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
665
		need_mappable = need_fence || need_reloc_mappable(vma);
666 667

		if (need_mappable)
668
			list_move(&vma->exec_list, &ordered_vmas);
669
		else
670
			list_move_tail(&vma->exec_list, &ordered_vmas);
671

672
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
673
		obj->base.pending_write_domain = 0;
674
		obj->pending_fenced_gpu_access = false;
675
	}
676
	list_splice(&ordered_vmas, vmas);
677 678 679 680 681 682 683 684 685 686

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
687
	 * This avoid unnecessary unbinding of later objects in order to make
688 689 690 691
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
692
		int ret = 0;
693 694

		/* Unbind any ill-fitting objects or pin. */
695 696
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
697 698
				continue;

699
			if (eb_vma_misplaced(vma, has_fenced_gpu_access))
700
				ret = i915_vma_unbind(vma);
701
			else
702
				ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
703
			if (ret)
704 705 706 707
				goto err;
		}

		/* Bind fresh objects */
708 709
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
710
				continue;
711

712
			ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
713 714
			if (ret)
				goto err;
715 716
		}

717
err:
C
Chris Wilson 已提交
718
		if (ret != -ENOSPC || retry++)
719 720
			return ret;

721 722 723 724
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

725
		ret = i915_gem_evict_vm(vm, true);
726 727 728 729 730 731 732
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
733
				  struct drm_i915_gem_execbuffer2 *args,
734
				  struct drm_file *file,
735
				  struct intel_engine_cs *ring,
736 737
				  struct eb_vmas *eb,
				  struct drm_i915_gem_exec_object2 *exec)
738 739
{
	struct drm_i915_gem_relocation_entry *reloc;
740 741
	struct i915_address_space *vm;
	struct i915_vma *vma;
742
	bool need_relocs;
743
	int *reloc_offset;
744
	int i, total, ret;
745
	unsigned count = args->buffer_count;
746

747 748 749 750 751
	if (WARN_ON(list_empty(&eb->vmas)))
		return 0;

	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

752
	/* We may process another execbuffer during the unlock... */
753 754 755
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
756
		i915_gem_execbuffer_unreserve_vma(vma);
757
		drm_gem_object_unreference(&vma->obj->base);
758 759
	}

760 761 762 763
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
764
		total += exec[i].relocation_count;
765

766
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
767
	reloc = drm_malloc_ab(total, sizeof(*reloc));
768 769 770
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
771 772 773 774 775 776 777
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
778 779
		u64 invalid_offset = (u64)-1;
		int j;
780

V
Ville Syrjälä 已提交
781
		user_relocs = to_user_ptr(exec[i].relocs_ptr);
782 783

		if (copy_from_user(reloc+total, user_relocs,
784
				   exec[i].relocation_count * sizeof(*reloc))) {
785 786 787 788 789
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

790 791 792 793 794 795 796 797 798 799
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
800 801 802
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
803 804 805 806 807 808
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

809
		reloc_offset[i] = total;
810
		total += exec[i].relocation_count;
811 812 813 814 815 816 817 818
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

819 820
	/* reacquire the objects */
	eb_reset(eb);
821
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
822 823
	if (ret)
		goto err;
824

825
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
826
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
827 828 829
	if (ret)
		goto err;

830 831 832 833
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
834 835 836 837 838 839 840 841 842 843 844 845
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
846
	drm_free_large(reloc_offset);
847 848 849 850
	return ret;
}

static int
851
i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
852
				struct list_head *vmas)
853
{
854
	struct i915_vma *vma;
855
	uint32_t flush_domains = 0;
856
	bool flush_chipset = false;
857
	int ret;
858

859 860
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
861
		ret = i915_gem_object_sync(obj, ring);
862 863
		if (ret)
			return ret;
864 865

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
866
			flush_chipset |= i915_gem_clflush_object(obj, false);
867 868

		flush_domains |= obj->base.write_domain;
869 870
	}

871
	if (flush_chipset)
872
		i915_gem_chipset_flush(ring->dev);
873 874 875 876

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

877 878 879
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
880
	return intel_ring_invalidate_all_caches(ring);
881 882
}

883 884
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
885
{
886 887 888
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

889
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
890 891 892 893 894 895 896
}

static int
validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
		   int count)
{
	int i;
897 898
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
899 900

	for (i = 0; i < count; i++) {
V
Ville Syrjälä 已提交
901
		char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
902 903
		int length; /* limited by fault_in_pages_readable() */

904 905 906
		if (exec[i].flags & __EXEC_OBJECT_UNKNOWN_FLAGS)
			return -EINVAL;

907 908 909 910 911
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
912
			return -EINVAL;
913
		relocs_total += exec[i].relocation_count;
914 915 916

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
917 918 919 920 921
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
922 923 924
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

925
		if (likely(!i915.prefault_disable)) {
926 927 928
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
929 930 931 932 933
	}

	return 0;
}

934
static struct intel_context *
935
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
936
			  struct intel_engine_cs *ring, const u32 ctx_id)
937
{
938
	struct intel_context *ctx = NULL;
939 940
	struct i915_ctx_hang_stats *hs;

941 942 943
	if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_ID)
		return ERR_PTR(-EINVAL);

944
	ctx = i915_gem_context_get(file->driver_priv, ctx_id);
945
	if (IS_ERR(ctx))
946
		return ctx;
947

948
	hs = &ctx->hang_stats;
949 950
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
951
		return ERR_PTR(-EIO);
952 953
	}

954
	return ctx;
955 956
}

957
static void
958
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
959
				   struct intel_engine_cs *ring)
960
{
961
	struct i915_vma *vma;
962

963 964
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
965 966
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
967

968
		obj->base.write_domain = obj->base.pending_write_domain;
969 970 971
		if (obj->base.write_domain == 0)
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
972 973
		obj->fenced_gpu_access = obj->pending_fenced_gpu_access;

B
Ben Widawsky 已提交
974
		i915_vma_move_to_active(vma, ring);
975 976
		if (obj->base.write_domain) {
			obj->dirty = 1;
977
			obj->last_write_seqno = intel_ring_get_seqno(ring);
B
Ben Widawsky 已提交
978 979 980
			/* check for potential scanout */
			if (i915_gem_obj_ggtt_bound(obj) &&
			    i915_gem_obj_to_ggtt(obj)->pin_count)
981
				intel_mark_fb_busy(obj, ring);
982 983 984

			/* update for the implicit flush after a batch */
			obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
985 986
		}

C
Chris Wilson 已提交
987
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
988 989 990
	}
}

991 992
static void
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
993
				    struct drm_file *file,
994
				    struct intel_engine_cs *ring,
995
				    struct drm_i915_gem_object *obj)
996
{
997 998
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
999

1000
	/* Add a breadcrumb for the completion of the batch buffer */
1001
	(void)__i915_add_request(ring, file, obj, NULL);
1002
}
1003

1004 1005
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
1006
			    struct intel_engine_cs *ring)
1007
{
1008
	struct drm_i915_private *dev_priv = dev->dev_private;
1009 1010
	int ret, i;

1011 1012 1013 1014
	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
 * The Ring ID is returned.
 */
static int gen8_dispatch_bsd_ring(struct drm_device *dev,
				  struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;

	/* Check whether the file_priv is using one ring */
	if (file_priv->bsd_ring)
		return file_priv->bsd_ring->id;
	else {
		/* If no, use the ping-pong mechanism to select one ring */
		int ring_id;

		mutex_lock(&dev->struct_mutex);
1049
		if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
1050
			ring_id = VCS;
1051
			dev_priv->mm.bsd_ring_dispatch_index = 1;
1052 1053
		} else {
			ring_id = VCS2;
1054
			dev_priv->mm.bsd_ring_dispatch_index = 0;
1055 1056 1057 1058 1059 1060 1061
		}
		file_priv->bsd_ring = &dev_priv->ring[ring_id];
		mutex_unlock(&dev->struct_mutex);
		return ring_id;
	}
}

1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
static struct drm_i915_gem_object *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma->obj;
}

1081 1082 1083 1084
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1085
		       struct drm_i915_gem_exec_object2 *exec)
1086
{
1087
	struct drm_i915_private *dev_priv = dev->dev_private;
1088
	struct eb_vmas *eb;
1089 1090
	struct drm_i915_gem_object *batch_obj;
	struct drm_clip_rect *cliprects = NULL;
1091
	struct intel_engine_cs *ring;
1092
	struct intel_context *ctx;
1093
	struct i915_address_space *vm;
1094
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
B
Ben Widawsky 已提交
1095
	u64 exec_start = args->batch_start_offset, exec_len;
1096
	u32 mask, flags;
1097
	int ret, mode, i;
1098
	bool need_relocs;
1099

1100
	if (!i915_gem_check_execbuffer(args))
1101 1102 1103
		return -EINVAL;

	ret = validate_exec_list(exec, args->buffer_count);
1104 1105 1106
	if (ret)
		return ret;

1107 1108 1109 1110 1111 1112 1113
	flags = 0;
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

		flags |= I915_DISPATCH_SECURE;
	}
1114 1115
	if (args->flags & I915_EXEC_IS_PINNED)
		flags |= I915_DISPATCH_PINNED;
1116

1117
	if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
1118
		DRM_DEBUG("execbuf with unknown ring: %d\n",
1119 1120 1121
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1122 1123 1124

	if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
		ring = &dev_priv->ring[RCS];
1125 1126 1127 1128 1129 1130 1131 1132
	else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
		if (HAS_BSD2(dev)) {
			int ring_id;
			ring_id = gen8_dispatch_bsd_ring(dev, file);
			ring = &dev_priv->ring[ring_id];
		} else
			ring = &dev_priv->ring[VCS];
	} else
1133 1134
		ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];

1135 1136 1137 1138 1139
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1140

1141
	mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1142
	mask = I915_EXEC_CONSTANTS_MASK;
1143 1144 1145 1146
	switch (mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
1147 1148 1149 1150 1151 1152 1153 1154
		if (mode != 0 && ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
			return -EINVAL;
		}

		if (mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4) {
				DRM_DEBUG("no rel constants on pre-gen4\n");
1155
				return -EINVAL;
1156
			}
1157 1158

			if (INTEL_INFO(dev)->gen > 5 &&
1159 1160
			    mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
1161
				return -EINVAL;
1162
			}
1163 1164 1165 1166

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1167 1168 1169
		}
		break;
	default:
1170
		DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
1171 1172 1173
		return -EINVAL;
	}

1174
	if (args->buffer_count < 1) {
1175
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1176 1177 1178 1179
		return -EINVAL;
	}

	if (args->num_cliprects != 0) {
1180
		if (ring != &dev_priv->ring[RCS]) {
1181
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
1182 1183 1184
			return -EINVAL;
		}

1185 1186 1187 1188 1189
		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

1190 1191 1192 1193 1194
		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}
1195

D
Daniel Vetter 已提交
1196 1197
		cliprects = kcalloc(args->num_cliprects,
				    sizeof(*cliprects),
1198 1199 1200 1201 1202 1203
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto pre_mutex_err;
		}

1204
		if (copy_from_user(cliprects,
V
Ville Syrjälä 已提交
1205 1206
				   to_user_ptr(args->cliprects_ptr),
				   sizeof(*cliprects)*args->num_cliprects)) {
1207 1208 1209
			ret = -EFAULT;
			goto pre_mutex_err;
		}
1210
	} else {
1211 1212 1213 1214 1215
		if (args->DR4 == 0xffffffff) {
			DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
			args->DR4 = 0;
		}

1216 1217 1218 1219
		if (args->DR1 || args->DR4 || args->cliprects_ptr) {
			DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
			return -EINVAL;
		}
1220 1221
	}

1222 1223
	intel_runtime_pm_get(dev_priv);

1224 1225 1226 1227
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1228
	if (dev_priv->ums.mm_suspended) {
1229 1230 1231 1232 1233
		mutex_unlock(&dev->struct_mutex);
		ret = -EBUSY;
		goto pre_mutex_err;
	}

1234
	ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
1235
	if (IS_ERR(ctx)) {
1236
		mutex_unlock(&dev->struct_mutex);
1237
		ret = PTR_ERR(ctx);
1238
		goto pre_mutex_err;
1239
	}
1240 1241 1242

	i915_gem_context_reference(ctx);

1243 1244 1245
	vm = ctx->vm;
	if (!USES_FULL_PPGTT(dev))
		vm = &dev_priv->gtt.base;
1246

B
Ben Widawsky 已提交
1247
	eb = eb_create(args);
1248
	if (eb == NULL) {
1249
		i915_gem_context_unreference(ctx);
1250 1251 1252 1253 1254
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1255
	/* Look up object handles */
1256
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1257 1258
	if (ret)
		goto err;
1259

1260
	/* take note of the batch buffer before we might reorder the lists */
1261
	batch_obj = eb_get_batch(eb);
1262

1263
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1264
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1265
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
1266 1267 1268 1269
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1270
	if (need_relocs)
B
Ben Widawsky 已提交
1271
		ret = i915_gem_execbuffer_relocate(eb);
1272 1273
	if (ret) {
		if (ret == -EFAULT) {
1274
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
1275
								eb, exec);
1276 1277 1278 1279 1280 1281 1282 1283
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1284
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1285 1286 1287 1288 1289
		ret = -EINVAL;
		goto err;
	}
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
	if (i915_needs_cmd_parser(ring)) {
		ret = i915_parse_cmds(ring,
				      batch_obj,
				      args->batch_start_offset,
				      file->is_master);
		if (ret)
			goto err;

		/*
		 * XXX: Actually do this when enabling batch copy...
		 *
		 * Set the DISPATCH_SECURE bit to remove the NON_SECURE bit
		 * from MI_BATCH_BUFFER_START commands issued in the
		 * dispatch_execbuffer implementations. We specifically don't
		 * want that set when the command parser is enabled.
		 */
	}

1308 1309
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1310
	 * hsw should have this fixed, but bdw mucks it up again. */
1311 1312 1313 1314 1315 1316 1317 1318
	if (flags & I915_DISPATCH_SECURE &&
	    !batch_obj->has_global_gtt_mapping) {
		/* When we have multiple VMs, we'll need to make sure that we
		 * allocate space first */
		struct i915_vma *vma = i915_gem_obj_to_ggtt(batch_obj);
		BUG_ON(!vma);
		vma->bind_vma(vma, batch_obj->cache_level, GLOBAL_BIND);
	}
1319

1320 1321 1322 1323
	if (flags & I915_DISPATCH_SECURE)
		exec_start += i915_gem_obj_ggtt_offset(batch_obj);
	else
		exec_start += i915_gem_obj_offset(batch_obj, vm);
1324

1325
	ret = i915_gem_execbuffer_move_to_gpu(ring, &eb->vmas);
1326
	if (ret)
1327 1328
		goto err;

1329
	ret = i915_switch_context(ring, ctx);
1330 1331 1332
	if (ret)
		goto err;

1333 1334 1335 1336 1337 1338 1339 1340 1341
	if (ring == &dev_priv->ring[RCS] &&
	    mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
				goto err;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
1342
		intel_ring_emit(ring, mask << 16 | mode);
1343 1344 1345 1346 1347
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = mode;
	}

1348 1349 1350 1351 1352 1353
	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto err;
	}

1354

1355 1356 1357 1358 1359 1360 1361 1362 1363
	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
			ret = i915_emit_box(dev, &cliprects[i],
					    args->DR1, args->DR4);
			if (ret)
				goto err;

			ret = ring->dispatch_execbuffer(ring,
1364 1365
							exec_start, exec_len,
							flags);
1366 1367 1368 1369
			if (ret)
				goto err;
		}
	} else {
1370 1371 1372
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
						flags);
1373 1374 1375
		if (ret)
			goto err;
	}
1376

1377 1378
	trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);

1379
	i915_gem_execbuffer_move_to_active(&eb->vmas, ring);
1380
	i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);
1381 1382

err:
1383 1384
	/* the request owns the ref now */
	i915_gem_context_unreference(ctx);
1385
	eb_destroy(eb);
1386 1387 1388 1389 1390

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
	kfree(cliprects);
1391 1392 1393 1394

	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1413
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1414 1415 1416 1417 1418 1419 1420
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1421
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1422 1423 1424 1425 1426 1427
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
V
Ville Syrjälä 已提交
1428
			     to_user_ptr(args->buffers_ptr),
1429 1430
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1431
		DRM_DEBUG("copy %d exec entries failed %d\n",
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1459
	i915_execbuffer2_set_context_id(exec2, 0);
1460

1461
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1462
	if (!ret) {
1463 1464 1465
		struct drm_i915_gem_exec_object __user *user_exec_list =
			to_user_ptr(args->buffers_ptr);

1466
		/* Copy the new buffer offsets back to the user's exec list. */
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1494 1495
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1496
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1497 1498 1499
		return -EINVAL;
	}

1500 1501 1502 1503 1504
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1505
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
1506
			     GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
1507 1508 1509
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1510
	if (exec2_list == NULL) {
1511
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1512 1513 1514 1515
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
V
Ville Syrjälä 已提交
1516
			     to_user_ptr(args->buffers_ptr),
1517 1518
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1519
		DRM_DEBUG("copy %d exec entries failed %d\n",
1520 1521 1522 1523 1524
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1525
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1526 1527
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1528
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
				   to_user_ptr(args->buffers_ptr);
		int i;

		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1543 1544 1545 1546 1547 1548
		}
	}

	drm_free_large(exec2_list);
	return ret;
}