i915_gem_execbuffer.c 47.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36 37
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
38
#define  __EXEC_OBJECT_NEEDS_MAP (1<<29)
39
#define  __EXEC_OBJECT_NEEDS_BIAS (1<<28)
40
#define  __EXEC_OBJECT_PURGEABLE (1<<27)
41 42

#define BATCH_OFFSET_BIAS (256*1024)
43

44 45
struct eb_vmas {
	struct list_head vmas;
46
	int and;
47
	union {
48
		struct i915_vma *lut[0];
49 50
		struct hlist_head buckets[0];
	};
51 52
};

53
static struct eb_vmas *
B
Ben Widawsky 已提交
54
eb_create(struct drm_i915_gem_execbuffer2 *args)
55
{
56
	struct eb_vmas *eb = NULL;
57 58

	if (args->flags & I915_EXEC_HANDLE_LUT) {
59
		unsigned size = args->buffer_count;
60 61
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
62 63 64 65
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
66 67
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
68
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
69 70 71
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
72
			     sizeof(struct eb_vmas),
73 74 75 76 77 78 79 80
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

81
	INIT_LIST_HEAD(&eb->vmas);
82 83 84 85
	return eb;
}

static void
86
eb_reset(struct eb_vmas *eb)
87
{
88 89
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
90 91
}

92
static int
93 94 95 96 97
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
98
{
99 100
	struct drm_i915_gem_object *obj;
	struct list_head objects;
101
	int i, ret;
102

103
	INIT_LIST_HEAD(&objects);
104
	spin_lock(&file->table_lock);
105 106
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
107
	for (i = 0; i < args->buffer_count; i++) {
108 109 110 111 112
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
113
			ret = -ENOENT;
114
			goto err;
115 116
		}

117
		if (!list_empty(&obj->obj_exec_link)) {
118 119 120
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
121
			ret = -EINVAL;
122
			goto err;
123 124 125
		}

		drm_gem_object_reference(&obj->base);
126 127 128
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
129

130
	i = 0;
131
	while (!list_empty(&objects)) {
132
		struct i915_vma *vma;
133

134 135 136 137
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

138 139 140 141 142 143 144 145
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
146
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
147 148 149
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
150
			goto err;
151 152
		}

153
		/* Transfer ownership from the objects list to the vmas list. */
154
		list_add_tail(&vma->exec_list, &eb->vmas);
155
		list_del_init(&obj->obj_exec_link);
156 157

		vma->exec_entry = &exec[i];
158
		if (eb->and < 0) {
159
			eb->lut[i] = vma;
160 161
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
162 163
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
164 165
				       &eb->buckets[handle & eb->and]);
		}
166
		++i;
167 168
	}

169
	return 0;
170 171


172
err:
173 174 175 176 177
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
178
		drm_gem_object_unreference(&obj->base);
179
	}
180 181 182 183 184
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

185
	return ret;
186 187
}

188
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
189
{
190 191 192 193 194 195 196
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
		struct hlist_node *node;
197

198 199
		head = &eb->buckets[handle & eb->and];
		hlist_for_each(node, head) {
200
			struct i915_vma *vma;
201

202 203 204
			vma = hlist_entry(node, struct i915_vma, exec_node);
			if (vma->exec_handle == handle)
				return vma;
205 206 207
		}
		return NULL;
	}
208 209
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
225
		vma->pin_count--;
226

227 228 229 230 231 232
	if (entry->flags & __EXEC_OBJECT_PURGEABLE)
		obj->madv = I915_MADV_DONTNEED;

	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE |
			  __EXEC_OBJECT_HAS_PIN |
			  __EXEC_OBJECT_PURGEABLE);
233 234 235 236
}

static void eb_destroy(struct eb_vmas *eb)
{
237 238
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
239

240 241
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
242
				       exec_list);
243
		list_del_init(&vma->exec_list);
244
		i915_gem_execbuffer_unreserve_vma(vma);
245
		drm_gem_object_unreference(&vma->obj->base);
246
	}
247 248 249
	kfree(eb);
}

250 251
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
252 253
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
254 255 256
		obj->cache_level != I915_CACHE_NONE);
}

257 258
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
259 260
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
261
{
262
	struct drm_device *dev = obj->base.dev;
263
	uint32_t page_offset = offset_in_page(reloc->offset);
B
Ben Widawsky 已提交
264
	uint64_t delta = reloc->delta + target_offset;
265
	char *vaddr;
266
	int ret;
267

268
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
269 270 271 272 273
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
274
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
275 276 277 278 279 280 281 282 283 284

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
285
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
286 287
	}

288 289 290 291 292 293 294
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
295 296
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
297 298 299
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
300
	uint64_t delta = reloc->delta + target_offset;
301
	uint64_t offset;
302
	void __iomem *reloc_page;
303
	int ret;
304 305 306 307 308 309 310 311 312 313

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
314 315
	offset = i915_gem_obj_ggtt_offset(obj);
	offset += reloc->offset;
316
	reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
317 318
					      offset & PAGE_MASK);
	iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
319 320

	if (INTEL_INFO(dev)->gen >= 8) {
321
		offset += sizeof(uint32_t);
322

323
		if (offset_in_page(offset) == 0) {
324
			io_mapping_unmap_atomic(reloc_page);
325 326 327
			reloc_page =
				io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
							 offset);
328 329
		}

330 331
		iowrite32(upper_32_bits(delta),
			  reloc_page + offset_in_page(offset));
332 333
	}

334 335 336 337 338
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
static void
clflush_write32(void *addr, uint32_t value)
{
	/* This is not a fast path, so KISS. */
	drm_clflush_virt_range(addr, sizeof(uint32_t));
	*(uint32_t *)addr = value;
	drm_clflush_virt_range(addr, sizeof(uint32_t));
}

static int
relocate_entry_clflush(struct drm_i915_gem_object *obj,
		       struct drm_i915_gem_relocation_entry *reloc,
		       uint64_t target_offset)
{
	struct drm_device *dev = obj->base.dev;
	uint32_t page_offset = offset_in_page(reloc->offset);
	uint64_t delta = (int)reloc->delta + target_offset;
	char *vaddr;
	int ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
	clflush_write32(vaddr + page_offset, lower_32_bits(delta));

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

		clflush_write32(vaddr + page_offset, upper_32_bits(delta));
	}

	kunmap_atomic(vaddr);

	return 0;
}

384 385
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
386
				   struct eb_vmas *eb,
387
				   struct drm_i915_gem_relocation_entry *reloc)
388 389 390
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
391
	struct drm_i915_gem_object *target_i915_obj;
392
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
393
	uint64_t target_offset;
394
	int ret;
395

396
	/* we've already hold a reference to all valid objects */
397 398
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
399
		return -ENOENT;
400 401
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
402

403
	target_offset = target_vma->node.start;
404

405 406 407 408 409
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
410 411 412 413 414 415
	    !(target_vma->bound & GLOBAL_BIND))) {
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
				    GLOBAL_BIND);
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
416

417
	/* Validate that the target is in a valid r/w GPU domain */
418
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
419
		DRM_DEBUG("reloc with multiple write domains: "
420 421 422 423 424 425
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
426
		return -EINVAL;
427
	}
428 429
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
430
		DRM_DEBUG("reloc with read/write non-GPU domains: "
431 432 433 434 435 436
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
437
		return -EINVAL;
438 439 440 441 442 443 444 445 446
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
447
		return 0;
448 449

	/* Check that the relocation address is valid... */
450 451
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
452
		DRM_DEBUG("Relocation beyond object bounds: "
453 454 455 456
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
457
		return -EINVAL;
458
	}
459
	if (unlikely(reloc->offset & 3)) {
460
		DRM_DEBUG("Relocation not 4-byte aligned: "
461 462 463
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
464
		return -EINVAL;
465 466
	}

467 468 469 470
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

471
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
472
		ret = relocate_entry_cpu(obj, reloc, target_offset);
473
	else if (obj->map_and_fenceable)
B
Ben Widawsky 已提交
474
		ret = relocate_entry_gtt(obj, reloc, target_offset);
475 476 477 478 479 480
	else if (cpu_has_clflush)
		ret = relocate_entry_clflush(obj, reloc, target_offset);
	else {
		WARN_ONCE(1, "Impossible case in relocation handling\n");
		ret = -ENODEV;
	}
481

482 483 484
	if (ret)
		return ret;

485 486 487
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

488
	return 0;
489 490 491
}

static int
492 493
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
494
{
495 496
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
497
	struct drm_i915_gem_relocation_entry __user *user_relocs;
498
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
499
	int remain, ret;
500

V
Ville Syrjälä 已提交
501
	user_relocs = to_user_ptr(entry->relocs_ptr);
502

503 504 505 506 507 508 509 510 511
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
512 513
			return -EFAULT;

514 515
		do {
			u64 offset = r->presumed_offset;
516

517
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
518 519 520 521 522 523 524 525 526 527 528 529 530
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
531 532 533
	}

	return 0;
534
#undef N_RELOC
535 536 537
}

static int
538 539 540
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
541
{
542
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
543 544 545
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
546
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
547 548 549 550 551 552 553 554
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
555
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
556
{
557
	struct i915_vma *vma;
558 559 560 561 562 563 564 565 566 567
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
568 569
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
570
		if (ret)
571
			break;
572
	}
573
	pagefault_enable();
574

575
	return ret;
576 577
}

578 579 580 581 582 583
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

584
static int
585
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
586
				struct intel_engine_cs *ring,
587
				bool *need_reloc)
588
{
589
	struct drm_i915_gem_object *obj = vma->obj;
590
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
591
	uint64_t flags;
592 593
	int ret;

594
	flags = 0;
595 596 597 598 599 600 601 602
	if (!drm_mm_node_allocated(&vma->node)) {
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
			flags |= PIN_GLOBAL;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
	}
603 604

	ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
605 606 607 608 609
	if ((ret == -ENOSPC  || ret == -E2BIG) &&
	    only_mappable_for_reloc(entry->flags))
		ret = i915_gem_object_pin(obj, vma->vm,
					  entry->alignment,
					  flags & ~(PIN_GLOBAL | PIN_MAPPABLE));
610 611 612
	if (ret)
		return ret;

613 614
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

615 616 617 618
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
619

620 621
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
622 623
	}

624 625
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
626 627 628 629 630 631 632 633
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

634
	return 0;
635
}
636

637
static bool
638
need_reloc_mappable(struct i915_vma *vma)
639 640 641
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
	if (entry->relocation_count == 0)
		return false;

	if (!i915_is_ggtt(vma->vm))
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
663

664
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
665 666 667 668 669 670 671 672 673 674
	       !i915_is_ggtt(vma->vm));

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

675 676 677 678
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
		return !only_mappable_for_reloc(entry->flags);

679 680 681
	return false;
}

682
static int
683
i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
684
			    struct list_head *vmas,
685
			    bool *need_relocs)
686
{
687
	struct drm_i915_gem_object *obj;
688
	struct i915_vma *vma;
689
	struct i915_address_space *vm;
690
	struct list_head ordered_vmas;
691 692
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
693

694 695
	i915_gem_retire_requests_ring(ring);

696 697
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

698 699
	INIT_LIST_HEAD(&ordered_vmas);
	while (!list_empty(vmas)) {
700 701 702
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

703 704 705
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
706

707 708
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
709 710 711
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
712
		need_mappable = need_fence || need_reloc_mappable(vma);
713

714 715
		if (need_mappable) {
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
716
			list_move(&vma->exec_list, &ordered_vmas);
717
		} else
718
			list_move_tail(&vma->exec_list, &ordered_vmas);
719

720
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
721
		obj->base.pending_write_domain = 0;
722
	}
723
	list_splice(&ordered_vmas, vmas);
724 725 726 727 728 729 730 731 732 733

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
734
	 * This avoid unnecessary unbinding of later objects in order to make
735 736 737 738
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
739
		int ret = 0;
740 741

		/* Unbind any ill-fitting objects or pin. */
742 743
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
744 745
				continue;

746
			if (eb_vma_misplaced(vma))
747
				ret = i915_vma_unbind(vma);
748
			else
749
				ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
750
			if (ret)
751 752 753 754
				goto err;
		}

		/* Bind fresh objects */
755 756
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
757
				continue;
758

759
			ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
760 761
			if (ret)
				goto err;
762 763
		}

764
err:
C
Chris Wilson 已提交
765
		if (ret != -ENOSPC || retry++)
766 767
			return ret;

768 769 770 771
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

772
		ret = i915_gem_evict_vm(vm, true);
773 774 775 776 777 778 779
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
780
				  struct drm_i915_gem_execbuffer2 *args,
781
				  struct drm_file *file,
782
				  struct intel_engine_cs *ring,
783 784
				  struct eb_vmas *eb,
				  struct drm_i915_gem_exec_object2 *exec)
785 786
{
	struct drm_i915_gem_relocation_entry *reloc;
787 788
	struct i915_address_space *vm;
	struct i915_vma *vma;
789
	bool need_relocs;
790
	int *reloc_offset;
791
	int i, total, ret;
792
	unsigned count = args->buffer_count;
793

794 795
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

796
	/* We may process another execbuffer during the unlock... */
797 798 799
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
800
		i915_gem_execbuffer_unreserve_vma(vma);
801
		drm_gem_object_unreference(&vma->obj->base);
802 803
	}

804 805 806 807
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
808
		total += exec[i].relocation_count;
809

810
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
811
	reloc = drm_malloc_ab(total, sizeof(*reloc));
812 813 814
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
815 816 817 818 819 820 821
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
822 823
		u64 invalid_offset = (u64)-1;
		int j;
824

V
Ville Syrjälä 已提交
825
		user_relocs = to_user_ptr(exec[i].relocs_ptr);
826 827

		if (copy_from_user(reloc+total, user_relocs,
828
				   exec[i].relocation_count * sizeof(*reloc))) {
829 830 831 832 833
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

834 835 836 837 838 839 840 841 842 843
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
844 845 846
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
847 848 849 850 851 852
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

853
		reloc_offset[i] = total;
854
		total += exec[i].relocation_count;
855 856 857 858 859 860 861 862
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

863 864
	/* reacquire the objects */
	eb_reset(eb);
865
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
866 867
	if (ret)
		goto err;
868

869
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
870
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
871 872 873
	if (ret)
		goto err;

874 875 876 877
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
878 879 880 881 882 883 884 885 886 887 888 889
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
890
	drm_free_large(reloc_offset);
891 892 893 894
	return ret;
}

static int
895
i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
896
				struct list_head *vmas)
897
{
898
	struct i915_vma *vma;
899
	uint32_t flush_domains = 0;
900
	bool flush_chipset = false;
901
	int ret;
902

903 904
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
905
		ret = i915_gem_object_sync(obj, ring);
906 907
		if (ret)
			return ret;
908 909

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
910
			flush_chipset |= i915_gem_clflush_object(obj, false);
911 912

		flush_domains |= obj->base.write_domain;
913 914
	}

915
	if (flush_chipset)
916
		i915_gem_chipset_flush(ring->dev);
917 918 919 920

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

921 922 923
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
924
	return intel_ring_invalidate_all_caches(ring);
925 926
}

927 928
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
929
{
930 931 932
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

933
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
934 935 936
}

static int
937 938
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
939 940
		   int count)
{
941 942
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
943 944 945 946 947 948
	unsigned invalid_flags;
	int i;

	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
949 950

	for (i = 0; i < count; i++) {
V
Ville Syrjälä 已提交
951
		char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
952 953
		int length; /* limited by fault_in_pages_readable() */

954
		if (exec[i].flags & invalid_flags)
955 956
			return -EINVAL;

957 958 959 960 961
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
962
			return -EINVAL;
963
		relocs_total += exec[i].relocation_count;
964 965 966

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
967 968 969 970 971
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
972 973 974
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

975
		if (likely(!i915.prefault_disable)) {
976 977 978
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
979 980 981 982 983
	}

	return 0;
}

984
static struct intel_context *
985
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
986
			  struct intel_engine_cs *ring, const u32 ctx_id)
987
{
988
	struct intel_context *ctx = NULL;
989 990
	struct i915_ctx_hang_stats *hs;

991
	if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
992 993
		return ERR_PTR(-EINVAL);

994
	ctx = i915_gem_context_get(file->driver_priv, ctx_id);
995
	if (IS_ERR(ctx))
996
		return ctx;
997

998
	hs = &ctx->hang_stats;
999 1000
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1001
		return ERR_PTR(-EIO);
1002 1003
	}

1004 1005 1006 1007 1008 1009 1010 1011
	if (i915.enable_execlists && !ctx->engine[ring->id].state) {
		int ret = intel_lr_context_deferred_create(ctx, ring);
		if (ret) {
			DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
			return ERR_PTR(ret);
		}
	}

1012
	return ctx;
1013 1014
}

1015
void
1016
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1017
				   struct intel_engine_cs *ring)
1018
{
1019
	struct drm_i915_gem_request *req = intel_ring_get_request(ring);
1020
	struct i915_vma *vma;
1021

1022
	list_for_each_entry(vma, vmas, exec_list) {
1023
		struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1024
		struct drm_i915_gem_object *obj = vma->obj;
1025 1026
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1027

1028
		obj->base.write_domain = obj->base.pending_write_domain;
1029 1030 1031
		if (obj->base.write_domain == 0)
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1032

B
Ben Widawsky 已提交
1033
		i915_vma_move_to_active(vma, ring);
1034 1035
		if (obj->base.write_domain) {
			obj->dirty = 1;
1036
			i915_gem_request_assign(&obj->last_write_req, req);
1037

1038
			intel_fb_obj_invalidate(obj, ring, ORIGIN_CS);
1039 1040 1041

			/* update for the implicit flush after a batch */
			obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1042
		}
1043
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
1044
			i915_gem_request_assign(&obj->last_fenced_req, req);
1045 1046 1047 1048 1049 1050
			if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
				struct drm_i915_private *dev_priv = to_i915(ring->dev);
				list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
					       &dev_priv->mm.fence_list);
			}
		}
1051

C
Chris Wilson 已提交
1052
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1053 1054 1055
	}
}

1056
void
1057
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
1058
				    struct drm_file *file,
1059
				    struct intel_engine_cs *ring,
1060
				    struct drm_i915_gem_object *obj)
1061
{
1062 1063
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
1064

1065
	/* Add a breadcrumb for the completion of the batch buffer */
1066
	(void)__i915_add_request(ring, file, obj);
1067
}
1068

1069 1070
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
1071
			    struct intel_engine_cs *ring)
1072
{
1073
	struct drm_i915_private *dev_priv = dev->dev_private;
1074 1075
	int ret, i;

1076 1077 1078 1079
	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
static int
i915_emit_box(struct intel_engine_cs *ring,
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
{
	int ret;

	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
			  box->x1, box->y1, box->x2, box->y2);
		return -EINVAL;
	}

	if (INTEL_INFO(ring->dev)->gen >= 4) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
	} else {
		ret = intel_ring_begin(ring, 6);
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
		intel_ring_emit(ring, DR1);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
		intel_ring_emit(ring, 0);
	}
	intel_ring_advance(ring);

	return 0;
}

1136 1137 1138 1139 1140 1141 1142
static struct drm_i915_gem_object*
i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct eb_vmas *eb,
			  struct drm_i915_gem_object *batch_obj,
			  u32 batch_start_offset,
			  u32 batch_len,
1143
			  bool is_master)
1144 1145 1146
{
	struct drm_i915_private *dev_priv = to_i915(batch_obj->base.dev);
	struct drm_i915_gem_object *shadow_batch_obj;
1147
	struct i915_vma *vma;
1148 1149 1150
	int ret;

	shadow_batch_obj = i915_gem_batch_pool_get(&dev_priv->mm.batch_pool,
1151
						   PAGE_ALIGN(batch_len));
1152 1153 1154 1155 1156 1157 1158 1159 1160
	if (IS_ERR(shadow_batch_obj))
		return shadow_batch_obj;

	ret = i915_parse_cmds(ring,
			      batch_obj,
			      shadow_batch_obj,
			      batch_start_offset,
			      batch_len,
			      is_master);
1161 1162
	if (ret)
		goto err;
1163

1164 1165 1166
	ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
	if (ret)
		goto err;
1167

1168
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1169

1170 1171 1172 1173 1174
	vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
	vma->exec_entry = shadow_exec_entry;
	vma->exec_entry->flags = __EXEC_OBJECT_PURGEABLE | __EXEC_OBJECT_HAS_PIN;
	drm_gem_object_reference(&shadow_batch_obj->base);
	list_add_tail(&vma->exec_list, &eb->vmas);
1175

1176 1177 1178
	shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;

	return shadow_batch_obj;
1179

1180 1181 1182 1183 1184
err:
	if (ret == -EACCES) /* unhandled chained batch */
		return batch_obj;
	else
		return ERR_PTR(ret);
1185
}
1186

1187 1188 1189 1190 1191 1192 1193
int
i915_gem_ringbuffer_submission(struct drm_device *dev, struct drm_file *file,
			       struct intel_engine_cs *ring,
			       struct intel_context *ctx,
			       struct drm_i915_gem_execbuffer2 *args,
			       struct list_head *vmas,
			       struct drm_i915_gem_object *batch_obj,
1194
			       u64 exec_start, u32 dispatch_flags)
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
{
	struct drm_clip_rect *cliprects = NULL;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 exec_len;
	int instp_mode;
	u32 instp_mask;
	int i, ret = 0;

	if (args->num_cliprects != 0) {
		if (ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
			return -EINVAL;
		}

		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}

		cliprects = kcalloc(args->num_cliprects,
				    sizeof(*cliprects),
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto error;
		}

		if (copy_from_user(cliprects,
				   to_user_ptr(args->cliprects_ptr),
				   sizeof(*cliprects)*args->num_cliprects)) {
			ret = -EFAULT;
			goto error;
		}
	} else {
		if (args->DR4 == 0xffffffff) {
			DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
			args->DR4 = 0;
		}

		if (args->DR1 || args->DR4 || args->cliprects_ptr) {
			DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
			return -EINVAL;
		}
	}

	ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
	if (ret)
		goto error;

	ret = i915_switch_context(ring, ctx);
	if (ret)
		goto error;

1254 1255 1256 1257 1258 1259 1260
	if (ctx->ppgtt)
		WARN(ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
			"%s didn't clear reload\n", ring->name);
	else if (dev_priv->mm.aliasing_ppgtt)
		WARN(dev_priv->mm.aliasing_ppgtt->pd_dirty_rings &
			(1<<ring->id), "%s didn't clear reload\n", ring->name);

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
		if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
			ret = -EINVAL;
			goto error;
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4) {
				DRM_DEBUG("no rel constants on pre-gen4\n");
				ret = -EINVAL;
				goto error;
			}

			if (INTEL_INFO(dev)->gen > 5 &&
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
				ret = -EINVAL;
				goto error;
			}

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
		ret = -EINVAL;
		goto error;
	}

	if (ring == &dev_priv->ring[RCS] &&
			instp_mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			goto error;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto error;
	}

	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
1322
			ret = i915_emit_box(ring, &cliprects[i],
1323 1324 1325 1326 1327 1328
					    args->DR1, args->DR4);
			if (ret)
				goto error;

			ret = ring->dispatch_execbuffer(ring,
							exec_start, exec_len,
1329
							dispatch_flags);
1330 1331 1332 1333 1334 1335
			if (ret)
				goto error;
		}
	} else {
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
1336
						dispatch_flags);
1337 1338 1339 1340
		if (ret)
			return ret;
	}

1341
	trace_i915_gem_ring_dispatch(intel_ring_get_request(ring), dispatch_flags);
1342 1343 1344 1345 1346 1347 1348 1349 1350

	i915_gem_execbuffer_move_to_active(vmas, ring);
	i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);

error:
	kfree(cliprects);
	return ret;
}

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
 * The Ring ID is returned.
 */
static int gen8_dispatch_bsd_ring(struct drm_device *dev,
				  struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;

	/* Check whether the file_priv is using one ring */
	if (file_priv->bsd_ring)
		return file_priv->bsd_ring->id;
	else {
		/* If no, use the ping-pong mechanism to select one ring */
		int ring_id;

		mutex_lock(&dev->struct_mutex);
1369
		if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
1370
			ring_id = VCS;
1371
			dev_priv->mm.bsd_ring_dispatch_index = 1;
1372 1373
		} else {
			ring_id = VCS2;
1374
			dev_priv->mm.bsd_ring_dispatch_index = 0;
1375 1376 1377 1378 1379 1380 1381
		}
		file_priv->bsd_ring = &dev_priv->ring[ring_id];
		mutex_unlock(&dev->struct_mutex);
		return ring_id;
	}
}

1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
static struct drm_i915_gem_object *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma->obj;
}

1401 1402 1403 1404
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1405
		       struct drm_i915_gem_exec_object2 *exec)
1406
{
1407
	struct drm_i915_private *dev_priv = dev->dev_private;
1408
	struct eb_vmas *eb;
1409
	struct drm_i915_gem_object *batch_obj;
1410
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1411
	struct intel_engine_cs *ring;
1412
	struct intel_context *ctx;
1413
	struct i915_address_space *vm;
1414
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1415
	u64 exec_start = args->batch_start_offset;
1416
	u32 dispatch_flags;
1417
	int ret;
1418
	bool need_relocs;
1419

1420
	if (!i915_gem_check_execbuffer(args))
1421 1422
		return -EINVAL;

1423
	ret = validate_exec_list(dev, exec, args->buffer_count);
1424 1425 1426
	if (ret)
		return ret;

1427
	dispatch_flags = 0;
1428 1429 1430 1431
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

1432
		dispatch_flags |= I915_DISPATCH_SECURE;
1433
	}
1434
	if (args->flags & I915_EXEC_IS_PINNED)
1435
		dispatch_flags |= I915_DISPATCH_PINNED;
1436

1437
	if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
1438
		DRM_DEBUG("execbuf with unknown ring: %d\n",
1439 1440 1441
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1442

1443 1444 1445 1446 1447 1448 1449
	if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			"bsd dispatch flags: %d\n", (int)(args->flags));
		return -EINVAL;
	} 

1450 1451
	if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
		ring = &dev_priv->ring[RCS];
1452 1453 1454
	else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
		if (HAS_BSD2(dev)) {
			int ring_id;
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471

			switch (args->flags & I915_EXEC_BSD_MASK) {
			case I915_EXEC_BSD_DEFAULT:
				ring_id = gen8_dispatch_bsd_ring(dev, file);
				ring = &dev_priv->ring[ring_id];
				break;
			case I915_EXEC_BSD_RING1:
				ring = &dev_priv->ring[VCS];
				break;
			case I915_EXEC_BSD_RING2:
				ring = &dev_priv->ring[VCS2];
				break;
			default:
				DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
					  (int)(args->flags & I915_EXEC_BSD_MASK));
				return -EINVAL;
			}
1472 1473 1474
		} else
			ring = &dev_priv->ring[VCS];
	} else
1475 1476
		ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];

1477 1478 1479 1480 1481
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1482 1483

	if (args->buffer_count < 1) {
1484
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1485 1486 1487
		return -EINVAL;
	}

1488 1489
	intel_runtime_pm_get(dev_priv);

1490 1491 1492 1493
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1494
	ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
1495
	if (IS_ERR(ctx)) {
1496
		mutex_unlock(&dev->struct_mutex);
1497
		ret = PTR_ERR(ctx);
1498
		goto pre_mutex_err;
1499
	}
1500 1501 1502

	i915_gem_context_reference(ctx);

1503 1504 1505
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1506
		vm = &dev_priv->gtt.base;
1507

B
Ben Widawsky 已提交
1508
	eb = eb_create(args);
1509
	if (eb == NULL) {
1510
		i915_gem_context_unreference(ctx);
1511 1512 1513 1514 1515
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1516
	/* Look up object handles */
1517
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1518 1519
	if (ret)
		goto err;
1520

1521
	/* take note of the batch buffer before we might reorder the lists */
1522
	batch_obj = eb_get_batch(eb);
1523

1524
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1525
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1526
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
1527 1528 1529 1530
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1531
	if (need_relocs)
B
Ben Widawsky 已提交
1532
		ret = i915_gem_execbuffer_relocate(eb);
1533 1534
	if (ret) {
		if (ret == -EFAULT) {
1535
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
1536
								eb, exec);
1537 1538 1539 1540 1541 1542 1543 1544
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1545
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1546 1547 1548 1549
		ret = -EINVAL;
		goto err;
	}

1550
	if (i915_needs_cmd_parser(ring)) {
1551 1552 1553 1554 1555 1556
		batch_obj = i915_gem_execbuffer_parse(ring,
						      &shadow_exec_entry,
						      eb,
						      batch_obj,
						      args->batch_start_offset,
						      args->batch_len,
1557
						      file->is_master);
1558 1559
		if (IS_ERR(batch_obj)) {
			ret = PTR_ERR(batch_obj);
1560 1561
			goto err;
		}
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574

		/*
		 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
		 * bit from MI_BATCH_BUFFER_START commands issued in the
		 * dispatch_execbuffer implementations. We specifically
		 * don't want that set when the command parser is
		 * enabled.
		 *
		 * FIXME: with aliasing ppgtt, buffers that should only
		 * be in ggtt still end up in the aliasing ppgtt. remove
		 * this check when that is fixed.
		 */
		if (USES_FULL_PPGTT(dev))
1575
			dispatch_flags |= I915_DISPATCH_SECURE;
1576 1577

		exec_start = 0;
1578 1579
	}

1580 1581
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1582 1583
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1584
	 * hsw should have this fixed, but bdw mucks it up again. */
1585
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1586 1587 1588 1589 1590 1591
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1592
		 *   so we don't really have issues with multiple objects not
1593 1594 1595 1596 1597 1598
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
		ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
		if (ret)
			goto err;
1599

1600
		exec_start += i915_gem_obj_ggtt_offset(batch_obj);
1601
	} else
1602
		exec_start += i915_gem_obj_offset(batch_obj, vm);
1603

1604
	ret = dev_priv->gt.do_execbuf(dev, file, ring, ctx, args,
1605 1606
				      &eb->vmas, batch_obj, exec_start,
				      dispatch_flags);
1607

1608 1609 1610 1611 1612 1613
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1614
	if (dispatch_flags & I915_DISPATCH_SECURE)
1615
		i915_gem_object_ggtt_unpin(batch_obj);
1616
err:
1617 1618
	/* the request owns the ref now */
	i915_gem_context_unreference(ctx);
1619
	eb_destroy(eb);
1620 1621 1622 1623

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1624 1625 1626
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1645
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1646 1647 1648 1649 1650 1651 1652
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1653
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1654 1655 1656 1657 1658 1659
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
V
Ville Syrjälä 已提交
1660
			     to_user_ptr(args->buffers_ptr),
1661 1662
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1663
		DRM_DEBUG("copy %d exec entries failed %d\n",
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1691
	i915_execbuffer2_set_context_id(exec2, 0);
1692

1693
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1694
	if (!ret) {
1695 1696 1697
		struct drm_i915_gem_exec_object __user *user_exec_list =
			to_user_ptr(args->buffers_ptr);

1698
		/* Copy the new buffer offsets back to the user's exec list. */
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1726 1727
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1728
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1729 1730 1731
		return -EINVAL;
	}

1732 1733 1734 1735 1736
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1737
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
1738
			     GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
1739 1740 1741
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1742
	if (exec2_list == NULL) {
1743
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1744 1745 1746 1747
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
V
Ville Syrjälä 已提交
1748
			     to_user_ptr(args->buffers_ptr),
1749 1750
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1751
		DRM_DEBUG("copy %d exec entries failed %d\n",
1752 1753 1754 1755 1756
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1757
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1758 1759
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1760
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
				   to_user_ptr(args->buffers_ptr);
		int i;

		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1775 1776 1777 1778 1779 1780
		}
	}

	drm_free_large(exec2_list);
	return ret;
}