i915_gem_execbuffer.c 30.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36 37 38 39 40 41 42 43 44 45
struct eb_objects {
	int and;
	struct hlist_head buckets[0];
};

static struct eb_objects *
eb_create(int size)
{
	struct eb_objects *eb;
	int count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
46
	BUILD_BUG_ON(!is_power_of_2(PAGE_SIZE / sizeof(struct hlist_head)));
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
	while (count > size)
		count >>= 1;
	eb = kzalloc(count*sizeof(struct hlist_head) +
		     sizeof(struct eb_objects),
		     GFP_KERNEL);
	if (eb == NULL)
		return eb;

	eb->and = count - 1;
	return eb;
}

static void
eb_reset(struct eb_objects *eb)
{
	memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
}

static void
eb_add_object(struct eb_objects *eb, struct drm_i915_gem_object *obj)
{
	hlist_add_head(&obj->exec_node,
		       &eb->buckets[obj->exec_handle & eb->and]);
}

static struct drm_i915_gem_object *
eb_get_object(struct eb_objects *eb, unsigned long handle)
{
	struct hlist_head *head;
	struct hlist_node *node;
	struct drm_i915_gem_object *obj;

	head = &eb->buckets[handle & eb->and];
	hlist_for_each(node, head) {
		obj = hlist_entry(node, struct drm_i915_gem_object, exec_node);
		if (obj->exec_handle == handle)
			return obj;
	}

	return NULL;
}

static void
eb_destroy(struct eb_objects *eb)
{
	kfree(eb);
}

95 96 97
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
	return (obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
98
		!obj->map_and_fenceable ||
99 100 101
		obj->cache_level != I915_CACHE_NONE);
}

102 103
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
104
				   struct eb_objects *eb,
105 106 107 108
				   struct drm_i915_gem_relocation_entry *reloc)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
109
	struct drm_i915_gem_object *target_i915_obj;
110 111 112
	uint32_t target_offset;
	int ret = -EINVAL;

113 114 115
	/* we've already hold a reference to all valid objects */
	target_obj = &eb_get_object(eb, reloc->target_handle)->base;
	if (unlikely(target_obj == NULL))
116 117
		return -ENOENT;

118 119
	target_i915_obj = to_intel_bo(target_obj);
	target_offset = target_i915_obj->gtt_offset;
120

121 122 123 124 125 126 127 128 129 130
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
	    !target_i915_obj->has_global_gtt_mapping)) {
		i915_gem_gtt_bind_object(target_i915_obj,
					 target_i915_obj->cache_level);
	}

131
	/* Validate that the target is in a valid r/w GPU domain */
132
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
133
		DRM_DEBUG("reloc with multiple write domains: "
134 135 136 137 138 139
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
140
		return ret;
141
	}
142 143
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
144
		DRM_DEBUG("reloc with read/write non-GPU domains: "
145 146 147 148 149 150
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
151
		return ret;
152 153 154 155 156 157 158 159 160
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
161
		return 0;
162 163

	/* Check that the relocation address is valid... */
164
	if (unlikely(reloc->offset > obj->base.size - 4)) {
165
		DRM_DEBUG("Relocation beyond object bounds: "
166 167 168 169
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
170
		return ret;
171
	}
172
	if (unlikely(reloc->offset & 3)) {
173
		DRM_DEBUG("Relocation not 4-byte aligned: "
174 175 176
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
177
		return ret;
178 179
	}

180 181 182 183
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

184
	reloc->delta += target_offset;
185
	if (use_cpu_reloc(obj)) {
186 187 188
		uint32_t page_offset = reloc->offset & ~PAGE_MASK;
		char *vaddr;

189 190 191 192
		ret = i915_gem_object_set_to_cpu_domain(obj, 1);
		if (ret)
			return ret;

193 194
		vaddr = kmap_atomic(i915_gem_object_get_page(obj,
							     reloc->offset >> PAGE_SHIFT));
195 196 197 198 199 200 201
		*(uint32_t *)(vaddr + page_offset) = reloc->delta;
		kunmap_atomic(vaddr);
	} else {
		struct drm_i915_private *dev_priv = dev->dev_private;
		uint32_t __iomem *reloc_entry;
		void __iomem *reloc_page;

202 203 204 205 206
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			return ret;

		ret = i915_gem_object_put_fence(obj);
207
		if (ret)
208
			return ret;
209 210 211 212 213 214 215 216 217 218 219 220 221 222

		/* Map the page containing the relocation we're going to perform.  */
		reloc->offset += obj->gtt_offset;
		reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
						      reloc->offset & PAGE_MASK);
		reloc_entry = (uint32_t __iomem *)
			(reloc_page + (reloc->offset & ~PAGE_MASK));
		iowrite32(reloc->delta, reloc_entry);
		io_mapping_unmap_atomic(reloc_page);
	}

	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

223
	return 0;
224 225 226 227
}

static int
i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
228
				    struct eb_objects *eb)
229
{
230 231
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
232
	struct drm_i915_gem_relocation_entry __user *user_relocs;
233
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
234
	int remain, ret;
235 236 237

	user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;

238 239 240 241 242 243 244 245 246
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
247 248
			return -EFAULT;

249 250
		do {
			u64 offset = r->presumed_offset;
251

252 253 254 255 256 257 258 259 260 261 262 263 264 265
			ret = i915_gem_execbuffer_relocate_entry(obj, eb, r);
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
266 267 268
	}

	return 0;
269
#undef N_RELOC
270 271 272 273
}

static int
i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
274
					 struct eb_objects *eb,
275 276
					 struct drm_i915_gem_relocation_entry *relocs)
{
277
	const struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
278 279 280
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
281
		ret = i915_gem_execbuffer_relocate_entry(obj, eb, &relocs[i]);
282 283 284 285 286 287 288 289 290
		if (ret)
			return ret;
	}

	return 0;
}

static int
i915_gem_execbuffer_relocate(struct drm_device *dev,
291
			     struct eb_objects *eb,
292
			     struct list_head *objects)
293
{
294
	struct drm_i915_gem_object *obj;
295 296 297 298 299 300 301 302 303 304
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
305
	list_for_each_entry(obj, objects, exec_list) {
306
		ret = i915_gem_execbuffer_relocate_object(obj, eb);
307
		if (ret)
308
			break;
309
	}
310
	pagefault_enable();
311

312
	return ret;
313 314
}

315 316
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
317

318 319 320 321 322 323 324
static int
need_reloc_mappable(struct drm_i915_gem_object *obj)
{
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
	return entry->relocation_count && !use_cpu_reloc(obj);
}

325
static int
326 327
i915_gem_execbuffer_reserve_object(struct drm_i915_gem_object *obj,
				   struct intel_ring_buffer *ring)
328
{
329
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
330 331 332 333 334 335 336 337 338
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	bool need_fence, need_mappable;
	int ret;

	need_fence =
		has_fenced_gpu_access &&
		entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
		obj->tiling_mode != I915_TILING_NONE;
339
	need_mappable = need_fence || need_reloc_mappable(obj);
340

341
	ret = i915_gem_object_pin(obj, entry->alignment, need_mappable, false);
342 343 344
	if (ret)
		return ret;

345 346
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

347 348
	if (has_fenced_gpu_access) {
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
349
			ret = i915_gem_object_get_fence(obj);
350
			if (ret)
351
				return ret;
352

353
			if (i915_gem_object_pin_fence(obj))
354
				entry->flags |= __EXEC_OBJECT_HAS_FENCE;
355

356
			obj->pending_fenced_gpu_access = true;
357 358 359
		}
	}

360 361 362 363 364 365 366 367
	/* Ensure ppgtt mapping exists if needed */
	if (dev_priv->mm.aliasing_ppgtt && !obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
				       obj, obj->cache_level);

		obj->has_aliasing_ppgtt_mapping = 1;
	}

368 369
	entry->offset = obj->gtt_offset;
	return 0;
370
}
371

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
static void
i915_gem_execbuffer_unreserve_object(struct drm_i915_gem_object *obj)
{
	struct drm_i915_gem_exec_object2 *entry;

	if (!obj->gtt_space)
		return;

	entry = obj->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
		i915_gem_object_unpin(obj);

	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
389 390
}

391
static int
392
i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
393
			    struct drm_file *file,
394
			    struct list_head *objects)
395
{
396
	struct drm_i915_gem_object *obj;
397
	struct list_head ordered_objects;
398 399
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414

	INIT_LIST_HEAD(&ordered_objects);
	while (!list_empty(objects)) {
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

		obj = list_first_entry(objects,
				       struct drm_i915_gem_object,
				       exec_list);
		entry = obj->exec_entry;

		need_fence =
			has_fenced_gpu_access &&
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
415
		need_mappable = need_fence || need_reloc_mappable(obj);
416 417 418 419 420

		if (need_mappable)
			list_move(&obj->exec_list, &ordered_objects);
		else
			list_move_tail(&obj->exec_list, &ordered_objects);
421 422 423

		obj->base.pending_read_domains = 0;
		obj->base.pending_write_domain = 0;
424
		obj->pending_fenced_gpu_access = false;
425 426
	}
	list_splice(&ordered_objects, objects);
427 428 429 430 431 432 433 434 435 436

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
437
	 * This avoid unnecessary unbinding of later objects in order to make
438 439 440 441
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
442
		int ret = 0;
443 444

		/* Unbind any ill-fitting objects or pin. */
445
		list_for_each_entry(obj, objects, exec_list) {
446
			struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
447
			bool need_fence, need_mappable;
448

449
			if (!obj->gtt_space)
450 451 452
				continue;

			need_fence =
453
				has_fenced_gpu_access &&
454 455
				entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
				obj->tiling_mode != I915_TILING_NONE;
456
			need_mappable = need_fence || need_reloc_mappable(obj);
457 458 459 460 461

			if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
			    (need_mappable && !obj->map_and_fenceable))
				ret = i915_gem_object_unbind(obj);
			else
462
				ret = i915_gem_execbuffer_reserve_object(obj, ring);
463
			if (ret)
464 465 466 467
				goto err;
		}

		/* Bind fresh objects */
468
		list_for_each_entry(obj, objects, exec_list) {
469 470
			if (obj->gtt_space)
				continue;
471

472 473 474
			ret = i915_gem_execbuffer_reserve_object(obj, ring);
			if (ret)
				goto err;
475 476
		}

477 478 479
err:		/* Decrement pin count for bound objects */
		list_for_each_entry(obj, objects, exec_list)
			i915_gem_execbuffer_unreserve_object(obj);
480

C
Chris Wilson 已提交
481
		if (ret != -ENOSPC || retry++)
482 483
			return ret;

C
Chris Wilson 已提交
484
		ret = i915_gem_evict_everything(ring->dev);
485 486 487 488 489 490 491 492
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
				  struct drm_file *file,
493
				  struct intel_ring_buffer *ring,
494
				  struct list_head *objects,
495
				  struct eb_objects *eb,
496
				  struct drm_i915_gem_exec_object2 *exec,
497 498 499
				  int count)
{
	struct drm_i915_gem_relocation_entry *reloc;
500
	struct drm_i915_gem_object *obj;
501
	int *reloc_offset;
502 503
	int i, total, ret;

504
	/* We may process another execbuffer during the unlock... */
505
	while (!list_empty(objects)) {
506 507 508 509 510 511 512
		obj = list_first_entry(objects,
				       struct drm_i915_gem_object,
				       exec_list);
		list_del_init(&obj->exec_list);
		drm_gem_object_unreference(&obj->base);
	}

513 514 515 516
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
517
		total += exec[i].relocation_count;
518

519
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
520
	reloc = drm_malloc_ab(total, sizeof(*reloc));
521 522 523
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
524 525 526 527 528 529 530 531
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;

532
		user_relocs = (void __user *)(uintptr_t)exec[i].relocs_ptr;
533 534

		if (copy_from_user(reloc+total, user_relocs,
535
				   exec[i].relocation_count * sizeof(*reloc))) {
536 537 538 539 540
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

541
		reloc_offset[i] = total;
542
		total += exec[i].relocation_count;
543 544 545 546 547 548 549 550
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

551 552 553 554 555
	/* reacquire the objects */
	eb_reset(eb);
	for (i = 0; i < count; i++) {
		obj = to_intel_bo(drm_gem_object_lookup(dev, file,
							exec[i].handle));
556
		if (&obj->base == NULL) {
557
			DRM_DEBUG("Invalid object handle %d at index %d\n",
558 559 560 561 562 563 564
				   exec[i].handle, i);
			ret = -ENOENT;
			goto err;
		}

		list_add_tail(&obj->exec_list, objects);
		obj->exec_handle = exec[i].handle;
565
		obj->exec_entry = &exec[i];
566 567 568
		eb_add_object(eb, obj);
	}

569
	ret = i915_gem_execbuffer_reserve(ring, file, objects);
570 571 572
	if (ret)
		goto err;

573
	list_for_each_entry(obj, objects, exec_list) {
574
		int offset = obj->exec_entry - exec;
575
		ret = i915_gem_execbuffer_relocate_object_slow(obj, eb,
576
							       reloc + reloc_offset[offset]);
577 578 579 580 581 582 583 584 585 586 587 588
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
589
	drm_free_large(reloc_offset);
590 591 592 593
	return ret;
}

static int
594 595
i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
				struct list_head *objects)
596
{
597
	struct drm_i915_gem_object *obj;
598
	uint32_t flush_domains = 0;
599
	int ret;
600

601 602
	list_for_each_entry(obj, objects, exec_list) {
		ret = i915_gem_object_sync(obj, ring);
603 604
		if (ret)
			return ret;
605 606 607 608 609

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
			i915_gem_clflush_object(obj);

		flush_domains |= obj->base.write_domain;
610 611
	}

612
	if (flush_domains & I915_GEM_DOMAIN_CPU)
613
		i915_gem_chipset_flush(ring->dev);
614 615 616 617

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

618 619 620
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
621
	return intel_ring_invalidate_all_caches(ring);
622 623
}

624 625
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
626
{
627
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
}

static int
validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
		   int count)
{
	int i;

	for (i = 0; i < count; i++) {
		char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
		int length; /* limited by fault_in_pages_readable() */

		/* First check for malicious input causing overflow */
		if (exec[i].relocation_count >
		    INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
			return -EINVAL;

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
		if (!access_ok(VERIFY_READ, ptr, length))
			return -EFAULT;

		/* we may also need to update the presumed offsets */
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

654
		if (fault_in_multipages_readable(ptr, length))
655 656 657 658 659 660
			return -EFAULT;
	}

	return 0;
}

661 662
static void
i915_gem_execbuffer_move_to_active(struct list_head *objects,
663
				   struct intel_ring_buffer *ring)
664 665 666 667
{
	struct drm_i915_gem_object *obj;

	list_for_each_entry(obj, objects, exec_list) {
668 669
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
670

671 672 673 674
		obj->base.read_domains = obj->base.pending_read_domains;
		obj->base.write_domain = obj->base.pending_write_domain;
		obj->fenced_gpu_access = obj->pending_fenced_gpu_access;

675
		i915_gem_object_move_to_active(obj, ring);
676 677
		if (obj->base.write_domain) {
			obj->dirty = 1;
678
			obj->last_write_seqno = intel_ring_get_seqno(ring);
679
			if (obj->pin_count) /* check for potential scanout */
680
				intel_mark_fb_busy(obj);
681 682
		}

C
Chris Wilson 已提交
683
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
684 685 686
	}
}

687 688
static void
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
689
				    struct drm_file *file,
690 691
				    struct intel_ring_buffer *ring)
{
692 693
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
694

695
	/* Add a breadcrumb for the completion of the batch buffer */
696
	(void)i915_add_request(ring, file, NULL);
697
}
698

699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
			    struct intel_ring_buffer *ring)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret, i;

	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS])
		return 0;

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

724 725 726 727
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
728
		       struct drm_i915_gem_exec_object2 *exec)
729 730
{
	drm_i915_private_t *dev_priv = dev->dev_private;
731
	struct list_head objects;
732
	struct eb_objects *eb;
733 734 735
	struct drm_i915_gem_object *batch_obj;
	struct drm_clip_rect *cliprects = NULL;
	struct intel_ring_buffer *ring;
736
	u32 ctx_id = i915_execbuffer2_get_context_id(*args);
737
	u32 exec_start, exec_len;
738
	u32 mask;
739
	u32 flags;
740
	int ret, mode, i;
741

742
	if (!i915_gem_check_execbuffer(args)) {
743
		DRM_DEBUG("execbuf with invalid offset/length\n");
744 745 746 747
		return -EINVAL;
	}

	ret = validate_exec_list(exec, args->buffer_count);
748 749 750
	if (ret)
		return ret;

751 752 753 754 755 756 757
	flags = 0;
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

		flags |= I915_DISPATCH_SECURE;
	}
758 759
	if (args->flags & I915_EXEC_IS_PINNED)
		flags |= I915_DISPATCH_PINNED;
760

761 762 763
	switch (args->flags & I915_EXEC_RING_MASK) {
	case I915_EXEC_DEFAULT:
	case I915_EXEC_RENDER:
764
		ring = &dev_priv->ring[RCS];
765 766
		break;
	case I915_EXEC_BSD:
767
		ring = &dev_priv->ring[VCS];
768 769 770 771 772
		if (ctx_id != 0) {
			DRM_DEBUG("Ring %s doesn't support contexts\n",
				  ring->name);
			return -EPERM;
		}
773 774
		break;
	case I915_EXEC_BLT:
775
		ring = &dev_priv->ring[BCS];
776 777 778 779 780
		if (ctx_id != 0) {
			DRM_DEBUG("Ring %s doesn't support contexts\n",
				  ring->name);
			return -EPERM;
		}
781 782
		break;
	default:
783
		DRM_DEBUG("execbuf with unknown ring: %d\n",
784 785 786
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
787 788 789 790 791
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
792

793
	mode = args->flags & I915_EXEC_CONSTANTS_MASK;
794
	mask = I915_EXEC_CONSTANTS_MASK;
795 796 797 798 799 800 801 802 803 804 805 806
	switch (mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
		if (ring == &dev_priv->ring[RCS] &&
		    mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4)
				return -EINVAL;

			if (INTEL_INFO(dev)->gen > 5 &&
			    mode == I915_EXEC_CONSTANTS_REL_SURFACE)
				return -EINVAL;
807 808 809 810

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
811 812 813
		}
		break;
	default:
814
		DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
815 816 817
		return -EINVAL;
	}

818
	if (args->buffer_count < 1) {
819
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
820 821 822 823
		return -EINVAL;
	}

	if (args->num_cliprects != 0) {
824
		if (ring != &dev_priv->ring[RCS]) {
825
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
826 827 828
			return -EINVAL;
		}

829 830 831 832 833
		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

834 835 836 837 838
		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}
839

840
		cliprects = kmalloc(args->num_cliprects * sizeof(*cliprects),
841 842 843 844 845 846
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto pre_mutex_err;
		}

847 848 849 850
		if (copy_from_user(cliprects,
				     (struct drm_clip_rect __user *)(uintptr_t)
				     args->cliprects_ptr,
				     sizeof(*cliprects)*args->num_cliprects)) {
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
			ret = -EFAULT;
			goto pre_mutex_err;
		}
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

	if (dev_priv->mm.suspended) {
		mutex_unlock(&dev->struct_mutex);
		ret = -EBUSY;
		goto pre_mutex_err;
	}

866 867 868 869 870 871 872
	eb = eb_create(args->buffer_count);
	if (eb == NULL) {
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

873
	/* Look up object handles */
874
	INIT_LIST_HEAD(&objects);
875 876 877
	for (i = 0; i < args->buffer_count; i++) {
		struct drm_i915_gem_object *obj;

878 879
		obj = to_intel_bo(drm_gem_object_lookup(dev, file,
							exec[i].handle));
880
		if (&obj->base == NULL) {
881
			DRM_DEBUG("Invalid object handle %d at index %d\n",
882
				   exec[i].handle, i);
883 884 885 886 887
			/* prevent error path from reading uninitialized data */
			ret = -ENOENT;
			goto err;
		}

888
		if (!list_empty(&obj->exec_list)) {
889
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
890
				   obj, exec[i].handle, i);
891 892 893
			ret = -EINVAL;
			goto err;
		}
894 895

		list_add_tail(&obj->exec_list, &objects);
896
		obj->exec_handle = exec[i].handle;
897
		obj->exec_entry = &exec[i];
898
		eb_add_object(eb, obj);
899 900
	}

901 902 903 904 905
	/* take note of the batch buffer before we might reorder the lists */
	batch_obj = list_entry(objects.prev,
			       struct drm_i915_gem_object,
			       exec_list);

906
	/* Move the objects en-masse into the GTT, evicting if necessary. */
907
	ret = i915_gem_execbuffer_reserve(ring, file, &objects);
908 909 910 911
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
912
	ret = i915_gem_execbuffer_relocate(dev, eb, &objects);
913 914
	if (ret) {
		if (ret == -EFAULT) {
915
			ret = i915_gem_execbuffer_relocate_slow(dev, file, ring,
916 917
								&objects, eb,
								exec,
918 919 920 921 922 923 924 925 926
								args->buffer_count);
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
927
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
928 929 930 931 932
		ret = -EINVAL;
		goto err;
	}
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

933 934 935 936 937 938 939
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
	 * hsw should have this fixed, but let's be paranoid and do it
	 * unconditionally for now. */
	if (flags & I915_DISPATCH_SECURE && !batch_obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(batch_obj, batch_obj->cache_level);

940 941
	ret = i915_gem_execbuffer_move_to_gpu(ring, &objects);
	if (ret)
942 943
		goto err;

944 945 946 947
	ret = i915_switch_context(ring, file, ctx_id);
	if (ret)
		goto err;

948 949 950 951 952 953 954 955 956
	if (ring == &dev_priv->ring[RCS] &&
	    mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
				goto err;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
957
		intel_ring_emit(ring, mask << 16 | mode);
958 959 960 961 962
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = mode;
	}

963 964 965 966 967 968
	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto err;
	}

969 970 971 972 973 974 975 976 977 978
	exec_start = batch_obj->gtt_offset + args->batch_start_offset;
	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
			ret = i915_emit_box(dev, &cliprects[i],
					    args->DR1, args->DR4);
			if (ret)
				goto err;

			ret = ring->dispatch_execbuffer(ring,
979 980
							exec_start, exec_len,
							flags);
981 982 983 984
			if (ret)
				goto err;
		}
	} else {
985 986 987
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
						flags);
988 989 990
		if (ret)
			goto err;
	}
991

992 993 994
	trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);

	i915_gem_execbuffer_move_to_active(&objects, ring);
995
	i915_gem_execbuffer_retire_commands(dev, file, ring);
996 997

err:
998
	eb_destroy(eb);
999 1000 1001 1002 1003 1004 1005 1006
	while (!list_empty(&objects)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       exec_list);
		list_del_init(&obj->exec_list);
		drm_gem_object_unreference(&obj->base);
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	}

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
	kfree(cliprects);
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1031
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1032 1033 1034 1035 1036 1037 1038
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1039
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1040 1041 1042 1043 1044 1045
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1046
			     (void __user *)(uintptr_t)args->buffers_ptr,
1047 1048
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1049
		DRM_DEBUG("copy %d exec entries failed %d\n",
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1077
	i915_execbuffer2_set_context_id(exec2, 0);
1078 1079 1080 1081 1082 1083 1084

	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
		for (i = 0; i < args->buffer_count; i++)
			exec_list[i].offset = exec2_list[i].offset;
		/* ... and back out to userspace */
1085
		ret = copy_to_user((void __user *)(uintptr_t)args->buffers_ptr,
1086 1087 1088 1089
				   exec_list,
				   sizeof(*exec_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
1090
			DRM_DEBUG("failed to copy %d exec entries "
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1109 1110
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1111
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1112 1113 1114
		return -EINVAL;
	}

1115 1116 1117 1118 1119
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
			     GFP_KERNEL | __GFP_NOWARN | __GFP_NORETRY);
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1120
	if (exec2_list == NULL) {
1121
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1122 1123 1124 1125 1126 1127 1128 1129
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
			     (struct drm_i915_relocation_entry __user *)
			     (uintptr_t) args->buffers_ptr,
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1130
		DRM_DEBUG("copy %d exec entries failed %d\n",
1131 1132 1133 1134 1135 1136 1137 1138
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1139
		ret = copy_to_user((void __user *)(uintptr_t)args->buffers_ptr,
1140 1141 1142 1143
				   exec2_list,
				   sizeof(*exec2_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
1144
			DRM_DEBUG("failed to copy %d exec entries "
1145 1146 1147 1148 1149 1150 1151 1152
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec2_list);
	return ret;
}