amdgpu_ras.c 77.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
#include <linux/debugfs.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/uaccess.h>
28 29
#include <linux/reboot.h>
#include <linux/syscalls.h>
30
#include <linux/pm_runtime.h>
31

32 33
#include "amdgpu.h"
#include "amdgpu_ras.h"
34
#include "amdgpu_atomfirmware.h"
35
#include "amdgpu_xgmi.h"
36
#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37
#include "atom.h"
38 39
#include "amdgpu_reset.h"

40 41
#ifdef CONFIG_X86_MCE_AMD
#include <asm/mce.h>
42

43 44
static bool notifier_registered;
#endif
45 46
static const char *RAS_FS_NAME = "ras";

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
const char *ras_error_string[] = {
	"none",
	"parity",
	"single_correctable",
	"multi_uncorrectable",
	"poison",
};

const char *ras_block_string[] = {
	"umc",
	"sdma",
	"gfx",
	"mmhub",
	"athub",
	"pcie_bif",
	"hdp",
	"xgmi_wafl",
	"df",
	"smn",
	"sem",
	"mp0",
	"mp1",
	"fuse",
70
	"mca",
71 72
	"vcn",
	"jpeg",
73 74
};

75 76 77 78 79 80 81
const char *ras_mca_block_string[] = {
	"mca_mp0",
	"mca_mp1",
	"mca_mpio",
	"mca_iohc",
};

82 83 84 85 86 87 88
struct amdgpu_ras_block_list {
	/* ras block link */
	struct list_head node;

	struct amdgpu_ras_block_object *ras_obj;
};

89 90 91 92 93 94 95 96 97 98 99 100 101 102
const char *get_ras_block_str(struct ras_common_if *ras_block)
{
	if (!ras_block)
		return "NULL";

	if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT)
		return "OUT OF RANGE";

	if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
		return ras_mca_block_string[ras_block->sub_block_index];

	return ras_block_string[ras_block->block];
}

103 104
#define ras_block_str(_BLOCK_) \
	(((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
105

106 107
#define ras_err_str(i) (ras_error_string[ffs(i)])

108 109
#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)

110 111 112
/* inject address is 52 bits */
#define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)

113 114
/* typical ECC bad page rate is 1 bad page per 100MB VRAM */
#define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
115

116 117 118 119 120
enum amdgpu_ras_retire_page_reservation {
	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
	AMDGPU_RAS_RETIRE_PAGE_PENDING,
	AMDGPU_RAS_RETIRE_PAGE_FAULT,
};
121 122 123

atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);

124 125
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr);
126 127
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr);
128
#ifdef CONFIG_X86_MCE_AMD
129 130 131 132 133 134
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
struct mce_notifier_adev_list {
	struct amdgpu_device *devs[MAX_GPU_INSTANCE];
	int num_gpu;
};
static struct mce_notifier_adev_list mce_adev_list;
135
#endif
136

137 138
void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
{
139
	if (adev && amdgpu_ras_get_context(adev))
140 141 142
		amdgpu_ras_get_context(adev)->error_query_ready = ready;
}

143
static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
144
{
145
	if (adev && amdgpu_ras_get_context(adev))
146 147 148 149 150
		return amdgpu_ras_get_context(adev)->error_query_ready;

	return false;
}

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
{
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;

	if ((address >= adev->gmc.mc_vram_size) ||
	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
		dev_warn(adev->dev,
		         "RAS WARN: input address 0x%llx is invalid.\n",
		         address);
		return -EINVAL;
	}

	if (amdgpu_ras_check_bad_page(adev, address)) {
		dev_warn(adev->dev,
166
			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
167 168 169 170 171 172
			 address);
		return 0;
	}

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
	err_data.err_addr = &err_rec;
173 174
	amdgpu_umc_fill_error_record(&err_data, address,
			(address >> AMDGPU_GPU_PAGE_SHIFT), 0, 0);
175 176 177 178 179 180 181 182 183 184 185 186 187 188

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
					 err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
	dev_warn(adev->dev, "Clear EEPROM:\n");
	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");

	return 0;
}

189 190 191 192 193 194 195 196 197 198
static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
					size_t size, loff_t *pos)
{
	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
	struct ras_query_if info = {
		.head = obj->head,
	};
	ssize_t s;
	char val[128];

199
	if (amdgpu_ras_query_error_status(obj->adev, &info))
200 201
		return -EINVAL;

202 203 204 205 206 207 208
	/* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */
	if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
	    obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
	}

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
			"ue", info.ue_count,
			"ce", info.ce_count);
	if (*pos >= s)
		return 0;

	s -= *pos;
	s = min_t(u64, s, size);


	if (copy_to_user(buf, &val[*pos], s))
		return -EINVAL;

	*pos += s;

	return s;
}

static const struct file_operations amdgpu_ras_debugfs_ops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ras_debugfs_read,
230
	.write = NULL,
231 232 233
	.llseek = default_llseek
};

234 235 236 237 238 239
static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
		*block_id = i;
240
		if (strcmp(name, ras_block_string[i]) == 0)
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
			return 0;
	}
	return -EINVAL;
}

static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
		const char __user *buf, size_t size,
		loff_t *pos, struct ras_debug_if *data)
{
	ssize_t s = min_t(u64, 64, size);
	char str[65];
	char block_name[33];
	char err[9] = "ue";
	int op = -1;
	int block_id;
256
	uint32_t sub_block;
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
	u64 address, value;

	if (*pos)
		return -EINVAL;
	*pos = size;

	memset(str, 0, sizeof(str));
	memset(data, 0, sizeof(*data));

	if (copy_from_user(str, buf, s))
		return -EINVAL;

	if (sscanf(str, "disable %32s", block_name) == 1)
		op = 0;
	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
		op = 1;
	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
		op = 2;
275
	else if (strstr(str, "retire_page") != NULL)
276
		op = 3;
277
	else if (str[0] && str[1] && str[2] && str[3])
278 279 280 281
		/* ascii string, but commands are not matched. */
		return -EINVAL;

	if (op != -1) {
282
		if (op == 3) {
283 284
			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
			    sscanf(str, "%*s %llu", &address) != 1)
285
				return -EINVAL;
286 287 288 289 290 291 292

			data->op = op;
			data->inject.address = address;

			return 0;
		}

293 294 295 296
		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
			return -EINVAL;

		data->head.block = block_id;
297 298 299 300 301 302 303 304
		/* only ue and ce errors are supported */
		if (!memcmp("ue", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
		else if (!memcmp("ce", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
		else
			return -EINVAL;

305 306 307
		data->op = op;

		if (op == 2) {
308 309 310
			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
				   &sub_block, &address, &value) != 3 &&
			    sscanf(str, "%*s %*s %*s %u %llu %llu",
311 312
				   &sub_block, &address, &value) != 3)
				return -EINVAL;
313
			data->head.sub_block_index = sub_block;
314 315 316 317
			data->inject.address = address;
			data->inject.value = value;
		}
	} else {
X
xinhui pan 已提交
318
		if (size < sizeof(*data))
319 320 321 322 323 324 325 326
			return -EINVAL;

		if (copy_from_user(data, buf, sizeof(*data)))
			return -EINVAL;
	}

	return 0;
}
327

328 329
/**
 * DOC: AMDGPU RAS debugfs control interface
X
xinhui pan 已提交
330
 *
331
 * The control interface accepts struct ras_debug_if which has two members.
X
xinhui pan 已提交
332 333
 *
 * First member: ras_debug_if::head or ras_debug_if::inject.
334 335
 *
 * head is used to indicate which IP block will be under control.
X
xinhui pan 已提交
336 337 338 339 340 341 342 343 344 345 346
 *
 * head has four members, they are block, type, sub_block_index, name.
 * block: which IP will be under control.
 * type: what kind of error will be enabled/disabled/injected.
 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
 * name: the name of IP.
 *
 * inject has two more members than head, they are address, value.
 * As their names indicate, inject operation will write the
 * value to the address.
 *
347
 * The second member: struct ras_debug_if::op.
348
 * It has three kinds of operations.
349 350 351 352
 *
 * - 0: disable RAS on the block. Take ::head as its data.
 * - 1: enable RAS on the block. Take ::head as its data.
 * - 2: inject errors on the block. Take ::inject as its data.
X
xinhui pan 已提交
353
 *
354
 * How to use the interface?
355
 *
356
 * In a program
357
 *
358 359
 * Copy the struct ras_debug_if in your code and initialize it.
 * Write the struct to the control interface.
360
 *
361
 * From shell
362
 *
363 364
 * .. code-block:: bash
 *
365 366 367
 *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
368
 *
369
 * Where N, is the card which you want to affect.
370
 *
371 372 373
 * "disable" requires only the block.
 * "enable" requires the block and error type.
 * "inject" requires the block, error type, address, and value.
374
 *
375
 * The block is one of: umc, sdma, gfx, etc.
376
 *	see ras_block_string[] for details
377
 *
378 379 380
 * The error type is one of: ue, ce, where,
 *	ue is multi-uncorrectable
 *	ce is single-correctable
381
 *
382 383
 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
 * The address and value are hexadecimal numbers, leading 0x is optional.
384
 *
385
 * For instance,
386 387
 *
 * .. code-block:: bash
388
 *
389 390
 *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
391 392
 *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *
393
 * How to check the result of the operation?
X
xinhui pan 已提交
394
 *
395
 * To check disable/enable, see "ras" features at,
X
xinhui pan 已提交
396 397
 * /sys/class/drm/card[0/1/2...]/device/ras/features
 *
398 399
 * To check inject, see the corresponding error count at,
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
X
xinhui pan 已提交
400
 *
401
 * .. note::
402
 *	Operations are only allowed on blocks which are supported.
403
 *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
404 405
 *	to see which blocks support RAS on a particular asic.
 *
X
xinhui pan 已提交
406
 */
407 408 409
static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
					     const char __user *buf,
					     size_t size, loff_t *pos)
X
xinhui pan 已提交
410 411 412 413 414
{
	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
	struct ras_debug_if data;
	int ret = 0;

415
	if (!amdgpu_ras_get_error_query_ready(adev)) {
416 417
		dev_warn(adev->dev, "RAS WARN: error injection "
				"currently inaccessible\n");
418 419 420
		return size;
	}

421 422
	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
	if (ret)
423
		return ret;
X
xinhui pan 已提交
424

425
	if (data.op == 3) {
426
		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
427
		if (!ret)
428 429 430 431 432
			return size;
		else
			return ret;
	}

X
xinhui pan 已提交
433 434 435 436 437 438 439 440 441 442 443
	if (!amdgpu_ras_is_supported(adev, data.head.block))
		return -EINVAL;

	switch (data.op) {
	case 0:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
		break;
	case 1:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
		break;
	case 2:
444 445
		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
446 447 448
			dev_warn(adev->dev, "RAS WARN: input address "
					"0x%llx is invalid.",
					data.inject.address);
449 450 451 452
			ret = -EINVAL;
			break;
		}

453 454 455
		/* umc ce/ue error injection for a bad page is not allowed */
		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
456 457 458
			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
				 "already been marked as bad!\n",
				 data.inject.address);
459 460 461
			break;
		}

462
		/* data.inject.address is offset instead of absolute gpu address */
X
xinhui pan 已提交
463 464
		ret = amdgpu_ras_error_inject(adev, &data.inject);
		break;
465 466 467
	default:
		ret = -EINVAL;
		break;
468
	}
X
xinhui pan 已提交
469 470

	if (ret)
471
		return ret;
X
xinhui pan 已提交
472 473 474 475

	return size;
}

476 477 478
/**
 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
 *
479
 * Some boards contain an EEPROM which is used to persistently store a list of
480
 * bad pages which experiences ECC errors in vram.  This interface provides
481 482 483 484 485 486 487 488 489 490
 * a way to reset the EEPROM, e.g., after testing error injection.
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo 1 > ../ras/ras_eeprom_reset
 *
 * will reset EEPROM table to 0 entries.
 *
491
 */
492 493 494
static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
					       const char __user *buf,
					       size_t size, loff_t *pos)
495
{
496 497
	struct amdgpu_device *adev =
		(struct amdgpu_device *)file_inode(f)->i_private;
498 499
	int ret;

500
	ret = amdgpu_ras_eeprom_reset_table(
501
		&(amdgpu_ras_get_context(adev)->eeprom_control));
502

503
	if (!ret) {
504 505
		/* Something was written to EEPROM.
		 */
506 507 508
		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
		return size;
	} else {
509
		return ret;
510
	}
511 512
}

X
xinhui pan 已提交
513 514 515 516 517 518 519
static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_ctrl_write,
	.llseek = default_llseek
};

520 521 522 523 524 525 526
static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_eeprom_write,
	.llseek = default_llseek
};

527 528 529
/**
 * DOC: AMDGPU RAS sysfs Error Count Interface
 *
530
 * It allows the user to read the error count for each IP block on the gpu through
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
 *
 * It outputs the multiple lines which report the uncorrected (ue) and corrected
 * (ce) error counts.
 *
 * The format of one line is below,
 *
 * [ce|ue]: count
 *
 * Example:
 *
 * .. code-block:: bash
 *
 *	ue: 0
 *	ce: 1
 *
 */
548 549 550 551 552 553 554 555
static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
	struct ras_query_if info = {
		.head = obj->head,
	};

556
	if (!amdgpu_ras_get_error_query_ready(obj->adev))
557
		return sysfs_emit(buf, "Query currently inaccessible\n");
558

559
	if (amdgpu_ras_query_error_status(obj->adev, &info))
560 561
		return -EINVAL;

562 563
	if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
	    obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
564
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
565
			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
566 567
	}

568 569
	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
			  "ce", info.ce_count);
570 571 572 573 574 575 576 577 578
}

/* obj begin */

#define get_obj(obj) do { (obj)->use++; } while (0)
#define alive_obj(obj) ((obj)->use)

static inline void put_obj(struct ras_manager *obj)
{
579
	if (obj && (--obj->use == 0))
580
		list_del(&obj->node);
581
	if (obj && (obj->use < 0))
582
		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
583 584 585 586 587 588 589 590 591
}

/* make one obj and return it. */
static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

592
	if (!adev->ras_enabled || !con)
593 594 595 596 597
		return NULL;

	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
		return NULL;

598 599 600 601 602 603 604 605
	if (head->block == AMDGPU_RAS_BLOCK__MCA) {
		if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
			return NULL;

		obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
	} else
		obj = &con->objs[head->block];

606 607 608 609 610 611 612 613 614 615 616 617 618
	/* already exist. return obj? */
	if (alive_obj(obj))
		return NULL;

	obj->head = *head;
	obj->adev = adev;
	list_add(&obj->node, &con->head);
	get_obj(obj);

	return obj;
}

/* return an obj equal to head, or the first when head is NULL */
619
struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
620 621 622 623 624 625
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	int i;

626
	if (!adev->ras_enabled || !con)
627 628 629 630 631 632
		return NULL;

	if (head) {
		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
			return NULL;

633 634 635 636 637 638 639
		if (head->block == AMDGPU_RAS_BLOCK__MCA) {
			if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
				return NULL;

			obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
		} else
			obj = &con->objs[head->block];
640

641
		if (alive_obj(obj))
642 643
			return obj;
	} else {
644
		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
645
			obj = &con->objs[i];
646
			if (alive_obj(obj))
647 648 649 650 651 652 653 654 655 656
				return obj;
		}
	}

	return NULL;
}
/* obj end */

/* feature ctl begin */
static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
657
					 struct ras_common_if *head)
658
{
659
	return adev->ras_hw_enabled & BIT(head->block);
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
}

static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->features & BIT(head->block);
}

/*
 * if obj is not created, then create one.
 * set feature enable flag.
 */
static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, int enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

680 681 682 683 684 685
	/* If hardware does not support ras, then do not create obj.
	 * But if hardware support ras, we can create the obj.
	 * Ras framework checks con->hw_supported to see if it need do
	 * corresponding initialization.
	 * IP checks con->support to see if it need disable ras.
	 */
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
	if (!amdgpu_ras_is_feature_allowed(adev, head))
		return 0;

	if (enable) {
		if (!obj) {
			obj = amdgpu_ras_create_obj(adev, head);
			if (!obj)
				return -EINVAL;
		} else {
			/* In case we create obj somewhere else */
			get_obj(obj);
		}
		con->features |= BIT(head->block);
	} else {
		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
701
			con->features &= ~BIT(head->block);
702 703 704 705 706 707 708 709 710 711 712 713
			put_obj(obj);
		}
	}

	return 0;
}

/* wrapper of psp_ras_enable_features */
int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
714
	union ta_ras_cmd_input *info;
715 716 717 718 719
	int ret;

	if (!con)
		return -EINVAL;

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
	if (head->block == AMDGPU_RAS_BLOCK__GFX) {
		info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
		if (!info)
			return -ENOMEM;

		if (!enable) {
			info->disable_features = (struct ta_ras_disable_features_input) {
				.block_id =  amdgpu_ras_block_to_ta(head->block),
				.error_type = amdgpu_ras_error_to_ta(head->type),
			};
		} else {
			info->enable_features = (struct ta_ras_enable_features_input) {
				.block_id =  amdgpu_ras_block_to_ta(head->block),
				.error_type = amdgpu_ras_error_to_ta(head->type),
			};
		}
736 737 738 739 740
	}

	/* Do not enable if it is not allowed. */
	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));

S
Stanley.Yang 已提交
741
	/* Only enable ras feature operation handle on host side */
742 743
	if (head->block == AMDGPU_RAS_BLOCK__GFX &&
		!amdgpu_sriov_vf(adev) &&
S
Stanley.Yang 已提交
744
		!amdgpu_ras_intr_triggered()) {
745
		ret = psp_ras_enable_features(&adev->psp, info, enable);
746
		if (ret) {
747
			dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
748
				enable ? "enable":"disable",
749
				get_ras_block_str(head),
750
				amdgpu_ras_is_poison_mode_supported(adev), ret);
751
			goto out;
752
		}
753 754 755 756
	}

	/* setup the obj */
	__amdgpu_ras_feature_enable(adev, head, enable);
757 758
	ret = 0;
out:
759 760
	if (head->block == AMDGPU_RAS_BLOCK__GFX)
		kfree(info);
761
	return ret;
762 763
}

764 765 766 767 768 769 770 771 772 773 774
/* Only used in device probe stage and called only once. */
int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ret;

	if (!con)
		return -EINVAL;

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
		if (enable) {
			/* There is no harm to issue a ras TA cmd regardless of
			 * the currecnt ras state.
			 * If current state == target state, it will do nothing
			 * But sometimes it requests driver to reset and repost
			 * with error code -EAGAIN.
			 */
			ret = amdgpu_ras_feature_enable(adev, head, 1);
			/* With old ras TA, we might fail to enable ras.
			 * Log it and just setup the object.
			 * TODO need remove this WA in the future.
			 */
			if (ret == -EINVAL) {
				ret = __amdgpu_ras_feature_enable(adev, head, 1);
				if (!ret)
790 791
					dev_info(adev->dev,
						"RAS INFO: %s setup object\n",
792
						get_ras_block_str(head));
793 794 795 796 797 798
			}
		} else {
			/* setup the object then issue a ras TA disable cmd.*/
			ret = __amdgpu_ras_feature_enable(adev, head, 1);
			if (ret)
				return ret;
799

800 801 802 803
			/* gfx block ras dsiable cmd must send to ras-ta */
			if (head->block == AMDGPU_RAS_BLOCK__GFX)
				con->features |= BIT(head->block);

804
			ret = amdgpu_ras_feature_enable(adev, head, 0);
805 806

			/* clean gfx block ras features flag */
807
			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
808
				con->features &= ~BIT(head->block);
809
		}
810 811 812 813 814 815
	} else
		ret = amdgpu_ras_feature_enable(adev, head, enable);

	return ret;
}

816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		/* bypass psp.
		 * aka just release the obj and corresponding flags
		 */
		if (bypass) {
			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		}
833
	}
834 835 836 837 838 839 840 841 842

	return con->features;
}

static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int i;
843
	const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
844

845
	for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
846 847
		struct ras_common_if head = {
			.block = i,
848
			.type = default_ras_type,
849 850
			.sub_block_index = 0,
		};
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874

		if (i == AMDGPU_RAS_BLOCK__MCA)
			continue;

		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
	}

	for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
		struct ras_common_if head = {
			.block = AMDGPU_RAS_BLOCK__MCA,
			.type = default_ras_type,
			.sub_block_index = i,
		};

875 876 877 878 879 880 881 882 883 884 885
		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
886
	}
887 888 889 890 891

	return con->features;
}
/* feature ctl end */

892 893
static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
		enum amdgpu_ras_block block)
894
{
895
	if (!block_obj)
896 897
		return -EINVAL;

898
	if (block_obj->ras_comm.block == block)
899
		return 0;
900

901 902 903
	return -EINVAL;
}

904
static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
905
					enum amdgpu_ras_block block, uint32_t sub_block_index)
906
{
907 908
	struct amdgpu_ras_block_list *node, *tmp;
	struct amdgpu_ras_block_object *obj;
909 910 911 912 913 914 915

	if (block >= AMDGPU_RAS_BLOCK__LAST)
		return NULL;

	if (!amdgpu_ras_is_supported(adev, block))
		return NULL;

916 917 918 919 920 921 922
	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
		if (!node->ras_obj) {
			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
			continue;
		}

		obj = node->ras_obj;
923 924 925 926 927 928 929
		if (obj->ras_block_match) {
			if (obj->ras_block_match(obj, block, sub_block_index) == 0)
				return obj;
		} else {
			if (amdgpu_ras_block_match_default(obj, block) == 0)
				return obj;
		}
930
	}
931 932

	return NULL;
933 934
}

935 936 937 938 939 940 941 942 943
static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
	int ret = 0;

	/*
	 * choosing right query method according to
	 * whether smu support query error information
	 */
944
	ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
945
	if (ret == -EOPNOTSUPP) {
946 947 948
		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
			adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
			adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
949 950 951 952

		/* umc query_ras_error_address is also responsible for clearing
		 * error status
		 */
953 954 955
		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
		    adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
			adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
956
	} else if (!ret) {
957 958 959
		if (adev->umc.ras &&
			adev->umc.ras->ecc_info_query_ras_error_count)
			adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
960

961 962 963
		if (adev->umc.ras &&
			adev->umc.ras->ecc_info_query_ras_error_address)
			adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
964 965 966
	}
}

967
/* query/inject/cure begin */
968
int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
969
				  struct ras_query_if *info)
970
{
971
	struct amdgpu_ras_block_object *block_obj = NULL;
972
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
973
	struct ras_err_data err_data = {0, 0, 0, NULL};
974 975 976 977

	if (!obj)
		return -EINVAL;

978
	if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
979
		amdgpu_ras_get_ecc_info(adev, &err_data);
980 981
	} else {
		block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
982
		if (!block_obj || !block_obj->hw_ops)   {
983 984
			dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
				     get_ras_block_str(&info->head));
985
			return -EINVAL;
986
		}
987

988 989
		if (block_obj->hw_ops->query_ras_error_count)
			block_obj->hw_ops->query_ras_error_count(adev, &err_data);
990 991 992 993 994 995 996

		if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
		    (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
		    (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
				if (block_obj->hw_ops->query_ras_error_status)
					block_obj->hw_ops->query_ras_error_status(adev);
			}
997
	}
998 999 1000 1001

	obj->err_data.ue_count += err_data.ue_count;
	obj->err_data.ce_count += err_data.ce_count;

1002 1003 1004
	info->ue_count = obj->err_data.ue_count;
	info->ce_count = obj->err_data.ce_count;

1005
	if (err_data.ce_count) {
1006 1007 1008 1009 1010
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld correctable hardware errors "
1011 1012
					"detected in %s block, no user "
					"action is needed.\n",
1013 1014
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1015
					obj->err_data.ce_count,
1016
					get_ras_block_str(&info->head));
1017 1018
		} else {
			dev_info(adev->dev, "%ld correctable hardware errors "
1019 1020 1021
					"detected in %s block, no user "
					"action is needed.\n",
					obj->err_data.ce_count,
1022
					get_ras_block_str(&info->head));
1023
		}
1024 1025
	}
	if (err_data.ue_count) {
1026 1027 1028 1029 1030
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld uncorrectable hardware errors "
1031
					"detected in %s block\n",
1032 1033
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1034
					obj->err_data.ue_count,
1035
					get_ras_block_str(&info->head));
1036 1037
		} else {
			dev_info(adev->dev, "%ld uncorrectable hardware errors "
1038 1039
					"detected in %s block\n",
					obj->err_data.ue_count,
1040
					get_ras_block_str(&info->head));
1041
		}
1042
	}
1043

1044 1045 1046
	return 0;
}

1047 1048 1049
int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
		enum amdgpu_ras_block block)
{
1050
	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1051

1052 1053 1054
	if (!amdgpu_ras_is_supported(adev, block))
		return -EINVAL;

1055
	if (!block_obj || !block_obj->hw_ops)   {
1056 1057
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     ras_block_str(block));
1058
		return -EINVAL;
1059 1060
	}

1061 1062
	if (block_obj->hw_ops->reset_ras_error_count)
		block_obj->hw_ops->reset_ras_error_count(adev);
1063

1064 1065
	if ((block == AMDGPU_RAS_BLOCK__GFX) ||
	    (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1066 1067
		if (block_obj->hw_ops->reset_ras_error_status)
			block_obj->hw_ops->reset_ras_error_status(adev);
1068
	}
1069

1070
	return 0;
1071 1072
}

1073 1074 1075 1076 1077 1078
/* wrapper of psp_ras_trigger_error */
int amdgpu_ras_error_inject(struct amdgpu_device *adev,
		struct ras_inject_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ta_ras_trigger_error_input block_info = {
1079 1080
		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1081 1082 1083 1084
		.sub_block_index = info->head.sub_block_index,
		.address = info->address,
		.value = info->value,
	};
1085 1086 1087 1088
	int ret = -EINVAL;
	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
							info->head.block,
							info->head.sub_block_index);
1089 1090 1091 1092

	if (!obj)
		return -EINVAL;

1093
	if (!block_obj || !block_obj->hw_ops)	{
1094 1095
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     get_ras_block_str(&info->head));
1096 1097 1098
		return -EINVAL;
	}

1099 1100
	/* Calculate XGMI relative offset */
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1101 1102 1103
		block_info.address =
			amdgpu_xgmi_get_relative_phy_addr(adev,
							  block_info.address);
1104 1105
	}

1106
	if (info->head.block == AMDGPU_RAS_BLOCK__GFX) {
1107 1108
		if (block_obj->hw_ops->ras_error_inject)
			ret = block_obj->hw_ops->ras_error_inject(adev, info);
1109 1110 1111 1112 1113 1114
	} else {
		/* If defined special ras_error_inject(e.g: xgmi), implement special ras_error_inject */
		if (block_obj->hw_ops->ras_error_inject)
			ret = block_obj->hw_ops->ras_error_inject(adev, &block_info);
		else  /*If not defined .ras_error_inject, use default ras_error_inject*/
			ret = psp_ras_trigger_error(&adev->psp, &block_info);
1115 1116
	}

1117 1118
	if (ret)
		dev_err(adev->dev, "ras inject %s failed %d\n",
1119
			get_ras_block_str(&info->head), ret);
1120 1121 1122 1123

	return ret;
}

1124 1125
/**
 * amdgpu_ras_query_error_count -- Get error counts of all IPs
1126 1127 1128
 * @adev: pointer to AMD GPU device
 * @ce_count: pointer to an integer to be set to the count of correctible errors.
 * @ue_count: pointer to an integer to be set to the count of uncorrectible
1129 1130 1131 1132 1133 1134 1135 1136 1137
 * errors.
 *
 * If set, @ce_count or @ue_count, count and return the corresponding
 * error counts in those integer pointers. Return 0 if the device
 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
 */
int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
				 unsigned long *ce_count,
				 unsigned long *ue_count)
1138 1139 1140
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
1141
	unsigned long ce, ue;
1142

1143
	if (!adev->ras_enabled || !con)
1144 1145 1146 1147 1148 1149
		return -EOPNOTSUPP;

	/* Don't count since no reporting.
	 */
	if (!ce_count && !ue_count)
		return 0;
1150

1151 1152
	ce = 0;
	ue = 0;
1153 1154 1155 1156
	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};
1157
		int res;
1158

1159 1160 1161
		res = amdgpu_ras_query_error_status(adev, &info);
		if (res)
			return res;
1162

1163 1164 1165 1166 1167 1168
		if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
		    adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
			if (amdgpu_ras_reset_error_status(adev, info.head.block))
				dev_warn(adev->dev, "Failed to reset error counter and error status");
		}

1169 1170
		ce += info.ce_count;
		ue += info.ue_count;
1171 1172
	}

1173 1174 1175 1176 1177
	if (ce_count)
		*ce_count = ce;

	if (ue_count)
		*ue_count = ue;
1178 1179

	return 0;
1180 1181 1182 1183 1184 1185
}
/* query/inject/cure end */


/* sysfs begin */

1186 1187 1188 1189 1190 1191
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count);

static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
{
	switch (flags) {
1192
	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1193
		return "R";
1194
	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1195
		return "P";
1196
	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1197 1198
	default:
		return "F";
T
Tom Rix 已提交
1199
	}
1200 1201
}

1202 1203
/**
 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
 *
 * It allows user to read the bad pages of vram on the gpu through
 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
 *
 * It outputs multiple lines, and each line stands for one gpu page.
 *
 * The format of one line is below,
 * gpu pfn : gpu page size : flags
 *
 * gpu pfn and gpu page size are printed in hex format.
 * flags can be one of below character,
1215
 *
1216
 * R: reserved, this gpu page is reserved and not able to use.
1217
 *
1218
 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1219 1220
 * in next window of page_reserve.
 *
1221 1222
 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
 *
1223 1224 1225 1226 1227 1228 1229
 * Examples:
 *
 * .. code-block:: bash
 *
 *	0x00000001 : 0x00001000 : R
 *	0x00000002 : 0x00001000 : P
 *
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
 */

static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
		struct kobject *kobj, struct bin_attribute *attr,
		char *buf, loff_t ppos, size_t count)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, badpages_attr);
	struct amdgpu_device *adev = con->adev;
	const unsigned int element_size =
		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1241 1242
	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
	unsigned int end = div64_ul(ppos + count - 1, element_size);
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
	ssize_t s = 0;
	struct ras_badpage *bps = NULL;
	unsigned int bps_count = 0;

	memset(buf, 0, count);

	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
		return 0;

	for (; start < end && start < bps_count; start++)
		s += scnprintf(&buf[s], element_size + 1,
				"0x%08x : 0x%08x : %1s\n",
				bps[start].bp,
				bps[start].size,
				amdgpu_ras_badpage_flags_str(bps[start].flags));

	kfree(bps);

	return s;
}

1264 1265 1266 1267 1268 1269
static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, features_attr);

1270
	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1271 1272
}

1273 1274 1275 1276 1277 1278 1279 1280 1281
static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&con->badpages_attr.attr,
				RAS_FS_NAME);
}

1282 1283 1284 1285 1286 1287 1288 1289
static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct attribute_group group = {
1290
		.name = RAS_FS_NAME,
1291 1292 1293 1294 1295 1296 1297 1298 1299
		.attrs = attrs,
	};

	sysfs_remove_group(&adev->dev->kobj, &group);

	return 0;
}

int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1300
		struct ras_common_if *head)
1301
{
1302
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1303 1304 1305 1306 1307 1308

	if (!obj || obj->attr_inuse)
		return -EINVAL;

	get_obj(obj);

1309 1310
	snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
		"%s_err_count", head->name);
1311 1312 1313 1314 1315 1316 1317 1318

	obj->sysfs_attr = (struct device_attribute){
		.attr = {
			.name = obj->fs_data.sysfs_name,
			.mode = S_IRUGO,
		},
			.show = amdgpu_ras_sysfs_read,
	};
1319
	sysfs_attr_init(&obj->sysfs_attr.attr);
1320 1321 1322

	if (sysfs_add_file_to_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1323
				RAS_FS_NAME)) {
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
		put_obj(obj);
		return -EINVAL;
	}

	obj->attr_inuse = 1;

	return 0;
}

int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

	if (!obj || !obj->attr_inuse)
		return -EINVAL;

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1343
				RAS_FS_NAME);
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
	obj->attr_inuse = 0;
	put_obj(obj);

	return 0;
}

static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		amdgpu_ras_sysfs_remove(adev, &obj->head);
	}

1359 1360 1361
	if (amdgpu_bad_page_threshold != 0)
		amdgpu_ras_sysfs_remove_bad_page_node(adev);

1362 1363 1364 1365 1366 1367
	amdgpu_ras_sysfs_remove_feature_node(adev);

	return 0;
}
/* sysfs end */

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
/**
 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
 *
 * Normally when there is an uncorrectable error, the driver will reset
 * the GPU to recover.  However, in the event of an unrecoverable error,
 * the driver provides an interface to reboot the system automatically
 * in that event.
 *
 * The following file in debugfs provides that interface:
 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo true > .../ras/auto_reboot
 *
 */
1386
/* debugfs begin */
1387
static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
X
xinhui pan 已提交
1388 1389
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1390 1391
	struct drm_minor  *minor = adev_to_drm(adev)->primary;
	struct dentry     *dir;
X
xinhui pan 已提交
1392

1393 1394 1395 1396 1397
	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_ctrl_ops);
	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_ops);
1398 1399
	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
			   &con->bad_page_cnt_threshold);
1400 1401
	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1402 1403 1404 1405 1406 1407
	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_size_ops);
	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
						       S_IRUGO, dir, adev,
						       &amdgpu_ras_debugfs_eeprom_table_ops);
	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1408 1409 1410 1411 1412 1413 1414 1415 1416

	/*
	 * After one uncorrectable error happens, usually GPU recovery will
	 * be scheduled. But due to the known problem in GPU recovery failing
	 * to bring GPU back, below interface provides one direct way to
	 * user to reboot system automatically in such case within
	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
	 * will never be called.
	 */
1417
	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1418 1419 1420 1421 1422

	/*
	 * User could set this not to clean up hardware's error count register
	 * of RAS IPs during ras recovery.
	 */
1423 1424 1425
	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
			    &con->disable_ras_err_cnt_harvest);
	return dir;
X
xinhui pan 已提交
1426 1427
}

1428
static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1429 1430
				      struct ras_fs_if *head,
				      struct dentry *dir)
1431 1432 1433
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

1434
	if (!obj || !dir)
1435
		return;
1436 1437 1438 1439 1440 1441 1442

	get_obj(obj);

	memcpy(obj->fs_data.debugfs_name,
			head->debugfs_name,
			sizeof(obj->fs_data.debugfs_name));

1443 1444
	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
			    obj, &amdgpu_ras_debugfs_ops);
1445 1446
}

1447 1448 1449
void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1450
	struct dentry *dir;
1451
	struct ras_manager *obj;
1452 1453 1454 1455 1456 1457
	struct ras_fs_if fs_info;

	/*
	 * it won't be called in resume path, no need to check
	 * suspend and gpu reset status
	 */
1458
	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1459 1460
		return;

1461
	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1462

1463
	list_for_each_entry(obj, &con->head, node) {
1464 1465 1466
		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
			(obj->attr_inuse == 1)) {
			sprintf(fs_info.debugfs_name, "%s_err_inject",
1467
					get_ras_block_str(&obj->head));
1468
			fs_info.head = obj->head;
1469
			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1470 1471 1472 1473
		}
	}
}

1474 1475 1476
/* debugfs end */

/* ras fs */
1477 1478 1479 1480
static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
		amdgpu_ras_sysfs_badpages_read, NULL, 0);
static DEVICE_ATTR(features, S_IRUGO,
		amdgpu_ras_sysfs_features_read, NULL);
1481 1482
static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
{
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute_group group = {
		.name = RAS_FS_NAME,
	};
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct bin_attribute *bin_attrs[] = {
		NULL,
		NULL,
	};
1495
	int r;
1496

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	/* add features entry */
	con->features_attr = dev_attr_features;
	group.attrs = attrs;
	sysfs_attr_init(attrs[0]);

	if (amdgpu_bad_page_threshold != 0) {
		/* add bad_page_features entry */
		bin_attr_gpu_vram_bad_pages.private = NULL;
		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
		bin_attrs[0] = &con->badpages_attr;
		group.bin_attrs = bin_attrs;
		sysfs_bin_attr_init(bin_attrs[0]);
	}

1511 1512 1513
	r = sysfs_create_group(&adev->dev->kobj, &group);
	if (r)
		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1514

1515 1516 1517 1518 1519
	return 0;
}

static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
{
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *con_obj, *ip_obj, *tmp;

	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
			if (ip_obj)
				put_obj(ip_obj);
		}
	}

1531 1532 1533 1534 1535 1536
	amdgpu_ras_sysfs_remove_all(adev);
	return 0;
}
/* ras fs end */

/* ih begin */
1537 1538 1539 1540 1541 1542 1543 1544

/* For the hardware that cannot enable bif ring for both ras_controller_irq
 * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
 * register to check whether the interrupt is triggered or not, and properly
 * ack the interrupt if it is there
 */
void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev)
{
S
Stanley.Yang 已提交
1545 1546 1547
	/* Fatal error events are handled on host side */
	if (amdgpu_sriov_vf(adev) ||
		!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF))
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
		return;

	if (adev->nbio.ras &&
	    adev->nbio.ras->handle_ras_controller_intr_no_bifring)
		adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev);

	if (adev->nbio.ras &&
	    adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring)
		adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev);
}

1559 1560 1561
static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj,
				struct amdgpu_iv_entry *entry)
{
1562
	bool poison_stat = false;
1563 1564 1565 1566 1567
	struct amdgpu_device *adev = obj->adev;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct amdgpu_ras_block_object *block_obj =
		amdgpu_ras_get_ras_block(adev, obj->head.block, 0);

1568 1569
	if (!block_obj || !block_obj->hw_ops)
		return;
1570

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
	/* both query_poison_status and handle_poison_consumption are optional,
	 * but at least one of them should be implemented if we need poison
	 * consumption handler
	 */
	if (block_obj->hw_ops->query_poison_status) {
		poison_stat = block_obj->hw_ops->query_poison_status(adev);
		if (!poison_stat) {
			/* Not poison consumption interrupt, no need to handle it */
			dev_info(adev->dev, "No RAS poison status in %s poison IH.\n",
					block_obj->ras_comm.name);

			return;
1583 1584 1585
		}
	}

1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	if (!adev->gmc.xgmi.connected_to_cpu)
		amdgpu_umc_poison_handler(adev, &err_data, false);

	if (block_obj->hw_ops->handle_poison_consumption)
		poison_stat = block_obj->hw_ops->handle_poison_consumption(adev);

	/* gpu reset is fallback for failed and default cases */
	if (poison_stat) {
		dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n",
				block_obj->ras_comm.name);
1596
		amdgpu_ras_reset_gpu(adev);
1597
	}
1598 1599
}

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj,
				struct amdgpu_iv_entry *entry)
{
	dev_info(obj->adev->dev,
		"Poison is created, no user action is needed.\n");
}

static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj,
				struct amdgpu_iv_entry *entry)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	int ret;

	if (!data->cb)
		return;

	/* Let IP handle its data, maybe we need get the output
	 * from the callback to update the error type/count, etc
	 */
	ret = data->cb(obj->adev, &err_data, entry);
	/* ue will trigger an interrupt, and in that case
	 * we need do a reset to recovery the whole system.
	 * But leave IP do that recovery, here we just dispatch
	 * the error.
	 */
	if (ret == AMDGPU_RAS_SUCCESS) {
		/* these counts could be left as 0 if
		 * some blocks do not count error number
		 */
		obj->err_data.ue_count += err_data.ue_count;
		obj->err_data.ce_count += err_data.ce_count;
	}
}

1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct amdgpu_iv_entry entry;

	while (data->rptr != data->wptr) {
		rmb();
		memcpy(&entry, &data->ring[data->rptr],
				data->element_size);

		wmb();
		data->rptr = (data->aligned_element_size +
				data->rptr) % data->ring_size;

1649 1650 1651
		if (amdgpu_ras_is_poison_mode_supported(obj->adev)) {
			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
				amdgpu_ras_interrupt_poison_creation_handler(obj, &entry);
1652 1653
			else
				amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry);
1654 1655 1656 1657 1658 1659
		} else {
			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
				amdgpu_ras_interrupt_umc_handler(obj, &entry);
			else
				dev_warn(obj->adev->dev,
					"No RAS interrupt handler for non-UMC block with poison disabled.\n");
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
		}
	}
}

static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
{
	struct ras_ih_data *data =
		container_of(work, struct ras_ih_data, ih_work);
	struct ras_manager *obj =
		container_of(data, struct ras_manager, ih_data);

	amdgpu_ras_interrupt_handler(obj);
}

int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
		struct ras_dispatch_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data = &obj->ih_data;

	if (!obj)
		return -EINVAL;

	if (data->inuse == 0)
		return 0;

	/* Might be overflow... */
	memcpy(&data->ring[data->wptr], info->entry,
			data->element_size);

	wmb();
	data->wptr = (data->aligned_element_size +
			data->wptr) % data->ring_size;

	schedule_work(&data->ih_work);

	return 0;
}

int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1700
		struct ras_common_if *head)
1701
{
1702
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	struct ras_ih_data *data;

	if (!obj)
		return -EINVAL;

	data = &obj->ih_data;
	if (data->inuse == 0)
		return 0;

	cancel_work_sync(&data->ih_work);

	kfree(data->ring);
	memset(data, 0, sizeof(*data));
	put_obj(obj);

	return 0;
}

int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1722
		struct ras_common_if *head)
1723
{
1724
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1725
	struct ras_ih_data *data;
1726
	struct amdgpu_ras_block_object *ras_obj;
1727 1728 1729

	if (!obj) {
		/* in case we registe the IH before enable ras feature */
1730
		obj = amdgpu_ras_create_obj(adev, head);
1731 1732 1733 1734 1735
		if (!obj)
			return -EINVAL;
	} else
		get_obj(obj);

1736 1737
	ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);

1738 1739 1740 1741
	data = &obj->ih_data;
	/* add the callback.etc */
	*data = (struct ras_ih_data) {
		.inuse = 0,
1742
		.cb = ras_obj->ras_cb,
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
		.element_size = sizeof(struct amdgpu_iv_entry),
		.rptr = 0,
		.wptr = 0,
	};

	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);

	data->aligned_element_size = ALIGN(data->element_size, 8);
	/* the ring can store 64 iv entries. */
	data->ring_size = 64 * data->aligned_element_size;
	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
	if (!data->ring) {
		put_obj(obj);
		return -ENOMEM;
	}

	/* IH is ready */
	data->inuse = 1;

	return 0;
}

static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1771
		amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
1772 1773 1774 1775 1776 1777
	}

	return 0;
}
/* ih end */

1778 1779 1780 1781 1782 1783
/* traversal all IPs except NBIO to query error counter */
static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1784
	if (!adev->ras_enabled || !con)
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		/*
		 * PCIE_BIF IP has one different isr by ras controller
		 * interrupt, the specific ras counter query will be
		 * done in that isr. So skip such block from common
		 * sync flood interrupt isr calling.
		 */
		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
			continue;

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
		/*
		 * this is a workaround for aldebaran, skip send msg to
		 * smu to get ecc_info table due to smu handle get ecc
		 * info table failed temporarily.
		 * should be removed until smu fix handle ecc_info table.
		 */
		if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
			(adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)))
			continue;

1811
		amdgpu_ras_query_error_status(adev, &info);
1812 1813 1814 1815 1816 1817

		if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
		    adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
			if (amdgpu_ras_reset_error_status(adev, info.head.block))
				dev_warn(adev->dev, "Failed to reset error counter and error status");
		}
1818 1819 1820
	}
}

1821
/* Parse RdRspStatus and WrRspStatus */
1822 1823
static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
					  struct ras_query_if *info)
1824
{
Y
yipechai 已提交
1825
	struct amdgpu_ras_block_object *block_obj;
1826 1827 1828 1829
	/*
	 * Only two block need to query read/write
	 * RspStatus at current state
	 */
1830 1831
	if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
		(info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
1832 1833 1834 1835 1836
		return;

	block_obj = amdgpu_ras_get_ras_block(adev,
					info->head.block,
					info->head.sub_block_index);
1837 1838

	if (!block_obj || !block_obj->hw_ops) {
1839 1840
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     get_ras_block_str(&info->head));
1841
		return;
1842
	}
1843 1844

	if (block_obj->hw_ops->query_ras_error_status)
1845
		block_obj->hw_ops->query_ras_error_status(adev);
1846

1847 1848 1849 1850 1851 1852 1853
}

static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1854
	if (!adev->ras_enabled || !con)
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		amdgpu_ras_error_status_query(adev, &info);
	}
}

1866
/* recovery begin */
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876

/* return 0 on success.
 * caller need free bps.
 */
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
	int i = 0;
1877
	int ret = 0, status;
1878 1879 1880 1881 1882 1883 1884 1885

	if (!con || !con->eh_data || !bps || !count)
		return -EINVAL;

	mutex_lock(&con->recovery_lock);
	data = con->eh_data;
	if (!data || data->count == 0) {
		*bps = NULL;
1886
		ret = -EINVAL;
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
		goto out;
	}

	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
	if (!*bps) {
		ret = -ENOMEM;
		goto out;
	}

	for (; i < data->count; i++) {
		(*bps)[i] = (struct ras_badpage){
1898
			.bp = data->bps[i].retired_page,
1899
			.size = AMDGPU_GPU_PAGE_SIZE,
1900
			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1901
		};
1902
		status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
1903
				data->bps[i].retired_page);
1904
		if (status == -EBUSY)
1905
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1906
		else if (status == -ENOENT)
1907
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1908 1909 1910 1911 1912 1913 1914 1915
	}

	*count = data->count;
out:
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1916 1917 1918 1919
static void amdgpu_ras_do_recovery(struct work_struct *work)
{
	struct amdgpu_ras *ras =
		container_of(work, struct amdgpu_ras, recovery_work);
1920 1921 1922 1923
	struct amdgpu_device *remote_adev = NULL;
	struct amdgpu_device *adev = ras->adev;
	struct list_head device_list, *device_list_handle =  NULL;

1924
	if (!ras->disable_ras_err_cnt_harvest) {
1925 1926
		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

1927 1928 1929 1930 1931 1932 1933 1934
		/* Build list of devices to query RAS related errors */
		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
			device_list_handle = &hive->device_list;
		} else {
			INIT_LIST_HEAD(&device_list);
			list_add_tail(&adev->gmc.xgmi.head, &device_list);
			device_list_handle = &device_list;
		}
1935

1936
		list_for_each_entry(remote_adev,
1937 1938
				device_list_handle, gmc.xgmi.head) {
			amdgpu_ras_query_err_status(remote_adev);
1939
			amdgpu_ras_log_on_err_counter(remote_adev);
1940
		}
1941 1942

		amdgpu_put_xgmi_hive(hive);
1943
	}
1944

1945 1946 1947 1948 1949 1950 1951
	if (amdgpu_device_should_recover_gpu(ras->adev)) {
		struct amdgpu_reset_context reset_context;
		memset(&reset_context, 0, sizeof(reset_context));

		reset_context.method = AMD_RESET_METHOD_NONE;
		reset_context.reset_req_dev = adev;
		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
1952
		clear_bit(AMDGPU_SKIP_MODE2_RESET, &reset_context.flags);
1953 1954 1955

		amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context);
	}
1956 1957 1958 1959 1960 1961 1962 1963 1964
	atomic_set(&ras->in_recovery, 0);
}

/* alloc/realloc bps array */
static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
		struct ras_err_handler_data *data, int pages)
{
	unsigned int old_space = data->count + data->space_left;
	unsigned int new_space = old_space + pages;
1965 1966 1967
	unsigned int align_space = ALIGN(new_space, 512);
	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);

1968
	if (!bps) {
1969
		return -ENOMEM;
1970
	}
1971 1972

	if (data->bps) {
1973
		memcpy(bps, data->bps,
1974 1975 1976 1977
				data->count * sizeof(*data->bps));
		kfree(data->bps);
	}

1978
	data->bps = bps;
1979 1980 1981 1982 1983 1984
	data->space_left += align_space - old_space;
	return 0;
}

/* it deal with vram only. */
int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1985
		struct eeprom_table_record *bps, int pages)
1986 1987
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
X
xinhui pan 已提交
1988
	struct ras_err_handler_data *data;
1989
	int ret = 0;
1990
	uint32_t i;
1991

X
xinhui pan 已提交
1992
	if (!con || !con->eh_data || !bps || pages <= 0)
1993 1994 1995
		return 0;

	mutex_lock(&con->recovery_lock);
X
xinhui pan 已提交
1996
	data = con->eh_data;
1997 1998 1999
	if (!data)
		goto out;

2000 2001 2002 2003 2004 2005 2006
	for (i = 0; i < pages; i++) {
		if (amdgpu_ras_check_bad_page_unlock(con,
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
			continue;

		if (!data->space_left &&
			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
2007 2008 2009 2010
			ret = -ENOMEM;
			goto out;
		}

2011
		amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
2012 2013
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
			AMDGPU_GPU_PAGE_SIZE);
2014

2015 2016 2017 2018
		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
		data->count++;
		data->space_left--;
	}
2019 2020 2021 2022 2023 2024
out:
	mutex_unlock(&con->recovery_lock);

	return ret;
}

T
Tao Zhou 已提交
2025 2026 2027 2028
/*
 * write error record array to eeprom, the function should be
 * protected by recovery_lock
 */
2029
int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
T
Tao Zhou 已提交
2030 2031 2032
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
2033
	struct amdgpu_ras_eeprom_control *control;
T
Tao Zhou 已提交
2034 2035 2036 2037 2038
	int save_count;

	if (!con || !con->eh_data)
		return 0;

2039
	mutex_lock(&con->recovery_lock);
2040
	control = &con->eeprom_control;
T
Tao Zhou 已提交
2041
	data = con->eh_data;
L
Luben Tuikov 已提交
2042
	save_count = data->count - control->ras_num_recs;
2043
	mutex_unlock(&con->recovery_lock);
T
Tao Zhou 已提交
2044
	/* only new entries are saved */
2045
	if (save_count > 0) {
2046 2047 2048
		if (amdgpu_ras_eeprom_append(control,
					     &data->bps[control->ras_num_recs],
					     save_count)) {
2049
			dev_err(adev->dev, "Failed to save EEPROM table data!");
T
Tao Zhou 已提交
2050 2051 2052
			return -EIO;
		}

2053 2054 2055
		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
	}

T
Tao Zhou 已提交
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
	return 0;
}

/*
 * read error record array in eeprom and reserve enough space for
 * storing new bad pages
 */
static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
{
	struct amdgpu_ras_eeprom_control *control =
2066
		&adev->psp.ras_context.ras->eeprom_control;
2067 2068
	struct eeprom_table_record *bps;
	int ret;
T
Tao Zhou 已提交
2069 2070

	/* no bad page record, skip eeprom access */
L
Luben Tuikov 已提交
2071
	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2072
		return 0;
T
Tao Zhou 已提交
2073

L
Luben Tuikov 已提交
2074
	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
T
Tao Zhou 已提交
2075 2076 2077
	if (!bps)
		return -ENOMEM;

L
Luben Tuikov 已提交
2078
	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2079
	if (ret)
2080
		dev_err(adev->dev, "Failed to load EEPROM table records!");
2081
	else
L
Luben Tuikov 已提交
2082
		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
T
Tao Zhou 已提交
2083 2084 2085 2086 2087

	kfree(bps);
	return ret;
}

2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr)
{
	struct ras_err_handler_data *data = con->eh_data;
	int i;

	addr >>= AMDGPU_GPU_PAGE_SHIFT;
	for (i = 0; i < data->count; i++)
		if (addr == data->bps[i].retired_page)
			return true;

	return false;
}

2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
/*
 * check if an address belongs to bad page
 *
 * Note: this check is only for umc block
 */
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	bool ret = false;

	if (!con || !con->eh_data)
		return ret;

	mutex_lock(&con->recovery_lock);
2117
	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2118 2119 2120 2121
	mutex_unlock(&con->recovery_lock);
	return ret;
}

2122
static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2123
					  uint32_t max_count)
2124
{
2125
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145

	/*
	 * Justification of value bad_page_cnt_threshold in ras structure
	 *
	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
	 * in eeprom, and introduce two scenarios accordingly.
	 *
	 * Bad page retirement enablement:
	 *    - If amdgpu_bad_page_threshold = -1,
	 *      bad_page_cnt_threshold = typical value by formula.
	 *
	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
	 *      max record length in eeprom, use it directly.
	 *
	 * Bad page retirement disablement:
	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
	 *      functionality is disabled, and bad_page_cnt_threshold will
	 *      take no effect.
	 */

2146 2147
	if (amdgpu_bad_page_threshold < 0) {
		u64 val = adev->gmc.mc_vram_size;
2148

2149
		do_div(val, RAS_BAD_PAGE_COVER);
2150
		con->bad_page_cnt_threshold = min(lower_32_bits(val),
2151
						  max_count);
2152
	} else {
2153 2154
		con->bad_page_cnt_threshold = min_t(int, max_count,
						    amdgpu_bad_page_threshold);
2155 2156 2157
	}
}

2158
int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2159 2160
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2161
	struct ras_err_handler_data **data;
2162
	u32  max_eeprom_records_count = 0;
2163
	bool exc_err_limit = false;
T
Tao Zhou 已提交
2164
	int ret;
2165

2166
	if (!con || amdgpu_sriov_vf(adev))
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
		return 0;

	/* Allow access to RAS EEPROM via debugfs, when the ASIC
	 * supports RAS and debugfs is enabled, but when
	 * adev->ras_enabled is unset, i.e. when "ras_enable"
	 * module parameter is set to 0.
	 */
	con->adev = adev;

	if (!adev->ras_enabled)
2177 2178
		return 0;

2179
	data = &con->eh_data;
2180 2181 2182 2183 2184
	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
	if (!*data) {
		ret = -ENOMEM;
		goto out;
	}
2185 2186 2187 2188

	mutex_init(&con->recovery_lock);
	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
	atomic_set(&con->in_recovery, 0);
2189
	con->eeprom_control.bad_channel_bitmap = 0;
2190

2191 2192
	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2193

2194 2195 2196 2197 2198 2199
	/* Todo: During test the SMU might fail to read the eeprom through I2C
	 * when the GPU is pending on XGMI reset during probe time
	 * (Mostly after second bus reset), skip it now
	 */
	if (adev->gmc.xgmi.pending_reset)
		return 0;
2200 2201 2202 2203 2204 2205
	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
	/*
	 * This calling fails when exc_err_limit is true or
	 * ret != 0.
	 */
	if (exc_err_limit || ret)
2206
		goto free;
T
Tao Zhou 已提交
2207

L
Luben Tuikov 已提交
2208
	if (con->eeprom_control.ras_num_recs) {
T
Tao Zhou 已提交
2209 2210
		ret = amdgpu_ras_load_bad_pages(adev);
		if (ret)
2211
			goto free;
2212

2213
		amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
2214 2215 2216 2217 2218

		if (con->update_channel_flag == true) {
			amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
			con->update_channel_flag = false;
		}
T
Tao Zhou 已提交
2219
	}
2220

2221 2222 2223
#ifdef CONFIG_X86_MCE_AMD
	if ((adev->asic_type == CHIP_ALDEBARAN) &&
	    (adev->gmc.xgmi.connected_to_cpu))
2224
		amdgpu_register_bad_pages_mca_notifier(adev);
2225
#endif
2226
	return 0;
2227 2228 2229 2230

free:
	kfree((*data)->bps);
	kfree(*data);
2231
	con->eh_data = NULL;
2232
out:
2233
	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2234

2235 2236 2237 2238 2239 2240 2241 2242 2243
	/*
	 * Except error threshold exceeding case, other failure cases in this
	 * function would not fail amdgpu driver init.
	 */
	if (!exc_err_limit)
		ret = 0;
	else
		ret = -EINVAL;

2244
	return ret;
2245 2246 2247 2248 2249 2250 2251
}

static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data = con->eh_data;

2252 2253 2254 2255
	/* recovery_init failed to init it, fini is useless */
	if (!data)
		return 0;

2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	cancel_work_sync(&con->recovery_work);

	mutex_lock(&con->recovery_lock);
	con->eh_data = NULL;
	kfree(data->bps);
	kfree(data);
	mutex_unlock(&con->recovery_lock);

	return 0;
}
/* recovery end */

2268
static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2269
{
2270 2271 2272
	return adev->asic_type == CHIP_VEGA10 ||
		adev->asic_type == CHIP_VEGA20 ||
		adev->asic_type == CHIP_ARCTURUS ||
2273
		adev->asic_type == CHIP_ALDEBARAN ||
2274
		adev->asic_type == CHIP_SIENNA_CICHLID;
2275 2276
}

2277 2278 2279 2280 2281
/*
 * this is workaround for vega20 workstation sku,
 * force enable gfx ras, ignore vbios gfx ras flag
 * due to GC EDC can not write
 */
2282
static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2283 2284 2285 2286 2287 2288 2289
{
	struct atom_context *ctx = adev->mode_info.atom_context;

	if (!ctx)
		return;

	if (strnstr(ctx->vbios_version, "D16406",
2290 2291 2292
		    sizeof(ctx->vbios_version)) ||
		strnstr(ctx->vbios_version, "D36002",
			sizeof(ctx->vbios_version)))
2293
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2294 2295
}

2296 2297 2298 2299 2300 2301 2302 2303 2304
/*
 * check hardware's ras ability which will be saved in hw_supported.
 * if hardware does not support ras, we can skip some ras initializtion and
 * forbid some ras operations from IP.
 * if software itself, say boot parameter, limit the ras ability. We still
 * need allow IP do some limited operations, like disable. In such case,
 * we have to initialize ras as normal. but need check if operation is
 * allowed or not in each function.
 */
2305
static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2306
{
2307
	adev->ras_hw_enabled = adev->ras_enabled = 0;
2308

S
Stanley.Yang 已提交
2309
	if (!adev->is_atom_fw ||
2310
	    !amdgpu_ras_asic_supported(adev))
2311
		return;
2312

2313 2314 2315
	/* If driver run on sriov guest side, only enable ras for aldebaran */
	if (amdgpu_sriov_vf(adev) &&
		adev->ip_versions[MP1_HWIP][0] != IP_VERSION(13, 0, 2))
S
Stanley.Yang 已提交
2316 2317
		return;

2318 2319 2320
	if (!adev->gmc.xgmi.connected_to_cpu) {
		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
			dev_info(adev->dev, "MEM ECC is active.\n");
2321
			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2322
						   1 << AMDGPU_RAS_BLOCK__DF);
2323 2324 2325
		} else {
			dev_info(adev->dev, "MEM ECC is not presented.\n");
		}
2326

2327 2328
		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
			dev_info(adev->dev, "SRAM ECC is active.\n");
S
Stanley.Yang 已提交
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
			if (!amdgpu_sriov_vf(adev)) {
				adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
							    1 << AMDGPU_RAS_BLOCK__DF);

				if (adev->ip_versions[VCN_HWIP][0] == IP_VERSION(2, 6, 0))
					adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN |
							1 << AMDGPU_RAS_BLOCK__JPEG);
				else
					adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN |
							1 << AMDGPU_RAS_BLOCK__JPEG);
			} else {
				adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF |
								1 << AMDGPU_RAS_BLOCK__SDMA |
								1 << AMDGPU_RAS_BLOCK__GFX);
			}
2344 2345 2346 2347 2348 2349
		} else {
			dev_info(adev->dev, "SRAM ECC is not presented.\n");
		}
	} else {
		/* driver only manages a few IP blocks RAS feature
		 * when GPU is connected cpu through XGMI */
2350
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2351 2352
					   1 << AMDGPU_RAS_BLOCK__SDMA |
					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2353
	}
2354

2355
	amdgpu_ras_get_quirks(adev);
2356

2357
	/* hw_supported needs to be aligned with RAS block mask. */
2358
	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2359

2360 2361
	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
		adev->ras_hw_enabled & amdgpu_ras_mask;
2362 2363
}

2364 2365 2366 2367 2368
static void amdgpu_ras_counte_dw(struct work_struct *work)
{
	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
					      ras_counte_delay_work.work);
	struct amdgpu_device *adev = con->adev;
2369
	struct drm_device *dev = adev_to_drm(adev);
2370 2371 2372 2373 2374 2375 2376 2377 2378
	unsigned long ce_count, ue_count;
	int res;

	res = pm_runtime_get_sync(dev->dev);
	if (res < 0)
		goto Out;

	/* Cache new values.
	 */
2379 2380 2381 2382
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2383 2384 2385 2386 2387 2388

	pm_runtime_mark_last_busy(dev->dev);
Out:
	pm_runtime_put_autosuspend(dev->dev);
}

2389 2390 2391
int amdgpu_ras_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2392
	int r;
2393
	bool df_poison, umc_poison;
2394

2395
	if (con)
2396 2397 2398
		return 0;

	con = kmalloc(sizeof(struct amdgpu_ras) +
2399 2400
			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
			sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
2401 2402 2403 2404
			GFP_KERNEL|__GFP_ZERO);
	if (!con)
		return -ENOMEM;

2405 2406 2407 2408 2409
	con->adev = adev;
	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
	atomic_set(&con->ras_ce_count, 0);
	atomic_set(&con->ras_ue_count, 0);

2410 2411 2412 2413
	con->objs = (struct ras_manager *)(con + 1);

	amdgpu_ras_set_context(adev, con);

2414 2415
	amdgpu_ras_check_supported(adev);

2416
	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2417 2418 2419
		/* set gfx block ras context feature for VEGA20 Gaming
		 * send ras disable cmd to ras ta during ras late init.
		 */
2420
		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2421 2422 2423 2424 2425
			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);

			return 0;
		}

2426
		r = 0;
2427
		goto release_con;
2428 2429
	}

2430
	con->update_channel_flag = false;
2431 2432
	con->features = 0;
	INIT_LIST_HEAD(&con->head);
2433 2434
	/* Might need get this flag from vbios. */
	con->flags = RAS_DEFAULT_FLAGS;
2435

2436 2437 2438 2439 2440 2441 2442
	/* initialize nbio ras function ahead of any other
	 * ras functions so hardware fatal error interrupt
	 * can be enabled as early as possible */
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_ARCTURUS:
	case CHIP_ALDEBARAN:
2443 2444 2445
		if (!adev->gmc.xgmi.connected_to_cpu) {
			adev->nbio.ras = &nbio_v7_4_ras;
			amdgpu_ras_register_ras_block(adev, &adev->nbio.ras->ras_block);
2446
			adev->nbio.ras_if = &adev->nbio.ras->ras_block.ras_comm;
2447
		}
2448 2449 2450 2451 2452 2453
		break;
	default:
		/* nbio ras is not available */
		break;
	}

2454 2455 2456
	if (adev->nbio.ras &&
	    adev->nbio.ras->init_ras_controller_interrupt) {
		r = adev->nbio.ras->init_ras_controller_interrupt(adev);
2457
		if (r)
2458
			goto release_con;
2459 2460
	}

2461 2462 2463
	if (adev->nbio.ras &&
	    adev->nbio.ras->init_ras_err_event_athub_interrupt) {
		r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
2464
		if (r)
2465
			goto release_con;
2466 2467
	}

2468
	/* Init poison supported flag, the default value is false */
2469 2470 2471 2472 2473
	if (adev->gmc.xgmi.connected_to_cpu) {
		/* enabled by default when GPU is connected to CPU */
		con->poison_supported = true;
	}
	else if (adev->df.funcs &&
2474
	    adev->df.funcs->query_ras_poison_mode &&
2475 2476
	    adev->umc.ras &&
	    adev->umc.ras->query_ras_poison_mode) {
2477 2478 2479
		df_poison =
			adev->df.funcs->query_ras_poison_mode(adev);
		umc_poison =
2480
			adev->umc.ras->query_ras_poison_mode(adev);
2481 2482 2483 2484 2485 2486 2487 2488
		/* Only poison is set in both DF and UMC, we can support it */
		if (df_poison && umc_poison)
			con->poison_supported = true;
		else if (df_poison != umc_poison)
			dev_warn(adev->dev, "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
					df_poison, umc_poison);
	}

2489 2490
	if (amdgpu_ras_fs_init(adev)) {
		r = -EINVAL;
2491
		goto release_con;
2492
	}
2493

2494
	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2495
		 "hardware ability[%x] ras_mask[%x]\n",
2496
		 adev->ras_hw_enabled, adev->ras_enabled);
2497

2498
	return 0;
2499
release_con:
2500 2501 2502
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

2503
	return r;
2504 2505
}

2506
int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
{
	if (adev->gmc.xgmi.connected_to_cpu)
		return 1;
	return 0;
}

static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
					struct ras_common_if *ras_block)
{
	struct ras_query_if info = {
		.head = *ras_block,
	};

	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		return 0;

	if (amdgpu_ras_query_error_status(adev, &info) != 0)
		DRM_WARN("RAS init harvest failure");

	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
		DRM_WARN("RAS init harvest reset failure");

	return 0;
}

2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
{
       struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

       if (!con)
               return false;

       return con->poison_supported;
}

2542
/* helper function to handle common stuff in ip late init phase */
2543 2544
int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
			 struct ras_common_if *ras_block)
2545
{
2546
	struct amdgpu_ras_block_object *ras_obj = NULL;
2547 2548
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	unsigned long ue_count, ce_count;
2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
	int r;

	/* disable RAS feature per IP block if it is not supported */
	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
		return 0;
	}

	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
	if (r) {
2559
		if (adev->in_suspend || amdgpu_in_reset(adev)) {
2560 2561 2562 2563 2564 2565 2566
			/* in resume phase, if fail to enable ras,
			 * clean up all ras fs nodes, and disable ras */
			goto cleanup;
		} else
			return r;
	}

2567 2568 2569
	/* check for errors on warm reset edc persisant supported ASIC */
	amdgpu_persistent_edc_harvesting(adev, ras_block);

2570
	/* in resume phase, no need to create ras fs node */
2571
	if (adev->in_suspend || amdgpu_in_reset(adev))
2572 2573
		return 0;

2574
	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
2575 2576 2577
	if (ras_obj->ras_cb || (ras_obj->hw_ops &&
	    (ras_obj->hw_ops->query_poison_status ||
	    ras_obj->hw_ops->handle_poison_consumption))) {
2578
		r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
2579
		if (r)
2580
			goto cleanup;
2581 2582
	}

2583
	r = amdgpu_ras_sysfs_create(adev, ras_block);
2584
	if (r)
2585
		goto interrupt;
2586

2587 2588
	/* Those are the cached values at init.
	 */
2589 2590 2591 2592
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2593

2594
	return 0;
2595 2596

interrupt:
2597
	if (ras_obj->ras_cb)
2598
		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2599
cleanup:
2600 2601 2602 2603
	amdgpu_ras_feature_enable(adev, ras_block, 0);
	return r;
}

2604
static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
2605 2606 2607 2608 2609
			 struct ras_common_if *ras_block)
{
	return amdgpu_ras_block_late_init(adev, ras_block);
}

2610
/* helper function to remove ras fs node and interrupt handler */
2611 2612 2613
void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block)
{
2614
	struct amdgpu_ras_block_object *ras_obj;
2615 2616 2617
	if (!ras_block)
		return;

2618
	amdgpu_ras_sysfs_remove(adev, ras_block);
2619

2620 2621 2622
	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
	if (ras_obj->ras_cb)
		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2623 2624
}

2625 2626 2627 2628 2629 2630
static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block)
{
	return amdgpu_ras_block_late_fini(adev, ras_block);
}

X
xinhui pan 已提交
2631
/* do some init work after IP late init as dependence.
2632
 * and it runs in resume/gpu reset/booting up cases.
X
xinhui pan 已提交
2633
 */
2634
void amdgpu_ras_resume(struct amdgpu_device *adev)
2635 2636 2637 2638
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

2639
	if (!adev->ras_enabled || !con) {
2640 2641 2642
		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
		amdgpu_release_ras_context(adev);

2643
		return;
2644
	}
2645 2646

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
		/* Set up all other IPs which are not implemented. There is a
		 * tricky thing that IP's actual ras error type should be
		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
		 * ERROR_NONE make sense anyway.
		 */
		amdgpu_ras_enable_all_features(adev, 1);

		/* We enable ras on all hw_supported block, but as boot
		 * parameter might disable some of them and one or more IP has
		 * not implemented yet. So we disable them on behalf.
		 */
2658 2659 2660 2661 2662 2663
		list_for_each_entry_safe(obj, tmp, &con->head, node) {
			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
				amdgpu_ras_feature_enable(adev, &obj->head, 0);
				/* there should be no any reference. */
				WARN_ON(alive_obj(obj));
			}
2664
		}
2665 2666 2667
	}
}

2668 2669 2670 2671
void amdgpu_ras_suspend(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2672
	if (!adev->ras_enabled || !con)
2673 2674 2675 2676 2677 2678 2679 2680
		return;

	amdgpu_ras_disable_all_features(adev, 0);
	/* Make sure all ras objects are disabled. */
	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);
}

2681 2682 2683 2684 2685 2686
int amdgpu_ras_late_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras_block_list *node, *tmp;
	struct amdgpu_ras_block_object *obj;
	int r;

S
Stanley.Yang 已提交
2687 2688 2689 2690
	/* Guest side doesn't need init ras feature */
	if (amdgpu_sriov_vf(adev))
		return 0;

2691 2692 2693 2694 2695
	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
		if (!node->ras_obj) {
			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
			continue;
		}
2696

2697 2698 2699 2700 2701 2702 2703 2704
		obj = node->ras_obj;
		if (obj->ras_late_init) {
			r = obj->ras_late_init(adev, &obj->ras_comm);
			if (r) {
				dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
					obj->ras_comm.name, r);
				return r;
			}
2705 2706
		} else
			amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
2707 2708 2709 2710 2711
	}

	return 0;
}

2712 2713 2714 2715 2716
/* do some fini work before IP fini as dependence */
int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2717
	if (!adev->ras_enabled || !con)
2718 2719
		return 0;

2720

2721 2722 2723 2724 2725 2726 2727 2728
	/* Need disable ras on all IPs here before ip [hw/sw]fini */
	amdgpu_ras_disable_all_features(adev, 0);
	amdgpu_ras_recovery_fini(adev);
	return 0;
}

int amdgpu_ras_fini(struct amdgpu_device *adev)
{
2729
	struct amdgpu_ras_block_list *ras_node, *tmp;
2730
	struct amdgpu_ras_block_object *obj = NULL;
2731 2732
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2733
	if (!adev->ras_enabled || !con)
2734 2735
		return 0;

2736 2737 2738 2739 2740 2741
	list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
		if (ras_node->ras_obj) {
			obj = ras_node->ras_obj;
			if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
			    obj->ras_fini)
				obj->ras_fini(adev, &obj->ras_comm);
2742 2743
			else
				amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
2744 2745 2746 2747 2748 2749 2750
		}

		/* Clear ras blocks from ras_list and free ras block list node */
		list_del(&ras_node->node);
		kfree(ras_node);
	}

2751 2752 2753 2754 2755 2756 2757 2758
	amdgpu_ras_fs_fini(adev);
	amdgpu_ras_interrupt_remove_all(adev);

	WARN(con->features, "Feature mask is not cleared");

	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);

2759 2760
	cancel_delayed_work_sync(&con->ras_counte_delay_work);

2761 2762 2763 2764 2765
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

	return 0;
}
2766 2767 2768

void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
{
2769
	amdgpu_ras_check_supported(adev);
2770
	if (!adev->ras_hw_enabled)
2771 2772
		return;

2773
	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2774 2775
		dev_info(adev->dev, "uncorrectable hardware error"
			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2776

2777
		amdgpu_ras_reset_gpu(adev);
2778 2779
	}
}
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790

bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
{
	if (adev->asic_type == CHIP_VEGA20 &&
	    adev->pm.fw_version <= 0x283400) {
		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
				amdgpu_ras_intr_triggered();
	}

	return false;
}
2791 2792 2793 2794 2795 2796 2797 2798

void amdgpu_release_ras_context(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	if (!con)
		return;

2799
	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2800 2801 2802 2803 2804
		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
		amdgpu_ras_set_context(adev, NULL);
		kfree(con);
	}
}
2805 2806 2807 2808 2809 2810 2811

#ifdef CONFIG_X86_MCE_AMD
static struct amdgpu_device *find_adev(uint32_t node_id)
{
	int i;
	struct amdgpu_device *adev = NULL;

2812 2813
	for (i = 0; i < mce_adev_list.num_gpu; i++) {
		adev = mce_adev_list.devs[i];
2814

2815
		if (adev && adev->gmc.xgmi.connected_to_cpu &&
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
		    adev->gmc.xgmi.physical_node_id == node_id)
			break;
		adev = NULL;
	}

	return adev;
}

#define GET_MCA_IPID_GPUID(m)	(((m) >> 44) & 0xF)
#define GET_UMC_INST(m)		(((m) >> 21) & 0x7)
#define GET_CHAN_INDEX(m)	((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
#define GPU_ID_OFFSET		8

static int amdgpu_bad_page_notifier(struct notifier_block *nb,
				    unsigned long val, void *data)
{
	struct mce *m = (struct mce *)data;
	struct amdgpu_device *adev = NULL;
	uint32_t gpu_id = 0;
	uint32_t umc_inst = 0;
	uint32_t ch_inst, channel_index = 0;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;
	uint64_t retired_page;

	/*
	 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
	 * and error occurred in DramECC (Extended error code = 0) then only
	 * process the error, else bail out.
	 */
2846
	if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
		    (XEC(m->status, 0x3f) == 0x0)))
		return NOTIFY_DONE;

	/*
	 * If it is correctable error, return.
	 */
	if (mce_is_correctable(m))
		return NOTIFY_OK;

	/*
	 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
	 */
	gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;

	adev = find_adev(gpu_id);
	if (!adev) {
		DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
								gpu_id);
		return NOTIFY_DONE;
	}

	/*
	 * If it is uncorrectable error, then find out UMC instance and
	 * channel index.
	 */
	umc_inst = GET_UMC_INST(m->ipid);
	ch_inst = GET_CHAN_INDEX(m->ipid);

	dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
			     umc_inst, ch_inst);

	/*
	 * Translate UMC channel address to Physical address
	 */
	channel_index =
		adev->umc.channel_idx_tbl[umc_inst * adev->umc.channel_inst_num
					  + ch_inst];

	retired_page = ADDR_OF_8KB_BLOCK(m->addr) |
			ADDR_OF_256B_BLOCK(channel_index) |
			OFFSET_IN_256B_BLOCK(m->addr);

2889
	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
2890
	err_data.err_addr = &err_rec;
2891 2892
	amdgpu_umc_fill_error_record(&err_data, m->addr,
			retired_page, channel_index, umc_inst);
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
						err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	return NOTIFY_OK;
}

static struct notifier_block amdgpu_bad_page_nb = {
	.notifier_call  = amdgpu_bad_page_notifier,
	.priority       = MCE_PRIO_UC,
};

2908
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
2909
{
2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
	/*
	 * Add the adev to the mce_adev_list.
	 * During mode2 reset, amdgpu device is temporarily
	 * removed from the mgpu_info list which can cause
	 * page retirement to fail.
	 * Use this list instead of mgpu_info to find the amdgpu
	 * device on which the UMC error was reported.
	 */
	mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;

2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
	/*
	 * Register the x86 notifier only once
	 * with MCE subsystem.
	 */
	if (notifier_registered == false) {
		mce_register_decode_chain(&amdgpu_bad_page_nb);
		notifier_registered = true;
	}
}
#endif
2930

2931
struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
2932 2933 2934 2935 2936 2937 2938
{
	if (!adev)
		return NULL;

	return adev->psp.ras_context.ras;
}

2939
int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
2940 2941
{
	if (!adev)
Y
Yang Li 已提交
2942
		return -EINVAL;
2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963

	adev->psp.ras_context.ras = ras_con;
	return 0;
}

/* check if ras is supported on block, say, sdma, gfx */
int amdgpu_ras_is_supported(struct amdgpu_device *adev,
		unsigned int block)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (block >= AMDGPU_RAS_BLOCK_COUNT)
		return 0;
	return ras && (adev->ras_enabled & (1 << block));
}

int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
2964
		amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work);
2965 2966 2967 2968
	return 0;
}


2969 2970
/* Register each ip ras block into amdgpu ras */
int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
2971
		struct amdgpu_ras_block_object *ras_block_obj)
2972
{
2973
	struct amdgpu_ras_block_list *ras_node;
2974 2975 2976
	if (!adev || !ras_block_obj)
		return -EINVAL;

2977 2978 2979
	if (!amdgpu_ras_asic_supported(adev))
		return 0;

2980 2981 2982 2983 2984 2985 2986
	ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
	if (!ras_node)
		return -ENOMEM;

	INIT_LIST_HEAD(&ras_node->node);
	ras_node->ras_obj = ras_block_obj;
	list_add_tail(&ras_node->node, &adev->ras_list);
2987 2988 2989

	return 0;
}