amdgpu_ras.c 71.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
#include <linux/debugfs.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/uaccess.h>
28 29
#include <linux/reboot.h>
#include <linux/syscalls.h>
30
#include <linux/pm_runtime.h>
31

32 33
#include "amdgpu.h"
#include "amdgpu_ras.h"
34
#include "amdgpu_atomfirmware.h"
35
#include "amdgpu_xgmi.h"
36
#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37
#include "atom.h"
38 39
#ifdef CONFIG_X86_MCE_AMD
#include <asm/mce.h>
40

41 42
static bool notifier_registered;
#endif
43 44
static const char *RAS_FS_NAME = "ras";

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
const char *ras_error_string[] = {
	"none",
	"parity",
	"single_correctable",
	"multi_uncorrectable",
	"poison",
};

const char *ras_block_string[] = {
	"umc",
	"sdma",
	"gfx",
	"mmhub",
	"athub",
	"pcie_bif",
	"hdp",
	"xgmi_wafl",
	"df",
	"smn",
	"sem",
	"mp0",
	"mp1",
	"fuse",
68
	"mca",
69 70
};

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
const char *ras_mca_block_string[] = {
	"mca_mp0",
	"mca_mp1",
	"mca_mpio",
	"mca_iohc",
};

const char *get_ras_block_str(struct ras_common_if *ras_block)
{
	if (!ras_block)
		return "NULL";

	if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT)
		return "OUT OF RANGE";

	if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
		return ras_mca_block_string[ras_block->sub_block_index];

	return ras_block_string[ras_block->block];
}

92 93
#define ras_err_str(i) (ras_error_string[ffs(i)])

94 95
#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)

96 97 98
/* inject address is 52 bits */
#define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)

99 100
/* typical ECC bad page rate is 1 bad page per 100MB VRAM */
#define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
101

102 103 104 105 106
enum amdgpu_ras_retire_page_reservation {
	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
	AMDGPU_RAS_RETIRE_PAGE_PENDING,
	AMDGPU_RAS_RETIRE_PAGE_FAULT,
};
107 108 109

atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);

110 111
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr);
112 113
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr);
114
#ifdef CONFIG_X86_MCE_AMD
115 116 117 118 119 120
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
struct mce_notifier_adev_list {
	struct amdgpu_device *devs[MAX_GPU_INSTANCE];
	int num_gpu;
};
static struct mce_notifier_adev_list mce_adev_list;
121
#endif
122

123 124
void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
{
125
	if (adev && amdgpu_ras_get_context(adev))
126 127 128
		amdgpu_ras_get_context(adev)->error_query_ready = ready;
}

129
static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
130
{
131
	if (adev && amdgpu_ras_get_context(adev))
132 133 134 135 136
		return amdgpu_ras_get_context(adev)->error_query_ready;

	return false;
}

137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
{
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;

	if ((address >= adev->gmc.mc_vram_size) ||
	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
		dev_warn(adev->dev,
		         "RAS WARN: input address 0x%llx is invalid.\n",
		         address);
		return -EINVAL;
	}

	if (amdgpu_ras_check_bad_page(adev, address)) {
		dev_warn(adev->dev,
152
			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
			 address);
		return 0;
	}

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));

	err_rec.address = address;
	err_rec.retired_page = address >> AMDGPU_GPU_PAGE_SHIFT;
	err_rec.ts = (uint64_t)ktime_get_real_seconds();
	err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;

	err_data.err_addr = &err_rec;
	err_data.err_addr_cnt = 1;

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
					 err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
	dev_warn(adev->dev, "Clear EEPROM:\n");
	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");

	return 0;
}

180 181 182 183 184 185 186 187 188 189
static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
					size_t size, loff_t *pos)
{
	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
	struct ras_query_if info = {
		.head = obj->head,
	};
	ssize_t s;
	char val[128];

190
	if (amdgpu_ras_query_error_status(obj->adev, &info))
191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
		return -EINVAL;

	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
			"ue", info.ue_count,
			"ce", info.ce_count);
	if (*pos >= s)
		return 0;

	s -= *pos;
	s = min_t(u64, s, size);


	if (copy_to_user(buf, &val[*pos], s))
		return -EINVAL;

	*pos += s;

	return s;
}

static const struct file_operations amdgpu_ras_debugfs_ops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ras_debugfs_read,
214
	.write = NULL,
215 216 217
	.llseek = default_llseek
};

218 219 220 221 222 223
static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
		*block_id = i;
224
		if (strcmp(name, ras_block_string[i]) == 0)
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
			return 0;
	}
	return -EINVAL;
}

static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
		const char __user *buf, size_t size,
		loff_t *pos, struct ras_debug_if *data)
{
	ssize_t s = min_t(u64, 64, size);
	char str[65];
	char block_name[33];
	char err[9] = "ue";
	int op = -1;
	int block_id;
240
	uint32_t sub_block;
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
	u64 address, value;

	if (*pos)
		return -EINVAL;
	*pos = size;

	memset(str, 0, sizeof(str));
	memset(data, 0, sizeof(*data));

	if (copy_from_user(str, buf, s))
		return -EINVAL;

	if (sscanf(str, "disable %32s", block_name) == 1)
		op = 0;
	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
		op = 1;
	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
		op = 2;
259
	else if (strstr(str, "retire_page") != NULL)
260
		op = 3;
261
	else if (str[0] && str[1] && str[2] && str[3])
262 263 264 265
		/* ascii string, but commands are not matched. */
		return -EINVAL;

	if (op != -1) {
266
		if (op == 3) {
267 268
			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
			    sscanf(str, "%*s %llu", &address) != 1)
269
				return -EINVAL;
270 271 272 273 274 275 276

			data->op = op;
			data->inject.address = address;

			return 0;
		}

277 278 279 280
		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
			return -EINVAL;

		data->head.block = block_id;
281 282 283 284 285 286 287 288
		/* only ue and ce errors are supported */
		if (!memcmp("ue", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
		else if (!memcmp("ce", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
		else
			return -EINVAL;

289 290 291
		data->op = op;

		if (op == 2) {
292 293 294
			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
				   &sub_block, &address, &value) != 3 &&
			    sscanf(str, "%*s %*s %*s %u %llu %llu",
295 296
				   &sub_block, &address, &value) != 3)
				return -EINVAL;
297
			data->head.sub_block_index = sub_block;
298 299 300 301
			data->inject.address = address;
			data->inject.value = value;
		}
	} else {
X
xinhui pan 已提交
302
		if (size < sizeof(*data))
303 304 305 306 307 308 309 310
			return -EINVAL;

		if (copy_from_user(data, buf, sizeof(*data)))
			return -EINVAL;
	}

	return 0;
}
311

312 313
/**
 * DOC: AMDGPU RAS debugfs control interface
X
xinhui pan 已提交
314
 *
315
 * The control interface accepts struct ras_debug_if which has two members.
X
xinhui pan 已提交
316 317
 *
 * First member: ras_debug_if::head or ras_debug_if::inject.
318 319
 *
 * head is used to indicate which IP block will be under control.
X
xinhui pan 已提交
320 321 322 323 324 325 326 327 328 329 330
 *
 * head has four members, they are block, type, sub_block_index, name.
 * block: which IP will be under control.
 * type: what kind of error will be enabled/disabled/injected.
 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
 * name: the name of IP.
 *
 * inject has two more members than head, they are address, value.
 * As their names indicate, inject operation will write the
 * value to the address.
 *
331
 * The second member: struct ras_debug_if::op.
332
 * It has three kinds of operations.
333 334 335 336
 *
 * - 0: disable RAS on the block. Take ::head as its data.
 * - 1: enable RAS on the block. Take ::head as its data.
 * - 2: inject errors on the block. Take ::inject as its data.
X
xinhui pan 已提交
337
 *
338
 * How to use the interface?
339
 *
340
 * In a program
341
 *
342 343
 * Copy the struct ras_debug_if in your code and initialize it.
 * Write the struct to the control interface.
344
 *
345
 * From shell
346
 *
347 348
 * .. code-block:: bash
 *
349 350 351
 *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
352
 *
353
 * Where N, is the card which you want to affect.
354
 *
355 356 357
 * "disable" requires only the block.
 * "enable" requires the block and error type.
 * "inject" requires the block, error type, address, and value.
358
 *
359
 * The block is one of: umc, sdma, gfx, etc.
360
 *	see ras_block_string[] for details
361
 *
362 363 364
 * The error type is one of: ue, ce, where,
 *	ue is multi-uncorrectable
 *	ce is single-correctable
365
 *
366 367
 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
 * The address and value are hexadecimal numbers, leading 0x is optional.
368
 *
369
 * For instance,
370 371
 *
 * .. code-block:: bash
372
 *
373 374
 *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
375 376
 *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *
377
 * How to check the result of the operation?
X
xinhui pan 已提交
378
 *
379
 * To check disable/enable, see "ras" features at,
X
xinhui pan 已提交
380 381
 * /sys/class/drm/card[0/1/2...]/device/ras/features
 *
382 383
 * To check inject, see the corresponding error count at,
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
X
xinhui pan 已提交
384
 *
385
 * .. note::
386
 *	Operations are only allowed on blocks which are supported.
387
 *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
388 389
 *	to see which blocks support RAS on a particular asic.
 *
X
xinhui pan 已提交
390
 */
391 392 393
static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
					     const char __user *buf,
					     size_t size, loff_t *pos)
X
xinhui pan 已提交
394 395 396 397 398
{
	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
	struct ras_debug_if data;
	int ret = 0;

399
	if (!amdgpu_ras_get_error_query_ready(adev)) {
400 401
		dev_warn(adev->dev, "RAS WARN: error injection "
				"currently inaccessible\n");
402 403 404
		return size;
	}

405 406
	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
	if (ret)
407
		return ret;
X
xinhui pan 已提交
408

409
	if (data.op == 3) {
410
		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
411
		if (!ret)
412 413 414 415 416
			return size;
		else
			return ret;
	}

X
xinhui pan 已提交
417 418 419 420 421 422 423 424 425 426 427
	if (!amdgpu_ras_is_supported(adev, data.head.block))
		return -EINVAL;

	switch (data.op) {
	case 0:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
		break;
	case 1:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
		break;
	case 2:
428 429
		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
430 431 432
			dev_warn(adev->dev, "RAS WARN: input address "
					"0x%llx is invalid.",
					data.inject.address);
433 434 435 436
			ret = -EINVAL;
			break;
		}

437 438 439
		/* umc ce/ue error injection for a bad page is not allowed */
		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
440 441 442
			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
				 "already been marked as bad!\n",
				 data.inject.address);
443 444 445
			break;
		}

446
		/* data.inject.address is offset instead of absolute gpu address */
X
xinhui pan 已提交
447 448
		ret = amdgpu_ras_error_inject(adev, &data.inject);
		break;
449 450 451
	default:
		ret = -EINVAL;
		break;
452
	}
X
xinhui pan 已提交
453 454 455 456 457 458 459

	if (ret)
		return -EINVAL;

	return size;
}

460 461 462
/**
 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
 *
463
 * Some boards contain an EEPROM which is used to persistently store a list of
464
 * bad pages which experiences ECC errors in vram.  This interface provides
465 466 467 468 469 470 471 472 473 474
 * a way to reset the EEPROM, e.g., after testing error injection.
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo 1 > ../ras/ras_eeprom_reset
 *
 * will reset EEPROM table to 0 entries.
 *
475
 */
476 477 478
static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
					       const char __user *buf,
					       size_t size, loff_t *pos)
479
{
480 481
	struct amdgpu_device *adev =
		(struct amdgpu_device *)file_inode(f)->i_private;
482 483
	int ret;

484
	ret = amdgpu_ras_eeprom_reset_table(
485
		&(amdgpu_ras_get_context(adev)->eeprom_control));
486

487
	if (!ret) {
488 489
		/* Something was written to EEPROM.
		 */
490 491 492
		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
		return size;
	} else {
493
		return ret;
494
	}
495 496
}

X
xinhui pan 已提交
497 498 499 500 501 502 503
static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_ctrl_write,
	.llseek = default_llseek
};

504 505 506 507 508 509 510
static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_eeprom_write,
	.llseek = default_llseek
};

511 512 513
/**
 * DOC: AMDGPU RAS sysfs Error Count Interface
 *
514
 * It allows the user to read the error count for each IP block on the gpu through
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
 *
 * It outputs the multiple lines which report the uncorrected (ue) and corrected
 * (ce) error counts.
 *
 * The format of one line is below,
 *
 * [ce|ue]: count
 *
 * Example:
 *
 * .. code-block:: bash
 *
 *	ue: 0
 *	ce: 1
 *
 */
532 533 534 535 536 537 538 539
static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
	struct ras_query_if info = {
		.head = obj->head,
	};

540
	if (!amdgpu_ras_get_error_query_ready(obj->adev))
541
		return sysfs_emit(buf, "Query currently inaccessible\n");
542

543
	if (amdgpu_ras_query_error_status(obj->adev, &info))
544 545
		return -EINVAL;

546 547 548 549 550
	if (obj->adev->asic_type == CHIP_ALDEBARAN) {
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
			DRM_WARN("Failed to reset error counter and error status");
	}

551 552
	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
			  "ce", info.ce_count);
553 554 555 556 557 558 559 560 561
}

/* obj begin */

#define get_obj(obj) do { (obj)->use++; } while (0)
#define alive_obj(obj) ((obj)->use)

static inline void put_obj(struct ras_manager *obj)
{
562
	if (obj && (--obj->use == 0))
563
		list_del(&obj->node);
564
	if (obj && (obj->use < 0))
565
		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
566 567 568 569 570 571 572 573 574
}

/* make one obj and return it. */
static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

575
	if (!adev->ras_enabled || !con)
576 577 578 579 580
		return NULL;

	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
		return NULL;

581 582 583 584 585 586 587 588
	if (head->block == AMDGPU_RAS_BLOCK__MCA) {
		if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
			return NULL;

		obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
	} else
		obj = &con->objs[head->block];

589 590 591 592 593 594 595 596 597 598 599 600 601
	/* already exist. return obj? */
	if (alive_obj(obj))
		return NULL;

	obj->head = *head;
	obj->adev = adev;
	list_add(&obj->node, &con->head);
	get_obj(obj);

	return obj;
}

/* return an obj equal to head, or the first when head is NULL */
602
struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
603 604 605 606 607 608
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	int i;

609
	if (!adev->ras_enabled || !con)
610 611 612 613 614 615
		return NULL;

	if (head) {
		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
			return NULL;

616 617 618 619 620 621 622
		if (head->block == AMDGPU_RAS_BLOCK__MCA) {
			if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
				return NULL;

			obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
		} else
			obj = &con->objs[head->block];
623

624
		if (alive_obj(obj))
625 626
			return obj;
	} else {
627
		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
628
			obj = &con->objs[i];
629
			if (alive_obj(obj))
630 631 632 633 634 635 636 637 638 639
				return obj;
		}
	}

	return NULL;
}
/* obj end */

/* feature ctl begin */
static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
640
					 struct ras_common_if *head)
641
{
642
	return adev->ras_hw_enabled & BIT(head->block);
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
}

static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->features & BIT(head->block);
}

/*
 * if obj is not created, then create one.
 * set feature enable flag.
 */
static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, int enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

663 664 665 666 667 668
	/* If hardware does not support ras, then do not create obj.
	 * But if hardware support ras, we can create the obj.
	 * Ras framework checks con->hw_supported to see if it need do
	 * corresponding initialization.
	 * IP checks con->support to see if it need disable ras.
	 */
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
	if (!amdgpu_ras_is_feature_allowed(adev, head))
		return 0;

	if (enable) {
		if (!obj) {
			obj = amdgpu_ras_create_obj(adev, head);
			if (!obj)
				return -EINVAL;
		} else {
			/* In case we create obj somewhere else */
			get_obj(obj);
		}
		con->features |= BIT(head->block);
	} else {
		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
684
			con->features &= ~BIT(head->block);
685 686 687 688 689 690 691 692 693 694 695 696
			put_obj(obj);
		}
	}

	return 0;
}

/* wrapper of psp_ras_enable_features */
int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
697
	union ta_ras_cmd_input *info;
698 699 700 701 702
	int ret;

	if (!con)
		return -EINVAL;

703
	info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
704 705 706
	if (!info)
		return -ENOMEM;

707
	if (!enable) {
708
		info->disable_features = (struct ta_ras_disable_features_input) {
709 710
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
711 712
		};
	} else {
713
		info->enable_features = (struct ta_ras_enable_features_input) {
714 715
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
716 717 718 719 720 721
		};
	}

	/* Do not enable if it is not allowed. */
	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));

722
	if (!amdgpu_ras_intr_triggered()) {
723
		ret = psp_ras_enable_features(&adev->psp, info, enable);
724
		if (ret) {
725
			dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
726
				enable ? "enable":"disable",
727
				get_ras_block_str(head),
728
				amdgpu_ras_is_poison_mode_supported(adev), ret);
729
			goto out;
730
		}
731 732 733 734
	}

	/* setup the obj */
	__amdgpu_ras_feature_enable(adev, head, enable);
735 736 737 738
	ret = 0;
out:
	kfree(info);
	return ret;
739 740
}

741 742 743 744 745 746 747 748 749 750 751
/* Only used in device probe stage and called only once. */
int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ret;

	if (!con)
		return -EINVAL;

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
		if (enable) {
			/* There is no harm to issue a ras TA cmd regardless of
			 * the currecnt ras state.
			 * If current state == target state, it will do nothing
			 * But sometimes it requests driver to reset and repost
			 * with error code -EAGAIN.
			 */
			ret = amdgpu_ras_feature_enable(adev, head, 1);
			/* With old ras TA, we might fail to enable ras.
			 * Log it and just setup the object.
			 * TODO need remove this WA in the future.
			 */
			if (ret == -EINVAL) {
				ret = __amdgpu_ras_feature_enable(adev, head, 1);
				if (!ret)
767 768
					dev_info(adev->dev,
						"RAS INFO: %s setup object\n",
769
						get_ras_block_str(head));
770 771 772 773 774 775
			}
		} else {
			/* setup the object then issue a ras TA disable cmd.*/
			ret = __amdgpu_ras_feature_enable(adev, head, 1);
			if (ret)
				return ret;
776

777 778 779 780
			/* gfx block ras dsiable cmd must send to ras-ta */
			if (head->block == AMDGPU_RAS_BLOCK__GFX)
				con->features |= BIT(head->block);

781
			ret = amdgpu_ras_feature_enable(adev, head, 0);
782 783

			/* clean gfx block ras features flag */
784
			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
785
				con->features &= ~BIT(head->block);
786
		}
787 788 789 790 791 792
	} else
		ret = amdgpu_ras_feature_enable(adev, head, enable);

	return ret;
}

793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		/* bypass psp.
		 * aka just release the obj and corresponding flags
		 */
		if (bypass) {
			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		}
810
	}
811 812 813 814 815 816 817 818 819

	return con->features;
}

static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int i;
820
	const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
821

822
	for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
823 824
		struct ras_common_if head = {
			.block = i,
825
			.type = default_ras_type,
826 827
			.sub_block_index = 0,
		};
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851

		if (i == AMDGPU_RAS_BLOCK__MCA)
			continue;

		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
	}

	for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
		struct ras_common_if head = {
			.block = AMDGPU_RAS_BLOCK__MCA,
			.type = default_ras_type,
			.sub_block_index = i,
		};

852 853 854 855 856 857 858 859 860 861 862
		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
863
	}
864 865 866 867 868

	return con->features;
}
/* feature ctl end */

869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894

void amdgpu_ras_mca_query_error_status(struct amdgpu_device *adev,
				       struct ras_common_if *ras_block,
				       struct ras_err_data  *err_data)
{
	switch (ras_block->sub_block_index) {
	case AMDGPU_RAS_MCA_BLOCK__MP0:
		if (adev->mca.mp0.ras_funcs &&
		    adev->mca.mp0.ras_funcs->query_ras_error_count)
			adev->mca.mp0.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
	case AMDGPU_RAS_MCA_BLOCK__MP1:
		if (adev->mca.mp1.ras_funcs &&
		    adev->mca.mp1.ras_funcs->query_ras_error_count)
			adev->mca.mp1.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
	case AMDGPU_RAS_MCA_BLOCK__MPIO:
		if (adev->mca.mpio.ras_funcs &&
		    adev->mca.mpio.ras_funcs->query_ras_error_count)
			adev->mca.mpio.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
	default:
		break;
	}
}

895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
	int ret = 0;

	/*
	 * choosing right query method according to
	 * whether smu support query error information
	 */
	ret = smu_get_ecc_info(&adev->smu, (void *)&(ras->umc_ecc));
	if (ret == -EOPNOTSUPP) {
		if (adev->umc.ras_funcs &&
			adev->umc.ras_funcs->query_ras_error_count)
			adev->umc.ras_funcs->query_ras_error_count(adev, err_data);

		/* umc query_ras_error_address is also responsible for clearing
		 * error status
		 */
		if (adev->umc.ras_funcs &&
		    adev->umc.ras_funcs->query_ras_error_address)
			adev->umc.ras_funcs->query_ras_error_address(adev, err_data);
	} else if (!ret) {
		if (adev->umc.ras_funcs &&
			adev->umc.ras_funcs->ecc_info_query_ras_error_count)
			adev->umc.ras_funcs->ecc_info_query_ras_error_count(adev, err_data);

		if (adev->umc.ras_funcs &&
			adev->umc.ras_funcs->ecc_info_query_ras_error_address)
			adev->umc.ras_funcs->ecc_info_query_ras_error_address(adev, err_data);
	}
}

927
/* query/inject/cure begin */
928
int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
929
				  struct ras_query_if *info)
930 931
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
932
	struct ras_err_data err_data = {0, 0, 0, NULL};
933
	int i;
934 935 936 937

	if (!obj)
		return -EINVAL;

938 939
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__UMC:
940
		amdgpu_ras_get_ecc_info(adev, &err_data);
941
		break;
942 943 944 945 946 947 948
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->query_ras_error_count) {
			for (i = 0; i < adev->sdma.num_instances; i++)
				adev->sdma.funcs->query_ras_error_count(adev, i,
									&err_data);
		}
		break;
949
	case AMDGPU_RAS_BLOCK__GFX:
950 951 952
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_count)
			adev->gfx.ras_funcs->query_ras_error_count(adev, &err_data);
953

954 955 956
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_status)
			adev->gfx.ras_funcs->query_ras_error_status(adev);
957
		break;
958
	case AMDGPU_RAS_BLOCK__MMHUB:
959 960 961
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_count)
			adev->mmhub.ras_funcs->query_ras_error_count(adev, &err_data);
962

963 964 965
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
966
		break;
967
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
968 969 970
		if (adev->nbio.ras_funcs &&
		    adev->nbio.ras_funcs->query_ras_error_count)
			adev->nbio.ras_funcs->query_ras_error_count(adev, &err_data);
971
		break;
972
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
973 974 975
		if (adev->gmc.xgmi.ras_funcs &&
		    adev->gmc.xgmi.ras_funcs->query_ras_error_count)
			adev->gmc.xgmi.ras_funcs->query_ras_error_count(adev, &err_data);
976
		break;
977 978 979 980 981
	case AMDGPU_RAS_BLOCK__HDP:
		if (adev->hdp.ras_funcs &&
		    adev->hdp.ras_funcs->query_ras_error_count)
			adev->hdp.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
982 983 984
	case AMDGPU_RAS_BLOCK__MCA:
		amdgpu_ras_mca_query_error_status(adev, &info->head, &err_data);
		break;
985 986 987
	default:
		break;
	}
988 989 990 991

	obj->err_data.ue_count += err_data.ue_count;
	obj->err_data.ce_count += err_data.ce_count;

992 993 994
	info->ue_count = obj->err_data.ue_count;
	info->ce_count = obj->err_data.ce_count;

995
	if (err_data.ce_count) {
996 997 998 999 1000
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld correctable hardware errors "
1001 1002
					"detected in %s block, no user "
					"action is needed.\n",
1003 1004
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1005
					obj->err_data.ce_count,
1006
					get_ras_block_str(&info->head));
1007 1008
		} else {
			dev_info(adev->dev, "%ld correctable hardware errors "
1009 1010 1011
					"detected in %s block, no user "
					"action is needed.\n",
					obj->err_data.ce_count,
1012
					get_ras_block_str(&info->head));
1013
		}
1014 1015
	}
	if (err_data.ue_count) {
1016 1017 1018 1019 1020
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld uncorrectable hardware errors "
1021
					"detected in %s block\n",
1022 1023
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1024
					obj->err_data.ue_count,
1025
					get_ras_block_str(&info->head));
1026 1027
		} else {
			dev_info(adev->dev, "%ld uncorrectable hardware errors "
1028 1029
					"detected in %s block\n",
					obj->err_data.ue_count,
1030
					get_ras_block_str(&info->head));
1031
		}
1032
	}
1033

J
John Clements 已提交
1034 1035 1036
	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		amdgpu_ras_reset_error_status(adev, info->head.block);

1037 1038 1039
	return 0;
}

1040 1041 1042 1043 1044 1045 1046 1047
int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
		enum amdgpu_ras_block block)
{
	if (!amdgpu_ras_is_supported(adev, block))
		return -EINVAL;

	switch (block) {
	case AMDGPU_RAS_BLOCK__GFX:
1048 1049 1050
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->reset_ras_error_count)
			adev->gfx.ras_funcs->reset_ras_error_count(adev);
1051

1052 1053 1054
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->reset_ras_error_status)
			adev->gfx.ras_funcs->reset_ras_error_status(adev);
1055 1056
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
1057 1058 1059
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
1060 1061 1062 1063

		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_status)
			adev->mmhub.ras_funcs->reset_ras_error_status(adev);
1064 1065 1066 1067 1068
		break;
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->reset_ras_error_count)
			adev->sdma.funcs->reset_ras_error_count(adev);
		break;
1069 1070 1071 1072 1073
	case AMDGPU_RAS_BLOCK__HDP:
		if (adev->hdp.ras_funcs &&
		    adev->hdp.ras_funcs->reset_ras_error_count)
			adev->hdp.ras_funcs->reset_ras_error_count(adev);
		break;
1074 1075 1076 1077 1078 1079 1080
	default:
		break;
	}

	return 0;
}

1081
/* Trigger XGMI/WAFL error */
1082
static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
				 struct ta_ras_trigger_error_input *block_info)
{
	int ret;

	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
		dev_warn(adev->dev, "Failed to disallow df cstate");

	if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
		dev_warn(adev->dev, "Failed to disallow XGMI power down");

	ret = psp_ras_trigger_error(&adev->psp, block_info);

	if (amdgpu_ras_intr_triggered())
		return ret;

	if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
		dev_warn(adev->dev, "Failed to allow XGMI power down");

1101
	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
1102 1103 1104 1105 1106
		dev_warn(adev->dev, "Failed to allow df cstate");

	return ret;
}

1107 1108 1109 1110 1111 1112
/* wrapper of psp_ras_trigger_error */
int amdgpu_ras_error_inject(struct amdgpu_device *adev,
		struct ras_inject_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ta_ras_trigger_error_input block_info = {
1113 1114
		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1115 1116 1117 1118 1119 1120 1121 1122 1123
		.sub_block_index = info->head.sub_block_index,
		.address = info->address,
		.value = info->value,
	};
	int ret = 0;

	if (!obj)
		return -EINVAL;

1124 1125
	/* Calculate XGMI relative offset */
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1126 1127 1128
		block_info.address =
			amdgpu_xgmi_get_relative_phy_addr(adev,
							  block_info.address);
1129 1130
	}

1131 1132
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1133 1134 1135
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->ras_error_inject)
			ret = adev->gfx.ras_funcs->ras_error_inject(adev, info);
1136 1137 1138 1139
		else
			ret = -EINVAL;
		break;
	case AMDGPU_RAS_BLOCK__UMC:
1140
	case AMDGPU_RAS_BLOCK__SDMA:
1141
	case AMDGPU_RAS_BLOCK__MMHUB:
1142
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
1143
	case AMDGPU_RAS_BLOCK__MCA:
1144 1145
		ret = psp_ras_trigger_error(&adev->psp, &block_info);
		break;
1146 1147 1148
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
		ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
		break;
1149
	default:
1150
		dev_info(adev->dev, "%s error injection is not supported yet\n",
1151
			 get_ras_block_str(&info->head));
1152
		ret = -EINVAL;
1153 1154
	}

1155 1156
	if (ret)
		dev_err(adev->dev, "ras inject %s failed %d\n",
1157
			get_ras_block_str(&info->head), ret);
1158 1159 1160 1161

	return ret;
}

1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
/**
 * amdgpu_ras_query_error_count -- Get error counts of all IPs
 * adev: pointer to AMD GPU device
 * ce_count: pointer to an integer to be set to the count of correctible errors.
 * ue_count: pointer to an integer to be set to the count of uncorrectible
 * errors.
 *
 * If set, @ce_count or @ue_count, count and return the corresponding
 * error counts in those integer pointers. Return 0 if the device
 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
 */
int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
				 unsigned long *ce_count,
				 unsigned long *ue_count)
1176 1177 1178
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
1179
	unsigned long ce, ue;
1180

1181
	if (!adev->ras_enabled || !con)
1182 1183 1184 1185 1186 1187
		return -EOPNOTSUPP;

	/* Don't count since no reporting.
	 */
	if (!ce_count && !ue_count)
		return 0;
1188

1189 1190
	ce = 0;
	ue = 0;
1191 1192 1193 1194
	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};
1195
		int res;
1196

1197 1198 1199
		res = amdgpu_ras_query_error_status(adev, &info);
		if (res)
			return res;
1200

1201 1202
		ce += info.ce_count;
		ue += info.ue_count;
1203 1204
	}

1205 1206 1207 1208 1209
	if (ce_count)
		*ce_count = ce;

	if (ue_count)
		*ue_count = ue;
1210 1211

	return 0;
1212 1213 1214 1215 1216 1217
}
/* query/inject/cure end */


/* sysfs begin */

1218 1219 1220 1221 1222 1223
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count);

static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
{
	switch (flags) {
1224
	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1225
		return "R";
1226
	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1227
		return "P";
1228
	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1229 1230
	default:
		return "F";
T
Tom Rix 已提交
1231
	}
1232 1233
}

1234 1235
/**
 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
 *
 * It allows user to read the bad pages of vram on the gpu through
 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
 *
 * It outputs multiple lines, and each line stands for one gpu page.
 *
 * The format of one line is below,
 * gpu pfn : gpu page size : flags
 *
 * gpu pfn and gpu page size are printed in hex format.
 * flags can be one of below character,
1247
 *
1248
 * R: reserved, this gpu page is reserved and not able to use.
1249
 *
1250
 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1251 1252
 * in next window of page_reserve.
 *
1253 1254
 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
 *
1255 1256 1257 1258 1259 1260 1261
 * Examples:
 *
 * .. code-block:: bash
 *
 *	0x00000001 : 0x00001000 : R
 *	0x00000002 : 0x00001000 : P
 *
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
 */

static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
		struct kobject *kobj, struct bin_attribute *attr,
		char *buf, loff_t ppos, size_t count)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, badpages_attr);
	struct amdgpu_device *adev = con->adev;
	const unsigned int element_size =
		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1273 1274
	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
	unsigned int end = div64_ul(ppos + count - 1, element_size);
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	ssize_t s = 0;
	struct ras_badpage *bps = NULL;
	unsigned int bps_count = 0;

	memset(buf, 0, count);

	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
		return 0;

	for (; start < end && start < bps_count; start++)
		s += scnprintf(&buf[s], element_size + 1,
				"0x%08x : 0x%08x : %1s\n",
				bps[start].bp,
				bps[start].size,
				amdgpu_ras_badpage_flags_str(bps[start].flags));

	kfree(bps);

	return s;
}

1296 1297 1298 1299 1300 1301
static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, features_attr);

1302
	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1303 1304
}

1305 1306 1307 1308 1309 1310 1311 1312 1313
static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&con->badpages_attr.attr,
				RAS_FS_NAME);
}

1314 1315 1316 1317 1318 1319 1320 1321
static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct attribute_group group = {
1322
		.name = RAS_FS_NAME,
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
		.attrs = attrs,
	};

	sysfs_remove_group(&adev->dev->kobj, &group);

	return 0;
}

int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
		struct ras_fs_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

	if (!obj || obj->attr_inuse)
		return -EINVAL;

	get_obj(obj);

	memcpy(obj->fs_data.sysfs_name,
			head->sysfs_name,
			sizeof(obj->fs_data.sysfs_name));

	obj->sysfs_attr = (struct device_attribute){
		.attr = {
			.name = obj->fs_data.sysfs_name,
			.mode = S_IRUGO,
		},
			.show = amdgpu_ras_sysfs_read,
	};
1352
	sysfs_attr_init(&obj->sysfs_attr.attr);
1353 1354 1355

	if (sysfs_add_file_to_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1356
				RAS_FS_NAME)) {
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
		put_obj(obj);
		return -EINVAL;
	}

	obj->attr_inuse = 1;

	return 0;
}

int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

	if (!obj || !obj->attr_inuse)
		return -EINVAL;

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1376
				RAS_FS_NAME);
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
	obj->attr_inuse = 0;
	put_obj(obj);

	return 0;
}

static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		amdgpu_ras_sysfs_remove(adev, &obj->head);
	}

1392 1393 1394
	if (amdgpu_bad_page_threshold != 0)
		amdgpu_ras_sysfs_remove_bad_page_node(adev);

1395 1396 1397 1398 1399 1400
	amdgpu_ras_sysfs_remove_feature_node(adev);

	return 0;
}
/* sysfs end */

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
/**
 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
 *
 * Normally when there is an uncorrectable error, the driver will reset
 * the GPU to recover.  However, in the event of an unrecoverable error,
 * the driver provides an interface to reboot the system automatically
 * in that event.
 *
 * The following file in debugfs provides that interface:
 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo true > .../ras/auto_reboot
 *
 */
1419
/* debugfs begin */
1420
static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
X
xinhui pan 已提交
1421 1422
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1423 1424
	struct drm_minor  *minor = adev_to_drm(adev)->primary;
	struct dentry     *dir;
X
xinhui pan 已提交
1425

1426 1427 1428 1429 1430
	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_ctrl_ops);
	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_ops);
1431 1432
	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
			   &con->bad_page_cnt_threshold);
1433 1434
	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1435 1436 1437 1438 1439 1440
	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_size_ops);
	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
						       S_IRUGO, dir, adev,
						       &amdgpu_ras_debugfs_eeprom_table_ops);
	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1441 1442 1443 1444 1445 1446 1447 1448 1449

	/*
	 * After one uncorrectable error happens, usually GPU recovery will
	 * be scheduled. But due to the known problem in GPU recovery failing
	 * to bring GPU back, below interface provides one direct way to
	 * user to reboot system automatically in such case within
	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
	 * will never be called.
	 */
1450
	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1451 1452 1453 1454 1455

	/*
	 * User could set this not to clean up hardware's error count register
	 * of RAS IPs during ras recovery.
	 */
1456 1457 1458
	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
			    &con->disable_ras_err_cnt_harvest);
	return dir;
X
xinhui pan 已提交
1459 1460
}

1461
static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1462 1463
				      struct ras_fs_if *head,
				      struct dentry *dir)
1464 1465 1466
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

1467
	if (!obj || !dir)
1468
		return;
1469 1470 1471 1472 1473 1474 1475

	get_obj(obj);

	memcpy(obj->fs_data.debugfs_name,
			head->debugfs_name,
			sizeof(obj->fs_data.debugfs_name));

1476 1477
	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
			    obj, &amdgpu_ras_debugfs_ops);
1478 1479
}

1480 1481 1482
void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1483
	struct dentry *dir;
1484
	struct ras_manager *obj;
1485 1486 1487 1488 1489 1490
	struct ras_fs_if fs_info;

	/*
	 * it won't be called in resume path, no need to check
	 * suspend and gpu reset status
	 */
1491
	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1492 1493
		return;

1494
	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1495

1496
	list_for_each_entry(obj, &con->head, node) {
1497 1498 1499
		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
			(obj->attr_inuse == 1)) {
			sprintf(fs_info.debugfs_name, "%s_err_inject",
1500
					get_ras_block_str(&obj->head));
1501
			fs_info.head = obj->head;
1502
			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1503 1504 1505 1506
		}
	}
}

1507 1508 1509
/* debugfs end */

/* ras fs */
1510 1511 1512 1513
static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
		amdgpu_ras_sysfs_badpages_read, NULL, 0);
static DEVICE_ATTR(features, S_IRUGO,
		amdgpu_ras_sysfs_features_read, NULL);
1514 1515
static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
{
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute_group group = {
		.name = RAS_FS_NAME,
	};
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct bin_attribute *bin_attrs[] = {
		NULL,
		NULL,
	};
1528
	int r;
1529

1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
	/* add features entry */
	con->features_attr = dev_attr_features;
	group.attrs = attrs;
	sysfs_attr_init(attrs[0]);

	if (amdgpu_bad_page_threshold != 0) {
		/* add bad_page_features entry */
		bin_attr_gpu_vram_bad_pages.private = NULL;
		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
		bin_attrs[0] = &con->badpages_attr;
		group.bin_attrs = bin_attrs;
		sysfs_bin_attr_init(bin_attrs[0]);
	}

1544 1545 1546
	r = sysfs_create_group(&adev->dev->kobj, &group);
	if (r)
		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1547

1548 1549 1550 1551 1552
	return 0;
}

static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
{
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *con_obj, *ip_obj, *tmp;

	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
			if (ip_obj)
				put_obj(ip_obj);
		}
	}

1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
	amdgpu_ras_sysfs_remove_all(adev);
	return 0;
}
/* ras fs end */

/* ih begin */
static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct amdgpu_iv_entry entry;
	int ret;
1575
	struct ras_err_data err_data = {0, 0, 0, NULL};
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586

	while (data->rptr != data->wptr) {
		rmb();
		memcpy(&entry, &data->ring[data->rptr],
				data->element_size);

		wmb();
		data->rptr = (data->aligned_element_size +
				data->rptr) % data->ring_size;

		if (data->cb) {
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
			if (amdgpu_ras_is_poison_mode_supported(obj->adev) &&
			    obj->head.block == AMDGPU_RAS_BLOCK__UMC)
				dev_info(obj->adev->dev,
						"Poison is created, no user action is needed.\n");
			else {
				/* Let IP handle its data, maybe we need get the output
				 * from the callback to udpate the error type/count, etc
				 */
				ret = data->cb(obj->adev, &err_data, &entry);
				/* ue will trigger an interrupt, and in that case
				 * we need do a reset to recovery the whole system.
				 * But leave IP do that recovery, here we just dispatch
				 * the error.
1600
				 */
1601 1602 1603 1604 1605 1606 1607
				if (ret == AMDGPU_RAS_SUCCESS) {
					/* these counts could be left as 0 if
					 * some blocks do not count error number
					 */
					obj->err_data.ue_count += err_data.ue_count;
					obj->err_data.ce_count += err_data.ce_count;
				}
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
			}
		}
	}
}

static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
{
	struct ras_ih_data *data =
		container_of(work, struct ras_ih_data, ih_work);
	struct ras_manager *obj =
		container_of(data, struct ras_manager, ih_data);

	amdgpu_ras_interrupt_handler(obj);
}

int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
		struct ras_dispatch_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data = &obj->ih_data;

	if (!obj)
		return -EINVAL;

	if (data->inuse == 0)
		return 0;

	/* Might be overflow... */
	memcpy(&data->ring[data->wptr], info->entry,
			data->element_size);

	wmb();
	data->wptr = (data->aligned_element_size +
			data->wptr) % data->ring_size;

	schedule_work(&data->ih_work);

	return 0;
}

int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj)
		return -EINVAL;

	data = &obj->ih_data;
	if (data->inuse == 0)
		return 0;

	cancel_work_sync(&data->ih_work);

	kfree(data->ring);
	memset(data, 0, sizeof(*data));
	put_obj(obj);

	return 0;
}

int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj) {
		/* in case we registe the IH before enable ras feature */
		obj = amdgpu_ras_create_obj(adev, &info->head);
		if (!obj)
			return -EINVAL;
	} else
		get_obj(obj);

	data = &obj->ih_data;
	/* add the callback.etc */
	*data = (struct ras_ih_data) {
		.inuse = 0,
		.cb = info->cb,
		.element_size = sizeof(struct amdgpu_iv_entry),
		.rptr = 0,
		.wptr = 0,
	};

	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);

	data->aligned_element_size = ALIGN(data->element_size, 8);
	/* the ring can store 64 iv entries. */
	data->ring_size = 64 * data->aligned_element_size;
	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
	if (!data->ring) {
		put_obj(obj);
		return -ENOMEM;
	}

	/* IH is ready */
	data->inuse = 1;

	return 0;
}

static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		struct ras_ih_if info = {
			.head = obj->head,
		};
		amdgpu_ras_interrupt_remove_handler(adev, &info);
	}

	return 0;
}
/* ih end */

1727 1728 1729 1730 1731 1732
/* traversal all IPs except NBIO to query error counter */
static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1733
	if (!adev->ras_enabled || !con)
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		/*
		 * PCIE_BIF IP has one different isr by ras controller
		 * interrupt, the specific ras counter query will be
		 * done in that isr. So skip such block from common
		 * sync flood interrupt isr calling.
		 */
		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
			continue;

1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
		/*
		 * this is a workaround for aldebaran, skip send msg to
		 * smu to get ecc_info table due to smu handle get ecc
		 * info table failed temporarily.
		 * should be removed until smu fix handle ecc_info table.
		 */
		if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
			(adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)))
			continue;

1760
		amdgpu_ras_query_error_status(adev, &info);
1761 1762 1763
	}
}

1764
/* Parse RdRspStatus and WrRspStatus */
1765 1766
static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
					  struct ras_query_if *info)
1767 1768 1769 1770 1771 1772 1773
{
	/*
	 * Only two block need to query read/write
	 * RspStatus at current state
	 */
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1774 1775 1776
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_status)
			adev->gfx.ras_funcs->query_ras_error_status(adev);
1777 1778
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
1779 1780 1781
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		break;
	default:
		break;
	}
}

static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1793
	if (!adev->ras_enabled || !con)
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		amdgpu_ras_error_status_query(adev, &info);
	}
}

1805
/* recovery begin */
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815

/* return 0 on success.
 * caller need free bps.
 */
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
	int i = 0;
1816
	int ret = 0, status;
1817 1818 1819 1820 1821 1822 1823 1824

	if (!con || !con->eh_data || !bps || !count)
		return -EINVAL;

	mutex_lock(&con->recovery_lock);
	data = con->eh_data;
	if (!data || data->count == 0) {
		*bps = NULL;
1825
		ret = -EINVAL;
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
		goto out;
	}

	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
	if (!*bps) {
		ret = -ENOMEM;
		goto out;
	}

	for (; i < data->count; i++) {
		(*bps)[i] = (struct ras_badpage){
1837
			.bp = data->bps[i].retired_page,
1838
			.size = AMDGPU_GPU_PAGE_SIZE,
1839
			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1840
		};
1841
		status = amdgpu_vram_mgr_query_page_status(
1842 1843
				ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
				data->bps[i].retired_page);
1844
		if (status == -EBUSY)
1845
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1846
		else if (status == -ENOENT)
1847
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1848 1849 1850 1851 1852 1853 1854 1855
	}

	*count = data->count;
out:
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1856 1857 1858 1859
static void amdgpu_ras_do_recovery(struct work_struct *work)
{
	struct amdgpu_ras *ras =
		container_of(work, struct amdgpu_ras, recovery_work);
1860 1861 1862 1863
	struct amdgpu_device *remote_adev = NULL;
	struct amdgpu_device *adev = ras->adev;
	struct list_head device_list, *device_list_handle =  NULL;

1864
	if (!ras->disable_ras_err_cnt_harvest) {
1865 1866
		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

1867 1868 1869 1870 1871 1872 1873 1874
		/* Build list of devices to query RAS related errors */
		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
			device_list_handle = &hive->device_list;
		} else {
			INIT_LIST_HEAD(&device_list);
			list_add_tail(&adev->gmc.xgmi.head, &device_list);
			device_list_handle = &device_list;
		}
1875

1876
		list_for_each_entry(remote_adev,
1877 1878
				device_list_handle, gmc.xgmi.head) {
			amdgpu_ras_query_err_status(remote_adev);
1879
			amdgpu_ras_log_on_err_counter(remote_adev);
1880
		}
1881 1882

		amdgpu_put_xgmi_hive(hive);
1883
	}
1884

1885
	if (amdgpu_device_should_recover_gpu(ras->adev))
1886
		amdgpu_device_gpu_recover(ras->adev, NULL);
1887 1888 1889 1890 1891 1892 1893 1894 1895
	atomic_set(&ras->in_recovery, 0);
}

/* alloc/realloc bps array */
static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
		struct ras_err_handler_data *data, int pages)
{
	unsigned int old_space = data->count + data->space_left;
	unsigned int new_space = old_space + pages;
1896 1897 1898
	unsigned int align_space = ALIGN(new_space, 512);
	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);

1899
	if (!bps) {
1900
		kfree(bps);
1901
		return -ENOMEM;
1902
	}
1903 1904

	if (data->bps) {
1905
		memcpy(bps, data->bps,
1906 1907 1908 1909
				data->count * sizeof(*data->bps));
		kfree(data->bps);
	}

1910
	data->bps = bps;
1911 1912 1913 1914 1915 1916
	data->space_left += align_space - old_space;
	return 0;
}

/* it deal with vram only. */
int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1917
		struct eeprom_table_record *bps, int pages)
1918 1919
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
X
xinhui pan 已提交
1920
	struct ras_err_handler_data *data;
1921
	int ret = 0;
1922
	uint32_t i;
1923

X
xinhui pan 已提交
1924
	if (!con || !con->eh_data || !bps || pages <= 0)
1925 1926 1927
		return 0;

	mutex_lock(&con->recovery_lock);
X
xinhui pan 已提交
1928
	data = con->eh_data;
1929 1930 1931
	if (!data)
		goto out;

1932 1933 1934 1935 1936 1937 1938
	for (i = 0; i < pages; i++) {
		if (amdgpu_ras_check_bad_page_unlock(con,
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
			continue;

		if (!data->space_left &&
			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
1939 1940 1941 1942
			ret = -ENOMEM;
			goto out;
		}

1943 1944 1945 1946
		amdgpu_vram_mgr_reserve_range(
			ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
			AMDGPU_GPU_PAGE_SIZE);
1947

1948 1949 1950 1951
		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
		data->count++;
		data->space_left--;
	}
1952 1953 1954 1955 1956 1957
out:
	mutex_unlock(&con->recovery_lock);

	return ret;
}

T
Tao Zhou 已提交
1958 1959 1960 1961
/*
 * write error record array to eeprom, the function should be
 * protected by recovery_lock
 */
1962
int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
T
Tao Zhou 已提交
1963 1964 1965
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
1966
	struct amdgpu_ras_eeprom_control *control;
T
Tao Zhou 已提交
1967 1968 1969 1970 1971
	int save_count;

	if (!con || !con->eh_data)
		return 0;

1972
	mutex_lock(&con->recovery_lock);
1973
	control = &con->eeprom_control;
T
Tao Zhou 已提交
1974
	data = con->eh_data;
L
Luben Tuikov 已提交
1975
	save_count = data->count - control->ras_num_recs;
1976
	mutex_unlock(&con->recovery_lock);
T
Tao Zhou 已提交
1977
	/* only new entries are saved */
1978
	if (save_count > 0) {
1979 1980 1981
		if (amdgpu_ras_eeprom_append(control,
					     &data->bps[control->ras_num_recs],
					     save_count)) {
1982
			dev_err(adev->dev, "Failed to save EEPROM table data!");
T
Tao Zhou 已提交
1983 1984 1985
			return -EIO;
		}

1986 1987 1988
		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
	}

T
Tao Zhou 已提交
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
	return 0;
}

/*
 * read error record array in eeprom and reserve enough space for
 * storing new bad pages
 */
static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
{
	struct amdgpu_ras_eeprom_control *control =
1999
		&adev->psp.ras_context.ras->eeprom_control;
2000 2001
	struct eeprom_table_record *bps;
	int ret;
T
Tao Zhou 已提交
2002 2003

	/* no bad page record, skip eeprom access */
L
Luben Tuikov 已提交
2004
	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2005
		return 0;
T
Tao Zhou 已提交
2006

L
Luben Tuikov 已提交
2007
	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
T
Tao Zhou 已提交
2008 2009 2010
	if (!bps)
		return -ENOMEM;

L
Luben Tuikov 已提交
2011
	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2012
	if (ret)
2013
		dev_err(adev->dev, "Failed to load EEPROM table records!");
2014
	else
L
Luben Tuikov 已提交
2015
		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
T
Tao Zhou 已提交
2016 2017 2018 2019 2020

	kfree(bps);
	return ret;
}

2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr)
{
	struct ras_err_handler_data *data = con->eh_data;
	int i;

	addr >>= AMDGPU_GPU_PAGE_SHIFT;
	for (i = 0; i < data->count; i++)
		if (addr == data->bps[i].retired_page)
			return true;

	return false;
}

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
/*
 * check if an address belongs to bad page
 *
 * Note: this check is only for umc block
 */
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	bool ret = false;

	if (!con || !con->eh_data)
		return ret;

	mutex_lock(&con->recovery_lock);
2050
	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2051 2052 2053 2054
	mutex_unlock(&con->recovery_lock);
	return ret;
}

2055
static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2056
					  uint32_t max_count)
2057
{
2058
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078

	/*
	 * Justification of value bad_page_cnt_threshold in ras structure
	 *
	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
	 * in eeprom, and introduce two scenarios accordingly.
	 *
	 * Bad page retirement enablement:
	 *    - If amdgpu_bad_page_threshold = -1,
	 *      bad_page_cnt_threshold = typical value by formula.
	 *
	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
	 *      max record length in eeprom, use it directly.
	 *
	 * Bad page retirement disablement:
	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
	 *      functionality is disabled, and bad_page_cnt_threshold will
	 *      take no effect.
	 */

2079 2080
	if (amdgpu_bad_page_threshold < 0) {
		u64 val = adev->gmc.mc_vram_size;
2081

2082
		do_div(val, RAS_BAD_PAGE_COVER);
2083
		con->bad_page_cnt_threshold = min(lower_32_bits(val),
2084
						  max_count);
2085
	} else {
2086 2087
		con->bad_page_cnt_threshold = min_t(int, max_count,
						    amdgpu_bad_page_threshold);
2088 2089 2090
	}
}

2091
int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2092 2093
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2094
	struct ras_err_handler_data **data;
2095
	u32  max_eeprom_records_count = 0;
2096
	bool exc_err_limit = false;
T
Tao Zhou 已提交
2097
	int ret;
2098

2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
	if (!con)
		return 0;

	/* Allow access to RAS EEPROM via debugfs, when the ASIC
	 * supports RAS and debugfs is enabled, but when
	 * adev->ras_enabled is unset, i.e. when "ras_enable"
	 * module parameter is set to 0.
	 */
	con->adev = adev;

	if (!adev->ras_enabled)
2110 2111
		return 0;

2112
	data = &con->eh_data;
2113 2114 2115 2116 2117
	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
	if (!*data) {
		ret = -ENOMEM;
		goto out;
	}
2118 2119 2120 2121 2122

	mutex_init(&con->recovery_lock);
	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
	atomic_set(&con->in_recovery, 0);

2123 2124
	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2125

2126 2127 2128 2129 2130 2131
	/* Todo: During test the SMU might fail to read the eeprom through I2C
	 * when the GPU is pending on XGMI reset during probe time
	 * (Mostly after second bus reset), skip it now
	 */
	if (adev->gmc.xgmi.pending_reset)
		return 0;
2132 2133 2134 2135 2136 2137
	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
	/*
	 * This calling fails when exc_err_limit is true or
	 * ret != 0.
	 */
	if (exc_err_limit || ret)
2138
		goto free;
T
Tao Zhou 已提交
2139

L
Luben Tuikov 已提交
2140
	if (con->eeprom_control.ras_num_recs) {
T
Tao Zhou 已提交
2141 2142
		ret = amdgpu_ras_load_bad_pages(adev);
		if (ret)
2143
			goto free;
2144 2145

		if (adev->smu.ppt_funcs && adev->smu.ppt_funcs->send_hbm_bad_pages_num)
L
Luben Tuikov 已提交
2146
			adev->smu.ppt_funcs->send_hbm_bad_pages_num(&adev->smu, con->eeprom_control.ras_num_recs);
T
Tao Zhou 已提交
2147
	}
2148

2149 2150 2151
#ifdef CONFIG_X86_MCE_AMD
	if ((adev->asic_type == CHIP_ALDEBARAN) &&
	    (adev->gmc.xgmi.connected_to_cpu))
2152
		amdgpu_register_bad_pages_mca_notifier(adev);
2153
#endif
2154
	return 0;
2155 2156 2157 2158

free:
	kfree((*data)->bps);
	kfree(*data);
2159
	con->eh_data = NULL;
2160
out:
2161
	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2162

2163 2164 2165 2166 2167 2168 2169 2170 2171
	/*
	 * Except error threshold exceeding case, other failure cases in this
	 * function would not fail amdgpu driver init.
	 */
	if (!exc_err_limit)
		ret = 0;
	else
		ret = -EINVAL;

2172
	return ret;
2173 2174 2175 2176 2177 2178 2179
}

static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data = con->eh_data;

2180 2181 2182 2183
	/* recovery_init failed to init it, fini is useless */
	if (!data)
		return 0;

2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
	cancel_work_sync(&con->recovery_work);

	mutex_lock(&con->recovery_lock);
	con->eh_data = NULL;
	kfree(data->bps);
	kfree(data);
	mutex_unlock(&con->recovery_lock);

	return 0;
}
/* recovery end */

2196
static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2197
{
2198 2199 2200
	return adev->asic_type == CHIP_VEGA10 ||
		adev->asic_type == CHIP_VEGA20 ||
		adev->asic_type == CHIP_ARCTURUS ||
2201
		adev->asic_type == CHIP_ALDEBARAN ||
2202
		adev->asic_type == CHIP_SIENNA_CICHLID;
2203 2204
}

2205 2206 2207 2208 2209
/*
 * this is workaround for vega20 workstation sku,
 * force enable gfx ras, ignore vbios gfx ras flag
 * due to GC EDC can not write
 */
2210
static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2211 2212 2213 2214 2215 2216 2217
{
	struct atom_context *ctx = adev->mode_info.atom_context;

	if (!ctx)
		return;

	if (strnstr(ctx->vbios_version, "D16406",
2218 2219 2220
		    sizeof(ctx->vbios_version)) ||
		strnstr(ctx->vbios_version, "D36002",
			sizeof(ctx->vbios_version)))
2221
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2222 2223
}

2224 2225 2226 2227 2228 2229 2230 2231 2232
/*
 * check hardware's ras ability which will be saved in hw_supported.
 * if hardware does not support ras, we can skip some ras initializtion and
 * forbid some ras operations from IP.
 * if software itself, say boot parameter, limit the ras ability. We still
 * need allow IP do some limited operations, like disable. In such case,
 * we have to initialize ras as normal. but need check if operation is
 * allowed or not in each function.
 */
2233
static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2234
{
2235
	adev->ras_hw_enabled = adev->ras_enabled = 0;
2236

2237
	if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2238
	    !amdgpu_ras_asic_supported(adev))
2239
		return;
2240

2241 2242 2243
	if (!adev->gmc.xgmi.connected_to_cpu) {
		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
			dev_info(adev->dev, "MEM ECC is active.\n");
2244
			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2245
						   1 << AMDGPU_RAS_BLOCK__DF);
2246 2247 2248
		} else {
			dev_info(adev->dev, "MEM ECC is not presented.\n");
		}
2249

2250 2251
		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
			dev_info(adev->dev, "SRAM ECC is active.\n");
2252
			adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2253
						    1 << AMDGPU_RAS_BLOCK__DF);
2254 2255 2256 2257 2258 2259
		} else {
			dev_info(adev->dev, "SRAM ECC is not presented.\n");
		}
	} else {
		/* driver only manages a few IP blocks RAS feature
		 * when GPU is connected cpu through XGMI */
2260
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2261 2262
					   1 << AMDGPU_RAS_BLOCK__SDMA |
					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2263
	}
2264

2265
	amdgpu_ras_get_quirks(adev);
2266

2267
	/* hw_supported needs to be aligned with RAS block mask. */
2268
	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2269

2270 2271
	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
		adev->ras_hw_enabled & amdgpu_ras_mask;
2272 2273
}

2274 2275 2276 2277 2278
static void amdgpu_ras_counte_dw(struct work_struct *work)
{
	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
					      ras_counte_delay_work.work);
	struct amdgpu_device *adev = con->adev;
2279
	struct drm_device *dev = adev_to_drm(adev);
2280 2281 2282 2283 2284 2285 2286 2287 2288
	unsigned long ce_count, ue_count;
	int res;

	res = pm_runtime_get_sync(dev->dev);
	if (res < 0)
		goto Out;

	/* Cache new values.
	 */
2289 2290 2291 2292
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2293 2294 2295 2296 2297 2298

	pm_runtime_mark_last_busy(dev->dev);
Out:
	pm_runtime_put_autosuspend(dev->dev);
}

2299 2300 2301
int amdgpu_ras_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2302
	int r;
2303
	bool df_poison, umc_poison;
2304

2305
	if (con)
2306 2307 2308
		return 0;

	con = kmalloc(sizeof(struct amdgpu_ras) +
2309 2310
			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
			sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
2311 2312 2313 2314
			GFP_KERNEL|__GFP_ZERO);
	if (!con)
		return -ENOMEM;

2315 2316 2317 2318 2319
	con->adev = adev;
	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
	atomic_set(&con->ras_ce_count, 0);
	atomic_set(&con->ras_ue_count, 0);

2320 2321 2322 2323
	con->objs = (struct ras_manager *)(con + 1);

	amdgpu_ras_set_context(adev, con);

2324 2325
	amdgpu_ras_check_supported(adev);

2326
	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2327 2328 2329
		/* set gfx block ras context feature for VEGA20 Gaming
		 * send ras disable cmd to ras ta during ras late init.
		 */
2330
		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2331 2332 2333 2334 2335
			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);

			return 0;
		}

2336
		r = 0;
2337
		goto release_con;
2338 2339
	}

2340 2341
	con->features = 0;
	INIT_LIST_HEAD(&con->head);
2342 2343
	/* Might need get this flag from vbios. */
	con->flags = RAS_DEFAULT_FLAGS;
2344

2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
	/* initialize nbio ras function ahead of any other
	 * ras functions so hardware fatal error interrupt
	 * can be enabled as early as possible */
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_ARCTURUS:
	case CHIP_ALDEBARAN:
		if (!adev->gmc.xgmi.connected_to_cpu)
			adev->nbio.ras_funcs = &nbio_v7_4_ras_funcs;
		break;
	default:
		/* nbio ras is not available */
		break;
	}

	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_controller_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_controller_interrupt(adev);
2363
		if (r)
2364
			goto release_con;
2365 2366
	}

2367 2368 2369
	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt(adev);
2370
		if (r)
2371
			goto release_con;
2372 2373
	}

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
	/* Init poison supported flag, the default value is false */
	if (adev->df.funcs &&
	    adev->df.funcs->query_ras_poison_mode &&
	    adev->umc.ras_funcs &&
	    adev->umc.ras_funcs->query_ras_poison_mode) {
		df_poison =
			adev->df.funcs->query_ras_poison_mode(adev);
		umc_poison =
			adev->umc.ras_funcs->query_ras_poison_mode(adev);
		/* Only poison is set in both DF and UMC, we can support it */
		if (df_poison && umc_poison)
			con->poison_supported = true;
		else if (df_poison != umc_poison)
			dev_warn(adev->dev, "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
					df_poison, umc_poison);
	}

2391 2392
	if (amdgpu_ras_fs_init(adev)) {
		r = -EINVAL;
2393
		goto release_con;
2394
	}
2395

2396
	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2397
		 "hardware ability[%x] ras_mask[%x]\n",
2398
		 adev->ras_hw_enabled, adev->ras_enabled);
2399

2400
	return 0;
2401
release_con:
2402 2403 2404
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

2405
	return r;
2406 2407
}

2408
int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
{
	if (adev->gmc.xgmi.connected_to_cpu)
		return 1;
	return 0;
}

static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
					struct ras_common_if *ras_block)
{
	struct ras_query_if info = {
		.head = *ras_block,
	};

	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		return 0;

	if (amdgpu_ras_query_error_status(adev, &info) != 0)
		DRM_WARN("RAS init harvest failure");

	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
		DRM_WARN("RAS init harvest reset failure");

	return 0;
}

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
{
       struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

       if (!con)
               return false;

       return con->poison_supported;
}

2444 2445 2446 2447 2448 2449
/* helper function to handle common stuff in ip late init phase */
int amdgpu_ras_late_init(struct amdgpu_device *adev,
			 struct ras_common_if *ras_block,
			 struct ras_fs_if *fs_info,
			 struct ras_ih_if *ih_info)
{
2450 2451
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	unsigned long ue_count, ce_count;
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
	int r;

	/* disable RAS feature per IP block if it is not supported */
	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
		return 0;
	}

	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
	if (r) {
2462
		if (adev->in_suspend || amdgpu_in_reset(adev)) {
2463 2464 2465 2466 2467 2468 2469
			/* in resume phase, if fail to enable ras,
			 * clean up all ras fs nodes, and disable ras */
			goto cleanup;
		} else
			return r;
	}

2470 2471 2472
	/* check for errors on warm reset edc persisant supported ASIC */
	amdgpu_persistent_edc_harvesting(adev, ras_block);

2473
	/* in resume phase, no need to create ras fs node */
2474
	if (adev->in_suspend || amdgpu_in_reset(adev))
2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
		return 0;

	if (ih_info->cb) {
		r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
		if (r)
			goto interrupt;
	}

	r = amdgpu_ras_sysfs_create(adev, fs_info);
	if (r)
		goto sysfs;

2487 2488
	/* Those are the cached values at init.
	 */
2489 2490 2491 2492
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2493

2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
	return 0;
cleanup:
	amdgpu_ras_sysfs_remove(adev, ras_block);
sysfs:
	if (ih_info->cb)
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
interrupt:
	amdgpu_ras_feature_enable(adev, ras_block, 0);
	return r;
}

/* helper function to remove ras fs node and interrupt handler */
void amdgpu_ras_late_fini(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block,
			  struct ras_ih_if *ih_info)
{
	if (!ras_block || !ih_info)
		return;

	amdgpu_ras_sysfs_remove(adev, ras_block);
	if (ih_info->cb)
2515
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2516 2517
}

X
xinhui pan 已提交
2518
/* do some init work after IP late init as dependence.
2519
 * and it runs in resume/gpu reset/booting up cases.
X
xinhui pan 已提交
2520
 */
2521
void amdgpu_ras_resume(struct amdgpu_device *adev)
2522 2523 2524 2525
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

2526
	if (!adev->ras_enabled || !con) {
2527 2528 2529
		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
		amdgpu_release_ras_context(adev);

2530
		return;
2531
	}
2532 2533

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
		/* Set up all other IPs which are not implemented. There is a
		 * tricky thing that IP's actual ras error type should be
		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
		 * ERROR_NONE make sense anyway.
		 */
		amdgpu_ras_enable_all_features(adev, 1);

		/* We enable ras on all hw_supported block, but as boot
		 * parameter might disable some of them and one or more IP has
		 * not implemented yet. So we disable them on behalf.
		 */
2545 2546 2547 2548 2549 2550
		list_for_each_entry_safe(obj, tmp, &con->head, node) {
			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
				amdgpu_ras_feature_enable(adev, &obj->head, 0);
				/* there should be no any reference. */
				WARN_ON(alive_obj(obj));
			}
2551
		}
2552 2553 2554
	}
}

2555 2556 2557 2558
void amdgpu_ras_suspend(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2559
	if (!adev->ras_enabled || !con)
2560 2561 2562 2563 2564 2565 2566 2567
		return;

	amdgpu_ras_disable_all_features(adev, 0);
	/* Make sure all ras objects are disabled. */
	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);
}

2568 2569 2570 2571 2572
/* do some fini work before IP fini as dependence */
int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2573
	if (!adev->ras_enabled || !con)
2574 2575
		return 0;

2576

2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
	/* Need disable ras on all IPs here before ip [hw/sw]fini */
	amdgpu_ras_disable_all_features(adev, 0);
	amdgpu_ras_recovery_fini(adev);
	return 0;
}

int amdgpu_ras_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2587
	if (!adev->ras_enabled || !con)
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
		return 0;

	amdgpu_ras_fs_fini(adev);
	amdgpu_ras_interrupt_remove_all(adev);

	WARN(con->features, "Feature mask is not cleared");

	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);

2598 2599
	cancel_delayed_work_sync(&con->ras_counte_delay_work);

2600 2601 2602 2603 2604
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

	return 0;
}
2605 2606 2607

void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
{
2608
	amdgpu_ras_check_supported(adev);
2609
	if (!adev->ras_hw_enabled)
2610 2611
		return;

2612
	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2613 2614
		dev_info(adev->dev, "uncorrectable hardware error"
			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2615

2616
		amdgpu_ras_reset_gpu(adev);
2617 2618
	}
}
2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629

bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
{
	if (adev->asic_type == CHIP_VEGA20 &&
	    adev->pm.fw_version <= 0x283400) {
		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
				amdgpu_ras_intr_triggered();
	}

	return false;
}
2630 2631 2632 2633 2634 2635 2636 2637

void amdgpu_release_ras_context(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	if (!con)
		return;

2638
	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2639 2640 2641 2642 2643
		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
		amdgpu_ras_set_context(adev, NULL);
		kfree(con);
	}
}
2644 2645 2646 2647 2648 2649 2650

#ifdef CONFIG_X86_MCE_AMD
static struct amdgpu_device *find_adev(uint32_t node_id)
{
	int i;
	struct amdgpu_device *adev = NULL;

2651 2652
	for (i = 0; i < mce_adev_list.num_gpu; i++) {
		adev = mce_adev_list.devs[i];
2653

2654
		if (adev && adev->gmc.xgmi.connected_to_cpu &&
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
		    adev->gmc.xgmi.physical_node_id == node_id)
			break;
		adev = NULL;
	}

	return adev;
}

#define GET_MCA_IPID_GPUID(m)	(((m) >> 44) & 0xF)
#define GET_UMC_INST(m)		(((m) >> 21) & 0x7)
#define GET_CHAN_INDEX(m)	((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
#define GPU_ID_OFFSET		8

static int amdgpu_bad_page_notifier(struct notifier_block *nb,
				    unsigned long val, void *data)
{
	struct mce *m = (struct mce *)data;
	struct amdgpu_device *adev = NULL;
	uint32_t gpu_id = 0;
	uint32_t umc_inst = 0;
	uint32_t ch_inst, channel_index = 0;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;
	uint64_t retired_page;

	/*
	 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
	 * and error occurred in DramECC (Extended error code = 0) then only
	 * process the error, else bail out.
	 */
	if (!m || !((smca_get_bank_type(m->bank) == SMCA_UMC_V2) &&
		    (XEC(m->status, 0x3f) == 0x0)))
		return NOTIFY_DONE;

	/*
	 * If it is correctable error, return.
	 */
	if (mce_is_correctable(m))
		return NOTIFY_OK;

	/*
	 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
	 */
	gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;

	adev = find_adev(gpu_id);
	if (!adev) {
		DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
								gpu_id);
		return NOTIFY_DONE;
	}

	/*
	 * If it is uncorrectable error, then find out UMC instance and
	 * channel index.
	 */
	umc_inst = GET_UMC_INST(m->ipid);
	ch_inst = GET_CHAN_INDEX(m->ipid);

	dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
			     umc_inst, ch_inst);

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));

	/*
	 * Translate UMC channel address to Physical address
	 */
	channel_index =
		adev->umc.channel_idx_tbl[umc_inst * adev->umc.channel_inst_num
					  + ch_inst];

	retired_page = ADDR_OF_8KB_BLOCK(m->addr) |
			ADDR_OF_256B_BLOCK(channel_index) |
			OFFSET_IN_256B_BLOCK(m->addr);

	err_rec.address = m->addr;
	err_rec.retired_page = retired_page >> AMDGPU_GPU_PAGE_SHIFT;
	err_rec.ts = (uint64_t)ktime_get_real_seconds();
	err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;
	err_rec.cu = 0;
	err_rec.mem_channel = channel_index;
	err_rec.mcumc_id = umc_inst;

	err_data.err_addr = &err_rec;
	err_data.err_addr_cnt = 1;

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
						err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	return NOTIFY_OK;
}

static struct notifier_block amdgpu_bad_page_nb = {
	.notifier_call  = amdgpu_bad_page_notifier,
	.priority       = MCE_PRIO_UC,
};

2755
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
2756
{
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
	/*
	 * Add the adev to the mce_adev_list.
	 * During mode2 reset, amdgpu device is temporarily
	 * removed from the mgpu_info list which can cause
	 * page retirement to fail.
	 * Use this list instead of mgpu_info to find the amdgpu
	 * device on which the UMC error was reported.
	 */
	mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;

2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
	/*
	 * Register the x86 notifier only once
	 * with MCE subsystem.
	 */
	if (notifier_registered == false) {
		mce_register_decode_chain(&amdgpu_bad_page_nb);
		notifier_registered = true;
	}
}
#endif