amdgpu_ras.c 60.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
#include <linux/debugfs.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/uaccess.h>
28 29
#include <linux/reboot.h>
#include <linux/syscalls.h>
30

31 32
#include "amdgpu.h"
#include "amdgpu_ras.h"
33
#include "amdgpu_atomfirmware.h"
34
#include "amdgpu_xgmi.h"
35
#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
36

37 38
static const char *RAS_FS_NAME = "ras";

39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
const char *ras_error_string[] = {
	"none",
	"parity",
	"single_correctable",
	"multi_uncorrectable",
	"poison",
};

const char *ras_block_string[] = {
	"umc",
	"sdma",
	"gfx",
	"mmhub",
	"athub",
	"pcie_bif",
	"hdp",
	"xgmi_wafl",
	"df",
	"smn",
	"sem",
	"mp0",
	"mp1",
	"fuse",
};

#define ras_err_str(i) (ras_error_string[ffs(i)])
#define ras_block_str(i) (ras_block_string[i])

67 68
#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)

69 70 71
/* inject address is 52 bits */
#define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)

72 73 74
/* typical ECC bad page rate(1 bad page per 100MB VRAM) */
#define RAS_BAD_PAGE_RATE		(100 * 1024 * 1024ULL)

75 76 77 78 79
enum amdgpu_ras_retire_page_reservation {
	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
	AMDGPU_RAS_RETIRE_PAGE_PENDING,
	AMDGPU_RAS_RETIRE_PAGE_FAULT,
};
80 81 82

atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);

83 84
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr);
85 86 87
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr);

88 89
void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
{
90
	if (adev && amdgpu_ras_get_context(adev))
91 92 93
		amdgpu_ras_get_context(adev)->error_query_ready = ready;
}

94
static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
95
{
96
	if (adev && amdgpu_ras_get_context(adev))
97 98 99 100 101
		return amdgpu_ras_get_context(adev)->error_query_ready;

	return false;
}

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
{
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;

	if ((address >= adev->gmc.mc_vram_size) ||
	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
		dev_warn(adev->dev,
		         "RAS WARN: input address 0x%llx is invalid.\n",
		         address);
		return -EINVAL;
	}

	if (amdgpu_ras_check_bad_page(adev, address)) {
		dev_warn(adev->dev,
117
			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
			 address);
		return 0;
	}

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));

	err_rec.address = address;
	err_rec.retired_page = address >> AMDGPU_GPU_PAGE_SHIFT;
	err_rec.ts = (uint64_t)ktime_get_real_seconds();
	err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;

	err_data.err_addr = &err_rec;
	err_data.err_addr_cnt = 1;

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
					 err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
	dev_warn(adev->dev, "Clear EEPROM:\n");
	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");

	return 0;
}

145 146 147 148 149 150 151 152 153 154
static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
					size_t size, loff_t *pos)
{
	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
	struct ras_query_if info = {
		.head = obj->head,
	};
	ssize_t s;
	char val[128];

155
	if (amdgpu_ras_query_error_status(obj->adev, &info))
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
		return -EINVAL;

	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
			"ue", info.ue_count,
			"ce", info.ce_count);
	if (*pos >= s)
		return 0;

	s -= *pos;
	s = min_t(u64, s, size);


	if (copy_to_user(buf, &val[*pos], s))
		return -EINVAL;

	*pos += s;

	return s;
}

static const struct file_operations amdgpu_ras_debugfs_ops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ras_debugfs_read,
179
	.write = NULL,
180 181 182
	.llseek = default_llseek
};

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
		*block_id = i;
		if (strcmp(name, ras_block_str(i)) == 0)
			return 0;
	}
	return -EINVAL;
}

static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
		const char __user *buf, size_t size,
		loff_t *pos, struct ras_debug_if *data)
{
	ssize_t s = min_t(u64, 64, size);
	char str[65];
	char block_name[33];
	char err[9] = "ue";
	int op = -1;
	int block_id;
205
	uint32_t sub_block;
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
	u64 address, value;

	if (*pos)
		return -EINVAL;
	*pos = size;

	memset(str, 0, sizeof(str));
	memset(data, 0, sizeof(*data));

	if (copy_from_user(str, buf, s))
		return -EINVAL;

	if (sscanf(str, "disable %32s", block_name) == 1)
		op = 0;
	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
		op = 1;
	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
		op = 2;
224 225
	else if (sscanf(str, "retire_page") == 0)
		op = 3;
226
	else if (str[0] && str[1] && str[2] && str[3])
227 228 229 230
		/* ascii string, but commands are not matched. */
		return -EINVAL;

	if (op != -1) {
231
		if (op == 3) {
232 233
			if (sscanf(str, "%*s %llx", &address) != 1)
				return -EINVAL;
234 235 236 237 238 239 240

			data->op = op;
			data->inject.address = address;

			return 0;
		}

241 242 243 244
		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
			return -EINVAL;

		data->head.block = block_id;
245 246 247 248 249 250 251 252
		/* only ue and ce errors are supported */
		if (!memcmp("ue", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
		else if (!memcmp("ce", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
		else
			return -EINVAL;

253 254 255
		data->op = op;

		if (op == 2) {
256 257 258
			if (sscanf(str, "%*s %*s %*s %x %llx %llx",
				   &sub_block, &address, &value) != 3)
				return -EINVAL;
259
			data->head.sub_block_index = sub_block;
260 261 262 263
			data->inject.address = address;
			data->inject.value = value;
		}
	} else {
X
xinhui pan 已提交
264
		if (size < sizeof(*data))
265 266 267 268 269 270 271 272
			return -EINVAL;

		if (copy_from_user(data, buf, sizeof(*data)))
			return -EINVAL;
	}

	return 0;
}
273

274 275
/**
 * DOC: AMDGPU RAS debugfs control interface
X
xinhui pan 已提交
276
 *
277
 * The control interface accepts struct ras_debug_if which has two members.
X
xinhui pan 已提交
278 279
 *
 * First member: ras_debug_if::head or ras_debug_if::inject.
280 281
 *
 * head is used to indicate which IP block will be under control.
X
xinhui pan 已提交
282 283 284 285 286 287 288 289 290 291 292
 *
 * head has four members, they are block, type, sub_block_index, name.
 * block: which IP will be under control.
 * type: what kind of error will be enabled/disabled/injected.
 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
 * name: the name of IP.
 *
 * inject has two more members than head, they are address, value.
 * As their names indicate, inject operation will write the
 * value to the address.
 *
293
 * The second member: struct ras_debug_if::op.
294
 * It has three kinds of operations.
295 296 297 298
 *
 * - 0: disable RAS on the block. Take ::head as its data.
 * - 1: enable RAS on the block. Take ::head as its data.
 * - 2: inject errors on the block. Take ::inject as its data.
X
xinhui pan 已提交
299
 *
300
 * How to use the interface?
301
 *
302
 * In a program
303
 *
304 305
 * Copy the struct ras_debug_if in your code and initialize it.
 * Write the struct to the control interface.
306
 *
307
 * From shell
308
 *
309 310
 * .. code-block:: bash
 *
311 312 313
 *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
314
 *
315
 * Where N, is the card which you want to affect.
316
 *
317 318 319 320
 * "disable" requires only the block.
 * "enable" requires the block and error type.
 * "inject" requires the block, error type, address, and value.
 * The block is one of: umc, sdma, gfx, etc.
321
 *	see ras_block_string[] for details
322 323 324 325 326
 * The error type is one of: ue, ce, where,
 *	ue is multi-uncorrectable
 *	ce is single-correctable
 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
 * The address and value are hexadecimal numbers, leading 0x is optional.
327
 *
328
 * For instance,
329 330
 *
 * .. code-block:: bash
331
 *
332 333
 *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
334 335
 *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *
336
 * How to check the result of the operation?
X
xinhui pan 已提交
337
 *
338
 * To check disable/enable, see "ras" features at,
X
xinhui pan 已提交
339 340
 * /sys/class/drm/card[0/1/2...]/device/ras/features
 *
341 342
 * To check inject, see the corresponding error count at,
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
X
xinhui pan 已提交
343
 *
344
 * .. note::
345
 *	Operations are only allowed on blocks which are supported.
346
 *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
347 348
 *	to see which blocks support RAS on a particular asic.
 *
X
xinhui pan 已提交
349 350 351 352 353 354 355 356
 */
static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, const char __user *buf,
		size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
	struct ras_debug_if data;
	int ret = 0;

357
	if (!amdgpu_ras_get_error_query_ready(adev)) {
358 359
		dev_warn(adev->dev, "RAS WARN: error injection "
				"currently inaccessible\n");
360 361 362
		return size;
	}

363 364
	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
	if (ret)
X
xinhui pan 已提交
365 366
		return -EINVAL;

367
	if (data.op == 3) {
368
		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
369
		if (!ret)
370 371 372 373 374
			return size;
		else
			return ret;
	}

X
xinhui pan 已提交
375 376 377 378 379 380 381 382 383 384 385
	if (!amdgpu_ras_is_supported(adev, data.head.block))
		return -EINVAL;

	switch (data.op) {
	case 0:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
		break;
	case 1:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
		break;
	case 2:
386 387
		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
388 389 390
			dev_warn(adev->dev, "RAS WARN: input address "
					"0x%llx is invalid.",
					data.inject.address);
391 392 393 394
			ret = -EINVAL;
			break;
		}

395 396 397
		/* umc ce/ue error injection for a bad page is not allowed */
		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
398 399
			dev_warn(adev->dev, "RAS WARN: 0x%llx has been marked "
					"as bad before error injection!\n",
400 401 402 403
					data.inject.address);
			break;
		}

404
		/* data.inject.address is offset instead of absolute gpu address */
X
xinhui pan 已提交
405 406
		ret = amdgpu_ras_error_inject(adev, &data.inject);
		break;
407 408 409
	default:
		ret = -EINVAL;
		break;
410
	}
X
xinhui pan 已提交
411 412 413 414 415 416 417

	if (ret)
		return -EINVAL;

	return size;
}

418 419 420
/**
 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
 *
421
 * Some boards contain an EEPROM which is used to persistently store a list of
422
 * bad pages which experiences ECC errors in vram.  This interface provides
423 424 425 426 427 428 429 430 431 432
 * a way to reset the EEPROM, e.g., after testing error injection.
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo 1 > ../ras/ras_eeprom_reset
 *
 * will reset EEPROM table to 0 entries.
 *
433 434 435 436
 */
static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, const char __user *buf,
		size_t size, loff_t *pos)
{
437 438
	struct amdgpu_device *adev =
		(struct amdgpu_device *)file_inode(f)->i_private;
439 440
	int ret;

441 442
	ret = amdgpu_ras_eeprom_reset_table(
			&(amdgpu_ras_get_context(adev)->eeprom_control));
443

444 445 446 447 448 449
	if (ret == 1) {
		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
		return size;
	} else {
		return -EIO;
	}
450 451
}

X
xinhui pan 已提交
452 453 454 455 456 457 458
static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_ctrl_write,
	.llseek = default_llseek
};

459 460 461 462 463 464 465
static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_eeprom_write,
	.llseek = default_llseek
};

466 467 468
/**
 * DOC: AMDGPU RAS sysfs Error Count Interface
 *
469
 * It allows the user to read the error count for each IP block on the gpu through
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
 *
 * It outputs the multiple lines which report the uncorrected (ue) and corrected
 * (ce) error counts.
 *
 * The format of one line is below,
 *
 * [ce|ue]: count
 *
 * Example:
 *
 * .. code-block:: bash
 *
 *	ue: 0
 *	ce: 1
 *
 */
487 488 489 490 491 492 493 494
static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
	struct ras_query_if info = {
		.head = obj->head,
	};

495
	if (!amdgpu_ras_get_error_query_ready(obj->adev))
496
		return sysfs_emit(buf, "Query currently inaccessible\n");
497

498
	if (amdgpu_ras_query_error_status(obj->adev, &info))
499 500
		return -EINVAL;

501 502
	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
			  "ce", info.ce_count);
503 504 505 506 507 508 509 510 511
}

/* obj begin */

#define get_obj(obj) do { (obj)->use++; } while (0)
#define alive_obj(obj) ((obj)->use)

static inline void put_obj(struct ras_manager *obj)
{
512
	if (obj && (--obj->use == 0))
513
		list_del(&obj->node);
514 515
	if (obj && (obj->use < 0))
		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name);
516 517 518 519 520 521 522 523 524
}

/* make one obj and return it. */
static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

525
	if (!adev->ras_features || !con)
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
		return NULL;

	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
		return NULL;

	obj = &con->objs[head->block];
	/* already exist. return obj? */
	if (alive_obj(obj))
		return NULL;

	obj->head = *head;
	obj->adev = adev;
	list_add(&obj->node, &con->head);
	get_obj(obj);

	return obj;
}

/* return an obj equal to head, or the first when head is NULL */
545
struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
546 547 548 549 550 551
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	int i;

552
	if (!adev->ras_features || !con)
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
		return NULL;

	if (head) {
		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
			return NULL;

		obj = &con->objs[head->block];

		if (alive_obj(obj)) {
			WARN_ON(head->block != obj->head.block);
			return obj;
		}
	} else {
		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
			obj = &con->objs[i];
			if (alive_obj(obj)) {
				WARN_ON(i != obj->head.block);
				return obj;
			}
		}
	}

	return NULL;
}
/* obj end */

579
static void amdgpu_ras_parse_status_code(struct amdgpu_device *adev,
580 581 582
					 const char* invoke_type,
					 const char* block_name,
					 enum ta_ras_status ret)
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
{
	switch (ret) {
	case TA_RAS_STATUS__SUCCESS:
		return;
	case TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE:
		dev_warn(adev->dev,
			"RAS WARN: %s %s currently unavailable\n",
			invoke_type,
			block_name);
		break;
	default:
		dev_err(adev->dev,
			"RAS ERROR: %s %s error failed ret 0x%X\n",
			invoke_type,
			block_name,
			ret);
	}
}

602 603 604 605
/* feature ctl begin */
static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
606 607 608
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->hw_supported & BIT(head->block);
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
}

static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->features & BIT(head->block);
}

/*
 * if obj is not created, then create one.
 * set feature enable flag.
 */
static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, int enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

629 630 631 632 633 634
	/* If hardware does not support ras, then do not create obj.
	 * But if hardware support ras, we can create the obj.
	 * Ras framework checks con->hw_supported to see if it need do
	 * corresponding initialization.
	 * IP checks con->support to see if it need disable ras.
	 */
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
	if (!amdgpu_ras_is_feature_allowed(adev, head))
		return 0;
	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
		return 0;

	if (enable) {
		if (!obj) {
			obj = amdgpu_ras_create_obj(adev, head);
			if (!obj)
				return -EINVAL;
		} else {
			/* In case we create obj somewhere else */
			get_obj(obj);
		}
		con->features |= BIT(head->block);
	} else {
		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
652 653 654 655 656
			/* skip clean gfx ras context feature for VEGA20 Gaming.
			 * will clean later
			 */
			if (!(!adev->ras_features && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)))
				con->features &= ~BIT(head->block);
657 658 659 660 661 662 663 664 665 666 667 668
			put_obj(obj);
		}
	}

	return 0;
}

/* wrapper of psp_ras_enable_features */
int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
669
	union ta_ras_cmd_input *info;
670 671 672 673 674
	int ret;

	if (!con)
		return -EINVAL;

675
	info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
676 677 678
	if (!info)
		return -ENOMEM;

679
	if (!enable) {
680
		info->disable_features = (struct ta_ras_disable_features_input) {
681 682
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
683 684
		};
	} else {
685
		info->enable_features = (struct ta_ras_enable_features_input) {
686 687
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
688 689 690 691 692 693
		};
	}

	/* Do not enable if it is not allowed. */
	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
	/* Are we alerady in that state we are going to set? */
694 695 696 697
	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) {
		ret = 0;
		goto out;
	}
698

699
	if (!amdgpu_ras_intr_triggered()) {
700
		ret = psp_ras_enable_features(&adev->psp, info, enable);
701
		if (ret) {
702 703 704 705
			amdgpu_ras_parse_status_code(adev,
						     enable ? "enable":"disable",
						     ras_block_str(head->block),
						    (enum ta_ras_status)ret);
706
			if (ret == TA_RAS_STATUS__RESET_NEEDED)
707 708 709 710 711
				ret = -EAGAIN;
			else
				ret = -EINVAL;

			goto out;
712
		}
713 714 715 716
	}

	/* setup the obj */
	__amdgpu_ras_feature_enable(adev, head, enable);
717 718 719 720
	ret = 0;
out:
	kfree(info);
	return ret;
721 722
}

723 724 725 726 727 728 729 730 731 732 733
/* Only used in device probe stage and called only once. */
int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ret;

	if (!con)
		return -EINVAL;

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
		if (enable) {
			/* There is no harm to issue a ras TA cmd regardless of
			 * the currecnt ras state.
			 * If current state == target state, it will do nothing
			 * But sometimes it requests driver to reset and repost
			 * with error code -EAGAIN.
			 */
			ret = amdgpu_ras_feature_enable(adev, head, 1);
			/* With old ras TA, we might fail to enable ras.
			 * Log it and just setup the object.
			 * TODO need remove this WA in the future.
			 */
			if (ret == -EINVAL) {
				ret = __amdgpu_ras_feature_enable(adev, head, 1);
				if (!ret)
749 750
					dev_info(adev->dev,
						"RAS INFO: %s setup object\n",
751 752 753 754 755 756 757
						ras_block_str(head->block));
			}
		} else {
			/* setup the object then issue a ras TA disable cmd.*/
			ret = __amdgpu_ras_feature_enable(adev, head, 1);
			if (ret)
				return ret;
758

759 760 761 762
			/* gfx block ras dsiable cmd must send to ras-ta */
			if (head->block == AMDGPU_RAS_BLOCK__GFX)
				con->features |= BIT(head->block);

763
			ret = amdgpu_ras_feature_enable(adev, head, 0);
764
		}
765 766 767 768 769 770
	} else
		ret = amdgpu_ras_feature_enable(adev, head, enable);

	return ret;
}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		/* bypass psp.
		 * aka just release the obj and corresponding flags
		 */
		if (bypass) {
			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		}
788
	}
789 790 791 792 793 794 795 796 797 798

	return con->features;
}

static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ras_block_count = AMDGPU_RAS_BLOCK_COUNT;
	int i;
799 800
	const enum amdgpu_ras_error_type default_ras_type =
		AMDGPU_RAS_ERROR__NONE;
801 802 803 804

	for (i = 0; i < ras_block_count; i++) {
		struct ras_common_if head = {
			.block = i,
805
			.type = default_ras_type,
806 807 808 809 810 811 812 813 814 815 816 817 818 819
			.sub_block_index = 0,
		};
		strcpy(head.name, ras_block_str(i));
		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
820
	}
821 822 823 824 825 826

	return con->features;
}
/* feature ctl end */

/* query/inject/cure begin */
827 828
int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
	struct ras_query_if *info)
829 830
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
831
	struct ras_err_data err_data = {0, 0, 0, NULL};
832
	int i;
833 834 835 836

	if (!obj)
		return -EINVAL;

837 838
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__UMC:
839 840 841
		if (adev->umc.ras_funcs &&
		    adev->umc.ras_funcs->query_ras_error_count)
			adev->umc.ras_funcs->query_ras_error_count(adev, &err_data);
842 843 844
		/* umc query_ras_error_address is also responsible for clearing
		 * error status
		 */
845 846 847
		if (adev->umc.ras_funcs &&
		    adev->umc.ras_funcs->query_ras_error_address)
			adev->umc.ras_funcs->query_ras_error_address(adev, &err_data);
848
		break;
849 850 851 852 853 854 855
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->query_ras_error_count) {
			for (i = 0; i < adev->sdma.num_instances; i++)
				adev->sdma.funcs->query_ras_error_count(adev, i,
									&err_data);
		}
		break;
856
	case AMDGPU_RAS_BLOCK__GFX:
857 858 859
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_count)
			adev->gfx.ras_funcs->query_ras_error_count(adev, &err_data);
860

861 862 863
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_status)
			adev->gfx.ras_funcs->query_ras_error_status(adev);
864
		break;
865
	case AMDGPU_RAS_BLOCK__MMHUB:
866 867 868
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_count)
			adev->mmhub.ras_funcs->query_ras_error_count(adev, &err_data);
869

870 871 872
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
873
		break;
874
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
875 876 877
		if (adev->nbio.ras_funcs &&
		    adev->nbio.ras_funcs->query_ras_error_count)
			adev->nbio.ras_funcs->query_ras_error_count(adev, &err_data);
878
		break;
879
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
880 881 882
		if (adev->gmc.xgmi.ras_funcs &&
		    adev->gmc.xgmi.ras_funcs->query_ras_error_count)
			adev->gmc.xgmi.ras_funcs->query_ras_error_count(adev, &err_data);
883
		break;
884 885 886
	default:
		break;
	}
887 888 889 890

	obj->err_data.ue_count += err_data.ue_count;
	obj->err_data.ce_count += err_data.ce_count;

891 892 893
	info->ue_count = obj->err_data.ue_count;
	info->ce_count = obj->err_data.ce_count;

894
	if (err_data.ce_count) {
895 896 897 898 899
		dev_info(adev->dev, "%ld correctable hardware errors "
					"detected in %s block, no user "
					"action is needed.\n",
					obj->err_data.ce_count,
					ras_block_str(info->head.block));
900 901
	}
	if (err_data.ue_count) {
902 903 904 905
		dev_info(adev->dev, "%ld uncorrectable hardware errors "
					"detected in %s block\n",
					obj->err_data.ue_count,
					ras_block_str(info->head.block));
906
	}
907

908 909 910
	return 0;
}

911 912 913 914 915 916 917 918
int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
		enum amdgpu_ras_block block)
{
	if (!amdgpu_ras_is_supported(adev, block))
		return -EINVAL;

	switch (block) {
	case AMDGPU_RAS_BLOCK__GFX:
919 920 921
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->reset_ras_error_count)
			adev->gfx.ras_funcs->reset_ras_error_count(adev);
922

923 924 925
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->reset_ras_error_status)
			adev->gfx.ras_funcs->reset_ras_error_status(adev);
926 927
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
928 929 930
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
931 932 933 934 935 936 937 938 939 940 941 942
		break;
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->reset_ras_error_count)
			adev->sdma.funcs->reset_ras_error_count(adev);
		break;
	default:
		break;
	}

	return 0;
}

943
/* Trigger XGMI/WAFL error */
944
static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
				 struct ta_ras_trigger_error_input *block_info)
{
	int ret;

	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
		dev_warn(adev->dev, "Failed to disallow df cstate");

	if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
		dev_warn(adev->dev, "Failed to disallow XGMI power down");

	ret = psp_ras_trigger_error(&adev->psp, block_info);

	if (amdgpu_ras_intr_triggered())
		return ret;

	if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
		dev_warn(adev->dev, "Failed to allow XGMI power down");

963
	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
964 965 966 967 968
		dev_warn(adev->dev, "Failed to allow df cstate");

	return ret;
}

969 970 971 972 973 974
/* wrapper of psp_ras_trigger_error */
int amdgpu_ras_error_inject(struct amdgpu_device *adev,
		struct ras_inject_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ta_ras_trigger_error_input block_info = {
975 976
		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
977 978 979 980 981 982 983 984 985
		.sub_block_index = info->head.sub_block_index,
		.address = info->address,
		.value = info->value,
	};
	int ret = 0;

	if (!obj)
		return -EINVAL;

986 987
	/* Calculate XGMI relative offset */
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
988 989 990
		block_info.address =
			amdgpu_xgmi_get_relative_phy_addr(adev,
							  block_info.address);
991 992
	}

993 994
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
995 996 997
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->ras_error_inject)
			ret = adev->gfx.ras_funcs->ras_error_inject(adev, info);
998 999 1000 1001
		else
			ret = -EINVAL;
		break;
	case AMDGPU_RAS_BLOCK__UMC:
1002
	case AMDGPU_RAS_BLOCK__SDMA:
1003
	case AMDGPU_RAS_BLOCK__MMHUB:
1004
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
1005 1006
		ret = psp_ras_trigger_error(&adev->psp, &block_info);
		break;
1007 1008 1009
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
		ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
		break;
1010
	default:
1011
		dev_info(adev->dev, "%s error injection is not supported yet\n",
1012
			 ras_block_str(info->head.block));
1013
		ret = -EINVAL;
1014 1015
	}

1016 1017 1018 1019
	amdgpu_ras_parse_status_code(adev,
				     "inject",
				     ras_block_str(info->head.block),
				     (enum ta_ras_status)ret);
1020 1021 1022 1023 1024

	return ret;
}

/* get the total error counts on all IPs */
1025
unsigned long amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1026 1027 1028 1029 1030 1031
		bool is_ce)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	struct ras_err_data data = {0, 0};

1032
	if (!adev->ras_features || !con)
1033
		return 0;
1034 1035 1036 1037 1038 1039

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

1040
		if (amdgpu_ras_query_error_status(adev, &info))
1041
			return 0;
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053

		data.ce_count += info.ce_count;
		data.ue_count += info.ue_count;
	}

	return is_ce ? data.ce_count : data.ue_count;
}
/* query/inject/cure end */


/* sysfs begin */

1054 1055 1056 1057 1058 1059
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count);

static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
{
	switch (flags) {
1060
	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1061
		return "R";
1062
	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1063
		return "P";
1064
	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1065 1066
	default:
		return "F";
T
Tom Rix 已提交
1067
	}
1068 1069
}

1070 1071
/**
 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
 *
 * It allows user to read the bad pages of vram on the gpu through
 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
 *
 * It outputs multiple lines, and each line stands for one gpu page.
 *
 * The format of one line is below,
 * gpu pfn : gpu page size : flags
 *
 * gpu pfn and gpu page size are printed in hex format.
 * flags can be one of below character,
1083
 *
1084
 * R: reserved, this gpu page is reserved and not able to use.
1085
 *
1086
 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1087 1088
 * in next window of page_reserve.
 *
1089 1090
 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
 *
1091 1092 1093 1094 1095 1096 1097
 * Examples:
 *
 * .. code-block:: bash
 *
 *	0x00000001 : 0x00001000 : R
 *	0x00000002 : 0x00001000 : P
 *
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
 */

static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
		struct kobject *kobj, struct bin_attribute *attr,
		char *buf, loff_t ppos, size_t count)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, badpages_attr);
	struct amdgpu_device *adev = con->adev;
	const unsigned int element_size =
		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1109 1110
	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
	unsigned int end = div64_ul(ppos + count - 1, element_size);
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	ssize_t s = 0;
	struct ras_badpage *bps = NULL;
	unsigned int bps_count = 0;

	memset(buf, 0, count);

	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
		return 0;

	for (; start < end && start < bps_count; start++)
		s += scnprintf(&buf[s], element_size + 1,
				"0x%08x : 0x%08x : %1s\n",
				bps[start].bp,
				bps[start].size,
				amdgpu_ras_badpage_flags_str(bps[start].flags));

	kfree(bps);

	return s;
}

1132 1133 1134 1135 1136 1137
static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, features_attr);

1138
	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1139 1140
}

1141 1142 1143 1144 1145 1146 1147 1148 1149
static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&con->badpages_attr.attr,
				RAS_FS_NAME);
}

1150 1151 1152 1153 1154 1155 1156 1157
static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct attribute_group group = {
1158
		.name = RAS_FS_NAME,
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
		.attrs = attrs,
	};

	sysfs_remove_group(&adev->dev->kobj, &group);

	return 0;
}

int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
		struct ras_fs_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

	if (!obj || obj->attr_inuse)
		return -EINVAL;

	get_obj(obj);

	memcpy(obj->fs_data.sysfs_name,
			head->sysfs_name,
			sizeof(obj->fs_data.sysfs_name));

	obj->sysfs_attr = (struct device_attribute){
		.attr = {
			.name = obj->fs_data.sysfs_name,
			.mode = S_IRUGO,
		},
			.show = amdgpu_ras_sysfs_read,
	};
1188
	sysfs_attr_init(&obj->sysfs_attr.attr);
1189 1190 1191

	if (sysfs_add_file_to_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1192
				RAS_FS_NAME)) {
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
		put_obj(obj);
		return -EINVAL;
	}

	obj->attr_inuse = 1;

	return 0;
}

int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

	if (!obj || !obj->attr_inuse)
		return -EINVAL;

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1212
				RAS_FS_NAME);
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	obj->attr_inuse = 0;
	put_obj(obj);

	return 0;
}

static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		amdgpu_ras_sysfs_remove(adev, &obj->head);
	}

1228 1229 1230
	if (amdgpu_bad_page_threshold != 0)
		amdgpu_ras_sysfs_remove_bad_page_node(adev);

1231 1232 1233 1234 1235 1236
	amdgpu_ras_sysfs_remove_feature_node(adev);

	return 0;
}
/* sysfs end */

1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
/**
 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
 *
 * Normally when there is an uncorrectable error, the driver will reset
 * the GPU to recover.  However, in the event of an unrecoverable error,
 * the driver provides an interface to reboot the system automatically
 * in that event.
 *
 * The following file in debugfs provides that interface:
 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo true > .../ras/auto_reboot
 *
 */
1255
/* debugfs begin */
1256
static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
X
xinhui pan 已提交
1257 1258
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1259
	struct dentry *dir;
1260
	struct drm_minor *minor = adev_to_drm(adev)->primary;
X
xinhui pan 已提交
1261

1262 1263 1264 1265 1266
	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_ctrl_ops);
	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_ops);
1267 1268
	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
			   &con->bad_page_cnt_threshold);
1269 1270 1271 1272 1273 1274 1275 1276 1277

	/*
	 * After one uncorrectable error happens, usually GPU recovery will
	 * be scheduled. But due to the known problem in GPU recovery failing
	 * to bring GPU back, below interface provides one direct way to
	 * user to reboot system automatically in such case within
	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
	 * will never be called.
	 */
1278
	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1279 1280 1281 1282 1283

	/*
	 * User could set this not to clean up hardware's error count register
	 * of RAS IPs during ras recovery.
	 */
1284 1285 1286
	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
			    &con->disable_ras_err_cnt_harvest);
	return dir;
X
xinhui pan 已提交
1287 1288
}

1289
static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1290 1291
				      struct ras_fs_if *head,
				      struct dentry *dir)
1292 1293 1294
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

1295
	if (!obj || !dir)
1296
		return;
1297 1298 1299 1300 1301 1302 1303

	get_obj(obj);

	memcpy(obj->fs_data.debugfs_name,
			head->debugfs_name,
			sizeof(obj->fs_data.debugfs_name));

1304 1305
	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
			    obj, &amdgpu_ras_debugfs_ops);
1306 1307
}

1308 1309 1310
void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1311
	struct dentry *dir;
1312
	struct ras_manager *obj;
1313 1314 1315 1316 1317 1318
	struct ras_fs_if fs_info;

	/*
	 * it won't be called in resume path, no need to check
	 * suspend and gpu reset status
	 */
1319
	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1320 1321
		return;

1322
	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1323

1324
	list_for_each_entry(obj, &con->head, node) {
1325 1326 1327 1328 1329
		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
			(obj->attr_inuse == 1)) {
			sprintf(fs_info.debugfs_name, "%s_err_inject",
					ras_block_str(obj->head.block));
			fs_info.head = obj->head;
1330
			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1331 1332 1333 1334
		}
	}
}

1335 1336 1337
/* debugfs end */

/* ras fs */
1338 1339 1340 1341
static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
		amdgpu_ras_sysfs_badpages_read, NULL, 0);
static DEVICE_ATTR(features, S_IRUGO,
		amdgpu_ras_sysfs_features_read, NULL);
1342 1343
static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
{
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute_group group = {
		.name = RAS_FS_NAME,
	};
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct bin_attribute *bin_attrs[] = {
		NULL,
		NULL,
	};
1356
	int r;
1357

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
	/* add features entry */
	con->features_attr = dev_attr_features;
	group.attrs = attrs;
	sysfs_attr_init(attrs[0]);

	if (amdgpu_bad_page_threshold != 0) {
		/* add bad_page_features entry */
		bin_attr_gpu_vram_bad_pages.private = NULL;
		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
		bin_attrs[0] = &con->badpages_attr;
		group.bin_attrs = bin_attrs;
		sysfs_bin_attr_init(bin_attrs[0]);
	}

1372 1373 1374
	r = sysfs_create_group(&adev->dev->kobj, &group);
	if (r)
		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1375

1376 1377 1378 1379 1380
	return 0;
}

static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
{
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *con_obj, *ip_obj, *tmp;

	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
			if (ip_obj)
				put_obj(ip_obj);
		}
	}

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
	amdgpu_ras_sysfs_remove_all(adev);
	return 0;
}
/* ras fs end */

/* ih begin */
static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct amdgpu_iv_entry entry;
	int ret;
1403
	struct ras_err_data err_data = {0, 0, 0, NULL};
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417

	while (data->rptr != data->wptr) {
		rmb();
		memcpy(&entry, &data->ring[data->rptr],
				data->element_size);

		wmb();
		data->rptr = (data->aligned_element_size +
				data->rptr) % data->ring_size;

		/* Let IP handle its data, maybe we need get the output
		 * from the callback to udpate the error type/count, etc
		 */
		if (data->cb) {
1418
			ret = data->cb(obj->adev, &err_data, &entry);
1419 1420 1421 1422 1423
			/* ue will trigger an interrupt, and in that case
			 * we need do a reset to recovery the whole system.
			 * But leave IP do that recovery, here we just dispatch
			 * the error.
			 */
1424
			if (ret == AMDGPU_RAS_SUCCESS) {
1425 1426 1427
				/* these counts could be left as 0 if
				 * some blocks do not count error number
				 */
1428
				obj->err_data.ue_count += err_data.ue_count;
1429
				obj->err_data.ce_count += err_data.ce_count;
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
			}
		}
	}
}

static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
{
	struct ras_ih_data *data =
		container_of(work, struct ras_ih_data, ih_work);
	struct ras_manager *obj =
		container_of(data, struct ras_manager, ih_data);

	amdgpu_ras_interrupt_handler(obj);
}

int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
		struct ras_dispatch_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data = &obj->ih_data;

	if (!obj)
		return -EINVAL;

	if (data->inuse == 0)
		return 0;

	/* Might be overflow... */
	memcpy(&data->ring[data->wptr], info->entry,
			data->element_size);

	wmb();
	data->wptr = (data->aligned_element_size +
			data->wptr) % data->ring_size;

	schedule_work(&data->ih_work);

	return 0;
}

int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj)
		return -EINVAL;

	data = &obj->ih_data;
	if (data->inuse == 0)
		return 0;

	cancel_work_sync(&data->ih_work);

	kfree(data->ring);
	memset(data, 0, sizeof(*data));
	put_obj(obj);

	return 0;
}

int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj) {
		/* in case we registe the IH before enable ras feature */
		obj = amdgpu_ras_create_obj(adev, &info->head);
		if (!obj)
			return -EINVAL;
	} else
		get_obj(obj);

	data = &obj->ih_data;
	/* add the callback.etc */
	*data = (struct ras_ih_data) {
		.inuse = 0,
		.cb = info->cb,
		.element_size = sizeof(struct amdgpu_iv_entry),
		.rptr = 0,
		.wptr = 0,
	};

	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);

	data->aligned_element_size = ALIGN(data->element_size, 8);
	/* the ring can store 64 iv entries. */
	data->ring_size = 64 * data->aligned_element_size;
	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
	if (!data->ring) {
		put_obj(obj);
		return -ENOMEM;
	}

	/* IH is ready */
	data->inuse = 1;

	return 0;
}

static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		struct ras_ih_if info = {
			.head = obj->head,
		};
		amdgpu_ras_interrupt_remove_handler(adev, &info);
	}

	return 0;
}
/* ih end */

1549 1550 1551 1552 1553 1554
/* traversal all IPs except NBIO to query error counter */
static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1555
	if (!adev->ras_features || !con)
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		/*
		 * PCIE_BIF IP has one different isr by ras controller
		 * interrupt, the specific ras counter query will be
		 * done in that isr. So skip such block from common
		 * sync flood interrupt isr calling.
		 */
		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
			continue;

1572
		amdgpu_ras_query_error_status(adev, &info);
1573 1574 1575
	}
}

1576
/* Parse RdRspStatus and WrRspStatus */
1577 1578
static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
					  struct ras_query_if *info)
1579 1580 1581 1582 1583 1584 1585
{
	/*
	 * Only two block need to query read/write
	 * RspStatus at current state
	 */
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1586 1587 1588
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_status)
			adev->gfx.ras_funcs->query_ras_error_status(adev);
1589 1590
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
1591 1592 1593
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
		break;
	default:
		break;
	}
}

static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1605
	if (!adev->ras_features || !con)
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		amdgpu_ras_error_status_query(adev, &info);
	}
}

1617
/* recovery begin */
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627

/* return 0 on success.
 * caller need free bps.
 */
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
	int i = 0;
1628
	int ret = 0, status;
1629 1630 1631 1632 1633 1634 1635 1636

	if (!con || !con->eh_data || !bps || !count)
		return -EINVAL;

	mutex_lock(&con->recovery_lock);
	data = con->eh_data;
	if (!data || data->count == 0) {
		*bps = NULL;
1637
		ret = -EINVAL;
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
		goto out;
	}

	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
	if (!*bps) {
		ret = -ENOMEM;
		goto out;
	}

	for (; i < data->count; i++) {
		(*bps)[i] = (struct ras_badpage){
1649
			.bp = data->bps[i].retired_page,
1650
			.size = AMDGPU_GPU_PAGE_SIZE,
1651
			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1652
		};
1653
		status = amdgpu_vram_mgr_query_page_status(
1654 1655
				ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
				data->bps[i].retired_page);
1656
		if (status == -EBUSY)
1657
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1658
		else if (status == -ENOENT)
1659
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1660 1661 1662 1663 1664 1665 1666 1667
	}

	*count = data->count;
out:
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1668 1669 1670 1671
static void amdgpu_ras_do_recovery(struct work_struct *work)
{
	struct amdgpu_ras *ras =
		container_of(work, struct amdgpu_ras, recovery_work);
1672 1673 1674 1675
	struct amdgpu_device *remote_adev = NULL;
	struct amdgpu_device *adev = ras->adev;
	struct list_head device_list, *device_list_handle =  NULL;

1676
	if (!ras->disable_ras_err_cnt_harvest) {
1677 1678
		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

1679 1680 1681 1682 1683 1684 1685 1686
		/* Build list of devices to query RAS related errors */
		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
			device_list_handle = &hive->device_list;
		} else {
			INIT_LIST_HEAD(&device_list);
			list_add_tail(&adev->gmc.xgmi.head, &device_list);
			device_list_handle = &device_list;
		}
1687

1688
		list_for_each_entry(remote_adev,
1689 1690
				device_list_handle, gmc.xgmi.head) {
			amdgpu_ras_query_err_status(remote_adev);
1691
			amdgpu_ras_log_on_err_counter(remote_adev);
1692
		}
1693 1694

		amdgpu_put_xgmi_hive(hive);
1695
	}
1696

1697
	if (amdgpu_device_should_recover_gpu(ras->adev))
1698
		amdgpu_device_gpu_recover(ras->adev, NULL);
1699 1700 1701 1702 1703 1704 1705 1706 1707
	atomic_set(&ras->in_recovery, 0);
}

/* alloc/realloc bps array */
static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
		struct ras_err_handler_data *data, int pages)
{
	unsigned int old_space = data->count + data->space_left;
	unsigned int new_space = old_space + pages;
1708 1709 1710
	unsigned int align_space = ALIGN(new_space, 512);
	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);

1711
	if (!bps) {
1712
		kfree(bps);
1713
		return -ENOMEM;
1714
	}
1715 1716

	if (data->bps) {
1717
		memcpy(bps, data->bps,
1718 1719 1720 1721
				data->count * sizeof(*data->bps));
		kfree(data->bps);
	}

1722
	data->bps = bps;
1723 1724 1725 1726 1727 1728
	data->space_left += align_space - old_space;
	return 0;
}

/* it deal with vram only. */
int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1729
		struct eeprom_table_record *bps, int pages)
1730 1731
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
X
xinhui pan 已提交
1732
	struct ras_err_handler_data *data;
1733
	int ret = 0;
1734
	uint32_t i;
1735

X
xinhui pan 已提交
1736
	if (!con || !con->eh_data || !bps || pages <= 0)
1737 1738 1739
		return 0;

	mutex_lock(&con->recovery_lock);
X
xinhui pan 已提交
1740
	data = con->eh_data;
1741 1742 1743
	if (!data)
		goto out;

1744 1745 1746 1747 1748 1749 1750
	for (i = 0; i < pages; i++) {
		if (amdgpu_ras_check_bad_page_unlock(con,
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
			continue;

		if (!data->space_left &&
			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
1751 1752 1753 1754
			ret = -ENOMEM;
			goto out;
		}

1755 1756 1757 1758
		amdgpu_vram_mgr_reserve_range(
			ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
			AMDGPU_GPU_PAGE_SIZE);
1759

1760 1761 1762 1763
		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
		data->count++;
		data->space_left--;
	}
1764 1765 1766 1767 1768 1769
out:
	mutex_unlock(&con->recovery_lock);

	return ret;
}

T
Tao Zhou 已提交
1770 1771 1772 1773
/*
 * write error record array to eeprom, the function should be
 * protected by recovery_lock
 */
1774
int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
T
Tao Zhou 已提交
1775 1776 1777
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
1778
	struct amdgpu_ras_eeprom_control *control;
T
Tao Zhou 已提交
1779 1780 1781 1782 1783
	int save_count;

	if (!con || !con->eh_data)
		return 0;

1784
	control = &con->eeprom_control;
T
Tao Zhou 已提交
1785 1786 1787
	data = con->eh_data;
	save_count = data->count - control->num_recs;
	/* only new entries are saved */
1788
	if (save_count > 0) {
1789
		if (amdgpu_ras_eeprom_process_recods(control,
T
Tao Zhou 已提交
1790 1791 1792
							&data->bps[control->num_recs],
							true,
							save_count)) {
1793
			dev_err(adev->dev, "Failed to save EEPROM table data!");
T
Tao Zhou 已提交
1794 1795 1796
			return -EIO;
		}

1797 1798 1799
		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
	}

T
Tao Zhou 已提交
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
	return 0;
}

/*
 * read error record array in eeprom and reserve enough space for
 * storing new bad pages
 */
static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
{
	struct amdgpu_ras_eeprom_control *control =
					&adev->psp.ras.ras->eeprom_control;
	struct eeprom_table_record *bps = NULL;
	int ret = 0;

	/* no bad page record, skip eeprom access */
1815
	if (!control->num_recs || (amdgpu_bad_page_threshold == 0))
T
Tao Zhou 已提交
1816 1817 1818 1819 1820 1821 1822 1823
		return ret;

	bps = kcalloc(control->num_recs, sizeof(*bps), GFP_KERNEL);
	if (!bps)
		return -ENOMEM;

	if (amdgpu_ras_eeprom_process_recods(control, bps, false,
		control->num_recs)) {
1824
		dev_err(adev->dev, "Failed to load EEPROM table records!");
T
Tao Zhou 已提交
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
		ret = -EIO;
		goto out;
	}

	ret = amdgpu_ras_add_bad_pages(adev, bps, control->num_recs);

out:
	kfree(bps);
	return ret;
}

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr)
{
	struct ras_err_handler_data *data = con->eh_data;
	int i;

	addr >>= AMDGPU_GPU_PAGE_SHIFT;
	for (i = 0; i < data->count; i++)
		if (addr == data->bps[i].retired_page)
			return true;

	return false;
}

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
/*
 * check if an address belongs to bad page
 *
 * Note: this check is only for umc block
 */
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	bool ret = false;

	if (!con || !con->eh_data)
		return ret;

	mutex_lock(&con->recovery_lock);
1865
	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
1866 1867 1868 1869
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1870 1871
static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
					uint32_t max_length)
1872
{
1873
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
	int tmp_threshold = amdgpu_bad_page_threshold;
	u64 val;

	/*
	 * Justification of value bad_page_cnt_threshold in ras structure
	 *
	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
	 * in eeprom, and introduce two scenarios accordingly.
	 *
	 * Bad page retirement enablement:
	 *    - If amdgpu_bad_page_threshold = -1,
	 *      bad_page_cnt_threshold = typical value by formula.
	 *
	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
	 *      max record length in eeprom, use it directly.
	 *
	 * Bad page retirement disablement:
	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
	 *      functionality is disabled, and bad_page_cnt_threshold will
	 *      take no effect.
	 */

	if (tmp_threshold < -1)
		tmp_threshold = -1;
	else if (tmp_threshold > max_length)
		tmp_threshold = max_length;

	if (tmp_threshold == -1) {
1902
		val = adev->gmc.mc_vram_size;
1903
		do_div(val, RAS_BAD_PAGE_RATE);
1904 1905 1906 1907
		con->bad_page_cnt_threshold = min(lower_32_bits(val),
						max_length);
	} else {
		con->bad_page_cnt_threshold = tmp_threshold;
1908 1909 1910
	}
}

1911
int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
1912 1913
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1914
	struct ras_err_handler_data **data;
1915
	uint32_t max_eeprom_records_len = 0;
1916
	bool exc_err_limit = false;
T
Tao Zhou 已提交
1917
	int ret;
1918

1919
	if (adev->ras_features && con)
1920 1921 1922 1923
		data = &con->eh_data;
	else
		return 0;

1924 1925 1926 1927 1928
	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
	if (!*data) {
		ret = -ENOMEM;
		goto out;
	}
1929 1930 1931 1932 1933 1934

	mutex_init(&con->recovery_lock);
	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
	atomic_set(&con->in_recovery, 0);
	con->adev = adev;

1935 1936
	max_eeprom_records_len = amdgpu_ras_eeprom_get_record_max_length();
	amdgpu_ras_validate_threshold(adev, max_eeprom_records_len);
1937

1938 1939 1940 1941 1942 1943
	/* Todo: During test the SMU might fail to read the eeprom through I2C
	 * when the GPU is pending on XGMI reset during probe time
	 * (Mostly after second bus reset), skip it now
	 */
	if (adev->gmc.xgmi.pending_reset)
		return 0;
1944 1945 1946 1947 1948 1949
	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
	/*
	 * This calling fails when exc_err_limit is true or
	 * ret != 0.
	 */
	if (exc_err_limit || ret)
1950
		goto free;
T
Tao Zhou 已提交
1951

1952
	if (con->eeprom_control.num_recs) {
T
Tao Zhou 已提交
1953 1954
		ret = amdgpu_ras_load_bad_pages(adev);
		if (ret)
1955
			goto free;
T
Tao Zhou 已提交
1956
	}
1957 1958

	return 0;
1959 1960 1961 1962

free:
	kfree((*data)->bps);
	kfree(*data);
1963
	con->eh_data = NULL;
1964
out:
1965
	dev_warn(adev->dev, "Failed to initialize ras recovery!\n");
1966

1967 1968 1969 1970 1971 1972 1973 1974 1975
	/*
	 * Except error threshold exceeding case, other failure cases in this
	 * function would not fail amdgpu driver init.
	 */
	if (!exc_err_limit)
		ret = 0;
	else
		ret = -EINVAL;

1976
	return ret;
1977 1978 1979 1980 1981 1982 1983
}

static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data = con->eh_data;

1984 1985 1986 1987
	/* recovery_init failed to init it, fini is useless */
	if (!data)
		return 0;

1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	cancel_work_sync(&con->recovery_work);

	mutex_lock(&con->recovery_lock);
	con->eh_data = NULL;
	kfree(data->bps);
	kfree(data);
	mutex_unlock(&con->recovery_lock);

	return 0;
}
/* recovery end */

X
xinhui pan 已提交
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
/* return 0 if ras will reset gpu and repost.*/
int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev,
		unsigned int block)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (!ras)
		return -EINVAL;

	ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET;
	return 0;
}

2013
static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2014
{
2015 2016 2017
	return adev->asic_type == CHIP_VEGA10 ||
		adev->asic_type == CHIP_VEGA20 ||
		adev->asic_type == CHIP_ARCTURUS ||
2018
		adev->asic_type == CHIP_ALDEBARAN ||
2019
		adev->asic_type == CHIP_SIENNA_CICHLID;
2020 2021
}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
/*
 * check hardware's ras ability which will be saved in hw_supported.
 * if hardware does not support ras, we can skip some ras initializtion and
 * forbid some ras operations from IP.
 * if software itself, say boot parameter, limit the ras ability. We still
 * need allow IP do some limited operations, like disable. In such case,
 * we have to initialize ras as normal. but need check if operation is
 * allowed or not in each function.
 */
static void amdgpu_ras_check_supported(struct amdgpu_device *adev,
		uint32_t *hw_supported, uint32_t *supported)
2033
{
2034 2035
	*hw_supported = 0;
	*supported = 0;
2036

2037
	if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2038
	    !amdgpu_ras_asic_supported(adev))
2039
		return;
2040

2041 2042 2043 2044 2045 2046 2047 2048
	if (!adev->gmc.xgmi.connected_to_cpu) {
		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
			dev_info(adev->dev, "MEM ECC is active.\n");
			*hw_supported |= (1 << AMDGPU_RAS_BLOCK__UMC |
					1 << AMDGPU_RAS_BLOCK__DF);
		} else {
			dev_info(adev->dev, "MEM ECC is not presented.\n");
		}
2049

2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
			dev_info(adev->dev, "SRAM ECC is active.\n");
			*hw_supported |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
					1 << AMDGPU_RAS_BLOCK__DF);
		} else {
			dev_info(adev->dev, "SRAM ECC is not presented.\n");
		}
	} else {
		/* driver only manages a few IP blocks RAS feature
		 * when GPU is connected cpu through XGMI */
		*hw_supported |= (1 << AMDGPU_RAS_BLOCK__GFX |
				1 << AMDGPU_RAS_BLOCK__SDMA |
				1 << AMDGPU_RAS_BLOCK__MMHUB);
	}
2064 2065 2066

	/* hw_supported needs to be aligned with RAS block mask. */
	*hw_supported &= AMDGPU_RAS_BLOCK_MASK;
2067

2068
	*supported = amdgpu_ras_enable == 0 ?
2069
			0 : *hw_supported & amdgpu_ras_mask;
2070
	adev->ras_features = *supported;
2071 2072 2073 2074 2075
}

int amdgpu_ras_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2076
	int r;
2077

2078
	if (con)
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
		return 0;

	con = kmalloc(sizeof(struct amdgpu_ras) +
			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT,
			GFP_KERNEL|__GFP_ZERO);
	if (!con)
		return -ENOMEM;

	con->objs = (struct ras_manager *)(con + 1);

	amdgpu_ras_set_context(adev, con);

2091 2092
	amdgpu_ras_check_supported(adev, &con->hw_supported,
			&con->supported);
2093
	if (!con->hw_supported || (adev->asic_type == CHIP_VEGA10)) {
2094 2095 2096 2097 2098 2099 2100 2101 2102
		/* set gfx block ras context feature for VEGA20 Gaming
		 * send ras disable cmd to ras ta during ras late init.
		 */
		if (!adev->ras_features && adev->asic_type == CHIP_VEGA20) {
			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);

			return 0;
		}

2103
		r = 0;
2104
		goto release_con;
2105 2106
	}

2107 2108
	con->features = 0;
	INIT_LIST_HEAD(&con->head);
2109 2110
	/* Might need get this flag from vbios. */
	con->flags = RAS_DEFAULT_FLAGS;
2111

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
	/* initialize nbio ras function ahead of any other
	 * ras functions so hardware fatal error interrupt
	 * can be enabled as early as possible */
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_ARCTURUS:
	case CHIP_ALDEBARAN:
		if (!adev->gmc.xgmi.connected_to_cpu)
			adev->nbio.ras_funcs = &nbio_v7_4_ras_funcs;
		break;
	default:
		/* nbio ras is not available */
		break;
	}

	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_controller_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_controller_interrupt(adev);
2130
		if (r)
2131
			goto release_con;
2132 2133
	}

2134 2135 2136
	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt(adev);
2137
		if (r)
2138
			goto release_con;
2139 2140
	}

2141 2142
	if (amdgpu_ras_fs_init(adev)) {
		r = -EINVAL;
2143
		goto release_con;
2144
	}
2145

2146
	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2147 2148
			"hardware ability[%x] ras_mask[%x]\n",
			con->hw_supported, con->supported);
2149
	return 0;
2150
release_con:
2151 2152 2153
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

2154
	return r;
2155 2156
}

2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
static int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
{
	if (adev->gmc.xgmi.connected_to_cpu)
		return 1;
	return 0;
}

static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
					struct ras_common_if *ras_block)
{
	struct ras_query_if info = {
		.head = *ras_block,
	};

	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		return 0;

	if (amdgpu_ras_query_error_status(adev, &info) != 0)
		DRM_WARN("RAS init harvest failure");

	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
		DRM_WARN("RAS init harvest reset failure");

	return 0;
}

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203
/* helper function to handle common stuff in ip late init phase */
int amdgpu_ras_late_init(struct amdgpu_device *adev,
			 struct ras_common_if *ras_block,
			 struct ras_fs_if *fs_info,
			 struct ras_ih_if *ih_info)
{
	int r;

	/* disable RAS feature per IP block if it is not supported */
	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
		return 0;
	}

	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
	if (r) {
		if (r == -EAGAIN) {
			/* request gpu reset. will run again */
			amdgpu_ras_request_reset_on_boot(adev,
					ras_block->block);
			return 0;
2204
		} else if (adev->in_suspend || amdgpu_in_reset(adev)) {
2205 2206 2207 2208 2209 2210 2211
			/* in resume phase, if fail to enable ras,
			 * clean up all ras fs nodes, and disable ras */
			goto cleanup;
		} else
			return r;
	}

2212 2213 2214
	/* check for errors on warm reset edc persisant supported ASIC */
	amdgpu_persistent_edc_harvesting(adev, ras_block);

2215
	/* in resume phase, no need to create ras fs node */
2216
	if (adev->in_suspend || amdgpu_in_reset(adev))
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
		return 0;

	if (ih_info->cb) {
		r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
		if (r)
			goto interrupt;
	}

	r = amdgpu_ras_sysfs_create(adev, fs_info);
	if (r)
		goto sysfs;

	return 0;
cleanup:
	amdgpu_ras_sysfs_remove(adev, ras_block);
sysfs:
	if (ih_info->cb)
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
interrupt:
	amdgpu_ras_feature_enable(adev, ras_block, 0);
	return r;
}

/* helper function to remove ras fs node and interrupt handler */
void amdgpu_ras_late_fini(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block,
			  struct ras_ih_if *ih_info)
{
	if (!ras_block || !ih_info)
		return;

	amdgpu_ras_sysfs_remove(adev, ras_block);
	if (ih_info->cb)
2250
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2251 2252 2253
	amdgpu_ras_feature_enable(adev, ras_block, 0);
}

X
xinhui pan 已提交
2254
/* do some init work after IP late init as dependence.
2255
 * and it runs in resume/gpu reset/booting up cases.
X
xinhui pan 已提交
2256
 */
2257
void amdgpu_ras_resume(struct amdgpu_device *adev)
2258 2259 2260 2261
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

2262 2263 2264 2265
	if (!adev->ras_features || !con) {
		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
		amdgpu_release_ras_context(adev);

2266
		return;
2267
	}
2268 2269

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
		/* Set up all other IPs which are not implemented. There is a
		 * tricky thing that IP's actual ras error type should be
		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
		 * ERROR_NONE make sense anyway.
		 */
		amdgpu_ras_enable_all_features(adev, 1);

		/* We enable ras on all hw_supported block, but as boot
		 * parameter might disable some of them and one or more IP has
		 * not implemented yet. So we disable them on behalf.
		 */
2281 2282 2283 2284 2285 2286
		list_for_each_entry_safe(obj, tmp, &con->head, node) {
			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
				amdgpu_ras_feature_enable(adev, &obj->head, 0);
				/* there should be no any reference. */
				WARN_ON(alive_obj(obj));
			}
2287
		}
2288
	}
X
xinhui pan 已提交
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299

	if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) {
		con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET;
		/* setup ras obj state as disabled.
		 * for init_by_vbios case.
		 * if we want to enable ras, just enable it in a normal way.
		 * If we want do disable it, need setup ras obj as enabled,
		 * then issue another TA disable cmd.
		 * See feature_enable_on_boot
		 */
		amdgpu_ras_disable_all_features(adev, 1);
2300
		amdgpu_ras_reset_gpu(adev);
X
xinhui pan 已提交
2301
	}
2302 2303
}

2304 2305 2306 2307
void amdgpu_ras_suspend(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2308
	if (!adev->ras_features || !con)
2309 2310 2311 2312 2313 2314 2315 2316
		return;

	amdgpu_ras_disable_all_features(adev, 0);
	/* Make sure all ras objects are disabled. */
	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);
}

2317 2318 2319 2320 2321
/* do some fini work before IP fini as dependence */
int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2322
	if (!adev->ras_features || !con)
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
		return 0;

	/* Need disable ras on all IPs here before ip [hw/sw]fini */
	amdgpu_ras_disable_all_features(adev, 0);
	amdgpu_ras_recovery_fini(adev);
	return 0;
}

int amdgpu_ras_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2335
	if (!adev->ras_features || !con)
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
		return 0;

	amdgpu_ras_fs_fini(adev);
	amdgpu_ras_interrupt_remove_all(adev);

	WARN(con->features, "Feature mask is not cleared");

	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);

	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

	return 0;
}
2351 2352 2353

void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
{
2354 2355 2356 2357 2358 2359
	uint32_t hw_supported, supported;

	amdgpu_ras_check_supported(adev, &hw_supported, &supported);
	if (!hw_supported)
		return;

2360
	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2361 2362
		dev_info(adev->dev, "uncorrectable hardware error"
			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2363

2364
		amdgpu_ras_reset_gpu(adev);
2365 2366
	}
}
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377

bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
{
	if (adev->asic_type == CHIP_VEGA20 &&
	    adev->pm.fw_version <= 0x283400) {
		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
				amdgpu_ras_intr_triggered();
	}

	return false;
}
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391

void amdgpu_release_ras_context(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	if (!con)
		return;

	if (!adev->ras_features && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
		amdgpu_ras_set_context(adev, NULL);
		kfree(con);
	}
}