amdgpu_ras.c 77.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
#include <linux/debugfs.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/uaccess.h>
28 29
#include <linux/reboot.h>
#include <linux/syscalls.h>
30
#include <linux/pm_runtime.h>
31

32 33
#include "amdgpu.h"
#include "amdgpu_ras.h"
34
#include "amdgpu_atomfirmware.h"
35
#include "amdgpu_xgmi.h"
36
#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37
#include "atom.h"
38 39
#ifdef CONFIG_X86_MCE_AMD
#include <asm/mce.h>
40

41 42
static bool notifier_registered;
#endif
43 44
static const char *RAS_FS_NAME = "ras";

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
const char *ras_error_string[] = {
	"none",
	"parity",
	"single_correctable",
	"multi_uncorrectable",
	"poison",
};

const char *ras_block_string[] = {
	"umc",
	"sdma",
	"gfx",
	"mmhub",
	"athub",
	"pcie_bif",
	"hdp",
	"xgmi_wafl",
	"df",
	"smn",
	"sem",
	"mp0",
	"mp1",
	"fuse",
68
	"mca",
69 70
	"vcn",
	"jpeg",
71 72
};

73 74 75 76 77 78 79
const char *ras_mca_block_string[] = {
	"mca_mp0",
	"mca_mp1",
	"mca_mpio",
	"mca_iohc",
};

80 81 82 83 84 85 86
struct amdgpu_ras_block_list {
	/* ras block link */
	struct list_head node;

	struct amdgpu_ras_block_object *ras_obj;
};

87 88 89 90 91 92 93 94 95 96 97 98 99 100
const char *get_ras_block_str(struct ras_common_if *ras_block)
{
	if (!ras_block)
		return "NULL";

	if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT)
		return "OUT OF RANGE";

	if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
		return ras_mca_block_string[ras_block->sub_block_index];

	return ras_block_string[ras_block->block];
}

101 102
#define ras_block_str(_BLOCK_) \
	(((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
103

104 105
#define ras_err_str(i) (ras_error_string[ffs(i)])

106 107
#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)

108 109 110
/* inject address is 52 bits */
#define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)

111 112
/* typical ECC bad page rate is 1 bad page per 100MB VRAM */
#define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
113

114 115 116 117 118
enum amdgpu_ras_retire_page_reservation {
	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
	AMDGPU_RAS_RETIRE_PAGE_PENDING,
	AMDGPU_RAS_RETIRE_PAGE_FAULT,
};
119 120 121

atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);

122 123
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr);
124 125
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr);
126
#ifdef CONFIG_X86_MCE_AMD
127 128 129 130 131 132
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
struct mce_notifier_adev_list {
	struct amdgpu_device *devs[MAX_GPU_INSTANCE];
	int num_gpu;
};
static struct mce_notifier_adev_list mce_adev_list;
133
#endif
134

135 136
void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
{
137
	if (adev && amdgpu_ras_get_context(adev))
138 139 140
		amdgpu_ras_get_context(adev)->error_query_ready = ready;
}

141
static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
142
{
143
	if (adev && amdgpu_ras_get_context(adev))
144 145 146 147 148
		return amdgpu_ras_get_context(adev)->error_query_ready;

	return false;
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
{
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;

	if ((address >= adev->gmc.mc_vram_size) ||
	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
		dev_warn(adev->dev,
		         "RAS WARN: input address 0x%llx is invalid.\n",
		         address);
		return -EINVAL;
	}

	if (amdgpu_ras_check_bad_page(adev, address)) {
		dev_warn(adev->dev,
164
			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
165 166 167 168 169 170
			 address);
		return 0;
	}

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
	err_data.err_addr = &err_rec;
171 172
	amdgpu_umc_fill_error_record(&err_data, address,
			(address >> AMDGPU_GPU_PAGE_SHIFT), 0, 0);
173 174 175 176 177 178 179 180 181 182 183 184 185 186

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
					 err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
	dev_warn(adev->dev, "Clear EEPROM:\n");
	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");

	return 0;
}

187 188 189 190 191 192 193 194 195 196
static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
					size_t size, loff_t *pos)
{
	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
	struct ras_query_if info = {
		.head = obj->head,
	};
	ssize_t s;
	char val[128];

197
	if (amdgpu_ras_query_error_status(obj->adev, &info))
198 199
		return -EINVAL;

200 201 202 203 204 205 206
	/* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */
	if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
	    obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
	}

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
			"ue", info.ue_count,
			"ce", info.ce_count);
	if (*pos >= s)
		return 0;

	s -= *pos;
	s = min_t(u64, s, size);


	if (copy_to_user(buf, &val[*pos], s))
		return -EINVAL;

	*pos += s;

	return s;
}

static const struct file_operations amdgpu_ras_debugfs_ops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ras_debugfs_read,
228
	.write = NULL,
229 230 231
	.llseek = default_llseek
};

232 233 234 235 236 237
static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
		*block_id = i;
238
		if (strcmp(name, ras_block_string[i]) == 0)
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
			return 0;
	}
	return -EINVAL;
}

static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
		const char __user *buf, size_t size,
		loff_t *pos, struct ras_debug_if *data)
{
	ssize_t s = min_t(u64, 64, size);
	char str[65];
	char block_name[33];
	char err[9] = "ue";
	int op = -1;
	int block_id;
254
	uint32_t sub_block;
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
	u64 address, value;

	if (*pos)
		return -EINVAL;
	*pos = size;

	memset(str, 0, sizeof(str));
	memset(data, 0, sizeof(*data));

	if (copy_from_user(str, buf, s))
		return -EINVAL;

	if (sscanf(str, "disable %32s", block_name) == 1)
		op = 0;
	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
		op = 1;
	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
		op = 2;
273
	else if (strstr(str, "retire_page") != NULL)
274
		op = 3;
275
	else if (str[0] && str[1] && str[2] && str[3])
276 277 278 279
		/* ascii string, but commands are not matched. */
		return -EINVAL;

	if (op != -1) {
280
		if (op == 3) {
281 282
			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
			    sscanf(str, "%*s %llu", &address) != 1)
283
				return -EINVAL;
284 285 286 287 288 289 290

			data->op = op;
			data->inject.address = address;

			return 0;
		}

291 292 293 294
		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
			return -EINVAL;

		data->head.block = block_id;
295 296 297 298 299 300 301 302
		/* only ue and ce errors are supported */
		if (!memcmp("ue", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
		else if (!memcmp("ce", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
		else
			return -EINVAL;

303 304 305
		data->op = op;

		if (op == 2) {
306 307 308
			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
				   &sub_block, &address, &value) != 3 &&
			    sscanf(str, "%*s %*s %*s %u %llu %llu",
309 310
				   &sub_block, &address, &value) != 3)
				return -EINVAL;
311
			data->head.sub_block_index = sub_block;
312 313 314 315
			data->inject.address = address;
			data->inject.value = value;
		}
	} else {
X
xinhui pan 已提交
316
		if (size < sizeof(*data))
317 318 319 320 321 322 323 324
			return -EINVAL;

		if (copy_from_user(data, buf, sizeof(*data)))
			return -EINVAL;
	}

	return 0;
}
325

326 327
/**
 * DOC: AMDGPU RAS debugfs control interface
X
xinhui pan 已提交
328
 *
329
 * The control interface accepts struct ras_debug_if which has two members.
X
xinhui pan 已提交
330 331
 *
 * First member: ras_debug_if::head or ras_debug_if::inject.
332 333
 *
 * head is used to indicate which IP block will be under control.
X
xinhui pan 已提交
334 335 336 337 338 339 340 341 342 343 344
 *
 * head has four members, they are block, type, sub_block_index, name.
 * block: which IP will be under control.
 * type: what kind of error will be enabled/disabled/injected.
 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
 * name: the name of IP.
 *
 * inject has two more members than head, they are address, value.
 * As their names indicate, inject operation will write the
 * value to the address.
 *
345
 * The second member: struct ras_debug_if::op.
346
 * It has three kinds of operations.
347 348 349 350
 *
 * - 0: disable RAS on the block. Take ::head as its data.
 * - 1: enable RAS on the block. Take ::head as its data.
 * - 2: inject errors on the block. Take ::inject as its data.
X
xinhui pan 已提交
351
 *
352
 * How to use the interface?
353
 *
354
 * In a program
355
 *
356 357
 * Copy the struct ras_debug_if in your code and initialize it.
 * Write the struct to the control interface.
358
 *
359
 * From shell
360
 *
361 362
 * .. code-block:: bash
 *
363 364 365
 *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
366
 *
367
 * Where N, is the card which you want to affect.
368
 *
369 370 371
 * "disable" requires only the block.
 * "enable" requires the block and error type.
 * "inject" requires the block, error type, address, and value.
372
 *
373
 * The block is one of: umc, sdma, gfx, etc.
374
 *	see ras_block_string[] for details
375
 *
376 377 378
 * The error type is one of: ue, ce, where,
 *	ue is multi-uncorrectable
 *	ce is single-correctable
379
 *
380 381
 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
 * The address and value are hexadecimal numbers, leading 0x is optional.
382
 *
383
 * For instance,
384 385
 *
 * .. code-block:: bash
386
 *
387 388
 *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
389 390
 *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *
391
 * How to check the result of the operation?
X
xinhui pan 已提交
392
 *
393
 * To check disable/enable, see "ras" features at,
X
xinhui pan 已提交
394 395
 * /sys/class/drm/card[0/1/2...]/device/ras/features
 *
396 397
 * To check inject, see the corresponding error count at,
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
X
xinhui pan 已提交
398
 *
399
 * .. note::
400
 *	Operations are only allowed on blocks which are supported.
401
 *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
402 403
 *	to see which blocks support RAS on a particular asic.
 *
X
xinhui pan 已提交
404
 */
405 406 407
static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
					     const char __user *buf,
					     size_t size, loff_t *pos)
X
xinhui pan 已提交
408 409 410 411 412
{
	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
	struct ras_debug_if data;
	int ret = 0;

413
	if (!amdgpu_ras_get_error_query_ready(adev)) {
414 415
		dev_warn(adev->dev, "RAS WARN: error injection "
				"currently inaccessible\n");
416 417 418
		return size;
	}

419 420
	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
	if (ret)
421
		return ret;
X
xinhui pan 已提交
422

423
	if (data.op == 3) {
424
		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
425
		if (!ret)
426 427 428 429 430
			return size;
		else
			return ret;
	}

X
xinhui pan 已提交
431 432 433 434 435 436 437 438 439 440 441
	if (!amdgpu_ras_is_supported(adev, data.head.block))
		return -EINVAL;

	switch (data.op) {
	case 0:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
		break;
	case 1:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
		break;
	case 2:
442 443
		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
444 445 446
			dev_warn(adev->dev, "RAS WARN: input address "
					"0x%llx is invalid.",
					data.inject.address);
447 448 449 450
			ret = -EINVAL;
			break;
		}

451 452 453
		/* umc ce/ue error injection for a bad page is not allowed */
		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
454 455 456
			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
				 "already been marked as bad!\n",
				 data.inject.address);
457 458 459
			break;
		}

460
		/* data.inject.address is offset instead of absolute gpu address */
X
xinhui pan 已提交
461 462
		ret = amdgpu_ras_error_inject(adev, &data.inject);
		break;
463 464 465
	default:
		ret = -EINVAL;
		break;
466
	}
X
xinhui pan 已提交
467 468

	if (ret)
469
		return ret;
X
xinhui pan 已提交
470 471 472 473

	return size;
}

474 475 476
/**
 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
 *
477
 * Some boards contain an EEPROM which is used to persistently store a list of
478
 * bad pages which experiences ECC errors in vram.  This interface provides
479 480 481 482 483 484 485 486 487 488
 * a way to reset the EEPROM, e.g., after testing error injection.
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo 1 > ../ras/ras_eeprom_reset
 *
 * will reset EEPROM table to 0 entries.
 *
489
 */
490 491 492
static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
					       const char __user *buf,
					       size_t size, loff_t *pos)
493
{
494 495
	struct amdgpu_device *adev =
		(struct amdgpu_device *)file_inode(f)->i_private;
496 497
	int ret;

498
	ret = amdgpu_ras_eeprom_reset_table(
499
		&(amdgpu_ras_get_context(adev)->eeprom_control));
500

501
	if (!ret) {
502 503
		/* Something was written to EEPROM.
		 */
504 505 506
		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
		return size;
	} else {
507
		return ret;
508
	}
509 510
}

X
xinhui pan 已提交
511 512 513 514 515 516 517
static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_ctrl_write,
	.llseek = default_llseek
};

518 519 520 521 522 523 524
static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_eeprom_write,
	.llseek = default_llseek
};

525 526 527
/**
 * DOC: AMDGPU RAS sysfs Error Count Interface
 *
528
 * It allows the user to read the error count for each IP block on the gpu through
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
 *
 * It outputs the multiple lines which report the uncorrected (ue) and corrected
 * (ce) error counts.
 *
 * The format of one line is below,
 *
 * [ce|ue]: count
 *
 * Example:
 *
 * .. code-block:: bash
 *
 *	ue: 0
 *	ce: 1
 *
 */
546 547 548 549 550 551 552 553
static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
	struct ras_query_if info = {
		.head = obj->head,
	};

554
	if (!amdgpu_ras_get_error_query_ready(obj->adev))
555
		return sysfs_emit(buf, "Query currently inaccessible\n");
556

557
	if (amdgpu_ras_query_error_status(obj->adev, &info))
558 559
		return -EINVAL;

560 561
	if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
	    obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
562
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
563
			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
564 565
	}

566 567
	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
			  "ce", info.ce_count);
568 569 570 571 572 573 574 575 576
}

/* obj begin */

#define get_obj(obj) do { (obj)->use++; } while (0)
#define alive_obj(obj) ((obj)->use)

static inline void put_obj(struct ras_manager *obj)
{
577
	if (obj && (--obj->use == 0))
578
		list_del(&obj->node);
579
	if (obj && (obj->use < 0))
580
		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
581 582 583 584 585 586 587 588 589
}

/* make one obj and return it. */
static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

590
	if (!adev->ras_enabled || !con)
591 592 593 594 595
		return NULL;

	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
		return NULL;

596 597 598 599 600 601 602 603
	if (head->block == AMDGPU_RAS_BLOCK__MCA) {
		if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
			return NULL;

		obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
	} else
		obj = &con->objs[head->block];

604 605 606 607 608 609 610 611 612 613 614 615 616
	/* already exist. return obj? */
	if (alive_obj(obj))
		return NULL;

	obj->head = *head;
	obj->adev = adev;
	list_add(&obj->node, &con->head);
	get_obj(obj);

	return obj;
}

/* return an obj equal to head, or the first when head is NULL */
617
struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
618 619 620 621 622 623
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	int i;

624
	if (!adev->ras_enabled || !con)
625 626 627 628 629 630
		return NULL;

	if (head) {
		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
			return NULL;

631 632 633 634 635 636 637
		if (head->block == AMDGPU_RAS_BLOCK__MCA) {
			if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
				return NULL;

			obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
		} else
			obj = &con->objs[head->block];
638

639
		if (alive_obj(obj))
640 641
			return obj;
	} else {
642
		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
643
			obj = &con->objs[i];
644
			if (alive_obj(obj))
645 646 647 648 649 650 651 652 653 654
				return obj;
		}
	}

	return NULL;
}
/* obj end */

/* feature ctl begin */
static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
655
					 struct ras_common_if *head)
656
{
657
	return adev->ras_hw_enabled & BIT(head->block);
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
}

static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->features & BIT(head->block);
}

/*
 * if obj is not created, then create one.
 * set feature enable flag.
 */
static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, int enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

678 679 680 681 682 683
	/* If hardware does not support ras, then do not create obj.
	 * But if hardware support ras, we can create the obj.
	 * Ras framework checks con->hw_supported to see if it need do
	 * corresponding initialization.
	 * IP checks con->support to see if it need disable ras.
	 */
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
	if (!amdgpu_ras_is_feature_allowed(adev, head))
		return 0;

	if (enable) {
		if (!obj) {
			obj = amdgpu_ras_create_obj(adev, head);
			if (!obj)
				return -EINVAL;
		} else {
			/* In case we create obj somewhere else */
			get_obj(obj);
		}
		con->features |= BIT(head->block);
	} else {
		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
699
			con->features &= ~BIT(head->block);
700 701 702 703 704 705 706 707 708 709 710 711
			put_obj(obj);
		}
	}

	return 0;
}

/* wrapper of psp_ras_enable_features */
int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
712
	union ta_ras_cmd_input *info;
713 714 715 716 717
	int ret;

	if (!con)
		return -EINVAL;

718
	info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
719 720 721
	if (!info)
		return -ENOMEM;

722
	if (!enable) {
723
		info->disable_features = (struct ta_ras_disable_features_input) {
724 725
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
726 727
		};
	} else {
728
		info->enable_features = (struct ta_ras_enable_features_input) {
729 730
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
731 732 733 734 735 736
		};
	}

	/* Do not enable if it is not allowed. */
	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));

S
Stanley.Yang 已提交
737 738 739
	/* Only enable ras feature operation handle on host side */
	if (!amdgpu_sriov_vf(adev) &&
		!amdgpu_ras_intr_triggered()) {
740
		ret = psp_ras_enable_features(&adev->psp, info, enable);
741
		if (ret) {
742
			dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
743
				enable ? "enable":"disable",
744
				get_ras_block_str(head),
745
				amdgpu_ras_is_poison_mode_supported(adev), ret);
746
			goto out;
747
		}
748 749 750 751
	}

	/* setup the obj */
	__amdgpu_ras_feature_enable(adev, head, enable);
752 753 754 755
	ret = 0;
out:
	kfree(info);
	return ret;
756 757
}

758 759 760 761 762 763 764 765 766 767 768
/* Only used in device probe stage and called only once. */
int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ret;

	if (!con)
		return -EINVAL;

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
		if (enable) {
			/* There is no harm to issue a ras TA cmd regardless of
			 * the currecnt ras state.
			 * If current state == target state, it will do nothing
			 * But sometimes it requests driver to reset and repost
			 * with error code -EAGAIN.
			 */
			ret = amdgpu_ras_feature_enable(adev, head, 1);
			/* With old ras TA, we might fail to enable ras.
			 * Log it and just setup the object.
			 * TODO need remove this WA in the future.
			 */
			if (ret == -EINVAL) {
				ret = __amdgpu_ras_feature_enable(adev, head, 1);
				if (!ret)
784 785
					dev_info(adev->dev,
						"RAS INFO: %s setup object\n",
786
						get_ras_block_str(head));
787 788 789 790 791 792
			}
		} else {
			/* setup the object then issue a ras TA disable cmd.*/
			ret = __amdgpu_ras_feature_enable(adev, head, 1);
			if (ret)
				return ret;
793

794 795 796 797
			/* gfx block ras dsiable cmd must send to ras-ta */
			if (head->block == AMDGPU_RAS_BLOCK__GFX)
				con->features |= BIT(head->block);

798
			ret = amdgpu_ras_feature_enable(adev, head, 0);
799 800

			/* clean gfx block ras features flag */
801
			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
802
				con->features &= ~BIT(head->block);
803
		}
804 805 806 807 808 809
	} else
		ret = amdgpu_ras_feature_enable(adev, head, enable);

	return ret;
}

810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		/* bypass psp.
		 * aka just release the obj and corresponding flags
		 */
		if (bypass) {
			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		}
827
	}
828 829 830 831 832 833 834 835 836

	return con->features;
}

static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int i;
837
	const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
838

839
	for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
840 841
		struct ras_common_if head = {
			.block = i,
842
			.type = default_ras_type,
843 844
			.sub_block_index = 0,
		};
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868

		if (i == AMDGPU_RAS_BLOCK__MCA)
			continue;

		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
	}

	for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
		struct ras_common_if head = {
			.block = AMDGPU_RAS_BLOCK__MCA,
			.type = default_ras_type,
			.sub_block_index = i,
		};

869 870 871 872 873 874 875 876 877 878 879
		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
880
	}
881 882 883 884 885

	return con->features;
}
/* feature ctl end */

886 887
static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
		enum amdgpu_ras_block block)
888
{
889
	if (!block_obj)
890 891
		return -EINVAL;

892
	if (block_obj->ras_comm.block == block)
893
		return 0;
894

895 896 897
	return -EINVAL;
}

898
static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
899
					enum amdgpu_ras_block block, uint32_t sub_block_index)
900
{
901 902
	struct amdgpu_ras_block_list *node, *tmp;
	struct amdgpu_ras_block_object *obj;
903 904 905 906 907 908 909

	if (block >= AMDGPU_RAS_BLOCK__LAST)
		return NULL;

	if (!amdgpu_ras_is_supported(adev, block))
		return NULL;

910 911 912 913 914 915 916
	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
		if (!node->ras_obj) {
			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
			continue;
		}

		obj = node->ras_obj;
917 918 919 920 921 922 923
		if (obj->ras_block_match) {
			if (obj->ras_block_match(obj, block, sub_block_index) == 0)
				return obj;
		} else {
			if (amdgpu_ras_block_match_default(obj, block) == 0)
				return obj;
		}
924
	}
925 926

	return NULL;
927 928
}

929 930 931 932 933 934 935 936 937
static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
	int ret = 0;

	/*
	 * choosing right query method according to
	 * whether smu support query error information
	 */
938
	ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
939
	if (ret == -EOPNOTSUPP) {
940 941 942
		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
			adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
			adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
943 944 945 946

		/* umc query_ras_error_address is also responsible for clearing
		 * error status
		 */
947 948 949
		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
		    adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
			adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
950
	} else if (!ret) {
951 952 953
		if (adev->umc.ras &&
			adev->umc.ras->ecc_info_query_ras_error_count)
			adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
954

955 956 957
		if (adev->umc.ras &&
			adev->umc.ras->ecc_info_query_ras_error_address)
			adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
958 959 960
	}
}

961
/* query/inject/cure begin */
962
int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
963
				  struct ras_query_if *info)
964
{
965
	struct amdgpu_ras_block_object *block_obj = NULL;
966
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
967
	struct ras_err_data err_data = {0, 0, 0, NULL};
968 969 970 971

	if (!obj)
		return -EINVAL;

972
	if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
973
		amdgpu_ras_get_ecc_info(adev, &err_data);
974 975
	} else {
		block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
976
		if (!block_obj || !block_obj->hw_ops)   {
977 978
			dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
				     get_ras_block_str(&info->head));
979
			return -EINVAL;
980
		}
981

982 983
		if (block_obj->hw_ops->query_ras_error_count)
			block_obj->hw_ops->query_ras_error_count(adev, &err_data);
984 985 986 987 988 989 990

		if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
		    (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
		    (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
				if (block_obj->hw_ops->query_ras_error_status)
					block_obj->hw_ops->query_ras_error_status(adev);
			}
991
	}
992 993 994 995

	obj->err_data.ue_count += err_data.ue_count;
	obj->err_data.ce_count += err_data.ce_count;

996 997 998
	info->ue_count = obj->err_data.ue_count;
	info->ce_count = obj->err_data.ce_count;

999
	if (err_data.ce_count) {
1000 1001 1002 1003 1004
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld correctable hardware errors "
1005 1006
					"detected in %s block, no user "
					"action is needed.\n",
1007 1008
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1009
					obj->err_data.ce_count,
1010
					get_ras_block_str(&info->head));
1011 1012
		} else {
			dev_info(adev->dev, "%ld correctable hardware errors "
1013 1014 1015
					"detected in %s block, no user "
					"action is needed.\n",
					obj->err_data.ce_count,
1016
					get_ras_block_str(&info->head));
1017
		}
1018 1019
	}
	if (err_data.ue_count) {
1020 1021 1022 1023 1024
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld uncorrectable hardware errors "
1025
					"detected in %s block\n",
1026 1027
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1028
					obj->err_data.ue_count,
1029
					get_ras_block_str(&info->head));
1030 1031
		} else {
			dev_info(adev->dev, "%ld uncorrectable hardware errors "
1032 1033
					"detected in %s block\n",
					obj->err_data.ue_count,
1034
					get_ras_block_str(&info->head));
1035
		}
1036
	}
1037

1038 1039 1040
	return 0;
}

1041 1042 1043
int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
		enum amdgpu_ras_block block)
{
1044
	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1045

1046 1047 1048
	if (!amdgpu_ras_is_supported(adev, block))
		return -EINVAL;

1049
	if (!block_obj || !block_obj->hw_ops)   {
1050 1051
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     ras_block_str(block));
1052
		return -EINVAL;
1053 1054
	}

1055 1056
	if (block_obj->hw_ops->reset_ras_error_count)
		block_obj->hw_ops->reset_ras_error_count(adev);
1057

1058 1059
	if ((block == AMDGPU_RAS_BLOCK__GFX) ||
	    (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1060 1061
		if (block_obj->hw_ops->reset_ras_error_status)
			block_obj->hw_ops->reset_ras_error_status(adev);
1062
	}
1063

1064
	return 0;
1065 1066
}

1067 1068 1069 1070 1071 1072
/* wrapper of psp_ras_trigger_error */
int amdgpu_ras_error_inject(struct amdgpu_device *adev,
		struct ras_inject_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ta_ras_trigger_error_input block_info = {
1073 1074
		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1075 1076 1077 1078
		.sub_block_index = info->head.sub_block_index,
		.address = info->address,
		.value = info->value,
	};
1079 1080 1081 1082
	int ret = -EINVAL;
	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
							info->head.block,
							info->head.sub_block_index);
1083 1084 1085 1086

	if (!obj)
		return -EINVAL;

1087
	if (!block_obj || !block_obj->hw_ops)	{
1088 1089
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     get_ras_block_str(&info->head));
1090 1091 1092
		return -EINVAL;
	}

1093 1094
	/* Calculate XGMI relative offset */
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1095 1096 1097
		block_info.address =
			amdgpu_xgmi_get_relative_phy_addr(adev,
							  block_info.address);
1098 1099
	}

1100
	if (info->head.block == AMDGPU_RAS_BLOCK__GFX) {
1101 1102
		if (block_obj->hw_ops->ras_error_inject)
			ret = block_obj->hw_ops->ras_error_inject(adev, info);
1103 1104 1105 1106 1107 1108
	} else {
		/* If defined special ras_error_inject(e.g: xgmi), implement special ras_error_inject */
		if (block_obj->hw_ops->ras_error_inject)
			ret = block_obj->hw_ops->ras_error_inject(adev, &block_info);
		else  /*If not defined .ras_error_inject, use default ras_error_inject*/
			ret = psp_ras_trigger_error(&adev->psp, &block_info);
1109 1110
	}

1111 1112
	if (ret)
		dev_err(adev->dev, "ras inject %s failed %d\n",
1113
			get_ras_block_str(&info->head), ret);
1114 1115 1116 1117

	return ret;
}

1118 1119
/**
 * amdgpu_ras_query_error_count -- Get error counts of all IPs
1120 1121 1122
 * @adev: pointer to AMD GPU device
 * @ce_count: pointer to an integer to be set to the count of correctible errors.
 * @ue_count: pointer to an integer to be set to the count of uncorrectible
1123 1124 1125 1126 1127 1128 1129 1130 1131
 * errors.
 *
 * If set, @ce_count or @ue_count, count and return the corresponding
 * error counts in those integer pointers. Return 0 if the device
 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
 */
int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
				 unsigned long *ce_count,
				 unsigned long *ue_count)
1132 1133 1134
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
1135
	unsigned long ce, ue;
1136

1137
	if (!adev->ras_enabled || !con)
1138 1139 1140 1141 1142 1143
		return -EOPNOTSUPP;

	/* Don't count since no reporting.
	 */
	if (!ce_count && !ue_count)
		return 0;
1144

1145 1146
	ce = 0;
	ue = 0;
1147 1148 1149 1150
	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};
1151
		int res;
1152

1153 1154 1155
		res = amdgpu_ras_query_error_status(adev, &info);
		if (res)
			return res;
1156

1157 1158 1159 1160 1161 1162
		if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
		    adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
			if (amdgpu_ras_reset_error_status(adev, info.head.block))
				dev_warn(adev->dev, "Failed to reset error counter and error status");
		}

1163 1164
		ce += info.ce_count;
		ue += info.ue_count;
1165 1166
	}

1167 1168 1169 1170 1171
	if (ce_count)
		*ce_count = ce;

	if (ue_count)
		*ue_count = ue;
1172 1173

	return 0;
1174 1175 1176 1177 1178 1179
}
/* query/inject/cure end */


/* sysfs begin */

1180 1181 1182 1183 1184 1185
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count);

static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
{
	switch (flags) {
1186
	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1187
		return "R";
1188
	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1189
		return "P";
1190
	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1191 1192
	default:
		return "F";
T
Tom Rix 已提交
1193
	}
1194 1195
}

1196 1197
/**
 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
 *
 * It allows user to read the bad pages of vram on the gpu through
 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
 *
 * It outputs multiple lines, and each line stands for one gpu page.
 *
 * The format of one line is below,
 * gpu pfn : gpu page size : flags
 *
 * gpu pfn and gpu page size are printed in hex format.
 * flags can be one of below character,
1209
 *
1210
 * R: reserved, this gpu page is reserved and not able to use.
1211
 *
1212
 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1213 1214
 * in next window of page_reserve.
 *
1215 1216
 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
 *
1217 1218 1219 1220 1221 1222 1223
 * Examples:
 *
 * .. code-block:: bash
 *
 *	0x00000001 : 0x00001000 : R
 *	0x00000002 : 0x00001000 : P
 *
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
 */

static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
		struct kobject *kobj, struct bin_attribute *attr,
		char *buf, loff_t ppos, size_t count)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, badpages_attr);
	struct amdgpu_device *adev = con->adev;
	const unsigned int element_size =
		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1235 1236
	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
	unsigned int end = div64_ul(ppos + count - 1, element_size);
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	ssize_t s = 0;
	struct ras_badpage *bps = NULL;
	unsigned int bps_count = 0;

	memset(buf, 0, count);

	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
		return 0;

	for (; start < end && start < bps_count; start++)
		s += scnprintf(&buf[s], element_size + 1,
				"0x%08x : 0x%08x : %1s\n",
				bps[start].bp,
				bps[start].size,
				amdgpu_ras_badpage_flags_str(bps[start].flags));

	kfree(bps);

	return s;
}

1258 1259 1260 1261 1262 1263
static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, features_attr);

1264
	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1265 1266
}

1267 1268 1269 1270 1271 1272 1273 1274 1275
static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&con->badpages_attr.attr,
				RAS_FS_NAME);
}

1276 1277 1278 1279 1280 1281 1282 1283
static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct attribute_group group = {
1284
		.name = RAS_FS_NAME,
1285 1286 1287 1288 1289 1290 1291 1292 1293
		.attrs = attrs,
	};

	sysfs_remove_group(&adev->dev->kobj, &group);

	return 0;
}

int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1294
		struct ras_common_if *head)
1295
{
1296
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1297 1298 1299 1300 1301 1302

	if (!obj || obj->attr_inuse)
		return -EINVAL;

	get_obj(obj);

1303 1304
	snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
		"%s_err_count", head->name);
1305 1306 1307 1308 1309 1310 1311 1312

	obj->sysfs_attr = (struct device_attribute){
		.attr = {
			.name = obj->fs_data.sysfs_name,
			.mode = S_IRUGO,
		},
			.show = amdgpu_ras_sysfs_read,
	};
1313
	sysfs_attr_init(&obj->sysfs_attr.attr);
1314 1315 1316

	if (sysfs_add_file_to_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1317
				RAS_FS_NAME)) {
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
		put_obj(obj);
		return -EINVAL;
	}

	obj->attr_inuse = 1;

	return 0;
}

int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

	if (!obj || !obj->attr_inuse)
		return -EINVAL;

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1337
				RAS_FS_NAME);
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	obj->attr_inuse = 0;
	put_obj(obj);

	return 0;
}

static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		amdgpu_ras_sysfs_remove(adev, &obj->head);
	}

1353 1354 1355
	if (amdgpu_bad_page_threshold != 0)
		amdgpu_ras_sysfs_remove_bad_page_node(adev);

1356 1357 1358 1359 1360 1361
	amdgpu_ras_sysfs_remove_feature_node(adev);

	return 0;
}
/* sysfs end */

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
/**
 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
 *
 * Normally when there is an uncorrectable error, the driver will reset
 * the GPU to recover.  However, in the event of an unrecoverable error,
 * the driver provides an interface to reboot the system automatically
 * in that event.
 *
 * The following file in debugfs provides that interface:
 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo true > .../ras/auto_reboot
 *
 */
1380
/* debugfs begin */
1381
static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
X
xinhui pan 已提交
1382 1383
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1384 1385
	struct drm_minor  *minor = adev_to_drm(adev)->primary;
	struct dentry     *dir;
X
xinhui pan 已提交
1386

1387 1388 1389 1390 1391
	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_ctrl_ops);
	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_ops);
1392 1393
	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
			   &con->bad_page_cnt_threshold);
1394 1395
	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1396 1397 1398 1399 1400 1401
	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_size_ops);
	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
						       S_IRUGO, dir, adev,
						       &amdgpu_ras_debugfs_eeprom_table_ops);
	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1402 1403 1404 1405 1406 1407 1408 1409 1410

	/*
	 * After one uncorrectable error happens, usually GPU recovery will
	 * be scheduled. But due to the known problem in GPU recovery failing
	 * to bring GPU back, below interface provides one direct way to
	 * user to reboot system automatically in such case within
	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
	 * will never be called.
	 */
1411
	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1412 1413 1414 1415 1416

	/*
	 * User could set this not to clean up hardware's error count register
	 * of RAS IPs during ras recovery.
	 */
1417 1418 1419
	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
			    &con->disable_ras_err_cnt_harvest);
	return dir;
X
xinhui pan 已提交
1420 1421
}

1422
static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1423 1424
				      struct ras_fs_if *head,
				      struct dentry *dir)
1425 1426 1427
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

1428
	if (!obj || !dir)
1429
		return;
1430 1431 1432 1433 1434 1435 1436

	get_obj(obj);

	memcpy(obj->fs_data.debugfs_name,
			head->debugfs_name,
			sizeof(obj->fs_data.debugfs_name));

1437 1438
	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
			    obj, &amdgpu_ras_debugfs_ops);
1439 1440
}

1441 1442 1443
void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1444
	struct dentry *dir;
1445
	struct ras_manager *obj;
1446 1447 1448 1449 1450 1451
	struct ras_fs_if fs_info;

	/*
	 * it won't be called in resume path, no need to check
	 * suspend and gpu reset status
	 */
1452
	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1453 1454
		return;

1455
	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1456

1457
	list_for_each_entry(obj, &con->head, node) {
1458 1459 1460
		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
			(obj->attr_inuse == 1)) {
			sprintf(fs_info.debugfs_name, "%s_err_inject",
1461
					get_ras_block_str(&obj->head));
1462
			fs_info.head = obj->head;
1463
			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1464 1465 1466 1467
		}
	}
}

1468 1469 1470
/* debugfs end */

/* ras fs */
1471 1472 1473 1474
static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
		amdgpu_ras_sysfs_badpages_read, NULL, 0);
static DEVICE_ATTR(features, S_IRUGO,
		amdgpu_ras_sysfs_features_read, NULL);
1475 1476
static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
{
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute_group group = {
		.name = RAS_FS_NAME,
	};
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct bin_attribute *bin_attrs[] = {
		NULL,
		NULL,
	};
1489
	int r;
1490

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	/* add features entry */
	con->features_attr = dev_attr_features;
	group.attrs = attrs;
	sysfs_attr_init(attrs[0]);

	if (amdgpu_bad_page_threshold != 0) {
		/* add bad_page_features entry */
		bin_attr_gpu_vram_bad_pages.private = NULL;
		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
		bin_attrs[0] = &con->badpages_attr;
		group.bin_attrs = bin_attrs;
		sysfs_bin_attr_init(bin_attrs[0]);
	}

1505 1506 1507
	r = sysfs_create_group(&adev->dev->kobj, &group);
	if (r)
		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1508

1509 1510 1511 1512 1513
	return 0;
}

static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
{
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *con_obj, *ip_obj, *tmp;

	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
			if (ip_obj)
				put_obj(ip_obj);
		}
	}

1525 1526 1527 1528 1529 1530
	amdgpu_ras_sysfs_remove_all(adev);
	return 0;
}
/* ras fs end */

/* ih begin */
1531 1532 1533 1534 1535 1536 1537 1538

/* For the hardware that cannot enable bif ring for both ras_controller_irq
 * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
 * register to check whether the interrupt is triggered or not, and properly
 * ack the interrupt if it is there
 */
void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev)
{
S
Stanley.Yang 已提交
1539 1540 1541
	/* Fatal error events are handled on host side */
	if (amdgpu_sriov_vf(adev) ||
		!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF))
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
		return;

	if (adev->nbio.ras &&
	    adev->nbio.ras->handle_ras_controller_intr_no_bifring)
		adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev);

	if (adev->nbio.ras &&
	    adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring)
		adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev);
}

1553 1554 1555
static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj,
				struct amdgpu_iv_entry *entry)
{
1556
	bool poison_stat = false;
1557 1558 1559 1560 1561
	struct amdgpu_device *adev = obj->adev;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct amdgpu_ras_block_object *block_obj =
		amdgpu_ras_get_ras_block(adev, obj->head.block, 0);

1562 1563
	if (!block_obj || !block_obj->hw_ops)
		return;
1564

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
	/* both query_poison_status and handle_poison_consumption are optional,
	 * but at least one of them should be implemented if we need poison
	 * consumption handler
	 */
	if (block_obj->hw_ops->query_poison_status) {
		poison_stat = block_obj->hw_ops->query_poison_status(adev);
		if (!poison_stat) {
			/* Not poison consumption interrupt, no need to handle it */
			dev_info(adev->dev, "No RAS poison status in %s poison IH.\n",
					block_obj->ras_comm.name);

			return;
1577 1578 1579
		}
	}

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
	if (!adev->gmc.xgmi.connected_to_cpu)
		amdgpu_umc_poison_handler(adev, &err_data, false);

	if (block_obj->hw_ops->handle_poison_consumption)
		poison_stat = block_obj->hw_ops->handle_poison_consumption(adev);

	/* gpu reset is fallback for failed and default cases */
	if (poison_stat) {
		dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n",
				block_obj->ras_comm.name);
1590
		amdgpu_ras_reset_gpu(adev);
1591
	}
1592 1593
}

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj,
				struct amdgpu_iv_entry *entry)
{
	dev_info(obj->adev->dev,
		"Poison is created, no user action is needed.\n");
}

static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj,
				struct amdgpu_iv_entry *entry)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	int ret;

	if (!data->cb)
		return;

	/* Let IP handle its data, maybe we need get the output
	 * from the callback to update the error type/count, etc
	 */
	ret = data->cb(obj->adev, &err_data, entry);
	/* ue will trigger an interrupt, and in that case
	 * we need do a reset to recovery the whole system.
	 * But leave IP do that recovery, here we just dispatch
	 * the error.
	 */
	if (ret == AMDGPU_RAS_SUCCESS) {
		/* these counts could be left as 0 if
		 * some blocks do not count error number
		 */
		obj->err_data.ue_count += err_data.ue_count;
		obj->err_data.ce_count += err_data.ce_count;
	}
}

1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct amdgpu_iv_entry entry;

	while (data->rptr != data->wptr) {
		rmb();
		memcpy(&entry, &data->ring[data->rptr],
				data->element_size);

		wmb();
		data->rptr = (data->aligned_element_size +
				data->rptr) % data->ring_size;

1643 1644 1645
		if (amdgpu_ras_is_poison_mode_supported(obj->adev)) {
			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
				amdgpu_ras_interrupt_poison_creation_handler(obj, &entry);
1646 1647
			else
				amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry);
1648 1649 1650 1651 1652 1653
		} else {
			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
				amdgpu_ras_interrupt_umc_handler(obj, &entry);
			else
				dev_warn(obj->adev->dev,
					"No RAS interrupt handler for non-UMC block with poison disabled.\n");
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
		}
	}
}

static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
{
	struct ras_ih_data *data =
		container_of(work, struct ras_ih_data, ih_work);
	struct ras_manager *obj =
		container_of(data, struct ras_manager, ih_data);

	amdgpu_ras_interrupt_handler(obj);
}

int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
		struct ras_dispatch_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data = &obj->ih_data;

	if (!obj)
		return -EINVAL;

	if (data->inuse == 0)
		return 0;

	/* Might be overflow... */
	memcpy(&data->ring[data->wptr], info->entry,
			data->element_size);

	wmb();
	data->wptr = (data->aligned_element_size +
			data->wptr) % data->ring_size;

	schedule_work(&data->ih_work);

	return 0;
}

int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1694
		struct ras_common_if *head)
1695
{
1696
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	struct ras_ih_data *data;

	if (!obj)
		return -EINVAL;

	data = &obj->ih_data;
	if (data->inuse == 0)
		return 0;

	cancel_work_sync(&data->ih_work);

	kfree(data->ring);
	memset(data, 0, sizeof(*data));
	put_obj(obj);

	return 0;
}

int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1716
		struct ras_common_if *head)
1717
{
1718
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1719
	struct ras_ih_data *data;
1720
	struct amdgpu_ras_block_object *ras_obj;
1721 1722 1723

	if (!obj) {
		/* in case we registe the IH before enable ras feature */
1724
		obj = amdgpu_ras_create_obj(adev, head);
1725 1726 1727 1728 1729
		if (!obj)
			return -EINVAL;
	} else
		get_obj(obj);

1730 1731
	ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);

1732 1733 1734 1735
	data = &obj->ih_data;
	/* add the callback.etc */
	*data = (struct ras_ih_data) {
		.inuse = 0,
1736
		.cb = ras_obj->ras_cb,
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
		.element_size = sizeof(struct amdgpu_iv_entry),
		.rptr = 0,
		.wptr = 0,
	};

	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);

	data->aligned_element_size = ALIGN(data->element_size, 8);
	/* the ring can store 64 iv entries. */
	data->ring_size = 64 * data->aligned_element_size;
	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
	if (!data->ring) {
		put_obj(obj);
		return -ENOMEM;
	}

	/* IH is ready */
	data->inuse = 1;

	return 0;
}

static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1765
		amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
1766 1767 1768 1769 1770 1771
	}

	return 0;
}
/* ih end */

1772 1773 1774 1775 1776 1777
/* traversal all IPs except NBIO to query error counter */
static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1778
	if (!adev->ras_enabled || !con)
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		/*
		 * PCIE_BIF IP has one different isr by ras controller
		 * interrupt, the specific ras counter query will be
		 * done in that isr. So skip such block from common
		 * sync flood interrupt isr calling.
		 */
		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
			continue;

1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		/*
		 * this is a workaround for aldebaran, skip send msg to
		 * smu to get ecc_info table due to smu handle get ecc
		 * info table failed temporarily.
		 * should be removed until smu fix handle ecc_info table.
		 */
		if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
			(adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)))
			continue;

1805
		amdgpu_ras_query_error_status(adev, &info);
1806 1807 1808 1809 1810 1811

		if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
		    adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
			if (amdgpu_ras_reset_error_status(adev, info.head.block))
				dev_warn(adev->dev, "Failed to reset error counter and error status");
		}
1812 1813 1814
	}
}

1815
/* Parse RdRspStatus and WrRspStatus */
1816 1817
static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
					  struct ras_query_if *info)
1818
{
Y
yipechai 已提交
1819
	struct amdgpu_ras_block_object *block_obj;
1820 1821 1822 1823
	/*
	 * Only two block need to query read/write
	 * RspStatus at current state
	 */
1824 1825
	if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
		(info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
1826 1827 1828 1829 1830
		return;

	block_obj = amdgpu_ras_get_ras_block(adev,
					info->head.block,
					info->head.sub_block_index);
1831 1832

	if (!block_obj || !block_obj->hw_ops) {
1833 1834
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     get_ras_block_str(&info->head));
1835
		return;
1836
	}
1837 1838

	if (block_obj->hw_ops->query_ras_error_status)
1839
		block_obj->hw_ops->query_ras_error_status(adev);
1840

1841 1842 1843 1844 1845 1846 1847
}

static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1848
	if (!adev->ras_enabled || !con)
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		amdgpu_ras_error_status_query(adev, &info);
	}
}

1860
/* recovery begin */
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870

/* return 0 on success.
 * caller need free bps.
 */
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
	int i = 0;
1871
	int ret = 0, status;
1872 1873 1874 1875 1876 1877 1878 1879

	if (!con || !con->eh_data || !bps || !count)
		return -EINVAL;

	mutex_lock(&con->recovery_lock);
	data = con->eh_data;
	if (!data || data->count == 0) {
		*bps = NULL;
1880
		ret = -EINVAL;
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
		goto out;
	}

	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
	if (!*bps) {
		ret = -ENOMEM;
		goto out;
	}

	for (; i < data->count; i++) {
		(*bps)[i] = (struct ras_badpage){
1892
			.bp = data->bps[i].retired_page,
1893
			.size = AMDGPU_GPU_PAGE_SIZE,
1894
			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1895
		};
1896
		status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
1897
				data->bps[i].retired_page);
1898
		if (status == -EBUSY)
1899
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1900
		else if (status == -ENOENT)
1901
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1902 1903 1904 1905 1906 1907 1908 1909
	}

	*count = data->count;
out:
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1910 1911 1912 1913
static void amdgpu_ras_do_recovery(struct work_struct *work)
{
	struct amdgpu_ras *ras =
		container_of(work, struct amdgpu_ras, recovery_work);
1914 1915 1916 1917
	struct amdgpu_device *remote_adev = NULL;
	struct amdgpu_device *adev = ras->adev;
	struct list_head device_list, *device_list_handle =  NULL;

1918
	if (!ras->disable_ras_err_cnt_harvest) {
1919 1920
		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

1921 1922 1923 1924 1925 1926 1927 1928
		/* Build list of devices to query RAS related errors */
		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
			device_list_handle = &hive->device_list;
		} else {
			INIT_LIST_HEAD(&device_list);
			list_add_tail(&adev->gmc.xgmi.head, &device_list);
			device_list_handle = &device_list;
		}
1929

1930
		list_for_each_entry(remote_adev,
1931 1932
				device_list_handle, gmc.xgmi.head) {
			amdgpu_ras_query_err_status(remote_adev);
1933
			amdgpu_ras_log_on_err_counter(remote_adev);
1934
		}
1935 1936

		amdgpu_put_xgmi_hive(hive);
1937
	}
1938

1939
	if (amdgpu_device_should_recover_gpu(ras->adev))
1940
		amdgpu_device_gpu_recover(ras->adev, NULL);
1941 1942 1943 1944 1945 1946 1947 1948 1949
	atomic_set(&ras->in_recovery, 0);
}

/* alloc/realloc bps array */
static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
		struct ras_err_handler_data *data, int pages)
{
	unsigned int old_space = data->count + data->space_left;
	unsigned int new_space = old_space + pages;
1950 1951 1952
	unsigned int align_space = ALIGN(new_space, 512);
	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);

1953
	if (!bps) {
1954
		return -ENOMEM;
1955
	}
1956 1957

	if (data->bps) {
1958
		memcpy(bps, data->bps,
1959 1960 1961 1962
				data->count * sizeof(*data->bps));
		kfree(data->bps);
	}

1963
	data->bps = bps;
1964 1965 1966 1967 1968 1969
	data->space_left += align_space - old_space;
	return 0;
}

/* it deal with vram only. */
int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1970
		struct eeprom_table_record *bps, int pages)
1971 1972
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
X
xinhui pan 已提交
1973
	struct ras_err_handler_data *data;
1974
	int ret = 0;
1975
	uint32_t i;
1976

X
xinhui pan 已提交
1977
	if (!con || !con->eh_data || !bps || pages <= 0)
1978 1979 1980
		return 0;

	mutex_lock(&con->recovery_lock);
X
xinhui pan 已提交
1981
	data = con->eh_data;
1982 1983 1984
	if (!data)
		goto out;

1985 1986 1987 1988 1989 1990 1991
	for (i = 0; i < pages; i++) {
		if (amdgpu_ras_check_bad_page_unlock(con,
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
			continue;

		if (!data->space_left &&
			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
1992 1993 1994 1995
			ret = -ENOMEM;
			goto out;
		}

1996
		amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
1997 1998
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
			AMDGPU_GPU_PAGE_SIZE);
1999

2000 2001 2002 2003
		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
		data->count++;
		data->space_left--;
	}
2004 2005 2006 2007 2008 2009
out:
	mutex_unlock(&con->recovery_lock);

	return ret;
}

T
Tao Zhou 已提交
2010 2011 2012 2013
/*
 * write error record array to eeprom, the function should be
 * protected by recovery_lock
 */
2014
int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
T
Tao Zhou 已提交
2015 2016 2017
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
2018
	struct amdgpu_ras_eeprom_control *control;
T
Tao Zhou 已提交
2019 2020 2021 2022 2023
	int save_count;

	if (!con || !con->eh_data)
		return 0;

2024
	mutex_lock(&con->recovery_lock);
2025
	control = &con->eeprom_control;
T
Tao Zhou 已提交
2026
	data = con->eh_data;
L
Luben Tuikov 已提交
2027
	save_count = data->count - control->ras_num_recs;
2028
	mutex_unlock(&con->recovery_lock);
T
Tao Zhou 已提交
2029
	/* only new entries are saved */
2030
	if (save_count > 0) {
2031 2032 2033
		if (amdgpu_ras_eeprom_append(control,
					     &data->bps[control->ras_num_recs],
					     save_count)) {
2034
			dev_err(adev->dev, "Failed to save EEPROM table data!");
T
Tao Zhou 已提交
2035 2036 2037
			return -EIO;
		}

2038 2039 2040
		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
	}

T
Tao Zhou 已提交
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	return 0;
}

/*
 * read error record array in eeprom and reserve enough space for
 * storing new bad pages
 */
static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
{
	struct amdgpu_ras_eeprom_control *control =
2051
		&adev->psp.ras_context.ras->eeprom_control;
2052 2053
	struct eeprom_table_record *bps;
	int ret;
T
Tao Zhou 已提交
2054 2055

	/* no bad page record, skip eeprom access */
L
Luben Tuikov 已提交
2056
	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2057
		return 0;
T
Tao Zhou 已提交
2058

L
Luben Tuikov 已提交
2059
	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
T
Tao Zhou 已提交
2060 2061 2062
	if (!bps)
		return -ENOMEM;

L
Luben Tuikov 已提交
2063
	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2064
	if (ret)
2065
		dev_err(adev->dev, "Failed to load EEPROM table records!");
2066
	else
L
Luben Tuikov 已提交
2067
		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
T
Tao Zhou 已提交
2068 2069 2070 2071 2072

	kfree(bps);
	return ret;
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr)
{
	struct ras_err_handler_data *data = con->eh_data;
	int i;

	addr >>= AMDGPU_GPU_PAGE_SHIFT;
	for (i = 0; i < data->count; i++)
		if (addr == data->bps[i].retired_page)
			return true;

	return false;
}

2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
/*
 * check if an address belongs to bad page
 *
 * Note: this check is only for umc block
 */
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	bool ret = false;

	if (!con || !con->eh_data)
		return ret;

	mutex_lock(&con->recovery_lock);
2102
	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2103 2104 2105 2106
	mutex_unlock(&con->recovery_lock);
	return ret;
}

2107
static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2108
					  uint32_t max_count)
2109
{
2110
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130

	/*
	 * Justification of value bad_page_cnt_threshold in ras structure
	 *
	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
	 * in eeprom, and introduce two scenarios accordingly.
	 *
	 * Bad page retirement enablement:
	 *    - If amdgpu_bad_page_threshold = -1,
	 *      bad_page_cnt_threshold = typical value by formula.
	 *
	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
	 *      max record length in eeprom, use it directly.
	 *
	 * Bad page retirement disablement:
	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
	 *      functionality is disabled, and bad_page_cnt_threshold will
	 *      take no effect.
	 */

2131 2132
	if (amdgpu_bad_page_threshold < 0) {
		u64 val = adev->gmc.mc_vram_size;
2133

2134
		do_div(val, RAS_BAD_PAGE_COVER);
2135
		con->bad_page_cnt_threshold = min(lower_32_bits(val),
2136
						  max_count);
2137
	} else {
2138 2139
		con->bad_page_cnt_threshold = min_t(int, max_count,
						    amdgpu_bad_page_threshold);
2140 2141 2142
	}
}

2143
int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2144 2145
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2146
	struct ras_err_handler_data **data;
2147
	u32  max_eeprom_records_count = 0;
2148
	bool exc_err_limit = false;
T
Tao Zhou 已提交
2149
	int ret;
2150

2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
	if (!con)
		return 0;

	/* Allow access to RAS EEPROM via debugfs, when the ASIC
	 * supports RAS and debugfs is enabled, but when
	 * adev->ras_enabled is unset, i.e. when "ras_enable"
	 * module parameter is set to 0.
	 */
	con->adev = adev;

	if (!adev->ras_enabled)
2162 2163
		return 0;

2164
	data = &con->eh_data;
2165 2166 2167 2168 2169
	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
	if (!*data) {
		ret = -ENOMEM;
		goto out;
	}
2170 2171 2172 2173

	mutex_init(&con->recovery_lock);
	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
	atomic_set(&con->in_recovery, 0);
2174
	con->eeprom_control.bad_channel_bitmap = 0;
2175

2176 2177
	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2178

2179 2180 2181 2182 2183 2184
	/* Todo: During test the SMU might fail to read the eeprom through I2C
	 * when the GPU is pending on XGMI reset during probe time
	 * (Mostly after second bus reset), skip it now
	 */
	if (adev->gmc.xgmi.pending_reset)
		return 0;
2185 2186 2187 2188 2189 2190
	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
	/*
	 * This calling fails when exc_err_limit is true or
	 * ret != 0.
	 */
	if (exc_err_limit || ret)
2191
		goto free;
T
Tao Zhou 已提交
2192

L
Luben Tuikov 已提交
2193
	if (con->eeprom_control.ras_num_recs) {
T
Tao Zhou 已提交
2194 2195
		ret = amdgpu_ras_load_bad_pages(adev);
		if (ret)
2196
			goto free;
2197

2198
		amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
2199 2200 2201 2202 2203

		if (con->update_channel_flag == true) {
			amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
			con->update_channel_flag = false;
		}
T
Tao Zhou 已提交
2204
	}
2205

2206 2207 2208
#ifdef CONFIG_X86_MCE_AMD
	if ((adev->asic_type == CHIP_ALDEBARAN) &&
	    (adev->gmc.xgmi.connected_to_cpu))
2209
		amdgpu_register_bad_pages_mca_notifier(adev);
2210
#endif
2211
	return 0;
2212 2213 2214 2215

free:
	kfree((*data)->bps);
	kfree(*data);
2216
	con->eh_data = NULL;
2217
out:
2218
	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2219

2220 2221 2222 2223 2224 2225 2226 2227 2228
	/*
	 * Except error threshold exceeding case, other failure cases in this
	 * function would not fail amdgpu driver init.
	 */
	if (!exc_err_limit)
		ret = 0;
	else
		ret = -EINVAL;

2229
	return ret;
2230 2231 2232 2233 2234 2235 2236
}

static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data = con->eh_data;

2237 2238 2239 2240
	/* recovery_init failed to init it, fini is useless */
	if (!data)
		return 0;

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	cancel_work_sync(&con->recovery_work);

	mutex_lock(&con->recovery_lock);
	con->eh_data = NULL;
	kfree(data->bps);
	kfree(data);
	mutex_unlock(&con->recovery_lock);

	return 0;
}
/* recovery end */

2253
static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2254
{
2255 2256 2257
	return adev->asic_type == CHIP_VEGA10 ||
		adev->asic_type == CHIP_VEGA20 ||
		adev->asic_type == CHIP_ARCTURUS ||
2258
		adev->asic_type == CHIP_ALDEBARAN ||
2259
		adev->asic_type == CHIP_SIENNA_CICHLID;
2260 2261
}

2262 2263 2264 2265 2266
/*
 * this is workaround for vega20 workstation sku,
 * force enable gfx ras, ignore vbios gfx ras flag
 * due to GC EDC can not write
 */
2267
static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2268 2269 2270 2271 2272 2273 2274
{
	struct atom_context *ctx = adev->mode_info.atom_context;

	if (!ctx)
		return;

	if (strnstr(ctx->vbios_version, "D16406",
2275 2276 2277
		    sizeof(ctx->vbios_version)) ||
		strnstr(ctx->vbios_version, "D36002",
			sizeof(ctx->vbios_version)))
2278
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2279 2280
}

2281 2282 2283 2284 2285 2286 2287 2288 2289
/*
 * check hardware's ras ability which will be saved in hw_supported.
 * if hardware does not support ras, we can skip some ras initializtion and
 * forbid some ras operations from IP.
 * if software itself, say boot parameter, limit the ras ability. We still
 * need allow IP do some limited operations, like disable. In such case,
 * we have to initialize ras as normal. but need check if operation is
 * allowed or not in each function.
 */
2290
static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2291
{
2292
	adev->ras_hw_enabled = adev->ras_enabled = 0;
2293

S
Stanley.Yang 已提交
2294
	if (!adev->is_atom_fw ||
2295
	    !amdgpu_ras_asic_supported(adev))
2296
		return;
2297

2298 2299 2300
	/* If driver run on sriov guest side, only enable ras for aldebaran */
	if (amdgpu_sriov_vf(adev) &&
		adev->ip_versions[MP1_HWIP][0] != IP_VERSION(13, 0, 2))
S
Stanley.Yang 已提交
2301 2302
		return;

2303 2304 2305
	if (!adev->gmc.xgmi.connected_to_cpu) {
		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
			dev_info(adev->dev, "MEM ECC is active.\n");
2306
			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2307
						   1 << AMDGPU_RAS_BLOCK__DF);
2308 2309 2310
		} else {
			dev_info(adev->dev, "MEM ECC is not presented.\n");
		}
2311

2312 2313
		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
			dev_info(adev->dev, "SRAM ECC is active.\n");
S
Stanley.Yang 已提交
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
			if (!amdgpu_sriov_vf(adev)) {
				adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
							    1 << AMDGPU_RAS_BLOCK__DF);

				if (adev->ip_versions[VCN_HWIP][0] == IP_VERSION(2, 6, 0))
					adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN |
							1 << AMDGPU_RAS_BLOCK__JPEG);
				else
					adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN |
							1 << AMDGPU_RAS_BLOCK__JPEG);
			} else {
				adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF |
								1 << AMDGPU_RAS_BLOCK__SDMA |
								1 << AMDGPU_RAS_BLOCK__GFX);
			}
2329 2330 2331 2332 2333 2334
		} else {
			dev_info(adev->dev, "SRAM ECC is not presented.\n");
		}
	} else {
		/* driver only manages a few IP blocks RAS feature
		 * when GPU is connected cpu through XGMI */
2335
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2336 2337
					   1 << AMDGPU_RAS_BLOCK__SDMA |
					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2338
	}
2339

2340
	amdgpu_ras_get_quirks(adev);
2341

2342
	/* hw_supported needs to be aligned with RAS block mask. */
2343
	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2344

2345 2346
	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
		adev->ras_hw_enabled & amdgpu_ras_mask;
2347 2348
}

2349 2350 2351 2352 2353
static void amdgpu_ras_counte_dw(struct work_struct *work)
{
	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
					      ras_counte_delay_work.work);
	struct amdgpu_device *adev = con->adev;
2354
	struct drm_device *dev = adev_to_drm(adev);
2355 2356 2357 2358 2359 2360 2361 2362 2363
	unsigned long ce_count, ue_count;
	int res;

	res = pm_runtime_get_sync(dev->dev);
	if (res < 0)
		goto Out;

	/* Cache new values.
	 */
2364 2365 2366 2367
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2368 2369 2370 2371 2372 2373

	pm_runtime_mark_last_busy(dev->dev);
Out:
	pm_runtime_put_autosuspend(dev->dev);
}

2374 2375 2376
int amdgpu_ras_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2377
	int r;
2378
	bool df_poison, umc_poison;
2379

2380
	if (con)
2381 2382 2383
		return 0;

	con = kmalloc(sizeof(struct amdgpu_ras) +
2384 2385
			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
			sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
2386 2387 2388 2389
			GFP_KERNEL|__GFP_ZERO);
	if (!con)
		return -ENOMEM;

2390 2391 2392 2393 2394
	con->adev = adev;
	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
	atomic_set(&con->ras_ce_count, 0);
	atomic_set(&con->ras_ue_count, 0);

2395 2396 2397 2398
	con->objs = (struct ras_manager *)(con + 1);

	amdgpu_ras_set_context(adev, con);

2399 2400
	amdgpu_ras_check_supported(adev);

2401
	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2402 2403 2404
		/* set gfx block ras context feature for VEGA20 Gaming
		 * send ras disable cmd to ras ta during ras late init.
		 */
2405
		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2406 2407 2408 2409 2410
			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);

			return 0;
		}

2411
		r = 0;
2412
		goto release_con;
2413 2414
	}

2415
	con->update_channel_flag = false;
2416 2417
	con->features = 0;
	INIT_LIST_HEAD(&con->head);
2418 2419
	/* Might need get this flag from vbios. */
	con->flags = RAS_DEFAULT_FLAGS;
2420

2421 2422 2423 2424 2425 2426 2427
	/* initialize nbio ras function ahead of any other
	 * ras functions so hardware fatal error interrupt
	 * can be enabled as early as possible */
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_ARCTURUS:
	case CHIP_ALDEBARAN:
2428 2429 2430
		if (!adev->gmc.xgmi.connected_to_cpu) {
			adev->nbio.ras = &nbio_v7_4_ras;
			amdgpu_ras_register_ras_block(adev, &adev->nbio.ras->ras_block);
2431
			adev->nbio.ras_if = &adev->nbio.ras->ras_block.ras_comm;
2432
		}
2433 2434 2435 2436 2437 2438
		break;
	default:
		/* nbio ras is not available */
		break;
	}

2439 2440 2441
	if (adev->nbio.ras &&
	    adev->nbio.ras->init_ras_controller_interrupt) {
		r = adev->nbio.ras->init_ras_controller_interrupt(adev);
2442
		if (r)
2443
			goto release_con;
2444 2445
	}

2446 2447 2448
	if (adev->nbio.ras &&
	    adev->nbio.ras->init_ras_err_event_athub_interrupt) {
		r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
2449
		if (r)
2450
			goto release_con;
2451 2452
	}

2453
	/* Init poison supported flag, the default value is false */
2454 2455 2456 2457 2458
	if (adev->gmc.xgmi.connected_to_cpu) {
		/* enabled by default when GPU is connected to CPU */
		con->poison_supported = true;
	}
	else if (adev->df.funcs &&
2459
	    adev->df.funcs->query_ras_poison_mode &&
2460 2461
	    adev->umc.ras &&
	    adev->umc.ras->query_ras_poison_mode) {
2462 2463 2464
		df_poison =
			adev->df.funcs->query_ras_poison_mode(adev);
		umc_poison =
2465
			adev->umc.ras->query_ras_poison_mode(adev);
2466 2467 2468 2469 2470 2471 2472 2473
		/* Only poison is set in both DF and UMC, we can support it */
		if (df_poison && umc_poison)
			con->poison_supported = true;
		else if (df_poison != umc_poison)
			dev_warn(adev->dev, "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
					df_poison, umc_poison);
	}

2474 2475
	if (amdgpu_ras_fs_init(adev)) {
		r = -EINVAL;
2476
		goto release_con;
2477
	}
2478

2479
	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2480
		 "hardware ability[%x] ras_mask[%x]\n",
2481
		 adev->ras_hw_enabled, adev->ras_enabled);
2482

2483
	return 0;
2484
release_con:
2485 2486 2487
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

2488
	return r;
2489 2490
}

2491
int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
{
	if (adev->gmc.xgmi.connected_to_cpu)
		return 1;
	return 0;
}

static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
					struct ras_common_if *ras_block)
{
	struct ras_query_if info = {
		.head = *ras_block,
	};

	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		return 0;

	if (amdgpu_ras_query_error_status(adev, &info) != 0)
		DRM_WARN("RAS init harvest failure");

	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
		DRM_WARN("RAS init harvest reset failure");

	return 0;
}

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
{
       struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

       if (!con)
               return false;

       return con->poison_supported;
}

2527
/* helper function to handle common stuff in ip late init phase */
2528 2529
int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
			 struct ras_common_if *ras_block)
2530
{
2531
	struct amdgpu_ras_block_object *ras_obj = NULL;
2532 2533
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	unsigned long ue_count, ce_count;
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
	int r;

	/* disable RAS feature per IP block if it is not supported */
	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
		return 0;
	}

	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
	if (r) {
2544
		if (adev->in_suspend || amdgpu_in_reset(adev)) {
2545 2546 2547 2548 2549 2550 2551
			/* in resume phase, if fail to enable ras,
			 * clean up all ras fs nodes, and disable ras */
			goto cleanup;
		} else
			return r;
	}

2552 2553 2554
	/* check for errors on warm reset edc persisant supported ASIC */
	amdgpu_persistent_edc_harvesting(adev, ras_block);

2555
	/* in resume phase, no need to create ras fs node */
2556
	if (adev->in_suspend || amdgpu_in_reset(adev))
2557 2558
		return 0;

2559
	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
2560 2561 2562
	if (ras_obj->ras_cb || (ras_obj->hw_ops &&
	    (ras_obj->hw_ops->query_poison_status ||
	    ras_obj->hw_ops->handle_poison_consumption))) {
2563
		r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
2564
		if (r)
2565
			goto cleanup;
2566 2567
	}

2568
	r = amdgpu_ras_sysfs_create(adev, ras_block);
2569
	if (r)
2570
		goto interrupt;
2571

2572 2573
	/* Those are the cached values at init.
	 */
2574 2575 2576 2577
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2578

2579
	return 0;
2580 2581

interrupt:
2582
	if (ras_obj->ras_cb)
2583
		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2584
cleanup:
2585 2586 2587 2588
	amdgpu_ras_feature_enable(adev, ras_block, 0);
	return r;
}

2589
static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
2590 2591 2592 2593 2594
			 struct ras_common_if *ras_block)
{
	return amdgpu_ras_block_late_init(adev, ras_block);
}

2595
/* helper function to remove ras fs node and interrupt handler */
2596 2597 2598
void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block)
{
2599
	struct amdgpu_ras_block_object *ras_obj;
2600 2601 2602
	if (!ras_block)
		return;

2603
	amdgpu_ras_sysfs_remove(adev, ras_block);
2604

2605 2606 2607
	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
	if (ras_obj->ras_cb)
		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2608 2609
}

2610 2611 2612 2613 2614 2615
static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block)
{
	return amdgpu_ras_block_late_fini(adev, ras_block);
}

X
xinhui pan 已提交
2616
/* do some init work after IP late init as dependence.
2617
 * and it runs in resume/gpu reset/booting up cases.
X
xinhui pan 已提交
2618
 */
2619
void amdgpu_ras_resume(struct amdgpu_device *adev)
2620 2621 2622 2623
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

2624
	if (!adev->ras_enabled || !con) {
2625 2626 2627
		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
		amdgpu_release_ras_context(adev);

2628
		return;
2629
	}
2630 2631

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
		/* Set up all other IPs which are not implemented. There is a
		 * tricky thing that IP's actual ras error type should be
		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
		 * ERROR_NONE make sense anyway.
		 */
		amdgpu_ras_enable_all_features(adev, 1);

		/* We enable ras on all hw_supported block, but as boot
		 * parameter might disable some of them and one or more IP has
		 * not implemented yet. So we disable them on behalf.
		 */
2643 2644 2645 2646 2647 2648
		list_for_each_entry_safe(obj, tmp, &con->head, node) {
			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
				amdgpu_ras_feature_enable(adev, &obj->head, 0);
				/* there should be no any reference. */
				WARN_ON(alive_obj(obj));
			}
2649
		}
2650 2651 2652
	}
}

2653 2654 2655 2656
void amdgpu_ras_suspend(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2657
	if (!adev->ras_enabled || !con)
2658 2659 2660 2661 2662 2663 2664 2665
		return;

	amdgpu_ras_disable_all_features(adev, 0);
	/* Make sure all ras objects are disabled. */
	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);
}

2666 2667 2668 2669 2670 2671
int amdgpu_ras_late_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras_block_list *node, *tmp;
	struct amdgpu_ras_block_object *obj;
	int r;

S
Stanley.Yang 已提交
2672 2673 2674 2675
	/* Guest side doesn't need init ras feature */
	if (amdgpu_sriov_vf(adev))
		return 0;

2676 2677 2678 2679 2680
	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
		if (!node->ras_obj) {
			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
			continue;
		}
2681

2682 2683 2684 2685 2686 2687 2688 2689
		obj = node->ras_obj;
		if (obj->ras_late_init) {
			r = obj->ras_late_init(adev, &obj->ras_comm);
			if (r) {
				dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
					obj->ras_comm.name, r);
				return r;
			}
2690 2691
		} else
			amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
2692 2693 2694 2695 2696
	}

	return 0;
}

2697 2698 2699 2700 2701
/* do some fini work before IP fini as dependence */
int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2702
	if (!adev->ras_enabled || !con)
2703 2704
		return 0;

2705

2706 2707 2708 2709 2710 2711 2712 2713
	/* Need disable ras on all IPs here before ip [hw/sw]fini */
	amdgpu_ras_disable_all_features(adev, 0);
	amdgpu_ras_recovery_fini(adev);
	return 0;
}

int amdgpu_ras_fini(struct amdgpu_device *adev)
{
2714
	struct amdgpu_ras_block_list *ras_node, *tmp;
2715
	struct amdgpu_ras_block_object *obj = NULL;
2716 2717
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2718
	if (!adev->ras_enabled || !con)
2719 2720
		return 0;

2721 2722 2723 2724 2725 2726
	list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
		if (ras_node->ras_obj) {
			obj = ras_node->ras_obj;
			if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
			    obj->ras_fini)
				obj->ras_fini(adev, &obj->ras_comm);
2727 2728
			else
				amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
2729 2730 2731 2732 2733 2734 2735
		}

		/* Clear ras blocks from ras_list and free ras block list node */
		list_del(&ras_node->node);
		kfree(ras_node);
	}

2736 2737 2738 2739 2740 2741 2742 2743
	amdgpu_ras_fs_fini(adev);
	amdgpu_ras_interrupt_remove_all(adev);

	WARN(con->features, "Feature mask is not cleared");

	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);

2744 2745
	cancel_delayed_work_sync(&con->ras_counte_delay_work);

2746 2747 2748 2749 2750
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

	return 0;
}
2751 2752 2753

void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
{
2754
	amdgpu_ras_check_supported(adev);
2755
	if (!adev->ras_hw_enabled)
2756 2757
		return;

2758
	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2759 2760
		dev_info(adev->dev, "uncorrectable hardware error"
			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2761

2762
		amdgpu_ras_reset_gpu(adev);
2763 2764
	}
}
2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775

bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
{
	if (adev->asic_type == CHIP_VEGA20 &&
	    adev->pm.fw_version <= 0x283400) {
		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
				amdgpu_ras_intr_triggered();
	}

	return false;
}
2776 2777 2778 2779 2780 2781 2782 2783

void amdgpu_release_ras_context(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	if (!con)
		return;

2784
	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2785 2786 2787 2788 2789
		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
		amdgpu_ras_set_context(adev, NULL);
		kfree(con);
	}
}
2790 2791 2792 2793 2794 2795 2796

#ifdef CONFIG_X86_MCE_AMD
static struct amdgpu_device *find_adev(uint32_t node_id)
{
	int i;
	struct amdgpu_device *adev = NULL;

2797 2798
	for (i = 0; i < mce_adev_list.num_gpu; i++) {
		adev = mce_adev_list.devs[i];
2799

2800
		if (adev && adev->gmc.xgmi.connected_to_cpu &&
2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
		    adev->gmc.xgmi.physical_node_id == node_id)
			break;
		adev = NULL;
	}

	return adev;
}

#define GET_MCA_IPID_GPUID(m)	(((m) >> 44) & 0xF)
#define GET_UMC_INST(m)		(((m) >> 21) & 0x7)
#define GET_CHAN_INDEX(m)	((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
#define GPU_ID_OFFSET		8

static int amdgpu_bad_page_notifier(struct notifier_block *nb,
				    unsigned long val, void *data)
{
	struct mce *m = (struct mce *)data;
	struct amdgpu_device *adev = NULL;
	uint32_t gpu_id = 0;
	uint32_t umc_inst = 0;
	uint32_t ch_inst, channel_index = 0;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;
	uint64_t retired_page;

	/*
	 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
	 * and error occurred in DramECC (Extended error code = 0) then only
	 * process the error, else bail out.
	 */
2831
	if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
		    (XEC(m->status, 0x3f) == 0x0)))
		return NOTIFY_DONE;

	/*
	 * If it is correctable error, return.
	 */
	if (mce_is_correctable(m))
		return NOTIFY_OK;

	/*
	 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
	 */
	gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;

	adev = find_adev(gpu_id);
	if (!adev) {
		DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
								gpu_id);
		return NOTIFY_DONE;
	}

	/*
	 * If it is uncorrectable error, then find out UMC instance and
	 * channel index.
	 */
	umc_inst = GET_UMC_INST(m->ipid);
	ch_inst = GET_CHAN_INDEX(m->ipid);

	dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
			     umc_inst, ch_inst);

	/*
	 * Translate UMC channel address to Physical address
	 */
	channel_index =
		adev->umc.channel_idx_tbl[umc_inst * adev->umc.channel_inst_num
					  + ch_inst];

	retired_page = ADDR_OF_8KB_BLOCK(m->addr) |
			ADDR_OF_256B_BLOCK(channel_index) |
			OFFSET_IN_256B_BLOCK(m->addr);

2874
	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
2875
	err_data.err_addr = &err_rec;
2876 2877
	amdgpu_umc_fill_error_record(&err_data, m->addr,
			retired_page, channel_index, umc_inst);
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
						err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	return NOTIFY_OK;
}

static struct notifier_block amdgpu_bad_page_nb = {
	.notifier_call  = amdgpu_bad_page_notifier,
	.priority       = MCE_PRIO_UC,
};

2893
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
2894
{
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
	/*
	 * Add the adev to the mce_adev_list.
	 * During mode2 reset, amdgpu device is temporarily
	 * removed from the mgpu_info list which can cause
	 * page retirement to fail.
	 * Use this list instead of mgpu_info to find the amdgpu
	 * device on which the UMC error was reported.
	 */
	mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;

2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
	/*
	 * Register the x86 notifier only once
	 * with MCE subsystem.
	 */
	if (notifier_registered == false) {
		mce_register_decode_chain(&amdgpu_bad_page_nb);
		notifier_registered = true;
	}
}
#endif
2915

2916
struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
2917 2918 2919 2920 2921 2922 2923
{
	if (!adev)
		return NULL;

	return adev->psp.ras_context.ras;
}

2924
int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
2925 2926
{
	if (!adev)
Y
Yang Li 已提交
2927
		return -EINVAL;
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953

	adev->psp.ras_context.ras = ras_con;
	return 0;
}

/* check if ras is supported on block, say, sdma, gfx */
int amdgpu_ras_is_supported(struct amdgpu_device *adev,
		unsigned int block)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (block >= AMDGPU_RAS_BLOCK_COUNT)
		return 0;
	return ras && (adev->ras_enabled & (1 << block));
}

int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
		schedule_work(&ras->recovery_work);
	return 0;
}


2954 2955
/* Register each ip ras block into amdgpu ras */
int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
2956
		struct amdgpu_ras_block_object *ras_block_obj)
2957
{
2958
	struct amdgpu_ras_block_list *ras_node;
2959 2960 2961
	if (!adev || !ras_block_obj)
		return -EINVAL;

2962 2963 2964
	if (!amdgpu_ras_asic_supported(adev))
		return 0;

2965 2966 2967 2968 2969 2970 2971
	ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
	if (!ras_node)
		return -ENOMEM;

	INIT_LIST_HEAD(&ras_node->node);
	ras_node->ras_obj = ras_block_obj;
	list_add_tail(&ras_node->node, &adev->ras_list);
2972 2973 2974

	return 0;
}