amdgpu_ras.c 61.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
#include <linux/debugfs.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/uaccess.h>
28 29
#include <linux/reboot.h>
#include <linux/syscalls.h>
30

31 32
#include "amdgpu.h"
#include "amdgpu_ras.h"
33
#include "amdgpu_atomfirmware.h"
34
#include "amdgpu_xgmi.h"
35
#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
36
#include "atom.h"
37

38 39
static const char *RAS_FS_NAME = "ras";

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
const char *ras_error_string[] = {
	"none",
	"parity",
	"single_correctable",
	"multi_uncorrectable",
	"poison",
};

const char *ras_block_string[] = {
	"umc",
	"sdma",
	"gfx",
	"mmhub",
	"athub",
	"pcie_bif",
	"hdp",
	"xgmi_wafl",
	"df",
	"smn",
	"sem",
	"mp0",
	"mp1",
	"fuse",
};

#define ras_err_str(i) (ras_error_string[ffs(i)])
#define ras_block_str(i) (ras_block_string[i])

68 69
#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)

70 71 72
/* inject address is 52 bits */
#define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)

73 74 75
/* typical ECC bad page rate(1 bad page per 100MB VRAM) */
#define RAS_BAD_PAGE_RATE		(100 * 1024 * 1024ULL)

76 77 78 79 80
enum amdgpu_ras_retire_page_reservation {
	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
	AMDGPU_RAS_RETIRE_PAGE_PENDING,
	AMDGPU_RAS_RETIRE_PAGE_FAULT,
};
81 82 83

atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);

84 85
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr);
86 87 88
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr);

89 90
void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
{
91
	if (adev && amdgpu_ras_get_context(adev))
92 93 94
		amdgpu_ras_get_context(adev)->error_query_ready = ready;
}

95
static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
96
{
97
	if (adev && amdgpu_ras_get_context(adev))
98 99 100 101 102
		return amdgpu_ras_get_context(adev)->error_query_ready;

	return false;
}

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
{
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;

	if ((address >= adev->gmc.mc_vram_size) ||
	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
		dev_warn(adev->dev,
		         "RAS WARN: input address 0x%llx is invalid.\n",
		         address);
		return -EINVAL;
	}

	if (amdgpu_ras_check_bad_page(adev, address)) {
		dev_warn(adev->dev,
118
			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
			 address);
		return 0;
	}

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));

	err_rec.address = address;
	err_rec.retired_page = address >> AMDGPU_GPU_PAGE_SHIFT;
	err_rec.ts = (uint64_t)ktime_get_real_seconds();
	err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;

	err_data.err_addr = &err_rec;
	err_data.err_addr_cnt = 1;

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
					 err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
	dev_warn(adev->dev, "Clear EEPROM:\n");
	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");

	return 0;
}

146 147 148 149 150 151 152 153 154 155
static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
					size_t size, loff_t *pos)
{
	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
	struct ras_query_if info = {
		.head = obj->head,
	};
	ssize_t s;
	char val[128];

156
	if (amdgpu_ras_query_error_status(obj->adev, &info))
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
		return -EINVAL;

	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
			"ue", info.ue_count,
			"ce", info.ce_count);
	if (*pos >= s)
		return 0;

	s -= *pos;
	s = min_t(u64, s, size);


	if (copy_to_user(buf, &val[*pos], s))
		return -EINVAL;

	*pos += s;

	return s;
}

static const struct file_operations amdgpu_ras_debugfs_ops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ras_debugfs_read,
180
	.write = NULL,
181 182 183
	.llseek = default_llseek
};

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
		*block_id = i;
		if (strcmp(name, ras_block_str(i)) == 0)
			return 0;
	}
	return -EINVAL;
}

static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
		const char __user *buf, size_t size,
		loff_t *pos, struct ras_debug_if *data)
{
	ssize_t s = min_t(u64, 64, size);
	char str[65];
	char block_name[33];
	char err[9] = "ue";
	int op = -1;
	int block_id;
206
	uint32_t sub_block;
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
	u64 address, value;

	if (*pos)
		return -EINVAL;
	*pos = size;

	memset(str, 0, sizeof(str));
	memset(data, 0, sizeof(*data));

	if (copy_from_user(str, buf, s))
		return -EINVAL;

	if (sscanf(str, "disable %32s", block_name) == 1)
		op = 0;
	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
		op = 1;
	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
		op = 2;
225
	else if (strstr(str, "retire_page") != NULL)
226
		op = 3;
227
	else if (str[0] && str[1] && str[2] && str[3])
228 229 230 231
		/* ascii string, but commands are not matched. */
		return -EINVAL;

	if (op != -1) {
232
		if (op == 3) {
233 234
			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
			    sscanf(str, "%*s %llu", &address) != 1)
235
				return -EINVAL;
236 237 238 239 240 241 242

			data->op = op;
			data->inject.address = address;

			return 0;
		}

243 244 245 246
		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
			return -EINVAL;

		data->head.block = block_id;
247 248 249 250 251 252 253 254
		/* only ue and ce errors are supported */
		if (!memcmp("ue", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
		else if (!memcmp("ce", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
		else
			return -EINVAL;

255 256 257
		data->op = op;

		if (op == 2) {
258 259 260
			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
				   &sub_block, &address, &value) != 3 &&
			    sscanf(str, "%*s %*s %*s %u %llu %llu",
261 262
				   &sub_block, &address, &value) != 3)
				return -EINVAL;
263
			data->head.sub_block_index = sub_block;
264 265 266 267
			data->inject.address = address;
			data->inject.value = value;
		}
	} else {
X
xinhui pan 已提交
268
		if (size < sizeof(*data))
269 270 271 272 273 274 275 276
			return -EINVAL;

		if (copy_from_user(data, buf, sizeof(*data)))
			return -EINVAL;
	}

	return 0;
}
277

278 279
/**
 * DOC: AMDGPU RAS debugfs control interface
X
xinhui pan 已提交
280
 *
281
 * The control interface accepts struct ras_debug_if which has two members.
X
xinhui pan 已提交
282 283
 *
 * First member: ras_debug_if::head or ras_debug_if::inject.
284 285
 *
 * head is used to indicate which IP block will be under control.
X
xinhui pan 已提交
286 287 288 289 290 291 292 293 294 295 296
 *
 * head has four members, they are block, type, sub_block_index, name.
 * block: which IP will be under control.
 * type: what kind of error will be enabled/disabled/injected.
 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
 * name: the name of IP.
 *
 * inject has two more members than head, they are address, value.
 * As their names indicate, inject operation will write the
 * value to the address.
 *
297
 * The second member: struct ras_debug_if::op.
298
 * It has three kinds of operations.
299 300 301 302
 *
 * - 0: disable RAS on the block. Take ::head as its data.
 * - 1: enable RAS on the block. Take ::head as its data.
 * - 2: inject errors on the block. Take ::inject as its data.
X
xinhui pan 已提交
303
 *
304
 * How to use the interface?
305
 *
306
 * In a program
307
 *
308 309
 * Copy the struct ras_debug_if in your code and initialize it.
 * Write the struct to the control interface.
310
 *
311
 * From shell
312
 *
313 314
 * .. code-block:: bash
 *
315 316 317
 *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
318
 *
319
 * Where N, is the card which you want to affect.
320
 *
321 322 323
 * "disable" requires only the block.
 * "enable" requires the block and error type.
 * "inject" requires the block, error type, address, and value.
324
 *
325
 * The block is one of: umc, sdma, gfx, etc.
326
 *	see ras_block_string[] for details
327
 *
328 329 330
 * The error type is one of: ue, ce, where,
 *	ue is multi-uncorrectable
 *	ce is single-correctable
331
 *
332 333
 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
 * The address and value are hexadecimal numbers, leading 0x is optional.
334
 *
335
 * For instance,
336 337
 *
 * .. code-block:: bash
338
 *
339 340
 *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
341 342
 *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *
343
 * How to check the result of the operation?
X
xinhui pan 已提交
344
 *
345
 * To check disable/enable, see "ras" features at,
X
xinhui pan 已提交
346 347
 * /sys/class/drm/card[0/1/2...]/device/ras/features
 *
348 349
 * To check inject, see the corresponding error count at,
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
X
xinhui pan 已提交
350
 *
351
 * .. note::
352
 *	Operations are only allowed on blocks which are supported.
353
 *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
354 355
 *	to see which blocks support RAS on a particular asic.
 *
X
xinhui pan 已提交
356 357 358 359 360 361 362 363
 */
static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, const char __user *buf,
		size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
	struct ras_debug_if data;
	int ret = 0;

364
	if (!amdgpu_ras_get_error_query_ready(adev)) {
365 366
		dev_warn(adev->dev, "RAS WARN: error injection "
				"currently inaccessible\n");
367 368 369
		return size;
	}

370 371
	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
	if (ret)
X
xinhui pan 已提交
372 373
		return -EINVAL;

374
	if (data.op == 3) {
375
		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
376
		if (!ret)
377 378 379 380 381
			return size;
		else
			return ret;
	}

X
xinhui pan 已提交
382 383 384 385 386 387 388 389 390 391 392
	if (!amdgpu_ras_is_supported(adev, data.head.block))
		return -EINVAL;

	switch (data.op) {
	case 0:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
		break;
	case 1:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
		break;
	case 2:
393 394
		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
395 396 397
			dev_warn(adev->dev, "RAS WARN: input address "
					"0x%llx is invalid.",
					data.inject.address);
398 399 400 401
			ret = -EINVAL;
			break;
		}

402 403 404
		/* umc ce/ue error injection for a bad page is not allowed */
		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
405 406
			dev_warn(adev->dev, "RAS WARN: 0x%llx has been marked "
					"as bad before error injection!\n",
407 408 409 410
					data.inject.address);
			break;
		}

411
		/* data.inject.address is offset instead of absolute gpu address */
X
xinhui pan 已提交
412 413
		ret = amdgpu_ras_error_inject(adev, &data.inject);
		break;
414 415 416
	default:
		ret = -EINVAL;
		break;
417
	}
X
xinhui pan 已提交
418 419 420 421 422 423 424

	if (ret)
		return -EINVAL;

	return size;
}

425 426 427
/**
 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
 *
428
 * Some boards contain an EEPROM which is used to persistently store a list of
429
 * bad pages which experiences ECC errors in vram.  This interface provides
430 431 432 433 434 435 436 437 438 439
 * a way to reset the EEPROM, e.g., after testing error injection.
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo 1 > ../ras/ras_eeprom_reset
 *
 * will reset EEPROM table to 0 entries.
 *
440 441 442 443
 */
static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, const char __user *buf,
		size_t size, loff_t *pos)
{
444 445
	struct amdgpu_device *adev =
		(struct amdgpu_device *)file_inode(f)->i_private;
446 447
	int ret;

448 449
	ret = amdgpu_ras_eeprom_reset_table(
			&(amdgpu_ras_get_context(adev)->eeprom_control));
450

451 452 453 454 455 456
	if (ret == 1) {
		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
		return size;
	} else {
		return -EIO;
	}
457 458
}

X
xinhui pan 已提交
459 460 461 462 463 464 465
static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_ctrl_write,
	.llseek = default_llseek
};

466 467 468 469 470 471 472
static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_eeprom_write,
	.llseek = default_llseek
};

473 474 475
/**
 * DOC: AMDGPU RAS sysfs Error Count Interface
 *
476
 * It allows the user to read the error count for each IP block on the gpu through
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
 *
 * It outputs the multiple lines which report the uncorrected (ue) and corrected
 * (ce) error counts.
 *
 * The format of one line is below,
 *
 * [ce|ue]: count
 *
 * Example:
 *
 * .. code-block:: bash
 *
 *	ue: 0
 *	ce: 1
 *
 */
494 495 496 497 498 499 500 501
static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
	struct ras_query_if info = {
		.head = obj->head,
	};

502
	if (!amdgpu_ras_get_error_query_ready(obj->adev))
503
		return sysfs_emit(buf, "Query currently inaccessible\n");
504

505
	if (amdgpu_ras_query_error_status(obj->adev, &info))
506 507
		return -EINVAL;

508 509 510 511 512 513

	if (obj->adev->asic_type == CHIP_ALDEBARAN) {
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
			DRM_WARN("Failed to reset error counter and error status");
	}

514 515
	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
			  "ce", info.ce_count);
516 517 518 519 520 521 522 523 524
}

/* obj begin */

#define get_obj(obj) do { (obj)->use++; } while (0)
#define alive_obj(obj) ((obj)->use)

static inline void put_obj(struct ras_manager *obj)
{
525
	if (obj && (--obj->use == 0))
526
		list_del(&obj->node);
527 528
	if (obj && (obj->use < 0))
		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name);
529 530 531 532 533 534 535 536 537
}

/* make one obj and return it. */
static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

538
	if (!adev->ras_enabled || !con)
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
		return NULL;

	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
		return NULL;

	obj = &con->objs[head->block];
	/* already exist. return obj? */
	if (alive_obj(obj))
		return NULL;

	obj->head = *head;
	obj->adev = adev;
	list_add(&obj->node, &con->head);
	get_obj(obj);

	return obj;
}

/* return an obj equal to head, or the first when head is NULL */
558
struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
559 560 561 562 563 564
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	int i;

565
	if (!adev->ras_enabled || !con)
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
		return NULL;

	if (head) {
		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
			return NULL;

		obj = &con->objs[head->block];

		if (alive_obj(obj)) {
			WARN_ON(head->block != obj->head.block);
			return obj;
		}
	} else {
		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
			obj = &con->objs[i];
			if (alive_obj(obj)) {
				WARN_ON(i != obj->head.block);
				return obj;
			}
		}
	}

	return NULL;
}
/* obj end */

/* feature ctl begin */
static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
594
					 struct ras_common_if *head)
595
{
596
	return adev->ras_hw_enabled & BIT(head->block);
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
}

static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->features & BIT(head->block);
}

/*
 * if obj is not created, then create one.
 * set feature enable flag.
 */
static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, int enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

617 618 619 620 621 622
	/* If hardware does not support ras, then do not create obj.
	 * But if hardware support ras, we can create the obj.
	 * Ras framework checks con->hw_supported to see if it need do
	 * corresponding initialization.
	 * IP checks con->support to see if it need disable ras.
	 */
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
	if (!amdgpu_ras_is_feature_allowed(adev, head))
		return 0;
	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
		return 0;

	if (enable) {
		if (!obj) {
			obj = amdgpu_ras_create_obj(adev, head);
			if (!obj)
				return -EINVAL;
		} else {
			/* In case we create obj somewhere else */
			get_obj(obj);
		}
		con->features |= BIT(head->block);
	} else {
		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
640
			con->features &= ~BIT(head->block);
641 642 643 644 645 646 647 648 649 650 651 652
			put_obj(obj);
		}
	}

	return 0;
}

/* wrapper of psp_ras_enable_features */
int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
653
	union ta_ras_cmd_input *info;
654 655 656 657 658
	int ret;

	if (!con)
		return -EINVAL;

659
	info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
660 661 662
	if (!info)
		return -ENOMEM;

663
	if (!enable) {
664
		info->disable_features = (struct ta_ras_disable_features_input) {
665 666
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
667 668
		};
	} else {
669
		info->enable_features = (struct ta_ras_enable_features_input) {
670 671
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
672 673 674 675 676 677
		};
	}

	/* Do not enable if it is not allowed. */
	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
	/* Are we alerady in that state we are going to set? */
678 679 680 681
	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) {
		ret = 0;
		goto out;
	}
682

683
	if (!amdgpu_ras_intr_triggered()) {
684
		ret = psp_ras_enable_features(&adev->psp, info, enable);
685
		if (ret) {
686 687 688 689
			dev_err(adev->dev, "ras %s %s failed %d\n",
				enable ? "enable":"disable",
				ras_block_str(head->block),
				ret);
690
			goto out;
691
		}
692 693 694 695
	}

	/* setup the obj */
	__amdgpu_ras_feature_enable(adev, head, enable);
696 697 698 699
	ret = 0;
out:
	kfree(info);
	return ret;
700 701
}

702 703 704 705 706 707 708 709 710 711 712
/* Only used in device probe stage and called only once. */
int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ret;

	if (!con)
		return -EINVAL;

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
		if (enable) {
			/* There is no harm to issue a ras TA cmd regardless of
			 * the currecnt ras state.
			 * If current state == target state, it will do nothing
			 * But sometimes it requests driver to reset and repost
			 * with error code -EAGAIN.
			 */
			ret = amdgpu_ras_feature_enable(adev, head, 1);
			/* With old ras TA, we might fail to enable ras.
			 * Log it and just setup the object.
			 * TODO need remove this WA in the future.
			 */
			if (ret == -EINVAL) {
				ret = __amdgpu_ras_feature_enable(adev, head, 1);
				if (!ret)
728 729
					dev_info(adev->dev,
						"RAS INFO: %s setup object\n",
730 731 732 733 734 735 736
						ras_block_str(head->block));
			}
		} else {
			/* setup the object then issue a ras TA disable cmd.*/
			ret = __amdgpu_ras_feature_enable(adev, head, 1);
			if (ret)
				return ret;
737

738 739 740 741
			/* gfx block ras dsiable cmd must send to ras-ta */
			if (head->block == AMDGPU_RAS_BLOCK__GFX)
				con->features |= BIT(head->block);

742
			ret = amdgpu_ras_feature_enable(adev, head, 0);
743 744

			/* clean gfx block ras features flag */
745
			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
746
				con->features &= ~BIT(head->block);
747
		}
748 749 750 751 752 753
	} else
		ret = amdgpu_ras_feature_enable(adev, head, enable);

	return ret;
}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		/* bypass psp.
		 * aka just release the obj and corresponding flags
		 */
		if (bypass) {
			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		}
771
	}
772 773 774 775 776 777 778 779 780 781

	return con->features;
}

static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ras_block_count = AMDGPU_RAS_BLOCK_COUNT;
	int i;
782 783
	const enum amdgpu_ras_error_type default_ras_type =
		AMDGPU_RAS_ERROR__NONE;
784 785 786 787

	for (i = 0; i < ras_block_count; i++) {
		struct ras_common_if head = {
			.block = i,
788
			.type = default_ras_type,
789 790 791 792 793 794 795 796 797 798 799 800 801 802
			.sub_block_index = 0,
		};
		strcpy(head.name, ras_block_str(i));
		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
803
	}
804 805 806 807 808 809

	return con->features;
}
/* feature ctl end */

/* query/inject/cure begin */
810 811
int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
	struct ras_query_if *info)
812 813
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
814
	struct ras_err_data err_data = {0, 0, 0, NULL};
815
	int i;
816 817 818 819

	if (!obj)
		return -EINVAL;

820 821
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__UMC:
822 823 824
		if (adev->umc.ras_funcs &&
		    adev->umc.ras_funcs->query_ras_error_count)
			adev->umc.ras_funcs->query_ras_error_count(adev, &err_data);
825 826 827
		/* umc query_ras_error_address is also responsible for clearing
		 * error status
		 */
828 829 830
		if (adev->umc.ras_funcs &&
		    adev->umc.ras_funcs->query_ras_error_address)
			adev->umc.ras_funcs->query_ras_error_address(adev, &err_data);
831
		break;
832 833 834 835 836 837 838
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->query_ras_error_count) {
			for (i = 0; i < adev->sdma.num_instances; i++)
				adev->sdma.funcs->query_ras_error_count(adev, i,
									&err_data);
		}
		break;
839
	case AMDGPU_RAS_BLOCK__GFX:
840 841 842
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_count)
			adev->gfx.ras_funcs->query_ras_error_count(adev, &err_data);
843

844 845 846
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_status)
			adev->gfx.ras_funcs->query_ras_error_status(adev);
847
		break;
848
	case AMDGPU_RAS_BLOCK__MMHUB:
849 850 851
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_count)
			adev->mmhub.ras_funcs->query_ras_error_count(adev, &err_data);
852

853 854 855
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
856
		break;
857
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
858 859 860
		if (adev->nbio.ras_funcs &&
		    adev->nbio.ras_funcs->query_ras_error_count)
			adev->nbio.ras_funcs->query_ras_error_count(adev, &err_data);
861
		break;
862
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
863 864 865
		if (adev->gmc.xgmi.ras_funcs &&
		    adev->gmc.xgmi.ras_funcs->query_ras_error_count)
			adev->gmc.xgmi.ras_funcs->query_ras_error_count(adev, &err_data);
866
		break;
867 868 869 870 871
	case AMDGPU_RAS_BLOCK__HDP:
		if (adev->hdp.ras_funcs &&
		    adev->hdp.ras_funcs->query_ras_error_count)
			adev->hdp.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
872 873 874
	default:
		break;
	}
875 876 877 878

	obj->err_data.ue_count += err_data.ue_count;
	obj->err_data.ce_count += err_data.ce_count;

879 880 881
	info->ue_count = obj->err_data.ue_count;
	info->ce_count = obj->err_data.ce_count;

882
	if (err_data.ce_count) {
883 884 885 886 887
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld correctable hardware errors "
888 889
					"detected in %s block, no user "
					"action is needed.\n",
890 891
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
892 893
					obj->err_data.ce_count,
					ras_block_str(info->head.block));
894 895 896 897 898 899 900
		} else {
			dev_info(adev->dev, "%ld correctable hardware errors "
					"detected in %s block, no user "
					"action is needed.\n",
					obj->err_data.ce_count,
					ras_block_str(info->head.block));
		}
901 902
	}
	if (err_data.ue_count) {
903 904 905 906 907
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld uncorrectable hardware errors "
908
					"detected in %s block\n",
909 910
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
911 912
					obj->err_data.ue_count,
					ras_block_str(info->head.block));
913 914 915 916 917 918
		} else {
			dev_info(adev->dev, "%ld uncorrectable hardware errors "
					"detected in %s block\n",
					obj->err_data.ue_count,
					ras_block_str(info->head.block));
		}
919
	}
920

921 922 923
	return 0;
}

924 925 926 927 928 929 930 931
int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
		enum amdgpu_ras_block block)
{
	if (!amdgpu_ras_is_supported(adev, block))
		return -EINVAL;

	switch (block) {
	case AMDGPU_RAS_BLOCK__GFX:
932 933 934
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->reset_ras_error_count)
			adev->gfx.ras_funcs->reset_ras_error_count(adev);
935

936 937 938
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->reset_ras_error_status)
			adev->gfx.ras_funcs->reset_ras_error_status(adev);
939 940
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
941 942 943
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
944 945 946 947

		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_status)
			adev->mmhub.ras_funcs->reset_ras_error_status(adev);
948 949 950 951 952
		break;
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->reset_ras_error_count)
			adev->sdma.funcs->reset_ras_error_count(adev);
		break;
953 954 955 956 957
	case AMDGPU_RAS_BLOCK__HDP:
		if (adev->hdp.ras_funcs &&
		    adev->hdp.ras_funcs->reset_ras_error_count)
			adev->hdp.ras_funcs->reset_ras_error_count(adev);
		break;
958 959 960 961 962 963 964
	default:
		break;
	}

	return 0;
}

965
/* Trigger XGMI/WAFL error */
966
static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
				 struct ta_ras_trigger_error_input *block_info)
{
	int ret;

	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
		dev_warn(adev->dev, "Failed to disallow df cstate");

	if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
		dev_warn(adev->dev, "Failed to disallow XGMI power down");

	ret = psp_ras_trigger_error(&adev->psp, block_info);

	if (amdgpu_ras_intr_triggered())
		return ret;

	if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
		dev_warn(adev->dev, "Failed to allow XGMI power down");

985
	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
986 987 988 989 990
		dev_warn(adev->dev, "Failed to allow df cstate");

	return ret;
}

991 992 993 994 995 996
/* wrapper of psp_ras_trigger_error */
int amdgpu_ras_error_inject(struct amdgpu_device *adev,
		struct ras_inject_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ta_ras_trigger_error_input block_info = {
997 998
		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
999 1000 1001 1002 1003 1004 1005 1006 1007
		.sub_block_index = info->head.sub_block_index,
		.address = info->address,
		.value = info->value,
	};
	int ret = 0;

	if (!obj)
		return -EINVAL;

1008 1009
	/* Calculate XGMI relative offset */
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1010 1011 1012
		block_info.address =
			amdgpu_xgmi_get_relative_phy_addr(adev,
							  block_info.address);
1013 1014
	}

1015 1016
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1017 1018 1019
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->ras_error_inject)
			ret = adev->gfx.ras_funcs->ras_error_inject(adev, info);
1020 1021 1022 1023
		else
			ret = -EINVAL;
		break;
	case AMDGPU_RAS_BLOCK__UMC:
1024
	case AMDGPU_RAS_BLOCK__SDMA:
1025
	case AMDGPU_RAS_BLOCK__MMHUB:
1026
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
1027 1028
		ret = psp_ras_trigger_error(&adev->psp, &block_info);
		break;
1029 1030 1031
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
		ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
		break;
1032
	default:
1033
		dev_info(adev->dev, "%s error injection is not supported yet\n",
1034
			 ras_block_str(info->head.block));
1035
		ret = -EINVAL;
1036 1037
	}

1038 1039 1040
	if (ret)
		dev_err(adev->dev, "ras inject %s failed %d\n",
			ras_block_str(info->head.block), ret);
1041 1042 1043 1044 1045

	return ret;
}

/* get the total error counts on all IPs */
1046
unsigned long amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1047 1048 1049 1050 1051 1052
		bool is_ce)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	struct ras_err_data data = {0, 0};

1053
	if (!adev->ras_enabled || !con)
1054
		return 0;
1055 1056 1057 1058 1059 1060

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

1061
		if (amdgpu_ras_query_error_status(adev, &info))
1062
			return 0;
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074

		data.ce_count += info.ce_count;
		data.ue_count += info.ue_count;
	}

	return is_ce ? data.ce_count : data.ue_count;
}
/* query/inject/cure end */


/* sysfs begin */

1075 1076 1077 1078 1079 1080
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count);

static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
{
	switch (flags) {
1081
	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1082
		return "R";
1083
	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1084
		return "P";
1085
	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1086 1087
	default:
		return "F";
T
Tom Rix 已提交
1088
	}
1089 1090
}

1091 1092
/**
 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
 *
 * It allows user to read the bad pages of vram on the gpu through
 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
 *
 * It outputs multiple lines, and each line stands for one gpu page.
 *
 * The format of one line is below,
 * gpu pfn : gpu page size : flags
 *
 * gpu pfn and gpu page size are printed in hex format.
 * flags can be one of below character,
1104
 *
1105
 * R: reserved, this gpu page is reserved and not able to use.
1106
 *
1107
 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1108 1109
 * in next window of page_reserve.
 *
1110 1111
 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
 *
1112 1113 1114 1115 1116 1117 1118
 * Examples:
 *
 * .. code-block:: bash
 *
 *	0x00000001 : 0x00001000 : R
 *	0x00000002 : 0x00001000 : P
 *
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
 */

static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
		struct kobject *kobj, struct bin_attribute *attr,
		char *buf, loff_t ppos, size_t count)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, badpages_attr);
	struct amdgpu_device *adev = con->adev;
	const unsigned int element_size =
		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1130 1131
	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
	unsigned int end = div64_ul(ppos + count - 1, element_size);
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	ssize_t s = 0;
	struct ras_badpage *bps = NULL;
	unsigned int bps_count = 0;

	memset(buf, 0, count);

	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
		return 0;

	for (; start < end && start < bps_count; start++)
		s += scnprintf(&buf[s], element_size + 1,
				"0x%08x : 0x%08x : %1s\n",
				bps[start].bp,
				bps[start].size,
				amdgpu_ras_badpage_flags_str(bps[start].flags));

	kfree(bps);

	return s;
}

1153 1154 1155 1156 1157 1158
static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, features_attr);

1159
	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1160 1161
}

1162 1163 1164 1165 1166 1167 1168 1169 1170
static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&con->badpages_attr.attr,
				RAS_FS_NAME);
}

1171 1172 1173 1174 1175 1176 1177 1178
static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct attribute_group group = {
1179
		.name = RAS_FS_NAME,
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
		.attrs = attrs,
	};

	sysfs_remove_group(&adev->dev->kobj, &group);

	return 0;
}

int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
		struct ras_fs_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

	if (!obj || obj->attr_inuse)
		return -EINVAL;

	get_obj(obj);

	memcpy(obj->fs_data.sysfs_name,
			head->sysfs_name,
			sizeof(obj->fs_data.sysfs_name));

	obj->sysfs_attr = (struct device_attribute){
		.attr = {
			.name = obj->fs_data.sysfs_name,
			.mode = S_IRUGO,
		},
			.show = amdgpu_ras_sysfs_read,
	};
1209
	sysfs_attr_init(&obj->sysfs_attr.attr);
1210 1211 1212

	if (sysfs_add_file_to_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1213
				RAS_FS_NAME)) {
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
		put_obj(obj);
		return -EINVAL;
	}

	obj->attr_inuse = 1;

	return 0;
}

int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

	if (!obj || !obj->attr_inuse)
		return -EINVAL;

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1233
				RAS_FS_NAME);
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
	obj->attr_inuse = 0;
	put_obj(obj);

	return 0;
}

static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		amdgpu_ras_sysfs_remove(adev, &obj->head);
	}

1249 1250 1251
	if (amdgpu_bad_page_threshold != 0)
		amdgpu_ras_sysfs_remove_bad_page_node(adev);

1252 1253 1254 1255 1256 1257
	amdgpu_ras_sysfs_remove_feature_node(adev);

	return 0;
}
/* sysfs end */

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
/**
 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
 *
 * Normally when there is an uncorrectable error, the driver will reset
 * the GPU to recover.  However, in the event of an unrecoverable error,
 * the driver provides an interface to reboot the system automatically
 * in that event.
 *
 * The following file in debugfs provides that interface:
 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo true > .../ras/auto_reboot
 *
 */
1276
/* debugfs begin */
1277
static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
X
xinhui pan 已提交
1278 1279
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1280 1281
	struct drm_minor  *minor = adev_to_drm(adev)->primary;
	struct dentry     *dir;
X
xinhui pan 已提交
1282

1283 1284 1285 1286 1287
	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_ctrl_ops);
	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_ops);
1288 1289
	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
			   &con->bad_page_cnt_threshold);
1290 1291
	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1292 1293 1294 1295 1296 1297 1298 1299 1300

	/*
	 * After one uncorrectable error happens, usually GPU recovery will
	 * be scheduled. But due to the known problem in GPU recovery failing
	 * to bring GPU back, below interface provides one direct way to
	 * user to reboot system automatically in such case within
	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
	 * will never be called.
	 */
1301
	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1302 1303 1304 1305 1306

	/*
	 * User could set this not to clean up hardware's error count register
	 * of RAS IPs during ras recovery.
	 */
1307 1308 1309
	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
			    &con->disable_ras_err_cnt_harvest);
	return dir;
X
xinhui pan 已提交
1310 1311
}

1312
static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1313 1314
				      struct ras_fs_if *head,
				      struct dentry *dir)
1315 1316 1317
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

1318
	if (!obj || !dir)
1319
		return;
1320 1321 1322 1323 1324 1325 1326

	get_obj(obj);

	memcpy(obj->fs_data.debugfs_name,
			head->debugfs_name,
			sizeof(obj->fs_data.debugfs_name));

1327 1328
	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
			    obj, &amdgpu_ras_debugfs_ops);
1329 1330
}

1331 1332 1333
void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1334
	struct dentry *dir;
1335
	struct ras_manager *obj;
1336 1337 1338 1339 1340 1341
	struct ras_fs_if fs_info;

	/*
	 * it won't be called in resume path, no need to check
	 * suspend and gpu reset status
	 */
1342
	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1343 1344
		return;

1345
	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1346

1347
	list_for_each_entry(obj, &con->head, node) {
1348 1349 1350 1351 1352
		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
			(obj->attr_inuse == 1)) {
			sprintf(fs_info.debugfs_name, "%s_err_inject",
					ras_block_str(obj->head.block));
			fs_info.head = obj->head;
1353
			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1354 1355 1356 1357
		}
	}
}

1358 1359 1360
/* debugfs end */

/* ras fs */
1361 1362 1363 1364
static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
		amdgpu_ras_sysfs_badpages_read, NULL, 0);
static DEVICE_ATTR(features, S_IRUGO,
		amdgpu_ras_sysfs_features_read, NULL);
1365 1366
static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
{
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute_group group = {
		.name = RAS_FS_NAME,
	};
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct bin_attribute *bin_attrs[] = {
		NULL,
		NULL,
	};
1379
	int r;
1380

1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	/* add features entry */
	con->features_attr = dev_attr_features;
	group.attrs = attrs;
	sysfs_attr_init(attrs[0]);

	if (amdgpu_bad_page_threshold != 0) {
		/* add bad_page_features entry */
		bin_attr_gpu_vram_bad_pages.private = NULL;
		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
		bin_attrs[0] = &con->badpages_attr;
		group.bin_attrs = bin_attrs;
		sysfs_bin_attr_init(bin_attrs[0]);
	}

1395 1396 1397
	r = sysfs_create_group(&adev->dev->kobj, &group);
	if (r)
		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1398

1399 1400 1401 1402 1403
	return 0;
}

static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
{
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *con_obj, *ip_obj, *tmp;

	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
			if (ip_obj)
				put_obj(ip_obj);
		}
	}

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
	amdgpu_ras_sysfs_remove_all(adev);
	return 0;
}
/* ras fs end */

/* ih begin */
static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct amdgpu_iv_entry entry;
	int ret;
1426
	struct ras_err_data err_data = {0, 0, 0, NULL};
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440

	while (data->rptr != data->wptr) {
		rmb();
		memcpy(&entry, &data->ring[data->rptr],
				data->element_size);

		wmb();
		data->rptr = (data->aligned_element_size +
				data->rptr) % data->ring_size;

		/* Let IP handle its data, maybe we need get the output
		 * from the callback to udpate the error type/count, etc
		 */
		if (data->cb) {
1441
			ret = data->cb(obj->adev, &err_data, &entry);
1442 1443 1444 1445 1446
			/* ue will trigger an interrupt, and in that case
			 * we need do a reset to recovery the whole system.
			 * But leave IP do that recovery, here we just dispatch
			 * the error.
			 */
1447
			if (ret == AMDGPU_RAS_SUCCESS) {
1448 1449 1450
				/* these counts could be left as 0 if
				 * some blocks do not count error number
				 */
1451
				obj->err_data.ue_count += err_data.ue_count;
1452
				obj->err_data.ce_count += err_data.ce_count;
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
			}
		}
	}
}

static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
{
	struct ras_ih_data *data =
		container_of(work, struct ras_ih_data, ih_work);
	struct ras_manager *obj =
		container_of(data, struct ras_manager, ih_data);

	amdgpu_ras_interrupt_handler(obj);
}

int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
		struct ras_dispatch_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data = &obj->ih_data;

	if (!obj)
		return -EINVAL;

	if (data->inuse == 0)
		return 0;

	/* Might be overflow... */
	memcpy(&data->ring[data->wptr], info->entry,
			data->element_size);

	wmb();
	data->wptr = (data->aligned_element_size +
			data->wptr) % data->ring_size;

	schedule_work(&data->ih_work);

	return 0;
}

int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj)
		return -EINVAL;

	data = &obj->ih_data;
	if (data->inuse == 0)
		return 0;

	cancel_work_sync(&data->ih_work);

	kfree(data->ring);
	memset(data, 0, sizeof(*data));
	put_obj(obj);

	return 0;
}

int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj) {
		/* in case we registe the IH before enable ras feature */
		obj = amdgpu_ras_create_obj(adev, &info->head);
		if (!obj)
			return -EINVAL;
	} else
		get_obj(obj);

	data = &obj->ih_data;
	/* add the callback.etc */
	*data = (struct ras_ih_data) {
		.inuse = 0,
		.cb = info->cb,
		.element_size = sizeof(struct amdgpu_iv_entry),
		.rptr = 0,
		.wptr = 0,
	};

	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);

	data->aligned_element_size = ALIGN(data->element_size, 8);
	/* the ring can store 64 iv entries. */
	data->ring_size = 64 * data->aligned_element_size;
	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
	if (!data->ring) {
		put_obj(obj);
		return -ENOMEM;
	}

	/* IH is ready */
	data->inuse = 1;

	return 0;
}

static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		struct ras_ih_if info = {
			.head = obj->head,
		};
		amdgpu_ras_interrupt_remove_handler(adev, &info);
	}

	return 0;
}
/* ih end */

1572 1573 1574 1575 1576 1577
/* traversal all IPs except NBIO to query error counter */
static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1578
	if (!adev->ras_enabled || !con)
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		/*
		 * PCIE_BIF IP has one different isr by ras controller
		 * interrupt, the specific ras counter query will be
		 * done in that isr. So skip such block from common
		 * sync flood interrupt isr calling.
		 */
		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
			continue;

1595
		amdgpu_ras_query_error_status(adev, &info);
1596 1597 1598
	}
}

1599
/* Parse RdRspStatus and WrRspStatus */
1600 1601
static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
					  struct ras_query_if *info)
1602 1603 1604 1605 1606 1607 1608
{
	/*
	 * Only two block need to query read/write
	 * RspStatus at current state
	 */
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1609 1610 1611
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_status)
			adev->gfx.ras_funcs->query_ras_error_status(adev);
1612 1613
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
1614 1615 1616
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
		break;
	default:
		break;
	}
}

static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1628
	if (!adev->ras_enabled || !con)
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		amdgpu_ras_error_status_query(adev, &info);
	}
}

1640
/* recovery begin */
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650

/* return 0 on success.
 * caller need free bps.
 */
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
	int i = 0;
1651
	int ret = 0, status;
1652 1653 1654 1655 1656 1657 1658 1659

	if (!con || !con->eh_data || !bps || !count)
		return -EINVAL;

	mutex_lock(&con->recovery_lock);
	data = con->eh_data;
	if (!data || data->count == 0) {
		*bps = NULL;
1660
		ret = -EINVAL;
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
		goto out;
	}

	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
	if (!*bps) {
		ret = -ENOMEM;
		goto out;
	}

	for (; i < data->count; i++) {
		(*bps)[i] = (struct ras_badpage){
1672
			.bp = data->bps[i].retired_page,
1673
			.size = AMDGPU_GPU_PAGE_SIZE,
1674
			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1675
		};
1676
		status = amdgpu_vram_mgr_query_page_status(
1677 1678
				ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
				data->bps[i].retired_page);
1679
		if (status == -EBUSY)
1680
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1681
		else if (status == -ENOENT)
1682
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1683 1684 1685 1686 1687 1688 1689 1690
	}

	*count = data->count;
out:
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1691 1692 1693 1694
static void amdgpu_ras_do_recovery(struct work_struct *work)
{
	struct amdgpu_ras *ras =
		container_of(work, struct amdgpu_ras, recovery_work);
1695 1696 1697 1698
	struct amdgpu_device *remote_adev = NULL;
	struct amdgpu_device *adev = ras->adev;
	struct list_head device_list, *device_list_handle =  NULL;

1699
	if (!ras->disable_ras_err_cnt_harvest) {
1700 1701
		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

1702 1703 1704 1705 1706 1707 1708 1709
		/* Build list of devices to query RAS related errors */
		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
			device_list_handle = &hive->device_list;
		} else {
			INIT_LIST_HEAD(&device_list);
			list_add_tail(&adev->gmc.xgmi.head, &device_list);
			device_list_handle = &device_list;
		}
1710

1711
		list_for_each_entry(remote_adev,
1712 1713
				device_list_handle, gmc.xgmi.head) {
			amdgpu_ras_query_err_status(remote_adev);
1714
			amdgpu_ras_log_on_err_counter(remote_adev);
1715
		}
1716 1717

		amdgpu_put_xgmi_hive(hive);
1718
	}
1719

1720
	if (amdgpu_device_should_recover_gpu(ras->adev))
1721
		amdgpu_device_gpu_recover(ras->adev, NULL);
1722 1723 1724 1725 1726 1727 1728 1729 1730
	atomic_set(&ras->in_recovery, 0);
}

/* alloc/realloc bps array */
static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
		struct ras_err_handler_data *data, int pages)
{
	unsigned int old_space = data->count + data->space_left;
	unsigned int new_space = old_space + pages;
1731 1732 1733
	unsigned int align_space = ALIGN(new_space, 512);
	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);

1734
	if (!bps) {
1735
		kfree(bps);
1736
		return -ENOMEM;
1737
	}
1738 1739

	if (data->bps) {
1740
		memcpy(bps, data->bps,
1741 1742 1743 1744
				data->count * sizeof(*data->bps));
		kfree(data->bps);
	}

1745
	data->bps = bps;
1746 1747 1748 1749 1750 1751
	data->space_left += align_space - old_space;
	return 0;
}

/* it deal with vram only. */
int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1752
		struct eeprom_table_record *bps, int pages)
1753 1754
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
X
xinhui pan 已提交
1755
	struct ras_err_handler_data *data;
1756
	int ret = 0;
1757
	uint32_t i;
1758

X
xinhui pan 已提交
1759
	if (!con || !con->eh_data || !bps || pages <= 0)
1760 1761 1762
		return 0;

	mutex_lock(&con->recovery_lock);
X
xinhui pan 已提交
1763
	data = con->eh_data;
1764 1765 1766
	if (!data)
		goto out;

1767 1768 1769 1770 1771 1772 1773
	for (i = 0; i < pages; i++) {
		if (amdgpu_ras_check_bad_page_unlock(con,
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
			continue;

		if (!data->space_left &&
			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
1774 1775 1776 1777
			ret = -ENOMEM;
			goto out;
		}

1778 1779 1780 1781
		amdgpu_vram_mgr_reserve_range(
			ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
			AMDGPU_GPU_PAGE_SIZE);
1782

1783 1784 1785 1786
		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
		data->count++;
		data->space_left--;
	}
1787 1788 1789 1790 1791 1792
out:
	mutex_unlock(&con->recovery_lock);

	return ret;
}

T
Tao Zhou 已提交
1793 1794 1795 1796
/*
 * write error record array to eeprom, the function should be
 * protected by recovery_lock
 */
1797
int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
T
Tao Zhou 已提交
1798 1799 1800
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
1801
	struct amdgpu_ras_eeprom_control *control;
T
Tao Zhou 已提交
1802 1803 1804 1805 1806
	int save_count;

	if (!con || !con->eh_data)
		return 0;

1807
	control = &con->eeprom_control;
T
Tao Zhou 已提交
1808 1809 1810
	data = con->eh_data;
	save_count = data->count - control->num_recs;
	/* only new entries are saved */
1811
	if (save_count > 0) {
1812
		if (amdgpu_ras_eeprom_process_recods(control,
T
Tao Zhou 已提交
1813 1814 1815
							&data->bps[control->num_recs],
							true,
							save_count)) {
1816
			dev_err(adev->dev, "Failed to save EEPROM table data!");
T
Tao Zhou 已提交
1817 1818 1819
			return -EIO;
		}

1820 1821 1822
		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
	}

T
Tao Zhou 已提交
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
	return 0;
}

/*
 * read error record array in eeprom and reserve enough space for
 * storing new bad pages
 */
static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
{
	struct amdgpu_ras_eeprom_control *control =
					&adev->psp.ras.ras->eeprom_control;
	struct eeprom_table_record *bps = NULL;
	int ret = 0;

	/* no bad page record, skip eeprom access */
1838
	if (!control->num_recs || (amdgpu_bad_page_threshold == 0))
T
Tao Zhou 已提交
1839 1840 1841 1842 1843 1844 1845 1846
		return ret;

	bps = kcalloc(control->num_recs, sizeof(*bps), GFP_KERNEL);
	if (!bps)
		return -ENOMEM;

	if (amdgpu_ras_eeprom_process_recods(control, bps, false,
		control->num_recs)) {
1847
		dev_err(adev->dev, "Failed to load EEPROM table records!");
T
Tao Zhou 已提交
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
		ret = -EIO;
		goto out;
	}

	ret = amdgpu_ras_add_bad_pages(adev, bps, control->num_recs);

out:
	kfree(bps);
	return ret;
}

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr)
{
	struct ras_err_handler_data *data = con->eh_data;
	int i;

	addr >>= AMDGPU_GPU_PAGE_SHIFT;
	for (i = 0; i < data->count; i++)
		if (addr == data->bps[i].retired_page)
			return true;

	return false;
}

1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
/*
 * check if an address belongs to bad page
 *
 * Note: this check is only for umc block
 */
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	bool ret = false;

	if (!con || !con->eh_data)
		return ret;

	mutex_lock(&con->recovery_lock);
1888
	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
1889 1890 1891 1892
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1893 1894
static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
					uint32_t max_length)
1895
{
1896
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
	int tmp_threshold = amdgpu_bad_page_threshold;
	u64 val;

	/*
	 * Justification of value bad_page_cnt_threshold in ras structure
	 *
	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
	 * in eeprom, and introduce two scenarios accordingly.
	 *
	 * Bad page retirement enablement:
	 *    - If amdgpu_bad_page_threshold = -1,
	 *      bad_page_cnt_threshold = typical value by formula.
	 *
	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
	 *      max record length in eeprom, use it directly.
	 *
	 * Bad page retirement disablement:
	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
	 *      functionality is disabled, and bad_page_cnt_threshold will
	 *      take no effect.
	 */

	if (tmp_threshold < -1)
		tmp_threshold = -1;
	else if (tmp_threshold > max_length)
		tmp_threshold = max_length;

	if (tmp_threshold == -1) {
1925
		val = adev->gmc.mc_vram_size;
1926
		do_div(val, RAS_BAD_PAGE_RATE);
1927 1928 1929 1930
		con->bad_page_cnt_threshold = min(lower_32_bits(val),
						max_length);
	} else {
		con->bad_page_cnt_threshold = tmp_threshold;
1931 1932 1933
	}
}

1934
int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
1935 1936
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1937
	struct ras_err_handler_data **data;
1938
	uint32_t max_eeprom_records_len = 0;
1939
	bool exc_err_limit = false;
T
Tao Zhou 已提交
1940
	int ret;
1941

1942
	if (adev->ras_enabled && con)
1943 1944 1945 1946
		data = &con->eh_data;
	else
		return 0;

1947 1948 1949 1950 1951
	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
	if (!*data) {
		ret = -ENOMEM;
		goto out;
	}
1952 1953 1954 1955 1956 1957

	mutex_init(&con->recovery_lock);
	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
	atomic_set(&con->in_recovery, 0);
	con->adev = adev;

1958 1959
	max_eeprom_records_len = amdgpu_ras_eeprom_get_record_max_length();
	amdgpu_ras_validate_threshold(adev, max_eeprom_records_len);
1960

1961 1962 1963 1964 1965 1966
	/* Todo: During test the SMU might fail to read the eeprom through I2C
	 * when the GPU is pending on XGMI reset during probe time
	 * (Mostly after second bus reset), skip it now
	 */
	if (adev->gmc.xgmi.pending_reset)
		return 0;
1967 1968 1969 1970 1971 1972
	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
	/*
	 * This calling fails when exc_err_limit is true or
	 * ret != 0.
	 */
	if (exc_err_limit || ret)
1973
		goto free;
T
Tao Zhou 已提交
1974

1975
	if (con->eeprom_control.num_recs) {
T
Tao Zhou 已提交
1976 1977
		ret = amdgpu_ras_load_bad_pages(adev);
		if (ret)
1978
			goto free;
T
Tao Zhou 已提交
1979
	}
1980 1981

	return 0;
1982 1983 1984 1985

free:
	kfree((*data)->bps);
	kfree(*data);
1986
	con->eh_data = NULL;
1987
out:
1988
	dev_warn(adev->dev, "Failed to initialize ras recovery!\n");
1989

1990 1991 1992 1993 1994 1995 1996 1997 1998
	/*
	 * Except error threshold exceeding case, other failure cases in this
	 * function would not fail amdgpu driver init.
	 */
	if (!exc_err_limit)
		ret = 0;
	else
		ret = -EINVAL;

1999
	return ret;
2000 2001 2002 2003 2004 2005 2006
}

static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data = con->eh_data;

2007 2008 2009 2010
	/* recovery_init failed to init it, fini is useless */
	if (!data)
		return 0;

2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
	cancel_work_sync(&con->recovery_work);

	mutex_lock(&con->recovery_lock);
	con->eh_data = NULL;
	kfree(data->bps);
	kfree(data);
	mutex_unlock(&con->recovery_lock);

	return 0;
}
/* recovery end */

X
xinhui pan 已提交
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
/* return 0 if ras will reset gpu and repost.*/
int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev,
		unsigned int block)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (!ras)
		return -EINVAL;

	ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET;
	return 0;
}

2036
static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2037
{
2038 2039 2040
	return adev->asic_type == CHIP_VEGA10 ||
		adev->asic_type == CHIP_VEGA20 ||
		adev->asic_type == CHIP_ARCTURUS ||
2041
		adev->asic_type == CHIP_ALDEBARAN ||
2042
		adev->asic_type == CHIP_SIENNA_CICHLID;
2043 2044
}

2045 2046 2047 2048 2049
/*
 * this is workaround for vega20 workstation sku,
 * force enable gfx ras, ignore vbios gfx ras flag
 * due to GC EDC can not write
 */
2050
static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2051 2052 2053 2054 2055 2056 2057
{
	struct atom_context *ctx = adev->mode_info.atom_context;

	if (!ctx)
		return;

	if (strnstr(ctx->vbios_version, "D16406",
2058
		    sizeof(ctx->vbios_version)))
2059
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2060 2061
}

2062 2063 2064 2065 2066 2067 2068 2069 2070
/*
 * check hardware's ras ability which will be saved in hw_supported.
 * if hardware does not support ras, we can skip some ras initializtion and
 * forbid some ras operations from IP.
 * if software itself, say boot parameter, limit the ras ability. We still
 * need allow IP do some limited operations, like disable. In such case,
 * we have to initialize ras as normal. but need check if operation is
 * allowed or not in each function.
 */
2071
static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2072
{
2073
	adev->ras_hw_enabled = adev->ras_enabled = 0;
2074

2075
	if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2076
	    !amdgpu_ras_asic_supported(adev))
2077
		return;
2078

2079 2080 2081
	if (!adev->gmc.xgmi.connected_to_cpu) {
		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
			dev_info(adev->dev, "MEM ECC is active.\n");
2082
			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2083
						   1 << AMDGPU_RAS_BLOCK__DF);
2084 2085 2086
		} else {
			dev_info(adev->dev, "MEM ECC is not presented.\n");
		}
2087

2088 2089
		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
			dev_info(adev->dev, "SRAM ECC is active.\n");
2090
			adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2091
						    1 << AMDGPU_RAS_BLOCK__DF);
2092 2093 2094 2095 2096 2097
		} else {
			dev_info(adev->dev, "SRAM ECC is not presented.\n");
		}
	} else {
		/* driver only manages a few IP blocks RAS feature
		 * when GPU is connected cpu through XGMI */
2098
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2099 2100
					   1 << AMDGPU_RAS_BLOCK__SDMA |
					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2101
	}
2102

2103
	amdgpu_ras_get_quirks(adev);
2104

2105
	/* hw_supported needs to be aligned with RAS block mask. */
2106
	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2107

2108 2109
	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
		adev->ras_hw_enabled & amdgpu_ras_mask;
2110 2111 2112 2113 2114
}

int amdgpu_ras_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2115
	int r;
2116

2117
	if (con)
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
		return 0;

	con = kmalloc(sizeof(struct amdgpu_ras) +
			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT,
			GFP_KERNEL|__GFP_ZERO);
	if (!con)
		return -ENOMEM;

	con->objs = (struct ras_manager *)(con + 1);

	amdgpu_ras_set_context(adev, con);

2130 2131
	amdgpu_ras_check_supported(adev);

2132
	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2133 2134 2135
		/* set gfx block ras context feature for VEGA20 Gaming
		 * send ras disable cmd to ras ta during ras late init.
		 */
2136
		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2137 2138 2139 2140 2141
			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);

			return 0;
		}

2142
		r = 0;
2143
		goto release_con;
2144 2145
	}

2146 2147
	con->features = 0;
	INIT_LIST_HEAD(&con->head);
2148 2149
	/* Might need get this flag from vbios. */
	con->flags = RAS_DEFAULT_FLAGS;
2150

2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	/* initialize nbio ras function ahead of any other
	 * ras functions so hardware fatal error interrupt
	 * can be enabled as early as possible */
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_ARCTURUS:
	case CHIP_ALDEBARAN:
		if (!adev->gmc.xgmi.connected_to_cpu)
			adev->nbio.ras_funcs = &nbio_v7_4_ras_funcs;
		break;
	default:
		/* nbio ras is not available */
		break;
	}

	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_controller_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_controller_interrupt(adev);
2169
		if (r)
2170
			goto release_con;
2171 2172
	}

2173 2174 2175
	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt(adev);
2176
		if (r)
2177
			goto release_con;
2178 2179
	}

2180 2181
	if (amdgpu_ras_fs_init(adev)) {
		r = -EINVAL;
2182
		goto release_con;
2183
	}
2184

2185
	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2186
		 "hardware ability[%x] ras_mask[%x]\n",
2187
		 adev->ras_hw_enabled, adev->ras_enabled);
2188

2189
	return 0;
2190
release_con:
2191 2192 2193
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

2194
	return r;
2195 2196
}

2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
static int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
{
	if (adev->gmc.xgmi.connected_to_cpu)
		return 1;
	return 0;
}

static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
					struct ras_common_if *ras_block)
{
	struct ras_query_if info = {
		.head = *ras_block,
	};

	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		return 0;

	if (amdgpu_ras_query_error_status(adev, &info) != 0)
		DRM_WARN("RAS init harvest failure");

	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
		DRM_WARN("RAS init harvest reset failure");

	return 0;
}

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
/* helper function to handle common stuff in ip late init phase */
int amdgpu_ras_late_init(struct amdgpu_device *adev,
			 struct ras_common_if *ras_block,
			 struct ras_fs_if *fs_info,
			 struct ras_ih_if *ih_info)
{
	int r;

	/* disable RAS feature per IP block if it is not supported */
	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
		return 0;
	}

	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
	if (r) {
		if (r == -EAGAIN) {
			/* request gpu reset. will run again */
			amdgpu_ras_request_reset_on_boot(adev,
					ras_block->block);
			return 0;
2244
		} else if (adev->in_suspend || amdgpu_in_reset(adev)) {
2245 2246 2247 2248 2249 2250 2251
			/* in resume phase, if fail to enable ras,
			 * clean up all ras fs nodes, and disable ras */
			goto cleanup;
		} else
			return r;
	}

2252 2253 2254
	/* check for errors on warm reset edc persisant supported ASIC */
	amdgpu_persistent_edc_harvesting(adev, ras_block);

2255
	/* in resume phase, no need to create ras fs node */
2256
	if (adev->in_suspend || amdgpu_in_reset(adev))
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
		return 0;

	if (ih_info->cb) {
		r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
		if (r)
			goto interrupt;
	}

	r = amdgpu_ras_sysfs_create(adev, fs_info);
	if (r)
		goto sysfs;

	return 0;
cleanup:
	amdgpu_ras_sysfs_remove(adev, ras_block);
sysfs:
	if (ih_info->cb)
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
interrupt:
	amdgpu_ras_feature_enable(adev, ras_block, 0);
	return r;
}

/* helper function to remove ras fs node and interrupt handler */
void amdgpu_ras_late_fini(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block,
			  struct ras_ih_if *ih_info)
{
	if (!ras_block || !ih_info)
		return;

	amdgpu_ras_sysfs_remove(adev, ras_block);
	if (ih_info->cb)
2290
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2291 2292 2293
	amdgpu_ras_feature_enable(adev, ras_block, 0);
}

X
xinhui pan 已提交
2294
/* do some init work after IP late init as dependence.
2295
 * and it runs in resume/gpu reset/booting up cases.
X
xinhui pan 已提交
2296
 */
2297
void amdgpu_ras_resume(struct amdgpu_device *adev)
2298 2299 2300 2301
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

2302
	if (!adev->ras_enabled || !con) {
2303 2304 2305
		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
		amdgpu_release_ras_context(adev);

2306
		return;
2307
	}
2308 2309

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
		/* Set up all other IPs which are not implemented. There is a
		 * tricky thing that IP's actual ras error type should be
		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
		 * ERROR_NONE make sense anyway.
		 */
		amdgpu_ras_enable_all_features(adev, 1);

		/* We enable ras on all hw_supported block, but as boot
		 * parameter might disable some of them and one or more IP has
		 * not implemented yet. So we disable them on behalf.
		 */
2321 2322 2323 2324 2325 2326
		list_for_each_entry_safe(obj, tmp, &con->head, node) {
			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
				amdgpu_ras_feature_enable(adev, &obj->head, 0);
				/* there should be no any reference. */
				WARN_ON(alive_obj(obj));
			}
2327
		}
2328
	}
X
xinhui pan 已提交
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339

	if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) {
		con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET;
		/* setup ras obj state as disabled.
		 * for init_by_vbios case.
		 * if we want to enable ras, just enable it in a normal way.
		 * If we want do disable it, need setup ras obj as enabled,
		 * then issue another TA disable cmd.
		 * See feature_enable_on_boot
		 */
		amdgpu_ras_disable_all_features(adev, 1);
2340
		amdgpu_ras_reset_gpu(adev);
X
xinhui pan 已提交
2341
	}
2342 2343
}

2344 2345 2346 2347
void amdgpu_ras_suspend(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2348
	if (!adev->ras_enabled || !con)
2349 2350 2351 2352 2353 2354 2355 2356
		return;

	amdgpu_ras_disable_all_features(adev, 0);
	/* Make sure all ras objects are disabled. */
	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);
}

2357 2358 2359 2360 2361
/* do some fini work before IP fini as dependence */
int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2362
	if (!adev->ras_enabled || !con)
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
		return 0;

	/* Need disable ras on all IPs here before ip [hw/sw]fini */
	amdgpu_ras_disable_all_features(adev, 0);
	amdgpu_ras_recovery_fini(adev);
	return 0;
}

int amdgpu_ras_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2375
	if (!adev->ras_enabled || !con)
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
		return 0;

	amdgpu_ras_fs_fini(adev);
	amdgpu_ras_interrupt_remove_all(adev);

	WARN(con->features, "Feature mask is not cleared");

	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);

	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

	return 0;
}
2391 2392 2393

void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
{
2394
	amdgpu_ras_check_supported(adev);
2395
	if (!adev->ras_hw_enabled)
2396 2397
		return;

2398
	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2399 2400
		dev_info(adev->dev, "uncorrectable hardware error"
			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2401

2402
		amdgpu_ras_reset_gpu(adev);
2403 2404
	}
}
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415

bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
{
	if (adev->asic_type == CHIP_VEGA20 &&
	    adev->pm.fw_version <= 0x283400) {
		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
				amdgpu_ras_intr_triggered();
	}

	return false;
}
2416 2417 2418 2419 2420 2421 2422 2423

void amdgpu_release_ras_context(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	if (!con)
		return;

2424
	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2425 2426 2427 2428 2429
		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
		amdgpu_ras_set_context(adev, NULL);
		kfree(con);
	}
}