amdgpu_ras.c 61.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
#include <linux/debugfs.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/uaccess.h>
28 29
#include <linux/reboot.h>
#include <linux/syscalls.h>
30

31 32
#include "amdgpu.h"
#include "amdgpu_ras.h"
33
#include "amdgpu_atomfirmware.h"
34
#include "amdgpu_xgmi.h"
35
#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
36
#include "atom.h"
37

38 39
static const char *RAS_FS_NAME = "ras";

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
const char *ras_error_string[] = {
	"none",
	"parity",
	"single_correctable",
	"multi_uncorrectable",
	"poison",
};

const char *ras_block_string[] = {
	"umc",
	"sdma",
	"gfx",
	"mmhub",
	"athub",
	"pcie_bif",
	"hdp",
	"xgmi_wafl",
	"df",
	"smn",
	"sem",
	"mp0",
	"mp1",
	"fuse",
};

#define ras_err_str(i) (ras_error_string[ffs(i)])
#define ras_block_str(i) (ras_block_string[i])

68 69
#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)

70 71 72
/* inject address is 52 bits */
#define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)

73 74 75
/* typical ECC bad page rate(1 bad page per 100MB VRAM) */
#define RAS_BAD_PAGE_RATE		(100 * 1024 * 1024ULL)

76 77 78 79 80
enum amdgpu_ras_retire_page_reservation {
	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
	AMDGPU_RAS_RETIRE_PAGE_PENDING,
	AMDGPU_RAS_RETIRE_PAGE_FAULT,
};
81 82 83

atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);

84 85
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr);
86 87 88
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr);

89 90
void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
{
91
	if (adev && amdgpu_ras_get_context(adev))
92 93 94
		amdgpu_ras_get_context(adev)->error_query_ready = ready;
}

95
static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
96
{
97
	if (adev && amdgpu_ras_get_context(adev))
98 99 100 101 102
		return amdgpu_ras_get_context(adev)->error_query_ready;

	return false;
}

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
{
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;

	if ((address >= adev->gmc.mc_vram_size) ||
	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
		dev_warn(adev->dev,
		         "RAS WARN: input address 0x%llx is invalid.\n",
		         address);
		return -EINVAL;
	}

	if (amdgpu_ras_check_bad_page(adev, address)) {
		dev_warn(adev->dev,
118
			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
			 address);
		return 0;
	}

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));

	err_rec.address = address;
	err_rec.retired_page = address >> AMDGPU_GPU_PAGE_SHIFT;
	err_rec.ts = (uint64_t)ktime_get_real_seconds();
	err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;

	err_data.err_addr = &err_rec;
	err_data.err_addr_cnt = 1;

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
					 err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
	dev_warn(adev->dev, "Clear EEPROM:\n");
	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");

	return 0;
}

146 147 148 149 150 151 152 153 154 155
static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
					size_t size, loff_t *pos)
{
	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
	struct ras_query_if info = {
		.head = obj->head,
	};
	ssize_t s;
	char val[128];

156
	if (amdgpu_ras_query_error_status(obj->adev, &info))
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
		return -EINVAL;

	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
			"ue", info.ue_count,
			"ce", info.ce_count);
	if (*pos >= s)
		return 0;

	s -= *pos;
	s = min_t(u64, s, size);


	if (copy_to_user(buf, &val[*pos], s))
		return -EINVAL;

	*pos += s;

	return s;
}

static const struct file_operations amdgpu_ras_debugfs_ops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ras_debugfs_read,
180
	.write = NULL,
181 182 183
	.llseek = default_llseek
};

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
		*block_id = i;
		if (strcmp(name, ras_block_str(i)) == 0)
			return 0;
	}
	return -EINVAL;
}

static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
		const char __user *buf, size_t size,
		loff_t *pos, struct ras_debug_if *data)
{
	ssize_t s = min_t(u64, 64, size);
	char str[65];
	char block_name[33];
	char err[9] = "ue";
	int op = -1;
	int block_id;
206
	uint32_t sub_block;
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
	u64 address, value;

	if (*pos)
		return -EINVAL;
	*pos = size;

	memset(str, 0, sizeof(str));
	memset(data, 0, sizeof(*data));

	if (copy_from_user(str, buf, s))
		return -EINVAL;

	if (sscanf(str, "disable %32s", block_name) == 1)
		op = 0;
	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
		op = 1;
	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
		op = 2;
225
	else if (strstr(str, "retire_page") != NULL)
226
		op = 3;
227
	else if (str[0] && str[1] && str[2] && str[3])
228 229 230 231
		/* ascii string, but commands are not matched. */
		return -EINVAL;

	if (op != -1) {
232
		if (op == 3) {
233 234
			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
			    sscanf(str, "%*s %llu", &address) != 1)
235
				return -EINVAL;
236 237 238 239 240 241 242

			data->op = op;
			data->inject.address = address;

			return 0;
		}

243 244 245 246
		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
			return -EINVAL;

		data->head.block = block_id;
247 248 249 250 251 252 253 254
		/* only ue and ce errors are supported */
		if (!memcmp("ue", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
		else if (!memcmp("ce", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
		else
			return -EINVAL;

255 256 257
		data->op = op;

		if (op == 2) {
258 259 260
			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
				   &sub_block, &address, &value) != 3 &&
			    sscanf(str, "%*s %*s %*s %u %llu %llu",
261 262
				   &sub_block, &address, &value) != 3)
				return -EINVAL;
263
			data->head.sub_block_index = sub_block;
264 265 266 267
			data->inject.address = address;
			data->inject.value = value;
		}
	} else {
X
xinhui pan 已提交
268
		if (size < sizeof(*data))
269 270 271 272 273 274 275 276
			return -EINVAL;

		if (copy_from_user(data, buf, sizeof(*data)))
			return -EINVAL;
	}

	return 0;
}
277

278 279
/**
 * DOC: AMDGPU RAS debugfs control interface
X
xinhui pan 已提交
280
 *
281
 * The control interface accepts struct ras_debug_if which has two members.
X
xinhui pan 已提交
282 283
 *
 * First member: ras_debug_if::head or ras_debug_if::inject.
284 285
 *
 * head is used to indicate which IP block will be under control.
X
xinhui pan 已提交
286 287 288 289 290 291 292 293 294 295 296
 *
 * head has four members, they are block, type, sub_block_index, name.
 * block: which IP will be under control.
 * type: what kind of error will be enabled/disabled/injected.
 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
 * name: the name of IP.
 *
 * inject has two more members than head, they are address, value.
 * As their names indicate, inject operation will write the
 * value to the address.
 *
297
 * The second member: struct ras_debug_if::op.
298
 * It has three kinds of operations.
299 300 301 302
 *
 * - 0: disable RAS on the block. Take ::head as its data.
 * - 1: enable RAS on the block. Take ::head as its data.
 * - 2: inject errors on the block. Take ::inject as its data.
X
xinhui pan 已提交
303
 *
304
 * How to use the interface?
305
 *
306
 * In a program
307
 *
308 309
 * Copy the struct ras_debug_if in your code and initialize it.
 * Write the struct to the control interface.
310
 *
311
 * From shell
312
 *
313 314
 * .. code-block:: bash
 *
315 316 317
 *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
318
 *
319
 * Where N, is the card which you want to affect.
320
 *
321 322 323 324
 * "disable" requires only the block.
 * "enable" requires the block and error type.
 * "inject" requires the block, error type, address, and value.
 * The block is one of: umc, sdma, gfx, etc.
325
 *	see ras_block_string[] for details
326 327 328 329 330
 * The error type is one of: ue, ce, where,
 *	ue is multi-uncorrectable
 *	ce is single-correctable
 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
 * The address and value are hexadecimal numbers, leading 0x is optional.
331
 *
332
 * For instance,
333 334
 *
 * .. code-block:: bash
335
 *
336 337
 *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
338 339
 *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *
340
 * How to check the result of the operation?
X
xinhui pan 已提交
341
 *
342
 * To check disable/enable, see "ras" features at,
X
xinhui pan 已提交
343 344
 * /sys/class/drm/card[0/1/2...]/device/ras/features
 *
345 346
 * To check inject, see the corresponding error count at,
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
X
xinhui pan 已提交
347
 *
348
 * .. note::
349
 *	Operations are only allowed on blocks which are supported.
350
 *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
351 352
 *	to see which blocks support RAS on a particular asic.
 *
X
xinhui pan 已提交
353 354 355 356 357 358 359 360
 */
static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, const char __user *buf,
		size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
	struct ras_debug_if data;
	int ret = 0;

361
	if (!amdgpu_ras_get_error_query_ready(adev)) {
362 363
		dev_warn(adev->dev, "RAS WARN: error injection "
				"currently inaccessible\n");
364 365 366
		return size;
	}

367 368
	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
	if (ret)
X
xinhui pan 已提交
369 370
		return -EINVAL;

371
	if (data.op == 3) {
372
		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
373
		if (!ret)
374 375 376 377 378
			return size;
		else
			return ret;
	}

X
xinhui pan 已提交
379 380 381 382 383 384 385 386 387 388 389
	if (!amdgpu_ras_is_supported(adev, data.head.block))
		return -EINVAL;

	switch (data.op) {
	case 0:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
		break;
	case 1:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
		break;
	case 2:
390 391
		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
392 393 394
			dev_warn(adev->dev, "RAS WARN: input address "
					"0x%llx is invalid.",
					data.inject.address);
395 396 397 398
			ret = -EINVAL;
			break;
		}

399 400 401
		/* umc ce/ue error injection for a bad page is not allowed */
		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
402 403
			dev_warn(adev->dev, "RAS WARN: 0x%llx has been marked "
					"as bad before error injection!\n",
404 405 406 407
					data.inject.address);
			break;
		}

408
		/* data.inject.address is offset instead of absolute gpu address */
X
xinhui pan 已提交
409 410
		ret = amdgpu_ras_error_inject(adev, &data.inject);
		break;
411 412 413
	default:
		ret = -EINVAL;
		break;
414
	}
X
xinhui pan 已提交
415 416 417 418 419 420 421

	if (ret)
		return -EINVAL;

	return size;
}

422 423 424
/**
 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
 *
425
 * Some boards contain an EEPROM which is used to persistently store a list of
426
 * bad pages which experiences ECC errors in vram.  This interface provides
427 428 429 430 431 432 433 434 435 436
 * a way to reset the EEPROM, e.g., after testing error injection.
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo 1 > ../ras/ras_eeprom_reset
 *
 * will reset EEPROM table to 0 entries.
 *
437 438 439 440
 */
static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, const char __user *buf,
		size_t size, loff_t *pos)
{
441 442
	struct amdgpu_device *adev =
		(struct amdgpu_device *)file_inode(f)->i_private;
443 444
	int ret;

445 446
	ret = amdgpu_ras_eeprom_reset_table(
			&(amdgpu_ras_get_context(adev)->eeprom_control));
447

448 449 450 451 452 453
	if (ret == 1) {
		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
		return size;
	} else {
		return -EIO;
	}
454 455
}

X
xinhui pan 已提交
456 457 458 459 460 461 462
static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_ctrl_write,
	.llseek = default_llseek
};

463 464 465 466 467 468 469
static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_eeprom_write,
	.llseek = default_llseek
};

470 471 472
/**
 * DOC: AMDGPU RAS sysfs Error Count Interface
 *
473
 * It allows the user to read the error count for each IP block on the gpu through
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
 *
 * It outputs the multiple lines which report the uncorrected (ue) and corrected
 * (ce) error counts.
 *
 * The format of one line is below,
 *
 * [ce|ue]: count
 *
 * Example:
 *
 * .. code-block:: bash
 *
 *	ue: 0
 *	ce: 1
 *
 */
491 492 493 494 495 496 497 498
static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
	struct ras_query_if info = {
		.head = obj->head,
	};

499
	if (!amdgpu_ras_get_error_query_ready(obj->adev))
500
		return sysfs_emit(buf, "Query currently inaccessible\n");
501

502
	if (amdgpu_ras_query_error_status(obj->adev, &info))
503 504
		return -EINVAL;

505 506 507 508 509 510

	if (obj->adev->asic_type == CHIP_ALDEBARAN) {
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
			DRM_WARN("Failed to reset error counter and error status");
	}

511 512
	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
			  "ce", info.ce_count);
513 514 515 516 517 518 519 520 521
}

/* obj begin */

#define get_obj(obj) do { (obj)->use++; } while (0)
#define alive_obj(obj) ((obj)->use)

static inline void put_obj(struct ras_manager *obj)
{
522
	if (obj && (--obj->use == 0))
523
		list_del(&obj->node);
524 525
	if (obj && (obj->use < 0))
		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name);
526 527 528 529 530 531 532 533 534
}

/* make one obj and return it. */
static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

535
	if (!adev->ras_enabled || !con)
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
		return NULL;

	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
		return NULL;

	obj = &con->objs[head->block];
	/* already exist. return obj? */
	if (alive_obj(obj))
		return NULL;

	obj->head = *head;
	obj->adev = adev;
	list_add(&obj->node, &con->head);
	get_obj(obj);

	return obj;
}

/* return an obj equal to head, or the first when head is NULL */
555
struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
556 557 558 559 560 561
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	int i;

562
	if (!adev->ras_enabled || !con)
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
		return NULL;

	if (head) {
		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
			return NULL;

		obj = &con->objs[head->block];

		if (alive_obj(obj)) {
			WARN_ON(head->block != obj->head.block);
			return obj;
		}
	} else {
		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
			obj = &con->objs[i];
			if (alive_obj(obj)) {
				WARN_ON(i != obj->head.block);
				return obj;
			}
		}
	}

	return NULL;
}
/* obj end */

/* feature ctl begin */
static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
591
					 struct ras_common_if *head)
592
{
593
	return adev->ras_hw_enabled & BIT(head->block);
594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
}

static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->features & BIT(head->block);
}

/*
 * if obj is not created, then create one.
 * set feature enable flag.
 */
static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, int enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

614 615 616 617 618 619
	/* If hardware does not support ras, then do not create obj.
	 * But if hardware support ras, we can create the obj.
	 * Ras framework checks con->hw_supported to see if it need do
	 * corresponding initialization.
	 * IP checks con->support to see if it need disable ras.
	 */
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
	if (!amdgpu_ras_is_feature_allowed(adev, head))
		return 0;
	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
		return 0;

	if (enable) {
		if (!obj) {
			obj = amdgpu_ras_create_obj(adev, head);
			if (!obj)
				return -EINVAL;
		} else {
			/* In case we create obj somewhere else */
			get_obj(obj);
		}
		con->features |= BIT(head->block);
	} else {
		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
637
			con->features &= ~BIT(head->block);
638 639 640 641 642 643 644 645 646 647 648 649
			put_obj(obj);
		}
	}

	return 0;
}

/* wrapper of psp_ras_enable_features */
int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
650
	union ta_ras_cmd_input *info;
651 652 653 654 655
	int ret;

	if (!con)
		return -EINVAL;

656
	info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
657 658 659
	if (!info)
		return -ENOMEM;

660
	if (!enable) {
661
		info->disable_features = (struct ta_ras_disable_features_input) {
662 663
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
664 665
		};
	} else {
666
		info->enable_features = (struct ta_ras_enable_features_input) {
667 668
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
669 670 671 672 673 674
		};
	}

	/* Do not enable if it is not allowed. */
	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
	/* Are we alerady in that state we are going to set? */
675 676 677 678
	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) {
		ret = 0;
		goto out;
	}
679

680
	if (!amdgpu_ras_intr_triggered()) {
681
		ret = psp_ras_enable_features(&adev->psp, info, enable);
682
		if (ret) {
683 684 685 686
			dev_err(adev->dev, "ras %s %s failed %d\n",
				enable ? "enable":"disable",
				ras_block_str(head->block),
				ret);
687
			goto out;
688
		}
689 690 691 692
	}

	/* setup the obj */
	__amdgpu_ras_feature_enable(adev, head, enable);
693 694 695 696
	ret = 0;
out:
	kfree(info);
	return ret;
697 698
}

699 700 701 702 703 704 705 706 707 708 709
/* Only used in device probe stage and called only once. */
int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ret;

	if (!con)
		return -EINVAL;

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
		if (enable) {
			/* There is no harm to issue a ras TA cmd regardless of
			 * the currecnt ras state.
			 * If current state == target state, it will do nothing
			 * But sometimes it requests driver to reset and repost
			 * with error code -EAGAIN.
			 */
			ret = amdgpu_ras_feature_enable(adev, head, 1);
			/* With old ras TA, we might fail to enable ras.
			 * Log it and just setup the object.
			 * TODO need remove this WA in the future.
			 */
			if (ret == -EINVAL) {
				ret = __amdgpu_ras_feature_enable(adev, head, 1);
				if (!ret)
725 726
					dev_info(adev->dev,
						"RAS INFO: %s setup object\n",
727 728 729 730 731 732 733
						ras_block_str(head->block));
			}
		} else {
			/* setup the object then issue a ras TA disable cmd.*/
			ret = __amdgpu_ras_feature_enable(adev, head, 1);
			if (ret)
				return ret;
734

735 736 737 738
			/* gfx block ras dsiable cmd must send to ras-ta */
			if (head->block == AMDGPU_RAS_BLOCK__GFX)
				con->features |= BIT(head->block);

739
			ret = amdgpu_ras_feature_enable(adev, head, 0);
740 741

			/* clean gfx block ras features flag */
742
			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
743
				con->features &= ~BIT(head->block);
744
		}
745 746 747 748 749 750
	} else
		ret = amdgpu_ras_feature_enable(adev, head, enable);

	return ret;
}

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		/* bypass psp.
		 * aka just release the obj and corresponding flags
		 */
		if (bypass) {
			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		}
768
	}
769 770 771 772 773 774 775 776 777 778

	return con->features;
}

static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ras_block_count = AMDGPU_RAS_BLOCK_COUNT;
	int i;
779 780
	const enum amdgpu_ras_error_type default_ras_type =
		AMDGPU_RAS_ERROR__NONE;
781 782 783 784

	for (i = 0; i < ras_block_count; i++) {
		struct ras_common_if head = {
			.block = i,
785
			.type = default_ras_type,
786 787 788 789 790 791 792 793 794 795 796 797 798 799
			.sub_block_index = 0,
		};
		strcpy(head.name, ras_block_str(i));
		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
800
	}
801 802 803 804 805 806

	return con->features;
}
/* feature ctl end */

/* query/inject/cure begin */
807 808
int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
	struct ras_query_if *info)
809 810
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
811
	struct ras_err_data err_data = {0, 0, 0, NULL};
812
	int i;
813 814 815 816

	if (!obj)
		return -EINVAL;

817 818
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__UMC:
819 820 821
		if (adev->umc.ras_funcs &&
		    adev->umc.ras_funcs->query_ras_error_count)
			adev->umc.ras_funcs->query_ras_error_count(adev, &err_data);
822 823 824
		/* umc query_ras_error_address is also responsible for clearing
		 * error status
		 */
825 826 827
		if (adev->umc.ras_funcs &&
		    adev->umc.ras_funcs->query_ras_error_address)
			adev->umc.ras_funcs->query_ras_error_address(adev, &err_data);
828
		break;
829 830 831 832 833 834 835
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->query_ras_error_count) {
			for (i = 0; i < adev->sdma.num_instances; i++)
				adev->sdma.funcs->query_ras_error_count(adev, i,
									&err_data);
		}
		break;
836
	case AMDGPU_RAS_BLOCK__GFX:
837 838 839
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_count)
			adev->gfx.ras_funcs->query_ras_error_count(adev, &err_data);
840

841 842 843
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_status)
			adev->gfx.ras_funcs->query_ras_error_status(adev);
844
		break;
845
	case AMDGPU_RAS_BLOCK__MMHUB:
846 847 848
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_count)
			adev->mmhub.ras_funcs->query_ras_error_count(adev, &err_data);
849

850 851 852
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
853
		break;
854
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
855 856 857
		if (adev->nbio.ras_funcs &&
		    adev->nbio.ras_funcs->query_ras_error_count)
			adev->nbio.ras_funcs->query_ras_error_count(adev, &err_data);
858
		break;
859
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
860 861 862
		if (adev->gmc.xgmi.ras_funcs &&
		    adev->gmc.xgmi.ras_funcs->query_ras_error_count)
			adev->gmc.xgmi.ras_funcs->query_ras_error_count(adev, &err_data);
863
		break;
864 865 866 867 868
	case AMDGPU_RAS_BLOCK__HDP:
		if (adev->hdp.ras_funcs &&
		    adev->hdp.ras_funcs->query_ras_error_count)
			adev->hdp.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
869 870 871
	default:
		break;
	}
872 873 874 875

	obj->err_data.ue_count += err_data.ue_count;
	obj->err_data.ce_count += err_data.ce_count;

876 877 878
	info->ue_count = obj->err_data.ue_count;
	info->ce_count = obj->err_data.ce_count;

879
	if (err_data.ce_count) {
880 881 882 883 884
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld correctable hardware errors "
885 886
					"detected in %s block, no user "
					"action is needed.\n",
887 888
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
889 890
					obj->err_data.ce_count,
					ras_block_str(info->head.block));
891 892 893 894 895 896 897
		} else {
			dev_info(adev->dev, "%ld correctable hardware errors "
					"detected in %s block, no user "
					"action is needed.\n",
					obj->err_data.ce_count,
					ras_block_str(info->head.block));
		}
898 899
	}
	if (err_data.ue_count) {
900 901 902 903 904
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld uncorrectable hardware errors "
905
					"detected in %s block\n",
906 907
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
908 909
					obj->err_data.ue_count,
					ras_block_str(info->head.block));
910 911 912 913 914 915
		} else {
			dev_info(adev->dev, "%ld uncorrectable hardware errors "
					"detected in %s block\n",
					obj->err_data.ue_count,
					ras_block_str(info->head.block));
		}
916
	}
917

918 919 920
	return 0;
}

921 922 923 924 925 926 927 928
int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
		enum amdgpu_ras_block block)
{
	if (!amdgpu_ras_is_supported(adev, block))
		return -EINVAL;

	switch (block) {
	case AMDGPU_RAS_BLOCK__GFX:
929 930 931
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->reset_ras_error_count)
			adev->gfx.ras_funcs->reset_ras_error_count(adev);
932

933 934 935
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->reset_ras_error_status)
			adev->gfx.ras_funcs->reset_ras_error_status(adev);
936 937
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
938 939 940
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
941 942 943 944

		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_status)
			adev->mmhub.ras_funcs->reset_ras_error_status(adev);
945 946 947 948 949
		break;
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->reset_ras_error_count)
			adev->sdma.funcs->reset_ras_error_count(adev);
		break;
950 951 952 953 954
	case AMDGPU_RAS_BLOCK__HDP:
		if (adev->hdp.ras_funcs &&
		    adev->hdp.ras_funcs->reset_ras_error_count)
			adev->hdp.ras_funcs->reset_ras_error_count(adev);
		break;
955 956 957 958 959 960 961
	default:
		break;
	}

	return 0;
}

962
/* Trigger XGMI/WAFL error */
963
static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
				 struct ta_ras_trigger_error_input *block_info)
{
	int ret;

	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
		dev_warn(adev->dev, "Failed to disallow df cstate");

	if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
		dev_warn(adev->dev, "Failed to disallow XGMI power down");

	ret = psp_ras_trigger_error(&adev->psp, block_info);

	if (amdgpu_ras_intr_triggered())
		return ret;

	if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
		dev_warn(adev->dev, "Failed to allow XGMI power down");

982
	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
983 984 985 986 987
		dev_warn(adev->dev, "Failed to allow df cstate");

	return ret;
}

988 989 990 991 992 993
/* wrapper of psp_ras_trigger_error */
int amdgpu_ras_error_inject(struct amdgpu_device *adev,
		struct ras_inject_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ta_ras_trigger_error_input block_info = {
994 995
		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
996 997 998 999 1000 1001 1002 1003 1004
		.sub_block_index = info->head.sub_block_index,
		.address = info->address,
		.value = info->value,
	};
	int ret = 0;

	if (!obj)
		return -EINVAL;

1005 1006
	/* Calculate XGMI relative offset */
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1007 1008 1009
		block_info.address =
			amdgpu_xgmi_get_relative_phy_addr(adev,
							  block_info.address);
1010 1011
	}

1012 1013
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1014 1015 1016
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->ras_error_inject)
			ret = adev->gfx.ras_funcs->ras_error_inject(adev, info);
1017 1018 1019 1020
		else
			ret = -EINVAL;
		break;
	case AMDGPU_RAS_BLOCK__UMC:
1021
	case AMDGPU_RAS_BLOCK__SDMA:
1022
	case AMDGPU_RAS_BLOCK__MMHUB:
1023
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
1024 1025
		ret = psp_ras_trigger_error(&adev->psp, &block_info);
		break;
1026 1027 1028
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
		ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
		break;
1029
	default:
1030
		dev_info(adev->dev, "%s error injection is not supported yet\n",
1031
			 ras_block_str(info->head.block));
1032
		ret = -EINVAL;
1033 1034
	}

1035 1036 1037
	if (ret)
		dev_err(adev->dev, "ras inject %s failed %d\n",
			ras_block_str(info->head.block), ret);
1038 1039 1040 1041 1042

	return ret;
}

/* get the total error counts on all IPs */
1043
unsigned long amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1044 1045 1046 1047 1048 1049
		bool is_ce)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	struct ras_err_data data = {0, 0};

1050
	if (!adev->ras_enabled || !con)
1051
		return 0;
1052 1053 1054 1055 1056 1057

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

1058
		if (amdgpu_ras_query_error_status(adev, &info))
1059
			return 0;
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071

		data.ce_count += info.ce_count;
		data.ue_count += info.ue_count;
	}

	return is_ce ? data.ce_count : data.ue_count;
}
/* query/inject/cure end */


/* sysfs begin */

1072 1073 1074 1075 1076 1077
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count);

static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
{
	switch (flags) {
1078
	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1079
		return "R";
1080
	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1081
		return "P";
1082
	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1083 1084
	default:
		return "F";
T
Tom Rix 已提交
1085
	}
1086 1087
}

1088 1089
/**
 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
 *
 * It allows user to read the bad pages of vram on the gpu through
 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
 *
 * It outputs multiple lines, and each line stands for one gpu page.
 *
 * The format of one line is below,
 * gpu pfn : gpu page size : flags
 *
 * gpu pfn and gpu page size are printed in hex format.
 * flags can be one of below character,
1101
 *
1102
 * R: reserved, this gpu page is reserved and not able to use.
1103
 *
1104
 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1105 1106
 * in next window of page_reserve.
 *
1107 1108
 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
 *
1109 1110 1111 1112 1113 1114 1115
 * Examples:
 *
 * .. code-block:: bash
 *
 *	0x00000001 : 0x00001000 : R
 *	0x00000002 : 0x00001000 : P
 *
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
 */

static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
		struct kobject *kobj, struct bin_attribute *attr,
		char *buf, loff_t ppos, size_t count)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, badpages_attr);
	struct amdgpu_device *adev = con->adev;
	const unsigned int element_size =
		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1127 1128
	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
	unsigned int end = div64_ul(ppos + count - 1, element_size);
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	ssize_t s = 0;
	struct ras_badpage *bps = NULL;
	unsigned int bps_count = 0;

	memset(buf, 0, count);

	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
		return 0;

	for (; start < end && start < bps_count; start++)
		s += scnprintf(&buf[s], element_size + 1,
				"0x%08x : 0x%08x : %1s\n",
				bps[start].bp,
				bps[start].size,
				amdgpu_ras_badpage_flags_str(bps[start].flags));

	kfree(bps);

	return s;
}

1150 1151 1152 1153 1154 1155
static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, features_attr);

1156
	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1157 1158
}

1159 1160 1161 1162 1163 1164 1165 1166 1167
static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&con->badpages_attr.attr,
				RAS_FS_NAME);
}

1168 1169 1170 1171 1172 1173 1174 1175
static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct attribute_group group = {
1176
		.name = RAS_FS_NAME,
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
		.attrs = attrs,
	};

	sysfs_remove_group(&adev->dev->kobj, &group);

	return 0;
}

int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
		struct ras_fs_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

	if (!obj || obj->attr_inuse)
		return -EINVAL;

	get_obj(obj);

	memcpy(obj->fs_data.sysfs_name,
			head->sysfs_name,
			sizeof(obj->fs_data.sysfs_name));

	obj->sysfs_attr = (struct device_attribute){
		.attr = {
			.name = obj->fs_data.sysfs_name,
			.mode = S_IRUGO,
		},
			.show = amdgpu_ras_sysfs_read,
	};
1206
	sysfs_attr_init(&obj->sysfs_attr.attr);
1207 1208 1209

	if (sysfs_add_file_to_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1210
				RAS_FS_NAME)) {
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
		put_obj(obj);
		return -EINVAL;
	}

	obj->attr_inuse = 1;

	return 0;
}

int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

	if (!obj || !obj->attr_inuse)
		return -EINVAL;

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1230
				RAS_FS_NAME);
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
	obj->attr_inuse = 0;
	put_obj(obj);

	return 0;
}

static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		amdgpu_ras_sysfs_remove(adev, &obj->head);
	}

1246 1247 1248
	if (amdgpu_bad_page_threshold != 0)
		amdgpu_ras_sysfs_remove_bad_page_node(adev);

1249 1250 1251 1252 1253 1254
	amdgpu_ras_sysfs_remove_feature_node(adev);

	return 0;
}
/* sysfs end */

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
/**
 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
 *
 * Normally when there is an uncorrectable error, the driver will reset
 * the GPU to recover.  However, in the event of an unrecoverable error,
 * the driver provides an interface to reboot the system automatically
 * in that event.
 *
 * The following file in debugfs provides that interface:
 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo true > .../ras/auto_reboot
 *
 */
1273
/* debugfs begin */
1274
static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
X
xinhui pan 已提交
1275 1276
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1277 1278
	struct drm_minor  *minor = adev_to_drm(adev)->primary;
	struct dentry     *dir;
X
xinhui pan 已提交
1279

1280 1281 1282 1283 1284
	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_ctrl_ops);
	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_ops);
1285 1286
	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
			   &con->bad_page_cnt_threshold);
1287 1288
	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1289 1290 1291 1292 1293 1294 1295 1296 1297

	/*
	 * After one uncorrectable error happens, usually GPU recovery will
	 * be scheduled. But due to the known problem in GPU recovery failing
	 * to bring GPU back, below interface provides one direct way to
	 * user to reboot system automatically in such case within
	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
	 * will never be called.
	 */
1298
	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1299 1300 1301 1302 1303

	/*
	 * User could set this not to clean up hardware's error count register
	 * of RAS IPs during ras recovery.
	 */
1304 1305 1306
	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
			    &con->disable_ras_err_cnt_harvest);
	return dir;
X
xinhui pan 已提交
1307 1308
}

1309
static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1310 1311
				      struct ras_fs_if *head,
				      struct dentry *dir)
1312 1313 1314
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

1315
	if (!obj || !dir)
1316
		return;
1317 1318 1319 1320 1321 1322 1323

	get_obj(obj);

	memcpy(obj->fs_data.debugfs_name,
			head->debugfs_name,
			sizeof(obj->fs_data.debugfs_name));

1324 1325
	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
			    obj, &amdgpu_ras_debugfs_ops);
1326 1327
}

1328 1329 1330
void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1331
	struct dentry *dir;
1332
	struct ras_manager *obj;
1333 1334 1335 1336 1337 1338
	struct ras_fs_if fs_info;

	/*
	 * it won't be called in resume path, no need to check
	 * suspend and gpu reset status
	 */
1339
	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1340 1341
		return;

1342
	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1343

1344
	list_for_each_entry(obj, &con->head, node) {
1345 1346 1347 1348 1349
		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
			(obj->attr_inuse == 1)) {
			sprintf(fs_info.debugfs_name, "%s_err_inject",
					ras_block_str(obj->head.block));
			fs_info.head = obj->head;
1350
			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1351 1352 1353 1354
		}
	}
}

1355 1356 1357
/* debugfs end */

/* ras fs */
1358 1359 1360 1361
static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
		amdgpu_ras_sysfs_badpages_read, NULL, 0);
static DEVICE_ATTR(features, S_IRUGO,
		amdgpu_ras_sysfs_features_read, NULL);
1362 1363
static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
{
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute_group group = {
		.name = RAS_FS_NAME,
	};
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct bin_attribute *bin_attrs[] = {
		NULL,
		NULL,
	};
1376
	int r;
1377

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
	/* add features entry */
	con->features_attr = dev_attr_features;
	group.attrs = attrs;
	sysfs_attr_init(attrs[0]);

	if (amdgpu_bad_page_threshold != 0) {
		/* add bad_page_features entry */
		bin_attr_gpu_vram_bad_pages.private = NULL;
		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
		bin_attrs[0] = &con->badpages_attr;
		group.bin_attrs = bin_attrs;
		sysfs_bin_attr_init(bin_attrs[0]);
	}

1392 1393 1394
	r = sysfs_create_group(&adev->dev->kobj, &group);
	if (r)
		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1395

1396 1397 1398 1399 1400
	return 0;
}

static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
{
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *con_obj, *ip_obj, *tmp;

	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
			if (ip_obj)
				put_obj(ip_obj);
		}
	}

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	amdgpu_ras_sysfs_remove_all(adev);
	return 0;
}
/* ras fs end */

/* ih begin */
static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct amdgpu_iv_entry entry;
	int ret;
1423
	struct ras_err_data err_data = {0, 0, 0, NULL};
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437

	while (data->rptr != data->wptr) {
		rmb();
		memcpy(&entry, &data->ring[data->rptr],
				data->element_size);

		wmb();
		data->rptr = (data->aligned_element_size +
				data->rptr) % data->ring_size;

		/* Let IP handle its data, maybe we need get the output
		 * from the callback to udpate the error type/count, etc
		 */
		if (data->cb) {
1438
			ret = data->cb(obj->adev, &err_data, &entry);
1439 1440 1441 1442 1443
			/* ue will trigger an interrupt, and in that case
			 * we need do a reset to recovery the whole system.
			 * But leave IP do that recovery, here we just dispatch
			 * the error.
			 */
1444
			if (ret == AMDGPU_RAS_SUCCESS) {
1445 1446 1447
				/* these counts could be left as 0 if
				 * some blocks do not count error number
				 */
1448
				obj->err_data.ue_count += err_data.ue_count;
1449
				obj->err_data.ce_count += err_data.ce_count;
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
			}
		}
	}
}

static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
{
	struct ras_ih_data *data =
		container_of(work, struct ras_ih_data, ih_work);
	struct ras_manager *obj =
		container_of(data, struct ras_manager, ih_data);

	amdgpu_ras_interrupt_handler(obj);
}

int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
		struct ras_dispatch_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data = &obj->ih_data;

	if (!obj)
		return -EINVAL;

	if (data->inuse == 0)
		return 0;

	/* Might be overflow... */
	memcpy(&data->ring[data->wptr], info->entry,
			data->element_size);

	wmb();
	data->wptr = (data->aligned_element_size +
			data->wptr) % data->ring_size;

	schedule_work(&data->ih_work);

	return 0;
}

int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj)
		return -EINVAL;

	data = &obj->ih_data;
	if (data->inuse == 0)
		return 0;

	cancel_work_sync(&data->ih_work);

	kfree(data->ring);
	memset(data, 0, sizeof(*data));
	put_obj(obj);

	return 0;
}

int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj) {
		/* in case we registe the IH before enable ras feature */
		obj = amdgpu_ras_create_obj(adev, &info->head);
		if (!obj)
			return -EINVAL;
	} else
		get_obj(obj);

	data = &obj->ih_data;
	/* add the callback.etc */
	*data = (struct ras_ih_data) {
		.inuse = 0,
		.cb = info->cb,
		.element_size = sizeof(struct amdgpu_iv_entry),
		.rptr = 0,
		.wptr = 0,
	};

	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);

	data->aligned_element_size = ALIGN(data->element_size, 8);
	/* the ring can store 64 iv entries. */
	data->ring_size = 64 * data->aligned_element_size;
	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
	if (!data->ring) {
		put_obj(obj);
		return -ENOMEM;
	}

	/* IH is ready */
	data->inuse = 1;

	return 0;
}

static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		struct ras_ih_if info = {
			.head = obj->head,
		};
		amdgpu_ras_interrupt_remove_handler(adev, &info);
	}

	return 0;
}
/* ih end */

1569 1570 1571 1572 1573 1574
/* traversal all IPs except NBIO to query error counter */
static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1575
	if (!adev->ras_enabled || !con)
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		/*
		 * PCIE_BIF IP has one different isr by ras controller
		 * interrupt, the specific ras counter query will be
		 * done in that isr. So skip such block from common
		 * sync flood interrupt isr calling.
		 */
		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
			continue;

1592
		amdgpu_ras_query_error_status(adev, &info);
1593 1594 1595
	}
}

1596
/* Parse RdRspStatus and WrRspStatus */
1597 1598
static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
					  struct ras_query_if *info)
1599 1600 1601 1602 1603 1604 1605
{
	/*
	 * Only two block need to query read/write
	 * RspStatus at current state
	 */
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1606 1607 1608
		if (adev->gfx.ras_funcs &&
		    adev->gfx.ras_funcs->query_ras_error_status)
			adev->gfx.ras_funcs->query_ras_error_status(adev);
1609 1610
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
1611 1612 1613
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
		break;
	default:
		break;
	}
}

static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1625
	if (!adev->ras_enabled || !con)
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		amdgpu_ras_error_status_query(adev, &info);
	}
}

1637
/* recovery begin */
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647

/* return 0 on success.
 * caller need free bps.
 */
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
	int i = 0;
1648
	int ret = 0, status;
1649 1650 1651 1652 1653 1654 1655 1656

	if (!con || !con->eh_data || !bps || !count)
		return -EINVAL;

	mutex_lock(&con->recovery_lock);
	data = con->eh_data;
	if (!data || data->count == 0) {
		*bps = NULL;
1657
		ret = -EINVAL;
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
		goto out;
	}

	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
	if (!*bps) {
		ret = -ENOMEM;
		goto out;
	}

	for (; i < data->count; i++) {
		(*bps)[i] = (struct ras_badpage){
1669
			.bp = data->bps[i].retired_page,
1670
			.size = AMDGPU_GPU_PAGE_SIZE,
1671
			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1672
		};
1673
		status = amdgpu_vram_mgr_query_page_status(
1674 1675
				ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
				data->bps[i].retired_page);
1676
		if (status == -EBUSY)
1677
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1678
		else if (status == -ENOENT)
1679
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1680 1681 1682 1683 1684 1685 1686 1687
	}

	*count = data->count;
out:
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1688 1689 1690 1691
static void amdgpu_ras_do_recovery(struct work_struct *work)
{
	struct amdgpu_ras *ras =
		container_of(work, struct amdgpu_ras, recovery_work);
1692 1693 1694 1695
	struct amdgpu_device *remote_adev = NULL;
	struct amdgpu_device *adev = ras->adev;
	struct list_head device_list, *device_list_handle =  NULL;

1696
	if (!ras->disable_ras_err_cnt_harvest) {
1697 1698
		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

1699 1700 1701 1702 1703 1704 1705 1706
		/* Build list of devices to query RAS related errors */
		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
			device_list_handle = &hive->device_list;
		} else {
			INIT_LIST_HEAD(&device_list);
			list_add_tail(&adev->gmc.xgmi.head, &device_list);
			device_list_handle = &device_list;
		}
1707

1708
		list_for_each_entry(remote_adev,
1709 1710
				device_list_handle, gmc.xgmi.head) {
			amdgpu_ras_query_err_status(remote_adev);
1711
			amdgpu_ras_log_on_err_counter(remote_adev);
1712
		}
1713 1714

		amdgpu_put_xgmi_hive(hive);
1715
	}
1716

1717
	if (amdgpu_device_should_recover_gpu(ras->adev))
1718
		amdgpu_device_gpu_recover(ras->adev, NULL);
1719 1720 1721 1722 1723 1724 1725 1726 1727
	atomic_set(&ras->in_recovery, 0);
}

/* alloc/realloc bps array */
static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
		struct ras_err_handler_data *data, int pages)
{
	unsigned int old_space = data->count + data->space_left;
	unsigned int new_space = old_space + pages;
1728 1729 1730
	unsigned int align_space = ALIGN(new_space, 512);
	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);

1731
	if (!bps) {
1732
		kfree(bps);
1733
		return -ENOMEM;
1734
	}
1735 1736

	if (data->bps) {
1737
		memcpy(bps, data->bps,
1738 1739 1740 1741
				data->count * sizeof(*data->bps));
		kfree(data->bps);
	}

1742
	data->bps = bps;
1743 1744 1745 1746 1747 1748
	data->space_left += align_space - old_space;
	return 0;
}

/* it deal with vram only. */
int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1749
		struct eeprom_table_record *bps, int pages)
1750 1751
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
X
xinhui pan 已提交
1752
	struct ras_err_handler_data *data;
1753
	int ret = 0;
1754
	uint32_t i;
1755

X
xinhui pan 已提交
1756
	if (!con || !con->eh_data || !bps || pages <= 0)
1757 1758 1759
		return 0;

	mutex_lock(&con->recovery_lock);
X
xinhui pan 已提交
1760
	data = con->eh_data;
1761 1762 1763
	if (!data)
		goto out;

1764 1765 1766 1767 1768 1769 1770
	for (i = 0; i < pages; i++) {
		if (amdgpu_ras_check_bad_page_unlock(con,
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
			continue;

		if (!data->space_left &&
			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
1771 1772 1773 1774
			ret = -ENOMEM;
			goto out;
		}

1775 1776 1777 1778
		amdgpu_vram_mgr_reserve_range(
			ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
			AMDGPU_GPU_PAGE_SIZE);
1779

1780 1781 1782 1783
		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
		data->count++;
		data->space_left--;
	}
1784 1785 1786 1787 1788 1789
out:
	mutex_unlock(&con->recovery_lock);

	return ret;
}

T
Tao Zhou 已提交
1790 1791 1792 1793
/*
 * write error record array to eeprom, the function should be
 * protected by recovery_lock
 */
1794
int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
T
Tao Zhou 已提交
1795 1796 1797
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
1798
	struct amdgpu_ras_eeprom_control *control;
T
Tao Zhou 已提交
1799 1800 1801 1802 1803
	int save_count;

	if (!con || !con->eh_data)
		return 0;

1804
	control = &con->eeprom_control;
T
Tao Zhou 已提交
1805 1806 1807
	data = con->eh_data;
	save_count = data->count - control->num_recs;
	/* only new entries are saved */
1808
	if (save_count > 0) {
1809
		if (amdgpu_ras_eeprom_process_recods(control,
T
Tao Zhou 已提交
1810 1811 1812
							&data->bps[control->num_recs],
							true,
							save_count)) {
1813
			dev_err(adev->dev, "Failed to save EEPROM table data!");
T
Tao Zhou 已提交
1814 1815 1816
			return -EIO;
		}

1817 1818 1819
		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
	}

T
Tao Zhou 已提交
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
	return 0;
}

/*
 * read error record array in eeprom and reserve enough space for
 * storing new bad pages
 */
static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
{
	struct amdgpu_ras_eeprom_control *control =
					&adev->psp.ras.ras->eeprom_control;
	struct eeprom_table_record *bps = NULL;
	int ret = 0;

	/* no bad page record, skip eeprom access */
1835
	if (!control->num_recs || (amdgpu_bad_page_threshold == 0))
T
Tao Zhou 已提交
1836 1837 1838 1839 1840 1841 1842 1843
		return ret;

	bps = kcalloc(control->num_recs, sizeof(*bps), GFP_KERNEL);
	if (!bps)
		return -ENOMEM;

	if (amdgpu_ras_eeprom_process_recods(control, bps, false,
		control->num_recs)) {
1844
		dev_err(adev->dev, "Failed to load EEPROM table records!");
T
Tao Zhou 已提交
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
		ret = -EIO;
		goto out;
	}

	ret = amdgpu_ras_add_bad_pages(adev, bps, control->num_recs);

out:
	kfree(bps);
	return ret;
}

1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr)
{
	struct ras_err_handler_data *data = con->eh_data;
	int i;

	addr >>= AMDGPU_GPU_PAGE_SHIFT;
	for (i = 0; i < data->count; i++)
		if (addr == data->bps[i].retired_page)
			return true;

	return false;
}

1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
/*
 * check if an address belongs to bad page
 *
 * Note: this check is only for umc block
 */
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	bool ret = false;

	if (!con || !con->eh_data)
		return ret;

	mutex_lock(&con->recovery_lock);
1885
	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
1886 1887 1888 1889
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1890 1891
static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
					uint32_t max_length)
1892
{
1893
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
	int tmp_threshold = amdgpu_bad_page_threshold;
	u64 val;

	/*
	 * Justification of value bad_page_cnt_threshold in ras structure
	 *
	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
	 * in eeprom, and introduce two scenarios accordingly.
	 *
	 * Bad page retirement enablement:
	 *    - If amdgpu_bad_page_threshold = -1,
	 *      bad_page_cnt_threshold = typical value by formula.
	 *
	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
	 *      max record length in eeprom, use it directly.
	 *
	 * Bad page retirement disablement:
	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
	 *      functionality is disabled, and bad_page_cnt_threshold will
	 *      take no effect.
	 */

	if (tmp_threshold < -1)
		tmp_threshold = -1;
	else if (tmp_threshold > max_length)
		tmp_threshold = max_length;

	if (tmp_threshold == -1) {
1922
		val = adev->gmc.mc_vram_size;
1923
		do_div(val, RAS_BAD_PAGE_RATE);
1924 1925 1926 1927
		con->bad_page_cnt_threshold = min(lower_32_bits(val),
						max_length);
	} else {
		con->bad_page_cnt_threshold = tmp_threshold;
1928 1929 1930
	}
}

1931
int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
1932 1933
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1934
	struct ras_err_handler_data **data;
1935
	uint32_t max_eeprom_records_len = 0;
1936
	bool exc_err_limit = false;
T
Tao Zhou 已提交
1937
	int ret;
1938

1939
	if (adev->ras_enabled && con)
1940 1941 1942 1943
		data = &con->eh_data;
	else
		return 0;

1944 1945 1946 1947 1948
	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
	if (!*data) {
		ret = -ENOMEM;
		goto out;
	}
1949 1950 1951 1952 1953 1954

	mutex_init(&con->recovery_lock);
	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
	atomic_set(&con->in_recovery, 0);
	con->adev = adev;

1955 1956
	max_eeprom_records_len = amdgpu_ras_eeprom_get_record_max_length();
	amdgpu_ras_validate_threshold(adev, max_eeprom_records_len);
1957

1958 1959 1960 1961 1962 1963
	/* Todo: During test the SMU might fail to read the eeprom through I2C
	 * when the GPU is pending on XGMI reset during probe time
	 * (Mostly after second bus reset), skip it now
	 */
	if (adev->gmc.xgmi.pending_reset)
		return 0;
1964 1965 1966 1967 1968 1969
	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
	/*
	 * This calling fails when exc_err_limit is true or
	 * ret != 0.
	 */
	if (exc_err_limit || ret)
1970
		goto free;
T
Tao Zhou 已提交
1971

1972
	if (con->eeprom_control.num_recs) {
T
Tao Zhou 已提交
1973 1974
		ret = amdgpu_ras_load_bad_pages(adev);
		if (ret)
1975
			goto free;
T
Tao Zhou 已提交
1976
	}
1977 1978

	return 0;
1979 1980 1981 1982

free:
	kfree((*data)->bps);
	kfree(*data);
1983
	con->eh_data = NULL;
1984
out:
1985
	dev_warn(adev->dev, "Failed to initialize ras recovery!\n");
1986

1987 1988 1989 1990 1991 1992 1993 1994 1995
	/*
	 * Except error threshold exceeding case, other failure cases in this
	 * function would not fail amdgpu driver init.
	 */
	if (!exc_err_limit)
		ret = 0;
	else
		ret = -EINVAL;

1996
	return ret;
1997 1998 1999 2000 2001 2002 2003
}

static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data = con->eh_data;

2004 2005 2006 2007
	/* recovery_init failed to init it, fini is useless */
	if (!data)
		return 0;

2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	cancel_work_sync(&con->recovery_work);

	mutex_lock(&con->recovery_lock);
	con->eh_data = NULL;
	kfree(data->bps);
	kfree(data);
	mutex_unlock(&con->recovery_lock);

	return 0;
}
/* recovery end */

X
xinhui pan 已提交
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
/* return 0 if ras will reset gpu and repost.*/
int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev,
		unsigned int block)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (!ras)
		return -EINVAL;

	ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET;
	return 0;
}

2033
static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2034
{
2035 2036 2037
	return adev->asic_type == CHIP_VEGA10 ||
		adev->asic_type == CHIP_VEGA20 ||
		adev->asic_type == CHIP_ARCTURUS ||
2038
		adev->asic_type == CHIP_ALDEBARAN ||
2039
		adev->asic_type == CHIP_SIENNA_CICHLID;
2040 2041
}

2042 2043 2044 2045 2046
/*
 * this is workaround for vega20 workstation sku,
 * force enable gfx ras, ignore vbios gfx ras flag
 * due to GC EDC can not write
 */
2047
static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2048 2049 2050 2051 2052 2053 2054
{
	struct atom_context *ctx = adev->mode_info.atom_context;

	if (!ctx)
		return;

	if (strnstr(ctx->vbios_version, "D16406",
2055
		    sizeof(ctx->vbios_version)))
2056
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2057 2058
}

2059 2060 2061 2062 2063 2064 2065 2066 2067
/*
 * check hardware's ras ability which will be saved in hw_supported.
 * if hardware does not support ras, we can skip some ras initializtion and
 * forbid some ras operations from IP.
 * if software itself, say boot parameter, limit the ras ability. We still
 * need allow IP do some limited operations, like disable. In such case,
 * we have to initialize ras as normal. but need check if operation is
 * allowed or not in each function.
 */
2068
static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2069
{
2070
	adev->ras_hw_enabled = adev->ras_enabled = 0;
2071

2072
	if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2073
	    !amdgpu_ras_asic_supported(adev))
2074
		return;
2075

2076 2077 2078
	if (!adev->gmc.xgmi.connected_to_cpu) {
		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
			dev_info(adev->dev, "MEM ECC is active.\n");
2079
			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2080
						   1 << AMDGPU_RAS_BLOCK__DF);
2081 2082 2083
		} else {
			dev_info(adev->dev, "MEM ECC is not presented.\n");
		}
2084

2085 2086
		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
			dev_info(adev->dev, "SRAM ECC is active.\n");
2087
			adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2088
						    1 << AMDGPU_RAS_BLOCK__DF);
2089 2090 2091 2092 2093 2094
		} else {
			dev_info(adev->dev, "SRAM ECC is not presented.\n");
		}
	} else {
		/* driver only manages a few IP blocks RAS feature
		 * when GPU is connected cpu through XGMI */
2095
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2096 2097
					   1 << AMDGPU_RAS_BLOCK__SDMA |
					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2098
	}
2099

2100
	amdgpu_ras_get_quirks(adev);
2101

2102
	/* hw_supported needs to be aligned with RAS block mask. */
2103
	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2104

2105 2106
	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
		adev->ras_hw_enabled & amdgpu_ras_mask;
2107 2108 2109 2110 2111
}

int amdgpu_ras_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2112
	int r;
2113

2114
	if (con)
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
		return 0;

	con = kmalloc(sizeof(struct amdgpu_ras) +
			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT,
			GFP_KERNEL|__GFP_ZERO);
	if (!con)
		return -ENOMEM;

	con->objs = (struct ras_manager *)(con + 1);

	amdgpu_ras_set_context(adev, con);

2127 2128
	amdgpu_ras_check_supported(adev);

2129
	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2130 2131 2132
		/* set gfx block ras context feature for VEGA20 Gaming
		 * send ras disable cmd to ras ta during ras late init.
		 */
2133
		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2134 2135 2136 2137 2138
			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);

			return 0;
		}

2139
		r = 0;
2140
		goto release_con;
2141 2142
	}

2143 2144
	con->features = 0;
	INIT_LIST_HEAD(&con->head);
2145 2146
	/* Might need get this flag from vbios. */
	con->flags = RAS_DEFAULT_FLAGS;
2147

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
	/* initialize nbio ras function ahead of any other
	 * ras functions so hardware fatal error interrupt
	 * can be enabled as early as possible */
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_ARCTURUS:
	case CHIP_ALDEBARAN:
		if (!adev->gmc.xgmi.connected_to_cpu)
			adev->nbio.ras_funcs = &nbio_v7_4_ras_funcs;
		break;
	default:
		/* nbio ras is not available */
		break;
	}

	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_controller_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_controller_interrupt(adev);
2166
		if (r)
2167
			goto release_con;
2168 2169
	}

2170 2171 2172
	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt(adev);
2173
		if (r)
2174
			goto release_con;
2175 2176
	}

2177 2178
	if (amdgpu_ras_fs_init(adev)) {
		r = -EINVAL;
2179
		goto release_con;
2180
	}
2181

2182
	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2183
		 "hardware ability[%x] ras_mask[%x]\n",
2184
		 adev->ras_hw_enabled, adev->ras_enabled);
2185

2186
	return 0;
2187
release_con:
2188 2189 2190
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

2191
	return r;
2192 2193
}

2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
static int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
{
	if (adev->gmc.xgmi.connected_to_cpu)
		return 1;
	return 0;
}

static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
					struct ras_common_if *ras_block)
{
	struct ras_query_if info = {
		.head = *ras_block,
	};

	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		return 0;

	if (amdgpu_ras_query_error_status(adev, &info) != 0)
		DRM_WARN("RAS init harvest failure");

	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
		DRM_WARN("RAS init harvest reset failure");

	return 0;
}

2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
/* helper function to handle common stuff in ip late init phase */
int amdgpu_ras_late_init(struct amdgpu_device *adev,
			 struct ras_common_if *ras_block,
			 struct ras_fs_if *fs_info,
			 struct ras_ih_if *ih_info)
{
	int r;

	/* disable RAS feature per IP block if it is not supported */
	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
		return 0;
	}

	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
	if (r) {
		if (r == -EAGAIN) {
			/* request gpu reset. will run again */
			amdgpu_ras_request_reset_on_boot(adev,
					ras_block->block);
			return 0;
2241
		} else if (adev->in_suspend || amdgpu_in_reset(adev)) {
2242 2243 2244 2245 2246 2247 2248
			/* in resume phase, if fail to enable ras,
			 * clean up all ras fs nodes, and disable ras */
			goto cleanup;
		} else
			return r;
	}

2249 2250 2251
	/* check for errors on warm reset edc persisant supported ASIC */
	amdgpu_persistent_edc_harvesting(adev, ras_block);

2252
	/* in resume phase, no need to create ras fs node */
2253
	if (adev->in_suspend || amdgpu_in_reset(adev))
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
		return 0;

	if (ih_info->cb) {
		r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
		if (r)
			goto interrupt;
	}

	r = amdgpu_ras_sysfs_create(adev, fs_info);
	if (r)
		goto sysfs;

	return 0;
cleanup:
	amdgpu_ras_sysfs_remove(adev, ras_block);
sysfs:
	if (ih_info->cb)
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
interrupt:
	amdgpu_ras_feature_enable(adev, ras_block, 0);
	return r;
}

/* helper function to remove ras fs node and interrupt handler */
void amdgpu_ras_late_fini(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block,
			  struct ras_ih_if *ih_info)
{
	if (!ras_block || !ih_info)
		return;

	amdgpu_ras_sysfs_remove(adev, ras_block);
	if (ih_info->cb)
2287
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2288 2289 2290
	amdgpu_ras_feature_enable(adev, ras_block, 0);
}

X
xinhui pan 已提交
2291
/* do some init work after IP late init as dependence.
2292
 * and it runs in resume/gpu reset/booting up cases.
X
xinhui pan 已提交
2293
 */
2294
void amdgpu_ras_resume(struct amdgpu_device *adev)
2295 2296 2297 2298
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

2299
	if (!adev->ras_enabled || !con) {
2300 2301 2302
		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
		amdgpu_release_ras_context(adev);

2303
		return;
2304
	}
2305 2306

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
		/* Set up all other IPs which are not implemented. There is a
		 * tricky thing that IP's actual ras error type should be
		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
		 * ERROR_NONE make sense anyway.
		 */
		amdgpu_ras_enable_all_features(adev, 1);

		/* We enable ras on all hw_supported block, but as boot
		 * parameter might disable some of them and one or more IP has
		 * not implemented yet. So we disable them on behalf.
		 */
2318 2319 2320 2321 2322 2323
		list_for_each_entry_safe(obj, tmp, &con->head, node) {
			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
				amdgpu_ras_feature_enable(adev, &obj->head, 0);
				/* there should be no any reference. */
				WARN_ON(alive_obj(obj));
			}
2324
		}
2325
	}
X
xinhui pan 已提交
2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336

	if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) {
		con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET;
		/* setup ras obj state as disabled.
		 * for init_by_vbios case.
		 * if we want to enable ras, just enable it in a normal way.
		 * If we want do disable it, need setup ras obj as enabled,
		 * then issue another TA disable cmd.
		 * See feature_enable_on_boot
		 */
		amdgpu_ras_disable_all_features(adev, 1);
2337
		amdgpu_ras_reset_gpu(adev);
X
xinhui pan 已提交
2338
	}
2339 2340
}

2341 2342 2343 2344
void amdgpu_ras_suspend(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2345
	if (!adev->ras_enabled || !con)
2346 2347 2348 2349 2350 2351 2352 2353
		return;

	amdgpu_ras_disable_all_features(adev, 0);
	/* Make sure all ras objects are disabled. */
	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);
}

2354 2355 2356 2357 2358
/* do some fini work before IP fini as dependence */
int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2359
	if (!adev->ras_enabled || !con)
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
		return 0;

	/* Need disable ras on all IPs here before ip [hw/sw]fini */
	amdgpu_ras_disable_all_features(adev, 0);
	amdgpu_ras_recovery_fini(adev);
	return 0;
}

int amdgpu_ras_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2372
	if (!adev->ras_enabled || !con)
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
		return 0;

	amdgpu_ras_fs_fini(adev);
	amdgpu_ras_interrupt_remove_all(adev);

	WARN(con->features, "Feature mask is not cleared");

	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);

	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

	return 0;
}
2388 2389 2390

void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
{
2391
	amdgpu_ras_check_supported(adev);
2392
	if (!adev->ras_hw_enabled)
2393 2394
		return;

2395
	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2396 2397
		dev_info(adev->dev, "uncorrectable hardware error"
			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2398

2399
		amdgpu_ras_reset_gpu(adev);
2400 2401
	}
}
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412

bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
{
	if (adev->asic_type == CHIP_VEGA20 &&
	    adev->pm.fw_version <= 0x283400) {
		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
				amdgpu_ras_intr_triggered();
	}

	return false;
}
2413 2414 2415 2416 2417 2418 2419 2420

void amdgpu_release_ras_context(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	if (!con)
		return;

2421
	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2422 2423 2424 2425 2426
		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
		amdgpu_ras_set_context(adev, NULL);
		kfree(con);
	}
}