amdgpu_ras.c 74.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
#include <linux/debugfs.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/uaccess.h>
28 29
#include <linux/reboot.h>
#include <linux/syscalls.h>
30
#include <linux/pm_runtime.h>
31

32 33
#include "amdgpu.h"
#include "amdgpu_ras.h"
34
#include "amdgpu_atomfirmware.h"
35
#include "amdgpu_xgmi.h"
36
#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37
#include "atom.h"
38 39
#ifdef CONFIG_X86_MCE_AMD
#include <asm/mce.h>
40

41 42
static bool notifier_registered;
#endif
43 44
static const char *RAS_FS_NAME = "ras";

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
const char *ras_error_string[] = {
	"none",
	"parity",
	"single_correctable",
	"multi_uncorrectable",
	"poison",
};

const char *ras_block_string[] = {
	"umc",
	"sdma",
	"gfx",
	"mmhub",
	"athub",
	"pcie_bif",
	"hdp",
	"xgmi_wafl",
	"df",
	"smn",
	"sem",
	"mp0",
	"mp1",
	"fuse",
68
	"mca",
69 70
};

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
const char *ras_mca_block_string[] = {
	"mca_mp0",
	"mca_mp1",
	"mca_mpio",
	"mca_iohc",
};

const char *get_ras_block_str(struct ras_common_if *ras_block)
{
	if (!ras_block)
		return "NULL";

	if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT)
		return "OUT OF RANGE";

	if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
		return ras_mca_block_string[ras_block->sub_block_index];

	return ras_block_string[ras_block->block];
}

92 93
#define ras_block_str(_BLOCK_)  (((_BLOCK_) < (sizeof(*ras_block_string)/sizeof(const char*))) ? ras_block_string[_BLOCK_] : "Out Of Range")

94 95
#define ras_err_str(i) (ras_error_string[ffs(i)])

96 97
#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)

98 99 100
/* inject address is 52 bits */
#define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)

101 102
/* typical ECC bad page rate is 1 bad page per 100MB VRAM */
#define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
103

104 105 106 107 108
enum amdgpu_ras_retire_page_reservation {
	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
	AMDGPU_RAS_RETIRE_PAGE_PENDING,
	AMDGPU_RAS_RETIRE_PAGE_FAULT,
};
109 110 111

atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);

112 113
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr);
114 115
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr);
116
#ifdef CONFIG_X86_MCE_AMD
117 118 119 120 121 122
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
struct mce_notifier_adev_list {
	struct amdgpu_device *devs[MAX_GPU_INSTANCE];
	int num_gpu;
};
static struct mce_notifier_adev_list mce_adev_list;
123
#endif
124

125 126
void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
{
127
	if (adev && amdgpu_ras_get_context(adev))
128 129 130
		amdgpu_ras_get_context(adev)->error_query_ready = ready;
}

131
static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
132
{
133
	if (adev && amdgpu_ras_get_context(adev))
134 135 136 137 138
		return amdgpu_ras_get_context(adev)->error_query_ready;

	return false;
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
{
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;

	if ((address >= adev->gmc.mc_vram_size) ||
	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
		dev_warn(adev->dev,
		         "RAS WARN: input address 0x%llx is invalid.\n",
		         address);
		return -EINVAL;
	}

	if (amdgpu_ras_check_bad_page(adev, address)) {
		dev_warn(adev->dev,
154
			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
			 address);
		return 0;
	}

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));

	err_rec.address = address;
	err_rec.retired_page = address >> AMDGPU_GPU_PAGE_SHIFT;
	err_rec.ts = (uint64_t)ktime_get_real_seconds();
	err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;

	err_data.err_addr = &err_rec;
	err_data.err_addr_cnt = 1;

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
					 err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
	dev_warn(adev->dev, "Clear EEPROM:\n");
	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");

	return 0;
}

182 183 184 185 186 187 188 189 190 191
static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
					size_t size, loff_t *pos)
{
	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
	struct ras_query_if info = {
		.head = obj->head,
	};
	ssize_t s;
	char val[128];

192
	if (amdgpu_ras_query_error_status(obj->adev, &info))
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
		return -EINVAL;

	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
			"ue", info.ue_count,
			"ce", info.ce_count);
	if (*pos >= s)
		return 0;

	s -= *pos;
	s = min_t(u64, s, size);


	if (copy_to_user(buf, &val[*pos], s))
		return -EINVAL;

	*pos += s;

	return s;
}

static const struct file_operations amdgpu_ras_debugfs_ops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ras_debugfs_read,
216
	.write = NULL,
217 218 219
	.llseek = default_llseek
};

220 221 222 223 224 225
static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
		*block_id = i;
226
		if (strcmp(name, ras_block_string[i]) == 0)
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
			return 0;
	}
	return -EINVAL;
}

static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
		const char __user *buf, size_t size,
		loff_t *pos, struct ras_debug_if *data)
{
	ssize_t s = min_t(u64, 64, size);
	char str[65];
	char block_name[33];
	char err[9] = "ue";
	int op = -1;
	int block_id;
242
	uint32_t sub_block;
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	u64 address, value;

	if (*pos)
		return -EINVAL;
	*pos = size;

	memset(str, 0, sizeof(str));
	memset(data, 0, sizeof(*data));

	if (copy_from_user(str, buf, s))
		return -EINVAL;

	if (sscanf(str, "disable %32s", block_name) == 1)
		op = 0;
	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
		op = 1;
	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
		op = 2;
261
	else if (strstr(str, "retire_page") != NULL)
262
		op = 3;
263
	else if (str[0] && str[1] && str[2] && str[3])
264 265 266 267
		/* ascii string, but commands are not matched. */
		return -EINVAL;

	if (op != -1) {
268
		if (op == 3) {
269 270
			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
			    sscanf(str, "%*s %llu", &address) != 1)
271
				return -EINVAL;
272 273 274 275 276 277 278

			data->op = op;
			data->inject.address = address;

			return 0;
		}

279 280 281 282
		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
			return -EINVAL;

		data->head.block = block_id;
283 284 285 286 287 288 289 290
		/* only ue and ce errors are supported */
		if (!memcmp("ue", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
		else if (!memcmp("ce", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
		else
			return -EINVAL;

291 292 293
		data->op = op;

		if (op == 2) {
294 295 296
			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
				   &sub_block, &address, &value) != 3 &&
			    sscanf(str, "%*s %*s %*s %u %llu %llu",
297 298
				   &sub_block, &address, &value) != 3)
				return -EINVAL;
299
			data->head.sub_block_index = sub_block;
300 301 302 303
			data->inject.address = address;
			data->inject.value = value;
		}
	} else {
X
xinhui pan 已提交
304
		if (size < sizeof(*data))
305 306 307 308 309 310 311 312
			return -EINVAL;

		if (copy_from_user(data, buf, sizeof(*data)))
			return -EINVAL;
	}

	return 0;
}
313

314 315
/**
 * DOC: AMDGPU RAS debugfs control interface
X
xinhui pan 已提交
316
 *
317
 * The control interface accepts struct ras_debug_if which has two members.
X
xinhui pan 已提交
318 319
 *
 * First member: ras_debug_if::head or ras_debug_if::inject.
320 321
 *
 * head is used to indicate which IP block will be under control.
X
xinhui pan 已提交
322 323 324 325 326 327 328 329 330 331 332
 *
 * head has four members, they are block, type, sub_block_index, name.
 * block: which IP will be under control.
 * type: what kind of error will be enabled/disabled/injected.
 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
 * name: the name of IP.
 *
 * inject has two more members than head, they are address, value.
 * As their names indicate, inject operation will write the
 * value to the address.
 *
333
 * The second member: struct ras_debug_if::op.
334
 * It has three kinds of operations.
335 336 337 338
 *
 * - 0: disable RAS on the block. Take ::head as its data.
 * - 1: enable RAS on the block. Take ::head as its data.
 * - 2: inject errors on the block. Take ::inject as its data.
X
xinhui pan 已提交
339
 *
340
 * How to use the interface?
341
 *
342
 * In a program
343
 *
344 345
 * Copy the struct ras_debug_if in your code and initialize it.
 * Write the struct to the control interface.
346
 *
347
 * From shell
348
 *
349 350
 * .. code-block:: bash
 *
351 352 353
 *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
354
 *
355
 * Where N, is the card which you want to affect.
356
 *
357 358 359
 * "disable" requires only the block.
 * "enable" requires the block and error type.
 * "inject" requires the block, error type, address, and value.
360
 *
361
 * The block is one of: umc, sdma, gfx, etc.
362
 *	see ras_block_string[] for details
363
 *
364 365 366
 * The error type is one of: ue, ce, where,
 *	ue is multi-uncorrectable
 *	ce is single-correctable
367
 *
368 369
 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
 * The address and value are hexadecimal numbers, leading 0x is optional.
370
 *
371
 * For instance,
372 373
 *
 * .. code-block:: bash
374
 *
375 376
 *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
377 378
 *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *
379
 * How to check the result of the operation?
X
xinhui pan 已提交
380
 *
381
 * To check disable/enable, see "ras" features at,
X
xinhui pan 已提交
382 383
 * /sys/class/drm/card[0/1/2...]/device/ras/features
 *
384 385
 * To check inject, see the corresponding error count at,
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
X
xinhui pan 已提交
386
 *
387
 * .. note::
388
 *	Operations are only allowed on blocks which are supported.
389
 *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
390 391
 *	to see which blocks support RAS on a particular asic.
 *
X
xinhui pan 已提交
392
 */
393 394 395
static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
					     const char __user *buf,
					     size_t size, loff_t *pos)
X
xinhui pan 已提交
396 397 398 399 400
{
	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
	struct ras_debug_if data;
	int ret = 0;

401
	if (!amdgpu_ras_get_error_query_ready(adev)) {
402 403
		dev_warn(adev->dev, "RAS WARN: error injection "
				"currently inaccessible\n");
404 405 406
		return size;
	}

407 408
	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
	if (ret)
409
		return ret;
X
xinhui pan 已提交
410

411
	if (data.op == 3) {
412
		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
413
		if (!ret)
414 415 416 417 418
			return size;
		else
			return ret;
	}

X
xinhui pan 已提交
419 420 421 422 423 424 425 426 427 428 429
	if (!amdgpu_ras_is_supported(adev, data.head.block))
		return -EINVAL;

	switch (data.op) {
	case 0:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
		break;
	case 1:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
		break;
	case 2:
430 431
		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
432 433 434
			dev_warn(adev->dev, "RAS WARN: input address "
					"0x%llx is invalid.",
					data.inject.address);
435 436 437 438
			ret = -EINVAL;
			break;
		}

439 440 441
		/* umc ce/ue error injection for a bad page is not allowed */
		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
442 443 444
			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
				 "already been marked as bad!\n",
				 data.inject.address);
445 446 447
			break;
		}

448
		/* data.inject.address is offset instead of absolute gpu address */
X
xinhui pan 已提交
449 450
		ret = amdgpu_ras_error_inject(adev, &data.inject);
		break;
451 452 453
	default:
		ret = -EINVAL;
		break;
454
	}
X
xinhui pan 已提交
455 456 457 458 459 460 461

	if (ret)
		return -EINVAL;

	return size;
}

462 463 464
/**
 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
 *
465
 * Some boards contain an EEPROM which is used to persistently store a list of
466
 * bad pages which experiences ECC errors in vram.  This interface provides
467 468 469 470 471 472 473 474 475 476
 * a way to reset the EEPROM, e.g., after testing error injection.
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo 1 > ../ras/ras_eeprom_reset
 *
 * will reset EEPROM table to 0 entries.
 *
477
 */
478 479 480
static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
					       const char __user *buf,
					       size_t size, loff_t *pos)
481
{
482 483
	struct amdgpu_device *adev =
		(struct amdgpu_device *)file_inode(f)->i_private;
484 485
	int ret;

486
	ret = amdgpu_ras_eeprom_reset_table(
487
		&(amdgpu_ras_get_context(adev)->eeprom_control));
488

489
	if (!ret) {
490 491
		/* Something was written to EEPROM.
		 */
492 493 494
		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
		return size;
	} else {
495
		return ret;
496
	}
497 498
}

X
xinhui pan 已提交
499 500 501 502 503 504 505
static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_ctrl_write,
	.llseek = default_llseek
};

506 507 508 509 510 511 512
static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_eeprom_write,
	.llseek = default_llseek
};

513 514 515
/**
 * DOC: AMDGPU RAS sysfs Error Count Interface
 *
516
 * It allows the user to read the error count for each IP block on the gpu through
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
 *
 * It outputs the multiple lines which report the uncorrected (ue) and corrected
 * (ce) error counts.
 *
 * The format of one line is below,
 *
 * [ce|ue]: count
 *
 * Example:
 *
 * .. code-block:: bash
 *
 *	ue: 0
 *	ce: 1
 *
 */
534 535 536 537 538 539 540 541
static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
	struct ras_query_if info = {
		.head = obj->head,
	};

542
	if (!amdgpu_ras_get_error_query_ready(obj->adev))
543
		return sysfs_emit(buf, "Query currently inaccessible\n");
544

545
	if (amdgpu_ras_query_error_status(obj->adev, &info))
546 547
		return -EINVAL;

548 549 550 551 552
	if (obj->adev->asic_type == CHIP_ALDEBARAN) {
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
			DRM_WARN("Failed to reset error counter and error status");
	}

553 554
	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
			  "ce", info.ce_count);
555 556 557 558 559 560 561 562 563
}

/* obj begin */

#define get_obj(obj) do { (obj)->use++; } while (0)
#define alive_obj(obj) ((obj)->use)

static inline void put_obj(struct ras_manager *obj)
{
564
	if (obj && (--obj->use == 0))
565
		list_del(&obj->node);
566
	if (obj && (obj->use < 0))
567
		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
568 569 570 571 572 573 574 575 576
}

/* make one obj and return it. */
static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

577
	if (!adev->ras_enabled || !con)
578 579 580 581 582
		return NULL;

	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
		return NULL;

583 584 585 586 587 588 589 590
	if (head->block == AMDGPU_RAS_BLOCK__MCA) {
		if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
			return NULL;

		obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
	} else
		obj = &con->objs[head->block];

591 592 593 594 595 596 597 598 599 600 601 602 603
	/* already exist. return obj? */
	if (alive_obj(obj))
		return NULL;

	obj->head = *head;
	obj->adev = adev;
	list_add(&obj->node, &con->head);
	get_obj(obj);

	return obj;
}

/* return an obj equal to head, or the first when head is NULL */
604
struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
605 606 607 608 609 610
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	int i;

611
	if (!adev->ras_enabled || !con)
612 613 614 615 616 617
		return NULL;

	if (head) {
		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
			return NULL;

618 619 620 621 622 623 624
		if (head->block == AMDGPU_RAS_BLOCK__MCA) {
			if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
				return NULL;

			obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
		} else
			obj = &con->objs[head->block];
625

626
		if (alive_obj(obj))
627 628
			return obj;
	} else {
629
		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
630
			obj = &con->objs[i];
631
			if (alive_obj(obj))
632 633 634 635 636 637 638 639 640 641
				return obj;
		}
	}

	return NULL;
}
/* obj end */

/* feature ctl begin */
static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
642
					 struct ras_common_if *head)
643
{
644
	return adev->ras_hw_enabled & BIT(head->block);
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
}

static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->features & BIT(head->block);
}

/*
 * if obj is not created, then create one.
 * set feature enable flag.
 */
static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, int enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

665 666 667 668 669 670
	/* If hardware does not support ras, then do not create obj.
	 * But if hardware support ras, we can create the obj.
	 * Ras framework checks con->hw_supported to see if it need do
	 * corresponding initialization.
	 * IP checks con->support to see if it need disable ras.
	 */
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
	if (!amdgpu_ras_is_feature_allowed(adev, head))
		return 0;

	if (enable) {
		if (!obj) {
			obj = amdgpu_ras_create_obj(adev, head);
			if (!obj)
				return -EINVAL;
		} else {
			/* In case we create obj somewhere else */
			get_obj(obj);
		}
		con->features |= BIT(head->block);
	} else {
		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
686
			con->features &= ~BIT(head->block);
687 688 689 690 691 692 693 694 695 696 697 698
			put_obj(obj);
		}
	}

	return 0;
}

/* wrapper of psp_ras_enable_features */
int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
699
	union ta_ras_cmd_input *info;
700 701 702 703 704
	int ret;

	if (!con)
		return -EINVAL;

705
	info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
706 707 708
	if (!info)
		return -ENOMEM;

709
	if (!enable) {
710
		info->disable_features = (struct ta_ras_disable_features_input) {
711 712
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
713 714
		};
	} else {
715
		info->enable_features = (struct ta_ras_enable_features_input) {
716 717
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
718 719 720 721 722 723
		};
	}

	/* Do not enable if it is not allowed. */
	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));

724
	if (!amdgpu_ras_intr_triggered()) {
725
		ret = psp_ras_enable_features(&adev->psp, info, enable);
726
		if (ret) {
727
			dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
728
				enable ? "enable":"disable",
729
				get_ras_block_str(head),
730
				amdgpu_ras_is_poison_mode_supported(adev), ret);
731
			goto out;
732
		}
733 734 735 736
	}

	/* setup the obj */
	__amdgpu_ras_feature_enable(adev, head, enable);
737 738 739 740
	ret = 0;
out:
	kfree(info);
	return ret;
741 742
}

743 744 745 746 747 748 749 750 751 752 753
/* Only used in device probe stage and called only once. */
int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ret;

	if (!con)
		return -EINVAL;

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
		if (enable) {
			/* There is no harm to issue a ras TA cmd regardless of
			 * the currecnt ras state.
			 * If current state == target state, it will do nothing
			 * But sometimes it requests driver to reset and repost
			 * with error code -EAGAIN.
			 */
			ret = amdgpu_ras_feature_enable(adev, head, 1);
			/* With old ras TA, we might fail to enable ras.
			 * Log it and just setup the object.
			 * TODO need remove this WA in the future.
			 */
			if (ret == -EINVAL) {
				ret = __amdgpu_ras_feature_enable(adev, head, 1);
				if (!ret)
769 770
					dev_info(adev->dev,
						"RAS INFO: %s setup object\n",
771
						get_ras_block_str(head));
772 773 774 775 776 777
			}
		} else {
			/* setup the object then issue a ras TA disable cmd.*/
			ret = __amdgpu_ras_feature_enable(adev, head, 1);
			if (ret)
				return ret;
778

779 780 781 782
			/* gfx block ras dsiable cmd must send to ras-ta */
			if (head->block == AMDGPU_RAS_BLOCK__GFX)
				con->features |= BIT(head->block);

783
			ret = amdgpu_ras_feature_enable(adev, head, 0);
784 785

			/* clean gfx block ras features flag */
786
			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
787
				con->features &= ~BIT(head->block);
788
		}
789 790 791 792 793 794
	} else
		ret = amdgpu_ras_feature_enable(adev, head, enable);

	return ret;
}

795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		/* bypass psp.
		 * aka just release the obj and corresponding flags
		 */
		if (bypass) {
			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		}
812
	}
813 814 815 816 817 818 819 820 821

	return con->features;
}

static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int i;
822
	const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
823

824
	for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
825 826
		struct ras_common_if head = {
			.block = i,
827
			.type = default_ras_type,
828 829
			.sub_block_index = 0,
		};
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853

		if (i == AMDGPU_RAS_BLOCK__MCA)
			continue;

		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
	}

	for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
		struct ras_common_if head = {
			.block = AMDGPU_RAS_BLOCK__MCA,
			.type = default_ras_type,
			.sub_block_index = i,
		};

854 855 856 857 858 859 860 861 862 863 864
		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
865
	}
866 867 868 869 870

	return con->features;
}
/* feature ctl end */

871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object* block_obj, enum amdgpu_ras_block block)
{
	if(!block_obj)
		return -EINVAL;

	if (block_obj->block == block)
		return 0;

	return -EINVAL;
}

static struct amdgpu_ras_block_object* amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
					enum amdgpu_ras_block block, uint32_t sub_block_index)
{
	struct amdgpu_ras_block_object *obj, *tmp;

	if (block >= AMDGPU_RAS_BLOCK__LAST)
		return NULL;

	if (!amdgpu_ras_is_supported(adev, block))
		return NULL;

	list_for_each_entry_safe(obj, tmp, &adev->ras_list, node) {
		if (obj->ras_block_match) {
			if (obj->ras_block_match(obj, block, sub_block_index) == 0)
				return obj;
		} else {
			if (amdgpu_ras_block_match_default(obj, block) == 0)
				return obj;
		}
	}

	return NULL;
}
905

906 907 908
static void amdgpu_ras_mca_query_error_status(struct amdgpu_device *adev,
					      struct ras_common_if *ras_block,
					      struct ras_err_data  *err_data)
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
{
	switch (ras_block->sub_block_index) {
	case AMDGPU_RAS_MCA_BLOCK__MP0:
		if (adev->mca.mp0.ras_funcs &&
		    adev->mca.mp0.ras_funcs->query_ras_error_count)
			adev->mca.mp0.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
	case AMDGPU_RAS_MCA_BLOCK__MP1:
		if (adev->mca.mp1.ras_funcs &&
		    adev->mca.mp1.ras_funcs->query_ras_error_count)
			adev->mca.mp1.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
	case AMDGPU_RAS_MCA_BLOCK__MPIO:
		if (adev->mca.mpio.ras_funcs &&
		    adev->mca.mpio.ras_funcs->query_ras_error_count)
			adev->mca.mpio.ras_funcs->query_ras_error_count(adev, &err_data);
		break;
	default:
		break;
	}
}

931 932 933 934 935 936 937 938 939
static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
	int ret = 0;

	/*
	 * choosing right query method according to
	 * whether smu support query error information
	 */
940
	ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
	if (ret == -EOPNOTSUPP) {
		if (adev->umc.ras_funcs &&
			adev->umc.ras_funcs->query_ras_error_count)
			adev->umc.ras_funcs->query_ras_error_count(adev, err_data);

		/* umc query_ras_error_address is also responsible for clearing
		 * error status
		 */
		if (adev->umc.ras_funcs &&
		    adev->umc.ras_funcs->query_ras_error_address)
			adev->umc.ras_funcs->query_ras_error_address(adev, err_data);
	} else if (!ret) {
		if (adev->umc.ras_funcs &&
			adev->umc.ras_funcs->ecc_info_query_ras_error_count)
			adev->umc.ras_funcs->ecc_info_query_ras_error_count(adev, err_data);

		if (adev->umc.ras_funcs &&
			adev->umc.ras_funcs->ecc_info_query_ras_error_address)
			adev->umc.ras_funcs->ecc_info_query_ras_error_address(adev, err_data);
	}
}

963
/* query/inject/cure begin */
964
int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
965
				  struct ras_query_if *info)
966
{
967
	struct amdgpu_ras_block_object* block_obj = NULL;
968
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
969
	struct ras_err_data err_data = {0, 0, 0, NULL};
970
	int i;
971 972 973 974

	if (!obj)
		return -EINVAL;

975 976
	block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);

977 978
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__UMC:
979
		amdgpu_ras_get_ecc_info(adev, &err_data);
980
		break;
981 982 983 984 985 986 987
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->query_ras_error_count) {
			for (i = 0; i < adev->sdma.num_instances; i++)
				adev->sdma.funcs->query_ras_error_count(adev, i,
									&err_data);
		}
		break;
988
	case AMDGPU_RAS_BLOCK__GFX:
989 990 991 992 993 994 995
		if (!block_obj || !block_obj->hw_ops)   {
			dev_info(adev->dev, "%s doesn't config ras function \n",
						get_ras_block_str(&info->head));
			return -EINVAL;
		}
		if (block_obj->hw_ops->query_ras_error_count)
			block_obj->hw_ops->query_ras_error_count(adev, &err_data);
996

997 998
		if (block_obj->hw_ops->query_ras_error_status)
			block_obj->hw_ops->query_ras_error_status(adev);
999
		break;
1000
	case AMDGPU_RAS_BLOCK__MMHUB:
1001 1002 1003
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_count)
			adev->mmhub.ras_funcs->query_ras_error_count(adev, &err_data);
1004

1005 1006 1007
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
1008
		break;
1009
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
1010 1011 1012
		if (adev->nbio.ras_funcs &&
		    adev->nbio.ras_funcs->query_ras_error_count)
			adev->nbio.ras_funcs->query_ras_error_count(adev, &err_data);
1013
		break;
1014
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
1015
	case AMDGPU_RAS_BLOCK__HDP:
1016 1017 1018 1019 1020 1021 1022
		if (!block_obj || !block_obj->hw_ops)	{
			dev_info(adev->dev, "%s doesn't config ras function \n",
				get_ras_block_str(&info->head));
			return -EINVAL;
		}
		if (block_obj->hw_ops->query_ras_error_count)
			block_obj->hw_ops->query_ras_error_count(adev, &err_data);
1023
		break;
1024 1025 1026
	case AMDGPU_RAS_BLOCK__MCA:
		amdgpu_ras_mca_query_error_status(adev, &info->head, &err_data);
		break;
1027 1028 1029
	default:
		break;
	}
1030 1031 1032 1033

	obj->err_data.ue_count += err_data.ue_count;
	obj->err_data.ce_count += err_data.ce_count;

1034 1035 1036
	info->ue_count = obj->err_data.ue_count;
	info->ce_count = obj->err_data.ce_count;

1037
	if (err_data.ce_count) {
1038 1039 1040 1041 1042
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld correctable hardware errors "
1043 1044
					"detected in %s block, no user "
					"action is needed.\n",
1045 1046
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1047
					obj->err_data.ce_count,
1048
					get_ras_block_str(&info->head));
1049 1050
		} else {
			dev_info(adev->dev, "%ld correctable hardware errors "
1051 1052 1053
					"detected in %s block, no user "
					"action is needed.\n",
					obj->err_data.ce_count,
1054
					get_ras_block_str(&info->head));
1055
		}
1056 1057
	}
	if (err_data.ue_count) {
1058 1059 1060 1061 1062
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld uncorrectable hardware errors "
1063
					"detected in %s block\n",
1064 1065
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1066
					obj->err_data.ue_count,
1067
					get_ras_block_str(&info->head));
1068 1069
		} else {
			dev_info(adev->dev, "%ld uncorrectable hardware errors "
1070 1071
					"detected in %s block\n",
					obj->err_data.ue_count,
1072
					get_ras_block_str(&info->head));
1073
		}
1074
	}
1075

J
John Clements 已提交
1076 1077 1078
	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		amdgpu_ras_reset_error_status(adev, info->head.block);

1079 1080 1081
	return 0;
}

1082 1083 1084
int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
		enum amdgpu_ras_block block)
{
1085 1086
	struct amdgpu_ras_block_object* block_obj = amdgpu_ras_get_ras_block(adev, block, 0);

1087 1088 1089 1090 1091
	if (!amdgpu_ras_is_supported(adev, block))
		return -EINVAL;

	switch (block) {
	case AMDGPU_RAS_BLOCK__GFX:
1092 1093 1094 1095 1096 1097 1098
		if (!block_obj || !block_obj->hw_ops)   {
			dev_info(adev->dev, "%s doesn't config ras function \n", ras_block_str(block));
			return -EINVAL;
		}

		if (block_obj->hw_ops->reset_ras_error_count)
			block_obj->hw_ops->reset_ras_error_count(adev);
1099

1100 1101
		if (block_obj->hw_ops->reset_ras_error_status)
			block_obj->hw_ops->reset_ras_error_status(adev);
1102 1103
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
1104 1105 1106
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
1107 1108 1109 1110

		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_status)
			adev->mmhub.ras_funcs->reset_ras_error_status(adev);
1111 1112 1113 1114 1115
		break;
	case AMDGPU_RAS_BLOCK__SDMA:
		if (adev->sdma.funcs->reset_ras_error_count)
			adev->sdma.funcs->reset_ras_error_count(adev);
		break;
1116
	case AMDGPU_RAS_BLOCK__HDP:
1117 1118 1119 1120 1121 1122 1123
		if (!block_obj || !block_obj->hw_ops)	{
			dev_info(adev->dev, "%s doesn't config ras function \n", ras_block_str(block));
			return -EINVAL;
		}

		if (block_obj->hw_ops->reset_ras_error_count)
			block_obj->hw_ops->reset_ras_error_count(adev);
1124
		break;
1125 1126 1127 1128 1129 1130 1131
	default:
		break;
	}

	return 0;
}

1132
/* Trigger XGMI/WAFL error */
1133
static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
				 struct ta_ras_trigger_error_input *block_info)
{
	int ret;

	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
		dev_warn(adev->dev, "Failed to disallow df cstate");

	if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
		dev_warn(adev->dev, "Failed to disallow XGMI power down");

	ret = psp_ras_trigger_error(&adev->psp, block_info);

	if (amdgpu_ras_intr_triggered())
		return ret;

	if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
		dev_warn(adev->dev, "Failed to allow XGMI power down");

1152
	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
1153 1154 1155 1156 1157
		dev_warn(adev->dev, "Failed to allow df cstate");

	return ret;
}

1158 1159 1160 1161 1162 1163
/* wrapper of psp_ras_trigger_error */
int amdgpu_ras_error_inject(struct amdgpu_device *adev,
		struct ras_inject_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ta_ras_trigger_error_input block_info = {
1164 1165
		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1166 1167 1168 1169
		.sub_block_index = info->head.sub_block_index,
		.address = info->address,
		.value = info->value,
	};
1170 1171
    int ret = -EINVAL;
    struct amdgpu_ras_block_object* block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, info->head.sub_block_index);
1172 1173 1174 1175

	if (!obj)
		return -EINVAL;

1176 1177
	/* Calculate XGMI relative offset */
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1178 1179 1180
		block_info.address =
			amdgpu_xgmi_get_relative_phy_addr(adev,
							  block_info.address);
1181 1182
	}

1183 1184
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1185 1186 1187 1188 1189 1190 1191
		if (!block_obj || !block_obj->hw_ops)   {
			dev_info(adev->dev, "%s doesn't config ras function \n", get_ras_block_str(&info->head));
			return -EINVAL;
		}

		if (block_obj->hw_ops->ras_error_inject)
			ret = block_obj->hw_ops->ras_error_inject(adev, info);
1192 1193
		break;
	case AMDGPU_RAS_BLOCK__UMC:
1194
	case AMDGPU_RAS_BLOCK__SDMA:
1195
	case AMDGPU_RAS_BLOCK__MMHUB:
1196
	case AMDGPU_RAS_BLOCK__PCIE_BIF:
1197
	case AMDGPU_RAS_BLOCK__MCA:
1198 1199
		ret = psp_ras_trigger_error(&adev->psp, &block_info);
		break;
1200 1201 1202
	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
		ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
		break;
1203
	default:
1204
		dev_info(adev->dev, "%s error injection is not supported yet\n",
1205
			 get_ras_block_str(&info->head));
1206
		ret = -EINVAL;
1207 1208
	}

1209 1210
	if (ret)
		dev_err(adev->dev, "ras inject %s failed %d\n",
1211
			get_ras_block_str(&info->head), ret);
1212 1213 1214 1215

	return ret;
}

1216 1217
/**
 * amdgpu_ras_query_error_count -- Get error counts of all IPs
1218 1219 1220
 * @adev: pointer to AMD GPU device
 * @ce_count: pointer to an integer to be set to the count of correctible errors.
 * @ue_count: pointer to an integer to be set to the count of uncorrectible
1221 1222 1223 1224 1225 1226 1227 1228 1229
 * errors.
 *
 * If set, @ce_count or @ue_count, count and return the corresponding
 * error counts in those integer pointers. Return 0 if the device
 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
 */
int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
				 unsigned long *ce_count,
				 unsigned long *ue_count)
1230 1231 1232
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
1233
	unsigned long ce, ue;
1234

1235
	if (!adev->ras_enabled || !con)
1236 1237 1238 1239 1240 1241
		return -EOPNOTSUPP;

	/* Don't count since no reporting.
	 */
	if (!ce_count && !ue_count)
		return 0;
1242

1243 1244
	ce = 0;
	ue = 0;
1245 1246 1247 1248
	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};
1249
		int res;
1250

1251 1252 1253
		res = amdgpu_ras_query_error_status(adev, &info);
		if (res)
			return res;
1254

1255 1256
		ce += info.ce_count;
		ue += info.ue_count;
1257 1258
	}

1259 1260 1261 1262 1263
	if (ce_count)
		*ce_count = ce;

	if (ue_count)
		*ue_count = ue;
1264 1265

	return 0;
1266 1267 1268 1269 1270 1271
}
/* query/inject/cure end */


/* sysfs begin */

1272 1273 1274 1275 1276 1277
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count);

static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
{
	switch (flags) {
1278
	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1279
		return "R";
1280
	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1281
		return "P";
1282
	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1283 1284
	default:
		return "F";
T
Tom Rix 已提交
1285
	}
1286 1287
}

1288 1289
/**
 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
 *
 * It allows user to read the bad pages of vram on the gpu through
 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
 *
 * It outputs multiple lines, and each line stands for one gpu page.
 *
 * The format of one line is below,
 * gpu pfn : gpu page size : flags
 *
 * gpu pfn and gpu page size are printed in hex format.
 * flags can be one of below character,
1301
 *
1302
 * R: reserved, this gpu page is reserved and not able to use.
1303
 *
1304
 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1305 1306
 * in next window of page_reserve.
 *
1307 1308
 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
 *
1309 1310 1311 1312 1313 1314 1315
 * Examples:
 *
 * .. code-block:: bash
 *
 *	0x00000001 : 0x00001000 : R
 *	0x00000002 : 0x00001000 : P
 *
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
 */

static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
		struct kobject *kobj, struct bin_attribute *attr,
		char *buf, loff_t ppos, size_t count)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, badpages_attr);
	struct amdgpu_device *adev = con->adev;
	const unsigned int element_size =
		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1327 1328
	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
	unsigned int end = div64_ul(ppos + count - 1, element_size);
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	ssize_t s = 0;
	struct ras_badpage *bps = NULL;
	unsigned int bps_count = 0;

	memset(buf, 0, count);

	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
		return 0;

	for (; start < end && start < bps_count; start++)
		s += scnprintf(&buf[s], element_size + 1,
				"0x%08x : 0x%08x : %1s\n",
				bps[start].bp,
				bps[start].size,
				amdgpu_ras_badpage_flags_str(bps[start].flags));

	kfree(bps);

	return s;
}

1350 1351 1352 1353 1354 1355
static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, features_attr);

1356
	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1357 1358
}

1359 1360 1361 1362 1363 1364 1365 1366 1367
static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&con->badpages_attr.attr,
				RAS_FS_NAME);
}

1368 1369 1370 1371 1372 1373 1374 1375
static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct attribute_group group = {
1376
		.name = RAS_FS_NAME,
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
		.attrs = attrs,
	};

	sysfs_remove_group(&adev->dev->kobj, &group);

	return 0;
}

int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
		struct ras_fs_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

	if (!obj || obj->attr_inuse)
		return -EINVAL;

	get_obj(obj);

	memcpy(obj->fs_data.sysfs_name,
			head->sysfs_name,
			sizeof(obj->fs_data.sysfs_name));

	obj->sysfs_attr = (struct device_attribute){
		.attr = {
			.name = obj->fs_data.sysfs_name,
			.mode = S_IRUGO,
		},
			.show = amdgpu_ras_sysfs_read,
	};
1406
	sysfs_attr_init(&obj->sysfs_attr.attr);
1407 1408 1409

	if (sysfs_add_file_to_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1410
				RAS_FS_NAME)) {
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
		put_obj(obj);
		return -EINVAL;
	}

	obj->attr_inuse = 1;

	return 0;
}

int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

	if (!obj || !obj->attr_inuse)
		return -EINVAL;

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1430
				RAS_FS_NAME);
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
	obj->attr_inuse = 0;
	put_obj(obj);

	return 0;
}

static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		amdgpu_ras_sysfs_remove(adev, &obj->head);
	}

1446 1447 1448
	if (amdgpu_bad_page_threshold != 0)
		amdgpu_ras_sysfs_remove_bad_page_node(adev);

1449 1450 1451 1452 1453 1454
	amdgpu_ras_sysfs_remove_feature_node(adev);

	return 0;
}
/* sysfs end */

1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
/**
 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
 *
 * Normally when there is an uncorrectable error, the driver will reset
 * the GPU to recover.  However, in the event of an unrecoverable error,
 * the driver provides an interface to reboot the system automatically
 * in that event.
 *
 * The following file in debugfs provides that interface:
 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo true > .../ras/auto_reboot
 *
 */
1473
/* debugfs begin */
1474
static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
X
xinhui pan 已提交
1475 1476
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1477 1478
	struct drm_minor  *minor = adev_to_drm(adev)->primary;
	struct dentry     *dir;
X
xinhui pan 已提交
1479

1480 1481 1482 1483 1484
	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_ctrl_ops);
	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_ops);
1485 1486
	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
			   &con->bad_page_cnt_threshold);
1487 1488
	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1489 1490 1491 1492 1493 1494
	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_size_ops);
	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
						       S_IRUGO, dir, adev,
						       &amdgpu_ras_debugfs_eeprom_table_ops);
	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1495 1496 1497 1498 1499 1500 1501 1502 1503

	/*
	 * After one uncorrectable error happens, usually GPU recovery will
	 * be scheduled. But due to the known problem in GPU recovery failing
	 * to bring GPU back, below interface provides one direct way to
	 * user to reboot system automatically in such case within
	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
	 * will never be called.
	 */
1504
	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1505 1506 1507 1508 1509

	/*
	 * User could set this not to clean up hardware's error count register
	 * of RAS IPs during ras recovery.
	 */
1510 1511 1512
	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
			    &con->disable_ras_err_cnt_harvest);
	return dir;
X
xinhui pan 已提交
1513 1514
}

1515
static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1516 1517
				      struct ras_fs_if *head,
				      struct dentry *dir)
1518 1519 1520
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

1521
	if (!obj || !dir)
1522
		return;
1523 1524 1525 1526 1527 1528 1529

	get_obj(obj);

	memcpy(obj->fs_data.debugfs_name,
			head->debugfs_name,
			sizeof(obj->fs_data.debugfs_name));

1530 1531
	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
			    obj, &amdgpu_ras_debugfs_ops);
1532 1533
}

1534 1535 1536
void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1537
	struct dentry *dir;
1538
	struct ras_manager *obj;
1539 1540 1541 1542 1543 1544
	struct ras_fs_if fs_info;

	/*
	 * it won't be called in resume path, no need to check
	 * suspend and gpu reset status
	 */
1545
	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1546 1547
		return;

1548
	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1549

1550
	list_for_each_entry(obj, &con->head, node) {
1551 1552 1553
		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
			(obj->attr_inuse == 1)) {
			sprintf(fs_info.debugfs_name, "%s_err_inject",
1554
					get_ras_block_str(&obj->head));
1555
			fs_info.head = obj->head;
1556
			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1557 1558 1559 1560
		}
	}
}

1561 1562 1563
/* debugfs end */

/* ras fs */
1564 1565 1566 1567
static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
		amdgpu_ras_sysfs_badpages_read, NULL, 0);
static DEVICE_ATTR(features, S_IRUGO,
		amdgpu_ras_sysfs_features_read, NULL);
1568 1569
static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
{
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute_group group = {
		.name = RAS_FS_NAME,
	};
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct bin_attribute *bin_attrs[] = {
		NULL,
		NULL,
	};
1582
	int r;
1583

1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
	/* add features entry */
	con->features_attr = dev_attr_features;
	group.attrs = attrs;
	sysfs_attr_init(attrs[0]);

	if (amdgpu_bad_page_threshold != 0) {
		/* add bad_page_features entry */
		bin_attr_gpu_vram_bad_pages.private = NULL;
		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
		bin_attrs[0] = &con->badpages_attr;
		group.bin_attrs = bin_attrs;
		sysfs_bin_attr_init(bin_attrs[0]);
	}

1598 1599 1600
	r = sysfs_create_group(&adev->dev->kobj, &group);
	if (r)
		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1601

1602 1603 1604 1605 1606
	return 0;
}

static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
{
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *con_obj, *ip_obj, *tmp;

	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
			if (ip_obj)
				put_obj(ip_obj);
		}
	}

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	amdgpu_ras_sysfs_remove_all(adev);
	return 0;
}
/* ras fs end */

/* ih begin */
static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct amdgpu_iv_entry entry;
	int ret;
1629
	struct ras_err_data err_data = {0, 0, 0, NULL};
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640

	while (data->rptr != data->wptr) {
		rmb();
		memcpy(&entry, &data->ring[data->rptr],
				data->element_size);

		wmb();
		data->rptr = (data->aligned_element_size +
				data->rptr) % data->ring_size;

		if (data->cb) {
1641 1642 1643 1644 1645 1646 1647 1648
			if (amdgpu_ras_is_poison_mode_supported(obj->adev) &&
			    obj->head.block == AMDGPU_RAS_BLOCK__UMC)
				dev_info(obj->adev->dev,
						"Poison is created, no user action is needed.\n");
			else {
				/* Let IP handle its data, maybe we need get the output
				 * from the callback to udpate the error type/count, etc
				 */
1649
				memset(&err_data, 0, sizeof(err_data));
1650 1651 1652 1653 1654
				ret = data->cb(obj->adev, &err_data, &entry);
				/* ue will trigger an interrupt, and in that case
				 * we need do a reset to recovery the whole system.
				 * But leave IP do that recovery, here we just dispatch
				 * the error.
1655
				 */
1656 1657 1658 1659 1660 1661 1662
				if (ret == AMDGPU_RAS_SUCCESS) {
					/* these counts could be left as 0 if
					 * some blocks do not count error number
					 */
					obj->err_data.ue_count += err_data.ue_count;
					obj->err_data.ce_count += err_data.ce_count;
				}
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
			}
		}
	}
}

static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
{
	struct ras_ih_data *data =
		container_of(work, struct ras_ih_data, ih_work);
	struct ras_manager *obj =
		container_of(data, struct ras_manager, ih_data);

	amdgpu_ras_interrupt_handler(obj);
}

int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
		struct ras_dispatch_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data = &obj->ih_data;

	if (!obj)
		return -EINVAL;

	if (data->inuse == 0)
		return 0;

	/* Might be overflow... */
	memcpy(&data->ring[data->wptr], info->entry,
			data->element_size);

	wmb();
	data->wptr = (data->aligned_element_size +
			data->wptr) % data->ring_size;

	schedule_work(&data->ih_work);

	return 0;
}

int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj)
		return -EINVAL;

	data = &obj->ih_data;
	if (data->inuse == 0)
		return 0;

	cancel_work_sync(&data->ih_work);

	kfree(data->ring);
	memset(data, 0, sizeof(*data));
	put_obj(obj);

	return 0;
}

int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
		struct ras_ih_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data;

	if (!obj) {
		/* in case we registe the IH before enable ras feature */
		obj = amdgpu_ras_create_obj(adev, &info->head);
		if (!obj)
			return -EINVAL;
	} else
		get_obj(obj);

	data = &obj->ih_data;
	/* add the callback.etc */
	*data = (struct ras_ih_data) {
		.inuse = 0,
		.cb = info->cb,
		.element_size = sizeof(struct amdgpu_iv_entry),
		.rptr = 0,
		.wptr = 0,
	};

	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);

	data->aligned_element_size = ALIGN(data->element_size, 8);
	/* the ring can store 64 iv entries. */
	data->ring_size = 64 * data->aligned_element_size;
	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
	if (!data->ring) {
		put_obj(obj);
		return -ENOMEM;
	}

	/* IH is ready */
	data->inuse = 1;

	return 0;
}

static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		struct ras_ih_if info = {
			.head = obj->head,
		};
		amdgpu_ras_interrupt_remove_handler(adev, &info);
	}

	return 0;
}
/* ih end */

1782 1783 1784 1785 1786 1787
/* traversal all IPs except NBIO to query error counter */
static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1788
	if (!adev->ras_enabled || !con)
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		/*
		 * PCIE_BIF IP has one different isr by ras controller
		 * interrupt, the specific ras counter query will be
		 * done in that isr. So skip such block from common
		 * sync flood interrupt isr calling.
		 */
		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
			continue;

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
		/*
		 * this is a workaround for aldebaran, skip send msg to
		 * smu to get ecc_info table due to smu handle get ecc
		 * info table failed temporarily.
		 * should be removed until smu fix handle ecc_info table.
		 */
		if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
			(adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)))
			continue;

1815
		amdgpu_ras_query_error_status(adev, &info);
1816 1817 1818
	}
}

1819
/* Parse RdRspStatus and WrRspStatus */
1820 1821
static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
					  struct ras_query_if *info)
1822
{
1823
	struct amdgpu_ras_block_object* block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, info->head.sub_block_index);
1824 1825 1826 1827 1828 1829
	/*
	 * Only two block need to query read/write
	 * RspStatus at current state
	 */
	switch (info->head.block) {
	case AMDGPU_RAS_BLOCK__GFX:
1830 1831 1832 1833 1834 1835 1836
		if (!block_obj || !block_obj->hw_ops)   {
			dev_info(adev->dev, "%s doesn't config ras function \n", get_ras_block_str(&info->head));
			return ;
		}

		if (block_obj->hw_ops->query_ras_error_status)
			block_obj->hw_ops->query_ras_error_status(adev);
1837 1838
		break;
	case AMDGPU_RAS_BLOCK__MMHUB:
1839 1840 1841
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->query_ras_error_status)
			adev->mmhub.ras_funcs->query_ras_error_status(adev);
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
		break;
	default:
		break;
	}
}

static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1853
	if (!adev->ras_enabled || !con)
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		amdgpu_ras_error_status_query(adev, &info);
	}
}

1865
/* recovery begin */
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875

/* return 0 on success.
 * caller need free bps.
 */
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
	int i = 0;
1876
	int ret = 0, status;
1877 1878 1879 1880 1881 1882 1883 1884

	if (!con || !con->eh_data || !bps || !count)
		return -EINVAL;

	mutex_lock(&con->recovery_lock);
	data = con->eh_data;
	if (!data || data->count == 0) {
		*bps = NULL;
1885
		ret = -EINVAL;
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
		goto out;
	}

	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
	if (!*bps) {
		ret = -ENOMEM;
		goto out;
	}

	for (; i < data->count; i++) {
		(*bps)[i] = (struct ras_badpage){
1897
			.bp = data->bps[i].retired_page,
1898
			.size = AMDGPU_GPU_PAGE_SIZE,
1899
			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1900
		};
1901
		status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
1902
				data->bps[i].retired_page);
1903
		if (status == -EBUSY)
1904
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1905
		else if (status == -ENOENT)
1906
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1907 1908 1909 1910 1911 1912 1913 1914
	}

	*count = data->count;
out:
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1915 1916 1917 1918
static void amdgpu_ras_do_recovery(struct work_struct *work)
{
	struct amdgpu_ras *ras =
		container_of(work, struct amdgpu_ras, recovery_work);
1919 1920 1921 1922
	struct amdgpu_device *remote_adev = NULL;
	struct amdgpu_device *adev = ras->adev;
	struct list_head device_list, *device_list_handle =  NULL;

1923
	if (!ras->disable_ras_err_cnt_harvest) {
1924 1925
		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

1926 1927 1928 1929 1930 1931 1932 1933
		/* Build list of devices to query RAS related errors */
		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
			device_list_handle = &hive->device_list;
		} else {
			INIT_LIST_HEAD(&device_list);
			list_add_tail(&adev->gmc.xgmi.head, &device_list);
			device_list_handle = &device_list;
		}
1934

1935
		list_for_each_entry(remote_adev,
1936 1937
				device_list_handle, gmc.xgmi.head) {
			amdgpu_ras_query_err_status(remote_adev);
1938
			amdgpu_ras_log_on_err_counter(remote_adev);
1939
		}
1940 1941

		amdgpu_put_xgmi_hive(hive);
1942
	}
1943

1944
	if (amdgpu_device_should_recover_gpu(ras->adev))
1945
		amdgpu_device_gpu_recover(ras->adev, NULL);
1946 1947 1948 1949 1950 1951 1952 1953 1954
	atomic_set(&ras->in_recovery, 0);
}

/* alloc/realloc bps array */
static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
		struct ras_err_handler_data *data, int pages)
{
	unsigned int old_space = data->count + data->space_left;
	unsigned int new_space = old_space + pages;
1955 1956 1957
	unsigned int align_space = ALIGN(new_space, 512);
	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);

1958
	if (!bps) {
1959
		kfree(bps);
1960
		return -ENOMEM;
1961
	}
1962 1963

	if (data->bps) {
1964
		memcpy(bps, data->bps,
1965 1966 1967 1968
				data->count * sizeof(*data->bps));
		kfree(data->bps);
	}

1969
	data->bps = bps;
1970 1971 1972 1973 1974 1975
	data->space_left += align_space - old_space;
	return 0;
}

/* it deal with vram only. */
int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1976
		struct eeprom_table_record *bps, int pages)
1977 1978
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
X
xinhui pan 已提交
1979
	struct ras_err_handler_data *data;
1980
	int ret = 0;
1981
	uint32_t i;
1982

X
xinhui pan 已提交
1983
	if (!con || !con->eh_data || !bps || pages <= 0)
1984 1985 1986
		return 0;

	mutex_lock(&con->recovery_lock);
X
xinhui pan 已提交
1987
	data = con->eh_data;
1988 1989 1990
	if (!data)
		goto out;

1991 1992 1993 1994 1995 1996 1997
	for (i = 0; i < pages; i++) {
		if (amdgpu_ras_check_bad_page_unlock(con,
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
			continue;

		if (!data->space_left &&
			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
1998 1999 2000 2001
			ret = -ENOMEM;
			goto out;
		}

2002
		amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
2003 2004
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
			AMDGPU_GPU_PAGE_SIZE);
2005

2006 2007 2008 2009
		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
		data->count++;
		data->space_left--;
	}
2010 2011 2012 2013 2014 2015
out:
	mutex_unlock(&con->recovery_lock);

	return ret;
}

T
Tao Zhou 已提交
2016 2017 2018 2019
/*
 * write error record array to eeprom, the function should be
 * protected by recovery_lock
 */
2020
int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
T
Tao Zhou 已提交
2021 2022 2023
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
2024
	struct amdgpu_ras_eeprom_control *control;
T
Tao Zhou 已提交
2025 2026 2027 2028 2029
	int save_count;

	if (!con || !con->eh_data)
		return 0;

2030
	mutex_lock(&con->recovery_lock);
2031
	control = &con->eeprom_control;
T
Tao Zhou 已提交
2032
	data = con->eh_data;
L
Luben Tuikov 已提交
2033
	save_count = data->count - control->ras_num_recs;
2034
	mutex_unlock(&con->recovery_lock);
T
Tao Zhou 已提交
2035
	/* only new entries are saved */
2036
	if (save_count > 0) {
2037 2038 2039
		if (amdgpu_ras_eeprom_append(control,
					     &data->bps[control->ras_num_recs],
					     save_count)) {
2040
			dev_err(adev->dev, "Failed to save EEPROM table data!");
T
Tao Zhou 已提交
2041 2042 2043
			return -EIO;
		}

2044 2045 2046
		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
	}

T
Tao Zhou 已提交
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	return 0;
}

/*
 * read error record array in eeprom and reserve enough space for
 * storing new bad pages
 */
static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
{
	struct amdgpu_ras_eeprom_control *control =
2057
		&adev->psp.ras_context.ras->eeprom_control;
2058 2059
	struct eeprom_table_record *bps;
	int ret;
T
Tao Zhou 已提交
2060 2061

	/* no bad page record, skip eeprom access */
L
Luben Tuikov 已提交
2062
	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2063
		return 0;
T
Tao Zhou 已提交
2064

L
Luben Tuikov 已提交
2065
	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
T
Tao Zhou 已提交
2066 2067 2068
	if (!bps)
		return -ENOMEM;

L
Luben Tuikov 已提交
2069
	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2070
	if (ret)
2071
		dev_err(adev->dev, "Failed to load EEPROM table records!");
2072
	else
L
Luben Tuikov 已提交
2073
		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
T
Tao Zhou 已提交
2074 2075 2076 2077 2078

	kfree(bps);
	return ret;
}

2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr)
{
	struct ras_err_handler_data *data = con->eh_data;
	int i;

	addr >>= AMDGPU_GPU_PAGE_SHIFT;
	for (i = 0; i < data->count; i++)
		if (addr == data->bps[i].retired_page)
			return true;

	return false;
}

2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
/*
 * check if an address belongs to bad page
 *
 * Note: this check is only for umc block
 */
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	bool ret = false;

	if (!con || !con->eh_data)
		return ret;

	mutex_lock(&con->recovery_lock);
2108
	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2109 2110 2111 2112
	mutex_unlock(&con->recovery_lock);
	return ret;
}

2113
static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2114
					  uint32_t max_count)
2115
{
2116
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136

	/*
	 * Justification of value bad_page_cnt_threshold in ras structure
	 *
	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
	 * in eeprom, and introduce two scenarios accordingly.
	 *
	 * Bad page retirement enablement:
	 *    - If amdgpu_bad_page_threshold = -1,
	 *      bad_page_cnt_threshold = typical value by formula.
	 *
	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
	 *      max record length in eeprom, use it directly.
	 *
	 * Bad page retirement disablement:
	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
	 *      functionality is disabled, and bad_page_cnt_threshold will
	 *      take no effect.
	 */

2137 2138
	if (amdgpu_bad_page_threshold < 0) {
		u64 val = adev->gmc.mc_vram_size;
2139

2140
		do_div(val, RAS_BAD_PAGE_COVER);
2141
		con->bad_page_cnt_threshold = min(lower_32_bits(val),
2142
						  max_count);
2143
	} else {
2144 2145
		con->bad_page_cnt_threshold = min_t(int, max_count,
						    amdgpu_bad_page_threshold);
2146 2147 2148
	}
}

2149
int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2150 2151
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2152
	struct ras_err_handler_data **data;
2153
	u32  max_eeprom_records_count = 0;
2154
	bool exc_err_limit = false;
T
Tao Zhou 已提交
2155
	int ret;
2156

2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	if (!con)
		return 0;

	/* Allow access to RAS EEPROM via debugfs, when the ASIC
	 * supports RAS and debugfs is enabled, but when
	 * adev->ras_enabled is unset, i.e. when "ras_enable"
	 * module parameter is set to 0.
	 */
	con->adev = adev;

	if (!adev->ras_enabled)
2168 2169
		return 0;

2170
	data = &con->eh_data;
2171 2172 2173 2174 2175
	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
	if (!*data) {
		ret = -ENOMEM;
		goto out;
	}
2176 2177 2178 2179 2180

	mutex_init(&con->recovery_lock);
	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
	atomic_set(&con->in_recovery, 0);

2181 2182
	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2183

2184 2185 2186 2187 2188 2189
	/* Todo: During test the SMU might fail to read the eeprom through I2C
	 * when the GPU is pending on XGMI reset during probe time
	 * (Mostly after second bus reset), skip it now
	 */
	if (adev->gmc.xgmi.pending_reset)
		return 0;
2190 2191 2192 2193 2194 2195
	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
	/*
	 * This calling fails when exc_err_limit is true or
	 * ret != 0.
	 */
	if (exc_err_limit || ret)
2196
		goto free;
T
Tao Zhou 已提交
2197

L
Luben Tuikov 已提交
2198
	if (con->eeprom_control.ras_num_recs) {
T
Tao Zhou 已提交
2199 2200
		ret = amdgpu_ras_load_bad_pages(adev);
		if (ret)
2201
			goto free;
2202

2203
		amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
T
Tao Zhou 已提交
2204
	}
2205

2206 2207 2208
#ifdef CONFIG_X86_MCE_AMD
	if ((adev->asic_type == CHIP_ALDEBARAN) &&
	    (adev->gmc.xgmi.connected_to_cpu))
2209
		amdgpu_register_bad_pages_mca_notifier(adev);
2210
#endif
2211
	return 0;
2212 2213 2214 2215

free:
	kfree((*data)->bps);
	kfree(*data);
2216
	con->eh_data = NULL;
2217
out:
2218
	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2219

2220 2221 2222 2223 2224 2225 2226 2227 2228
	/*
	 * Except error threshold exceeding case, other failure cases in this
	 * function would not fail amdgpu driver init.
	 */
	if (!exc_err_limit)
		ret = 0;
	else
		ret = -EINVAL;

2229
	return ret;
2230 2231 2232 2233 2234 2235 2236
}

static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data = con->eh_data;

2237 2238 2239 2240
	/* recovery_init failed to init it, fini is useless */
	if (!data)
		return 0;

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	cancel_work_sync(&con->recovery_work);

	mutex_lock(&con->recovery_lock);
	con->eh_data = NULL;
	kfree(data->bps);
	kfree(data);
	mutex_unlock(&con->recovery_lock);

	return 0;
}
/* recovery end */

2253
static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2254
{
2255 2256 2257
	return adev->asic_type == CHIP_VEGA10 ||
		adev->asic_type == CHIP_VEGA20 ||
		adev->asic_type == CHIP_ARCTURUS ||
2258
		adev->asic_type == CHIP_ALDEBARAN ||
2259
		adev->asic_type == CHIP_SIENNA_CICHLID;
2260 2261
}

2262 2263 2264 2265 2266
/*
 * this is workaround for vega20 workstation sku,
 * force enable gfx ras, ignore vbios gfx ras flag
 * due to GC EDC can not write
 */
2267
static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2268 2269 2270 2271 2272 2273 2274
{
	struct atom_context *ctx = adev->mode_info.atom_context;

	if (!ctx)
		return;

	if (strnstr(ctx->vbios_version, "D16406",
2275 2276 2277
		    sizeof(ctx->vbios_version)) ||
		strnstr(ctx->vbios_version, "D36002",
			sizeof(ctx->vbios_version)))
2278
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2279 2280
}

2281 2282 2283 2284 2285 2286 2287 2288 2289
/*
 * check hardware's ras ability which will be saved in hw_supported.
 * if hardware does not support ras, we can skip some ras initializtion and
 * forbid some ras operations from IP.
 * if software itself, say boot parameter, limit the ras ability. We still
 * need allow IP do some limited operations, like disable. In such case,
 * we have to initialize ras as normal. but need check if operation is
 * allowed or not in each function.
 */
2290
static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2291
{
2292
	adev->ras_hw_enabled = adev->ras_enabled = 0;
2293

2294
	if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2295
	    !amdgpu_ras_asic_supported(adev))
2296
		return;
2297

2298 2299 2300
	if (!adev->gmc.xgmi.connected_to_cpu) {
		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
			dev_info(adev->dev, "MEM ECC is active.\n");
2301
			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2302
						   1 << AMDGPU_RAS_BLOCK__DF);
2303 2304 2305
		} else {
			dev_info(adev->dev, "MEM ECC is not presented.\n");
		}
2306

2307 2308
		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
			dev_info(adev->dev, "SRAM ECC is active.\n");
2309
			adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2310
						    1 << AMDGPU_RAS_BLOCK__DF);
2311 2312 2313 2314 2315 2316
		} else {
			dev_info(adev->dev, "SRAM ECC is not presented.\n");
		}
	} else {
		/* driver only manages a few IP blocks RAS feature
		 * when GPU is connected cpu through XGMI */
2317
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2318 2319
					   1 << AMDGPU_RAS_BLOCK__SDMA |
					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2320
	}
2321

2322
	amdgpu_ras_get_quirks(adev);
2323

2324
	/* hw_supported needs to be aligned with RAS block mask. */
2325
	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2326

2327 2328
	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
		adev->ras_hw_enabled & amdgpu_ras_mask;
2329 2330
}

2331 2332 2333 2334 2335
static void amdgpu_ras_counte_dw(struct work_struct *work)
{
	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
					      ras_counte_delay_work.work);
	struct amdgpu_device *adev = con->adev;
2336
	struct drm_device *dev = adev_to_drm(adev);
2337 2338 2339 2340 2341 2342 2343 2344 2345
	unsigned long ce_count, ue_count;
	int res;

	res = pm_runtime_get_sync(dev->dev);
	if (res < 0)
		goto Out;

	/* Cache new values.
	 */
2346 2347 2348 2349
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2350 2351 2352 2353 2354 2355

	pm_runtime_mark_last_busy(dev->dev);
Out:
	pm_runtime_put_autosuspend(dev->dev);
}

2356 2357 2358
int amdgpu_ras_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2359
	int r;
2360
	bool df_poison, umc_poison;
2361

2362
	if (con)
2363 2364 2365
		return 0;

	con = kmalloc(sizeof(struct amdgpu_ras) +
2366 2367
			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
			sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
2368 2369 2370 2371
			GFP_KERNEL|__GFP_ZERO);
	if (!con)
		return -ENOMEM;

2372 2373 2374 2375 2376
	con->adev = adev;
	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
	atomic_set(&con->ras_ce_count, 0);
	atomic_set(&con->ras_ue_count, 0);

2377 2378 2379 2380
	con->objs = (struct ras_manager *)(con + 1);

	amdgpu_ras_set_context(adev, con);

2381 2382
	amdgpu_ras_check_supported(adev);

2383
	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2384 2385 2386
		/* set gfx block ras context feature for VEGA20 Gaming
		 * send ras disable cmd to ras ta during ras late init.
		 */
2387
		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2388 2389 2390 2391 2392
			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);

			return 0;
		}

2393
		r = 0;
2394
		goto release_con;
2395 2396
	}

2397 2398
	con->features = 0;
	INIT_LIST_HEAD(&con->head);
2399 2400
	/* Might need get this flag from vbios. */
	con->flags = RAS_DEFAULT_FLAGS;
2401

2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
	/* initialize nbio ras function ahead of any other
	 * ras functions so hardware fatal error interrupt
	 * can be enabled as early as possible */
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_ARCTURUS:
	case CHIP_ALDEBARAN:
		if (!adev->gmc.xgmi.connected_to_cpu)
			adev->nbio.ras_funcs = &nbio_v7_4_ras_funcs;
		break;
	default:
		/* nbio ras is not available */
		break;
	}

	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_controller_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_controller_interrupt(adev);
2420
		if (r)
2421
			goto release_con;
2422 2423
	}

2424 2425 2426
	if (adev->nbio.ras_funcs &&
	    adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt) {
		r = adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt(adev);
2427
		if (r)
2428
			goto release_con;
2429 2430
	}

2431
	/* Init poison supported flag, the default value is false */
2432 2433 2434 2435 2436
	if (adev->gmc.xgmi.connected_to_cpu) {
		/* enabled by default when GPU is connected to CPU */
		con->poison_supported = true;
	}
	else if (adev->df.funcs &&
2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
	    adev->df.funcs->query_ras_poison_mode &&
	    adev->umc.ras_funcs &&
	    adev->umc.ras_funcs->query_ras_poison_mode) {
		df_poison =
			adev->df.funcs->query_ras_poison_mode(adev);
		umc_poison =
			adev->umc.ras_funcs->query_ras_poison_mode(adev);
		/* Only poison is set in both DF and UMC, we can support it */
		if (df_poison && umc_poison)
			con->poison_supported = true;
		else if (df_poison != umc_poison)
			dev_warn(adev->dev, "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
					df_poison, umc_poison);
	}

2452 2453
	if (amdgpu_ras_fs_init(adev)) {
		r = -EINVAL;
2454
		goto release_con;
2455
	}
2456

2457
	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2458
		 "hardware ability[%x] ras_mask[%x]\n",
2459
		 adev->ras_hw_enabled, adev->ras_enabled);
2460

2461
	return 0;
2462
release_con:
2463 2464 2465
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

2466
	return r;
2467 2468
}

2469
int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
{
	if (adev->gmc.xgmi.connected_to_cpu)
		return 1;
	return 0;
}

static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
					struct ras_common_if *ras_block)
{
	struct ras_query_if info = {
		.head = *ras_block,
	};

	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		return 0;

	if (amdgpu_ras_query_error_status(adev, &info) != 0)
		DRM_WARN("RAS init harvest failure");

	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
		DRM_WARN("RAS init harvest reset failure");

	return 0;
}

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
{
       struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

       if (!con)
               return false;

       return con->poison_supported;
}

2505 2506 2507 2508 2509 2510
/* helper function to handle common stuff in ip late init phase */
int amdgpu_ras_late_init(struct amdgpu_device *adev,
			 struct ras_common_if *ras_block,
			 struct ras_fs_if *fs_info,
			 struct ras_ih_if *ih_info)
{
2511 2512
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	unsigned long ue_count, ce_count;
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
	int r;

	/* disable RAS feature per IP block if it is not supported */
	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
		return 0;
	}

	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
	if (r) {
2523
		if (adev->in_suspend || amdgpu_in_reset(adev)) {
2524 2525 2526 2527 2528 2529 2530
			/* in resume phase, if fail to enable ras,
			 * clean up all ras fs nodes, and disable ras */
			goto cleanup;
		} else
			return r;
	}

2531 2532 2533
	/* check for errors on warm reset edc persisant supported ASIC */
	amdgpu_persistent_edc_harvesting(adev, ras_block);

2534
	/* in resume phase, no need to create ras fs node */
2535
	if (adev->in_suspend || amdgpu_in_reset(adev))
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
		return 0;

	if (ih_info->cb) {
		r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
		if (r)
			goto interrupt;
	}

	r = amdgpu_ras_sysfs_create(adev, fs_info);
	if (r)
		goto sysfs;

2548 2549
	/* Those are the cached values at init.
	 */
2550 2551 2552 2553
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2554

2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	return 0;
cleanup:
	amdgpu_ras_sysfs_remove(adev, ras_block);
sysfs:
	if (ih_info->cb)
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
interrupt:
	amdgpu_ras_feature_enable(adev, ras_block, 0);
	return r;
}

/* helper function to remove ras fs node and interrupt handler */
void amdgpu_ras_late_fini(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block,
			  struct ras_ih_if *ih_info)
{
	if (!ras_block || !ih_info)
		return;

	amdgpu_ras_sysfs_remove(adev, ras_block);
	if (ih_info->cb)
2576
		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2577 2578
}

X
xinhui pan 已提交
2579
/* do some init work after IP late init as dependence.
2580
 * and it runs in resume/gpu reset/booting up cases.
X
xinhui pan 已提交
2581
 */
2582
void amdgpu_ras_resume(struct amdgpu_device *adev)
2583 2584 2585 2586
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

2587
	if (!adev->ras_enabled || !con) {
2588 2589 2590
		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
		amdgpu_release_ras_context(adev);

2591
		return;
2592
	}
2593 2594

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
		/* Set up all other IPs which are not implemented. There is a
		 * tricky thing that IP's actual ras error type should be
		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
		 * ERROR_NONE make sense anyway.
		 */
		amdgpu_ras_enable_all_features(adev, 1);

		/* We enable ras on all hw_supported block, but as boot
		 * parameter might disable some of them and one or more IP has
		 * not implemented yet. So we disable them on behalf.
		 */
2606 2607 2608 2609 2610 2611
		list_for_each_entry_safe(obj, tmp, &con->head, node) {
			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
				amdgpu_ras_feature_enable(adev, &obj->head, 0);
				/* there should be no any reference. */
				WARN_ON(alive_obj(obj));
			}
2612
		}
2613 2614 2615
	}
}

2616 2617 2618 2619
void amdgpu_ras_suspend(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2620
	if (!adev->ras_enabled || !con)
2621 2622 2623 2624 2625 2626 2627 2628
		return;

	amdgpu_ras_disable_all_features(adev, 0);
	/* Make sure all ras objects are disabled. */
	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);
}

2629 2630 2631 2632 2633
/* do some fini work before IP fini as dependence */
int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2634
	if (!adev->ras_enabled || !con)
2635 2636
		return 0;

2637

2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
	/* Need disable ras on all IPs here before ip [hw/sw]fini */
	amdgpu_ras_disable_all_features(adev, 0);
	amdgpu_ras_recovery_fini(adev);
	return 0;
}

int amdgpu_ras_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2648
	if (!adev->ras_enabled || !con)
2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
		return 0;

	amdgpu_ras_fs_fini(adev);
	amdgpu_ras_interrupt_remove_all(adev);

	WARN(con->features, "Feature mask is not cleared");

	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);

2659 2660
	cancel_delayed_work_sync(&con->ras_counte_delay_work);

2661 2662 2663 2664 2665
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

	return 0;
}
2666 2667 2668

void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
{
2669
	amdgpu_ras_check_supported(adev);
2670
	if (!adev->ras_hw_enabled)
2671 2672
		return;

2673
	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2674 2675
		dev_info(adev->dev, "uncorrectable hardware error"
			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2676

2677
		amdgpu_ras_reset_gpu(adev);
2678 2679
	}
}
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690

bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
{
	if (adev->asic_type == CHIP_VEGA20 &&
	    adev->pm.fw_version <= 0x283400) {
		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
				amdgpu_ras_intr_triggered();
	}

	return false;
}
2691 2692 2693 2694 2695 2696 2697 2698

void amdgpu_release_ras_context(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	if (!con)
		return;

2699
	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2700 2701 2702 2703 2704
		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
		amdgpu_ras_set_context(adev, NULL);
		kfree(con);
	}
}
2705 2706 2707 2708 2709 2710 2711

#ifdef CONFIG_X86_MCE_AMD
static struct amdgpu_device *find_adev(uint32_t node_id)
{
	int i;
	struct amdgpu_device *adev = NULL;

2712 2713
	for (i = 0; i < mce_adev_list.num_gpu; i++) {
		adev = mce_adev_list.devs[i];
2714

2715
		if (adev && adev->gmc.xgmi.connected_to_cpu &&
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
		    adev->gmc.xgmi.physical_node_id == node_id)
			break;
		adev = NULL;
	}

	return adev;
}

#define GET_MCA_IPID_GPUID(m)	(((m) >> 44) & 0xF)
#define GET_UMC_INST(m)		(((m) >> 21) & 0x7)
#define GET_CHAN_INDEX(m)	((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
#define GPU_ID_OFFSET		8

static int amdgpu_bad_page_notifier(struct notifier_block *nb,
				    unsigned long val, void *data)
{
	struct mce *m = (struct mce *)data;
	struct amdgpu_device *adev = NULL;
	uint32_t gpu_id = 0;
	uint32_t umc_inst = 0;
	uint32_t ch_inst, channel_index = 0;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;
	uint64_t retired_page;

	/*
	 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
	 * and error occurred in DramECC (Extended error code = 0) then only
	 * process the error, else bail out.
	 */
	if (!m || !((smca_get_bank_type(m->bank) == SMCA_UMC_V2) &&
		    (XEC(m->status, 0x3f) == 0x0)))
		return NOTIFY_DONE;

	/*
	 * If it is correctable error, return.
	 */
	if (mce_is_correctable(m))
		return NOTIFY_OK;

	/*
	 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
	 */
	gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;

	adev = find_adev(gpu_id);
	if (!adev) {
		DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
								gpu_id);
		return NOTIFY_DONE;
	}

	/*
	 * If it is uncorrectable error, then find out UMC instance and
	 * channel index.
	 */
	umc_inst = GET_UMC_INST(m->ipid);
	ch_inst = GET_CHAN_INDEX(m->ipid);

	dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
			     umc_inst, ch_inst);

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));

	/*
	 * Translate UMC channel address to Physical address
	 */
	channel_index =
		adev->umc.channel_idx_tbl[umc_inst * adev->umc.channel_inst_num
					  + ch_inst];

	retired_page = ADDR_OF_8KB_BLOCK(m->addr) |
			ADDR_OF_256B_BLOCK(channel_index) |
			OFFSET_IN_256B_BLOCK(m->addr);

	err_rec.address = m->addr;
	err_rec.retired_page = retired_page >> AMDGPU_GPU_PAGE_SHIFT;
	err_rec.ts = (uint64_t)ktime_get_real_seconds();
	err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;
	err_rec.cu = 0;
	err_rec.mem_channel = channel_index;
	err_rec.mcumc_id = umc_inst;

	err_data.err_addr = &err_rec;
	err_data.err_addr_cnt = 1;

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
						err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	return NOTIFY_OK;
}

static struct notifier_block amdgpu_bad_page_nb = {
	.notifier_call  = amdgpu_bad_page_notifier,
	.priority       = MCE_PRIO_UC,
};

2816
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
2817
{
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
	/*
	 * Add the adev to the mce_adev_list.
	 * During mode2 reset, amdgpu device is temporarily
	 * removed from the mgpu_info list which can cause
	 * page retirement to fail.
	 * Use this list instead of mgpu_info to find the amdgpu
	 * device on which the UMC error was reported.
	 */
	mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;

2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
	/*
	 * Register the x86 notifier only once
	 * with MCE subsystem.
	 */
	if (notifier_registered == false) {
		mce_register_decode_chain(&amdgpu_bad_page_nb);
		notifier_registered = true;
	}
}
#endif
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876

struct amdgpu_ras* amdgpu_ras_get_context(struct amdgpu_device *adev)
{
	if (!adev)
		return NULL;

	return adev->psp.ras_context.ras;
}

int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras* ras_con)
{
	if (!adev)
	return -EINVAL;;

	adev->psp.ras_context.ras = ras_con;
	return 0;
}

/* check if ras is supported on block, say, sdma, gfx */
int amdgpu_ras_is_supported(struct amdgpu_device *adev,
		unsigned int block)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (block >= AMDGPU_RAS_BLOCK_COUNT)
		return 0;
	return ras && (adev->ras_enabled & (1 << block));
}

int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
		schedule_work(&ras->recovery_work);
	return 0;
}


2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
/* Register each ip ras block into amdgpu ras */
int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
		struct amdgpu_ras_block_object* ras_block_obj)
{
	if (!adev || !ras_block_obj)
		return -EINVAL;

	INIT_LIST_HEAD(&ras_block_obj->node);
	list_add_tail(&ras_block_obj->node, &adev->ras_list);

	return 0;
}