amdgpu_ras.c 72.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
#include <linux/debugfs.h>
#include <linux/list.h>
#include <linux/module.h>
27
#include <linux/uaccess.h>
28 29
#include <linux/reboot.h>
#include <linux/syscalls.h>
30
#include <linux/pm_runtime.h>
31

32 33
#include "amdgpu.h"
#include "amdgpu_ras.h"
34
#include "amdgpu_atomfirmware.h"
35
#include "amdgpu_xgmi.h"
36
#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37
#include "atom.h"
38 39
#ifdef CONFIG_X86_MCE_AMD
#include <asm/mce.h>
40

41 42
static bool notifier_registered;
#endif
43 44
static const char *RAS_FS_NAME = "ras";

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
const char *ras_error_string[] = {
	"none",
	"parity",
	"single_correctable",
	"multi_uncorrectable",
	"poison",
};

const char *ras_block_string[] = {
	"umc",
	"sdma",
	"gfx",
	"mmhub",
	"athub",
	"pcie_bif",
	"hdp",
	"xgmi_wafl",
	"df",
	"smn",
	"sem",
	"mp0",
	"mp1",
	"fuse",
68
	"mca",
69 70
};

71 72 73 74 75 76 77
const char *ras_mca_block_string[] = {
	"mca_mp0",
	"mca_mp1",
	"mca_mpio",
	"mca_iohc",
};

78 79 80 81 82 83 84
struct amdgpu_ras_block_list {
	/* ras block link */
	struct list_head node;

	struct amdgpu_ras_block_object *ras_obj;
};

85 86 87 88 89 90 91 92 93 94 95 96 97 98
const char *get_ras_block_str(struct ras_common_if *ras_block)
{
	if (!ras_block)
		return "NULL";

	if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT)
		return "OUT OF RANGE";

	if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
		return ras_mca_block_string[ras_block->sub_block_index];

	return ras_block_string[ras_block->block];
}

99 100
#define ras_block_str(_BLOCK_) \
	(((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
101

102 103
#define ras_err_str(i) (ras_error_string[ffs(i)])

104 105
#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)

106 107 108
/* inject address is 52 bits */
#define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)

109 110
/* typical ECC bad page rate is 1 bad page per 100MB VRAM */
#define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
111

112 113 114 115 116
enum amdgpu_ras_retire_page_reservation {
	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
	AMDGPU_RAS_RETIRE_PAGE_PENDING,
	AMDGPU_RAS_RETIRE_PAGE_FAULT,
};
117 118 119

atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);

120 121
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr);
122 123
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr);
124
#ifdef CONFIG_X86_MCE_AMD
125 126 127 128 129 130
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
struct mce_notifier_adev_list {
	struct amdgpu_device *devs[MAX_GPU_INSTANCE];
	int num_gpu;
};
static struct mce_notifier_adev_list mce_adev_list;
131
#endif
132

133 134
void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
{
135
	if (adev && amdgpu_ras_get_context(adev))
136 137 138
		amdgpu_ras_get_context(adev)->error_query_ready = ready;
}

139
static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
140
{
141
	if (adev && amdgpu_ras_get_context(adev))
142 143 144 145 146
		return amdgpu_ras_get_context(adev)->error_query_ready;

	return false;
}

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
{
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;

	if ((address >= adev->gmc.mc_vram_size) ||
	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
		dev_warn(adev->dev,
		         "RAS WARN: input address 0x%llx is invalid.\n",
		         address);
		return -EINVAL;
	}

	if (amdgpu_ras_check_bad_page(adev, address)) {
		dev_warn(adev->dev,
162
			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
163 164 165 166 167 168
			 address);
		return 0;
	}

	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
	err_data.err_addr = &err_rec;
169 170
	amdgpu_umc_fill_error_record(&err_data, address,
			(address >> AMDGPU_GPU_PAGE_SHIFT), 0, 0);
171 172 173 174 175 176 177 178 179 180 181 182 183 184

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
					 err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
	dev_warn(adev->dev, "Clear EEPROM:\n");
	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");

	return 0;
}

185 186 187 188 189 190 191 192 193 194
static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
					size_t size, loff_t *pos)
{
	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
	struct ras_query_if info = {
		.head = obj->head,
	};
	ssize_t s;
	char val[128];

195
	if (amdgpu_ras_query_error_status(obj->adev, &info))
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
		return -EINVAL;

	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
			"ue", info.ue_count,
			"ce", info.ce_count);
	if (*pos >= s)
		return 0;

	s -= *pos;
	s = min_t(u64, s, size);


	if (copy_to_user(buf, &val[*pos], s))
		return -EINVAL;

	*pos += s;

	return s;
}

static const struct file_operations amdgpu_ras_debugfs_ops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ras_debugfs_read,
219
	.write = NULL,
220 221 222
	.llseek = default_llseek
};

223 224 225 226 227 228
static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
		*block_id = i;
229
		if (strcmp(name, ras_block_string[i]) == 0)
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
			return 0;
	}
	return -EINVAL;
}

static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
		const char __user *buf, size_t size,
		loff_t *pos, struct ras_debug_if *data)
{
	ssize_t s = min_t(u64, 64, size);
	char str[65];
	char block_name[33];
	char err[9] = "ue";
	int op = -1;
	int block_id;
245
	uint32_t sub_block;
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
	u64 address, value;

	if (*pos)
		return -EINVAL;
	*pos = size;

	memset(str, 0, sizeof(str));
	memset(data, 0, sizeof(*data));

	if (copy_from_user(str, buf, s))
		return -EINVAL;

	if (sscanf(str, "disable %32s", block_name) == 1)
		op = 0;
	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
		op = 1;
	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
		op = 2;
264
	else if (strstr(str, "retire_page") != NULL)
265
		op = 3;
266
	else if (str[0] && str[1] && str[2] && str[3])
267 268 269 270
		/* ascii string, but commands are not matched. */
		return -EINVAL;

	if (op != -1) {
271
		if (op == 3) {
272 273
			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
			    sscanf(str, "%*s %llu", &address) != 1)
274
				return -EINVAL;
275 276 277 278 279 280 281

			data->op = op;
			data->inject.address = address;

			return 0;
		}

282 283 284 285
		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
			return -EINVAL;

		data->head.block = block_id;
286 287 288 289 290 291 292 293
		/* only ue and ce errors are supported */
		if (!memcmp("ue", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
		else if (!memcmp("ce", err, 2))
			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
		else
			return -EINVAL;

294 295 296
		data->op = op;

		if (op == 2) {
297 298 299
			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
				   &sub_block, &address, &value) != 3 &&
			    sscanf(str, "%*s %*s %*s %u %llu %llu",
300 301
				   &sub_block, &address, &value) != 3)
				return -EINVAL;
302
			data->head.sub_block_index = sub_block;
303 304 305 306
			data->inject.address = address;
			data->inject.value = value;
		}
	} else {
X
xinhui pan 已提交
307
		if (size < sizeof(*data))
308 309 310 311 312 313 314 315
			return -EINVAL;

		if (copy_from_user(data, buf, sizeof(*data)))
			return -EINVAL;
	}

	return 0;
}
316

317 318
/**
 * DOC: AMDGPU RAS debugfs control interface
X
xinhui pan 已提交
319
 *
320
 * The control interface accepts struct ras_debug_if which has two members.
X
xinhui pan 已提交
321 322
 *
 * First member: ras_debug_if::head or ras_debug_if::inject.
323 324
 *
 * head is used to indicate which IP block will be under control.
X
xinhui pan 已提交
325 326 327 328 329 330 331 332 333 334 335
 *
 * head has four members, they are block, type, sub_block_index, name.
 * block: which IP will be under control.
 * type: what kind of error will be enabled/disabled/injected.
 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
 * name: the name of IP.
 *
 * inject has two more members than head, they are address, value.
 * As their names indicate, inject operation will write the
 * value to the address.
 *
336
 * The second member: struct ras_debug_if::op.
337
 * It has three kinds of operations.
338 339 340 341
 *
 * - 0: disable RAS on the block. Take ::head as its data.
 * - 1: enable RAS on the block. Take ::head as its data.
 * - 2: inject errors on the block. Take ::inject as its data.
X
xinhui pan 已提交
342
 *
343
 * How to use the interface?
344
 *
345
 * In a program
346
 *
347 348
 * Copy the struct ras_debug_if in your code and initialize it.
 * Write the struct to the control interface.
349
 *
350
 * From shell
351
 *
352 353
 * .. code-block:: bash
 *
354 355 356
 *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
 *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
357
 *
358
 * Where N, is the card which you want to affect.
359
 *
360 361 362
 * "disable" requires only the block.
 * "enable" requires the block and error type.
 * "inject" requires the block, error type, address, and value.
363
 *
364
 * The block is one of: umc, sdma, gfx, etc.
365
 *	see ras_block_string[] for details
366
 *
367 368 369
 * The error type is one of: ue, ce, where,
 *	ue is multi-uncorrectable
 *	ce is single-correctable
370
 *
371 372
 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
 * The address and value are hexadecimal numbers, leading 0x is optional.
373
 *
374
 * For instance,
375 376
 *
 * .. code-block:: bash
377
 *
378 379
 *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
380 381
 *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
 *
382
 * How to check the result of the operation?
X
xinhui pan 已提交
383
 *
384
 * To check disable/enable, see "ras" features at,
X
xinhui pan 已提交
385 386
 * /sys/class/drm/card[0/1/2...]/device/ras/features
 *
387 388
 * To check inject, see the corresponding error count at,
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
X
xinhui pan 已提交
389
 *
390
 * .. note::
391
 *	Operations are only allowed on blocks which are supported.
392
 *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
393 394
 *	to see which blocks support RAS on a particular asic.
 *
X
xinhui pan 已提交
395
 */
396 397 398
static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
					     const char __user *buf,
					     size_t size, loff_t *pos)
X
xinhui pan 已提交
399 400 401 402 403
{
	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
	struct ras_debug_if data;
	int ret = 0;

404
	if (!amdgpu_ras_get_error_query_ready(adev)) {
405 406
		dev_warn(adev->dev, "RAS WARN: error injection "
				"currently inaccessible\n");
407 408 409
		return size;
	}

410 411
	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
	if (ret)
412
		return ret;
X
xinhui pan 已提交
413

414
	if (data.op == 3) {
415
		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
416
		if (!ret)
417 418 419 420 421
			return size;
		else
			return ret;
	}

X
xinhui pan 已提交
422 423 424 425 426 427 428 429 430 431 432
	if (!amdgpu_ras_is_supported(adev, data.head.block))
		return -EINVAL;

	switch (data.op) {
	case 0:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
		break;
	case 1:
		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
		break;
	case 2:
433 434
		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
435 436 437
			dev_warn(adev->dev, "RAS WARN: input address "
					"0x%llx is invalid.",
					data.inject.address);
438 439 440 441
			ret = -EINVAL;
			break;
		}

442 443 444
		/* umc ce/ue error injection for a bad page is not allowed */
		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
445 446 447
			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
				 "already been marked as bad!\n",
				 data.inject.address);
448 449 450
			break;
		}

451
		/* data.inject.address is offset instead of absolute gpu address */
X
xinhui pan 已提交
452 453
		ret = amdgpu_ras_error_inject(adev, &data.inject);
		break;
454 455 456
	default:
		ret = -EINVAL;
		break;
457
	}
X
xinhui pan 已提交
458 459

	if (ret)
460
		return ret;
X
xinhui pan 已提交
461 462 463 464

	return size;
}

465 466 467
/**
 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
 *
468
 * Some boards contain an EEPROM which is used to persistently store a list of
469
 * bad pages which experiences ECC errors in vram.  This interface provides
470 471 472 473 474 475 476 477 478 479
 * a way to reset the EEPROM, e.g., after testing error injection.
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo 1 > ../ras/ras_eeprom_reset
 *
 * will reset EEPROM table to 0 entries.
 *
480
 */
481 482 483
static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
					       const char __user *buf,
					       size_t size, loff_t *pos)
484
{
485 486
	struct amdgpu_device *adev =
		(struct amdgpu_device *)file_inode(f)->i_private;
487 488
	int ret;

489
	ret = amdgpu_ras_eeprom_reset_table(
490
		&(amdgpu_ras_get_context(adev)->eeprom_control));
491

492
	if (!ret) {
493 494
		/* Something was written to EEPROM.
		 */
495 496 497
		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
		return size;
	} else {
498
		return ret;
499
	}
500 501
}

X
xinhui pan 已提交
502 503 504 505 506 507 508
static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_ctrl_write,
	.llseek = default_llseek
};

509 510 511 512 513 514 515
static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
	.owner = THIS_MODULE,
	.read = NULL,
	.write = amdgpu_ras_debugfs_eeprom_write,
	.llseek = default_llseek
};

516 517 518
/**
 * DOC: AMDGPU RAS sysfs Error Count Interface
 *
519
 * It allows the user to read the error count for each IP block on the gpu through
520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
 *
 * It outputs the multiple lines which report the uncorrected (ue) and corrected
 * (ce) error counts.
 *
 * The format of one line is below,
 *
 * [ce|ue]: count
 *
 * Example:
 *
 * .. code-block:: bash
 *
 *	ue: 0
 *	ce: 1
 *
 */
537 538 539 540 541 542 543 544
static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
	struct ras_query_if info = {
		.head = obj->head,
	};

545
	if (!amdgpu_ras_get_error_query_ready(obj->adev))
546
		return sysfs_emit(buf, "Query currently inaccessible\n");
547

548
	if (amdgpu_ras_query_error_status(obj->adev, &info))
549 550
		return -EINVAL;

551 552 553 554 555
	if (obj->adev->asic_type == CHIP_ALDEBARAN) {
		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
			DRM_WARN("Failed to reset error counter and error status");
	}

556 557
	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
			  "ce", info.ce_count);
558 559 560 561 562 563 564 565 566
}

/* obj begin */

#define get_obj(obj) do { (obj)->use++; } while (0)
#define alive_obj(obj) ((obj)->use)

static inline void put_obj(struct ras_manager *obj)
{
567
	if (obj && (--obj->use == 0))
568
		list_del(&obj->node);
569
	if (obj && (obj->use < 0))
570
		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
571 572 573 574 575 576 577 578 579
}

/* make one obj and return it. */
static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

580
	if (!adev->ras_enabled || !con)
581 582 583 584 585
		return NULL;

	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
		return NULL;

586 587 588 589 590 591 592 593
	if (head->block == AMDGPU_RAS_BLOCK__MCA) {
		if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
			return NULL;

		obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
	} else
		obj = &con->objs[head->block];

594 595 596 597 598 599 600 601 602 603 604 605 606
	/* already exist. return obj? */
	if (alive_obj(obj))
		return NULL;

	obj->head = *head;
	obj->adev = adev;
	list_add(&obj->node, &con->head);
	get_obj(obj);

	return obj;
}

/* return an obj equal to head, or the first when head is NULL */
607
struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
608 609 610 611 612 613
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
	int i;

614
	if (!adev->ras_enabled || !con)
615 616 617 618 619 620
		return NULL;

	if (head) {
		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
			return NULL;

621 622 623 624 625 626 627
		if (head->block == AMDGPU_RAS_BLOCK__MCA) {
			if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
				return NULL;

			obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
		} else
			obj = &con->objs[head->block];
628

629
		if (alive_obj(obj))
630 631
			return obj;
	} else {
632
		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
633
			obj = &con->objs[i];
634
			if (alive_obj(obj))
635 636 637 638 639 640 641 642 643 644
				return obj;
		}
	}

	return NULL;
}
/* obj end */

/* feature ctl begin */
static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
645
					 struct ras_common_if *head)
646
{
647
	return adev->ras_hw_enabled & BIT(head->block);
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
}

static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	return con->features & BIT(head->block);
}

/*
 * if obj is not created, then create one.
 * set feature enable flag.
 */
static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, int enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

668 669 670 671 672 673
	/* If hardware does not support ras, then do not create obj.
	 * But if hardware support ras, we can create the obj.
	 * Ras framework checks con->hw_supported to see if it need do
	 * corresponding initialization.
	 * IP checks con->support to see if it need disable ras.
	 */
674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
	if (!amdgpu_ras_is_feature_allowed(adev, head))
		return 0;

	if (enable) {
		if (!obj) {
			obj = amdgpu_ras_create_obj(adev, head);
			if (!obj)
				return -EINVAL;
		} else {
			/* In case we create obj somewhere else */
			get_obj(obj);
		}
		con->features |= BIT(head->block);
	} else {
		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
689
			con->features &= ~BIT(head->block);
690 691 692 693 694 695 696 697 698 699 700 701
			put_obj(obj);
		}
	}

	return 0;
}

/* wrapper of psp_ras_enable_features */
int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
702
	union ta_ras_cmd_input *info;
703 704 705 706 707
	int ret;

	if (!con)
		return -EINVAL;

708
	info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
709 710 711
	if (!info)
		return -ENOMEM;

712
	if (!enable) {
713
		info->disable_features = (struct ta_ras_disable_features_input) {
714 715
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
716 717
		};
	} else {
718
		info->enable_features = (struct ta_ras_enable_features_input) {
719 720
			.block_id =  amdgpu_ras_block_to_ta(head->block),
			.error_type = amdgpu_ras_error_to_ta(head->type),
721 722 723 724 725 726
		};
	}

	/* Do not enable if it is not allowed. */
	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));

727
	if (!amdgpu_ras_intr_triggered()) {
728
		ret = psp_ras_enable_features(&adev->psp, info, enable);
729
		if (ret) {
730
			dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
731
				enable ? "enable":"disable",
732
				get_ras_block_str(head),
733
				amdgpu_ras_is_poison_mode_supported(adev), ret);
734
			goto out;
735
		}
736 737 738 739
	}

	/* setup the obj */
	__amdgpu_ras_feature_enable(adev, head, enable);
740 741 742 743
	ret = 0;
out:
	kfree(info);
	return ret;
744 745
}

746 747 748 749 750 751 752 753 754 755 756
/* Only used in device probe stage and called only once. */
int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
		struct ras_common_if *head, bool enable)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int ret;

	if (!con)
		return -EINVAL;

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
		if (enable) {
			/* There is no harm to issue a ras TA cmd regardless of
			 * the currecnt ras state.
			 * If current state == target state, it will do nothing
			 * But sometimes it requests driver to reset and repost
			 * with error code -EAGAIN.
			 */
			ret = amdgpu_ras_feature_enable(adev, head, 1);
			/* With old ras TA, we might fail to enable ras.
			 * Log it and just setup the object.
			 * TODO need remove this WA in the future.
			 */
			if (ret == -EINVAL) {
				ret = __amdgpu_ras_feature_enable(adev, head, 1);
				if (!ret)
772 773
					dev_info(adev->dev,
						"RAS INFO: %s setup object\n",
774
						get_ras_block_str(head));
775 776 777 778 779 780
			}
		} else {
			/* setup the object then issue a ras TA disable cmd.*/
			ret = __amdgpu_ras_feature_enable(adev, head, 1);
			if (ret)
				return ret;
781

782 783 784 785
			/* gfx block ras dsiable cmd must send to ras-ta */
			if (head->block == AMDGPU_RAS_BLOCK__GFX)
				con->features |= BIT(head->block);

786
			ret = amdgpu_ras_feature_enable(adev, head, 0);
787 788

			/* clean gfx block ras features flag */
789
			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
790
				con->features &= ~BIT(head->block);
791
		}
792 793 794 795 796 797
	} else
		ret = amdgpu_ras_feature_enable(adev, head, enable);

	return ret;
}

798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		/* bypass psp.
		 * aka just release the obj and corresponding flags
		 */
		if (bypass) {
			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
				break;
		}
815
	}
816 817 818 819 820 821 822 823 824

	return con->features;
}

static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
		bool bypass)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	int i;
825
	const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
826

827
	for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
828 829
		struct ras_common_if head = {
			.block = i,
830
			.type = default_ras_type,
831 832
			.sub_block_index = 0,
		};
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856

		if (i == AMDGPU_RAS_BLOCK__MCA)
			continue;

		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
	}

	for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
		struct ras_common_if head = {
			.block = AMDGPU_RAS_BLOCK__MCA,
			.type = default_ras_type,
			.sub_block_index = i,
		};

857 858 859 860 861 862 863 864 865 866 867
		if (bypass) {
			/*
			 * bypass psp. vbios enable ras for us.
			 * so just create the obj
			 */
			if (__amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		} else {
			if (amdgpu_ras_feature_enable(adev, &head, 1))
				break;
		}
868
	}
869 870 871 872 873

	return con->features;
}
/* feature ctl end */

874 875
static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
		enum amdgpu_ras_block block)
876
{
877
	if (!block_obj)
878 879
		return -EINVAL;

880
	if (block_obj->ras_comm.block == block)
881
		return 0;
882

883 884 885
	return -EINVAL;
}

886
static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
887
					enum amdgpu_ras_block block, uint32_t sub_block_index)
888
{
889 890
	struct amdgpu_ras_block_list *node, *tmp;
	struct amdgpu_ras_block_object *obj;
891 892 893 894 895 896 897

	if (block >= AMDGPU_RAS_BLOCK__LAST)
		return NULL;

	if (!amdgpu_ras_is_supported(adev, block))
		return NULL;

898 899 900 901 902 903 904
	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
		if (!node->ras_obj) {
			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
			continue;
		}

		obj = node->ras_obj;
905 906 907 908 909 910 911
		if (obj->ras_block_match) {
			if (obj->ras_block_match(obj, block, sub_block_index) == 0)
				return obj;
		} else {
			if (amdgpu_ras_block_match_default(obj, block) == 0)
				return obj;
		}
912
	}
913 914

	return NULL;
915 916
}

917 918 919 920 921 922 923 924 925
static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
	int ret = 0;

	/*
	 * choosing right query method according to
	 * whether smu support query error information
	 */
926
	ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
927
	if (ret == -EOPNOTSUPP) {
928 929 930
		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
			adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
			adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
931 932 933 934

		/* umc query_ras_error_address is also responsible for clearing
		 * error status
		 */
935 936 937
		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
		    adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
			adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
938
	} else if (!ret) {
939 940 941
		if (adev->umc.ras &&
			adev->umc.ras->ecc_info_query_ras_error_count)
			adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
942

943 944 945
		if (adev->umc.ras &&
			adev->umc.ras->ecc_info_query_ras_error_address)
			adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
946 947 948
	}
}

949
/* query/inject/cure begin */
950
int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
951
				  struct ras_query_if *info)
952
{
953
	struct amdgpu_ras_block_object *block_obj = NULL;
954
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
955
	struct ras_err_data err_data = {0, 0, 0, NULL};
956 957 958 959

	if (!obj)
		return -EINVAL;

960
	if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
961
		amdgpu_ras_get_ecc_info(adev, &err_data);
962 963
	} else {
		block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
964
		if (!block_obj || !block_obj->hw_ops)   {
965 966
			dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
				     get_ras_block_str(&info->head));
967
			return -EINVAL;
968
		}
969

970 971
		if (block_obj->hw_ops->query_ras_error_count)
			block_obj->hw_ops->query_ras_error_count(adev, &err_data);
972 973 974 975 976 977 978

		if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
		    (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
		    (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
				if (block_obj->hw_ops->query_ras_error_status)
					block_obj->hw_ops->query_ras_error_status(adev);
			}
979
	}
980 981 982 983

	obj->err_data.ue_count += err_data.ue_count;
	obj->err_data.ce_count += err_data.ce_count;

984 985 986
	info->ue_count = obj->err_data.ue_count;
	info->ce_count = obj->err_data.ce_count;

987
	if (err_data.ce_count) {
988 989 990 991 992
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld correctable hardware errors "
993 994
					"detected in %s block, no user "
					"action is needed.\n",
995 996
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
997
					obj->err_data.ce_count,
998
					get_ras_block_str(&info->head));
999 1000
		} else {
			dev_info(adev->dev, "%ld correctable hardware errors "
1001 1002 1003
					"detected in %s block, no user "
					"action is needed.\n",
					obj->err_data.ce_count,
1004
					get_ras_block_str(&info->head));
1005
		}
1006 1007
	}
	if (err_data.ue_count) {
1008 1009 1010 1011 1012
		if (adev->smuio.funcs &&
		    adev->smuio.funcs->get_socket_id &&
		    adev->smuio.funcs->get_die_id) {
			dev_info(adev->dev, "socket: %d, die: %d "
					"%ld uncorrectable hardware errors "
1013
					"detected in %s block\n",
1014 1015
					adev->smuio.funcs->get_socket_id(adev),
					adev->smuio.funcs->get_die_id(adev),
1016
					obj->err_data.ue_count,
1017
					get_ras_block_str(&info->head));
1018 1019
		} else {
			dev_info(adev->dev, "%ld uncorrectable hardware errors "
1020 1021
					"detected in %s block\n",
					obj->err_data.ue_count,
1022
					get_ras_block_str(&info->head));
1023
		}
1024
	}
1025

J
John Clements 已提交
1026 1027 1028
	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		amdgpu_ras_reset_error_status(adev, info->head.block);

1029 1030 1031
	return 0;
}

1032 1033 1034
int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
		enum amdgpu_ras_block block)
{
1035
	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1036

1037 1038 1039
	if (!amdgpu_ras_is_supported(adev, block))
		return -EINVAL;

1040
	if (!block_obj || !block_obj->hw_ops)   {
1041 1042
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     ras_block_str(block));
1043
		return -EINVAL;
1044 1045
	}

1046 1047
	if (block_obj->hw_ops->reset_ras_error_count)
		block_obj->hw_ops->reset_ras_error_count(adev);
1048

1049 1050
	if ((block == AMDGPU_RAS_BLOCK__GFX) ||
	    (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1051 1052
		if (block_obj->hw_ops->reset_ras_error_status)
			block_obj->hw_ops->reset_ras_error_status(adev);
1053
	}
1054

1055
	return 0;
1056 1057
}

1058 1059 1060 1061 1062 1063
/* wrapper of psp_ras_trigger_error */
int amdgpu_ras_error_inject(struct amdgpu_device *adev,
		struct ras_inject_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ta_ras_trigger_error_input block_info = {
1064 1065
		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1066 1067 1068 1069
		.sub_block_index = info->head.sub_block_index,
		.address = info->address,
		.value = info->value,
	};
1070 1071 1072 1073
	int ret = -EINVAL;
	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
							info->head.block,
							info->head.sub_block_index);
1074 1075 1076 1077

	if (!obj)
		return -EINVAL;

1078
	if (!block_obj || !block_obj->hw_ops)	{
1079 1080
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     get_ras_block_str(&info->head));
1081 1082 1083
		return -EINVAL;
	}

1084 1085
	/* Calculate XGMI relative offset */
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1086 1087 1088
		block_info.address =
			amdgpu_xgmi_get_relative_phy_addr(adev,
							  block_info.address);
1089 1090
	}

1091
	if (info->head.block == AMDGPU_RAS_BLOCK__GFX) {
1092 1093
		if (block_obj->hw_ops->ras_error_inject)
			ret = block_obj->hw_ops->ras_error_inject(adev, info);
1094 1095 1096 1097 1098 1099
	} else {
		/* If defined special ras_error_inject(e.g: xgmi), implement special ras_error_inject */
		if (block_obj->hw_ops->ras_error_inject)
			ret = block_obj->hw_ops->ras_error_inject(adev, &block_info);
		else  /*If not defined .ras_error_inject, use default ras_error_inject*/
			ret = psp_ras_trigger_error(&adev->psp, &block_info);
1100 1101
	}

1102 1103
	if (ret)
		dev_err(adev->dev, "ras inject %s failed %d\n",
1104
			get_ras_block_str(&info->head), ret);
1105 1106 1107 1108

	return ret;
}

1109 1110
/**
 * amdgpu_ras_query_error_count -- Get error counts of all IPs
1111 1112 1113
 * @adev: pointer to AMD GPU device
 * @ce_count: pointer to an integer to be set to the count of correctible errors.
 * @ue_count: pointer to an integer to be set to the count of uncorrectible
1114 1115 1116 1117 1118 1119 1120 1121 1122
 * errors.
 *
 * If set, @ce_count or @ue_count, count and return the corresponding
 * error counts in those integer pointers. Return 0 if the device
 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
 */
int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
				 unsigned long *ce_count,
				 unsigned long *ue_count)
1123 1124 1125
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;
1126
	unsigned long ce, ue;
1127

1128
	if (!adev->ras_enabled || !con)
1129 1130 1131 1132 1133 1134
		return -EOPNOTSUPP;

	/* Don't count since no reporting.
	 */
	if (!ce_count && !ue_count)
		return 0;
1135

1136 1137
	ce = 0;
	ue = 0;
1138 1139 1140 1141
	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};
1142
		int res;
1143

1144 1145 1146
		res = amdgpu_ras_query_error_status(adev, &info);
		if (res)
			return res;
1147

1148 1149
		ce += info.ce_count;
		ue += info.ue_count;
1150 1151
	}

1152 1153 1154 1155 1156
	if (ce_count)
		*ce_count = ce;

	if (ue_count)
		*ue_count = ue;
1157 1158

	return 0;
1159 1160 1161 1162 1163 1164
}
/* query/inject/cure end */


/* sysfs begin */

1165 1166 1167 1168 1169 1170
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count);

static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
{
	switch (flags) {
1171
	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1172
		return "R";
1173
	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1174
		return "P";
1175
	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1176 1177
	default:
		return "F";
T
Tom Rix 已提交
1178
	}
1179 1180
}

1181 1182
/**
 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
 *
 * It allows user to read the bad pages of vram on the gpu through
 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
 *
 * It outputs multiple lines, and each line stands for one gpu page.
 *
 * The format of one line is below,
 * gpu pfn : gpu page size : flags
 *
 * gpu pfn and gpu page size are printed in hex format.
 * flags can be one of below character,
1194
 *
1195
 * R: reserved, this gpu page is reserved and not able to use.
1196
 *
1197
 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1198 1199
 * in next window of page_reserve.
 *
1200 1201
 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
 *
1202 1203 1204 1205 1206 1207 1208
 * Examples:
 *
 * .. code-block:: bash
 *
 *	0x00000001 : 0x00001000 : R
 *	0x00000002 : 0x00001000 : P
 *
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
 */

static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
		struct kobject *kobj, struct bin_attribute *attr,
		char *buf, loff_t ppos, size_t count)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, badpages_attr);
	struct amdgpu_device *adev = con->adev;
	const unsigned int element_size =
		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1220 1221
	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
	unsigned int end = div64_ul(ppos + count - 1, element_size);
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	ssize_t s = 0;
	struct ras_badpage *bps = NULL;
	unsigned int bps_count = 0;

	memset(buf, 0, count);

	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
		return 0;

	for (; start < end && start < bps_count; start++)
		s += scnprintf(&buf[s], element_size + 1,
				"0x%08x : 0x%08x : %1s\n",
				bps[start].bp,
				bps[start].size,
				amdgpu_ras_badpage_flags_str(bps[start].flags));

	kfree(bps);

	return s;
}

1243 1244 1245 1246 1247 1248
static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct amdgpu_ras *con =
		container_of(attr, struct amdgpu_ras, features_attr);

1249
	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1250 1251
}

1252 1253 1254 1255 1256 1257 1258 1259 1260
static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&con->badpages_attr.attr,
				RAS_FS_NAME);
}

1261 1262 1263 1264 1265 1266 1267 1268
static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct attribute_group group = {
1269
		.name = RAS_FS_NAME,
1270 1271 1272 1273 1274 1275 1276 1277 1278
		.attrs = attrs,
	};

	sysfs_remove_group(&adev->dev->kobj, &group);

	return 0;
}

int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1279
		struct ras_common_if *head)
1280
{
1281
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1282 1283 1284 1285 1286 1287

	if (!obj || obj->attr_inuse)
		return -EINVAL;

	get_obj(obj);

1288 1289
	snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
		"%s_err_count", head->name);
1290 1291 1292 1293 1294 1295 1296 1297

	obj->sysfs_attr = (struct device_attribute){
		.attr = {
			.name = obj->fs_data.sysfs_name,
			.mode = S_IRUGO,
		},
			.show = amdgpu_ras_sysfs_read,
	};
1298
	sysfs_attr_init(&obj->sysfs_attr.attr);
1299 1300 1301

	if (sysfs_add_file_to_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1302
				RAS_FS_NAME)) {
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
		put_obj(obj);
		return -EINVAL;
	}

	obj->attr_inuse = 1;

	return 0;
}

int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
		struct ras_common_if *head)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);

	if (!obj || !obj->attr_inuse)
		return -EINVAL;

	sysfs_remove_file_from_group(&adev->dev->kobj,
				&obj->sysfs_attr.attr,
1322
				RAS_FS_NAME);
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	obj->attr_inuse = 0;
	put_obj(obj);

	return 0;
}

static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
		amdgpu_ras_sysfs_remove(adev, &obj->head);
	}

1338 1339 1340
	if (amdgpu_bad_page_threshold != 0)
		amdgpu_ras_sysfs_remove_bad_page_node(adev);

1341 1342 1343 1344 1345 1346
	amdgpu_ras_sysfs_remove_feature_node(adev);

	return 0;
}
/* sysfs end */

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
/**
 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
 *
 * Normally when there is an uncorrectable error, the driver will reset
 * the GPU to recover.  However, in the event of an unrecoverable error,
 * the driver provides an interface to reboot the system automatically
 * in that event.
 *
 * The following file in debugfs provides that interface:
 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
 *
 * Usage:
 *
 * .. code-block:: bash
 *
 *	echo true > .../ras/auto_reboot
 *
 */
1365
/* debugfs begin */
1366
static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
X
xinhui pan 已提交
1367 1368
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1369 1370
	struct drm_minor  *minor = adev_to_drm(adev)->primary;
	struct dentry     *dir;
X
xinhui pan 已提交
1371

1372 1373 1374 1375 1376
	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_ctrl_ops);
	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_ops);
1377 1378
	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
			   &con->bad_page_cnt_threshold);
1379 1380
	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1381 1382 1383 1384 1385 1386
	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
			    &amdgpu_ras_debugfs_eeprom_size_ops);
	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
						       S_IRUGO, dir, adev,
						       &amdgpu_ras_debugfs_eeprom_table_ops);
	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1387 1388 1389 1390 1391 1392 1393 1394 1395

	/*
	 * After one uncorrectable error happens, usually GPU recovery will
	 * be scheduled. But due to the known problem in GPU recovery failing
	 * to bring GPU back, below interface provides one direct way to
	 * user to reboot system automatically in such case within
	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
	 * will never be called.
	 */
1396
	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1397 1398 1399 1400 1401

	/*
	 * User could set this not to clean up hardware's error count register
	 * of RAS IPs during ras recovery.
	 */
1402 1403 1404
	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
			    &con->disable_ras_err_cnt_harvest);
	return dir;
X
xinhui pan 已提交
1405 1406
}

1407
static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1408 1409
				      struct ras_fs_if *head,
				      struct dentry *dir)
1410 1411 1412
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);

1413
	if (!obj || !dir)
1414
		return;
1415 1416 1417 1418 1419 1420 1421

	get_obj(obj);

	memcpy(obj->fs_data.debugfs_name,
			head->debugfs_name,
			sizeof(obj->fs_data.debugfs_name));

1422 1423
	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
			    obj, &amdgpu_ras_debugfs_ops);
1424 1425
}

1426 1427 1428
void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1429
	struct dentry *dir;
1430
	struct ras_manager *obj;
1431 1432 1433 1434 1435 1436
	struct ras_fs_if fs_info;

	/*
	 * it won't be called in resume path, no need to check
	 * suspend and gpu reset status
	 */
1437
	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1438 1439
		return;

1440
	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1441

1442
	list_for_each_entry(obj, &con->head, node) {
1443 1444 1445
		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
			(obj->attr_inuse == 1)) {
			sprintf(fs_info.debugfs_name, "%s_err_inject",
1446
					get_ras_block_str(&obj->head));
1447
			fs_info.head = obj->head;
1448
			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1449 1450 1451 1452
		}
	}
}

1453 1454 1455
/* debugfs end */

/* ras fs */
1456 1457 1458 1459
static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
		amdgpu_ras_sysfs_badpages_read, NULL, 0);
static DEVICE_ATTR(features, S_IRUGO,
		amdgpu_ras_sysfs_features_read, NULL);
1460 1461
static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
{
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct attribute_group group = {
		.name = RAS_FS_NAME,
	};
	struct attribute *attrs[] = {
		&con->features_attr.attr,
		NULL
	};
	struct bin_attribute *bin_attrs[] = {
		NULL,
		NULL,
	};
1474
	int r;
1475

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
	/* add features entry */
	con->features_attr = dev_attr_features;
	group.attrs = attrs;
	sysfs_attr_init(attrs[0]);

	if (amdgpu_bad_page_threshold != 0) {
		/* add bad_page_features entry */
		bin_attr_gpu_vram_bad_pages.private = NULL;
		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
		bin_attrs[0] = &con->badpages_attr;
		group.bin_attrs = bin_attrs;
		sysfs_bin_attr_init(bin_attrs[0]);
	}

1490 1491 1492
	r = sysfs_create_group(&adev->dev->kobj, &group);
	if (r)
		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1493

1494 1495 1496 1497 1498
	return 0;
}

static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
{
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *con_obj, *ip_obj, *tmp;

	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
			if (ip_obj)
				put_obj(ip_obj);
		}
	}

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
	amdgpu_ras_sysfs_remove_all(adev);
	return 0;
}
/* ras fs end */

/* ih begin */
static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
{
	struct ras_ih_data *data = &obj->ih_data;
	struct amdgpu_iv_entry entry;
	int ret;
1521
	struct ras_err_data err_data = {0, 0, 0, NULL};
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532

	while (data->rptr != data->wptr) {
		rmb();
		memcpy(&entry, &data->ring[data->rptr],
				data->element_size);

		wmb();
		data->rptr = (data->aligned_element_size +
				data->rptr) % data->ring_size;

		if (data->cb) {
1533 1534 1535 1536 1537 1538 1539 1540
			if (amdgpu_ras_is_poison_mode_supported(obj->adev) &&
			    obj->head.block == AMDGPU_RAS_BLOCK__UMC)
				dev_info(obj->adev->dev,
						"Poison is created, no user action is needed.\n");
			else {
				/* Let IP handle its data, maybe we need get the output
				 * from the callback to udpate the error type/count, etc
				 */
1541
				memset(&err_data, 0, sizeof(err_data));
1542 1543 1544 1545 1546
				ret = data->cb(obj->adev, &err_data, &entry);
				/* ue will trigger an interrupt, and in that case
				 * we need do a reset to recovery the whole system.
				 * But leave IP do that recovery, here we just dispatch
				 * the error.
1547
				 */
1548 1549 1550 1551 1552 1553 1554
				if (ret == AMDGPU_RAS_SUCCESS) {
					/* these counts could be left as 0 if
					 * some blocks do not count error number
					 */
					obj->err_data.ue_count += err_data.ue_count;
					obj->err_data.ce_count += err_data.ce_count;
				}
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
			}
		}
	}
}

static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
{
	struct ras_ih_data *data =
		container_of(work, struct ras_ih_data, ih_work);
	struct ras_manager *obj =
		container_of(data, struct ras_manager, ih_data);

	amdgpu_ras_interrupt_handler(obj);
}

int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
		struct ras_dispatch_if *info)
{
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
	struct ras_ih_data *data = &obj->ih_data;

	if (!obj)
		return -EINVAL;

	if (data->inuse == 0)
		return 0;

	/* Might be overflow... */
	memcpy(&data->ring[data->wptr], info->entry,
			data->element_size);

	wmb();
	data->wptr = (data->aligned_element_size +
			data->wptr) % data->ring_size;

	schedule_work(&data->ih_work);

	return 0;
}

int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1596
		struct ras_common_if *head)
1597
{
1598
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
	struct ras_ih_data *data;

	if (!obj)
		return -EINVAL;

	data = &obj->ih_data;
	if (data->inuse == 0)
		return 0;

	cancel_work_sync(&data->ih_work);

	kfree(data->ring);
	memset(data, 0, sizeof(*data));
	put_obj(obj);

	return 0;
}

int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1618
		struct ras_common_if *head)
1619
{
1620
	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1621
	struct ras_ih_data *data;
1622
	struct amdgpu_ras_block_object *ras_obj;
1623 1624 1625

	if (!obj) {
		/* in case we registe the IH before enable ras feature */
1626
		obj = amdgpu_ras_create_obj(adev, head);
1627 1628 1629 1630 1631
		if (!obj)
			return -EINVAL;
	} else
		get_obj(obj);

1632 1633
	ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);

1634 1635 1636 1637
	data = &obj->ih_data;
	/* add the callback.etc */
	*data = (struct ras_ih_data) {
		.inuse = 0,
1638
		.cb = ras_obj->ras_cb,
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
		.element_size = sizeof(struct amdgpu_iv_entry),
		.rptr = 0,
		.wptr = 0,
	};

	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);

	data->aligned_element_size = ALIGN(data->element_size, 8);
	/* the ring can store 64 iv entries. */
	data->ring_size = 64 * data->aligned_element_size;
	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
	if (!data->ring) {
		put_obj(obj);
		return -ENOMEM;
	}

	/* IH is ready */
	data->inuse = 1;

	return 0;
}

static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1667
		amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
1668 1669 1670 1671 1672 1673
	}

	return 0;
}
/* ih end */

1674 1675 1676 1677 1678 1679
/* traversal all IPs except NBIO to query error counter */
static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1680
	if (!adev->ras_enabled || !con)
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		/*
		 * PCIE_BIF IP has one different isr by ras controller
		 * interrupt, the specific ras counter query will be
		 * done in that isr. So skip such block from common
		 * sync flood interrupt isr calling.
		 */
		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
			continue;

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
		/*
		 * this is a workaround for aldebaran, skip send msg to
		 * smu to get ecc_info table due to smu handle get ecc
		 * info table failed temporarily.
		 * should be removed until smu fix handle ecc_info table.
		 */
		if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
			(adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)))
			continue;

1707
		amdgpu_ras_query_error_status(adev, &info);
1708 1709 1710
	}
}

1711
/* Parse RdRspStatus and WrRspStatus */
1712 1713
static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
					  struct ras_query_if *info)
1714
{
Y
yipechai 已提交
1715
	struct amdgpu_ras_block_object *block_obj;
1716 1717 1718 1719
	/*
	 * Only two block need to query read/write
	 * RspStatus at current state
	 */
1720 1721
	if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
		(info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
1722 1723 1724 1725 1726
		return;

	block_obj = amdgpu_ras_get_ras_block(adev,
					info->head.block,
					info->head.sub_block_index);
1727 1728

	if (!block_obj || !block_obj->hw_ops) {
1729 1730
		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
			     get_ras_block_str(&info->head));
1731
		return;
1732
	}
1733 1734

	if (block_obj->hw_ops->query_ras_error_status)
1735
		block_obj->hw_ops->query_ras_error_status(adev);
1736

1737 1738 1739 1740 1741 1742 1743
}

static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj;

1744
	if (!adev->ras_enabled || !con)
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
		return;

	list_for_each_entry(obj, &con->head, node) {
		struct ras_query_if info = {
			.head = obj->head,
		};

		amdgpu_ras_error_status_query(adev, &info);
	}
}

1756
/* recovery begin */
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766

/* return 0 on success.
 * caller need free bps.
 */
static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
		struct ras_badpage **bps, unsigned int *count)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
	int i = 0;
1767
	int ret = 0, status;
1768 1769 1770 1771 1772 1773 1774 1775

	if (!con || !con->eh_data || !bps || !count)
		return -EINVAL;

	mutex_lock(&con->recovery_lock);
	data = con->eh_data;
	if (!data || data->count == 0) {
		*bps = NULL;
1776
		ret = -EINVAL;
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
		goto out;
	}

	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
	if (!*bps) {
		ret = -ENOMEM;
		goto out;
	}

	for (; i < data->count; i++) {
		(*bps)[i] = (struct ras_badpage){
1788
			.bp = data->bps[i].retired_page,
1789
			.size = AMDGPU_GPU_PAGE_SIZE,
1790
			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1791
		};
1792
		status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
1793
				data->bps[i].retired_page);
1794
		if (status == -EBUSY)
1795
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1796
		else if (status == -ENOENT)
1797
			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1798 1799 1800 1801 1802 1803 1804 1805
	}

	*count = data->count;
out:
	mutex_unlock(&con->recovery_lock);
	return ret;
}

1806 1807 1808 1809
static void amdgpu_ras_do_recovery(struct work_struct *work)
{
	struct amdgpu_ras *ras =
		container_of(work, struct amdgpu_ras, recovery_work);
1810 1811 1812 1813
	struct amdgpu_device *remote_adev = NULL;
	struct amdgpu_device *adev = ras->adev;
	struct list_head device_list, *device_list_handle =  NULL;

1814
	if (!ras->disable_ras_err_cnt_harvest) {
1815 1816
		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);

1817 1818 1819 1820 1821 1822 1823 1824
		/* Build list of devices to query RAS related errors */
		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
			device_list_handle = &hive->device_list;
		} else {
			INIT_LIST_HEAD(&device_list);
			list_add_tail(&adev->gmc.xgmi.head, &device_list);
			device_list_handle = &device_list;
		}
1825

1826
		list_for_each_entry(remote_adev,
1827 1828
				device_list_handle, gmc.xgmi.head) {
			amdgpu_ras_query_err_status(remote_adev);
1829
			amdgpu_ras_log_on_err_counter(remote_adev);
1830
		}
1831 1832

		amdgpu_put_xgmi_hive(hive);
1833
	}
1834

1835
	if (amdgpu_device_should_recover_gpu(ras->adev))
1836
		amdgpu_device_gpu_recover(ras->adev, NULL);
1837 1838 1839 1840 1841 1842 1843 1844 1845
	atomic_set(&ras->in_recovery, 0);
}

/* alloc/realloc bps array */
static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
		struct ras_err_handler_data *data, int pages)
{
	unsigned int old_space = data->count + data->space_left;
	unsigned int new_space = old_space + pages;
1846 1847 1848
	unsigned int align_space = ALIGN(new_space, 512);
	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);

1849
	if (!bps) {
1850
		kfree(bps);
1851
		return -ENOMEM;
1852
	}
1853 1854

	if (data->bps) {
1855
		memcpy(bps, data->bps,
1856 1857 1858 1859
				data->count * sizeof(*data->bps));
		kfree(data->bps);
	}

1860
	data->bps = bps;
1861 1862 1863 1864 1865 1866
	data->space_left += align_space - old_space;
	return 0;
}

/* it deal with vram only. */
int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1867
		struct eeprom_table_record *bps, int pages)
1868 1869
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
X
xinhui pan 已提交
1870
	struct ras_err_handler_data *data;
1871
	int ret = 0;
1872
	uint32_t i;
1873

X
xinhui pan 已提交
1874
	if (!con || !con->eh_data || !bps || pages <= 0)
1875 1876 1877
		return 0;

	mutex_lock(&con->recovery_lock);
X
xinhui pan 已提交
1878
	data = con->eh_data;
1879 1880 1881
	if (!data)
		goto out;

1882 1883 1884 1885 1886 1887 1888
	for (i = 0; i < pages; i++) {
		if (amdgpu_ras_check_bad_page_unlock(con,
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
			continue;

		if (!data->space_left &&
			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
1889 1890 1891 1892
			ret = -ENOMEM;
			goto out;
		}

1893
		amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
1894 1895
			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
			AMDGPU_GPU_PAGE_SIZE);
1896

1897 1898 1899 1900
		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
		data->count++;
		data->space_left--;
	}
1901 1902 1903 1904 1905 1906
out:
	mutex_unlock(&con->recovery_lock);

	return ret;
}

T
Tao Zhou 已提交
1907 1908 1909 1910
/*
 * write error record array to eeprom, the function should be
 * protected by recovery_lock
 */
1911
int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
T
Tao Zhou 已提交
1912 1913 1914
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data;
1915
	struct amdgpu_ras_eeprom_control *control;
T
Tao Zhou 已提交
1916 1917 1918 1919 1920
	int save_count;

	if (!con || !con->eh_data)
		return 0;

1921
	mutex_lock(&con->recovery_lock);
1922
	control = &con->eeprom_control;
T
Tao Zhou 已提交
1923
	data = con->eh_data;
L
Luben Tuikov 已提交
1924
	save_count = data->count - control->ras_num_recs;
1925
	mutex_unlock(&con->recovery_lock);
T
Tao Zhou 已提交
1926
	/* only new entries are saved */
1927
	if (save_count > 0) {
1928 1929 1930
		if (amdgpu_ras_eeprom_append(control,
					     &data->bps[control->ras_num_recs],
					     save_count)) {
1931
			dev_err(adev->dev, "Failed to save EEPROM table data!");
T
Tao Zhou 已提交
1932 1933 1934
			return -EIO;
		}

1935 1936 1937
		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
	}

T
Tao Zhou 已提交
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
	return 0;
}

/*
 * read error record array in eeprom and reserve enough space for
 * storing new bad pages
 */
static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
{
	struct amdgpu_ras_eeprom_control *control =
1948
		&adev->psp.ras_context.ras->eeprom_control;
1949 1950
	struct eeprom_table_record *bps;
	int ret;
T
Tao Zhou 已提交
1951 1952

	/* no bad page record, skip eeprom access */
L
Luben Tuikov 已提交
1953
	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
1954
		return 0;
T
Tao Zhou 已提交
1955

L
Luben Tuikov 已提交
1956
	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
T
Tao Zhou 已提交
1957 1958 1959
	if (!bps)
		return -ENOMEM;

L
Luben Tuikov 已提交
1960
	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
1961
	if (ret)
1962
		dev_err(adev->dev, "Failed to load EEPROM table records!");
1963
	else
L
Luben Tuikov 已提交
1964
		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
T
Tao Zhou 已提交
1965 1966 1967 1968 1969

	kfree(bps);
	return ret;
}

1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
				uint64_t addr)
{
	struct ras_err_handler_data *data = con->eh_data;
	int i;

	addr >>= AMDGPU_GPU_PAGE_SHIFT;
	for (i = 0; i < data->count; i++)
		if (addr == data->bps[i].retired_page)
			return true;

	return false;
}

1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
/*
 * check if an address belongs to bad page
 *
 * Note: this check is only for umc block
 */
static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
				uint64_t addr)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	bool ret = false;

	if (!con || !con->eh_data)
		return ret;

	mutex_lock(&con->recovery_lock);
1999
	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2000 2001 2002 2003
	mutex_unlock(&con->recovery_lock);
	return ret;
}

2004
static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2005
					  uint32_t max_count)
2006
{
2007
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027

	/*
	 * Justification of value bad_page_cnt_threshold in ras structure
	 *
	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
	 * in eeprom, and introduce two scenarios accordingly.
	 *
	 * Bad page retirement enablement:
	 *    - If amdgpu_bad_page_threshold = -1,
	 *      bad_page_cnt_threshold = typical value by formula.
	 *
	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
	 *      max record length in eeprom, use it directly.
	 *
	 * Bad page retirement disablement:
	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
	 *      functionality is disabled, and bad_page_cnt_threshold will
	 *      take no effect.
	 */

2028 2029
	if (amdgpu_bad_page_threshold < 0) {
		u64 val = adev->gmc.mc_vram_size;
2030

2031
		do_div(val, RAS_BAD_PAGE_COVER);
2032
		con->bad_page_cnt_threshold = min(lower_32_bits(val),
2033
						  max_count);
2034
	} else {
2035 2036
		con->bad_page_cnt_threshold = min_t(int, max_count,
						    amdgpu_bad_page_threshold);
2037 2038 2039
	}
}

2040
int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2041 2042
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2043
	struct ras_err_handler_data **data;
2044
	u32  max_eeprom_records_count = 0;
2045
	bool exc_err_limit = false;
T
Tao Zhou 已提交
2046
	int ret;
2047

2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
	if (!con)
		return 0;

	/* Allow access to RAS EEPROM via debugfs, when the ASIC
	 * supports RAS and debugfs is enabled, but when
	 * adev->ras_enabled is unset, i.e. when "ras_enable"
	 * module parameter is set to 0.
	 */
	con->adev = adev;

	if (!adev->ras_enabled)
2059 2060
		return 0;

2061
	data = &con->eh_data;
2062 2063 2064 2065 2066
	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
	if (!*data) {
		ret = -ENOMEM;
		goto out;
	}
2067 2068 2069 2070

	mutex_init(&con->recovery_lock);
	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
	atomic_set(&con->in_recovery, 0);
2071
	con->eeprom_control.bad_channel_bitmap = 0;
2072

2073 2074
	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2075

2076 2077 2078 2079 2080 2081
	/* Todo: During test the SMU might fail to read the eeprom through I2C
	 * when the GPU is pending on XGMI reset during probe time
	 * (Mostly after second bus reset), skip it now
	 */
	if (adev->gmc.xgmi.pending_reset)
		return 0;
2082 2083 2084 2085 2086 2087
	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
	/*
	 * This calling fails when exc_err_limit is true or
	 * ret != 0.
	 */
	if (exc_err_limit || ret)
2088
		goto free;
T
Tao Zhou 已提交
2089

L
Luben Tuikov 已提交
2090
	if (con->eeprom_control.ras_num_recs) {
T
Tao Zhou 已提交
2091 2092
		ret = amdgpu_ras_load_bad_pages(adev);
		if (ret)
2093
			goto free;
2094

2095
		amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
2096 2097 2098 2099 2100

		if (con->update_channel_flag == true) {
			amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
			con->update_channel_flag = false;
		}
T
Tao Zhou 已提交
2101
	}
2102

2103 2104 2105
#ifdef CONFIG_X86_MCE_AMD
	if ((adev->asic_type == CHIP_ALDEBARAN) &&
	    (adev->gmc.xgmi.connected_to_cpu))
2106
		amdgpu_register_bad_pages_mca_notifier(adev);
2107
#endif
2108
	return 0;
2109 2110 2111 2112

free:
	kfree((*data)->bps);
	kfree(*data);
2113
	con->eh_data = NULL;
2114
out:
2115
	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2116

2117 2118 2119 2120 2121 2122 2123 2124 2125
	/*
	 * Except error threshold exceeding case, other failure cases in this
	 * function would not fail amdgpu driver init.
	 */
	if (!exc_err_limit)
		ret = 0;
	else
		ret = -EINVAL;

2126
	return ret;
2127 2128 2129 2130 2131 2132 2133
}

static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_err_handler_data *data = con->eh_data;

2134 2135 2136 2137
	/* recovery_init failed to init it, fini is useless */
	if (!data)
		return 0;

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
	cancel_work_sync(&con->recovery_work);

	mutex_lock(&con->recovery_lock);
	con->eh_data = NULL;
	kfree(data->bps);
	kfree(data);
	mutex_unlock(&con->recovery_lock);

	return 0;
}
/* recovery end */

2150
static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2151
{
2152 2153 2154
	return adev->asic_type == CHIP_VEGA10 ||
		adev->asic_type == CHIP_VEGA20 ||
		adev->asic_type == CHIP_ARCTURUS ||
2155
		adev->asic_type == CHIP_ALDEBARAN ||
2156
		adev->asic_type == CHIP_SIENNA_CICHLID;
2157 2158
}

2159 2160 2161 2162 2163
/*
 * this is workaround for vega20 workstation sku,
 * force enable gfx ras, ignore vbios gfx ras flag
 * due to GC EDC can not write
 */
2164
static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2165 2166 2167 2168 2169 2170 2171
{
	struct atom_context *ctx = adev->mode_info.atom_context;

	if (!ctx)
		return;

	if (strnstr(ctx->vbios_version, "D16406",
2172 2173 2174
		    sizeof(ctx->vbios_version)) ||
		strnstr(ctx->vbios_version, "D36002",
			sizeof(ctx->vbios_version)))
2175
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2176 2177
}

2178 2179 2180 2181 2182 2183 2184 2185 2186
/*
 * check hardware's ras ability which will be saved in hw_supported.
 * if hardware does not support ras, we can skip some ras initializtion and
 * forbid some ras operations from IP.
 * if software itself, say boot parameter, limit the ras ability. We still
 * need allow IP do some limited operations, like disable. In such case,
 * we have to initialize ras as normal. but need check if operation is
 * allowed or not in each function.
 */
2187
static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2188
{
2189
	adev->ras_hw_enabled = adev->ras_enabled = 0;
2190

2191
	if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2192
	    !amdgpu_ras_asic_supported(adev))
2193
		return;
2194

2195 2196 2197
	if (!adev->gmc.xgmi.connected_to_cpu) {
		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
			dev_info(adev->dev, "MEM ECC is active.\n");
2198
			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2199
						   1 << AMDGPU_RAS_BLOCK__DF);
2200 2201 2202
		} else {
			dev_info(adev->dev, "MEM ECC is not presented.\n");
		}
2203

2204 2205
		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
			dev_info(adev->dev, "SRAM ECC is active.\n");
2206
			adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2207
						    1 << AMDGPU_RAS_BLOCK__DF);
2208 2209 2210 2211 2212 2213
		} else {
			dev_info(adev->dev, "SRAM ECC is not presented.\n");
		}
	} else {
		/* driver only manages a few IP blocks RAS feature
		 * when GPU is connected cpu through XGMI */
2214
		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2215 2216
					   1 << AMDGPU_RAS_BLOCK__SDMA |
					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2217
	}
2218

2219
	amdgpu_ras_get_quirks(adev);
2220

2221
	/* hw_supported needs to be aligned with RAS block mask. */
2222
	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2223

2224 2225
	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
		adev->ras_hw_enabled & amdgpu_ras_mask;
2226 2227
}

2228 2229 2230 2231 2232
static void amdgpu_ras_counte_dw(struct work_struct *work)
{
	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
					      ras_counte_delay_work.work);
	struct amdgpu_device *adev = con->adev;
2233
	struct drm_device *dev = adev_to_drm(adev);
2234 2235 2236 2237 2238 2239 2240 2241 2242
	unsigned long ce_count, ue_count;
	int res;

	res = pm_runtime_get_sync(dev->dev);
	if (res < 0)
		goto Out;

	/* Cache new values.
	 */
2243 2244 2245 2246
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2247 2248 2249 2250 2251 2252

	pm_runtime_mark_last_busy(dev->dev);
Out:
	pm_runtime_put_autosuspend(dev->dev);
}

2253 2254 2255
int amdgpu_ras_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2256
	int r;
2257
	bool df_poison, umc_poison;
2258

2259
	if (con)
2260 2261 2262
		return 0;

	con = kmalloc(sizeof(struct amdgpu_ras) +
2263 2264
			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
			sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
2265 2266 2267 2268
			GFP_KERNEL|__GFP_ZERO);
	if (!con)
		return -ENOMEM;

2269 2270 2271 2272 2273
	con->adev = adev;
	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
	atomic_set(&con->ras_ce_count, 0);
	atomic_set(&con->ras_ue_count, 0);

2274 2275 2276 2277
	con->objs = (struct ras_manager *)(con + 1);

	amdgpu_ras_set_context(adev, con);

2278 2279
	amdgpu_ras_check_supported(adev);

2280
	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2281 2282 2283
		/* set gfx block ras context feature for VEGA20 Gaming
		 * send ras disable cmd to ras ta during ras late init.
		 */
2284
		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2285 2286 2287 2288 2289
			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);

			return 0;
		}

2290
		r = 0;
2291
		goto release_con;
2292 2293
	}

2294
	con->update_channel_flag = false;
2295 2296
	con->features = 0;
	INIT_LIST_HEAD(&con->head);
2297 2298
	/* Might need get this flag from vbios. */
	con->flags = RAS_DEFAULT_FLAGS;
2299

2300 2301 2302 2303 2304 2305 2306
	/* initialize nbio ras function ahead of any other
	 * ras functions so hardware fatal error interrupt
	 * can be enabled as early as possible */
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_ARCTURUS:
	case CHIP_ALDEBARAN:
2307 2308 2309
		if (!adev->gmc.xgmi.connected_to_cpu) {
			adev->nbio.ras = &nbio_v7_4_ras;
			amdgpu_ras_register_ras_block(adev, &adev->nbio.ras->ras_block);
2310
			adev->nbio.ras_if = &adev->nbio.ras->ras_block.ras_comm;
2311
		}
2312 2313 2314 2315 2316 2317
		break;
	default:
		/* nbio ras is not available */
		break;
	}

2318 2319 2320
	if (adev->nbio.ras &&
	    adev->nbio.ras->init_ras_controller_interrupt) {
		r = adev->nbio.ras->init_ras_controller_interrupt(adev);
2321
		if (r)
2322
			goto release_con;
2323 2324
	}

2325 2326 2327
	if (adev->nbio.ras &&
	    adev->nbio.ras->init_ras_err_event_athub_interrupt) {
		r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
2328
		if (r)
2329
			goto release_con;
2330 2331
	}

2332
	/* Init poison supported flag, the default value is false */
2333 2334 2335 2336 2337
	if (adev->gmc.xgmi.connected_to_cpu) {
		/* enabled by default when GPU is connected to CPU */
		con->poison_supported = true;
	}
	else if (adev->df.funcs &&
2338
	    adev->df.funcs->query_ras_poison_mode &&
2339 2340
	    adev->umc.ras &&
	    adev->umc.ras->query_ras_poison_mode) {
2341 2342 2343
		df_poison =
			adev->df.funcs->query_ras_poison_mode(adev);
		umc_poison =
2344
			adev->umc.ras->query_ras_poison_mode(adev);
2345 2346 2347 2348 2349 2350 2351 2352
		/* Only poison is set in both DF and UMC, we can support it */
		if (df_poison && umc_poison)
			con->poison_supported = true;
		else if (df_poison != umc_poison)
			dev_warn(adev->dev, "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
					df_poison, umc_poison);
	}

2353 2354
	if (amdgpu_ras_fs_init(adev)) {
		r = -EINVAL;
2355
		goto release_con;
2356
	}
2357

2358
	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2359
		 "hardware ability[%x] ras_mask[%x]\n",
2360
		 adev->ras_hw_enabled, adev->ras_enabled);
2361

2362
	return 0;
2363
release_con:
2364 2365 2366
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

2367
	return r;
2368 2369
}

2370
int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
{
	if (adev->gmc.xgmi.connected_to_cpu)
		return 1;
	return 0;
}

static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
					struct ras_common_if *ras_block)
{
	struct ras_query_if info = {
		.head = *ras_block,
	};

	if (!amdgpu_persistent_edc_harvesting_supported(adev))
		return 0;

	if (amdgpu_ras_query_error_status(adev, &info) != 0)
		DRM_WARN("RAS init harvest failure");

	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
		DRM_WARN("RAS init harvest reset failure");

	return 0;
}

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
{
       struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

       if (!con)
               return false;

       return con->poison_supported;
}

2406
/* helper function to handle common stuff in ip late init phase */
2407 2408
int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
			 struct ras_common_if *ras_block)
2409
{
2410
	struct amdgpu_ras_block_object *ras_obj = NULL;
2411 2412
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	unsigned long ue_count, ce_count;
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
	int r;

	/* disable RAS feature per IP block if it is not supported */
	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
		return 0;
	}

	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
	if (r) {
2423
		if (adev->in_suspend || amdgpu_in_reset(adev)) {
2424 2425 2426 2427 2428 2429 2430
			/* in resume phase, if fail to enable ras,
			 * clean up all ras fs nodes, and disable ras */
			goto cleanup;
		} else
			return r;
	}

2431 2432 2433
	/* check for errors on warm reset edc persisant supported ASIC */
	amdgpu_persistent_edc_harvesting(adev, ras_block);

2434
	/* in resume phase, no need to create ras fs node */
2435
	if (adev->in_suspend || amdgpu_in_reset(adev))
2436 2437
		return 0;

2438 2439
	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
	if (ras_obj->ras_cb) {
2440
		r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
2441
		if (r)
2442
			goto cleanup;
2443 2444
	}

2445
	r = amdgpu_ras_sysfs_create(adev, ras_block);
2446
	if (r)
2447
		goto interrupt;
2448

2449 2450
	/* Those are the cached values at init.
	 */
2451 2452 2453 2454
	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
		atomic_set(&con->ras_ce_count, ce_count);
		atomic_set(&con->ras_ue_count, ue_count);
	}
2455

2456
	return 0;
2457 2458

interrupt:
2459
	if (ras_obj->ras_cb)
2460
		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2461
cleanup:
2462 2463 2464 2465
	amdgpu_ras_feature_enable(adev, ras_block, 0);
	return r;
}

2466
static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
2467 2468 2469 2470 2471
			 struct ras_common_if *ras_block)
{
	return amdgpu_ras_block_late_init(adev, ras_block);
}

2472
/* helper function to remove ras fs node and interrupt handler */
2473 2474 2475
void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block)
{
2476
	struct amdgpu_ras_block_object *ras_obj;
2477 2478 2479
	if (!ras_block)
		return;

2480
	amdgpu_ras_sysfs_remove(adev, ras_block);
2481

2482 2483 2484
	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
	if (ras_obj->ras_cb)
		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2485 2486
}

2487 2488 2489 2490 2491 2492
static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
			  struct ras_common_if *ras_block)
{
	return amdgpu_ras_block_late_fini(adev, ras_block);
}

X
xinhui pan 已提交
2493
/* do some init work after IP late init as dependence.
2494
 * and it runs in resume/gpu reset/booting up cases.
X
xinhui pan 已提交
2495
 */
2496
void amdgpu_ras_resume(struct amdgpu_device *adev)
2497 2498 2499 2500
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
	struct ras_manager *obj, *tmp;

2501
	if (!adev->ras_enabled || !con) {
2502 2503 2504
		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
		amdgpu_release_ras_context(adev);

2505
		return;
2506
	}
2507 2508

	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
		/* Set up all other IPs which are not implemented. There is a
		 * tricky thing that IP's actual ras error type should be
		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
		 * ERROR_NONE make sense anyway.
		 */
		amdgpu_ras_enable_all_features(adev, 1);

		/* We enable ras on all hw_supported block, but as boot
		 * parameter might disable some of them and one or more IP has
		 * not implemented yet. So we disable them on behalf.
		 */
2520 2521 2522 2523 2524 2525
		list_for_each_entry_safe(obj, tmp, &con->head, node) {
			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
				amdgpu_ras_feature_enable(adev, &obj->head, 0);
				/* there should be no any reference. */
				WARN_ON(alive_obj(obj));
			}
2526
		}
2527 2528 2529
	}
}

2530 2531 2532 2533
void amdgpu_ras_suspend(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2534
	if (!adev->ras_enabled || !con)
2535 2536 2537 2538 2539 2540 2541 2542
		return;

	amdgpu_ras_disable_all_features(adev, 0);
	/* Make sure all ras objects are disabled. */
	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);
}

2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
int amdgpu_ras_late_init(struct amdgpu_device *adev)
{
	struct amdgpu_ras_block_list *node, *tmp;
	struct amdgpu_ras_block_object *obj;
	int r;

	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
		if (!node->ras_obj) {
			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
			continue;
		}
2554

2555 2556 2557 2558 2559 2560 2561 2562
		obj = node->ras_obj;
		if (obj->ras_late_init) {
			r = obj->ras_late_init(adev, &obj->ras_comm);
			if (r) {
				dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
					obj->ras_comm.name, r);
				return r;
			}
2563 2564
		} else
			amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
2565 2566 2567 2568 2569
	}

	return 0;
}

2570 2571 2572 2573 2574
/* do some fini work before IP fini as dependence */
int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2575
	if (!adev->ras_enabled || !con)
2576 2577
		return 0;

2578

2579 2580 2581 2582 2583 2584 2585 2586
	/* Need disable ras on all IPs here before ip [hw/sw]fini */
	amdgpu_ras_disable_all_features(adev, 0);
	amdgpu_ras_recovery_fini(adev);
	return 0;
}

int amdgpu_ras_fini(struct amdgpu_device *adev)
{
2587
	struct amdgpu_ras_block_list *ras_node, *tmp;
2588
	struct amdgpu_ras_block_object *obj = NULL;
2589 2590
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

2591
	if (!adev->ras_enabled || !con)
2592 2593
		return 0;

2594 2595 2596 2597 2598 2599
	list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
		if (ras_node->ras_obj) {
			obj = ras_node->ras_obj;
			if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
			    obj->ras_fini)
				obj->ras_fini(adev, &obj->ras_comm);
2600 2601
			else
				amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
2602 2603 2604 2605 2606 2607 2608
		}

		/* Clear ras blocks from ras_list and free ras block list node */
		list_del(&ras_node->node);
		kfree(ras_node);
	}

2609 2610 2611 2612 2613 2614 2615 2616
	amdgpu_ras_fs_fini(adev);
	amdgpu_ras_interrupt_remove_all(adev);

	WARN(con->features, "Feature mask is not cleared");

	if (con->features)
		amdgpu_ras_disable_all_features(adev, 1);

2617 2618
	cancel_delayed_work_sync(&con->ras_counte_delay_work);

2619 2620 2621 2622 2623
	amdgpu_ras_set_context(adev, NULL);
	kfree(con);

	return 0;
}
2624 2625 2626

void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
{
2627
	amdgpu_ras_check_supported(adev);
2628
	if (!adev->ras_hw_enabled)
2629 2630
		return;

2631
	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2632 2633
		dev_info(adev->dev, "uncorrectable hardware error"
			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2634

2635
		amdgpu_ras_reset_gpu(adev);
2636 2637
	}
}
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648

bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
{
	if (adev->asic_type == CHIP_VEGA20 &&
	    adev->pm.fw_version <= 0x283400) {
		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
				amdgpu_ras_intr_triggered();
	}

	return false;
}
2649 2650 2651 2652 2653 2654 2655 2656

void amdgpu_release_ras_context(struct amdgpu_device *adev)
{
	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);

	if (!con)
		return;

2657
	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2658 2659 2660 2661 2662
		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
		amdgpu_ras_set_context(adev, NULL);
		kfree(con);
	}
}
2663 2664 2665 2666 2667 2668 2669

#ifdef CONFIG_X86_MCE_AMD
static struct amdgpu_device *find_adev(uint32_t node_id)
{
	int i;
	struct amdgpu_device *adev = NULL;

2670 2671
	for (i = 0; i < mce_adev_list.num_gpu; i++) {
		adev = mce_adev_list.devs[i];
2672

2673
		if (adev && adev->gmc.xgmi.connected_to_cpu &&
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
		    adev->gmc.xgmi.physical_node_id == node_id)
			break;
		adev = NULL;
	}

	return adev;
}

#define GET_MCA_IPID_GPUID(m)	(((m) >> 44) & 0xF)
#define GET_UMC_INST(m)		(((m) >> 21) & 0x7)
#define GET_CHAN_INDEX(m)	((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
#define GPU_ID_OFFSET		8

static int amdgpu_bad_page_notifier(struct notifier_block *nb,
				    unsigned long val, void *data)
{
	struct mce *m = (struct mce *)data;
	struct amdgpu_device *adev = NULL;
	uint32_t gpu_id = 0;
	uint32_t umc_inst = 0;
	uint32_t ch_inst, channel_index = 0;
	struct ras_err_data err_data = {0, 0, 0, NULL};
	struct eeprom_table_record err_rec;
	uint64_t retired_page;

	/*
	 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
	 * and error occurred in DramECC (Extended error code = 0) then only
	 * process the error, else bail out.
	 */
2704
	if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
		    (XEC(m->status, 0x3f) == 0x0)))
		return NOTIFY_DONE;

	/*
	 * If it is correctable error, return.
	 */
	if (mce_is_correctable(m))
		return NOTIFY_OK;

	/*
	 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
	 */
	gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;

	adev = find_adev(gpu_id);
	if (!adev) {
		DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
								gpu_id);
		return NOTIFY_DONE;
	}

	/*
	 * If it is uncorrectable error, then find out UMC instance and
	 * channel index.
	 */
	umc_inst = GET_UMC_INST(m->ipid);
	ch_inst = GET_CHAN_INDEX(m->ipid);

	dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
			     umc_inst, ch_inst);

	/*
	 * Translate UMC channel address to Physical address
	 */
	channel_index =
		adev->umc.channel_idx_tbl[umc_inst * adev->umc.channel_inst_num
					  + ch_inst];

	retired_page = ADDR_OF_8KB_BLOCK(m->addr) |
			ADDR_OF_256B_BLOCK(channel_index) |
			OFFSET_IN_256B_BLOCK(m->addr);

2747
	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
2748
	err_data.err_addr = &err_rec;
2749 2750
	amdgpu_umc_fill_error_record(&err_data, m->addr,
			retired_page, channel_index, umc_inst);
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765

	if (amdgpu_bad_page_threshold != 0) {
		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
						err_data.err_addr_cnt);
		amdgpu_ras_save_bad_pages(adev);
	}

	return NOTIFY_OK;
}

static struct notifier_block amdgpu_bad_page_nb = {
	.notifier_call  = amdgpu_bad_page_notifier,
	.priority       = MCE_PRIO_UC,
};

2766
static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
2767
{
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
	/*
	 * Add the adev to the mce_adev_list.
	 * During mode2 reset, amdgpu device is temporarily
	 * removed from the mgpu_info list which can cause
	 * page retirement to fail.
	 * Use this list instead of mgpu_info to find the amdgpu
	 * device on which the UMC error was reported.
	 */
	mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;

2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
	/*
	 * Register the x86 notifier only once
	 * with MCE subsystem.
	 */
	if (notifier_registered == false) {
		mce_register_decode_chain(&amdgpu_bad_page_nb);
		notifier_registered = true;
	}
}
#endif
2788

2789
struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
2790 2791 2792 2793 2794 2795 2796
{
	if (!adev)
		return NULL;

	return adev->psp.ras_context.ras;
}

2797
int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
2798 2799
{
	if (!adev)
Y
Yang Li 已提交
2800
		return -EINVAL;
2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826

	adev->psp.ras_context.ras = ras_con;
	return 0;
}

/* check if ras is supported on block, say, sdma, gfx */
int amdgpu_ras_is_supported(struct amdgpu_device *adev,
		unsigned int block)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (block >= AMDGPU_RAS_BLOCK_COUNT)
		return 0;
	return ras && (adev->ras_enabled & (1 << block));
}

int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
{
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);

	if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
		schedule_work(&ras->recovery_work);
	return 0;
}


2827 2828
/* Register each ip ras block into amdgpu ras */
int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
2829
		struct amdgpu_ras_block_object *ras_block_obj)
2830
{
2831
	struct amdgpu_ras_block_list *ras_node;
2832 2833 2834
	if (!adev || !ras_block_obj)
		return -EINVAL;

2835 2836 2837
	if (!amdgpu_ras_asic_supported(adev))
		return 0;

2838 2839 2840 2841 2842 2843 2844
	ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
	if (!ras_node)
		return -ENOMEM;

	INIT_LIST_HEAD(&ras_node->node);
	ras_node->ras_obj = ras_block_obj;
	list_add_tail(&ras_node->node, &adev->ras_list);
2845 2846 2847

	return 0;
}