i915_drv.c 63.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45 46
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
#include <drm/drm_probe_helper.h>
47 48
#include <drm/i915_drm.h>

49 50 51 52
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
53
#include "display/intel_csr.h"
54
#include "display/intel_display_debugfs.h"
55
#include "display/intel_display_types.h"
56
#include "display/intel_dp.h"
57 58 59 60
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
61
#include "display/intel_psr.h"
62
#include "display/intel_sprite.h"
63
#include "display/intel_vga.h"
64

65
#include "gem/i915_gem_context.h"
66
#include "gem/i915_gem_ioctls.h"
67
#include "gem/i915_gem_mman.h"
68
#include "gt/intel_gt.h"
69
#include "gt/intel_gt_pm.h"
70
#include "gt/intel_rc6.h"
71

72
#include "i915_debugfs.h"
73
#include "i915_drv.h"
74
#include "i915_irq.h"
75
#include "i915_memcpy.h"
76
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
77
#include "i915_query.h"
78
#include "i915_suspend.h"
79
#include "i915_switcheroo.h"
80
#include "i915_sysfs.h"
81
#include "i915_trace.h"
82
#include "i915_vgpu.h"
83
#include "intel_memory_region.h"
84
#include "intel_pm.h"
85
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
86

87 88
static struct drm_driver driver;

89
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
90
{
91 92 93 94
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
95
	if (!dev_priv->bridge_dev) {
96
		drm_err(&dev_priv->drm, "bridge device not found\n");
97 98 99 100 101 102 103
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
104
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
105
{
106
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
107 108 109 110
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

111
	if (INTEL_GEN(dev_priv) >= 4)
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
133
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
134 135 136 137
		dev_priv->mch_res.start = 0;
		return ret;
	}

138
	if (INTEL_GEN(dev_priv) >= 4)
139 140 141 142 143 144 145 146 147 148
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
149
intel_setup_mchbar(struct drm_i915_private *dev_priv)
150
{
151
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
152 153 154
	u32 temp;
	bool enabled;

155
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
156 157 158 159
		return;

	dev_priv->mchbar_need_disable = false;

160
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
161 162 163 164 165 166 167 168 169 170 171
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

172
	if (intel_alloc_mchbar_resource(dev_priv))
173 174 175 176 177
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
178
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
179 180 181 182 183 184 185 186 187
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
188
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
189
{
190
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
191 192

	if (dev_priv->mchbar_need_disable) {
193
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

216 217
/* part #1: call before irq install */
static int i915_driver_modeset_probe_noirq(struct drm_i915_private *i915)
218 219 220
{
	int ret;

221
	if (i915_inject_probe_failure(i915))
222 223
		return -ENODEV;

224 225 226
	if (HAS_DISPLAY(i915) && INTEL_DISPLAY_ENABLED(i915)) {
		ret = drm_vblank_init(&i915->drm,
				      INTEL_NUM_PIPES(i915));
227 228 229 230
		if (ret)
			goto out;
	}

231
	intel_bios_init(i915);
232

233 234
	ret = intel_vga_register(i915);
	if (ret)
235 236
		goto out;

237
	intel_power_domains_init_hw(i915, false);
238

239
	intel_csr_ucode_init(i915);
240

241 242 243 244 245 246 247 248 249 250
	return 0;

out:
	return ret;
}

/* part #2: call after irq install */
static int i915_driver_modeset_probe(struct drm_i915_private *i915)
{
	int ret;
251 252 253

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
254
	ret = intel_modeset_init(i915);
255
	if (ret)
256
		goto out;
257

258
	ret = i915_gem_init(i915);
259
	if (ret)
260
		goto cleanup_modeset;
261

262
	intel_overlay_setup(i915);
263

264
	if (!HAS_DISPLAY(i915) || !INTEL_DISPLAY_ENABLED(i915))
265 266
		return 0;

267
	ret = intel_fbdev_init(&i915->drm);
268 269 270 271
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
272
	intel_hpd_init(i915);
273

274
	intel_init_ipc(i915);
275

276 277
	intel_psr_set_force_mode_changed(i915->psr.dp);

278 279 280
	return 0;

cleanup_gem:
281 282 283
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
284
cleanup_modeset:
285
	/* FIXME */
286
	intel_modeset_driver_remove(i915);
287 288
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
289 290 291 292
out:
	return ret;
}

293
/* part #1: call before irq uninstall */
294 295
static void i915_driver_modeset_remove(struct drm_i915_private *i915)
{
296
	intel_modeset_driver_remove(i915);
297
}
298

299 300 301
/* part #2: call after irq uninstall */
static void i915_driver_modeset_remove_noirq(struct drm_i915_private *i915)
{
302 303
	intel_modeset_driver_remove_noirq(i915);

304 305
	intel_bios_driver_remove(i915);

306
	intel_vga_unregister(i915);
307 308 309 310

	intel_csr_ucode_fini(i915);
}

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
331
	 * by the GPU. i915_retire_requests() is called directly when we
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
355
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
356 357 358 359 360 361 362 363 364 365

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

366 367 368 369
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
370 371 372 373 374
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
375 376 377
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
378 379 380 381
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
382
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
383
	pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
384

385
	if (pre) {
386
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
387
			  "It may not be fully functional.\n");
388 389
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
390 391
}

392 393 394 395 396 397
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

398
/**
399
 * i915_driver_early_probe - setup state not requiring device access
400 401 402 403 404 405 406 407
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
408
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
409 410 411
{
	int ret = 0;

412
	if (i915_inject_probe_failure(dev_priv))
413 414
		return -ENODEV;

415 416
	intel_device_info_subplatform_init(dev_priv);

417
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
418
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
419

420 421 422
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
423

424
	mutex_init(&dev_priv->sb_lock);
425 426 427
	pm_qos_add_request(&dev_priv->sb_qos,
			   PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);

428 429 430
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
431
	mutex_init(&dev_priv->hdcp_comp_mutex);
432

433
	i915_memcpy_init_early(dev_priv);
434
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
435

436 437
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
438
		return ret;
439

440
	ret = vlv_suspend_init(dev_priv);
441 442 443
	if (ret < 0)
		goto err_workqueues;

444 445
	intel_wopcm_init_early(&dev_priv->wopcm);

446
	intel_gt_init_early(&dev_priv->gt, dev_priv);
447

448
	i915_gem_init_early(dev_priv);
449

450
	/* This must be called before any calls to HAS_PCH_* */
451
	intel_detect_pch(dev_priv);
452

453
	intel_pm_setup(dev_priv);
454
	intel_init_dpio(dev_priv);
455 456
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
457
		goto err_gem;
458 459 460 461
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);
462
	intel_display_crc_init(dev_priv);
463

464
	intel_detect_preproduction_hw(dev_priv);
465 466 467

	return 0;

468
err_gem:
469
	i915_gem_cleanup_early(dev_priv);
470
	intel_gt_driver_late_release(&dev_priv->gt);
471
	vlv_suspend_cleanup(dev_priv);
472
err_workqueues:
473 474 475 476 477
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
478
 * i915_driver_late_release - cleanup the setup done in
479
 *			       i915_driver_early_probe()
480 481
 * @dev_priv: device private
 */
482
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
483
{
484
	intel_irq_fini(dev_priv);
485
	intel_power_domains_cleanup(dev_priv);
486
	i915_gem_cleanup_early(dev_priv);
487
	intel_gt_driver_late_release(&dev_priv->gt);
488
	vlv_suspend_cleanup(dev_priv);
489
	i915_workqueues_cleanup(dev_priv);
490 491 492

	pm_qos_remove_request(&dev_priv->sb_qos);
	mutex_destroy(&dev_priv->sb_lock);
493 494 495
}

/**
496
 * i915_driver_mmio_probe - setup device MMIO
497 498 499 500 501 502 503
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
504
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
505 506 507
{
	int ret;

508
	if (i915_inject_probe_failure(dev_priv))
509 510
		return -ENODEV;

511
	if (i915_get_bridge_dev(dev_priv))
512 513
		return -EIO;

514
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
515
	if (ret < 0)
516
		goto err_bridge;
517

518 519
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
520

521 522
	intel_device_info_init_mmio(dev_priv);

523
	intel_uncore_prune_mmio_domains(&dev_priv->uncore);
524

525
	intel_uc_init_mmio(&dev_priv->gt.uc);
526

527
	ret = intel_engines_init_mmio(&dev_priv->gt);
528 529 530
	if (ret)
		goto err_uncore;

531 532 533
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

534 535
	return 0;

536
err_uncore:
537
	intel_teardown_mchbar(dev_priv);
538
	intel_uncore_fini_mmio(&dev_priv->uncore);
539
err_bridge:
540 541 542 543 544 545
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
546
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
547 548
 * @dev_priv: device private
 */
549
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
550
{
551
	intel_teardown_mchbar(dev_priv);
552
	intel_uncore_fini_mmio(&dev_priv->uncore);
553 554 555
	pci_dev_put(dev_priv->bridge_dev);
}

556 557
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
558
	intel_gvt_sanitize_options(dev_priv);
559 560
}

V
Ville Syrjälä 已提交
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type

static const char *intel_dram_type_str(enum intel_dram_type type)
{
	static const char * const str[] = {
		DRAM_TYPE_STR(UNKNOWN),
		DRAM_TYPE_STR(DDR3),
		DRAM_TYPE_STR(DDR4),
		DRAM_TYPE_STR(LPDDR3),
		DRAM_TYPE_STR(LPDDR4),
	};

	if (type >= ARRAY_SIZE(str))
		type = INTEL_DRAM_UNKNOWN;

	return str[type];
}

#undef DRAM_TYPE_STR

581 582 583 584 585
static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
{
	return dimm->ranks * 64 / (dimm->width ?: 1);
}

586 587
/* Returns total GB for the whole DIMM */
static int skl_get_dimm_size(u16 val)
588
{
589 590 591 592 593 594
	return val & SKL_DRAM_SIZE_MASK;
}

static int skl_get_dimm_width(u16 val)
{
	if (skl_get_dimm_size(val) == 0)
595
		return 0;
596

597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
	switch (val & SKL_DRAM_WIDTH_MASK) {
	case SKL_DRAM_WIDTH_X8:
	case SKL_DRAM_WIDTH_X16:
	case SKL_DRAM_WIDTH_X32:
		val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
		return 8 << val;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int skl_get_dimm_ranks(u16 val)
{
	if (skl_get_dimm_size(val) == 0)
		return 0;

	val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;

	return val + 1;
617 618
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
/* Returns total GB for the whole DIMM */
static int cnl_get_dimm_size(u16 val)
{
	return (val & CNL_DRAM_SIZE_MASK) / 2;
}

static int cnl_get_dimm_width(u16 val)
{
	if (cnl_get_dimm_size(val) == 0)
		return 0;

	switch (val & CNL_DRAM_WIDTH_MASK) {
	case CNL_DRAM_WIDTH_X8:
	case CNL_DRAM_WIDTH_X16:
	case CNL_DRAM_WIDTH_X32:
		val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
		return 8 << val;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int cnl_get_dimm_ranks(u16 val)
{
	if (cnl_get_dimm_size(val) == 0)
		return 0;

	val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;

	return val + 1;
}

652
static bool
653
skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
654
{
655 656
	/* Convert total GB to Gb per DRAM device */
	return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
657 658
}

659
static void
660 661
skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
		       struct dram_dimm_info *dimm,
662
		       int channel, char dimm_name, u16 val)
663
{
664 665 666 667 668 669 670 671 672
	if (INTEL_GEN(dev_priv) >= 10) {
		dimm->size = cnl_get_dimm_size(val);
		dimm->width = cnl_get_dimm_width(val);
		dimm->ranks = cnl_get_dimm_ranks(val);
	} else {
		dimm->size = skl_get_dimm_size(val);
		dimm->width = skl_get_dimm_width(val);
		dimm->ranks = skl_get_dimm_ranks(val);
	}
673

674 675 676 677
	drm_dbg_kms(&dev_priv->drm,
		    "CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
		    channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
		    yesno(skl_is_16gb_dimm(dimm)));
678
}
679

680
static int
681 682
skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
			  struct dram_channel_info *ch,
683 684
			  int channel, u32 val)
{
685 686 687 688
	skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
			       channel, 'L', val & 0xffff);
	skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
			       channel, 'S', val >> 16);
689

690
	if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
691
		drm_dbg_kms(&dev_priv->drm, "CH%u not populated\n", channel);
692
		return -EINVAL;
693
	}
694

695
	if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
696
		ch->ranks = 2;
697
	else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
698
		ch->ranks = 2;
699
	else
700
		ch->ranks = 1;
701

702
	ch->is_16gb_dimm =
703 704
		skl_is_16gb_dimm(&ch->dimm_l) ||
		skl_is_16gb_dimm(&ch->dimm_s);
705

706 707
	drm_dbg_kms(&dev_priv->drm, "CH%u ranks: %u, 16Gb DIMMs: %s\n",
		    channel, ch->ranks, yesno(ch->is_16gb_dimm));
708 709 710 711

	return 0;
}

712
static bool
713 714
intel_is_dram_symmetric(const struct dram_channel_info *ch0,
			const struct dram_channel_info *ch1)
715
{
716
	return !memcmp(ch0, ch1, sizeof(*ch0)) &&
717 718
		(ch0->dimm_s.size == 0 ||
		 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
719 720
}

721 722 723 724
static int
skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
725
	struct dram_channel_info ch0 = {}, ch1 = {};
726
	u32 val;
727 728
	int ret;

729
	val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
730
	ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
731 732 733
	if (ret == 0)
		dram_info->num_channels++;

734
	val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
735
	ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
736 737 738 739
	if (ret == 0)
		dram_info->num_channels++;

	if (dram_info->num_channels == 0) {
740 741
		drm_info(&dev_priv->drm,
			 "Number of memory channels is zero\n");
742 743 744 745 746 747 748 749
		return -EINVAL;
	}

	/*
	 * If any of the channel is single rank channel, worst case output
	 * will be same as if single rank memory, so consider single rank
	 * memory.
	 */
750 751
	if (ch0.ranks == 1 || ch1.ranks == 1)
		dram_info->ranks = 1;
752
	else
753
		dram_info->ranks = max(ch0.ranks, ch1.ranks);
754

755
	if (dram_info->ranks == 0) {
756 757
		drm_info(&dev_priv->drm,
			 "couldn't get memory rank information\n");
758 759
		return -EINVAL;
	}
760

761
	dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
762

763
	dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
764

765 766
	drm_dbg_kms(&dev_priv->drm, "Memory configuration is symmetric? %s\n",
		    yesno(dram_info->symmetric_memory));
767 768 769
	return 0;
}

V
Ville Syrjälä 已提交
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
static enum intel_dram_type
skl_get_dram_type(struct drm_i915_private *dev_priv)
{
	u32 val;

	val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);

	switch (val & SKL_DRAM_DDR_TYPE_MASK) {
	case SKL_DRAM_DDR_TYPE_DDR3:
		return INTEL_DRAM_DDR3;
	case SKL_DRAM_DDR_TYPE_DDR4:
		return INTEL_DRAM_DDR4;
	case SKL_DRAM_DDR_TYPE_LPDDR3:
		return INTEL_DRAM_LPDDR3;
	case SKL_DRAM_DDR_TYPE_LPDDR4:
		return INTEL_DRAM_LPDDR4;
	default:
		MISSING_CASE(val);
		return INTEL_DRAM_UNKNOWN;
	}
}

792 793 794 795 796 797 798
static int
skl_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 mem_freq_khz, val;
	int ret;

V
Ville Syrjälä 已提交
799
	dram_info->type = skl_get_dram_type(dev_priv);
800 801
	drm_dbg_kms(&dev_priv->drm, "DRAM type: %s\n",
		    intel_dram_type_str(dram_info->type));
V
Ville Syrjälä 已提交
802

803 804 805 806 807 808 809 810 811 812 813 814
	ret = skl_dram_get_channels_info(dev_priv);
	if (ret)
		return ret;

	val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
	mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
				    SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_info->bandwidth_kbps = dram_info->num_channels *
							mem_freq_khz * 8;

	if (dram_info->bandwidth_kbps == 0) {
815 816
		drm_info(&dev_priv->drm,
			 "Couldn't get system memory bandwidth\n");
817 818 819 820 821 822 823
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

824 825 826 827
/* Returns Gb per DRAM device */
static int bxt_get_dimm_size(u32 val)
{
	switch (val & BXT_DRAM_SIZE_MASK) {
828
	case BXT_DRAM_SIZE_4GBIT:
829
		return 4;
830
	case BXT_DRAM_SIZE_6GBIT:
831
		return 6;
832
	case BXT_DRAM_SIZE_8GBIT:
833
		return 8;
834
	case BXT_DRAM_SIZE_12GBIT:
835
		return 12;
836
	case BXT_DRAM_SIZE_16GBIT:
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
		return 16;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int bxt_get_dimm_width(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return 0;

	val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;

	return 8 << val;
}

static int bxt_get_dimm_ranks(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return 0;

	switch (val & BXT_DRAM_RANK_MASK) {
	case BXT_DRAM_RANK_SINGLE:
		return 1;
	case BXT_DRAM_RANK_DUAL:
		return 2;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

V
Ville Syrjälä 已提交
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
static enum intel_dram_type bxt_get_dimm_type(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return INTEL_DRAM_UNKNOWN;

	switch (val & BXT_DRAM_TYPE_MASK) {
	case BXT_DRAM_TYPE_DDR3:
		return INTEL_DRAM_DDR3;
	case BXT_DRAM_TYPE_LPDDR3:
		return INTEL_DRAM_LPDDR3;
	case BXT_DRAM_TYPE_DDR4:
		return INTEL_DRAM_DDR4;
	case BXT_DRAM_TYPE_LPDDR4:
		return INTEL_DRAM_LPDDR4;
	default:
		MISSING_CASE(val);
		return INTEL_DRAM_UNKNOWN;
	}
}

890 891 892 893 894
static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
			      u32 val)
{
	dimm->width = bxt_get_dimm_width(val);
	dimm->ranks = bxt_get_dimm_ranks(val);
895 896 897 898 899 900

	/*
	 * Size in register is Gb per DRAM device. Convert to total
	 * GB to match the way we report this for non-LP platforms.
	 */
	dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
901 902
}

903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
static int
bxt_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 dram_channels;
	u32 mem_freq_khz, val;
	u8 num_active_channels;
	int i;

	val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
	mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
				    BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
	num_active_channels = hweight32(dram_channels);

	/* Each active bit represents 4-byte channel */
	dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);

	if (dram_info->bandwidth_kbps == 0) {
923 924
		drm_info(&dev_priv->drm,
			 "Couldn't get system memory bandwidth\n");
925 926 927 928 929 930 931
		return -EINVAL;
	}

	/*
	 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
	 */
	for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
932
		struct dram_dimm_info dimm;
V
Ville Syrjälä 已提交
933
		enum intel_dram_type type;
934 935 936 937 938 939

		val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
		if (val == 0xFFFFFFFF)
			continue;

		dram_info->num_channels++;
940 941

		bxt_get_dimm_info(&dimm, val);
V
Ville Syrjälä 已提交
942 943
		type = bxt_get_dimm_type(val);

944 945 946
		drm_WARN_ON(&dev_priv->drm, type != INTEL_DRAM_UNKNOWN &&
			    dram_info->type != INTEL_DRAM_UNKNOWN &&
			    dram_info->type != type);
947

948 949 950 951 952
		drm_dbg_kms(&dev_priv->drm,
			    "CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
			    i - BXT_D_CR_DRP0_DUNIT_START,
			    dimm.size, dimm.width, dimm.ranks,
			    intel_dram_type_str(type));
953 954 955 956 957 958

		/*
		 * If any of the channel is single rank channel,
		 * worst case output will be same as if single rank
		 * memory, so consider single rank memory.
		 */
959
		if (dram_info->ranks == 0)
960 961
			dram_info->ranks = dimm.ranks;
		else if (dimm.ranks == 1)
962
			dram_info->ranks = 1;
V
Ville Syrjälä 已提交
963 964 965

		if (type != INTEL_DRAM_UNKNOWN)
			dram_info->type = type;
966 967
	}

V
Ville Syrjälä 已提交
968 969
	if (dram_info->type == INTEL_DRAM_UNKNOWN ||
	    dram_info->ranks == 0) {
970
		drm_info(&dev_priv->drm, "couldn't get memory information\n");
971 972 973 974 975 976 977 978 979 980 981 982 983
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

static void
intel_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	int ret;

984 985 986 987 988 989 990
	/*
	 * Assume 16Gb DIMMs are present until proven otherwise.
	 * This is only used for the level 0 watermark latency
	 * w/a which does not apply to bxt/glk.
	 */
	dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);

991
	if (INTEL_GEN(dev_priv) < 9 || !HAS_DISPLAY(dev_priv))
992 993
		return;

994
	if (IS_GEN9_LP(dev_priv))
995 996
		ret = bxt_get_dram_info(dev_priv);
	else
997
		ret = skl_get_dram_info(dev_priv);
998 999 1000
	if (ret)
		return;

1001 1002 1003
	drm_dbg_kms(&dev_priv->drm, "DRAM bandwidth: %u kBps, channels: %u\n",
		    dram_info->bandwidth_kbps,
		    dram_info->num_channels);
1004

1005 1006
	drm_dbg_kms(&dev_priv->drm, "DRAM ranks: %u, 16Gb DIMMs: %s\n",
		    dram_info->ranks, yesno(dram_info->is_16gb_dimm));
1007 1008
}

1009 1010
static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
{
1011 1012
	static const u8 ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	static const u8 sets[4] = { 1, 1, 2, 2 };
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)];
}

static void edram_detect(struct drm_i915_private *dev_priv)
{
	u32 edram_cap = 0;

	if (!(IS_HASWELL(dev_priv) ||
	      IS_BROADWELL(dev_priv) ||
	      INTEL_GEN(dev_priv) >= 9))
		return;

	edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);

	/* NB: We can't write IDICR yet because we don't have gt funcs set up */

	if (!(edram_cap & EDRAM_ENABLED))
		return;

	/*
	 * The needed capability bits for size calculation are not there with
	 * pre gen9 so return 128MB always.
	 */
	if (INTEL_GEN(dev_priv) < 9)
		dev_priv->edram_size_mb = 128;
	else
		dev_priv->edram_size_mb =
			gen9_edram_size_mb(dev_priv, edram_cap);

1045 1046
	dev_info(dev_priv->drm.dev,
		 "Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1047 1048
}

1049
/**
1050
 * i915_driver_hw_probe - setup state requiring device access
1051 1052 1053 1054 1055
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
1056
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
1057
{
D
David Weinehall 已提交
1058
	struct pci_dev *pdev = dev_priv->drm.pdev;
1059 1060
	int ret;

1061
	if (i915_inject_probe_failure(dev_priv))
1062 1063
		return -ENODEV;

1064
	intel_device_info_runtime_init(dev_priv);
1065

1066 1067
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
1068
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
1069 1070 1071 1072 1073 1074
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

1089
	intel_sanitize_options(dev_priv);
1090

1091 1092 1093
	/* needs to be done before ggtt probe */
	edram_detect(dev_priv);

1094 1095
	i915_perf_init(dev_priv);

1096
	ret = i915_ggtt_probe_hw(dev_priv);
1097
	if (ret)
1098
		goto err_perf;
1099

1100 1101
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
1102
		goto err_ggtt;
1103

1104
	ret = i915_ggtt_init_hw(dev_priv);
1105
	if (ret)
1106
		goto err_ggtt;
1107

1108 1109 1110 1111
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

1112
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
1113

1114
	ret = i915_ggtt_enable_hw(dev_priv);
1115
	if (ret) {
1116
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
1117
		goto err_mem_regions;
1118 1119
	}

D
David Weinehall 已提交
1120
	pci_set_master(pdev);
1121

1122 1123 1124 1125 1126 1127
	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

1128
	/* overlay on gen2 is broken and can't address above 1G */
1129
	if (IS_GEN(dev_priv, 2)) {
D
David Weinehall 已提交
1130
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
1131
		if (ret) {
1132
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
1133

1134
			goto err_mem_regions;
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
		}
	}

	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
1146
	if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
D
David Weinehall 已提交
1147
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1148 1149

		if (ret) {
1150
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
1151

1152
			goto err_mem_regions;
1153 1154 1155 1156 1157 1158
		}
	}

	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);

1159
	intel_gt_init_workarounds(dev_priv);
1160 1161 1162 1163 1164 1165 1166 1167 1168

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1169 1170 1171 1172
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
1173 1174 1175 1176 1177 1178
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
1179
	 */
1180
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
1181
		if (pci_enable_msi(pdev) < 0)
1182
			drm_dbg(&dev_priv->drm, "can't enable MSI");
1183 1184
	}

1185 1186
	ret = intel_gvt_init(dev_priv);
	if (ret)
1187 1188 1189
		goto err_msi;

	intel_opregion_setup(dev_priv);
1190 1191 1192 1193 1194 1195
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
	intel_get_dram_info(dev_priv);

1196
	intel_bw_init_hw(dev_priv);
1197

1198 1199
	return 0;

1200 1201 1202 1203
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
	pm_qos_remove_request(&dev_priv->pm_qos);
1204 1205
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
1206
err_ggtt:
1207
	i915_ggtt_driver_release(dev_priv);
1208 1209
err_perf:
	i915_perf_fini(dev_priv);
1210 1211 1212 1213
	return ret;
}

/**
1214
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
1215 1216
 * @dev_priv: device private
 */
1217
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
1218
{
D
David Weinehall 已提交
1219
	struct pci_dev *pdev = dev_priv->drm.pdev;
1220

1221 1222
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
1223 1224
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237

	pm_qos_remove_request(&dev_priv->pm_qos);
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
1238
	struct drm_device *dev = &dev_priv->drm;
1239

1240
	i915_gem_driver_register(dev_priv);
1241
	i915_pmu_register(dev_priv);
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252

	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev_priv))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
1253
		intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
1254
		i915_setup_sysfs(dev_priv);
1255 1256 1257

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
1258
	} else
1259 1260
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
1261

1262
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv)) {
1263 1264 1265 1266 1267
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

1268
	intel_gt_driver_register(&dev_priv->gt);
1269

1270
	intel_audio_init(dev_priv);
1271 1272 1273 1274 1275 1276 1277 1278 1279

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
1280 1281 1282 1283 1284

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
1285
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv))
1286
		drm_kms_helper_poll_init(dev);
1287

1288
	intel_power_domains_enable(dev_priv);
1289
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
1290 1291 1292 1293 1294

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
1295 1296 1297 1298 1299 1300 1301 1302
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
1303 1304 1305 1306
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

1307
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
1308
	intel_power_domains_disable(dev_priv);
1309

1310
	intel_fbdev_unregister(dev_priv);
1311
	intel_audio_deinit(dev_priv);
1312

1313 1314 1315 1316 1317 1318 1319
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

1320
	intel_gt_driver_unregister(&dev_priv->gt);
1321 1322 1323
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

1324
	i915_perf_unregister(dev_priv);
1325
	i915_pmu_unregister(dev_priv);
1326

D
David Weinehall 已提交
1327
	i915_teardown_sysfs(dev_priv);
1328
	drm_dev_unplug(&dev_priv->drm);
1329

1330
	i915_gem_driver_unregister(dev_priv);
1331 1332
}

1333 1334
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
1335
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
1336 1337
		struct drm_printer p = drm_debug_printer("i915 device info:");

1338
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
1339 1340 1341
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
1342 1343
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
1344 1345
			   INTEL_GEN(dev_priv));

1346 1347
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
1348 1349 1350
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1351
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
1352
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1353
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
1354
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1355 1356
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
1357 1358
}

1359 1360 1361 1362 1363 1364 1365
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;
1366
	int err;
1367 1368 1369

	i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
	if (!i915)
1370
		return ERR_PTR(-ENOMEM);
1371

1372 1373
	err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
	if (err) {
1374
		kfree(i915);
1375
		return ERR_PTR(err);
1376 1377
	}

1378 1379
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
1380 1381 1382 1383

	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
1384
	RUNTIME_INFO(i915)->device_id = pdev->device;
1385

1386
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
1387 1388 1389 1390

	return i915;
}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
static void i915_driver_destroy(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	drm_dev_fini(&i915->drm);
	kfree(i915);

	/* And make sure we never chase our dangling pointer from pci_dev */
	pci_set_drvdata(pdev, NULL);
}

1402
/**
1403
 * i915_driver_probe - setup chip and create an initial config
1404 1405
 * @pdev: PCI device
 * @ent: matching PCI ID entry
1406
 *
1407
 * The driver probe routine has to do several things:
1408 1409 1410 1411 1412
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1413
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1414
{
1415 1416
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
1417
	struct drm_i915_private *i915;
1418
	int ret;
1419

1420 1421 1422
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
1423

1424 1425
	/* Disable nuclear pageflip by default on pre-ILK */
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1426
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
1427

1428 1429 1430 1431
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
1432
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1433
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
1434
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
1435
		    i915_modparams.fake_lmem_start) {
1436
			mkwrite_device_info(i915)->memory_regions =
1437
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
1438 1439 1440
			mkwrite_device_info(i915)->is_dgfx = true;
			GEM_BUG_ON(!HAS_LMEM(i915));
			GEM_BUG_ON(!IS_DGFX(i915));
1441 1442
		}
	}
1443
#endif
1444

1445 1446
	ret = pci_enable_device(pdev);
	if (ret)
1447
		goto out_fini;
D
Damien Lespiau 已提交
1448

1449
	ret = i915_driver_early_probe(i915);
1450 1451
	if (ret < 0)
		goto out_pci_disable;
1452

1453
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
1454

1455
	i915_detect_vgpu(i915);
1456

1457
	ret = i915_driver_mmio_probe(i915);
1458 1459
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
1460

1461
	ret = i915_driver_hw_probe(i915);
1462 1463
	if (ret < 0)
		goto out_cleanup_mmio;
1464

1465
	ret = i915_driver_modeset_probe_noirq(i915);
1466
	if (ret < 0)
1467
		goto out_cleanup_hw;
1468

1469 1470 1471 1472 1473 1474 1475 1476
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

	ret = i915_driver_modeset_probe(i915);
	if (ret < 0)
		goto out_cleanup_irq;

1477
	i915_driver_register(i915);
1478

1479
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1480

1481
	i915_welcome_messages(i915);
1482

1483 1484
	return 0;

1485 1486 1487 1488
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
	/* FIXME */
1489
out_cleanup_hw:
1490 1491 1492
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
1493
out_cleanup_mmio:
1494
	i915_driver_mmio_release(i915);
1495
out_runtime_pm_put:
1496 1497
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
1498 1499
out_pci_disable:
	pci_disable_device(pdev);
1500
out_fini:
1501 1502
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
	i915_driver_destroy(i915);
1503 1504 1505
	return ret;
}

1506
void i915_driver_remove(struct drm_i915_private *i915)
1507
{
1508
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1509

1510
	i915_driver_unregister(i915);
1511

1512 1513 1514
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

1515
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
1516

1517
	drm_atomic_helper_shutdown(&i915->drm);
1518

1519
	intel_gvt_driver_remove(i915);
1520

1521
	i915_driver_modeset_remove(i915);
1522

1523 1524 1525 1526
	intel_irq_uninstall(i915);

	i915_driver_modeset_remove_noirq(i915);

1527 1528
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
1529

1530
	intel_power_domains_driver_remove(i915);
1531

1532
	i915_driver_hw_remove(i915);
1533

1534
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1535 1536 1537 1538 1539
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1540
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1541

1542
	disable_rpm_wakeref_asserts(rpm);
1543

1544
	i915_gem_driver_release(dev_priv);
1545

1546
	intel_memory_regions_driver_release(dev_priv);
1547
	i915_ggtt_driver_release(dev_priv);
1548

1549
	i915_driver_mmio_release(dev_priv);
1550

1551
	enable_rpm_wakeref_asserts(rpm);
1552
	intel_runtime_pm_driver_release(rpm);
1553

1554
	i915_driver_late_release(dev_priv);
1555
	i915_driver_destroy(dev_priv);
1556 1557
}

1558
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1559
{
1560
	struct drm_i915_private *i915 = to_i915(dev);
1561
	int ret;
1562

1563
	ret = i915_gem_open(i915, file);
1564 1565
	if (ret)
		return ret;
1566

1567 1568
	return 0;
}
1569

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1587

1588
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1589
{
1590 1591
	struct drm_i915_file_private *file_priv = file->driver_priv;

1592
	i915_gem_context_close(file);
1593 1594
	i915_gem_release(dev, file);

1595
	kfree_rcu(file_priv, rcu);
1596 1597 1598

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1599 1600
}

1601 1602
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1603
	struct drm_device *dev = &dev_priv->drm;
1604
	struct intel_encoder *encoder;
1605 1606

	drm_modeset_lock_all(dev);
1607 1608 1609
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1610 1611 1612
	drm_modeset_unlock_all(dev);
}

1613 1614 1615 1616 1617 1618 1619 1620
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1621

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1632
	i915_gem_suspend(i915);
1633

1634
	return 0;
1635 1636
}

1637
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1638
{
1639
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1640
	struct pci_dev *pdev = dev_priv->drm.pdev;
1641
	pci_power_t opregion_target_state;
1642

1643
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1644

1645 1646
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1647
	intel_power_domains_disable(dev_priv);
1648

1649 1650
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1651
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1652

1653
	intel_display_suspend(dev);
1654

1655
	intel_dp_mst_suspend(dev_priv);
1656

1657 1658
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1659

1660
	intel_suspend_encoders(dev_priv);
1661

1662
	intel_suspend_hw(dev_priv);
1663

1664
	i915_ggtt_suspend(&dev_priv->ggtt);
1665

1666
	i915_save_state(dev_priv);
1667

1668
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1669
	intel_opregion_suspend(dev_priv, opregion_target_state);
1670

1671
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1672

1673 1674
	dev_priv->suspend_count++;

1675
	intel_csr_ucode_suspend(dev_priv);
1676

1677
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1678

1679
	return 0;
1680 1681
}

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1694
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1695
{
1696
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1697
	struct pci_dev *pdev = dev_priv->drm.pdev;
1698
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1699
	int ret;
1700

1701
	disable_rpm_wakeref_asserts(rpm);
1702

1703 1704
	i915_gem_suspend_late(dev_priv);

1705
	intel_uncore_suspend(&dev_priv->uncore);
1706

1707 1708
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1709

1710 1711
	intel_display_power_suspend_late(dev_priv);

1712
	ret = vlv_suspend_complete(dev_priv);
1713
	if (ret) {
1714
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1715
		intel_power_domains_resume(dev_priv);
1716

1717
		goto out;
1718 1719
	}

D
David Weinehall 已提交
1720
	pci_disable_device(pdev);
1721
	/*
1722
	 * During hibernation on some platforms the BIOS may try to access
1723 1724
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1725 1726 1727 1728 1729 1730 1731
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1732
	 */
1733
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1734
		pci_set_power_state(pdev, PCI_D3hot);
1735

1736
out:
1737
	enable_rpm_wakeref_asserts(rpm);
1738
	if (!dev_priv->uncore.user_forcewake_count)
1739
		intel_runtime_pm_driver_release(rpm);
1740 1741

	return ret;
1742 1743
}

1744
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1745 1746 1747
{
	int error;

1748 1749
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1750
		return -EINVAL;
1751

1752
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1753
		return 0;
1754

1755
	error = i915_drm_suspend(&i915->drm);
1756 1757 1758
	if (error)
		return error;

1759
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1760 1761
}

1762
static int i915_drm_resume(struct drm_device *dev)
1763
{
1764
	struct drm_i915_private *dev_priv = to_i915(dev);
1765
	int ret;
1766

1767
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1768

1769 1770
	sanitize_gpu(dev_priv);

1771
	ret = i915_ggtt_enable_hw(dev_priv);
1772
	if (ret)
1773
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1774

1775
	i915_ggtt_resume(&dev_priv->ggtt);
1776
	i915_gem_restore_fences(&dev_priv->ggtt);
1777

1778 1779
	intel_csr_ucode_resume(dev_priv);

1780
	i915_restore_state(dev_priv);
1781
	intel_pps_unlock_regs_wa(dev_priv);
1782

1783
	intel_init_pch_refclk(dev_priv);
1784

1785 1786 1787 1788 1789
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1790 1791
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1792 1793 1794 1795 1796
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1797 1798
	drm_mode_config_reset(dev);

1799
	i915_gem_resume(dev_priv);
1800

1801
	intel_modeset_init_hw(dev_priv);
1802
	intel_init_clock_gating(dev_priv);
1803

1804 1805
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1806
		dev_priv->display.hpd_irq_setup(dev_priv);
1807
	spin_unlock_irq(&dev_priv->irq_lock);
1808

1809
	intel_dp_mst_resume(dev_priv);
1810

1811 1812
	intel_display_resume(dev);

1813 1814
	drm_kms_helper_poll_enable(dev);

1815 1816 1817
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
1818
	 * bother with the tiny race here where we might lose hotplug
1819 1820 1821
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1822

1823
	intel_opregion_resume(dev_priv);
1824

1825
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1826

1827 1828
	intel_power_domains_enable(dev_priv);

1829
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1830

1831
	return 0;
1832 1833
}

1834
static int i915_drm_resume_early(struct drm_device *dev)
1835
{
1836
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1837
	struct pci_dev *pdev = dev_priv->drm.pdev;
1838
	int ret;
1839

1840 1841 1842 1843 1844 1845 1846 1847 1848
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1860
	ret = pci_set_power_state(pdev, PCI_D0);
1861
	if (ret) {
1862 1863
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1864
		return ret;
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1880 1881
	if (pci_enable_device(pdev))
		return -EIO;
1882

D
David Weinehall 已提交
1883
	pci_set_master(pdev);
1884

1885
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1886

1887
	ret = vlv_resume_prepare(dev_priv, false);
1888
	if (ret)
1889
		drm_err(&dev_priv->drm,
1890
			"Resume prepare failed: %d, continuing anyway\n", ret);
1891

1892 1893
	intel_uncore_resume_early(&dev_priv->uncore);

1894
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1895

1896
	intel_display_power_resume_early(dev_priv);
1897

1898
	intel_power_domains_resume(dev_priv);
1899

1900
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1901

1902
	return ret;
1903 1904
}

1905
int i915_resume_switcheroo(struct drm_i915_private *i915)
1906
{
1907
	int ret;
1908

1909
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1910 1911
		return 0;

1912
	ret = i915_drm_resume_early(&i915->drm);
1913 1914 1915
	if (ret)
		return ret;

1916
	return i915_drm_resume(&i915->drm);
1917 1918
}

1919 1920
static int i915_pm_prepare(struct device *kdev)
{
1921
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1922

1923
	if (!i915) {
1924 1925 1926 1927
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1928
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1929 1930
		return 0;

1931
	return i915_drm_prepare(&i915->drm);
1932 1933
}

1934
static int i915_pm_suspend(struct device *kdev)
1935
{
1936
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1937

1938
	if (!i915) {
1939
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1940 1941
		return -ENODEV;
	}
1942

1943
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1944 1945
		return 0;

1946
	return i915_drm_suspend(&i915->drm);
1947 1948
}

1949
static int i915_pm_suspend_late(struct device *kdev)
1950
{
1951
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1952 1953

	/*
D
Damien Lespiau 已提交
1954
	 * We have a suspend ordering issue with the snd-hda driver also
1955 1956 1957 1958 1959 1960 1961
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1962
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1963
		return 0;
1964

1965
	return i915_drm_suspend_late(&i915->drm, false);
1966 1967
}

1968
static int i915_pm_poweroff_late(struct device *kdev)
1969
{
1970
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1971

1972
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1973 1974
		return 0;

1975
	return i915_drm_suspend_late(&i915->drm, true);
1976 1977
}

1978
static int i915_pm_resume_early(struct device *kdev)
1979
{
1980
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1981

1982
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1983 1984
		return 0;

1985
	return i915_drm_resume_early(&i915->drm);
1986 1987
}

1988
static int i915_pm_resume(struct device *kdev)
1989
{
1990
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1991

1992
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1993 1994
		return 0;

1995
	return i915_drm_resume(&i915->drm);
1996 1997
}

1998
/* freeze: before creating the hibernation_image */
1999
static int i915_pm_freeze(struct device *kdev)
2000
{
2001
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
2002 2003
	int ret;

2004 2005
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
2006 2007 2008
		if (ret)
			return ret;
	}
2009

2010
	ret = i915_gem_freeze(i915);
2011 2012 2013 2014
	if (ret)
		return ret;

	return 0;
2015 2016
}

2017
static int i915_pm_freeze_late(struct device *kdev)
2018
{
2019
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
2020 2021
	int ret;

2022 2023
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
2024 2025 2026
		if (ret)
			return ret;
	}
2027

2028
	ret = i915_gem_freeze_late(i915);
2029 2030 2031 2032
	if (ret)
		return ret;

	return 0;
2033 2034 2035
}

/* thaw: called after creating the hibernation image, but before turning off. */
2036
static int i915_pm_thaw_early(struct device *kdev)
2037
{
2038
	return i915_pm_resume_early(kdev);
2039 2040
}

2041
static int i915_pm_thaw(struct device *kdev)
2042
{
2043
	return i915_pm_resume(kdev);
2044 2045 2046
}

/* restore: called after loading the hibernation image. */
2047
static int i915_pm_restore_early(struct device *kdev)
2048
{
2049
	return i915_pm_resume_early(kdev);
2050 2051
}

2052
static int i915_pm_restore(struct device *kdev)
2053
{
2054
	return i915_pm_resume(kdev);
2055 2056
}

2057
static int intel_runtime_suspend(struct device *kdev)
2058
{
2059
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
2060
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
2061
	int ret;
2062

2063
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
2064 2065
		return -ENODEV;

2066
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
2067

2068
	disable_rpm_wakeref_asserts(rpm);
2069

2070 2071 2072 2073
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
2074
	i915_gem_runtime_suspend(dev_priv);
2075

2076
	intel_gt_runtime_suspend(&dev_priv->gt);
2077

2078
	intel_runtime_pm_disable_interrupts(dev_priv);
2079

2080
	intel_uncore_suspend(&dev_priv->uncore);
2081

2082 2083
	intel_display_power_suspend(dev_priv);

2084
	ret = vlv_suspend_complete(dev_priv);
2085
	if (ret) {
2086 2087
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
2088
		intel_uncore_runtime_resume(&dev_priv->uncore);
2089

2090
		intel_runtime_pm_enable_interrupts(dev_priv);
2091

2092
		intel_gt_runtime_resume(&dev_priv->gt);
2093

2094
		i915_gem_restore_fences(&dev_priv->ggtt);
2095

2096
		enable_rpm_wakeref_asserts(rpm);
2097

2098 2099
		return ret;
	}
2100

2101
	enable_rpm_wakeref_asserts(rpm);
2102
	intel_runtime_pm_driver_release(rpm);
2103

2104
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
2105 2106
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
2107

2108
	rpm->suspended = true;
2109 2110

	/*
2111 2112
	 * FIXME: We really should find a document that references the arguments
	 * used below!
2113
	 */
2114
	if (IS_BROADWELL(dev_priv)) {
2115 2116 2117 2118 2119 2120
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
2121
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
2122
	} else {
2123 2124 2125 2126 2127 2128 2129
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
2130
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
2131
	}
2132

2133
	assert_forcewakes_inactive(&dev_priv->uncore);
2134

2135
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2136 2137
		intel_hpd_poll_init(dev_priv);

2138
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
2139 2140 2141
	return 0;
}

2142
static int intel_runtime_resume(struct device *kdev)
2143
{
2144
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
2145
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
2146
	int ret;
2147

2148
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
2149
		return -ENODEV;
2150

2151
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
2152

2153
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
2154
	disable_rpm_wakeref_asserts(rpm);
2155

2156
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
2157
	rpm->suspended = false;
2158
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
2159 2160
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
2161

2162 2163
	intel_display_power_resume(dev_priv);

2164
	ret = vlv_resume_prepare(dev_priv, true);
2165

2166
	intel_uncore_runtime_resume(&dev_priv->uncore);
2167

2168 2169
	intel_runtime_pm_enable_interrupts(dev_priv);

2170 2171 2172 2173
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
2174
	intel_gt_runtime_resume(&dev_priv->gt);
2175
	i915_gem_restore_fences(&dev_priv->ggtt);
2176

2177 2178 2179 2180 2181
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
2182
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2183 2184
		intel_hpd_init(dev_priv);

2185 2186
	intel_enable_ipc(dev_priv);

2187
	enable_rpm_wakeref_asserts(rpm);
2188

2189
	if (ret)
2190 2191
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
2192
	else
2193
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
2194 2195

	return ret;
2196 2197
}

2198
const struct dev_pm_ops i915_pm_ops = {
2199 2200 2201 2202
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
2203
	.prepare = i915_pm_prepare,
2204
	.suspend = i915_pm_suspend,
2205 2206
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
2207
	.resume = i915_pm_resume,
2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
2224 2225 2226 2227
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
2228
	.poweroff = i915_pm_suspend,
2229
	.poweroff_late = i915_pm_poweroff_late,
2230 2231
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
2232 2233

	/* S0ix (via runtime suspend) event handlers */
2234 2235
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
2236 2237
};

2238 2239 2240
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
2241
	.release = drm_release_noglobal,
2242
	.unlocked_ioctl = drm_ioctl,
2243
	.mmap = i915_gem_mmap,
2244 2245 2246 2247 2248 2249
	.poll = drm_poll,
	.read = drm_read,
	.compat_ioctl = i915_compat_ioctl,
	.llseek = noop_llseek,
};

2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2264
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2276
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2277
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
2278 2279
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2280
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
2281 2282
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2283
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
2284 2285 2286 2287 2288 2289
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2290
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
2291 2292
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2293 2294
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
2295
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2296
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
2297
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
2298 2299 2300 2301
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
2302
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
2303
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2304 2305 2306 2307 2308 2309
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2310
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
2311 2312 2313
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
2314 2315
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
2316 2317
};

L
Linus Torvalds 已提交
2318
static struct drm_driver driver = {
2319 2320
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
2321
	 */
2322
	.driver_features =
2323
	    DRIVER_GEM |
2324
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
2325
	.release = i915_driver_release,
2326
	.open = i915_driver_open,
2327
	.lastclose = i915_driver_lastclose,
2328
	.postclose = i915_driver_postclose,
2329

2330
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
2331
	.gem_free_object_unlocked = i915_gem_free_object,
2332 2333 2334 2335 2336 2337

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

2338 2339 2340
	.get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
	.get_scanout_position = i915_get_crtc_scanoutpos,

2341
	.dumb_create = i915_gem_dumb_create,
2342 2343
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
2344
	.ioctls = i915_ioctls,
2345
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
2346
	.fops = &i915_driver_fops,
2347 2348 2349 2350 2351 2352
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
2353
};