amdgpu_dm.c 311.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

D
David Francis 已提交
26 27 28
/* The caprices of the preprocessor require that this be declared right here */
#define CREATE_TRACE_POINTS

29 30
#include "dm_services_types.h"
#include "dc.h"
31
#include "dc_link_dp.h"
32
#include "dc/inc/core_types.h"
33
#include "dal_asic_id.h"
34
#include "dmub/dmub_srv.h"
35 36
#include "dc/inc/hw/dmcu.h"
#include "dc/inc/hw/abm.h"
37
#include "dc/dc_dmub_srv.h"
38
#include "dc/dc_edid_parser.h"
39
#include "dc/dc_stat.h"
40
#include "amdgpu_dm_trace.h"
41 42 43

#include "vid.h"
#include "amdgpu.h"
44
#include "amdgpu_display.h"
D
David Francis 已提交
45
#include "amdgpu_ucode.h"
46 47
#include "atom.h"
#include "amdgpu_dm.h"
48 49
#ifdef CONFIG_DRM_AMD_DC_HDCP
#include "amdgpu_dm_hdcp.h"
50
#include <drm/drm_hdcp.h>
51
#endif
52
#include "amdgpu_pm.h"
53 54 55 56

#include "amd_shared.h"
#include "amdgpu_dm_irq.h"
#include "dm_helpers.h"
57
#include "amdgpu_dm_mst_types.h"
58 59 60
#if defined(CONFIG_DEBUG_FS)
#include "amdgpu_dm_debugfs.h"
#endif
61 62 63

#include "ivsrcid/ivsrcid_vislands30.h"

64
#include "i2caux_interface.h"
65 66
#include <linux/module.h>
#include <linux/moduleparam.h>
67
#include <linux/types.h>
68
#include <linux/pm_runtime.h>
69
#include <linux/pci.h>
D
David Francis 已提交
70
#include <linux/firmware.h>
71
#include <linux/component.h>
72 73

#include <drm/drm_atomic.h>
74
#include <drm/drm_atomic_uapi.h>
75 76
#include <drm/drm_atomic_helper.h>
#include <drm/drm_dp_mst_helper.h>
77
#include <drm/drm_fb_helper.h>
78
#include <drm/drm_fourcc.h>
79
#include <drm/drm_edid.h>
80
#include <drm/drm_vblank.h>
81
#include <drm/drm_audio_component.h>
82

83
#if defined(CONFIG_DRM_AMD_DC_DCN)
84
#include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
85

86 87
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
88 89
#include "soc15_hw_ip.h"
#include "vega10_ip_offset.h"
90 91 92 93

#include "soc15_common.h"
#endif

94
#include "modules/inc/mod_freesync.h"
D
David Francis 已提交
95
#include "modules/power/power_helpers.h"
96
#include "modules/inc/mod_info_packet.h"
97

98 99
#define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
100 101
#define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
102 103
#define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
104 105
#define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
106 107
#define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
108 109
#define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
110 111
#define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
112 113 114 115
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
#define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
#endif
116

D
David Francis 已提交
117 118
#define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
119

120 121 122
#define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);

123 124 125 126 127 128
/* Number of bytes in PSP header for firmware. */
#define PSP_HEADER_BYTES 0x100

/* Number of bytes in PSP footer for firmware. */
#define PSP_FOOTER_BYTES 0x100

129 130 131 132
/**
 * DOC: overview
 *
 * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
133
 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
134 135 136 137 138
 * requests into DC requests, and DC responses into DRM responses.
 *
 * The root control structure is &struct amdgpu_display_manager.
 */

139 140 141
/* basic init/fini API */
static int amdgpu_dm_init(struct amdgpu_device *adev);
static void amdgpu_dm_fini(struct amdgpu_device *adev);
142
static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
143

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
{
	switch (link->dpcd_caps.dongle_type) {
	case DISPLAY_DONGLE_NONE:
		return DRM_MODE_SUBCONNECTOR_Native;
	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
		return DRM_MODE_SUBCONNECTOR_VGA;
	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
	case DISPLAY_DONGLE_DP_DVI_DONGLE:
		return DRM_MODE_SUBCONNECTOR_DVID;
	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
		return DRM_MODE_SUBCONNECTOR_HDMIA;
	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
	default:
		return DRM_MODE_SUBCONNECTOR_Unknown;
	}
}

static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
{
	struct dc_link *link = aconnector->dc_link;
	struct drm_connector *connector = &aconnector->base;
	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;

	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
		return;

	if (aconnector->dc_sink)
		subconnector = get_subconnector_type(link);

	drm_object_property_set_value(&connector->base,
			connector->dev->mode_config.dp_subconnector_property,
			subconnector);
}

180 181
/*
 * initializes drm_device display related structures, based on the information
182 183 184 185 186 187 188 189 190 191
 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
 * drm_encoder, drm_mode_config
 *
 * Returns 0 on success
 */
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
/* removes and deallocates the drm structures, created by the above function */
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
H
Harry Wentland 已提交
192
				struct drm_plane *plane,
193 194
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap);
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t link_index);
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *amdgpu_dm_connector,
				    uint32_t link_index,
				    struct amdgpu_encoder *amdgpu_encoder);
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index);

static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);

static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);

static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state);

213 214
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state);
215

R
Roman Li 已提交
216 217 218 219
static void amdgpu_dm_set_psr_caps(struct dc_link *link);
static bool amdgpu_dm_psr_enable(struct dc_stream_state *stream);
static bool amdgpu_dm_link_setup_psr(struct dc_stream_state *stream);
static bool amdgpu_dm_psr_disable(struct dc_stream_state *stream);
220
static bool amdgpu_dm_psr_disable_all(struct amdgpu_display_manager *dm);
R
Roman Li 已提交
221

222 223 224
static const struct drm_format_info *
amd_get_format_info(const struct drm_mode_fb_cmd2 *cmd);

225 226 227
static bool
is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
				 struct drm_crtc_state *new_crtc_state);
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
/*
 * dm_vblank_get_counter
 *
 * @brief
 * Get counter for number of vertical blanks
 *
 * @param
 * struct amdgpu_device *adev - [in] desired amdgpu device
 * int disp_idx - [in] which CRTC to get the counter from
 *
 * @return
 * Counter for vertical blanks
 */
static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
{
	if (crtc >= adev->mode_info.num_crtc)
		return 0;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];

248
		if (acrtc->dm_irq_params.stream == NULL) {
249 250
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
251 252 253
			return 0;
		}

254
		return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
255 256 257 258
	}
}

static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
259
				  u32 *vbl, u32 *position)
260
{
261 262
	uint32_t v_blank_start, v_blank_end, h_position, v_position;

263 264 265 266 267
	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
		return -EINVAL;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];

268
		if (acrtc->dm_irq_params.stream ==  NULL) {
269 270
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
271 272 273
			return 0;
		}

274 275 276 277
		/*
		 * TODO rework base driver to use values directly.
		 * for now parse it back into reg-format
		 */
278
		dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
279 280 281 282 283
					 &v_blank_start,
					 &v_blank_end,
					 &h_position,
					 &v_position);

284 285
		*position = v_position | (h_position << 16);
		*vbl = v_blank_start | (v_blank_end << 16);
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
	}

	return 0;
}

static bool dm_is_idle(void *handle)
{
	/* XXX todo */
	return true;
}

static int dm_wait_for_idle(void *handle)
{
	/* XXX todo */
	return 0;
}

static bool dm_check_soft_reset(void *handle)
{
	return false;
}

static int dm_soft_reset(void *handle)
{
	/* XXX todo */
	return 0;
}

314 315 316
static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device *adev,
		     int otg_inst)
317
{
318
	struct drm_device *dev = adev_to_drm(adev);
319 320 321
	struct drm_crtc *crtc;
	struct amdgpu_crtc *amdgpu_crtc;

N
Nirmoy Das 已提交
322
	if (WARN_ON(otg_inst == -1))
323 324 325 326 327 328 329 330 331 332 333 334
		return adev->mode_info.crtcs[0];

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->otg_inst == otg_inst)
			return amdgpu_crtc;
	}

	return NULL;
}

335 336 337 338 339 340 341 342
static inline bool amdgpu_dm_vrr_active_irq(struct amdgpu_crtc *acrtc)
{
	return acrtc->dm_irq_params.freesync_config.state ==
		       VRR_STATE_ACTIVE_VARIABLE ||
	       acrtc->dm_irq_params.freesync_config.state ==
		       VRR_STATE_ACTIVE_FIXED;
}

343 344 345 346 347 348
static inline bool amdgpu_dm_vrr_active(struct dm_crtc_state *dm_state)
{
	return dm_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE ||
	       dm_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
}

349 350 351 352 353 354 355 356 357 358 359
static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
					      struct dm_crtc_state *new_state)
{
	if (new_state->freesync_config.state ==  VRR_STATE_ACTIVE_FIXED)
		return true;
	else if (amdgpu_dm_vrr_active(old_state) != amdgpu_dm_vrr_active(new_state))
		return true;
	else
		return false;
}

360 361 362 363 364 365 366
/**
 * dm_pflip_high_irq() - Handle pageflip interrupt
 * @interrupt_params: ignored
 *
 * Handles the pageflip interrupt by notifying all interested parties
 * that the pageflip has been completed.
 */
367 368 369 370 371 372
static void dm_pflip_high_irq(void *interrupt_params)
{
	struct amdgpu_crtc *amdgpu_crtc;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	unsigned long flags;
373 374 375
	struct drm_pending_vblank_event *e;
	uint32_t vpos, hpos, v_blank_start, v_blank_end;
	bool vrr_active;
376 377 378 379

	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);

	/* IRQ could occur when in initial stage */
380
	/* TODO work and BO cleanup */
381
	if (amdgpu_crtc == NULL) {
382
		DC_LOG_PFLIP("CRTC is null, returning.\n");
383 384 385
		return;
	}

386
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
387 388

	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
389
		DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
390 391 392 393
						 amdgpu_crtc->pflip_status,
						 AMDGPU_FLIP_SUBMITTED,
						 amdgpu_crtc->crtc_id,
						 amdgpu_crtc);
394
		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
395 396 397
		return;
	}

398 399 400
	/* page flip completed. */
	e = amdgpu_crtc->event;
	amdgpu_crtc->event = NULL;
401

N
Nirmoy Das 已提交
402
	WARN_ON(!e);
403

404
	vrr_active = amdgpu_dm_vrr_active_irq(amdgpu_crtc);
405 406 407

	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
	if (!vrr_active ||
408
	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
409 410 411 412 413 414 415
				      &v_blank_end, &hpos, &vpos) ||
	    (vpos < v_blank_start)) {
		/* Update to correct count and vblank timestamp if racing with
		 * vblank irq. This also updates to the correct vblank timestamp
		 * even in VRR mode, as scanout is past the front-porch atm.
		 */
		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
416

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
		/* Wake up userspace by sending the pageflip event with proper
		 * count and timestamp of vblank of flip completion.
		 */
		if (e) {
			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);

			/* Event sent, so done with vblank for this flip */
			drm_crtc_vblank_put(&amdgpu_crtc->base);
		}
	} else if (e) {
		/* VRR active and inside front-porch: vblank count and
		 * timestamp for pageflip event will only be up to date after
		 * drm_crtc_handle_vblank() has been executed from late vblank
		 * irq handler after start of back-porch (vline 0). We queue the
		 * pageflip event for send-out by drm_crtc_handle_vblank() with
		 * updated timestamp and count, once it runs after us.
		 *
		 * We need to open-code this instead of using the helper
		 * drm_crtc_arm_vblank_event(), as that helper would
		 * call drm_crtc_accurate_vblank_count(), which we must
		 * not call in VRR mode while we are in front-porch!
		 */

		/* sequence will be replaced by real count during send-out. */
		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
		e->pipe = amdgpu_crtc->crtc_id;

444
		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
445 446
		e = NULL;
	}
447

448 449 450 451 452
	/* Keep track of vblank of this flip for flip throttling. We use the
	 * cooked hw counter, as that one incremented at start of this vblank
	 * of pageflip completion, so last_flip_vblank is the forbidden count
	 * for queueing new pageflips if vsync + VRR is enabled.
	 */
453
	amdgpu_crtc->dm_irq_params.last_flip_vblank =
454
		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
455

456
	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
457
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
458

459 460 461
	DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
		     amdgpu_crtc->crtc_id, amdgpu_crtc,
		     vrr_active, (int) !e);
462 463
}

464 465 466 467 468
static void dm_vupdate_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
469 470 471
	struct drm_device *drm_dev;
	struct drm_vblank_crtc *vblank;
	ktime_t frame_duration_ns, previous_timestamp;
472
	unsigned long flags;
473
	int vrr_active;
474 475 476 477

	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);

	if (acrtc) {
478
		vrr_active = amdgpu_dm_vrr_active_irq(acrtc);
479 480 481 482 483 484 485 486 487 488 489
		drm_dev = acrtc->base.dev;
		vblank = &drm_dev->vblank[acrtc->base.index];
		previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
		frame_duration_ns = vblank->time - previous_timestamp;

		if (frame_duration_ns > 0) {
			trace_amdgpu_refresh_rate_track(acrtc->base.index,
						frame_duration_ns,
						ktime_divns(NSEC_PER_SEC, frame_duration_ns));
			atomic64_set(&irq_params->previous_timestamp, vblank->time);
		}
490

491
		DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n",
492
			      acrtc->crtc_id,
493
			      vrr_active);
494 495 496 497 498 499 500

		/* Core vblank handling is done here after end of front-porch in
		 * vrr mode, as vblank timestamping will give valid results
		 * while now done after front-porch. This will also deliver
		 * page-flip completion events that have been queued to us
		 * if a pageflip happened inside front-porch.
		 */
501
		if (vrr_active) {
502
			drm_crtc_handle_vblank(&acrtc->base);
503 504

			/* BTR processing for pre-DCE12 ASICs */
505
			if (acrtc->dm_irq_params.stream &&
506
			    adev->family < AMDGPU_FAMILY_AI) {
507
				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
508 509
				mod_freesync_handle_v_update(
				    adev->dm.freesync_module,
510 511
				    acrtc->dm_irq_params.stream,
				    &acrtc->dm_irq_params.vrr_params);
512 513 514

				dc_stream_adjust_vmin_vmax(
				    adev->dm.dc,
515 516
				    acrtc->dm_irq_params.stream,
				    &acrtc->dm_irq_params.vrr_params.adjust);
517
				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
518 519
			}
		}
520 521 522
	}
}

523 524
/**
 * dm_crtc_high_irq() - Handles CRTC interrupt
525
 * @interrupt_params: used for determining the CRTC instance
526 527 528 529
 *
 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
 * event handler.
 */
530 531 532 533 534
static void dm_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
535
	unsigned long flags;
536
	int vrr_active;
537

538
	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
539 540 541
	if (!acrtc)
		return;

542
	vrr_active = amdgpu_dm_vrr_active_irq(acrtc);
543

544
	DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
545
		      vrr_active, acrtc->dm_irq_params.active_planes);
546

547 548 549 550 551 552
	/**
	 * Core vblank handling at start of front-porch is only possible
	 * in non-vrr mode, as only there vblank timestamping will give
	 * valid results while done in front-porch. Otherwise defer it
	 * to dm_vupdate_high_irq after end of front-porch.
	 */
553
	if (!vrr_active)
554 555 556 557 558 559
		drm_crtc_handle_vblank(&acrtc->base);

	/**
	 * Following stuff must happen at start of vblank, for crc
	 * computation and below-the-range btr support in vrr mode.
	 */
560
	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
561 562 563 564

	/* BTR updates need to happen before VUPDATE on Vega and above. */
	if (adev->family < AMDGPU_FAMILY_AI)
		return;
565

566
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
567

568 569 570 571
	if (acrtc->dm_irq_params.stream &&
	    acrtc->dm_irq_params.vrr_params.supported &&
	    acrtc->dm_irq_params.freesync_config.state ==
		    VRR_STATE_ACTIVE_VARIABLE) {
572
		mod_freesync_handle_v_update(adev->dm.freesync_module,
573 574
					     acrtc->dm_irq_params.stream,
					     &acrtc->dm_irq_params.vrr_params);
575

576 577
		dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream,
					   &acrtc->dm_irq_params.vrr_params.adjust);
578 579
	}

580 581 582 583 584 585 586 587 588 589
	/*
	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
	 * In that case, pageflip completion interrupts won't fire and pageflip
	 * completion events won't get delivered. Prevent this by sending
	 * pending pageflip events from here if a flip is still pending.
	 *
	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
	 * avoid race conditions between flip programming and completion,
	 * which could cause too early flip completion events.
	 */
590 591
	if (adev->family >= AMDGPU_FAMILY_RV &&
	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
592
	    acrtc->dm_irq_params.active_planes == 0) {
593 594 595 596 597 598 599 600
		if (acrtc->event) {
			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
			acrtc->event = NULL;
			drm_crtc_vblank_put(&acrtc->base);
		}
		acrtc->pflip_status = AMDGPU_FLIP_NONE;
	}

601
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
602 603
}

604
#if defined(CONFIG_DRM_AMD_DC_DCN)
605
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
606 607 608
/**
 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
 * DCN generation ASICs
609
 * @interrupt_params: interrupt parameters
610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
 *
 * Used to set crc window/read out crc value at vertical line 0 position
 */
static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;

	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);

	if (!acrtc)
		return;

	amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
}
#endif

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
/**
 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
 * @interrupt_params: used for determining the Outbox instance
 *
 * Handles the Outbox Interrupt
 * event handler.
 */
#define DMUB_TRACE_MAX_READ 64
static void dm_dmub_outbox1_low_irq(void *interrupt_params)
{
	struct dmub_notification notify;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dmcub_trace_buf_entry entry = { 0 };
	uint32_t count = 0;

	if (dc_enable_dmub_notifications(adev->dm.dc)) {
		if (irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
			do {
				dc_stat_get_dmub_notification(adev->dm.dc, &notify);
			} while (notify.pending_notification);

			if (adev->dm.dmub_notify)
				memcpy(adev->dm.dmub_notify, &notify, sizeof(struct dmub_notification));
			if (notify.type == DMUB_NOTIFICATION_AUX_REPLY)
				complete(&adev->dm.dmub_aux_transfer_done);
			// TODO : HPD Implementation

		} else {
			DRM_ERROR("DM: Failed to receive correct outbox IRQ !");
		}
	}


	do {
		if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
			trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
							entry.param0, entry.param1);

			DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
				 entry.trace_code, entry.tick_count, entry.param0, entry.param1);
		} else
			break;

		count++;

	} while (count <= DMUB_TRACE_MAX_READ);

	ASSERT(count <= DMUB_TRACE_MAX_READ);
}
679 680
#endif

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
static int dm_set_clockgating_state(void *handle,
		  enum amd_clockgating_state state)
{
	return 0;
}

static int dm_set_powergating_state(void *handle,
		  enum amd_powergating_state state)
{
	return 0;
}

/* Prototypes of private functions */
static int dm_early_init(void* handle);

696
/* Allocate memory for FBC compressed data  */
697
static void amdgpu_dm_fbc_init(struct drm_connector *connector)
698
{
699
	struct drm_device *dev = connector->dev;
700
	struct amdgpu_device *adev = drm_to_adev(dev);
M
Mauro Carvalho Chehab 已提交
701
	struct dm_compressor_info *compressor = &adev->dm.compressor;
702 703
	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
	struct drm_display_mode *mode;
704 705 706 707
	unsigned long max_size = 0;

	if (adev->dm.dc->fbc_compressor == NULL)
		return;
708

709
	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
710 711
		return;

712 713
	if (compressor->bo_ptr)
		return;
714 715


716 717 718
	list_for_each_entry(mode, &connector->modes, head) {
		if (max_size < mode->htotal * mode->vtotal)
			max_size = mode->htotal * mode->vtotal;
719 720 721 722
	}

	if (max_size) {
		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
723
			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
724
			    &compressor->gpu_addr, &compressor->cpu_addr);
725 726

		if (r)
727 728 729 730 731 732
			DRM_ERROR("DM: Failed to initialize FBC\n");
		else {
			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
		}

733 734 735 736
	}

}

737 738 739 740 741
static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
					  int pipe, bool *enabled,
					  unsigned char *buf, int max_bytes)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
742
	struct amdgpu_device *adev = drm_to_adev(dev);
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
	struct drm_connector *connector;
	struct drm_connector_list_iter conn_iter;
	struct amdgpu_dm_connector *aconnector;
	int ret = 0;

	*enabled = false;

	mutex_lock(&adev->dm.audio_lock);

	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->audio_inst != port)
			continue;

		*enabled = true;
		ret = drm_eld_size(connector->eld);
		memcpy(buf, connector->eld, min(max_bytes, ret));

		break;
	}
	drm_connector_list_iter_end(&conn_iter);

	mutex_unlock(&adev->dm.audio_lock);

	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);

	return ret;
}

static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
	.get_eld = amdgpu_dm_audio_component_get_eld,
};

static int amdgpu_dm_audio_component_bind(struct device *kdev,
				       struct device *hda_kdev, void *data)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
781
	struct amdgpu_device *adev = drm_to_adev(dev);
782 783 784 785 786 787 788 789 790 791 792 793 794
	struct drm_audio_component *acomp = data;

	acomp->ops = &amdgpu_dm_audio_component_ops;
	acomp->dev = kdev;
	adev->dm.audio_component = acomp;

	return 0;
}

static void amdgpu_dm_audio_component_unbind(struct device *kdev,
					  struct device *hda_kdev, void *data)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
795
	struct amdgpu_device *adev = drm_to_adev(dev);
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
	struct drm_audio_component *acomp = data;

	acomp->ops = NULL;
	acomp->dev = NULL;
	adev->dm.audio_component = NULL;
}

static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
	.bind	= amdgpu_dm_audio_component_bind,
	.unbind	= amdgpu_dm_audio_component_unbind,
};

static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
{
	int i, ret;

	if (!amdgpu_audio)
		return 0;

	adev->mode_info.audio.enabled = true;

	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;

	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
		adev->mode_info.audio.pin[i].channels = -1;
		adev->mode_info.audio.pin[i].rate = -1;
		adev->mode_info.audio.pin[i].bits_per_sample = -1;
		adev->mode_info.audio.pin[i].status_bits = 0;
		adev->mode_info.audio.pin[i].category_code = 0;
		adev->mode_info.audio.pin[i].connected = false;
		adev->mode_info.audio.pin[i].id =
			adev->dm.dc->res_pool->audios[i]->inst;
		adev->mode_info.audio.pin[i].offset = 0;
	}

	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
	if (ret < 0)
		return ret;

	adev->dm.audio_registered = true;

	return 0;
}

static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
{
	if (!amdgpu_audio)
		return;

	if (!adev->mode_info.audio.enabled)
		return;

	if (adev->dm.audio_registered) {
		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
		adev->dm.audio_registered = false;
	}

	/* TODO: Disable audio? */

	adev->mode_info.audio.enabled = false;
}

858
static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
859 860 861 862 863 864 865 866 867 868 869
{
	struct drm_audio_component *acomp = adev->dm.audio_component;

	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);

		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 pin, -1);
	}
}

870 871 872 873
static int dm_dmub_hw_init(struct amdgpu_device *adev)
{
	const struct dmcub_firmware_header_v1_0 *hdr;
	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
874
	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
875 876 877 878 879 880
	const struct firmware *dmub_fw = adev->dm.dmub_fw;
	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
	struct abm *abm = adev->dm.dc->res_pool->abm;
	struct dmub_srv_hw_params hw_params;
	enum dmub_status status;
	const unsigned char *fw_inst_const, *fw_bss_data;
881
	uint32_t i, fw_inst_const_size, fw_bss_data_size;
882 883 884 885 886 887
	bool has_hw_support;

	if (!dmub_srv)
		/* DMUB isn't supported on the ASIC. */
		return 0;

888 889 890 891 892
	if (!fb_info) {
		DRM_ERROR("No framebuffer info for DMUB service.\n");
		return -EINVAL;
	}

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
	if (!dmub_fw) {
		/* Firmware required for DMUB support. */
		DRM_ERROR("No firmware provided for DMUB.\n");
		return -EINVAL;
	}

	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error checking HW support for DMUB: %d\n", status);
		return -EINVAL;
	}

	if (!has_hw_support) {
		DRM_INFO("DMUB unsupported on ASIC\n");
		return 0;
	}

	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;

	fw_inst_const = dmub_fw->data +
			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
914
			PSP_HEADER_BYTES;
915 916 917 918 919 920

	fw_bss_data = dmub_fw->data +
		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
		      le32_to_cpu(hdr->inst_const_bytes);

	/* Copy firmware and bios info into FB memory. */
921 922 923 924 925
	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;

	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);

926 927 928 929 930 931 932 933 934 935
	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
	 * amdgpu_ucode_init_single_fw will load dmub firmware
	 * fw_inst_const part to cw0; otherwise, the firmware back door load
	 * will be done by dm_dmub_hw_init
	 */
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
				fw_inst_const_size);
	}

936 937 938
	if (fw_bss_data_size)
		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
		       fw_bss_data, fw_bss_data_size);
939 940

	/* Copy firmware bios info into FB memory. */
941 942 943 944 945 946 947 948 949 950 951 952
	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
	       adev->bios_size);

	/* Reset regions that need to be reset. */
	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);

	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);

	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
953 954 955 956 957 958

	/* Initialize hardware. */
	memset(&hw_params, 0, sizeof(hw_params));
	hw_params.fb_base = adev->gmc.fb_start;
	hw_params.fb_offset = adev->gmc.aper_base;

H
Hersen Wu 已提交
959 960 961 962
	/* backdoor load firmware and trigger dmub running */
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
		hw_params.load_inst_const = true;

963 964 965
	if (dmcu)
		hw_params.psp_version = dmcu->psp_version;

966 967
	for (i = 0; i < fb_info->num_fb; ++i)
		hw_params.fb[i] = &fb_info->fb[i];
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985

	status = dmub_srv_hw_init(dmub_srv, &hw_params);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error initializing DMUB HW: %d\n", status);
		return -EINVAL;
	}

	/* Wait for firmware load to finish. */
	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
	if (status != DMUB_STATUS_OK)
		DRM_WARN("Wait for DMUB auto-load failed: %d\n", status);

	/* Init DMCU and ABM if available. */
	if (dmcu && abm) {
		dmcu->funcs->dmcu_init(dmcu);
		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
	}

986 987
	if (!adev->dm.dc->ctx->dmub_srv)
		adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
988 989 990 991 992
	if (!adev->dm.dc->ctx->dmub_srv) {
		DRM_ERROR("Couldn't allocate DC DMUB server!\n");
		return -ENOMEM;
	}

993 994 995 996 997 998
	DRM_INFO("DMUB hardware initialized: version=0x%08X\n",
		 adev->dm.dmcub_fw_version);

	return 0;
}

999
#if defined(CONFIG_DRM_AMD_DC_DCN)
1000
static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1001
{
1002 1003 1004 1005 1006
	uint64_t pt_base;
	uint32_t logical_addr_low;
	uint32_t logical_addr_high;
	uint32_t agp_base, agp_bot, agp_top;
	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1007

1008 1009
	logical_addr_low  = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1010

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	if (adev->apu_flags & AMD_APU_IS_RAVEN2)
		/*
		 * Raven2 has a HW issue that it is unable to use the vram which
		 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
		 * workaround that increase system aperture high address (add 1)
		 * to get rid of the VM fault and hardware hang.
		 */
		logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
	else
		logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1021

1022 1023 1024
	agp_base = 0;
	agp_bot = adev->gmc.agp_start >> 24;
	agp_top = adev->gmc.agp_end >> 24;
1025 1026


1027 1028 1029 1030 1031 1032
	page_table_start.high_part = (u32)(adev->gmc.gart_start >> 44) & 0xF;
	page_table_start.low_part = (u32)(adev->gmc.gart_start >> 12);
	page_table_end.high_part = (u32)(adev->gmc.gart_end >> 44) & 0xF;
	page_table_end.low_part = (u32)(adev->gmc.gart_end >> 12);
	page_table_base.high_part = upper_32_bits(pt_base) & 0xF;
	page_table_base.low_part = lower_32_bits(pt_base);
1033

1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;

	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24 ;
	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;

	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
	pa_config->system_aperture.fb_offset = adev->gmc.aper_base;
	pa_config->system_aperture.fb_top = adev->gmc.fb_end;

	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;

	pa_config->is_hvm_enabled = 0;
1050 1051

}
1052
#endif
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
#if defined(CONFIG_DRM_AMD_DC_DCN)
static void event_mall_stutter(struct work_struct *work)
{

	struct vblank_workqueue *vblank_work = container_of(work, struct vblank_workqueue, mall_work);
	struct amdgpu_display_manager *dm = vblank_work->dm;

	mutex_lock(&dm->dc_lock);

	if (vblank_work->enable)
		dm->active_vblank_irq_count++;
1064
	else if(dm->active_vblank_irq_count)
1065 1066
		dm->active_vblank_irq_count--;

1067
	dc_allow_idle_optimizations(dm->dc, dm->active_vblank_irq_count == 0);
1068

1069
	DRM_DEBUG_KMS("Allow idle optimizations (MALL): %d\n", dm->active_vblank_irq_count == 0);
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

	mutex_unlock(&dm->dc_lock);
}

static struct vblank_workqueue *vblank_create_workqueue(struct amdgpu_device *adev, struct dc *dc)
{

	int max_caps = dc->caps.max_links;
	struct vblank_workqueue *vblank_work;
	int i = 0;

	vblank_work = kcalloc(max_caps, sizeof(*vblank_work), GFP_KERNEL);
	if (ZERO_OR_NULL_PTR(vblank_work)) {
		kfree(vblank_work);
		return NULL;
	}
1086

1087 1088 1089 1090 1091 1092
	for (i = 0; i < max_caps; i++)
		INIT_WORK(&vblank_work[i].mall_work, event_mall_stutter);

	return vblank_work;
}
#endif
1093
static int amdgpu_dm_init(struct amdgpu_device *adev)
1094 1095
{
	struct dc_init_data init_data;
1096 1097 1098
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct dc_callback_init init_params;
#endif
1099
	int r;
1100

1101
	adev->dm.ddev = adev_to_drm(adev);
1102 1103 1104 1105
	adev->dm.adev = adev;

	/* Zero all the fields */
	memset(&init_data, 0, sizeof(init_data));
1106 1107 1108
#ifdef CONFIG_DRM_AMD_DC_HDCP
	memset(&init_params, 0, sizeof(init_params));
#endif
1109

1110
	mutex_init(&adev->dm.dc_lock);
1111
	mutex_init(&adev->dm.audio_lock);
1112 1113 1114
#if defined(CONFIG_DRM_AMD_DC_DCN)
	spin_lock_init(&adev->dm.vblank_lock);
#endif
1115

1116 1117 1118 1119 1120 1121 1122
	if(amdgpu_dm_irq_init(adev)) {
		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
		goto error;
	}

	init_data.asic_id.chip_family = adev->family;

1123
	init_data.asic_id.pci_revision_id = adev->pdev->revision;
1124 1125
	init_data.asic_id.hw_internal_rev = adev->external_rev_id;

1126
	init_data.asic_id.vram_width = adev->gmc.vram_width;
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
	init_data.asic_id.atombios_base_address =
		adev->mode_info.atom_context->bios;

	init_data.driver = adev;

	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);

	if (!adev->dm.cgs_device) {
		DRM_ERROR("amdgpu: failed to create cgs device.\n");
		goto error;
	}

	init_data.cgs_device = adev->dm.cgs_device;

	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;

1144 1145 1146 1147
	switch (adev->asic_type) {
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_RAVEN:
1148
	case CHIP_RENOIR:
1149
		init_data.flags.gpu_vm_support = true;
1150 1151
		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
			init_data.flags.disable_dmcu = true;
1152
		break;
1153 1154 1155 1156
#if defined(CONFIG_DRM_AMD_DC_DCN)
	case CHIP_VANGOGH:
		init_data.flags.gpu_vm_support = true;
		break;
1157 1158 1159 1160 1161
#endif
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	case CHIP_YELLOW_CARP:
		init_data.flags.gpu_vm_support = true;
		break;
1162
#endif
1163 1164 1165
	default:
		break;
	}
1166

1167 1168 1169
	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
		init_data.flags.fbc_support = true;

1170 1171 1172
	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
		init_data.flags.multi_mon_pp_mclk_switch = true;

1173 1174 1175
	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
		init_data.flags.disable_fractional_pwm = true;

1176
	init_data.flags.power_down_display_on_boot = true;
1177

1178
	INIT_LIST_HEAD(&adev->dm.da_list);
1179 1180 1181
	/* Display Core create. */
	adev->dm.dc = dc_create(&init_data);

1182
	if (adev->dm.dc) {
1183
		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
1184
	} else {
1185
		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
1186 1187
		goto error;
	}
1188

1189 1190 1191 1192 1193
	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
		adev->dm.dc->debug.force_single_disp_pipe_split = false;
		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
	}

1194 1195 1196
	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;

1197 1198 1199 1200 1201 1202 1203 1204 1205
	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
		adev->dm.dc->debug.disable_stutter = true;

	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
		adev->dm.dc->debug.disable_dsc = true;

	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
		adev->dm.dc->debug.disable_clock_gate = true;

1206 1207 1208 1209 1210 1211
	r = dm_dmub_hw_init(adev);
	if (r) {
		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);
		goto error;
	}

1212 1213
	dc_hardware_init(adev->dm.dc);

1214
#if defined(CONFIG_DRM_AMD_DC_DCN)
1215
	if (adev->apu_flags) {
1216 1217
		struct dc_phy_addr_space_config pa_config;

1218
		mmhub_read_system_context(adev, &pa_config);
1219

1220 1221 1222 1223
		// Call the DC init_memory func
		dc_setup_system_context(adev->dm.dc, &pa_config);
	}
#endif
1224

1225 1226 1227 1228 1229
	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
	if (!adev->dm.freesync_module) {
		DRM_ERROR(
		"amdgpu: failed to initialize freesync_module.\n");
	} else
1230
		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
1231 1232
				adev->dm.freesync_module);

1233 1234
	amdgpu_dm_init_color_mod();

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
#if defined(CONFIG_DRM_AMD_DC_DCN)
	if (adev->dm.dc->caps.max_links > 0) {
		adev->dm.vblank_workqueue = vblank_create_workqueue(adev, adev->dm.dc);

		if (!adev->dm.vblank_workqueue)
			DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n");
		else
			DRM_DEBUG_DRIVER("amdgpu: vblank_workqueue init done %p.\n", adev->dm.vblank_workqueue);
	}
#endif

1246
#ifdef CONFIG_DRM_AMD_DC_HDCP
1247
	if (adev->dm.dc->caps.max_links > 0 && adev->asic_type >= CHIP_RAVEN) {
1248
		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
1249

1250 1251 1252 1253
		if (!adev->dm.hdcp_workqueue)
			DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n");
		else
			DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
1254

1255 1256
		dc_init_callbacks(adev->dm.dc, &init_params);
	}
1257 1258 1259
#endif
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
	adev->dm.crc_rd_wrk = amdgpu_dm_crtc_secure_display_create_work();
1260
#endif
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (dc_enable_dmub_notifications(adev->dm.dc)) {
		init_completion(&adev->dm.dmub_aux_transfer_done);
		adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
		if (!adev->dm.dmub_notify) {
			DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify");
			goto error;
		}
		amdgpu_dm_outbox_init(adev);
	}

1271 1272 1273 1274 1275 1276
	if (amdgpu_dm_initialize_drm_device(adev)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

1277 1278 1279
	/* create fake encoders for MST */
	dm_dp_create_fake_mst_encoders(adev);

1280 1281 1282
	/* TODO: Add_display_info? */

	/* TODO use dynamic cursor width */
1283 1284
	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
1285

1286
	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
1287 1288 1289 1290 1291
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

1292

1293
	DRM_DEBUG_DRIVER("KMS initialized.\n");
1294 1295 1296 1297 1298

	return 0;
error:
	amdgpu_dm_fini(adev);

1299
	return -EINVAL;
1300 1301
}

1302 1303 1304 1305 1306 1307 1308 1309 1310
static int amdgpu_dm_early_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_audio_fini(adev);

	return 0;
}

1311
static void amdgpu_dm_fini(struct amdgpu_device *adev)
1312
{
1313 1314 1315 1316 1317 1318
	int i;

	for (i = 0; i < adev->dm.display_indexes_num; i++) {
		drm_encoder_cleanup(&adev->dm.mst_encoders[i].base);
	}

1319
	amdgpu_dm_destroy_drm_device(&adev->dm);
E
Emily Deng 已提交
1320

1321 1322 1323 1324 1325 1326 1327
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
	if (adev->dm.crc_rd_wrk) {
		flush_work(&adev->dm.crc_rd_wrk->notify_ta_work);
		kfree(adev->dm.crc_rd_wrk);
		adev->dm.crc_rd_wrk = NULL;
	}
#endif
1328 1329
#ifdef CONFIG_DRM_AMD_DC_HDCP
	if (adev->dm.hdcp_workqueue) {
1330
		hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
1331 1332 1333 1334 1335 1336
		adev->dm.hdcp_workqueue = NULL;
	}

	if (adev->dm.dc)
		dc_deinit_callbacks(adev->dm.dc);
#endif
1337 1338 1339 1340 1341 1342 1343 1344 1345

#if defined(CONFIG_DRM_AMD_DC_DCN)
	if (adev->dm.vblank_workqueue) {
		adev->dm.vblank_workqueue->dm = NULL;
		kfree(adev->dm.vblank_workqueue);
		adev->dm.vblank_workqueue = NULL;
	}
#endif

1346
	dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
1347

1348 1349 1350 1351 1352
	if (dc_enable_dmub_notifications(adev->dm.dc)) {
		kfree(adev->dm.dmub_notify);
		adev->dm.dmub_notify = NULL;
	}

1353 1354 1355 1356
	if (adev->dm.dmub_bo)
		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
				      &adev->dm.dmub_bo_gpu_addr,
				      &adev->dm.dmub_bo_cpu_addr);
1357

E
Emily Deng 已提交
1358 1359 1360
	/* DC Destroy TODO: Replace destroy DAL */
	if (adev->dm.dc)
		dc_destroy(&adev->dm.dc);
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	/*
	 * TODO: pageflip, vlank interrupt
	 *
	 * amdgpu_dm_irq_fini(adev);
	 */

	if (adev->dm.cgs_device) {
		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
		adev->dm.cgs_device = NULL;
	}
	if (adev->dm.freesync_module) {
		mod_freesync_destroy(adev->dm.freesync_module);
		adev->dm.freesync_module = NULL;
	}
1375

1376
	mutex_destroy(&adev->dm.audio_lock);
1377 1378
	mutex_destroy(&adev->dm.dc_lock);

1379 1380 1381
	return;
}

D
David Francis 已提交
1382
static int load_dmcu_fw(struct amdgpu_device *adev)
1383
{
1384
	const char *fw_name_dmcu = NULL;
D
David Francis 已提交
1385 1386 1387 1388
	int r;
	const struct dmcu_firmware_header_v1_0 *hdr;

	switch(adev->asic_type) {
1389 1390 1391 1392 1393 1394
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
#endif
D
David Francis 已提交
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_VEGA10:
	case CHIP_VEGA12:
	case CHIP_VEGA20:
1411
	case CHIP_NAVI10:
1412
	case CHIP_NAVI14:
1413
	case CHIP_RENOIR:
1414
	case CHIP_SIENNA_CICHLID:
1415
	case CHIP_NAVY_FLOUNDER:
1416
	case CHIP_DIMGREY_CAVEFISH:
1417
	case CHIP_BEIGE_GOBY:
1418
	case CHIP_VANGOGH:
1419 1420 1421
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	case CHIP_YELLOW_CARP:
#endif
D
David Francis 已提交
1422
		return 0;
1423 1424 1425
	case CHIP_NAVI12:
		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
		break;
D
David Francis 已提交
1426
	case CHIP_RAVEN:
1427 1428 1429 1430 1431 1432
		if (ASICREV_IS_PICASSO(adev->external_rev_id))
			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		else
			return 0;
D
David Francis 已提交
1433 1434 1435
		break;
	default:
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1436
		return -EINVAL;
D
David Francis 已提交
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
	}

	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
		return 0;
	}

	r = request_firmware_direct(&adev->dm.fw_dmcu, fw_name_dmcu, adev->dev);
	if (r == -ENOENT) {
		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
		adev->dm.fw_dmcu = NULL;
		return 0;
	}
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't load firmware \"%s\"\n",
			fw_name_dmcu);
		return r;
	}

	r = amdgpu_ucode_validate(adev->dm.fw_dmcu);
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
			fw_name_dmcu);
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
		return r;
	}

	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

1477 1478
	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);

D
David Francis 已提交
1479 1480
	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");

1481 1482 1483
	return 0;
}

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
{
	struct amdgpu_device *adev = ctx;

	return dm_read_reg(adev->dm.dc->ctx, address);
}

static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
				     uint32_t value)
{
	struct amdgpu_device *adev = ctx;

	return dm_write_reg(adev->dm.dc->ctx, address, value);
}

static int dm_dmub_sw_init(struct amdgpu_device *adev)
{
	struct dmub_srv_create_params create_params;
1502 1503 1504 1505 1506
	struct dmub_srv_region_params region_params;
	struct dmub_srv_region_info region_info;
	struct dmub_srv_fb_params fb_params;
	struct dmub_srv_fb_info *fb_info;
	struct dmub_srv *dmub_srv;
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
	const struct dmcub_firmware_header_v1_0 *hdr;
	const char *fw_name_dmub;
	enum dmub_asic dmub_asic;
	enum dmub_status status;
	int r;

	switch (adev->asic_type) {
	case CHIP_RENOIR:
		dmub_asic = DMUB_ASIC_DCN21;
		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
1517 1518
		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
1519
		break;
1520 1521 1522 1523
	case CHIP_SIENNA_CICHLID:
		dmub_asic = DMUB_ASIC_DCN30;
		fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
		break;
1524 1525 1526
	case CHIP_NAVY_FLOUNDER:
		dmub_asic = DMUB_ASIC_DCN30;
		fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
1527
		break;
1528 1529 1530 1531
	case CHIP_VANGOGH:
		dmub_asic = DMUB_ASIC_DCN301;
		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
		break;
1532 1533 1534 1535
	case CHIP_DIMGREY_CAVEFISH:
		dmub_asic = DMUB_ASIC_DCN302;
		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
		break;
1536 1537 1538 1539
	case CHIP_BEIGE_GOBY:
		dmub_asic = DMUB_ASIC_DCN303;
		fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
		break;
1540 1541 1542 1543 1544 1545
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	case CHIP_YELLOW_CARP:
		dmub_asic = DMUB_ASIC_DCN31;
		fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
		break;
#endif
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565

	default:
		/* ASIC doesn't support DMUB. */
		return 0;
	}

	r = request_firmware_direct(&adev->dm.dmub_fw, fw_name_dmub, adev->dev);
	if (r) {
		DRM_ERROR("DMUB firmware loading failed: %d\n", r);
		return 0;
	}

	r = amdgpu_ucode_validate(adev->dm.dmub_fw);
	if (r) {
		DRM_ERROR("Couldn't validate DMUB firmware: %d\n", r);
		return 0;
	}

	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;

1566 1567 1568 1569 1570 1571 1572
	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
			AMDGPU_UCODE_ID_DMCUB;
		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
			adev->dm.dmub_fw;
		adev->firmware.fw_size +=
			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
1573

1574 1575 1576 1577 1578
		DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n",
			 adev->dm.dmcub_fw_version);
	}

	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
1579

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
	dmub_srv = adev->dm.dmub_srv;

	if (!dmub_srv) {
		DRM_ERROR("Failed to allocate DMUB service!\n");
		return -ENOMEM;
	}

	memset(&create_params, 0, sizeof(create_params));
	create_params.user_ctx = adev;
	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
	create_params.asic = dmub_asic;

	/* Create the DMUB service. */
	status = dmub_srv_create(dmub_srv, &create_params);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error creating DMUB service: %d\n", status);
		return -EINVAL;
	}

	/* Calculate the size of all the regions for the DMUB service. */
	memset(&region_params, 0, sizeof(region_params));

	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
	region_params.vbios_size = adev->bios_size;
1608
	region_params.fw_bss_data = region_params.bss_data_size ?
1609 1610
		adev->dm.dmub_fw->data +
		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1611
		le32_to_cpu(hdr->inst_const_bytes) : NULL;
1612 1613 1614 1615
	region_params.fw_inst_const =
		adev->dm.dmub_fw->data +
		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
		PSP_HEADER_BYTES;
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657

	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
					   &region_info);

	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error calculating DMUB region info: %d\n", status);
		return -EINVAL;
	}

	/*
	 * Allocate a framebuffer based on the total size of all the regions.
	 * TODO: Move this into GART.
	 */
	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
				    AMDGPU_GEM_DOMAIN_VRAM, &adev->dm.dmub_bo,
				    &adev->dm.dmub_bo_gpu_addr,
				    &adev->dm.dmub_bo_cpu_addr);
	if (r)
		return r;

	/* Rebase the regions on the framebuffer address. */
	memset(&fb_params, 0, sizeof(fb_params));
	fb_params.cpu_addr = adev->dm.dmub_bo_cpu_addr;
	fb_params.gpu_addr = adev->dm.dmub_bo_gpu_addr;
	fb_params.region_info = &region_info;

	adev->dm.dmub_fb_info =
		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
	fb_info = adev->dm.dmub_fb_info;

	if (!fb_info) {
		DRM_ERROR(
			"Failed to allocate framebuffer info for DMUB service!\n");
		return -ENOMEM;
	}

	status = dmub_srv_calc_fb_info(dmub_srv, &fb_params, fb_info);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error calculating DMUB FB info: %d\n", status);
		return -EINVAL;
	}

1658 1659 1660
	return 0;
}

D
David Francis 已提交
1661 1662 1663
static int dm_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1664 1665 1666 1667 1668
	int r;

	r = dm_dmub_sw_init(adev);
	if (r)
		return r;
D
David Francis 已提交
1669 1670 1671 1672

	return load_dmcu_fw(adev);
}

1673 1674
static int dm_sw_fini(void *handle)
{
D
David Francis 已提交
1675 1676
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1677 1678 1679
	kfree(adev->dm.dmub_fb_info);
	adev->dm.dmub_fb_info = NULL;

1680 1681 1682 1683 1684
	if (adev->dm.dmub_srv) {
		dmub_srv_destroy(adev->dm.dmub_srv);
		adev->dm.dmub_srv = NULL;
	}

1685 1686
	release_firmware(adev->dm.dmub_fw);
	adev->dm.dmub_fw = NULL;
1687

1688 1689
	release_firmware(adev->dm.fw_dmcu);
	adev->dm.fw_dmcu = NULL;
D
David Francis 已提交
1690

1691 1692 1693
	return 0;
}

1694
static int detect_mst_link_for_all_connectors(struct drm_device *dev)
1695
{
1696
	struct amdgpu_dm_connector *aconnector;
1697
	struct drm_connector *connector;
1698
	struct drm_connector_list_iter iter;
1699
	int ret = 0;
1700

1701 1702
	drm_connector_list_iter_begin(dev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1703
		aconnector = to_amdgpu_dm_connector(connector);
1704 1705
		if (aconnector->dc_link->type == dc_connection_mst_branch &&
		    aconnector->mst_mgr.aux) {
1706
			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
1707 1708
					 aconnector,
					 aconnector->base.base.id);
1709 1710 1711 1712

			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
			if (ret < 0) {
				DRM_ERROR("DM_MST: Failed to start MST\n");
1713 1714 1715
				aconnector->dc_link->type =
					dc_connection_single;
				break;
1716
			}
1717
		}
1718
	}
1719
	drm_connector_list_iter_end(&iter);
1720

1721 1722 1723 1724 1725
	return ret;
}

static int dm_late_init(void *handle)
{
1726
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1727

D
David Francis 已提交
1728 1729 1730
	struct dmcu_iram_parameters params;
	unsigned int linear_lut[16];
	int i;
1731
	struct dmcu *dmcu = NULL;
D
David Francis 已提交
1732

1733 1734
	dmcu = adev->dm.dc->res_pool->dmcu;

D
David Francis 已提交
1735 1736 1737 1738 1739 1740 1741 1742 1743
	for (i = 0; i < 16; i++)
		linear_lut[i] = 0xFFFF * i / 15;

	params.set = 0;
	params.backlight_ramping_start = 0xCCCC;
	params.backlight_ramping_reduction = 0xCCCCCCCC;
	params.backlight_lut_array_size = 16;
	params.backlight_lut_array = linear_lut;

1744 1745 1746 1747
	/* Min backlight level after ABM reduction,  Don't allow below 1%
	 * 0xFFFF x 0.01 = 0x28F
	 */
	params.min_abm_backlight = 0x28F;
1748
	/* In the case where abm is implemented on dmcub,
1749 1750 1751 1752 1753 1754 1755 1756 1757
	* dmcu object will be null.
	* ABM 2.4 and up are implemented on dmcub.
	*/
	if (dmcu) {
		if (!dmcu_load_iram(dmcu, params))
			return -EINVAL;
	} else if (adev->dm.dc->ctx->dmub_srv) {
		struct dc_link *edp_links[MAX_NUM_EDP];
		int edp_num;
D
David Francis 已提交
1758

1759 1760 1761 1762 1763 1764
		get_edp_links(adev->dm.dc, edp_links, &edp_num);
		for (i = 0; i < edp_num; i++) {
			if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
				return -EINVAL;
		}
	}
D
David Francis 已提交
1765

1766
	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
1767 1768 1769 1770
}

static void s3_handle_mst(struct drm_device *dev, bool suspend)
{
1771
	struct amdgpu_dm_connector *aconnector;
1772
	struct drm_connector *connector;
1773
	struct drm_connector_list_iter iter;
1774 1775 1776
	struct drm_dp_mst_topology_mgr *mgr;
	int ret;
	bool need_hotplug = false;
1777

1778 1779
	drm_connector_list_iter_begin(dev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->dc_link->type != dc_connection_mst_branch ||
		    aconnector->mst_port)
			continue;

		mgr = &aconnector->mst_mgr;

		if (suspend) {
			drm_dp_mst_topology_mgr_suspend(mgr);
		} else {
1790
			ret = drm_dp_mst_topology_mgr_resume(mgr, true);
1791 1792 1793 1794 1795
			if (ret < 0) {
				drm_dp_mst_topology_mgr_set_mst(mgr, false);
				need_hotplug = true;
			}
		}
1796
	}
1797
	drm_connector_list_iter_end(&iter);
1798 1799 1800

	if (need_hotplug)
		drm_kms_helper_hotplug_event(dev);
1801 1802
}

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
{
	struct smu_context *smu = &adev->smu;
	int ret = 0;

	if (!is_support_sw_smu(adev))
		return 0;

	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
	 * on window driver dc implementation.
	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
	 * should be passed to smu during boot up and resume from s3.
	 * boot up: dc calculate dcn watermark clock settings within dc_create,
	 * dcn20_resource_construct
	 * then call pplib functions below to pass the settings to smu:
	 * smu_set_watermarks_for_clock_ranges
	 * smu_set_watermarks_table
	 * navi10_set_watermarks_table
	 * smu_write_watermarks_table
	 *
	 * For Renoir, clock settings of dcn watermark are also fixed values.
	 * dc has implemented different flow for window driver:
	 * dc_hardware_init / dc_set_power_state
	 * dcn10_init_hw
	 * notify_wm_ranges
	 * set_wm_ranges
	 * -- Linux
	 * smu_set_watermarks_for_clock_ranges
	 * renoir_set_watermarks_table
	 * smu_write_watermarks_table
	 *
	 * For Linux,
	 * dc_hardware_init -> amdgpu_dm_init
	 * dc_set_power_state --> dm_resume
	 *
	 * therefore, this function apply to navi10/12/14 but not Renoir
	 * *
	 */
	switch(adev->asic_type) {
	case CHIP_NAVI10:
	case CHIP_NAVI14:
	case CHIP_NAVI12:
		break;
	default:
		return 0;
	}

1850 1851 1852 1853
	ret = smu_write_watermarks_table(smu);
	if (ret) {
		DRM_ERROR("Failed to update WMTABLE!\n");
		return ret;
1854 1855 1856 1857 1858
	}

	return 0;
}

1859 1860
/**
 * dm_hw_init() - Initialize DC device
1861
 * @handle: The base driver device containing the amdgpu_dm device.
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
 *
 * Initialize the &struct amdgpu_display_manager device. This involves calling
 * the initializers of each DM component, then populating the struct with them.
 *
 * Although the function implies hardware initialization, both hardware and
 * software are initialized here. Splitting them out to their relevant init
 * hooks is a future TODO item.
 *
 * Some notable things that are initialized here:
 *
 * - Display Core, both software and hardware
 * - DC modules that we need (freesync and color management)
 * - DRM software states
 * - Interrupt sources and handlers
 * - Vblank support
 * - Debug FS entries, if enabled
 */
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
static int dm_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	/* Create DAL display manager */
	amdgpu_dm_init(adev);
	amdgpu_dm_hpd_init(adev);

	return 0;
}

1889 1890
/**
 * dm_hw_fini() - Teardown DC device
1891
 * @handle: The base driver device containing the amdgpu_dm device.
1892 1893 1894 1895 1896
 *
 * Teardown components within &struct amdgpu_display_manager that require
 * cleanup. This involves cleaning up the DRM device, DC, and any modules that
 * were loaded. Also flush IRQ workqueues and disable them.
 */
1897 1898 1899 1900 1901 1902 1903
static int dm_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_hpd_fini(adev);

	amdgpu_dm_irq_fini(adev);
1904
	amdgpu_dm_fini(adev);
1905 1906 1907
	return 0;
}

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926

static int dm_enable_vblank(struct drm_crtc *crtc);
static void dm_disable_vblank(struct drm_crtc *crtc);

static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
				 struct dc_state *state, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc;
	int rc = -EBUSY;
	int i = 0;

	for (i = 0; i < state->stream_count; i++) {
		acrtc = get_crtc_by_otg_inst(
				adev, state->stream_status[i].primary_otg_inst);

		if (acrtc && state->stream_status[i].plane_count != 0) {
			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
1927 1928
			DRM_DEBUG_VBL("crtc %d - vupdate irq %sabling: r=%d\n",
				      acrtc->crtc_id, enable ? "en" : "dis", rc);
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
			if (rc)
				DRM_WARN("Failed to %s pflip interrupts\n",
					 enable ? "enable" : "disable");

			if (enable) {
				rc = dm_enable_vblank(&acrtc->base);
				if (rc)
					DRM_WARN("Failed to enable vblank interrupts\n");
			} else {
				dm_disable_vblank(&acrtc->base);
			}

		}
	}

}

1946
static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
{
	struct dc_state *context = NULL;
	enum dc_status res = DC_ERROR_UNEXPECTED;
	int i;
	struct dc_stream_state *del_streams[MAX_PIPES];
	int del_streams_count = 0;

	memset(del_streams, 0, sizeof(del_streams));

	context = dc_create_state(dc);
	if (context == NULL)
		goto context_alloc_fail;

	dc_resource_state_copy_construct_current(dc, context);

	/* First remove from context all streams */
	for (i = 0; i < context->stream_count; i++) {
		struct dc_stream_state *stream = context->streams[i];

		del_streams[del_streams_count++] = stream;
	}

	/* Remove all planes for removed streams and then remove the streams */
	for (i = 0; i < del_streams_count; i++) {
		if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) {
			res = DC_FAIL_DETACH_SURFACES;
			goto fail;
		}

		res = dc_remove_stream_from_ctx(dc, context, del_streams[i]);
		if (res != DC_OK)
			goto fail;
	}


	res = dc_validate_global_state(dc, context, false);

	if (res != DC_OK) {
		DRM_ERROR("%s:resource validation failed, dc_status:%d\n", __func__, res);
		goto fail;
	}

	res = dc_commit_state(dc, context);

fail:
	dc_release_state(context);

context_alloc_fail:
	return res;
}

1998 1999 2000 2001 2002 2003
static int dm_suspend(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct amdgpu_display_manager *dm = &adev->dm;
	int ret = 0;

2004
	if (amdgpu_in_reset(adev)) {
2005
		mutex_lock(&dm->dc_lock);
2006 2007 2008 2009 2010

#if defined(CONFIG_DRM_AMD_DC_DCN)
		dc_allow_idle_optimizations(adev->dm.dc, false);
#endif

2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
		dm->cached_dc_state = dc_copy_state(dm->dc->current_state);

		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);

		amdgpu_dm_commit_zero_streams(dm->dc);

		amdgpu_dm_irq_suspend(adev);

		return ret;
	}
2021

2022
	WARN_ON(adev->dm.cached_state);
2023
	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
2024

2025
	s3_handle_mst(adev_to_drm(adev), true);
2026 2027 2028

	amdgpu_dm_irq_suspend(adev);

2029
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
2030

2031
	return 0;
2032 2033
}

2034 2035 2036
static struct amdgpu_dm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
					     struct drm_crtc *crtc)
2037 2038
{
	uint32_t i;
2039
	struct drm_connector_state *new_con_state;
2040 2041 2042
	struct drm_connector *connector;
	struct drm_crtc *crtc_from_state;

2043 2044
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		crtc_from_state = new_con_state->crtc;
2045 2046

		if (crtc_from_state == crtc)
2047
			return to_amdgpu_dm_connector(connector);
2048 2049 2050 2051 2052
	}

	return NULL;
}

2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
static void emulated_link_detect(struct dc_link *link)
{
	struct dc_sink_init_data sink_init_data = { 0 };
	struct display_sink_capability sink_caps = { 0 };
	enum dc_edid_status edid_status;
	struct dc_context *dc_ctx = link->ctx;
	struct dc_sink *sink = NULL;
	struct dc_sink *prev_sink = NULL;

	link->type = dc_connection_none;
	prev_sink = link->local_sink;

2065 2066
	if (prev_sink)
		dc_sink_release(prev_sink);
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121

	switch (link->connector_signal) {
	case SIGNAL_TYPE_HDMI_TYPE_A: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
		break;
	}

	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
		break;
	}

	case SIGNAL_TYPE_DVI_DUAL_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
		break;
	}

	case SIGNAL_TYPE_LVDS: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_LVDS;
		break;
	}

	case SIGNAL_TYPE_EDP: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_EDP;
		break;
	}

	case SIGNAL_TYPE_DISPLAY_PORT: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
		break;
	}

	default:
		DC_ERROR("Invalid connector type! signal:%d\n",
			link->connector_signal);
		return;
	}

	sink_init_data.link = link;
	sink_init_data.sink_signal = sink_caps.signal;

	sink = dc_sink_create(&sink_init_data);
	if (!sink) {
		DC_ERROR("Failed to create sink!\n");
		return;
	}

2122
	/* dc_sink_create returns a new reference */
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	link->local_sink = sink;

	edid_status = dm_helpers_read_local_edid(
			link->ctx,
			link,
			sink);

	if (edid_status != EDID_OK)
		DC_ERROR("Failed to read EDID");

}

2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
static void dm_gpureset_commit_state(struct dc_state *dc_state,
				     struct amdgpu_display_manager *dm)
{
	struct {
		struct dc_surface_update surface_updates[MAX_SURFACES];
		struct dc_plane_info plane_infos[MAX_SURFACES];
		struct dc_scaling_info scaling_infos[MAX_SURFACES];
		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
		struct dc_stream_update stream_update;
	} * bundle;
	int k, m;

	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);

	if (!bundle) {
		dm_error("Failed to allocate update bundle\n");
		goto cleanup;
	}

	for (k = 0; k < dc_state->stream_count; k++) {
		bundle->stream_update.stream = dc_state->streams[k];

		for (m = 0; m < dc_state->stream_status->plane_count; m++) {
			bundle->surface_updates[m].surface =
				dc_state->stream_status->plane_states[m];
			bundle->surface_updates[m].surface->force_full_update =
				true;
		}
		dc_commit_updates_for_stream(
			dm->dc, bundle->surface_updates,
			dc_state->stream_status->plane_count,
2166
			dc_state->streams[k], &bundle->stream_update, dc_state);
2167 2168 2169 2170 2171 2172 2173 2174
	}

cleanup:
	kfree(bundle);

	return;
}

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
static void dm_set_dpms_off(struct dc_link *link)
{
	struct dc_stream_state *stream_state;
	struct amdgpu_dm_connector *aconnector = link->priv;
	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
	struct dc_stream_update stream_update;
	bool dpms_off = true;

	memset(&stream_update, 0, sizeof(stream_update));
	stream_update.dpms_off = &dpms_off;

	mutex_lock(&adev->dm.dc_lock);
	stream_state = dc_stream_find_from_link(link);

	if (stream_state == NULL) {
		DRM_DEBUG_DRIVER("Error finding stream state associated with link!\n");
		mutex_unlock(&adev->dm.dc_lock);
		return;
	}

	stream_update.stream = stream_state;
	dc_commit_updates_for_stream(stream_state->ctx->dc, NULL, 0,
2197 2198
				     stream_state, &stream_update,
				     stream_state->ctx->dc->current_state);
2199 2200 2201
	mutex_unlock(&adev->dm.dc_lock);
}

2202 2203 2204
static int dm_resume(void *handle)
{
	struct amdgpu_device *adev = handle;
2205
	struct drm_device *ddev = adev_to_drm(adev);
2206
	struct amdgpu_display_manager *dm = &adev->dm;
2207
	struct amdgpu_dm_connector *aconnector;
2208
	struct drm_connector *connector;
2209
	struct drm_connector_list_iter iter;
2210
	struct drm_crtc *crtc;
2211
	struct drm_crtc_state *new_crtc_state;
2212 2213 2214 2215
	struct dm_crtc_state *dm_new_crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *new_plane_state;
	struct dm_plane_state *dm_new_plane_state;
2216
	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
2217
	enum dc_connection_type new_connection_type = dc_connection_none;
2218 2219
	struct dc_state *dc_state;
	int i, r, j;
2220

2221
	if (amdgpu_in_reset(adev)) {
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
		dc_state = dm->cached_dc_state;

		r = dm_dmub_hw_init(adev);
		if (r)
			DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);

		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
		dc_resume(dm->dc);

		amdgpu_dm_irq_resume_early(adev);

		for (i = 0; i < dc_state->stream_count; i++) {
			dc_state->streams[i]->mode_changed = true;
			for (j = 0; j < dc_state->stream_status->plane_count; j++) {
				dc_state->stream_status->plane_states[j]->update_flags.raw
					= 0xffffffff;
			}
		}
2240 2241 2242 2243 2244 2245 2246 2247 2248
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
		/*
		 * Resource allocation happens for link encoders for newer ASIC in
		 * dc_validate_global_state, so we need to revalidate it.
		 *
		 * This shouldn't fail (it passed once before), so warn if it does.
		 */
		WARN_ON(dc_validate_global_state(dm->dc, dc_state, false) != DC_OK);
#endif
2249 2250

		WARN_ON(!dc_commit_state(dm->dc, dc_state));
2251

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
		dm_gpureset_commit_state(dm->cached_dc_state, dm);

		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);

		dc_release_state(dm->cached_dc_state);
		dm->cached_dc_state = NULL;

		amdgpu_dm_irq_resume_late(adev);

		mutex_unlock(&dm->dc_lock);

		return 0;
	}
2265 2266 2267 2268 2269 2270
	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
	dc_release_state(dm_state->context);
	dm_state->context = dc_create_state(dm->dc);
	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
	dc_resource_state_construct(dm->dc, dm_state->context);

2271 2272 2273 2274 2275
	/* Before powering on DC we need to re-initialize DMUB. */
	r = dm_dmub_hw_init(adev);
	if (r)
		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);

2276 2277 2278
	/* power on hardware */
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);

2279 2280 2281 2282 2283 2284 2285 2286 2287
	/* program HPD filter */
	dc_resume(dm->dc);

	/*
	 * early enable HPD Rx IRQ, should be done before set mode as short
	 * pulse interrupts are used for MST
	 */
	amdgpu_dm_irq_resume_early(adev);

2288
	/* On resume we need to rewrite the MSTM control bits to enable MST*/
2289 2290
	s3_handle_mst(ddev, false);

2291
	/* Do detection*/
2292 2293
	drm_connector_list_iter_begin(ddev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
2294
		aconnector = to_amdgpu_dm_connector(connector);
2295 2296 2297 2298 2299 2300 2301 2302

		/*
		 * this is the case when traversing through already created
		 * MST connectors, should be skipped
		 */
		if (aconnector->mst_port)
			continue;

2303
		mutex_lock(&aconnector->hpd_lock);
2304 2305 2306 2307 2308 2309 2310
		if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none)
			emulated_link_detect(aconnector->dc_link);
		else
			dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
R
Roman Li 已提交
2311 2312 2313 2314

		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
			aconnector->fake_enable = false;

2315 2316
		if (aconnector->dc_sink)
			dc_sink_release(aconnector->dc_sink);
2317 2318
		aconnector->dc_sink = NULL;
		amdgpu_dm_update_connector_after_detect(aconnector);
2319
		mutex_unlock(&aconnector->hpd_lock);
2320
	}
2321
	drm_connector_list_iter_end(&iter);
2322

2323
	/* Force mode set in atomic commit */
2324
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
2325
		new_crtc_state->active_changed = true;
2326

2327 2328 2329 2330 2331
	/*
	 * atomic_check is expected to create the dc states. We need to release
	 * them here, since they were duplicated as part of the suspend
	 * procedure.
	 */
2332
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
2333 2334 2335 2336 2337 2338 2339 2340
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (dm_new_crtc_state->stream) {
			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
			dc_stream_release(dm_new_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
		}
	}

2341
	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
2342 2343 2344 2345 2346 2347 2348 2349
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		if (dm_new_plane_state->dc_state) {
			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
			dc_plane_state_release(dm_new_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
		}
	}

2350
	drm_atomic_helper_resume(ddev, dm->cached_state);
2351

2352
	dm->cached_state = NULL;
2353

2354
	amdgpu_dm_irq_resume_late(adev);
2355

2356 2357
	amdgpu_dm_smu_write_watermarks_table(adev);

2358
	return 0;
2359 2360
}

2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
/**
 * DOC: DM Lifecycle
 *
 * DM (and consequently DC) is registered in the amdgpu base driver as a IP
 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
 * the base driver's device list to be initialized and torn down accordingly.
 *
 * The functions to do so are provided as hooks in &struct amd_ip_funcs.
 */

2371 2372 2373
static const struct amd_ip_funcs amdgpu_dm_funcs = {
	.name = "dm",
	.early_init = dm_early_init,
2374
	.late_init = dm_late_init,
2375 2376
	.sw_init = dm_sw_init,
	.sw_fini = dm_sw_fini,
2377
	.early_fini = amdgpu_dm_early_fini,
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
	.hw_init = dm_hw_init,
	.hw_fini = dm_hw_fini,
	.suspend = dm_suspend,
	.resume = dm_resume,
	.is_idle = dm_is_idle,
	.wait_for_idle = dm_wait_for_idle,
	.check_soft_reset = dm_check_soft_reset,
	.soft_reset = dm_soft_reset,
	.set_clockgating_state = dm_set_clockgating_state,
	.set_powergating_state = dm_set_powergating_state,
};

const struct amdgpu_ip_block_version dm_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_DCE,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &amdgpu_dm_funcs,
};

2399

2400 2401 2402 2403 2404
/**
 * DOC: atomic
 *
 * *WIP*
 */
2405

2406
static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
2407
	.fb_create = amdgpu_display_user_framebuffer_create,
2408
	.get_format_info = amd_get_format_info,
2409
	.output_poll_changed = drm_fb_helper_output_poll_changed,
2410
	.atomic_check = amdgpu_dm_atomic_check,
2411
	.atomic_commit = drm_atomic_helper_commit,
2412 2413 2414 2415
};

static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
2416 2417
};

2418 2419 2420 2421 2422 2423 2424
static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
{
	u32 max_cll, min_cll, max, min, q, r;
	struct amdgpu_dm_backlight_caps *caps;
	struct amdgpu_display_manager *dm;
	struct drm_connector *conn_base;
	struct amdgpu_device *adev;
2425
	struct dc_link *link = NULL;
2426 2427 2428 2429 2430 2431 2432
	static const u8 pre_computed_values[] = {
		50, 51, 52, 53, 55, 56, 57, 58, 59, 61, 62, 63, 65, 66, 68, 69,
		71, 72, 74, 75, 77, 79, 81, 82, 84, 86, 88, 90, 92, 94, 96, 98};

	if (!aconnector || !aconnector->dc_link)
		return;

2433 2434 2435 2436
	link = aconnector->dc_link;
	if (link->connector_signal != SIGNAL_TYPE_EDP)
		return;

2437
	conn_base = &aconnector->base;
2438
	adev = drm_to_adev(conn_base->dev);
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
	dm = &adev->dm;
	caps = &dm->backlight_caps;
	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
	caps->aux_support = false;
	max_cll = conn_base->hdr_sink_metadata.hdmi_type1.max_cll;
	min_cll = conn_base->hdr_sink_metadata.hdmi_type1.min_cll;

	if (caps->ext_caps->bits.oled == 1 ||
	    caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
	    caps->ext_caps->bits.hdr_aux_backlight_control == 1)
		caps->aux_support = true;

2451 2452 2453 2454 2455
	if (amdgpu_backlight == 0)
		caps->aux_support = false;
	else if (amdgpu_backlight == 1)
		caps->aux_support = true;

2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
	/* From the specification (CTA-861-G), for calculating the maximum
	 * luminance we need to use:
	 *	Luminance = 50*2**(CV/32)
	 * Where CV is a one-byte value.
	 * For calculating this expression we may need float point precision;
	 * to avoid this complexity level, we take advantage that CV is divided
	 * by a constant. From the Euclids division algorithm, we know that CV
	 * can be written as: CV = 32*q + r. Next, we replace CV in the
	 * Luminance expression and get 50*(2**q)*(2**(r/32)), hence we just
	 * need to pre-compute the value of r/32. For pre-computing the values
	 * We just used the following Ruby line:
	 *	(0...32).each {|cv| puts (50*2**(cv/32.0)).round}
	 * The results of the above expressions can be verified at
	 * pre_computed_values.
	 */
	q = max_cll >> 5;
	r = max_cll % 32;
	max = (1 << q) * pre_computed_values[r];

	// min luminance: maxLum * (CV/255)^2 / 100
	q = DIV_ROUND_CLOSEST(min_cll, 255);
	min = max * DIV_ROUND_CLOSEST((q * q), 100);

	caps->aux_max_input_signal = max;
	caps->aux_min_input_signal = min;
}

2483 2484
void amdgpu_dm_update_connector_after_detect(
		struct amdgpu_dm_connector *aconnector)
2485 2486 2487
{
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2488
	struct dc_sink *sink;
2489 2490 2491 2492 2493 2494

	/* MST handled by drm_mst framework */
	if (aconnector->mst_mgr.mst_state == true)
		return;

	sink = aconnector->dc_link->local_sink;
2495 2496
	if (sink)
		dc_sink_retain(sink);
2497

2498 2499
	/*
	 * Edid mgmt connector gets first update only in mode_valid hook and then
2500
	 * the connector sink is set to either fake or physical sink depends on link status.
2501
	 * Skip if already done during boot.
2502 2503 2504 2505
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
			&& aconnector->dc_em_sink) {

2506 2507 2508
		/*
		 * For S3 resume with headless use eml_sink to fake stream
		 * because on resume connector->sink is set to NULL
2509 2510 2511 2512
		 */
		mutex_lock(&dev->mode_config.mutex);

		if (sink) {
2513
			if (aconnector->dc_sink) {
2514
				amdgpu_dm_update_freesync_caps(connector, NULL);
2515 2516 2517 2518
				/*
				 * retain and release below are used to
				 * bump up refcount for sink because the link doesn't point
				 * to it anymore after disconnect, so on next crtc to connector
2519 2520
				 * reshuffle by UMD we will get into unwanted dc_sink release
				 */
2521
				dc_sink_release(aconnector->dc_sink);
2522
			}
2523
			aconnector->dc_sink = sink;
2524
			dc_sink_retain(aconnector->dc_sink);
2525 2526
			amdgpu_dm_update_freesync_caps(connector,
					aconnector->edid);
2527
		} else {
2528
			amdgpu_dm_update_freesync_caps(connector, NULL);
2529
			if (!aconnector->dc_sink) {
2530
				aconnector->dc_sink = aconnector->dc_em_sink;
2531
				dc_sink_retain(aconnector->dc_sink);
2532
			}
2533 2534 2535
		}

		mutex_unlock(&dev->mode_config.mutex);
2536 2537 2538

		if (sink)
			dc_sink_release(sink);
2539 2540 2541 2542 2543 2544 2545
		return;
	}

	/*
	 * TODO: temporary guard to look for proper fix
	 * if this sink is MST sink, we should not do anything
	 */
2546 2547
	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
		dc_sink_release(sink);
2548
		return;
2549
	}
2550 2551

	if (aconnector->dc_sink == sink) {
2552 2553 2554 2555
		/*
		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
		 * Do nothing!!
		 */
2556
		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
2557
				aconnector->connector_id);
2558 2559
		if (sink)
			dc_sink_release(sink);
2560 2561 2562
		return;
	}

2563
	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
2564 2565 2566 2567
		aconnector->connector_id, aconnector->dc_sink, sink);

	mutex_lock(&dev->mode_config.mutex);

2568 2569 2570 2571
	/*
	 * 1. Update status of the drm connector
	 * 2. Send an event and let userspace tell us what to do
	 */
2572
	if (sink) {
2573 2574 2575 2576
		/*
		 * TODO: check if we still need the S3 mode update workaround.
		 * If yes, put it here.
		 */
2577
		if (aconnector->dc_sink) {
2578
			amdgpu_dm_update_freesync_caps(connector, NULL);
2579 2580
			dc_sink_release(aconnector->dc_sink);
		}
2581 2582

		aconnector->dc_sink = sink;
2583
		dc_sink_retain(aconnector->dc_sink);
2584
		if (sink->dc_edid.length == 0) {
2585
			aconnector->edid = NULL;
2586 2587 2588 2589
			if (aconnector->dc_link->aux_mode) {
				drm_dp_cec_unset_edid(
					&aconnector->dm_dp_aux.aux);
			}
2590
		} else {
2591
			aconnector->edid =
2592
				(struct edid *)sink->dc_edid.raw_edid;
2593

2594
			drm_connector_update_edid_property(connector,
2595 2596 2597 2598
							   aconnector->edid);
			if (aconnector->dc_link->aux_mode)
				drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
						    aconnector->edid);
2599
		}
2600

2601
		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
2602
		update_connector_ext_caps(aconnector);
2603
	} else {
2604
		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
2605
		amdgpu_dm_update_freesync_caps(connector, NULL);
2606
		drm_connector_update_edid_property(connector, NULL);
2607
		aconnector->num_modes = 0;
2608
		dc_sink_release(aconnector->dc_sink);
2609
		aconnector->dc_sink = NULL;
2610
		aconnector->edid = NULL;
2611 2612 2613 2614 2615
#ifdef CONFIG_DRM_AMD_DC_HDCP
		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
#endif
2616 2617 2618
	}

	mutex_unlock(&dev->mode_config.mutex);
2619

2620 2621
	update_subconnector_property(aconnector);

2622 2623
	if (sink)
		dc_sink_release(sink);
2624 2625 2626 2627
}

static void handle_hpd_irq(void *param)
{
2628
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
2629 2630
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2631
	enum dc_connection_type new_connection_type = dc_connection_none;
2632
	struct amdgpu_device *adev = drm_to_adev(dev);
2633
#ifdef CONFIG_DRM_AMD_DC_HDCP
2634
	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
2635
#endif
2636

2637 2638 2639
	if (adev->dm.disable_hpd_irq)
		return;

2640 2641 2642
	/*
	 * In case of failure or MST no need to update connector status or notify the OS
	 * since (for MST case) MST does this in its own context.
2643 2644
	 */
	mutex_lock(&aconnector->hpd_lock);
2645

2646
#ifdef CONFIG_DRM_AMD_DC_HDCP
2647
	if (adev->dm.hdcp_workqueue) {
2648
		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
2649 2650
		dm_con_state->update_hdcp = true;
	}
2651
#endif
2652 2653 2654
	if (aconnector->fake_enable)
		aconnector->fake_enable = false;

2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
	if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
		DRM_ERROR("KMS: Failed to detect connector\n");

	if (aconnector->base.force && new_connection_type == dc_connection_none) {
		emulated_link_detect(aconnector->dc_link);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);

	} else if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
2670 2671 2672
		if (new_connection_type == dc_connection_none &&
		    aconnector->dc_link->type == dc_connection_none)
			dm_set_dpms_off(aconnector->dc_link);
2673

2674
		amdgpu_dm_update_connector_after_detect(aconnector);
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686

		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);
	}
	mutex_unlock(&aconnector->hpd_lock);

}

2687
static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
{
	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
	uint8_t dret;
	bool new_irq_handled = false;
	int dpcd_addr;
	int dpcd_bytes_to_read;

	const int max_process_count = 30;
	int process_count = 0;

	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);

	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
		/* DPCD 0x200 - 0x201 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT;
	} else {
		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT_ESI;
	}

	dret = drm_dp_dpcd_read(
		&aconnector->dm_dp_aux.aux,
		dpcd_addr,
		esi,
		dpcd_bytes_to_read);

	while (dret == dpcd_bytes_to_read &&
		process_count < max_process_count) {
		uint8_t retry;
		dret = 0;

		process_count++;

2723
		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
		/* handle HPD short pulse irq */
		if (aconnector->mst_mgr.mst_state)
			drm_dp_mst_hpd_irq(
				&aconnector->mst_mgr,
				esi,
				&new_irq_handled);

		if (new_irq_handled) {
			/* ACK at DPCD to notify down stream */
			const int ack_dpcd_bytes_to_write =
				dpcd_bytes_to_read - 1;

			for (retry = 0; retry < 3; retry++) {
				uint8_t wret;

				wret = drm_dp_dpcd_write(
					&aconnector->dm_dp_aux.aux,
					dpcd_addr + 1,
					&esi[1],
					ack_dpcd_bytes_to_write);
				if (wret == ack_dpcd_bytes_to_write)
					break;
			}

2748
			/* check if there is new irq to be handled */
2749 2750 2751 2752 2753 2754 2755
			dret = drm_dp_dpcd_read(
				&aconnector->dm_dp_aux.aux,
				dpcd_addr,
				esi,
				dpcd_bytes_to_read);

			new_irq_handled = false;
2756
		} else {
2757
			break;
2758
		}
2759 2760 2761
	}

	if (process_count == max_process_count)
2762
		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
2763 2764 2765 2766
}

static void handle_hpd_rx_irq(void *param)
{
2767
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
2768 2769
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2770
	struct dc_link *dc_link = aconnector->dc_link;
2771
	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
2772
	bool result = false;
2773
	enum dc_connection_type new_connection_type = dc_connection_none;
2774
	struct amdgpu_device *adev = drm_to_adev(dev);
2775
	union hpd_irq_data hpd_irq_data;
2776
	bool lock_flag = 0;
2777 2778

	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
2779

2780 2781 2782 2783
	if (adev->dm.disable_hpd_irq)
		return;


2784 2785
	/*
	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
2786 2787 2788
	 * conflict, after implement i2c helper, this mutex should be
	 * retired.
	 */
2789
	mutex_lock(&aconnector->hpd_lock);
2790

2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805
	read_hpd_rx_irq_data(dc_link, &hpd_irq_data);

	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
		(dc_link->type == dc_connection_mst_branch)) {
		if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY) {
			result = true;
			dm_handle_hpd_rx_irq(aconnector);
			goto out;
		} else if (hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
			result = false;
			dm_handle_hpd_rx_irq(aconnector);
			goto out;
		}
	}

2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	/*
	 * TODO: We need the lock to avoid touching DC state while it's being
	 * modified during automated compliance testing, or when link loss
	 * happens. While this should be split into subhandlers and proper
	 * interfaces to avoid having to conditionally lock like this in the
	 * outer layer, we need this workaround temporarily to allow MST
	 * lightup in some scenarios to avoid timeout.
	 */
	if (!amdgpu_in_reset(adev) &&
	    (hpd_rx_irq_check_link_loss_status(dc_link, &hpd_irq_data) ||
	     hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST)) {
2817
		mutex_lock(&adev->dm.dc_lock);
2818 2819 2820
		lock_flag = 1;
	}

2821
#ifdef CONFIG_DRM_AMD_DC_HDCP
2822
	result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, NULL);
2823
#else
2824
	result = dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL);
2825
#endif
2826
	if (!amdgpu_in_reset(adev) && lock_flag)
2827
		mutex_unlock(&adev->dm.dc_lock);
2828

2829
out:
2830
	if (result && !is_mst_root_connector) {
2831
		/* Downstream Port status changed. */
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
		if (!dc_link_detect_sink(dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(dc_link);

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		} else if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
2850 2851 2852 2853

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		}
	}
2864
#ifdef CONFIG_DRM_AMD_DC_HDCP
2865 2866 2867 2868
	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
		if (adev->dm.hdcp_workqueue)
			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
	}
2869
#endif
2870

2871
	if (dc_link->type != dc_connection_mst_branch)
2872
		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
2873 2874

	mutex_unlock(&aconnector->hpd_lock);
2875 2876 2877 2878
}

static void register_hpd_handlers(struct amdgpu_device *adev)
{
2879
	struct drm_device *dev = adev_to_drm(adev);
2880
	struct drm_connector *connector;
2881
	struct amdgpu_dm_connector *aconnector;
2882 2883 2884 2885 2886 2887 2888 2889 2890
	const struct dc_link *dc_link;
	struct dc_interrupt_params int_params = {0};

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	list_for_each_entry(connector,
			&dev->mode_config.connector_list, head)	{

2891
		aconnector = to_amdgpu_dm_connector(connector);
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915
		dc_link = aconnector->dc_link;

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source = dc_link->irq_source_hpd;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_irq,
					(void *) aconnector);
		}

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {

			/* Also register for DP short pulse (hpd_rx). */
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source =	dc_link->irq_source_hpd_rx;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_rx_irq,
					(void *) aconnector);
		}
	}
}

2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
#if defined(CONFIG_DRM_AMD_DC_SI)
/* Register IRQ sources and initialize IRQ callbacks */
static int dce60_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	/*
	 * Actions of amdgpu_irq_add_id():
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

	/* Use VBLANK interrupt */
	for (i = 0; i < adev->mode_info.num_crtc; i++) {
		r = amdgpu_irq_add_id(adev, client_id, i+1 , &adev->crtc_irq);
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i+1 , 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

	/* Use GRPH_PFLIP interrupt */
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

2999 3000 3001 3002 3003 3004 3005 3006
/* Register IRQ sources and initialize IRQ callbacks */
static int dce110_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
3007
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
3008

3009
	if (adev->asic_type >= CHIP_VEGA10)
3010
		client_id = SOC15_IH_CLIENTID_DCE;
3011 3012 3013 3014

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

3015 3016
	/*
	 * Actions of amdgpu_irq_add_id():
3017 3018 3019 3020 3021 3022 3023 3024 3025
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

3026
	/* Use VBLANK interrupt */
3027
	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
3028
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
3029 3030 3031 3032 3033 3034 3035
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
3036
			dc_interrupt_to_irq_source(dc, i, 0);
3037

3038
		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
3039 3040 3041 3042 3043 3044 3045 3046

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
	/* Use VUPDATE interrupt */
	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_vupdate_high_irq, c_irq_params);
	}

3068
	/* Use GRPH_PFLIP interrupt */
3069 3070
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
3071
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
3092 3093
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}

3104
#if defined(CONFIG_DRM_AMD_DC_DCN)
3105 3106 3107 3108 3109 3110 3111 3112
/* Register IRQ sources and initialize IRQ callbacks */
static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
	static const unsigned int vrtl_int_srcid[] = {
		DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
		DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
		DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
		DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
		DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
		DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
	};
#endif
3123 3124 3125 3126

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

3127 3128
	/*
	 * Actions of amdgpu_irq_add_id():
3129 3130 3131 3132 3133 3134 3135 3136
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling.
3137
	 */
3138 3139 3140 3141 3142

	/* Use VSTARTUP interrupt */
	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
			i++) {
3143
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158

		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

3159 3160 3161 3162
		amdgpu_dm_irq_register_interrupt(
			adev, &int_params, dm_crtc_high_irq, c_irq_params);
	}

3163 3164
	/* Use otg vertical line interrupt */
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
3165 3166 3167
	for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
				vrtl_int_srcid[i], &adev->vline0_irq);
3168 3169 3170 3171 3172 3173 3174 3175

		if (r) {
			DRM_ERROR("Failed to add vline0 irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
3176 3177 3178 3179 3180 3181
			dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);

		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) {
			DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]);
			break;
		}
3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193

		c_irq_params = &adev->dm.vline0_params[int_params.irq_source
					- DC_IRQ_SOURCE_DC1_VLINE0];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_dcn_vertical_interrupt0_high_irq, c_irq_params);
	}
#endif

3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
	 * to trigger at end of each vblank, regardless of state of the lock,
	 * matching DCE behaviour.
	 */
	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
	     i++) {
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);

		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

3218
		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3219
				dm_vupdate_high_irq, c_irq_params);
3220 3221
	}

3222 3223 3224 3225
	/* Use GRPH_PFLIP interrupt */
	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
			i++) {
3226
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

3246 3247 3248 3249 3250 3251 3252
	/* HPD */
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
			&adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}
3253

3254
	register_hpd_handlers(adev);
3255

3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278
	return 0;
}
/* Register Outbox IRQ sources and initialize IRQ callbacks */
static int register_outbox_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r, i;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
			&adev->dmub_outbox_irq);
	if (r) {
		DRM_ERROR("Failed to add outbox irq id!\n");
		return r;
	}

	if (dc->ctx->dmub_srv) {
		i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
		int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
3279
		int_params.irq_source =
3280
		dc_interrupt_to_irq_source(dc, i, 0);
3281

3282
		c_irq_params = &adev->dm.dmub_outbox_params[0];
3283 3284 3285 3286 3287

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3288
				dm_dmub_outbox1_low_irq, c_irq_params);
3289 3290 3291 3292 3293 3294
	}

	return 0;
}
#endif

3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
/*
 * Acquires the lock for the atomic state object and returns
 * the new atomic state.
 *
 * This should only be called during atomic check.
 */
static int dm_atomic_get_state(struct drm_atomic_state *state,
			       struct dm_atomic_state **dm_state)
{
	struct drm_device *dev = state->dev;
3305
	struct amdgpu_device *adev = drm_to_adev(dev);
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_state *priv_state;

	if (*dm_state)
		return 0;

	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
	if (IS_ERR(priv_state))
		return PTR_ERR(priv_state);

	*dm_state = to_dm_atomic_state(priv_state);

	return 0;
}

3321
static struct dm_atomic_state *
3322 3323 3324
dm_atomic_get_new_state(struct drm_atomic_state *state)
{
	struct drm_device *dev = state->dev;
3325
	struct amdgpu_device *adev = drm_to_adev(dev);
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_obj *obj;
	struct drm_private_state *new_obj_state;
	int i;

	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
		if (obj->funcs == dm->atomic_obj.funcs)
			return to_dm_atomic_state(new_obj_state);
	}

	return NULL;
}

static struct drm_private_state *
dm_atomic_duplicate_state(struct drm_private_obj *obj)
{
	struct dm_atomic_state *old_state, *new_state;

	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
	if (!new_state)
		return NULL;

	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);

3350 3351 3352 3353 3354
	old_state = to_dm_atomic_state(obj->state);

	if (old_state && old_state->context)
		new_state->context = dc_copy_state(old_state->context);

3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
	if (!new_state->context) {
		kfree(new_state);
		return NULL;
	}

	return &new_state->base;
}

static void dm_atomic_destroy_state(struct drm_private_obj *obj,
				    struct drm_private_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);

	if (dm_state && dm_state->context)
		dc_release_state(dm_state->context);

	kfree(dm_state);
}

static struct drm_private_state_funcs dm_atomic_state_funcs = {
	.atomic_duplicate_state = dm_atomic_duplicate_state,
	.atomic_destroy_state = dm_atomic_destroy_state,
};

3379 3380
static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
{
3381
	struct dm_atomic_state *state;
3382 3383 3384 3385
	int r;

	adev->mode_info.mode_config_initialized = true;

3386 3387
	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
3388

3389 3390
	adev_to_drm(adev)->mode_config.max_width = 16384;
	adev_to_drm(adev)->mode_config.max_height = 16384;
3391

3392 3393
	adev_to_drm(adev)->mode_config.preferred_depth = 24;
	adev_to_drm(adev)->mode_config.prefer_shadow = 1;
3394
	/* indicates support for immediate flip */
3395
	adev_to_drm(adev)->mode_config.async_page_flip = true;
3396

3397
	adev_to_drm(adev)->mode_config.fb_base = adev->gmc.aper_base;
3398

3399 3400 3401 3402
	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (!state)
		return -ENOMEM;

3403
	state->context = dc_create_state(adev->dm.dc);
3404 3405 3406 3407 3408 3409 3410
	if (!state->context) {
		kfree(state);
		return -ENOMEM;
	}

	dc_resource_state_copy_construct_current(adev->dm.dc, state->context);

3411
	drm_atomic_private_obj_init(adev_to_drm(adev),
3412
				    &adev->dm.atomic_obj,
3413 3414 3415
				    &state->base,
				    &dm_atomic_state_funcs);

3416
	r = amdgpu_display_modeset_create_props(adev);
3417 3418 3419
	if (r) {
		dc_release_state(state->context);
		kfree(state);
3420
		return r;
3421
	}
3422

3423
	r = amdgpu_dm_audio_init(adev);
3424 3425 3426
	if (r) {
		dc_release_state(state->context);
		kfree(state);
3427
		return r;
3428
	}
3429

3430 3431 3432
	return 0;
}

3433 3434
#define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
#define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
3435
#define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
3436

3437 3438 3439
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

3440 3441 3442 3443 3444
static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm)
{
#if defined(CONFIG_ACPI)
	struct amdgpu_dm_backlight_caps caps;

3445 3446
	memset(&caps, 0, sizeof(caps));

3447 3448 3449
	if (dm->backlight_caps.caps_valid)
		return;

3450
	amdgpu_acpi_get_backlight_caps(&caps);
3451
	if (caps.caps_valid) {
3452 3453 3454
		dm->backlight_caps.caps_valid = true;
		if (caps.aux_support)
			return;
3455 3456 3457 3458 3459 3460 3461 3462 3463
		dm->backlight_caps.min_input_signal = caps.min_input_signal;
		dm->backlight_caps.max_input_signal = caps.max_input_signal;
	} else {
		dm->backlight_caps.min_input_signal =
				AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
		dm->backlight_caps.max_input_signal =
				AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
	}
#else
3464 3465 3466
	if (dm->backlight_caps.aux_support)
		return;

3467 3468
	dm->backlight_caps.min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
	dm->backlight_caps.max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
3469 3470 3471
#endif
}

3472 3473
static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
				unsigned *min, unsigned *max)
3474 3475
{
	if (!caps)
3476
		return 0;
3477

3478 3479 3480 3481
	if (caps->aux_support) {
		// Firmware limits are in nits, DC API wants millinits.
		*max = 1000 * caps->aux_max_input_signal;
		*min = 1000 * caps->aux_min_input_signal;
3482
	} else {
3483 3484 3485
		// Firmware limits are 8-bit, PWM control is 16-bit.
		*max = 0x101 * caps->max_input_signal;
		*min = 0x101 * caps->min_input_signal;
3486
	}
3487 3488
	return 1;
}
3489

3490 3491 3492 3493
static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
					uint32_t brightness)
{
	unsigned min, max;
3494

3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
	if (!get_brightness_range(caps, &min, &max))
		return brightness;

	// Rescale 0..255 to min..max
	return min + DIV_ROUND_CLOSEST((max - min) * brightness,
				       AMDGPU_MAX_BL_LEVEL);
}

static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
				      uint32_t brightness)
{
	unsigned min, max;

	if (!get_brightness_range(caps, &min, &max))
		return brightness;

	if (brightness < min)
		return 0;
	// Rescale min..max to 0..255
	return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min),
				 max - min);
3516 3517
}

3518 3519
static int amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
					 u32 user_brightness)
3520
{
3521
	struct amdgpu_dm_backlight_caps caps;
3522
	struct dc_link *link[AMDGPU_DM_MAX_NUM_EDP];
3523
	u32 brightness[AMDGPU_DM_MAX_NUM_EDP];
3524
	bool rc;
3525
	int i;
3526

3527 3528
	amdgpu_dm_update_backlight_caps(dm);
	caps = dm->backlight_caps;
3529

3530 3531 3532
	for (i = 0; i < dm->num_of_edps; i++) {
		dm->brightness[i] = user_brightness;
		brightness[i] = convert_brightness_from_user(&caps, dm->brightness[i]);
3533
		link[i] = (struct dc_link *)dm->backlight_link[i];
3534
	}
3535

3536
	/* Change brightness based on AUX property */
3537 3538
	if (caps.aux_support) {
		for (i = 0; i < dm->num_of_edps; i++) {
3539
			rc = dc_link_set_backlight_level_nits(link[i], true, brightness[i],
3540 3541
				AUX_BL_DEFAULT_TRANSITION_TIME_MS);
			if (!rc) {
3542
				DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", i);
3543 3544 3545 3546 3547
				break;
			}
		}
	} else {
		for (i = 0; i < dm->num_of_edps; i++) {
3548
			rc = dc_link_set_backlight_level(dm->backlight_link[i], brightness[i], 0);
3549
			if (!rc) {
3550
				DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", i);
3551 3552 3553 3554
				break;
			}
		}
	}
3555 3556

	return rc ? 0 : 1;
3557 3558
}

3559
static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
3560
{
3561
	struct amdgpu_display_manager *dm = bl_get_data(bd);
3562 3563 3564 3565 3566 3567 3568 3569

	amdgpu_dm_backlight_set_level(dm, bd->props.brightness);

	return 0;
}

static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm)
{
3570 3571 3572 3573
	struct amdgpu_dm_backlight_caps caps;

	amdgpu_dm_update_backlight_caps(dm);
	caps = dm->backlight_caps;
3574

3575
	if (caps.aux_support) {
3576
		struct dc_link *link = (struct dc_link *)dm->backlight_link[0];
3577 3578 3579 3580 3581
		u32 avg, peak;
		bool rc;

		rc = dc_link_get_backlight_level_nits(link, &avg, &peak);
		if (!rc)
3582
			return dm->brightness[0];
3583 3584
		return convert_brightness_to_user(&caps, avg);
	} else {
3585
		int ret = dc_link_get_backlight_level(dm->backlight_link[0]);
3586 3587

		if (ret == DC_ERROR_UNEXPECTED)
3588
			return dm->brightness[0];
3589 3590
		return convert_brightness_to_user(&caps, ret);
	}
3591 3592
}

3593 3594 3595 3596 3597 3598 3599
static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
{
	struct amdgpu_display_manager *dm = bl_get_data(bd);

	return amdgpu_dm_backlight_get_level(dm);
}

3600
static const struct backlight_ops amdgpu_dm_backlight_ops = {
3601
	.options = BL_CORE_SUSPENDRESUME,
3602 3603 3604 3605
	.get_brightness = amdgpu_dm_backlight_get_brightness,
	.update_status	= amdgpu_dm_backlight_update_status,
};

3606 3607
static void
amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
3608 3609 3610
{
	char bl_name[16];
	struct backlight_properties props = { 0 };
3611
	int i;
3612

3613
	amdgpu_dm_update_backlight_caps(dm);
3614 3615
	for (i = 0; i < dm->num_of_edps; i++)
		dm->brightness[i] = AMDGPU_MAX_BL_LEVEL;
3616

3617
	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
3618
	props.brightness = AMDGPU_MAX_BL_LEVEL;
3619 3620 3621
	props.type = BACKLIGHT_RAW;

	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
3622
		 adev_to_drm(dm->adev)->primary->index);
3623 3624

	dm->backlight_dev = backlight_device_register(bl_name,
3625 3626 3627 3628
						      adev_to_drm(dm->adev)->dev,
						      dm,
						      &amdgpu_dm_backlight_ops,
						      &props);
3629

3630
	if (IS_ERR(dm->backlight_dev))
3631 3632
		DRM_ERROR("DM: Backlight registration failed!\n");
	else
3633
		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
3634 3635 3636 3637
}

#endif

3638
static int initialize_plane(struct amdgpu_display_manager *dm,
3639
			    struct amdgpu_mode_info *mode_info, int plane_id,
3640 3641
			    enum drm_plane_type plane_type,
			    const struct dc_plane_cap *plane_cap)
3642
{
H
Harry Wentland 已提交
3643
	struct drm_plane *plane;
3644 3645 3646
	unsigned long possible_crtcs;
	int ret = 0;

H
Harry Wentland 已提交
3647
	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
3648 3649 3650 3651
	if (!plane) {
		DRM_ERROR("KMS: Failed to allocate plane\n");
		return -ENOMEM;
	}
3652
	plane->type = plane_type;
3653 3654

	/*
3655 3656 3657 3658
	 * HACK: IGT tests expect that the primary plane for a CRTC
	 * can only have one possible CRTC. Only expose support for
	 * any CRTC if they're not going to be used as a primary plane
	 * for a CRTC - like overlay or underlay planes.
3659 3660 3661 3662 3663
	 */
	possible_crtcs = 1 << plane_id;
	if (plane_id >= dm->dc->caps.max_streams)
		possible_crtcs = 0xff;

3664
	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
3665 3666 3667

	if (ret) {
		DRM_ERROR("KMS: Failed to initialize plane\n");
3668
		kfree(plane);
3669 3670 3671
		return ret;
	}

3672 3673 3674
	if (mode_info)
		mode_info->planes[plane_id] = plane;

3675 3676 3677
	return ret;
}

3678 3679 3680 3681 3682 3683 3684 3685 3686

static void register_backlight_device(struct amdgpu_display_manager *dm,
				      struct dc_link *link)
{
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
	    link->type != dc_connection_none) {
3687 3688
		/*
		 * Event if registration failed, we should continue with
3689 3690 3691
		 * DM initialization because not having a backlight control
		 * is better then a black screen.
		 */
3692 3693
		if (!dm->backlight_dev)
			amdgpu_dm_register_backlight_device(dm);
3694

3695 3696 3697 3698
		if (dm->backlight_dev) {
			dm->backlight_link[dm->num_of_edps] = link;
			dm->num_of_edps++;
		}
3699 3700 3701 3702 3703
	}
#endif
}


3704 3705
/*
 * In this architecture, the association
3706 3707 3708 3709 3710 3711
 * connector -> encoder -> crtc
 * id not really requried. The crtc and connector will hold the
 * display_index as an abstraction to use with DAL component
 *
 * Returns 0 on success
 */
3712
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
3713 3714
{
	struct amdgpu_display_manager *dm = &adev->dm;
3715
	int32_t i;
3716
	struct amdgpu_dm_connector *aconnector = NULL;
3717
	struct amdgpu_encoder *aencoder = NULL;
3718
	struct amdgpu_mode_info *mode_info = &adev->mode_info;
3719
	uint32_t link_cnt;
3720
	int32_t primary_planes;
3721
	enum dc_connection_type new_connection_type = dc_connection_none;
3722
	const struct dc_plane_cap *plane;
3723

3724 3725 3726 3727
	dm->display_indexes_num = dm->dc->caps.max_streams;
	/* Update the actual used number of crtc */
	adev->mode_info.num_crtc = adev->dm.display_indexes_num;

3728 3729 3730
	link_cnt = dm->dc->caps.max_links;
	if (amdgpu_dm_mode_config_init(dm->adev)) {
		DRM_ERROR("DM: Failed to initialize mode config\n");
3731
		return -EINVAL;
3732 3733
	}

3734 3735
	/* There is one primary plane per CRTC */
	primary_planes = dm->dc->caps.max_streams;
3736
	ASSERT(primary_planes <= AMDGPU_MAX_PLANES);
3737

3738 3739 3740 3741 3742
	/*
	 * Initialize primary planes, implicit planes for legacy IOCTLS.
	 * Order is reversed to match iteration order in atomic check.
	 */
	for (i = (primary_planes - 1); i >= 0; i--) {
3743 3744
		plane = &dm->dc->caps.planes[i];

3745
		if (initialize_plane(dm, mode_info, i,
3746
				     DRM_PLANE_TYPE_PRIMARY, plane)) {
3747
			DRM_ERROR("KMS: Failed to initialize primary plane\n");
3748
			goto fail;
3749
		}
3750
	}
3751

3752 3753 3754 3755 3756
	/*
	 * Initialize overlay planes, index starting after primary planes.
	 * These planes have a higher DRM index than the primary planes since
	 * they should be considered as having a higher z-order.
	 * Order is reversed to match iteration order in atomic check.
3757 3758 3759
	 *
	 * Only support DCN for now, and only expose one so we don't encourage
	 * userspace to use up all the pipes.
3760
	 */
3761 3762 3763 3764 3765 3766 3767 3768 3769
	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];

		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
			continue;

		if (!plane->blends_with_above || !plane->blends_with_below)
			continue;

3770
		if (!plane->pixel_format_support.argb8888)
3771 3772
			continue;

3773
		if (initialize_plane(dm, NULL, primary_planes + i,
3774
				     DRM_PLANE_TYPE_OVERLAY, plane)) {
3775
			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
3776
			goto fail;
3777
		}
3778 3779 3780

		/* Only create one overlay plane. */
		break;
3781
	}
3782

3783
	for (i = 0; i < dm->dc->caps.max_streams; i++)
H
Harry Wentland 已提交
3784
		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
3785
			DRM_ERROR("KMS: Failed to initialize crtc\n");
3786
			goto fail;
3787 3788
		}

3789
#if defined(CONFIG_DRM_AMD_DC_DCN)
3790 3791 3792 3793
	/* Use Outbox interrupt */
	switch (adev->asic_type) {
	case CHIP_SIENNA_CICHLID:
	case CHIP_NAVY_FLOUNDER:
3794 3795 3796
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	case CHIP_YELLOW_CARP:
#endif
3797 3798 3799 3800 3801 3802 3803 3804 3805
	case CHIP_RENOIR:
		if (register_outbox_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
			goto fail;
		}
		break;
	default:
		DRM_DEBUG_KMS("Unsupported ASIC type for outbox: 0x%X\n", adev->asic_type);
	}
3806
#endif
3807

3808 3809
	/* loops over all connectors on the board */
	for (i = 0; i < link_cnt; i++) {
3810
		struct dc_link *link = NULL;
3811 3812 3813 3814 3815 3816 3817 3818 3819 3820

		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
			DRM_ERROR(
				"KMS: Cannot support more than %d display indexes\n",
					AMDGPU_DM_MAX_DISPLAY_INDEX);
			continue;
		}

		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
		if (!aconnector)
3821
			goto fail;
3822 3823

		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
3824
		if (!aencoder)
3825
			goto fail;
3826 3827 3828

		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
			DRM_ERROR("KMS: Failed to initialize encoder\n");
3829
			goto fail;
3830 3831 3832 3833
		}

		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
			DRM_ERROR("KMS: Failed to initialize connector\n");
3834
			goto fail;
3835 3836
		}

3837 3838
		link = dc_get_link_at_index(dm->dc, i);

3839 3840 3841 3842 3843 3844 3845 3846
		if (!dc_link_detect_sink(link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(link);
			amdgpu_dm_update_connector_after_detect(aconnector);

		} else if (dc_link_detect(link, DETECT_REASON_BOOT)) {
3847
			amdgpu_dm_update_connector_after_detect(aconnector);
3848
			register_backlight_device(dm, link);
3849 3850
			if (amdgpu_dc_feature_mask & DC_PSR_MASK)
				amdgpu_dm_set_psr_caps(link);
3851 3852 3853
		}


3854 3855 3856 3857
	}

	/* Software is initialized. Now we can register interrupt handlers. */
	switch (adev->asic_type) {
3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
		if (dce60_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
			goto fail;
		}
		break;
#endif
3869 3870
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
3871 3872 3873
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
3874 3875 3876 3877 3878 3879
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
3880
	case CHIP_POLARIS12:
3881
	case CHIP_VEGAM:
3882
	case CHIP_VEGA10:
3883
	case CHIP_VEGA12:
3884
	case CHIP_VEGA20:
3885 3886
		if (dce110_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
3887
			goto fail;
3888 3889
		}
		break;
3890
#if defined(CONFIG_DRM_AMD_DC_DCN)
3891
	case CHIP_RAVEN:
3892
	case CHIP_NAVI12:
3893
	case CHIP_NAVI10:
3894
	case CHIP_NAVI14:
3895
	case CHIP_RENOIR:
3896
	case CHIP_SIENNA_CICHLID:
3897
	case CHIP_NAVY_FLOUNDER:
3898
	case CHIP_DIMGREY_CAVEFISH:
3899
	case CHIP_BEIGE_GOBY:
3900
	case CHIP_VANGOGH:
3901 3902 3903
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	case CHIP_YELLOW_CARP:
#endif
3904 3905
		if (dcn10_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
3906
			goto fail;
3907 3908 3909
		}
		break;
#endif
3910
	default:
3911
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
3912
		goto fail;
3913 3914 3915
	}

	return 0;
3916
fail:
3917 3918
	kfree(aencoder);
	kfree(aconnector);
3919

3920
	return -EINVAL;
3921 3922
}

3923
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
3924
{
3925
	drm_atomic_private_obj_fini(&dm->atomic_obj);
3926 3927 3928 3929 3930 3931 3932
	return;
}

/******************************************************************************
 * amdgpu_display_funcs functions
 *****************************************************************************/

3933
/*
3934 3935 3936 3937 3938 3939 3940 3941
 * dm_bandwidth_update - program display watermarks
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate and program the display watermarks and line buffer allocation.
 */
static void dm_bandwidth_update(struct amdgpu_device *adev)
{
3942
	/* TODO: implement later */
3943 3944
}

3945
static const struct amdgpu_display_funcs dm_display_funcs = {
3946 3947
	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
3948 3949
	.backlight_set_level = NULL, /* never called for DC */
	.backlight_get_level = NULL, /* never called for DC */
3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960
	.hpd_sense = NULL,/* called unconditionally */
	.hpd_set_polarity = NULL, /* called unconditionally */
	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
	.page_flip_get_scanoutpos =
		dm_crtc_get_scanoutpos,/* called unconditionally */
	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
};

#if defined(CONFIG_DEBUG_KERNEL_DC)

3961 3962 3963 3964
static ssize_t s3_debug_store(struct device *device,
			      struct device_attribute *attr,
			      const char *buf,
			      size_t count)
3965 3966 3967
{
	int ret;
	int s3_state;
3968
	struct drm_device *drm_dev = dev_get_drvdata(device);
3969
	struct amdgpu_device *adev = drm_to_adev(drm_dev);
3970 3971 3972 3973 3974 3975

	ret = kstrtoint(buf, 0, &s3_state);

	if (ret == 0) {
		if (s3_state) {
			dm_resume(adev);
3976
			drm_kms_helper_hotplug_event(adev_to_drm(adev));
3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992
		} else
			dm_suspend(adev);
	}

	return ret == 0 ? count : 0;
}

DEVICE_ATTR_WO(s3_debug);

#endif

static int dm_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	switch (adev->asic_type) {
3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
	case CHIP_OLAND:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 2;
		adev->mode_info.num_dig = 2;
		break;
#endif
4007 4008 4009 4010 4011 4012
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023
	case CHIP_KAVERI:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_KABINI:
	case CHIP_MULLINS:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
	case CHIP_FIJI:
	case CHIP_TONGA:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_CARRIZO:
		adev->mode_info.num_crtc = 3;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_STONEY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_POLARIS11:
4041
	case CHIP_POLARIS12:
4042 4043 4044 4045 4046
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
	case CHIP_POLARIS10:
4047
	case CHIP_VEGAM:
4048 4049 4050 4051
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
4052
	case CHIP_VEGA10:
4053
	case CHIP_VEGA12:
4054
	case CHIP_VEGA20:
4055 4056 4057 4058
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
4059
#if defined(CONFIG_DRM_AMD_DC_DCN)
4060
	case CHIP_RAVEN:
4061 4062
	case CHIP_RENOIR:
	case CHIP_VANGOGH:
4063 4064 4065 4066
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
4067
	case CHIP_NAVI10:
4068
	case CHIP_NAVI12:
4069
	case CHIP_SIENNA_CICHLID:
4070
	case CHIP_NAVY_FLOUNDER:
4071 4072 4073 4074
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
4075 4076 4077 4078 4079 4080 4081
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	case CHIP_YELLOW_CARP:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
#endif
4082
	case CHIP_NAVI14:
4083
	case CHIP_DIMGREY_CAVEFISH:
4084 4085 4086 4087
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
4088 4089 4090 4091 4092
	case CHIP_BEIGE_GOBY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 2;
		adev->mode_info.num_dig = 2;
		break;
4093
#endif
4094
	default:
4095
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
4096 4097 4098
		return -EINVAL;
	}

4099 4100
	amdgpu_dm_set_irq_funcs(adev);

4101 4102 4103
	if (adev->mode_info.funcs == NULL)
		adev->mode_info.funcs = &dm_display_funcs;

4104 4105
	/*
	 * Note: Do NOT change adev->audio_endpt_rreg and
4106
	 * adev->audio_endpt_wreg because they are initialised in
4107 4108
	 * amdgpu_device_init()
	 */
4109 4110
#if defined(CONFIG_DEBUG_KERNEL_DC)
	device_create_file(
4111
		adev_to_drm(adev)->dev,
4112 4113 4114 4115 4116 4117
		&dev_attr_s3_debug);
#endif

	return 0;
}

4118
static bool modeset_required(struct drm_crtc_state *crtc_state,
4119 4120
			     struct dc_stream_state *new_stream,
			     struct dc_stream_state *old_stream)
4121
{
4122
	return crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
4123 4124 4125 4126
}

static bool modereset_required(struct drm_crtc_state *crtc_state)
{
4127
	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
4128 4129
}

4130
static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
	.destroy = amdgpu_dm_encoder_destroy,
};


4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183
static void get_min_max_dc_plane_scaling(struct drm_device *dev,
					 struct drm_framebuffer *fb,
					 int *min_downscale, int *max_upscale)
{
	struct amdgpu_device *adev = drm_to_adev(dev);
	struct dc *dc = adev->dm.dc;
	/* Caps for all supported planes are the same on DCE and DCN 1 - 3 */
	struct dc_plane_cap *plane_cap = &dc->caps.planes[0];

	switch (fb->format->format) {
	case DRM_FORMAT_P010:
	case DRM_FORMAT_NV12:
	case DRM_FORMAT_NV21:
		*max_upscale = plane_cap->max_upscale_factor.nv12;
		*min_downscale = plane_cap->max_downscale_factor.nv12;
		break;

	case DRM_FORMAT_XRGB16161616F:
	case DRM_FORMAT_ARGB16161616F:
	case DRM_FORMAT_XBGR16161616F:
	case DRM_FORMAT_ABGR16161616F:
		*max_upscale = plane_cap->max_upscale_factor.fp16;
		*min_downscale = plane_cap->max_downscale_factor.fp16;
		break;

	default:
		*max_upscale = plane_cap->max_upscale_factor.argb8888;
		*min_downscale = plane_cap->max_downscale_factor.argb8888;
		break;
	}

	/*
	 * A factor of 1 in the plane_cap means to not allow scaling, ie. use a
	 * scaling factor of 1.0 == 1000 units.
	 */
	if (*max_upscale == 1)
		*max_upscale = 1000;

	if (*min_downscale == 1)
		*min_downscale = 1000;
}


4184 4185
static int fill_dc_scaling_info(const struct drm_plane_state *state,
				struct dc_scaling_info *scaling_info)
4186
{
4187
	int scale_w, scale_h, min_downscale, max_upscale;
4188

4189
	memset(scaling_info, 0, sizeof(*scaling_info));
4190

4191 4192 4193
	/* Source is fixed 16.16 but we ignore mantissa for now... */
	scaling_info->src_rect.x = state->src_x >> 16;
	scaling_info->src_rect.y = state->src_y >> 16;
4194

4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
	/*
	 * For reasons we don't (yet) fully understand a non-zero
	 * src_y coordinate into an NV12 buffer can cause a
	 * system hang. To avoid hangs (and maybe be overly cautious)
	 * let's reject both non-zero src_x and src_y.
	 *
	 * We currently know of only one use-case to reproduce a
	 * scenario with non-zero src_x and src_y for NV12, which
	 * is to gesture the YouTube Android app into full screen
	 * on ChromeOS.
	 */
	if (state->fb &&
	    state->fb->format->format == DRM_FORMAT_NV12 &&
	    (scaling_info->src_rect.x != 0 ||
	     scaling_info->src_rect.y != 0))
		return -EINVAL;

4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
	scaling_info->src_rect.width = state->src_w >> 16;
	if (scaling_info->src_rect.width == 0)
		return -EINVAL;

	scaling_info->src_rect.height = state->src_h >> 16;
	if (scaling_info->src_rect.height == 0)
		return -EINVAL;

	scaling_info->dst_rect.x = state->crtc_x;
	scaling_info->dst_rect.y = state->crtc_y;
4222 4223

	if (state->crtc_w == 0)
4224
		return -EINVAL;
4225

4226
	scaling_info->dst_rect.width = state->crtc_w;
4227 4228

	if (state->crtc_h == 0)
4229
		return -EINVAL;
4230

4231
	scaling_info->dst_rect.height = state->crtc_h;
4232

4233 4234
	/* DRM doesn't specify clipping on destination output. */
	scaling_info->clip_rect = scaling_info->dst_rect;
4235

4236 4237 4238 4239 4240 4241 4242 4243 4244
	/* Validate scaling per-format with DC plane caps */
	if (state->plane && state->plane->dev && state->fb) {
		get_min_max_dc_plane_scaling(state->plane->dev, state->fb,
					     &min_downscale, &max_upscale);
	} else {
		min_downscale = 250;
		max_upscale = 16000;
	}

4245 4246
	scale_w = scaling_info->dst_rect.width * 1000 /
		  scaling_info->src_rect.width;
4247

4248
	if (scale_w < min_downscale || scale_w > max_upscale)
4249 4250 4251 4252 4253
		return -EINVAL;

	scale_h = scaling_info->dst_rect.height * 1000 /
		  scaling_info->src_rect.height;

4254
	if (scale_h < min_downscale || scale_h > max_upscale)
4255 4256
		return -EINVAL;

4257 4258 4259 4260
	/*
	 * The "scaling_quality" can be ignored for now, quality = 0 has DC
	 * assume reasonable defaults based on the format.
	 */
4261

4262
	return 0;
4263
}
4264

4265 4266 4267
static void
fill_gfx8_tiling_info_from_flags(union dc_tiling_info *tiling_info,
				 uint64_t tiling_flags)
4268
{
4269 4270 4271
	/* Fill GFX8 params */
	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
4272

4273 4274 4275 4276 4277
		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
4278

4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291
		/* XXX fix me for VI */
		tiling_info->gfx8.num_banks = num_banks;
		tiling_info->gfx8.array_mode =
				DC_ARRAY_2D_TILED_THIN1;
		tiling_info->gfx8.tile_split = tile_split;
		tiling_info->gfx8.bank_width = bankw;
		tiling_info->gfx8.bank_height = bankh;
		tiling_info->gfx8.tile_aspect = mtaspect;
		tiling_info->gfx8.tile_mode =
				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
			== DC_ARRAY_1D_TILED_THIN1) {
		tiling_info->gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
4292 4293
	}

4294 4295
	tiling_info->gfx8.pipe_config =
			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
4296 4297
}

4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317
static void
fill_gfx9_tiling_info_from_device(const struct amdgpu_device *adev,
				  union dc_tiling_info *tiling_info)
{
	tiling_info->gfx9.num_pipes =
		adev->gfx.config.gb_addr_config_fields.num_pipes;
	tiling_info->gfx9.num_banks =
		adev->gfx.config.gb_addr_config_fields.num_banks;
	tiling_info->gfx9.pipe_interleave =
		adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
	tiling_info->gfx9.num_shader_engines =
		adev->gfx.config.gb_addr_config_fields.num_se;
	tiling_info->gfx9.max_compressed_frags =
		adev->gfx.config.gb_addr_config_fields.max_compress_frags;
	tiling_info->gfx9.num_rb_per_se =
		adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
	tiling_info->gfx9.shaderEnable = 1;
	if (adev->asic_type == CHIP_SIENNA_CICHLID ||
	    adev->asic_type == CHIP_NAVY_FLOUNDER ||
	    adev->asic_type == CHIP_DIMGREY_CAVEFISH ||
4318
	    adev->asic_type == CHIP_BEIGE_GOBY ||
4319 4320 4321
#if defined(CONFIG_DRM_AMD_DC_DCN3_1)
	    adev->asic_type == CHIP_YELLOW_CARP ||
#endif
4322 4323
	    adev->asic_type == CHIP_VANGOGH)
		tiling_info->gfx9.num_pkrs = adev->gfx.config.gb_addr_config_fields.num_pkrs;
4324 4325
}

4326
static int
4327 4328 4329 4330 4331 4332 4333
validate_dcc(struct amdgpu_device *adev,
	     const enum surface_pixel_format format,
	     const enum dc_rotation_angle rotation,
	     const union dc_tiling_info *tiling_info,
	     const struct dc_plane_dcc_param *dcc,
	     const struct dc_plane_address *address,
	     const struct plane_size *plane_size)
4334 4335
{
	struct dc *dc = adev->dm.dc;
4336 4337
	struct dc_dcc_surface_param input;
	struct dc_surface_dcc_cap output;
4338

4339 4340 4341
	memset(&input, 0, sizeof(input));
	memset(&output, 0, sizeof(output));

4342
	if (!dcc->enable)
4343 4344
		return 0;

4345 4346
	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN ||
	    !dc->cap_funcs.get_dcc_compression_cap)
4347
		return -EINVAL;
4348

4349
	input.format = format;
4350 4351
	input.surface_size.width = plane_size->surface_size.width;
	input.surface_size.height = plane_size->surface_size.height;
4352
	input.swizzle_mode = tiling_info->gfx9.swizzle;
4353

4354
	if (rotation == ROTATION_ANGLE_0 || rotation == ROTATION_ANGLE_180)
4355
		input.scan = SCAN_DIRECTION_HORIZONTAL;
4356
	else if (rotation == ROTATION_ANGLE_90 || rotation == ROTATION_ANGLE_270)
4357 4358 4359
		input.scan = SCAN_DIRECTION_VERTICAL;

	if (!dc->cap_funcs.get_dcc_compression_cap(dc, &input, &output))
4360
		return -EINVAL;
4361 4362

	if (!output.capable)
4363
		return -EINVAL;
4364

4365 4366
	if (dcc->independent_64b_blks == 0 &&
	    output.grph.rgb.independent_64b_blks != 0)
4367
		return -EINVAL;
4368

4369 4370 4371
	return 0;
}

4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
static bool
modifier_has_dcc(uint64_t modifier)
{
	return IS_AMD_FMT_MOD(modifier) && AMD_FMT_MOD_GET(DCC, modifier);
}

static unsigned
modifier_gfx9_swizzle_mode(uint64_t modifier)
{
	if (modifier == DRM_FORMAT_MOD_LINEAR)
		return 0;

	return AMD_FMT_MOD_GET(TILE, modifier);
}

4387 4388 4389
static const struct drm_format_info *
amd_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
{
4390
	return amdgpu_lookup_format_info(cmd->pixel_format, cmd->modifier[0]);
4391 4392
}

4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
static void
fill_gfx9_tiling_info_from_modifier(const struct amdgpu_device *adev,
				    union dc_tiling_info *tiling_info,
				    uint64_t modifier)
{
	unsigned int mod_bank_xor_bits = AMD_FMT_MOD_GET(BANK_XOR_BITS, modifier);
	unsigned int mod_pipe_xor_bits = AMD_FMT_MOD_GET(PIPE_XOR_BITS, modifier);
	unsigned int pkrs_log2 = AMD_FMT_MOD_GET(PACKERS, modifier);
	unsigned int pipes_log2 = min(4u, mod_pipe_xor_bits);

	fill_gfx9_tiling_info_from_device(adev, tiling_info);

	if (!IS_AMD_FMT_MOD(modifier))
		return;

	tiling_info->gfx9.num_pipes = 1u << pipes_log2;
	tiling_info->gfx9.num_shader_engines = 1u << (mod_pipe_xor_bits - pipes_log2);

	if (adev->family >= AMDGPU_FAMILY_NV) {
		tiling_info->gfx9.num_pkrs = 1u << pkrs_log2;
	} else {
		tiling_info->gfx9.num_banks = 1u << mod_bank_xor_bits;

		/* for DCC we know it isn't rb aligned, so rb_per_se doesn't matter. */
	}
}

4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432
enum dm_micro_swizzle {
	MICRO_SWIZZLE_Z = 0,
	MICRO_SWIZZLE_S = 1,
	MICRO_SWIZZLE_D = 2,
	MICRO_SWIZZLE_R = 3
};

static bool dm_plane_format_mod_supported(struct drm_plane *plane,
					  uint32_t format,
					  uint64_t modifier)
{
	struct amdgpu_device *adev = drm_to_adev(plane->dev);
	const struct drm_format_info *info = drm_format_info(format);
4433
	int i;
4434 4435 4436 4437 4438 4439 4440

	enum dm_micro_swizzle microtile = modifier_gfx9_swizzle_mode(modifier) & 3;

	if (!info)
		return false;

	/*
4441 4442 4443
	 * We always have to allow these modifiers:
	 * 1. Core DRM checks for LINEAR support if userspace does not provide modifiers.
	 * 2. Not passing any modifiers is the same as explicitly passing INVALID.
4444
	 */
4445 4446
	if (modifier == DRM_FORMAT_MOD_LINEAR ||
	    modifier == DRM_FORMAT_MOD_INVALID) {
4447
		return true;
4448
	}
4449

4450 4451 4452 4453 4454 4455
	/* Check that the modifier is on the list of the plane's supported modifiers. */
	for (i = 0; i < plane->modifier_count; i++) {
		if (modifier == plane->modifiers[i])
			break;
	}
	if (i == plane->modifier_count)
4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475
		return false;

	/*
	 * For D swizzle the canonical modifier depends on the bpp, so check
	 * it here.
	 */
	if (AMD_FMT_MOD_GET(TILE_VERSION, modifier) == AMD_FMT_MOD_TILE_VER_GFX9 &&
	    adev->family >= AMDGPU_FAMILY_NV) {
		if (microtile == MICRO_SWIZZLE_D && info->cpp[0] == 4)
			return false;
	}

	if (adev->family >= AMDGPU_FAMILY_RV && microtile == MICRO_SWIZZLE_D &&
	    info->cpp[0] < 8)
		return false;

	if (modifier_has_dcc(modifier)) {
		/* Per radeonsi comments 16/64 bpp are more complicated. */
		if (info->cpp[0] != 4)
			return false;
4476 4477 4478 4479
		/* We support multi-planar formats, but not when combined with
		 * additional DCC metadata planes. */
		if (info->num_planes > 1)
			return false;
4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679
	}

	return true;
}

static void
add_modifier(uint64_t **mods, uint64_t *size, uint64_t *cap, uint64_t mod)
{
	if (!*mods)
		return;

	if (*cap - *size < 1) {
		uint64_t new_cap = *cap * 2;
		uint64_t *new_mods = kmalloc(new_cap * sizeof(uint64_t), GFP_KERNEL);

		if (!new_mods) {
			kfree(*mods);
			*mods = NULL;
			return;
		}

		memcpy(new_mods, *mods, sizeof(uint64_t) * *size);
		kfree(*mods);
		*mods = new_mods;
		*cap = new_cap;
	}

	(*mods)[*size] = mod;
	*size += 1;
}

static void
add_gfx9_modifiers(const struct amdgpu_device *adev,
		   uint64_t **mods, uint64_t *size, uint64_t *capacity)
{
	int pipes = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);
	int pipe_xor_bits = min(8, pipes +
				ilog2(adev->gfx.config.gb_addr_config_fields.num_se));
	int bank_xor_bits = min(8 - pipe_xor_bits,
				ilog2(adev->gfx.config.gb_addr_config_fields.num_banks));
	int rb = ilog2(adev->gfx.config.gb_addr_config_fields.num_se) +
		 ilog2(adev->gfx.config.gb_addr_config_fields.num_rb_per_se);


	if (adev->family == AMDGPU_FAMILY_RV) {
		/* Raven2 and later */
		bool has_constant_encode = adev->asic_type > CHIP_RAVEN || adev->external_rev_id >= 0x81;

		/*
		 * No _D DCC swizzles yet because we only allow 32bpp, which
		 * doesn't support _D on DCN
		 */

		if (has_constant_encode) {
			add_modifier(mods, size, capacity, AMD_FMT_MOD |
				    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
				    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
				    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
				    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
				    AMD_FMT_MOD_SET(DCC, 1) |
				    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
				    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
				    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1));
		}

		add_modifier(mods, size, capacity, AMD_FMT_MOD |
			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
			    AMD_FMT_MOD_SET(DCC, 1) |
			    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
			    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
			    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 0));

		if (has_constant_encode) {
			add_modifier(mods, size, capacity, AMD_FMT_MOD |
				    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
				    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
				    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
				    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
				    AMD_FMT_MOD_SET(DCC, 1) |
				    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
				    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
				    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |

				    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
				    AMD_FMT_MOD_SET(RB, rb) |
				    AMD_FMT_MOD_SET(PIPE, pipes));
		}

		add_modifier(mods, size, capacity, AMD_FMT_MOD |
			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
			    AMD_FMT_MOD_SET(DCC, 1) |
			    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
			    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
			    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
			    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 0) |
			    AMD_FMT_MOD_SET(RB, rb) |
			    AMD_FMT_MOD_SET(PIPE, pipes));
	}

	/*
	 * Only supported for 64bpp on Raven, will be filtered on format in
	 * dm_plane_format_mod_supported.
	 */
	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits));

	if (adev->family == AMDGPU_FAMILY_RV) {
		add_modifier(mods, size, capacity, AMD_FMT_MOD |
			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits));
	}

	/*
	 * Only supported for 64bpp on Raven, will be filtered on format in
	 * dm_plane_format_mod_supported.
	 */
	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));

	if (adev->family == AMDGPU_FAMILY_RV) {
		add_modifier(mods, size, capacity, AMD_FMT_MOD |
			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
	}
}

static void
add_gfx10_1_modifiers(const struct amdgpu_device *adev,
		      uint64_t **mods, uint64_t *size, uint64_t *capacity)
{
	int pipe_xor_bits = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(DCC, 1) |
		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(DCC, 1) |
		    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits));


	/* Only supported for 64bpp, will be filtered in dm_plane_format_mod_supported */
	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
}

static void
add_gfx10_3_modifiers(const struct amdgpu_device *adev,
		      uint64_t **mods, uint64_t *size, uint64_t *capacity)
{
	int pipe_xor_bits = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);
	int pkrs = ilog2(adev->gfx.config.gb_addr_config_fields.num_pkrs);

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(PACKERS, pkrs) |
		    AMD_FMT_MOD_SET(DCC, 1) |
		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
4680
		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));
4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(PACKERS, pkrs) |
		    AMD_FMT_MOD_SET(DCC, 1) |
		    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
4692
		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));
4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(PACKERS, pkrs));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(PACKERS, pkrs));

	/* Only supported for 64bpp, will be filtered in dm_plane_format_mod_supported */
	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
}

static int
get_plane_modifiers(const struct amdgpu_device *adev, unsigned int plane_type, uint64_t **mods)
{
	uint64_t size = 0, capacity = 128;
	*mods = NULL;

	/* We have not hooked up any pre-GFX9 modifiers. */
	if (adev->family < AMDGPU_FAMILY_AI)
		return 0;

	*mods = kmalloc(capacity * sizeof(uint64_t), GFP_KERNEL);

	if (plane_type == DRM_PLANE_TYPE_CURSOR) {
		add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_LINEAR);
		add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_INVALID);
		return *mods ? 0 : -ENOMEM;
	}

	switch (adev->family) {
	case AMDGPU_FAMILY_AI:
	case AMDGPU_FAMILY_RV:
		add_gfx9_modifiers(adev, mods, &size, &capacity);
		break;
	case AMDGPU_FAMILY_NV:
	case AMDGPU_FAMILY_VGH:
4741
	case AMDGPU_FAMILY_YC:
4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759
		if (adev->asic_type >= CHIP_SIENNA_CICHLID)
			add_gfx10_3_modifiers(adev, mods, &size, &capacity);
		else
			add_gfx10_1_modifiers(adev, mods, &size, &capacity);
		break;
	}

	add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_LINEAR);

	/* INVALID marks the end of the list. */
	add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_INVALID);

	if (!*mods)
		return -ENOMEM;

	return 0;
}

4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790
static int
fill_gfx9_plane_attributes_from_modifiers(struct amdgpu_device *adev,
					  const struct amdgpu_framebuffer *afb,
					  const enum surface_pixel_format format,
					  const enum dc_rotation_angle rotation,
					  const struct plane_size *plane_size,
					  union dc_tiling_info *tiling_info,
					  struct dc_plane_dcc_param *dcc,
					  struct dc_plane_address *address,
					  const bool force_disable_dcc)
{
	const uint64_t modifier = afb->base.modifier;
	int ret;

	fill_gfx9_tiling_info_from_modifier(adev, tiling_info, modifier);
	tiling_info->gfx9.swizzle = modifier_gfx9_swizzle_mode(modifier);

	if (modifier_has_dcc(modifier) && !force_disable_dcc) {
		uint64_t dcc_address = afb->address + afb->base.offsets[1];

		dcc->enable = 1;
		dcc->meta_pitch = afb->base.pitches[1];
		dcc->independent_64b_blks = AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier);

		address->grph.meta_addr.low_part = lower_32_bits(dcc_address);
		address->grph.meta_addr.high_part = upper_32_bits(dcc_address);
	}

	ret = validate_dcc(adev, format, rotation, tiling_info, dcc, address, plane_size);
	if (ret)
		return ret;
4791

4792 4793 4794 4795
	return 0;
}

static int
4796
fill_plane_buffer_attributes(struct amdgpu_device *adev,
4797
			     const struct amdgpu_framebuffer *afb,
4798 4799 4800
			     const enum surface_pixel_format format,
			     const enum dc_rotation_angle rotation,
			     const uint64_t tiling_flags,
4801
			     union dc_tiling_info *tiling_info,
4802
			     struct plane_size *plane_size,
4803
			     struct dc_plane_dcc_param *dcc,
4804
			     struct dc_plane_address *address,
4805
			     bool tmz_surface,
4806
			     bool force_disable_dcc)
4807
{
4808
	const struct drm_framebuffer *fb = &afb->base;
4809 4810 4811
	int ret;

	memset(tiling_info, 0, sizeof(*tiling_info));
4812
	memset(plane_size, 0, sizeof(*plane_size));
4813
	memset(dcc, 0, sizeof(*dcc));
4814 4815
	memset(address, 0, sizeof(*address));

4816 4817
	address->tmz_surface = tmz_surface;

4818
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
4819 4820
		uint64_t addr = afb->address + fb->offsets[0];

4821 4822 4823 4824 4825
		plane_size->surface_size.x = 0;
		plane_size->surface_size.y = 0;
		plane_size->surface_size.width = fb->width;
		plane_size->surface_size.height = fb->height;
		plane_size->surface_pitch =
4826 4827
			fb->pitches[0] / fb->format->cpp[0];

4828
		address->type = PLN_ADDR_TYPE_GRAPHICS;
4829 4830
		address->grph.addr.low_part = lower_32_bits(addr);
		address->grph.addr.high_part = upper_32_bits(addr);
4831
	} else if (format < SURFACE_PIXEL_FORMAT_INVALID) {
4832
		uint64_t luma_addr = afb->address + fb->offsets[0];
4833
		uint64_t chroma_addr = afb->address + fb->offsets[1];
4834

4835 4836 4837 4838 4839
		plane_size->surface_size.x = 0;
		plane_size->surface_size.y = 0;
		plane_size->surface_size.width = fb->width;
		plane_size->surface_size.height = fb->height;
		plane_size->surface_pitch =
4840 4841
			fb->pitches[0] / fb->format->cpp[0];

4842 4843
		plane_size->chroma_size.x = 0;
		plane_size->chroma_size.y = 0;
4844
		/* TODO: set these based on surface format */
4845 4846
		plane_size->chroma_size.width = fb->width / 2;
		plane_size->chroma_size.height = fb->height / 2;
4847

4848
		plane_size->chroma_pitch =
4849 4850
			fb->pitches[1] / fb->format->cpp[1];

4851 4852
		address->type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
		address->video_progressive.luma_addr.low_part =
4853
			lower_32_bits(luma_addr);
4854
		address->video_progressive.luma_addr.high_part =
4855
			upper_32_bits(luma_addr);
4856 4857 4858 4859 4860
		address->video_progressive.chroma_addr.low_part =
			lower_32_bits(chroma_addr);
		address->video_progressive.chroma_addr.high_part =
			upper_32_bits(chroma_addr);
	}
4861

4862
	if (adev->family >= AMDGPU_FAMILY_AI) {
4863 4864 4865 4866 4867
		ret = fill_gfx9_plane_attributes_from_modifiers(adev, afb, format,
								rotation, plane_size,
								tiling_info, dcc,
								address,
								force_disable_dcc);
4868 4869
		if (ret)
			return ret;
4870 4871
	} else {
		fill_gfx8_tiling_info_from_flags(tiling_info, tiling_flags);
4872 4873 4874
	}

	return 0;
4875 4876
}

4877
static void
4878
fill_blending_from_plane_state(const struct drm_plane_state *plane_state,
4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
			       bool *per_pixel_alpha, bool *global_alpha,
			       int *global_alpha_value)
{
	*per_pixel_alpha = false;
	*global_alpha = false;
	*global_alpha_value = 0xff;

	if (plane_state->plane->type != DRM_PLANE_TYPE_OVERLAY)
		return;

	if (plane_state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI) {
		static const uint32_t alpha_formats[] = {
			DRM_FORMAT_ARGB8888,
			DRM_FORMAT_RGBA8888,
			DRM_FORMAT_ABGR8888,
		};
		uint32_t format = plane_state->fb->format->format;
		unsigned int i;

		for (i = 0; i < ARRAY_SIZE(alpha_formats); ++i) {
			if (format == alpha_formats[i]) {
				*per_pixel_alpha = true;
				break;
			}
		}
	}

	if (plane_state->alpha < 0xffff) {
		*global_alpha = true;
		*global_alpha_value = plane_state->alpha >> 8;
	}
}

4912 4913
static int
fill_plane_color_attributes(const struct drm_plane_state *plane_state,
4914
			    const enum surface_pixel_format format,
4915 4916 4917 4918 4919 4920 4921
			    enum dc_color_space *color_space)
{
	bool full_range;

	*color_space = COLOR_SPACE_SRGB;

	/* DRM color properties only affect non-RGB formats. */
4922
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955
		return 0;

	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);

	switch (plane_state->color_encoding) {
	case DRM_COLOR_YCBCR_BT601:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR601;
		else
			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT709:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR709;
		else
			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT2020:
		if (full_range)
			*color_space = COLOR_SPACE_2020_YCBCR;
		else
			return -EINVAL;
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

4956 4957 4958 4959 4960
static int
fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
			    const struct drm_plane_state *plane_state,
			    const uint64_t tiling_flags,
			    struct dc_plane_info *plane_info,
4961
			    struct dc_plane_address *address,
4962
			    bool tmz_surface,
4963
			    bool force_disable_dcc)
4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001
{
	const struct drm_framebuffer *fb = plane_state->fb;
	const struct amdgpu_framebuffer *afb =
		to_amdgpu_framebuffer(plane_state->fb);
	int ret;

	memset(plane_info, 0, sizeof(*plane_info));

	switch (fb->format->format) {
	case DRM_FORMAT_C8:
		plane_info->format =
			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
		break;
	case DRM_FORMAT_RGB565:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
		break;
	case DRM_FORMAT_NV21:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
		break;
	case DRM_FORMAT_NV12:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
		break;
5002 5003 5004
	case DRM_FORMAT_P010:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
		break;
5005 5006 5007 5008
	case DRM_FORMAT_XRGB16161616F:
	case DRM_FORMAT_ARGB16161616F:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
		break;
5009 5010 5011 5012
	case DRM_FORMAT_XBGR16161616F:
	case DRM_FORMAT_ABGR16161616F:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
		break;
5013 5014 5015 5016 5017 5018 5019 5020
	case DRM_FORMAT_XRGB16161616:
	case DRM_FORMAT_ARGB16161616:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
		break;
	case DRM_FORMAT_XBGR16161616:
	case DRM_FORMAT_ABGR16161616:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
		break;
5021 5022
	default:
		DRM_ERROR(
5023 5024
			"Unsupported screen format %p4cc\n",
			&fb->format->format);
5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048
		return -EINVAL;
	}

	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
	case DRM_MODE_ROTATE_0:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	case DRM_MODE_ROTATE_90:
		plane_info->rotation = ROTATION_ANGLE_90;
		break;
	case DRM_MODE_ROTATE_180:
		plane_info->rotation = ROTATION_ANGLE_180;
		break;
	case DRM_MODE_ROTATE_270:
		plane_info->rotation = ROTATION_ANGLE_270;
		break;
	default:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	}

	plane_info->visible = true;
	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;

5049 5050
	plane_info->layer_index = 0;

5051 5052 5053 5054 5055 5056 5057 5058 5059
	ret = fill_plane_color_attributes(plane_state, plane_info->format,
					  &plane_info->color_space);
	if (ret)
		return ret;

	ret = fill_plane_buffer_attributes(adev, afb, plane_info->format,
					   plane_info->rotation, tiling_flags,
					   &plane_info->tiling_info,
					   &plane_info->plane_size,
5060
					   &plane_info->dcc, address, tmz_surface,
5061
					   force_disable_dcc);
5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075
	if (ret)
		return ret;

	fill_blending_from_plane_state(
		plane_state, &plane_info->per_pixel_alpha,
		&plane_info->global_alpha, &plane_info->global_alpha_value);

	return 0;
}

static int fill_dc_plane_attributes(struct amdgpu_device *adev,
				    struct dc_plane_state *dc_plane_state,
				    struct drm_plane_state *plane_state,
				    struct drm_crtc_state *crtc_state)
5076
{
5077
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5078
	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
5079 5080 5081
	struct dc_scaling_info scaling_info;
	struct dc_plane_info plane_info;
	int ret;
5082
	bool force_disable_dcc = false;
5083

5084 5085 5086
	ret = fill_dc_scaling_info(plane_state, &scaling_info);
	if (ret)
		return ret;
5087

5088 5089 5090 5091
	dc_plane_state->src_rect = scaling_info.src_rect;
	dc_plane_state->dst_rect = scaling_info.dst_rect;
	dc_plane_state->clip_rect = scaling_info.clip_rect;
	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
5092

5093
	force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend;
5094
	ret = fill_dc_plane_info_and_addr(adev, plane_state,
5095
					  afb->tiling_flags,
5096
					  &plane_info,
5097
					  &dc_plane_state->address,
5098
					  afb->tmz_surface,
5099
					  force_disable_dcc);
5100 5101 5102
	if (ret)
		return ret;

5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115
	dc_plane_state->format = plane_info.format;
	dc_plane_state->color_space = plane_info.color_space;
	dc_plane_state->format = plane_info.format;
	dc_plane_state->plane_size = plane_info.plane_size;
	dc_plane_state->rotation = plane_info.rotation;
	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
	dc_plane_state->stereo_format = plane_info.stereo_format;
	dc_plane_state->tiling_info = plane_info.tiling_info;
	dc_plane_state->visible = plane_info.visible;
	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
	dc_plane_state->global_alpha = plane_info.global_alpha;
	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
	dc_plane_state->dcc = plane_info.dcc;
5116
	dc_plane_state->layer_index = plane_info.layer_index; // Always returns 0
5117
	dc_plane_state->flip_int_enabled = true;
5118

5119 5120 5121 5122
	/*
	 * Always set input transfer function, since plane state is refreshed
	 * every time.
	 */
5123 5124 5125
	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state);
	if (ret)
		return ret;
5126

5127
	return 0;
5128 5129
}

5130 5131 5132
static void update_stream_scaling_settings(const struct drm_display_mode *mode,
					   const struct dm_connector_state *dm_state,
					   struct dc_stream_state *stream)
5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148
{
	enum amdgpu_rmx_type rmx_type;

	struct rect src = { 0 }; /* viewport in composition space*/
	struct rect dst = { 0 }; /* stream addressable area */

	/* no mode. nothing to be done */
	if (!mode)
		return;

	/* Full screen scaling by default */
	src.width = mode->hdisplay;
	src.height = mode->vdisplay;
	dst.width = stream->timing.h_addressable;
	dst.height = stream->timing.v_addressable;

5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163
	if (dm_state) {
		rmx_type = dm_state->scaling;
		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
			if (src.width * dst.height <
					src.height * dst.width) {
				/* height needs less upscaling/more downscaling */
				dst.width = src.width *
						dst.height / src.height;
			} else {
				/* width needs less upscaling/more downscaling */
				dst.height = src.height *
						dst.width / src.width;
			}
		} else if (rmx_type == RMX_CENTER) {
			dst = src;
5164 5165
		}

5166 5167
		dst.x = (stream->timing.h_addressable - dst.width) / 2;
		dst.y = (stream->timing.v_addressable - dst.height) / 2;
5168

5169 5170 5171 5172 5173 5174
		if (dm_state->underscan_enable) {
			dst.x += dm_state->underscan_hborder / 2;
			dst.y += dm_state->underscan_vborder / 2;
			dst.width -= dm_state->underscan_hborder;
			dst.height -= dm_state->underscan_vborder;
		}
5175 5176 5177 5178 5179
	}

	stream->src = src;
	stream->dst = dst;

5180 5181
	DRM_DEBUG_KMS("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
		      dst.x, dst.y, dst.width, dst.height);
5182 5183 5184

}

5185
static enum dc_color_depth
5186
convert_color_depth_from_display_info(const struct drm_connector *connector,
5187
				      bool is_y420, int requested_bpc)
5188
{
5189
	uint8_t bpc;
5190

5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205
	if (is_y420) {
		bpc = 8;

		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
			bpc = 16;
		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
			bpc = 12;
		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
			bpc = 10;
	} else {
		bpc = (uint8_t)connector->display_info.bpc;
		/* Assume 8 bpc by default if no bpc is specified. */
		bpc = bpc ? bpc : 8;
	}
5206

5207
	if (requested_bpc > 0) {
5208 5209 5210 5211 5212 5213 5214 5215
		/*
		 * Cap display bpc based on the user requested value.
		 *
		 * The value for state->max_bpc may not correctly updated
		 * depending on when the connector gets added to the state
		 * or if this was called outside of atomic check, so it
		 * can't be used directly.
		 */
5216
		bpc = min_t(u8, bpc, requested_bpc);
5217

5218 5219 5220
		/* Round down to the nearest even number. */
		bpc = bpc - (bpc & 1);
	}
5221

5222 5223
	switch (bpc) {
	case 0:
5224 5225
		/*
		 * Temporary Work around, DRM doesn't parse color depth for
5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246
		 * EDID revision before 1.4
		 * TODO: Fix edid parsing
		 */
		return COLOR_DEPTH_888;
	case 6:
		return COLOR_DEPTH_666;
	case 8:
		return COLOR_DEPTH_888;
	case 10:
		return COLOR_DEPTH_101010;
	case 12:
		return COLOR_DEPTH_121212;
	case 14:
		return COLOR_DEPTH_141414;
	case 16:
		return COLOR_DEPTH_161616;
	default:
		return COLOR_DEPTH_UNDEFINED;
	}
}

5247 5248
static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode *mode_in)
5249
{
5250 5251
	/* 1-1 mapping, since both enums follow the HDMI spec. */
	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
5252 5253
}

5254 5255
static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268
{
	enum dc_color_space color_space = COLOR_SPACE_SRGB;

	switch (dc_crtc_timing->pixel_encoding)	{
	case PIXEL_ENCODING_YCBCR422:
	case PIXEL_ENCODING_YCBCR444:
	case PIXEL_ENCODING_YCBCR420:
	{
		/*
		 * 27030khz is the separation point between HDTV and SDTV
		 * according to HDMI spec, we use YCbCr709 and YCbCr601
		 * respectively
		 */
5269
		if (dc_crtc_timing->pix_clk_100hz > 270300) {
5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR709_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR709;
		} else {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR601_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR601;
		}

	}
	break;
	case PIXEL_ENCODING_RGB:
		color_space = COLOR_SPACE_SRGB;
		break;

	default:
		WARN_ON(1);
		break;
	}

	return color_space;
}

5297 5298 5299
static bool adjust_colour_depth_from_display_info(
	struct dc_crtc_timing *timing_out,
	const struct drm_display_info *info)
5300
{
5301
	enum dc_color_depth depth = timing_out->display_color_depth;
5302 5303
	int normalized_clk;
	do {
5304
		normalized_clk = timing_out->pix_clk_100hz / 10;
5305 5306 5307 5308
		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
			normalized_clk /= 2;
		/* Adjusting pix clock following on HDMI spec based on colour depth */
5309 5310 5311
		switch (depth) {
		case COLOR_DEPTH_888:
			break;
5312 5313 5314 5315 5316 5317 5318 5319 5320 5321
		case COLOR_DEPTH_101010:
			normalized_clk = (normalized_clk * 30) / 24;
			break;
		case COLOR_DEPTH_121212:
			normalized_clk = (normalized_clk * 36) / 24;
			break;
		case COLOR_DEPTH_161616:
			normalized_clk = (normalized_clk * 48) / 24;
			break;
		default:
5322 5323
			/* The above depths are the only ones valid for HDMI. */
			return false;
5324
		}
5325 5326 5327 5328 5329 5330
		if (normalized_clk <= info->max_tmds_clock) {
			timing_out->display_color_depth = depth;
			return true;
		}
	} while (--depth > COLOR_DEPTH_666);
	return false;
5331
}
5332

5333 5334 5335 5336 5337
static void fill_stream_properties_from_drm_display_mode(
	struct dc_stream_state *stream,
	const struct drm_display_mode *mode_in,
	const struct drm_connector *connector,
	const struct drm_connector_state *connector_state,
5338 5339
	const struct dc_stream_state *old_stream,
	int requested_bpc)
5340 5341
{
	struct dc_crtc_timing *timing_out = &stream->timing;
5342
	const struct drm_display_info *info = &connector->display_info;
5343
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5344 5345
	struct hdmi_vendor_infoframe hv_frame;
	struct hdmi_avi_infoframe avi_frame;
5346

5347 5348 5349
	memset(&hv_frame, 0, sizeof(hv_frame));
	memset(&avi_frame, 0, sizeof(avi_frame));

5350 5351 5352 5353 5354
	timing_out->h_border_left = 0;
	timing_out->h_border_right = 0;
	timing_out->v_border_top = 0;
	timing_out->v_border_bottom = 0;
	/* TODO: un-hardcode */
5355
	if (drm_mode_is_420_only(info, mode_in)
5356
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5357
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5358 5359 5360
	else if (drm_mode_is_420_also(info, mode_in)
			&& aconnector->force_yuv420_output)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5361
	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
5362
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5363 5364 5365 5366 5367 5368
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
	else
		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;

	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
	timing_out->display_color_depth = convert_color_depth_from_display_info(
5369 5370 5371
		connector,
		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
		requested_bpc);
5372 5373
	timing_out->scan_type = SCANNING_TYPE_NODATA;
	timing_out->hdmi_vic = 0;
5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385

	if(old_stream) {
		timing_out->vic = old_stream->timing.vic;
		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
	} else {
		timing_out->vic = drm_match_cea_mode(mode_in);
		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
	}
5386

5387 5388 5389 5390 5391 5392 5393
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
		drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in);
		timing_out->vic = avi_frame.video_code;
		drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in);
		timing_out->hdmi_vic = hv_frame.vic;
	}

5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414
	if (is_freesync_video_mode(mode_in, aconnector)) {
		timing_out->h_addressable = mode_in->hdisplay;
		timing_out->h_total = mode_in->htotal;
		timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
		timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
		timing_out->v_total = mode_in->vtotal;
		timing_out->v_addressable = mode_in->vdisplay;
		timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
		timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
		timing_out->pix_clk_100hz = mode_in->clock * 10;
	} else {
		timing_out->h_addressable = mode_in->crtc_hdisplay;
		timing_out->h_total = mode_in->crtc_htotal;
		timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
		timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
		timing_out->v_total = mode_in->crtc_vtotal;
		timing_out->v_addressable = mode_in->crtc_vdisplay;
		timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
		timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
		timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
	}
5415

5416 5417 5418 5419
	timing_out->aspect_ratio = get_aspect_ratio(mode_in);

	stream->output_color_space = get_output_color_space(timing_out);

5420 5421
	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
5422 5423 5424 5425 5426 5427 5428 5429
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
		    drm_mode_is_420_also(info, mode_in) &&
		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
			adjust_colour_depth_from_display_info(timing_out, info);
		}
	}
5430 5431
}

5432 5433 5434
static void fill_audio_info(struct audio_info *audio_info,
			    const struct drm_connector *drm_connector,
			    const struct dc_sink *dc_sink)
5435 5436 5437 5438 5439 5440 5441 5442 5443 5444
{
	int i = 0;
	int cea_revision = 0;
	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;

	audio_info->manufacture_id = edid_caps->manufacturer_id;
	audio_info->product_id = edid_caps->product_id;

	cea_revision = drm_connector->display_info.cea_rev;

5445
	strscpy(audio_info->display_name,
5446
		edid_caps->display_name,
5447
		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
5448

5449
	if (cea_revision >= 3) {
5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467
		audio_info->mode_count = edid_caps->audio_mode_count;

		for (i = 0; i < audio_info->mode_count; ++i) {
			audio_info->modes[i].format_code =
					(enum audio_format_code)
					(edid_caps->audio_modes[i].format_code);
			audio_info->modes[i].channel_count =
					edid_caps->audio_modes[i].channel_count;
			audio_info->modes[i].sample_rates.all =
					edid_caps->audio_modes[i].sample_rate;
			audio_info->modes[i].sample_size =
					edid_caps->audio_modes[i].sample_size;
		}
	}

	audio_info->flags.all = edid_caps->speaker_flags;

	/* TODO: We only check for the progressive mode, check for interlace mode too */
5468
	if (drm_connector->latency_present[0]) {
5469 5470 5471 5472 5473 5474 5475 5476
		audio_info->video_latency = drm_connector->video_latency[0];
		audio_info->audio_latency = drm_connector->audio_latency[0];
	}

	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */

}

5477 5478 5479
static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
				      struct drm_display_mode *dst_mode)
5480 5481 5482 5483 5484 5485
{
	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
	dst_mode->crtc_clock = src_mode->crtc_clock;
	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
5486
	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
5487 5488 5489 5490 5491 5492 5493 5494 5495 5496
	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
	dst_mode->crtc_htotal = src_mode->crtc_htotal;
	dst_mode->crtc_hskew = src_mode->crtc_hskew;
	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
}

5497 5498 5499 5500
static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
					const struct drm_display_mode *native_mode,
					bool scale_enabled)
5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512
{
	if (scale_enabled) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else if (native_mode->clock == drm_mode->clock &&
			native_mode->htotal == drm_mode->htotal &&
			native_mode->vtotal == drm_mode->vtotal) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else {
		/* no scaling nor amdgpu inserted, no need to patch */
	}
}

5513 5514
static struct dc_sink *
create_fake_sink(struct amdgpu_dm_connector *aconnector)
5515 5516
{
	struct dc_sink_init_data sink_init_data = { 0 };
5517
	struct dc_sink *sink = NULL;
5518 5519 5520 5521
	sink_init_data.link = aconnector->dc_link;
	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;

	sink = dc_sink_create(&sink_init_data);
5522
	if (!sink) {
5523
		DRM_ERROR("Failed to create sink!\n");
5524
		return NULL;
5525
	}
5526
	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
5527

5528
	return sink;
5529 5530
}

5531 5532 5533
static void set_multisync_trigger_params(
		struct dc_stream_state *stream)
{
5534 5535
	struct dc_stream_state *master = NULL;

5536
	if (stream->triggered_crtc_reset.enabled) {
5537 5538 5539 5540 5541
		master = stream->triggered_crtc_reset.event_source;
		stream->triggered_crtc_reset.event =
			master->timing.flags.VSYNC_POSITIVE_POLARITY ?
			CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553
	}
}

static void set_master_stream(struct dc_stream_state *stream_set[],
			      int stream_count)
{
	int j, highest_rfr = 0, master_stream = 0;

	for (j = 0;  j < stream_count; j++) {
		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
			int refresh_rate = 0;

5554
			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
5555 5556 5557 5558 5559 5560 5561 5562
				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
			if (refresh_rate > highest_rfr) {
				highest_rfr = refresh_rate;
				master_stream = j;
			}
		}
	}
	for (j = 0;  j < stream_count; j++) {
5563
		if (stream_set[j])
5564 5565 5566 5567 5568 5569 5570
			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
	}
}

static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
{
	int i = 0;
5571
	struct dc_stream_state *stream;
5572 5573 5574 5575 5576 5577

	if (context->stream_count < 2)
		return;
	for (i = 0; i < context->stream_count ; i++) {
		if (!context->streams[i])
			continue;
5578 5579
		/*
		 * TODO: add a function to read AMD VSDB bits and set
5580
		 * crtc_sync_master.multi_sync_enabled flag
5581
		 * For now it's set to false
5582 5583
		 */
	}
5584

5585
	set_master_stream(context->streams, context->stream_count);
5586 5587 5588 5589 5590 5591 5592 5593 5594

	for (i = 0; i < context->stream_count ; i++) {
		stream = context->streams[i];

		if (!stream)
			continue;

		set_multisync_trigger_params(stream);
	}
5595 5596
}

5597
#if defined(CONFIG_DRM_AMD_DC_DCN)
5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651
static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
							struct dc_sink *sink, struct dc_stream_state *stream,
							struct dsc_dec_dpcd_caps *dsc_caps)
{
	stream->timing.flags.DSC = 0;

	if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
				      dsc_caps);
	}
}

static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
										struct dc_sink *sink, struct dc_stream_state *stream,
										struct dsc_dec_dpcd_caps *dsc_caps)
{
	struct drm_connector *drm_connector = &aconnector->base;
	uint32_t link_bandwidth_kbps;

	link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
							dc_link_get_link_cap(aconnector->dc_link));
	/* Set DSC policy according to dsc_clock_en */
	dc_dsc_policy_set_enable_dsc_when_not_needed(
		aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);

	if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {

		if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
						dsc_caps,
						aconnector->dc_link->ctx->dc->debug.dsc_min_slice_height_override,
						0,
						link_bandwidth_kbps,
						&stream->timing,
						&stream->timing.dsc_cfg)) {
			stream->timing.flags.DSC = 1;
			DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name);
		}
	}

	/* Overwrite the stream flag if DSC is enabled through debugfs */
	if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
		stream->timing.flags.DSC = 1;

	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
		stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;

	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
		stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;

	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
		stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
}
5652
#endif
5653

5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706
static struct drm_display_mode *
get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
			  bool use_probed_modes)
{
	struct drm_display_mode *m, *m_pref = NULL;
	u16 current_refresh, highest_refresh;
	struct list_head *list_head = use_probed_modes ?
						    &aconnector->base.probed_modes :
						    &aconnector->base.modes;

	if (aconnector->freesync_vid_base.clock != 0)
		return &aconnector->freesync_vid_base;

	/* Find the preferred mode */
	list_for_each_entry (m, list_head, head) {
		if (m->type & DRM_MODE_TYPE_PREFERRED) {
			m_pref = m;
			break;
		}
	}

	if (!m_pref) {
		/* Probably an EDID with no preferred mode. Fallback to first entry */
		m_pref = list_first_entry_or_null(
			&aconnector->base.modes, struct drm_display_mode, head);
		if (!m_pref) {
			DRM_DEBUG_DRIVER("No preferred mode found in EDID\n");
			return NULL;
		}
	}

	highest_refresh = drm_mode_vrefresh(m_pref);

	/*
	 * Find the mode with highest refresh rate with same resolution.
	 * For some monitors, preferred mode is not the mode with highest
	 * supported refresh rate.
	 */
	list_for_each_entry (m, list_head, head) {
		current_refresh  = drm_mode_vrefresh(m);

		if (m->hdisplay == m_pref->hdisplay &&
		    m->vdisplay == m_pref->vdisplay &&
		    highest_refresh < current_refresh) {
			highest_refresh = current_refresh;
			m_pref = m;
		}
	}

	aconnector->freesync_vid_base = *m_pref;
	return m_pref;
}

5707
static bool is_freesync_video_mode(const struct drm_display_mode *mode,
5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733
				   struct amdgpu_dm_connector *aconnector)
{
	struct drm_display_mode *high_mode;
	int timing_diff;

	high_mode = get_highest_refresh_rate_mode(aconnector, false);
	if (!high_mode || !mode)
		return false;

	timing_diff = high_mode->vtotal - mode->vtotal;

	if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
	    high_mode->hdisplay != mode->hdisplay ||
	    high_mode->vdisplay != mode->vdisplay ||
	    high_mode->hsync_start != mode->hsync_start ||
	    high_mode->hsync_end != mode->hsync_end ||
	    high_mode->htotal != mode->htotal ||
	    high_mode->hskew != mode->hskew ||
	    high_mode->vscan != mode->vscan ||
	    high_mode->vsync_start - mode->vsync_start != timing_diff ||
	    high_mode->vsync_end - mode->vsync_end != timing_diff)
		return false;
	else
		return true;
}

5734 5735 5736
static struct dc_stream_state *
create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
		       const struct drm_display_mode *drm_mode,
5737
		       const struct dm_connector_state *dm_state,
5738 5739
		       const struct dc_stream_state *old_stream,
		       int requested_bpc)
5740 5741
{
	struct drm_display_mode *preferred_mode = NULL;
5742
	struct drm_connector *drm_connector;
5743 5744
	const struct drm_connector_state *con_state =
		dm_state ? &dm_state->base : NULL;
5745
	struct dc_stream_state *stream = NULL;
5746
	struct drm_display_mode mode = *drm_mode;
5747 5748
	struct drm_display_mode saved_mode;
	struct drm_display_mode *freesync_mode = NULL;
5749
	bool native_mode_found = false;
5750 5751
	bool recalculate_timing = false;
	bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false;
5752
	int mode_refresh;
5753
	int preferred_refresh = 0;
5754
#if defined(CONFIG_DRM_AMD_DC_DCN)
5755
	struct dsc_dec_dpcd_caps dsc_caps;
5756
#endif
5757
	struct dc_sink *sink = NULL;
5758 5759 5760

	memset(&saved_mode, 0, sizeof(saved_mode));

5761
	if (aconnector == NULL) {
5762
		DRM_ERROR("aconnector is NULL!\n");
5763
		return stream;
5764 5765 5766
	}

	drm_connector = &aconnector->base;
5767

5768
	if (!aconnector->dc_sink) {
5769 5770 5771
		sink = create_fake_sink(aconnector);
		if (!sink)
			return stream;
5772 5773
	} else {
		sink = aconnector->dc_sink;
5774
		dc_sink_retain(sink);
5775
	}
5776

5777
	stream = dc_create_stream_for_sink(sink);
5778

5779
	if (stream == NULL) {
5780
		DRM_ERROR("Failed to create stream for sink!\n");
5781
		goto finish;
5782 5783
	}

5784 5785
	stream->dm_stream_context = aconnector;

5786 5787 5788
	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
		drm_connector->display_info.hdmi.scdc.scrambling.low_rates;

5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801
	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
		/* Search for preferred mode */
		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
			native_mode_found = true;
			break;
		}
	}
	if (!native_mode_found)
		preferred_mode = list_first_entry_or_null(
				&aconnector->base.modes,
				struct drm_display_mode,
				head);

5802 5803
	mode_refresh = drm_mode_vrefresh(&mode);

5804
	if (preferred_mode == NULL) {
5805 5806
		/*
		 * This may not be an error, the use case is when we have no
5807 5808 5809 5810
		 * usermode calls to reset and set mode upon hotplug. In this
		 * case, we call set mode ourselves to restore the previous mode
		 * and the modelist may not be filled in in time.
		 */
5811
		DRM_DEBUG_DRIVER("No preferred mode found\n");
5812
	} else {
5813
		recalculate_timing = amdgpu_freesync_vid_mode &&
5814 5815 5816 5817 5818 5819 5820
				 is_freesync_video_mode(&mode, aconnector);
		if (recalculate_timing) {
			freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
			saved_mode = mode;
			mode = *freesync_mode;
		} else {
			decide_crtc_timing_for_drm_display_mode(
5821
				&mode, preferred_mode, scale);
5822

5823 5824
			preferred_refresh = drm_mode_vrefresh(preferred_mode);
		}
5825 5826
	}

5827 5828
	if (recalculate_timing)
		drm_mode_set_crtcinfo(&saved_mode, 0);
5829
	else if (!dm_state)
5830 5831
		drm_mode_set_crtcinfo(&mode, 0);

5832
       /*
5833 5834 5835
	* If scaling is enabled and refresh rate didn't change
	* we copy the vic and polarities of the old timings
	*/
5836
	if (!scale || mode_refresh != preferred_refresh)
5837 5838 5839
		fill_stream_properties_from_drm_display_mode(
			stream, &mode, &aconnector->base, con_state, NULL,
			requested_bpc);
5840
	else
5841 5842 5843
		fill_stream_properties_from_drm_display_mode(
			stream, &mode, &aconnector->base, con_state, old_stream,
			requested_bpc);
5844

5845
#if defined(CONFIG_DRM_AMD_DC_DCN)
5846 5847 5848 5849
	/* SST DSC determination policy */
	update_dsc_caps(aconnector, sink, stream, &dsc_caps);
	if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
		apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
5850 5851
#endif

5852 5853 5854 5855 5856
	update_stream_scaling_settings(&mode, dm_state, stream);

	fill_audio_info(
		&stream->audio_info,
		drm_connector,
5857
		sink);
5858

5859
	update_stream_signal(stream, sink);
5860

5861
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5862 5863
		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);

5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875
	if (stream->link->psr_settings.psr_feature_enabled) {
		//
		// should decide stream support vsc sdp colorimetry capability
		// before building vsc info packet
		//
		stream->use_vsc_sdp_for_colorimetry = false;
		if (aconnector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
			stream->use_vsc_sdp_for_colorimetry =
				aconnector->dc_sink->is_vsc_sdp_colorimetry_supported;
		} else {
			if (stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED)
				stream->use_vsc_sdp_for_colorimetry = true;
R
Roman Li 已提交
5876
		}
5877
		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket);
R
Roman Li 已提交
5878
	}
5879
finish:
5880
	dc_sink_release(sink);
5881

5882 5883 5884
	return stream;
}

5885
static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
5886 5887 5888 5889 5890 5891
{
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static void dm_crtc_destroy_state(struct drm_crtc *crtc,
5892
				  struct drm_crtc_state *state)
5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917
{
	struct dm_crtc_state *cur = to_dm_crtc_state(state);

	/* TODO Destroy dc_stream objects are stream object is flattened */
	if (cur->stream)
		dc_stream_release(cur->stream);


	__drm_atomic_helper_crtc_destroy_state(state);


	kfree(state);
}

static void dm_crtc_reset_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state;

	if (crtc->state)
		dm_crtc_destroy_state(crtc, crtc->state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (WARN_ON(!state))
		return;

5918
	__drm_atomic_helper_crtc_reset(crtc, &state->base);
5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930
}

static struct drm_crtc_state *
dm_crtc_duplicate_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state, *cur;

	cur = to_dm_crtc_state(crtc->state);

	if (WARN_ON(!crtc->state))
		return NULL;

5931
	state = kzalloc(sizeof(*state), GFP_KERNEL);
5932 5933
	if (!state)
		return NULL;
5934 5935 5936 5937 5938 5939 5940 5941

	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);

	if (cur->stream) {
		state->stream = cur->stream;
		dc_stream_retain(state->stream);
	}

5942
	state->active_planes = cur->active_planes;
5943
	state->vrr_infopacket = cur->vrr_infopacket;
5944
	state->abm_level = cur->abm_level;
5945 5946
	state->vrr_supported = cur->vrr_supported;
	state->freesync_config = cur->freesync_config;
5947 5948
	state->cm_has_degamma = cur->cm_has_degamma;
	state->cm_is_degamma_srgb = cur->cm_is_degamma_srgb;
5949 5950 5951 5952 5953
	/* TODO Duplicate dc_stream after objects are stream object is flattened */

	return &state->base;
}

5954
#ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
5955
static int amdgpu_dm_crtc_late_register(struct drm_crtc *crtc)
5956 5957 5958 5959 5960 5961 5962
{
	crtc_debugfs_init(crtc);

	return 0;
}
#endif

5963 5964 5965 5966
static inline int dm_set_vupdate_irq(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
5967
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
5968 5969 5970 5971 5972 5973
	int rc;

	irq_source = IRQ_TYPE_VUPDATE + acrtc->otg_inst;

	rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;

5974 5975
	DRM_DEBUG_VBL("crtc %d - vupdate irq %sabling: r=%d\n",
		      acrtc->crtc_id, enable ? "en" : "dis", rc);
5976 5977
	return rc;
}
5978 5979 5980 5981 5982

static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
5983
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
5984
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
5985
#if defined(CONFIG_DRM_AMD_DC_DCN)
5986
	struct amdgpu_display_manager *dm = &adev->dm;
5987 5988
	unsigned long flags;
#endif
5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001
	int rc = 0;

	if (enable) {
		/* vblank irq on -> Only need vupdate irq in vrr mode */
		if (amdgpu_dm_vrr_active(acrtc_state))
			rc = dm_set_vupdate_irq(crtc, true);
	} else {
		/* vblank irq off -> vupdate irq off */
		rc = dm_set_vupdate_irq(crtc, false);
	}

	if (rc)
		return rc;
6002 6003

	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
6004 6005 6006 6007

	if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
		return -EBUSY;

6008 6009 6010
	if (amdgpu_in_reset(adev))
		return 0;

6011
#if defined(CONFIG_DRM_AMD_DC_DCN)
6012 6013 6014 6015 6016 6017
	spin_lock_irqsave(&dm->vblank_lock, flags);
	dm->vblank_workqueue->dm = dm;
	dm->vblank_workqueue->otg_inst = acrtc->otg_inst;
	dm->vblank_workqueue->enable = enable;
	spin_unlock_irqrestore(&dm->vblank_lock, flags);
	schedule_work(&dm->vblank_workqueue->mall_work);
6018
#endif
6019 6020

	return 0;
6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032
}

static int dm_enable_vblank(struct drm_crtc *crtc)
{
	return dm_set_vblank(crtc, true);
}

static void dm_disable_vblank(struct drm_crtc *crtc)
{
	dm_set_vblank(crtc, false);
}

6033 6034 6035 6036 6037 6038 6039 6040
/* Implemented only the options currently availible for the driver */
static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
	.reset = dm_crtc_reset_state,
	.destroy = amdgpu_dm_crtc_destroy,
	.set_config = drm_atomic_helper_set_config,
	.page_flip = drm_atomic_helper_page_flip,
	.atomic_duplicate_state = dm_crtc_duplicate_state,
	.atomic_destroy_state = dm_crtc_destroy_state,
6041
	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
6042
	.verify_crc_source = amdgpu_dm_crtc_verify_crc_source,
6043
	.get_crc_sources = amdgpu_dm_crtc_get_crc_sources,
6044
	.get_vblank_counter = amdgpu_get_vblank_counter_kms,
6045 6046
	.enable_vblank = dm_enable_vblank,
	.disable_vblank = dm_disable_vblank,
6047
	.get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
6048 6049 6050
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
	.late_register = amdgpu_dm_crtc_late_register,
#endif
6051 6052 6053 6054 6055 6056
};

static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
{
	bool connected;
6057
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6058

6059 6060
	/*
	 * Notes:
6061 6062
	 * 1. This interface is NOT called in context of HPD irq.
	 * 2. This interface *is called* in context of user-mode ioctl. Which
6063 6064
	 * makes it a bad place for *any* MST-related activity.
	 */
6065

6066 6067
	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
	    !aconnector->fake_enable)
6068 6069 6070 6071
		connected = (aconnector->dc_sink != NULL);
	else
		connected = (aconnector->base.force == DRM_FORCE_ON);

6072 6073
	update_subconnector_property(aconnector);

6074 6075 6076 6077
	return (connected ? connector_status_connected :
			connector_status_disconnected);
}

6078 6079 6080 6081
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *connector_state,
					    struct drm_property *property,
					    uint64_t val)
6082 6083
{
	struct drm_device *dev = connector->dev;
6084
	struct amdgpu_device *adev = drm_to_adev(dev);
6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124
	struct dm_connector_state *dm_old_state =
		to_dm_connector_state(connector->state);
	struct dm_connector_state *dm_new_state =
		to_dm_connector_state(connector_state);

	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		enum amdgpu_rmx_type rmx_type;

		switch (val) {
		case DRM_MODE_SCALE_CENTER:
			rmx_type = RMX_CENTER;
			break;
		case DRM_MODE_SCALE_ASPECT:
			rmx_type = RMX_ASPECT;
			break;
		case DRM_MODE_SCALE_FULLSCREEN:
			rmx_type = RMX_FULL;
			break;
		case DRM_MODE_SCALE_NONE:
		default:
			rmx_type = RMX_OFF;
			break;
		}

		if (dm_old_state->scaling == rmx_type)
			return 0;

		dm_new_state->scaling = rmx_type;
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		dm_new_state->underscan_hborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		dm_new_state->underscan_vborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		dm_new_state->underscan_enable = val;
		ret = 0;
6125 6126 6127
	} else if (property == adev->mode_info.abm_level_property) {
		dm_new_state->abm_level = val;
		ret = 0;
6128 6129 6130 6131 6132
	}

	return ret;
}

6133 6134 6135 6136
int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val)
6137 6138
{
	struct drm_device *dev = connector->dev;
6139
	struct amdgpu_device *adev = drm_to_adev(dev);
6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169
	struct dm_connector_state *dm_state =
		to_dm_connector_state(state);
	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		switch (dm_state->scaling) {
		case RMX_CENTER:
			*val = DRM_MODE_SCALE_CENTER;
			break;
		case RMX_ASPECT:
			*val = DRM_MODE_SCALE_ASPECT;
			break;
		case RMX_FULL:
			*val = DRM_MODE_SCALE_FULLSCREEN;
			break;
		case RMX_OFF:
		default:
			*val = DRM_MODE_SCALE_NONE;
			break;
		}
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		*val = dm_state->underscan_hborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		*val = dm_state->underscan_vborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		*val = dm_state->underscan_enable;
		ret = 0;
6170 6171 6172
	} else if (property == adev->mode_info.abm_level_property) {
		*val = dm_state->abm_level;
		ret = 0;
6173
	}
6174

6175 6176 6177
	return ret;
}

6178 6179 6180 6181 6182 6183 6184
static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
{
	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);

	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
}

6185
static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
6186
{
6187
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6188
	const struct dc_link *link = aconnector->dc_link;
6189
	struct amdgpu_device *adev = drm_to_adev(connector->dev);
6190
	struct amdgpu_display_manager *dm = &adev->dm;
6191

6192 6193 6194 6195 6196 6197 6198
	/*
	 * Call only if mst_mgr was iniitalized before since it's not done
	 * for all connector types.
	 */
	if (aconnector->mst_mgr.dev)
		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);

6199 6200 6201
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

6202
	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
6203 6204 6205 6206
	    link->type != dc_connection_none &&
	    dm->backlight_dev) {
		backlight_device_unregister(dm->backlight_dev);
		dm->backlight_dev = NULL;
6207 6208
	}
#endif
6209 6210 6211 6212 6213 6214 6215 6216

	if (aconnector->dc_em_sink)
		dc_sink_release(aconnector->dc_em_sink);
	aconnector->dc_em_sink = NULL;
	if (aconnector->dc_sink)
		dc_sink_release(aconnector->dc_sink);
	aconnector->dc_sink = NULL;

6217
	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
6218 6219
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);
6220 6221 6222 6223
	if (aconnector->i2c) {
		i2c_del_adapter(&aconnector->i2c->base);
		kfree(aconnector->i2c);
	}
6224
	kfree(aconnector->dm_dp_aux.aux.name);
6225

6226 6227 6228 6229 6230 6231 6232 6233
	kfree(connector);
}

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

6234 6235 6236
	if (connector->state)
		__drm_atomic_helper_connector_destroy_state(connector->state);

6237 6238 6239 6240 6241 6242 6243 6244 6245
	kfree(state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);

	if (state) {
		state->scaling = RMX_OFF;
		state->underscan_enable = false;
		state->underscan_hborder = 0;
		state->underscan_vborder = 0;
6246
		state->base.max_requested_bpc = 8;
6247 6248
		state->vcpi_slots = 0;
		state->pbn = 0;
6249 6250 6251
		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
			state->abm_level = amdgpu_dm_abm_level;

6252
		__drm_atomic_helper_connector_reset(connector, &state->base);
6253 6254 6255
	}
}

6256 6257
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
6258 6259 6260 6261 6262 6263 6264
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

	struct dm_connector_state *new_state =
			kmemdup(state, sizeof(*state), GFP_KERNEL);

6265 6266
	if (!new_state)
		return NULL;
6267

6268 6269 6270
	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);

	new_state->freesync_capable = state->freesync_capable;
6271
	new_state->abm_level = state->abm_level;
6272 6273 6274 6275
	new_state->scaling = state->scaling;
	new_state->underscan_enable = state->underscan_enable;
	new_state->underscan_hborder = state->underscan_hborder;
	new_state->underscan_vborder = state->underscan_vborder;
6276 6277
	new_state->vcpi_slots = state->vcpi_slots;
	new_state->pbn = state->pbn;
6278
	return &new_state->base;
6279 6280
}

6281 6282 6283 6284 6285
static int
amdgpu_dm_connector_late_register(struct drm_connector *connector)
{
	struct amdgpu_dm_connector *amdgpu_dm_connector =
		to_amdgpu_dm_connector(connector);
6286
	int r;
6287

6288 6289 6290 6291 6292 6293 6294 6295 6296
	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
		if (r)
			return r;
	}

#if defined(CONFIG_DEBUG_FS)
6297 6298 6299 6300 6301 6302
	connector_debugfs_init(amdgpu_dm_connector);
#endif

	return 0;
}

6303 6304 6305 6306 6307 6308 6309 6310
static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
	.reset = amdgpu_dm_connector_funcs_reset,
	.detect = amdgpu_dm_connector_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = amdgpu_dm_connector_destroy,
	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
6311
	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
6312
	.late_register = amdgpu_dm_connector_late_register,
6313
	.early_unregister = amdgpu_dm_connector_unregister
6314 6315 6316 6317 6318 6319 6320
};

static int get_modes(struct drm_connector *connector)
{
	return amdgpu_dm_connector_get_modes(connector);
}

6321
static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
6322 6323 6324 6325 6326
{
	struct dc_sink_init_data init_params = {
			.link = aconnector->dc_link,
			.sink_signal = SIGNAL_TYPE_VIRTUAL
	};
6327
	struct edid *edid;
6328

6329
	if (!aconnector->base.edid_blob_ptr) {
6330 6331 6332 6333 6334 6335 6336 6337
		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
				aconnector->base.name);

		aconnector->base.force = DRM_FORCE_OFF;
		aconnector->base.override_edid = false;
		return;
	}

6338 6339
	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;

6340 6341 6342 6343 6344 6345 6346 6347
	aconnector->edid = edid;

	aconnector->dc_em_sink = dc_link_add_remote_sink(
		aconnector->dc_link,
		(uint8_t *)edid,
		(edid->extensions + 1) * EDID_LENGTH,
		&init_params);

6348
	if (aconnector->base.force == DRM_FORCE_ON) {
6349 6350 6351
		aconnector->dc_sink = aconnector->dc_link->local_sink ?
		aconnector->dc_link->local_sink :
		aconnector->dc_em_sink;
6352 6353
		dc_sink_retain(aconnector->dc_sink);
	}
6354 6355
}

6356
static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
6357 6358 6359
{
	struct dc_link *link = (struct dc_link *)aconnector->dc_link;

6360 6361
	/*
	 * In case of headless boot with force on for DP managed connector
6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373
	 * Those settings have to be != 0 to get initial modeset
	 */
	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
	}


	aconnector->base.override_edid = true;
	create_eml_sink(aconnector);
}

6374 6375 6376 6377 6378 6379 6380
static struct dc_stream_state *
create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector,
				const struct drm_display_mode *drm_mode,
				const struct dm_connector_state *dm_state,
				const struct dc_stream_state *old_stream)
{
	struct drm_connector *connector = &aconnector->base;
6381
	struct amdgpu_device *adev = drm_to_adev(connector->dev);
6382
	struct dc_stream_state *stream;
6383 6384
	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398
	enum dc_status dc_result = DC_OK;

	do {
		stream = create_stream_for_sink(aconnector, drm_mode,
						dm_state, old_stream,
						requested_bpc);
		if (stream == NULL) {
			DRM_ERROR("Failed to create stream for sink!\n");
			break;
		}

		dc_result = dc_validate_stream(adev->dm.dc, stream);

		if (dc_result != DC_OK) {
6399
			DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n",
6400 6401 6402
				      drm_mode->hdisplay,
				      drm_mode->vdisplay,
				      drm_mode->clock,
6403 6404
				      dc_result,
				      dc_status_to_str(dc_result));
6405 6406 6407 6408 6409 6410 6411 6412

			dc_stream_release(stream);
			stream = NULL;
			requested_bpc -= 2; /* lower bpc to retry validation */
		}

	} while (stream == NULL && requested_bpc >= 6);

6413 6414 6415 6416 6417 6418 6419 6420 6421
	if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) {
		DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n");

		aconnector->force_yuv420_output = true;
		stream = create_validate_stream_for_sink(aconnector, drm_mode,
						dm_state, old_stream);
		aconnector->force_yuv420_output = false;
	}

6422 6423 6424
	return stream;
}

6425
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
6426
				   struct drm_display_mode *mode)
6427 6428 6429 6430
{
	int result = MODE_ERROR;
	struct dc_sink *dc_sink;
	/* TODO: Unhardcode stream count */
6431
	struct dc_stream_state *stream;
6432
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6433 6434 6435 6436 6437

	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
		return result;

6438 6439
	/*
	 * Only run this the first time mode_valid is called to initilialize
6440 6441 6442 6443 6444 6445
	 * EDID mgmt
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
		!aconnector->dc_em_sink)
		handle_edid_mgmt(aconnector);

6446
	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
6447

6448 6449
	if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
				aconnector->base.force != DRM_FORCE_ON) {
6450 6451 6452 6453
		DRM_ERROR("dc_sink is NULL!\n");
		goto fail;
	}

6454 6455 6456
	stream = create_validate_stream_for_sink(aconnector, mode, NULL, NULL);
	if (stream) {
		dc_stream_release(stream);
6457
		result = MODE_OK;
6458
	}
6459 6460 6461 6462 6463 6464

fail:
	/* TODO: error handling*/
	return result;
}

6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525
static int fill_hdr_info_packet(const struct drm_connector_state *state,
				struct dc_info_packet *out)
{
	struct hdmi_drm_infoframe frame;
	unsigned char buf[30]; /* 26 + 4 */
	ssize_t len;
	int ret, i;

	memset(out, 0, sizeof(*out));

	if (!state->hdr_output_metadata)
		return 0;

	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
	if (ret)
		return ret;

	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
	if (len < 0)
		return (int)len;

	/* Static metadata is a fixed 26 bytes + 4 byte header. */
	if (len != 30)
		return -EINVAL;

	/* Prepare the infopacket for DC. */
	switch (state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		out->hb0 = 0x87; /* type */
		out->hb1 = 0x01; /* version */
		out->hb2 = 0x1A; /* length */
		out->sb[0] = buf[3]; /* checksum */
		i = 1;
		break;

	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
		out->hb0 = 0x00; /* sdp id, zero */
		out->hb1 = 0x87; /* type */
		out->hb2 = 0x1D; /* payload len - 1 */
		out->hb3 = (0x13 << 2); /* sdp version */
		out->sb[0] = 0x01; /* version */
		out->sb[1] = 0x1A; /* length */
		i = 2;
		break;

	default:
		return -EINVAL;
	}

	memcpy(&out->sb[i], &buf[4], 26);
	out->valid = true;

	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
		       sizeof(out->sb), false);

	return 0;
}

static int
amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
6526
				 struct drm_atomic_state *state)
6527
{
6528 6529
	struct drm_connector_state *new_con_state =
		drm_atomic_get_new_connector_state(state, conn);
6530 6531 6532 6533 6534 6535
	struct drm_connector_state *old_con_state =
		drm_atomic_get_old_connector_state(state, conn);
	struct drm_crtc *crtc = new_con_state->crtc;
	struct drm_crtc_state *new_crtc_state;
	int ret;

6536 6537
	trace_amdgpu_dm_connector_atomic_check(new_con_state);

6538 6539 6540
	if (!crtc)
		return 0;

6541
	if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555
		struct dc_info_packet hdr_infopacket;

		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
		if (ret)
			return ret;

		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
		if (IS_ERR(new_crtc_state))
			return PTR_ERR(new_crtc_state);

		/*
		 * DC considers the stream backends changed if the
		 * static metadata changes. Forcing the modeset also
		 * gives a simple way for userspace to switch from
6556 6557 6558 6559 6560 6561
		 * 8bpc to 10bpc when setting the metadata to enter
		 * or exit HDR.
		 *
		 * Changing the static metadata after it's been
		 * set is permissible, however. So only force a
		 * modeset if we're entering or exiting HDR.
6562
		 */
6563 6564 6565
		new_crtc_state->mode_changed =
			!old_con_state->hdr_output_metadata ||
			!new_con_state->hdr_output_metadata;
6566 6567 6568 6569 6570
	}

	return 0;
}

6571 6572 6573
static const struct drm_connector_helper_funcs
amdgpu_dm_connector_helper_funcs = {
	/*
6574
	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
6575
	 * modes will be filtered by drm_mode_validate_size(), and those modes
6576
	 * are missing after user start lightdm. So we need to renew modes list.
6577 6578
	 * in get_modes call back, not just return the modes count
	 */
6579 6580
	.get_modes = get_modes,
	.mode_valid = amdgpu_dm_connector_mode_valid,
6581
	.atomic_check = amdgpu_dm_connector_atomic_check,
6582 6583 6584 6585 6586 6587
};

static void dm_crtc_helper_disable(struct drm_crtc *crtc)
{
}

6588
static int count_crtc_active_planes(struct drm_crtc_state *new_crtc_state)
6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616
{
	struct drm_atomic_state *state = new_crtc_state->state;
	struct drm_plane *plane;
	int num_active = 0;

	drm_for_each_plane_mask(plane, state->dev, new_crtc_state->plane_mask) {
		struct drm_plane_state *new_plane_state;

		/* Cursor planes are "fake". */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		new_plane_state = drm_atomic_get_new_plane_state(state, plane);

		if (!new_plane_state) {
			/*
			 * The plane is enable on the CRTC and hasn't changed
			 * state. This means that it previously passed
			 * validation and is therefore enabled.
			 */
			num_active += 1;
			continue;
		}

		/* We need a framebuffer to be considered enabled. */
		num_active += (new_plane_state->fb != NULL);
	}

6617 6618 6619
	return num_active;
}

6620 6621
static void dm_update_crtc_active_planes(struct drm_crtc *crtc,
					 struct drm_crtc_state *new_crtc_state)
6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632
{
	struct dm_crtc_state *dm_new_crtc_state =
		to_dm_crtc_state(new_crtc_state);

	dm_new_crtc_state->active_planes = 0;

	if (!dm_new_crtc_state->stream)
		return;

	dm_new_crtc_state->active_planes =
		count_crtc_active_planes(new_crtc_state);
6633 6634
}

6635
static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
6636
				       struct drm_atomic_state *state)
6637
{
6638 6639
	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
									  crtc);
6640
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
6641
	struct dc *dc = adev->dm.dc;
6642
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6643 6644
	int ret = -EINVAL;

6645
	trace_amdgpu_dm_crtc_atomic_check(crtc_state);
6646

6647
	dm_update_crtc_active_planes(crtc, crtc_state);
6648

N
Nirmoy Das 已提交
6649 6650
	if (WARN_ON(unlikely(!dm_crtc_state->stream &&
		     modeset_required(crtc_state, NULL, dm_crtc_state->stream)))) {
6651 6652 6653
		return ret;
	}

6654
	/*
6655 6656 6657 6658
	 * We require the primary plane to be enabled whenever the CRTC is, otherwise
	 * drm_mode_cursor_universal may end up trying to enable the cursor plane while all other
	 * planes are disabled, which is not supported by the hardware. And there is legacy
	 * userspace which stops using the HW cursor altogether in response to the resulting EINVAL.
6659
	 */
6660
	if (crtc_state->enable &&
6661 6662
	    !(crtc_state->plane_mask & drm_plane_mask(crtc->primary))) {
		DRM_DEBUG_ATOMIC("Can't enable a CRTC without enabling the primary plane\n");
6663
		return -EINVAL;
6664
	}
6665

6666 6667 6668 6669
	/* In some use cases, like reset, no stream is attached */
	if (!dm_crtc_state->stream)
		return 0;

6670
	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
6671 6672
		return 0;

6673
	DRM_DEBUG_ATOMIC("Failed DC stream validation\n");
6674 6675 6676
	return ret;
}

6677 6678 6679
static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
				      const struct drm_display_mode *mode,
				      struct drm_display_mode *adjusted_mode)
6680 6681 6682 6683 6684 6685 6686
{
	return true;
}

static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
	.disable = dm_crtc_helper_disable,
	.atomic_check = dm_crtc_helper_atomic_check,
6687 6688
	.mode_fixup = dm_crtc_helper_mode_fixup,
	.get_scanout_position = amdgpu_crtc_get_scanout_position,
6689 6690 6691 6692 6693 6694 6695
};

static void dm_encoder_helper_disable(struct drm_encoder *encoder)
{

}

6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716
static int convert_dc_color_depth_into_bpc (enum dc_color_depth display_color_depth)
{
	switch (display_color_depth) {
		case COLOR_DEPTH_666:
			return 6;
		case COLOR_DEPTH_888:
			return 8;
		case COLOR_DEPTH_101010:
			return 10;
		case COLOR_DEPTH_121212:
			return 12;
		case COLOR_DEPTH_141414:
			return 14;
		case COLOR_DEPTH_161616:
			return 16;
		default:
			break;
		}
	return 0;
}

6717 6718 6719
static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
					  struct drm_crtc_state *crtc_state,
					  struct drm_connector_state *conn_state)
6720
{
6721 6722 6723 6724 6725 6726 6727 6728 6729
	struct drm_atomic_state *state = crtc_state->state;
	struct drm_connector *connector = conn_state->connector;
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
	struct drm_dp_mst_topology_mgr *mst_mgr;
	struct drm_dp_mst_port *mst_port;
	enum dc_color_depth color_depth;
	int clock, bpp = 0;
6730
	bool is_y420 = false;
6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741

	if (!aconnector->port || !aconnector->dc_sink)
		return 0;

	mst_port = aconnector->port;
	mst_mgr = &aconnector->mst_port->mst_mgr;

	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
		return 0;

	if (!state->duplicated) {
6742
		int max_bpc = conn_state->max_requested_bpc;
6743 6744
		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
				aconnector->force_yuv420_output;
6745 6746 6747
		color_depth = convert_color_depth_from_display_info(connector,
								    is_y420,
								    max_bpc);
6748 6749
		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
		clock = adjusted_mode->clock;
6750
		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp, false);
6751 6752 6753 6754
	}
	dm_new_connector_state->vcpi_slots = drm_dp_atomic_find_vcpi_slots(state,
									   mst_mgr,
									   mst_port,
6755
									   dm_new_connector_state->pbn,
6756
									   dm_mst_get_pbn_divider(aconnector->dc_link));
6757 6758 6759 6760
	if (dm_new_connector_state->vcpi_slots < 0) {
		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
		return dm_new_connector_state->vcpi_slots;
	}
6761 6762 6763 6764 6765 6766 6767 6768
	return 0;
}

const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
	.disable = dm_encoder_helper_disable,
	.atomic_check = dm_encoder_helper_atomic_check
};

6769
#if defined(CONFIG_DRM_AMD_DC_DCN)
6770 6771 6772 6773 6774
static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
					    struct dc_state *dc_state)
{
	struct dc_stream_state *stream = NULL;
	struct drm_connector *connector;
6775
	struct drm_connector_state *new_con_state;
6776 6777 6778 6779 6780
	struct amdgpu_dm_connector *aconnector;
	struct dm_connector_state *dm_conn_state;
	int i, j, clock, bpp;
	int vcpi, pbn_div, pbn = 0;

6781
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831

		aconnector = to_amdgpu_dm_connector(connector);

		if (!aconnector->port)
			continue;

		if (!new_con_state || !new_con_state->crtc)
			continue;

		dm_conn_state = to_dm_connector_state(new_con_state);

		for (j = 0; j < dc_state->stream_count; j++) {
			stream = dc_state->streams[j];
			if (!stream)
				continue;

			if ((struct amdgpu_dm_connector*)stream->dm_stream_context == aconnector)
				break;

			stream = NULL;
		}

		if (!stream)
			continue;

		if (stream->timing.flags.DSC != 1) {
			drm_dp_mst_atomic_enable_dsc(state,
						     aconnector->port,
						     dm_conn_state->pbn,
						     0,
						     false);
			continue;
		}

		pbn_div = dm_mst_get_pbn_divider(stream->link);
		bpp = stream->timing.dsc_cfg.bits_per_pixel;
		clock = stream->timing.pix_clk_100hz / 10;
		pbn = drm_dp_calc_pbn_mode(clock, bpp, true);
		vcpi = drm_dp_mst_atomic_enable_dsc(state,
						    aconnector->port,
						    pbn, pbn_div,
						    true);
		if (vcpi < 0)
			return vcpi;

		dm_conn_state->pbn = pbn;
		dm_conn_state->vcpi_slots = vcpi;
	}
	return 0;
}
6832
#endif
6833

6834 6835 6836 6837 6838 6839 6840 6841
static void dm_drm_plane_reset(struct drm_plane *plane)
{
	struct dm_plane_state *amdgpu_state = NULL;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);

	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
6842
	WARN_ON(amdgpu_state == NULL);
6843

6844 6845
	if (amdgpu_state)
		__drm_atomic_helper_plane_reset(plane, &amdgpu_state->base);
6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859
}

static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane *plane)
{
	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;

	old_dm_plane_state = to_dm_plane_state(plane->state);
	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
	if (!dm_plane_state)
		return NULL;

	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);

6860 6861 6862
	if (old_dm_plane_state->dc_state) {
		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
		dc_plane_state_retain(dm_plane_state->dc_state);
6863 6864 6865 6866 6867
	}

	return &dm_plane_state->base;
}

6868
static void dm_drm_plane_destroy_state(struct drm_plane *plane,
6869
				struct drm_plane_state *state)
6870 6871 6872
{
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

6873 6874
	if (dm_plane_state->dc_state)
		dc_plane_state_release(dm_plane_state->dc_state);
6875

6876
	drm_atomic_helper_plane_destroy_state(plane, state);
6877 6878 6879 6880 6881
}

static const struct drm_plane_funcs dm_plane_funcs = {
	.update_plane	= drm_atomic_helper_update_plane,
	.disable_plane	= drm_atomic_helper_disable_plane,
6882
	.destroy	= drm_primary_helper_destroy,
6883 6884 6885
	.reset = dm_drm_plane_reset,
	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
	.atomic_destroy_state = dm_drm_plane_destroy_state,
6886
	.format_mod_supported = dm_plane_format_mod_supported,
6887 6888
};

6889 6890
static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
				      struct drm_plane_state *new_state)
6891 6892 6893
{
	struct amdgpu_framebuffer *afb;
	struct drm_gem_object *obj;
6894
	struct amdgpu_device *adev;
6895 6896
	struct amdgpu_bo *rbo;
	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
6897 6898 6899
	struct list_head list;
	struct ttm_validate_buffer tv;
	struct ww_acquire_ctx ticket;
6900 6901
	uint32_t domain;
	int r;
6902 6903

	if (!new_state->fb) {
6904
		DRM_DEBUG_KMS("No FB bound\n");
6905 6906 6907 6908
		return 0;
	}

	afb = to_amdgpu_framebuffer(new_state->fb);
6909
	obj = new_state->fb->obj[0];
6910
	rbo = gem_to_amdgpu_bo(obj);
6911
	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
6912 6913 6914 6915 6916 6917
	INIT_LIST_HEAD(&list);

	tv.bo = &rbo->tbo;
	tv.num_shared = 1;
	list_add(&tv.head, &list);

6918
	r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
6919 6920
	if (r) {
		dev_err(adev->dev, "fail to reserve bo (%d)\n", r);
6921
		return r;
6922
	}
6923

6924
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
6925
		domain = amdgpu_display_supported_domains(adev, rbo->flags);
6926 6927
	else
		domain = AMDGPU_GEM_DOMAIN_VRAM;
6928

6929
	r = amdgpu_bo_pin(rbo, domain);
6930
	if (unlikely(r != 0)) {
6931 6932
		if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
6933
		ttm_eu_backoff_reservation(&ticket, &list);
6934 6935 6936
		return r;
	}

6937 6938 6939
	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
	if (unlikely(r != 0)) {
		amdgpu_bo_unpin(rbo);
6940
		ttm_eu_backoff_reservation(&ticket, &list);
6941
		DRM_ERROR("%p bind failed\n", rbo);
6942 6943
		return r;
	}
6944

6945
	ttm_eu_backoff_reservation(&ticket, &list);
6946

6947
	afb->address = amdgpu_bo_gpu_offset(rbo);
6948 6949 6950

	amdgpu_bo_ref(rbo);

6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961
	/**
	 * We don't do surface updates on planes that have been newly created,
	 * but we also don't have the afb->address during atomic check.
	 *
	 * Fill in buffer attributes depending on the address here, but only on
	 * newly created planes since they're not being used by DC yet and this
	 * won't modify global state.
	 */
	dm_plane_state_old = to_dm_plane_state(plane->state);
	dm_plane_state_new = to_dm_plane_state(new_state);

6962
	if (dm_plane_state_new->dc_state &&
6963 6964 6965 6966
	    dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
		struct dc_plane_state *plane_state =
			dm_plane_state_new->dc_state;
		bool force_disable_dcc = !plane_state->dcc.enable;
6967

6968
		fill_plane_buffer_attributes(
6969
			adev, afb, plane_state->format, plane_state->rotation,
6970
			afb->tiling_flags,
6971 6972
			&plane_state->tiling_info, &plane_state->plane_size,
			&plane_state->dcc, &plane_state->address,
6973
			afb->tmz_surface, force_disable_dcc);
6974 6975 6976 6977 6978
	}

	return 0;
}

6979 6980
static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
				       struct drm_plane_state *old_state)
6981 6982 6983 6984 6985 6986 6987
{
	struct amdgpu_bo *rbo;
	int r;

	if (!old_state->fb)
		return;

6988
	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
6989 6990 6991 6992
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r)) {
		DRM_ERROR("failed to reserve rbo before unpin\n");
		return;
6993 6994 6995 6996 6997
	}

	amdgpu_bo_unpin(rbo);
	amdgpu_bo_unreserve(rbo);
	amdgpu_bo_unref(&rbo);
6998 6999
}

7000 7001 7002
static int dm_plane_helper_check_state(struct drm_plane_state *state,
				       struct drm_crtc_state *new_crtc_state)
{
7003 7004 7005 7006 7007
	struct drm_framebuffer *fb = state->fb;
	int min_downscale, max_upscale;
	int min_scale = 0;
	int max_scale = INT_MAX;

7008
	/* Plane enabled? Validate viewport and get scaling factors from plane caps. */
7009
	if (fb && state->crtc) {
7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024
		/* Validate viewport to cover the case when only the position changes */
		if (state->plane->type != DRM_PLANE_TYPE_CURSOR) {
			int viewport_width = state->crtc_w;
			int viewport_height = state->crtc_h;

			if (state->crtc_x < 0)
				viewport_width += state->crtc_x;
			else if (state->crtc_x + state->crtc_w > new_crtc_state->mode.crtc_hdisplay)
				viewport_width = new_crtc_state->mode.crtc_hdisplay - state->crtc_x;

			if (state->crtc_y < 0)
				viewport_height += state->crtc_y;
			else if (state->crtc_y + state->crtc_h > new_crtc_state->mode.crtc_vdisplay)
				viewport_height = new_crtc_state->mode.crtc_vdisplay - state->crtc_y;

7025 7026 7027 7028 7029
			if (viewport_width < 0 || viewport_height < 0) {
				DRM_DEBUG_ATOMIC("Plane completely outside of screen\n");
				return -EINVAL;
			} else if (viewport_width < MIN_VIEWPORT_SIZE*2) { /* x2 for width is because of pipe-split. */
				DRM_DEBUG_ATOMIC("Viewport width %d smaller than %d\n", viewport_width, MIN_VIEWPORT_SIZE*2);
7030
				return -EINVAL;
7031 7032
			} else if (viewport_height < MIN_VIEWPORT_SIZE) {
				DRM_DEBUG_ATOMIC("Viewport height %d smaller than %d\n", viewport_height, MIN_VIEWPORT_SIZE);
7033
				return -EINVAL;
7034 7035
			}

7036 7037 7038
		}

		/* Get min/max allowed scaling factors from plane caps. */
7039 7040 7041 7042 7043 7044 7045 7046 7047 7048
		get_min_max_dc_plane_scaling(state->crtc->dev, fb,
					     &min_downscale, &max_upscale);
		/*
		 * Convert to drm convention: 16.16 fixed point, instead of dc's
		 * 1.0 == 1000. Also drm scaling is src/dst instead of dc's
		 * dst/src, so min_scale = 1.0 / max_upscale, etc.
		 */
		min_scale = (1000 << 16) / max_upscale;
		max_scale = (1000 << 16) / min_downscale;
	}
7049 7050

	return drm_atomic_helper_check_plane_state(
7051
		state, new_crtc_state, min_scale, max_scale, true, true);
7052 7053
}

7054
static int dm_plane_atomic_check(struct drm_plane *plane,
7055
				 struct drm_atomic_state *state)
7056
{
7057 7058
	struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
										 plane);
7059
	struct amdgpu_device *adev = drm_to_adev(plane->dev);
7060
	struct dc *dc = adev->dm.dc;
7061
	struct dm_plane_state *dm_plane_state;
7062
	struct dc_scaling_info scaling_info;
7063
	struct drm_crtc_state *new_crtc_state;
7064
	int ret;
7065

7066
	trace_amdgpu_dm_plane_atomic_check(new_plane_state);
7067

7068
	dm_plane_state = to_dm_plane_state(new_plane_state);
7069

7070
	if (!dm_plane_state->dc_state)
7071
		return 0;
7072

7073
	new_crtc_state =
7074
		drm_atomic_get_new_crtc_state(state,
7075
					      new_plane_state->crtc);
7076 7077 7078
	if (!new_crtc_state)
		return -EINVAL;

7079
	ret = dm_plane_helper_check_state(new_plane_state, new_crtc_state);
7080 7081 7082
	if (ret)
		return ret;

7083
	ret = fill_dc_scaling_info(new_plane_state, &scaling_info);
7084 7085
	if (ret)
		return ret;
7086

7087
	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
7088 7089 7090 7091 7092
		return 0;

	return -EINVAL;
}

7093
static int dm_plane_atomic_async_check(struct drm_plane *plane,
7094
				       struct drm_atomic_state *state)
7095 7096 7097 7098 7099 7100 7101 7102 7103
{
	/* Only support async updates on cursor planes. */
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
		return -EINVAL;

	return 0;
}

static void dm_plane_atomic_async_update(struct drm_plane *plane,
7104
					 struct drm_atomic_state *state)
7105
{
7106 7107
	struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
									   plane);
7108
	struct drm_plane_state *old_state =
7109
		drm_atomic_get_old_plane_state(state, plane);
7110

7111 7112
	trace_amdgpu_dm_atomic_update_cursor(new_state);

7113
	swap(plane->state->fb, new_state->fb);
7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126

	plane->state->src_x = new_state->src_x;
	plane->state->src_y = new_state->src_y;
	plane->state->src_w = new_state->src_w;
	plane->state->src_h = new_state->src_h;
	plane->state->crtc_x = new_state->crtc_x;
	plane->state->crtc_y = new_state->crtc_y;
	plane->state->crtc_w = new_state->crtc_w;
	plane->state->crtc_h = new_state->crtc_h;

	handle_cursor_update(plane, old_state);
}

7127 7128 7129
static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
	.prepare_fb = dm_plane_helper_prepare_fb,
	.cleanup_fb = dm_plane_helper_cleanup_fb,
7130
	.atomic_check = dm_plane_atomic_check,
7131 7132
	.atomic_async_check = dm_plane_atomic_async_check,
	.atomic_async_update = dm_plane_atomic_async_update
7133 7134 7135 7136 7137 7138
};

/*
 * TODO: these are currently initialized to rgb formats only.
 * For future use cases we should either initialize them dynamically based on
 * plane capabilities, or initialize this array to all formats, so internal drm
7139
 * check will succeed, and let DC implement proper check
7140
 */
D
Dave Airlie 已提交
7141
static const uint32_t rgb_formats[] = {
7142 7143 7144 7145 7146 7147 7148
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XRGB2101010,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ARGB2101010,
	DRM_FORMAT_ABGR2101010,
7149 7150 7151 7152
	DRM_FORMAT_XRGB16161616,
	DRM_FORMAT_XBGR16161616,
	DRM_FORMAT_ARGB16161616,
	DRM_FORMAT_ABGR16161616,
7153 7154
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
7155
	DRM_FORMAT_RGB565,
7156 7157
};

7158 7159 7160 7161 7162 7163
static const uint32_t overlay_formats[] = {
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
7164
	DRM_FORMAT_RGB565
7165 7166 7167 7168 7169 7170
};

static const u32 cursor_formats[] = {
	DRM_FORMAT_ARGB8888
};

7171 7172 7173
static int get_plane_formats(const struct drm_plane *plane,
			     const struct dc_plane_cap *plane_cap,
			     uint32_t *formats, int max_formats)
7174
{
7175 7176 7177 7178 7179 7180 7181
	int i, num_formats = 0;

	/*
	 * TODO: Query support for each group of formats directly from
	 * DC plane caps. This will require adding more formats to the
	 * caps list.
	 */
7182

H
Harry Wentland 已提交
7183
	switch (plane->type) {
7184
	case DRM_PLANE_TYPE_PRIMARY:
7185 7186 7187 7188 7189 7190 7191
		for (i = 0; i < ARRAY_SIZE(rgb_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = rgb_formats[i];
		}

7192
		if (plane_cap && plane_cap->pixel_format_support.nv12)
7193
			formats[num_formats++] = DRM_FORMAT_NV12;
7194 7195
		if (plane_cap && plane_cap->pixel_format_support.p010)
			formats[num_formats++] = DRM_FORMAT_P010;
7196 7197 7198
		if (plane_cap && plane_cap->pixel_format_support.fp16) {
			formats[num_formats++] = DRM_FORMAT_XRGB16161616F;
			formats[num_formats++] = DRM_FORMAT_ARGB16161616F;
7199 7200
			formats[num_formats++] = DRM_FORMAT_XBGR16161616F;
			formats[num_formats++] = DRM_FORMAT_ABGR16161616F;
7201
		}
7202
		break;
7203

7204
	case DRM_PLANE_TYPE_OVERLAY:
7205 7206 7207 7208 7209 7210
		for (i = 0; i < ARRAY_SIZE(overlay_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = overlay_formats[i];
		}
7211
		break;
7212

7213
	case DRM_PLANE_TYPE_CURSOR:
7214 7215 7216 7217 7218 7219
		for (i = 0; i < ARRAY_SIZE(cursor_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = cursor_formats[i];
		}
7220 7221 7222
		break;
	}

7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233
	return num_formats;
}

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct drm_plane *plane,
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap)
{
	uint32_t formats[32];
	int num_formats;
	int res = -EPERM;
7234
	unsigned int supported_rotations;
7235
	uint64_t *modifiers = NULL;
7236 7237 7238 7239

	num_formats = get_plane_formats(plane, plane_cap, formats,
					ARRAY_SIZE(formats));

7240 7241 7242 7243
	res = get_plane_modifiers(dm->adev, plane->type, &modifiers);
	if (res)
		return res;

7244
	res = drm_universal_plane_init(adev_to_drm(dm->adev), plane, possible_crtcs,
7245
				       &dm_plane_funcs, formats, num_formats,
7246 7247
				       modifiers, plane->type, NULL);
	kfree(modifiers);
7248 7249 7250
	if (res)
		return res;

7251 7252
	if (plane->type == DRM_PLANE_TYPE_OVERLAY &&
	    plane_cap && plane_cap->per_pixel_alpha) {
7253 7254 7255 7256 7257 7258 7259
		unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
					  BIT(DRM_MODE_BLEND_PREMULTI);

		drm_plane_create_alpha_property(plane);
		drm_plane_create_blend_mode_property(plane, blend_caps);
	}

7260
	if (plane->type == DRM_PLANE_TYPE_PRIMARY &&
7261 7262 7263
	    plane_cap &&
	    (plane_cap->pixel_format_support.nv12 ||
	     plane_cap->pixel_format_support.p010)) {
7264 7265 7266 7267
		/* This only affects YUV formats. */
		drm_plane_create_color_properties(
			plane,
			BIT(DRM_COLOR_YCBCR_BT601) |
7268 7269
			BIT(DRM_COLOR_YCBCR_BT709) |
			BIT(DRM_COLOR_YCBCR_BT2020),
7270 7271 7272 7273 7274
			BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
			BIT(DRM_COLOR_YCBCR_FULL_RANGE),
			DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_LIMITED_RANGE);
	}

7275 7276 7277 7278
	supported_rotations =
		DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
		DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;

7279 7280
	if (dm->adev->asic_type >= CHIP_BONAIRE &&
	    plane->type != DRM_PLANE_TYPE_CURSOR)
7281 7282
		drm_plane_create_rotation_property(plane, DRM_MODE_ROTATE_0,
						   supported_rotations);
7283

H
Harry Wentland 已提交
7284
	drm_plane_helper_add(plane, &dm_plane_helper_funcs);
7285

7286
	/* Create (reset) the plane state */
H
Harry Wentland 已提交
7287 7288
	if (plane->funcs->reset)
		plane->funcs->reset(plane);
7289

7290
	return 0;
7291 7292
}

7293 7294 7295
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t crtc_index)
7296 7297
{
	struct amdgpu_crtc *acrtc = NULL;
H
Harry Wentland 已提交
7298
	struct drm_plane *cursor_plane;
7299 7300 7301 7302 7303 7304 7305

	int res = -ENOMEM;

	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
	if (!cursor_plane)
		goto fail;

H
Harry Wentland 已提交
7306
	cursor_plane->type = DRM_PLANE_TYPE_CURSOR;
7307
	res = amdgpu_dm_plane_init(dm, cursor_plane, 0, NULL);
7308 7309 7310 7311 7312 7313 7314 7315 7316

	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
	if (!acrtc)
		goto fail;

	res = drm_crtc_init_with_planes(
			dm->ddev,
			&acrtc->base,
			plane,
H
Harry Wentland 已提交
7317
			cursor_plane,
7318 7319 7320 7321 7322 7323 7324
			&amdgpu_dm_crtc_funcs, NULL);

	if (res)
		goto fail;

	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);

7325 7326 7327 7328
	/* Create (reset) the plane state */
	if (acrtc->base.funcs->reset)
		acrtc->base.funcs->reset(&acrtc->base);

7329 7330 7331 7332 7333
	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;

	acrtc->crtc_id = crtc_index;
	acrtc->base.enabled = false;
7334
	acrtc->otg_inst = -1;
7335 7336

	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
7337 7338
	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
				   true, MAX_COLOR_LUT_ENTRIES);
7339
	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
7340

7341 7342 7343
	return 0;

fail:
7344 7345
	kfree(acrtc);
	kfree(cursor_plane);
7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356
	return res;
}


static int to_drm_connector_type(enum signal_type st)
{
	switch (st) {
	case SIGNAL_TYPE_HDMI_TYPE_A:
		return DRM_MODE_CONNECTOR_HDMIA;
	case SIGNAL_TYPE_EDP:
		return DRM_MODE_CONNECTOR_eDP;
7357 7358
	case SIGNAL_TYPE_LVDS:
		return DRM_MODE_CONNECTOR_LVDS;
7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374
	case SIGNAL_TYPE_RGB:
		return DRM_MODE_CONNECTOR_VGA;
	case SIGNAL_TYPE_DISPLAY_PORT:
	case SIGNAL_TYPE_DISPLAY_PORT_MST:
		return DRM_MODE_CONNECTOR_DisplayPort;
	case SIGNAL_TYPE_DVI_DUAL_LINK:
	case SIGNAL_TYPE_DVI_SINGLE_LINK:
		return DRM_MODE_CONNECTOR_DVID;
	case SIGNAL_TYPE_VIRTUAL:
		return DRM_MODE_CONNECTOR_VIRTUAL;

	default:
		return DRM_MODE_CONNECTOR_Unknown;
	}
}

7375 7376
static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
{
7377 7378 7379 7380 7381 7382 7383
	struct drm_encoder *encoder;

	/* There is only one encoder per connector */
	drm_connector_for_each_possible_encoder(connector, encoder)
		return encoder;

	return NULL;
7384 7385
}

7386 7387 7388 7389 7390
static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
{
	struct drm_encoder *encoder;
	struct amdgpu_encoder *amdgpu_encoder;

7391
	encoder = amdgpu_dm_connector_to_encoder(connector);
7392 7393 7394 7395 7396 7397 7398 7399 7400 7401

	if (encoder == NULL)
		return;

	amdgpu_encoder = to_amdgpu_encoder(encoder);

	amdgpu_encoder->native_mode.clock = 0;

	if (!list_empty(&connector->probed_modes)) {
		struct drm_display_mode *preferred_mode = NULL;
7402

7403
		list_for_each_entry(preferred_mode,
7404 7405 7406 7407 7408
				    &connector->probed_modes,
				    head) {
			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
				amdgpu_encoder->native_mode = *preferred_mode;

7409 7410 7411 7412 7413 7414
			break;
		}

	}
}

7415 7416 7417 7418
static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
			     char *name,
			     int hdisplay, int vdisplay)
7419 7420 7421 7422 7423 7424 7425 7426
{
	struct drm_device *dev = encoder->dev;
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;

	mode = drm_mode_duplicate(dev, native_mode);

7427
	if (mode == NULL)
7428 7429 7430 7431 7432
		return NULL;

	mode->hdisplay = hdisplay;
	mode->vdisplay = vdisplay;
	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
7433
	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
7434 7435 7436 7437 7438 7439

	return mode;

}

static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
7440
						 struct drm_connector *connector)
7441 7442 7443 7444
{
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
7445 7446
	struct amdgpu_dm_connector *amdgpu_dm_connector =
				to_amdgpu_dm_connector(connector);
7447 7448 7449 7450 7451 7452
	int i;
	int n;
	struct mode_size {
		char name[DRM_DISPLAY_MODE_LEN];
		int w;
		int h;
7453
	} common_modes[] = {
7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466
		{  "640x480",  640,  480},
		{  "800x600",  800,  600},
		{ "1024x768", 1024,  768},
		{ "1280x720", 1280,  720},
		{ "1280x800", 1280,  800},
		{"1280x1024", 1280, 1024},
		{ "1440x900", 1440,  900},
		{"1680x1050", 1680, 1050},
		{"1600x1200", 1600, 1200},
		{"1920x1080", 1920, 1080},
		{"1920x1200", 1920, 1200}
	};

7467
	n = ARRAY_SIZE(common_modes);
7468 7469 7470 7471 7472 7473

	for (i = 0; i < n; i++) {
		struct drm_display_mode *curmode = NULL;
		bool mode_existed = false;

		if (common_modes[i].w > native_mode->hdisplay ||
7474 7475 7476 7477
		    common_modes[i].h > native_mode->vdisplay ||
		   (common_modes[i].w == native_mode->hdisplay &&
		    common_modes[i].h == native_mode->vdisplay))
			continue;
7478 7479 7480

		list_for_each_entry(curmode, &connector->probed_modes, head) {
			if (common_modes[i].w == curmode->hdisplay &&
7481
			    common_modes[i].h == curmode->vdisplay) {
7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493
				mode_existed = true;
				break;
			}
		}

		if (mode_existed)
			continue;

		mode = amdgpu_dm_create_common_mode(encoder,
				common_modes[i].name, common_modes[i].w,
				common_modes[i].h);
		drm_mode_probed_add(connector, mode);
7494
		amdgpu_dm_connector->num_modes++;
7495 7496 7497
	}
}

7498 7499
static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
					      struct edid *edid)
7500
{
7501 7502
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
7503 7504 7505 7506

	if (edid) {
		/* empty probed_modes */
		INIT_LIST_HEAD(&connector->probed_modes);
7507
		amdgpu_dm_connector->num_modes =
7508 7509
				drm_add_edid_modes(connector, edid);

7510 7511 7512 7513 7514 7515 7516 7517 7518
		/* sorting the probed modes before calling function
		 * amdgpu_dm_get_native_mode() since EDID can have
		 * more than one preferred mode. The modes that are
		 * later in the probed mode list could be of higher
		 * and preferred resolution. For example, 3840x2160
		 * resolution in base EDID preferred timing and 4096x2160
		 * preferred resolution in DID extension block later.
		 */
		drm_mode_sort(&connector->probed_modes);
7519
		amdgpu_dm_get_native_mode(connector);
7520 7521 7522 7523 7524 7525

		/* Freesync capabilities are reset by calling
		 * drm_add_edid_modes() and need to be
		 * restored here.
		 */
		amdgpu_dm_update_freesync_caps(connector, edid);
7526
	} else {
7527
		amdgpu_dm_connector->num_modes = 0;
7528
	}
7529 7530
}

7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625
static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
			      struct drm_display_mode *mode)
{
	struct drm_display_mode *m;

	list_for_each_entry (m, &aconnector->base.probed_modes, head) {
		if (drm_mode_equal(m, mode))
			return true;
	}

	return false;
}

static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
{
	const struct drm_display_mode *m;
	struct drm_display_mode *new_mode;
	uint i;
	uint32_t new_modes_count = 0;

	/* Standard FPS values
	 *
	 * 23.976   - TV/NTSC
	 * 24 	    - Cinema
	 * 25 	    - TV/PAL
	 * 29.97    - TV/NTSC
	 * 30 	    - TV/NTSC
	 * 48 	    - Cinema HFR
	 * 50 	    - TV/PAL
	 * 60 	    - Commonly used
	 * 48,72,96 - Multiples of 24
	 */
	const uint32_t common_rates[] = { 23976, 24000, 25000, 29970, 30000,
					 48000, 50000, 60000, 72000, 96000 };

	/*
	 * Find mode with highest refresh rate with the same resolution
	 * as the preferred mode. Some monitors report a preferred mode
	 * with lower resolution than the highest refresh rate supported.
	 */

	m = get_highest_refresh_rate_mode(aconnector, true);
	if (!m)
		return 0;

	for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
		uint64_t target_vtotal, target_vtotal_diff;
		uint64_t num, den;

		if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
			continue;

		if (common_rates[i] < aconnector->min_vfreq * 1000 ||
		    common_rates[i] > aconnector->max_vfreq * 1000)
			continue;

		num = (unsigned long long)m->clock * 1000 * 1000;
		den = common_rates[i] * (unsigned long long)m->htotal;
		target_vtotal = div_u64(num, den);
		target_vtotal_diff = target_vtotal - m->vtotal;

		/* Check for illegal modes */
		if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
		    m->vsync_end + target_vtotal_diff < m->vsync_start ||
		    m->vtotal + target_vtotal_diff < m->vsync_end)
			continue;

		new_mode = drm_mode_duplicate(aconnector->base.dev, m);
		if (!new_mode)
			goto out;

		new_mode->vtotal += (u16)target_vtotal_diff;
		new_mode->vsync_start += (u16)target_vtotal_diff;
		new_mode->vsync_end += (u16)target_vtotal_diff;
		new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
		new_mode->type |= DRM_MODE_TYPE_DRIVER;

		if (!is_duplicate_mode(aconnector, new_mode)) {
			drm_mode_probed_add(&aconnector->base, new_mode);
			new_modes_count += 1;
		} else
			drm_mode_destroy(aconnector->base.dev, new_mode);
	}
 out:
	return new_modes_count;
}

static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
						   struct edid *edid)
{
	struct amdgpu_dm_connector *amdgpu_dm_connector =
		to_amdgpu_dm_connector(connector);

	if (!(amdgpu_freesync_vid_mode && edid))
		return;
7626

7627 7628 7629 7630 7631
	if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
		amdgpu_dm_connector->num_modes +=
			add_fs_modes(amdgpu_dm_connector);
}

7632
static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
7633
{
7634 7635
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
7636
	struct drm_encoder *encoder;
7637
	struct edid *edid = amdgpu_dm_connector->edid;
7638

7639
	encoder = amdgpu_dm_connector_to_encoder(connector);
7640

7641
	if (!drm_edid_is_valid(edid)) {
7642 7643
		amdgpu_dm_connector->num_modes =
				drm_add_modes_noedid(connector, 640, 480);
7644 7645 7646
	} else {
		amdgpu_dm_connector_ddc_get_modes(connector, edid);
		amdgpu_dm_connector_add_common_modes(encoder, connector);
7647
		amdgpu_dm_connector_add_freesync_modes(connector, edid);
7648
	}
7649
	amdgpu_dm_fbc_init(connector);
7650

7651
	return amdgpu_dm_connector->num_modes;
7652 7653
}

7654 7655 7656 7657 7658
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index)
7659
{
7660
	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
7661

7662 7663 7664 7665 7666 7667 7668
	/*
	 * Some of the properties below require access to state, like bpc.
	 * Allocate some default initial connector state with our reset helper.
	 */
	if (aconnector->base.funcs->reset)
		aconnector->base.funcs->reset(&aconnector->base);

7669 7670 7671 7672 7673 7674 7675
	aconnector->connector_id = link_index;
	aconnector->dc_link = link;
	aconnector->base.interlace_allowed = false;
	aconnector->base.doublescan_allowed = false;
	aconnector->base.stereo_allowed = false;
	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
7676
	aconnector->audio_inst = -1;
7677 7678
	mutex_init(&aconnector->hpd_lock);

7679 7680
	/*
	 * configure support HPD hot plug connector_>polled default value is 0
7681 7682
	 * which means HPD hot plug not supported
	 */
7683 7684 7685
	switch (connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7686
		aconnector->base.ycbcr_420_allowed =
7687
			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
7688 7689 7690
		break;
	case DRM_MODE_CONNECTOR_DisplayPort:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7691
		aconnector->base.ycbcr_420_allowed =
7692
			link->link_enc->features.dp_ycbcr420_supported ? true : false;
7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713
		break;
	case DRM_MODE_CONNECTOR_DVID:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	default:
		break;
	}

	drm_object_attach_property(&aconnector->base.base,
				dm->ddev->mode_config.scaling_mode_property,
				DRM_MODE_SCALE_NONE);

	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_property,
				UNDERSCAN_OFF);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_hborder_property,
				0);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_vborder_property,
				0);
7714

7715 7716
	if (!aconnector->mst_port)
		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
7717

7718 7719 7720
	/* This defaults to the max in the range, but we want 8bpc for non-edp. */
	aconnector->base.state->max_bpc = (connector_type == DRM_MODE_CONNECTOR_eDP) ? 16 : 8;
	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
7721

7722
	if (connector_type == DRM_MODE_CONNECTOR_eDP &&
7723
	    (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) {
7724 7725 7726
		drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.abm_level_property, 0);
	}
7727 7728

	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
7729 7730
	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector_type == DRM_MODE_CONNECTOR_eDP) {
7731
		drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
7732

7733 7734 7735
		if (!aconnector->mst_port)
			drm_connector_attach_vrr_capable_property(&aconnector->base);

7736
#ifdef CONFIG_DRM_AMD_DC_HDCP
7737
		if (adev->dm.hdcp_workqueue)
7738
			drm_connector_attach_content_protection_property(&aconnector->base, true);
7739
#endif
7740
	}
7741 7742
}

7743 7744
static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
			      struct i2c_msg *msgs, int num)
7745 7746 7747 7748 7749 7750 7751
{
	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
	struct ddc_service *ddc_service = i2c->ddc_service;
	struct i2c_command cmd;
	int i;
	int result = -EIO;

7752
	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
7753 7754 7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767

	if (!cmd.payloads)
		return result;

	cmd.number_of_payloads = num;
	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
	cmd.speed = 100;

	for (i = 0; i < num; i++) {
		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
		cmd.payloads[i].address = msgs[i].addr;
		cmd.payloads[i].length = msgs[i].len;
		cmd.payloads[i].data = msgs[i].buf;
	}

7768 7769 7770
	if (dc_submit_i2c(
			ddc_service->ctx->dc,
			ddc_service->ddc_pin->hw_info.ddc_channel,
7771 7772 7773 7774 7775 7776 7777
			&cmd))
		result = num;

	kfree(cmd.payloads);
	return result;
}

7778
static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
7779 7780 7781 7782 7783 7784 7785 7786 7787
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
}

static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
	.master_xfer = amdgpu_dm_i2c_xfer,
	.functionality = amdgpu_dm_i2c_func,
};

7788 7789 7790 7791
static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service *ddc_service,
	   int link_index,
	   int *res)
7792 7793 7794 7795
{
	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
	struct amdgpu_i2c_adapter *i2c;

7796
	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
7797 7798
	if (!i2c)
		return NULL;
7799 7800 7801 7802
	i2c->base.owner = THIS_MODULE;
	i2c->base.class = I2C_CLASS_DDC;
	i2c->base.dev.parent = &adev->pdev->dev;
	i2c->base.algo = &amdgpu_dm_i2c_algo;
7803
	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
7804 7805
	i2c_set_adapdata(&i2c->base, i2c);
	i2c->ddc_service = ddc_service;
7806
	i2c->ddc_service->ddc_pin->hw_info.ddc_channel = link_index;
7807 7808 7809 7810

	return i2c;
}

7811

7812 7813
/*
 * Note: this function assumes that dc_link_detect() was called for the
7814 7815
 * dc_link which will be represented by this aconnector.
 */
7816 7817 7818 7819
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *aconnector,
				    uint32_t link_index,
				    struct amdgpu_encoder *aencoder)
7820 7821 7822 7823 7824 7825
{
	int res = 0;
	int connector_type;
	struct dc *dc = dm->dc;
	struct dc_link *link = dc_get_link_at_index(dc, link_index);
	struct amdgpu_i2c_adapter *i2c;
7826 7827

	link->priv = aconnector;
7828

7829
	DRM_DEBUG_DRIVER("%s()\n", __func__);
7830 7831

	i2c = create_i2c(link->ddc, link->link_index, &res);
7832 7833 7834 7835 7836
	if (!i2c) {
		DRM_ERROR("Failed to create i2c adapter data\n");
		return -ENOMEM;
	}

7837 7838 7839 7840 7841 7842 7843 7844 7845 7846
	aconnector->i2c = i2c;
	res = i2c_add_adapter(&i2c->base);

	if (res) {
		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
		goto out_free;
	}

	connector_type = to_drm_connector_type(link->connector_signal);

7847
	res = drm_connector_init_with_ddc(
7848 7849 7850
			dm->ddev,
			&aconnector->base,
			&amdgpu_dm_connector_funcs,
7851 7852
			connector_type,
			&i2c->base);
7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870

	if (res) {
		DRM_ERROR("connector_init failed\n");
		aconnector->connector_id = -1;
		goto out_free;
	}

	drm_connector_helper_add(
			&aconnector->base,
			&amdgpu_dm_connector_helper_funcs);

	amdgpu_dm_connector_init_helper(
		dm,
		aconnector,
		connector_type,
		link,
		link_index);

7871
	drm_connector_attach_encoder(
7872 7873 7874 7875
		&aconnector->base, &aencoder->base);

	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
		|| connector_type == DRM_MODE_CONNECTOR_eDP)
7876
		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904

out_free:
	if (res) {
		kfree(i2c);
		aconnector->i2c = NULL;
	}
	return res;
}

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
{
	switch (adev->mode_info.num_crtc) {
	case 1:
		return 0x1;
	case 2:
		return 0x3;
	case 3:
		return 0x7;
	case 4:
		return 0xf;
	case 5:
		return 0x1f;
	case 6:
	default:
		return 0x3f;
	}
}

7905 7906 7907
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index)
7908
{
7909
	struct amdgpu_device *adev = drm_to_adev(dev);
7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925 7926 7927 7928

	int res = drm_encoder_init(dev,
				   &aencoder->base,
				   &amdgpu_dm_encoder_funcs,
				   DRM_MODE_ENCODER_TMDS,
				   NULL);

	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);

	if (!res)
		aencoder->encoder_id = link_index;
	else
		aencoder->encoder_id = -1;

	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);

	return res;
}

7929 7930 7931
static void manage_dm_interrupts(struct amdgpu_device *adev,
				 struct amdgpu_crtc *acrtc,
				 bool enable)
7932 7933
{
	/*
7934 7935 7936 7937
	 * We have no guarantee that the frontend index maps to the same
	 * backend index - some even map to more than one.
	 *
	 * TODO: Use a different interrupt or check DC itself for the mapping.
7938 7939
	 */
	int irq_type =
7940
		amdgpu_display_crtc_idx_to_irq_type(
7941 7942 7943 7944 7945 7946 7947 7948 7949
			adev,
			acrtc->crtc_id);

	if (enable) {
		drm_crtc_vblank_on(&acrtc->base);
		amdgpu_irq_get(
			adev,
			&adev->pageflip_irq,
			irq_type);
7950 7951 7952 7953 7954 7955
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
		amdgpu_irq_get(
			adev,
			&adev->vline0_irq,
			irq_type);
#endif
7956
	} else {
7957 7958 7959 7960 7961 7962
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
		amdgpu_irq_put(
			adev,
			&adev->vline0_irq,
			irq_type);
#endif
7963 7964 7965 7966 7967 7968 7969 7970
		amdgpu_irq_put(
			adev,
			&adev->pageflip_irq,
			irq_type);
		drm_crtc_vblank_off(&acrtc->base);
	}
}

7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983
static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
				      struct amdgpu_crtc *acrtc)
{
	int irq_type =
		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);

	/**
	 * This reads the current state for the IRQ and force reapplies
	 * the setting to hardware.
	 */
	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
}

7984 7985 7986
static bool
is_scaling_state_different(const struct dm_connector_state *dm_state,
			   const struct dm_connector_state *old_dm_state)
7987 7988 7989 7990 7991 7992 7993 7994 7995
{
	if (dm_state->scaling != old_dm_state->scaling)
		return true;
	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
			return true;
	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
			return true;
7996 7997 7998
	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
		return true;
7999 8000 8001
	return false;
}

8002 8003 8004 8005 8006 8007
#ifdef CONFIG_DRM_AMD_DC_HDCP
static bool is_content_protection_different(struct drm_connector_state *state,
					    const struct drm_connector_state *old_state,
					    const struct drm_connector *connector, struct hdcp_workqueue *hdcp_w)
{
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8008
	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
8009

8010
	/* Handle: Type0/1 change */
8011 8012 8013 8014 8015 8016
	if (old_state->hdcp_content_type != state->hdcp_content_type &&
	    state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
		return true;
	}

8017 8018 8019 8020
	/* CP is being re enabled, ignore this
	 *
	 * Handles:	ENABLED -> DESIRED
	 */
8021 8022 8023 8024 8025 8026
	if (old_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
	    state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
		return false;
	}

8027 8028 8029 8030
	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
	 *
	 * Handles:	UNDESIRED -> ENABLED
	 */
8031 8032 8033 8034 8035 8036
	if (old_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
	    state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;

	/* Check if something is connected/enabled, otherwise we start hdcp but nothing is connected/enabled
	 * hot-plug, headless s3, dpms
8037 8038
	 *
	 * Handles:	DESIRED -> DESIRED (Special case)
8039
	 */
8040 8041 8042
	if (dm_con_state->update_hdcp && state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
	    connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
		dm_con_state->update_hdcp = false;
8043
		return true;
8044
	}
8045

8046 8047 8048 8049 8050
	/*
	 * Handles:	UNDESIRED -> UNDESIRED
	 *		DESIRED -> DESIRED
	 *		ENABLED -> ENABLED
	 */
8051 8052 8053
	if (old_state->content_protection == state->content_protection)
		return false;

8054 8055 8056 8057 8058
	/*
	 * Handles:	UNDESIRED -> DESIRED
	 *		DESIRED -> UNDESIRED
	 *		ENABLED -> UNDESIRED
	 */
8059
	if (state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED)
8060 8061
		return true;

8062 8063 8064
	/*
	 * Handles:	DESIRED -> ENABLED
	 */
8065 8066 8067 8068
	return false;
}

#endif
8069 8070 8071
static void remove_stream(struct amdgpu_device *adev,
			  struct amdgpu_crtc *acrtc,
			  struct dc_stream_state *stream)
8072 8073 8074 8075 8076 8077 8078
{
	/* this is the update mode case */

	acrtc->otg_inst = -1;
	acrtc->enabled = false;
}

8079 8080
static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
			       struct dc_cursor_position *position)
8081
{
8082
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
8083 8084 8085
	int x, y;
	int xorigin = 0, yorigin = 0;

8086
	if (!crtc || !plane->state->fb)
8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099
		return 0;

	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
			  __func__,
			  plane->state->crtc_w,
			  plane->state->crtc_h);
		return -EINVAL;
	}

	x = plane->state->crtc_x;
	y = plane->state->crtc_y;
8100

8101 8102 8103 8104
	if (x <= -amdgpu_crtc->max_cursor_width ||
	    y <= -amdgpu_crtc->max_cursor_height)
		return 0;

8105 8106 8107 8108 8109 8110 8111 8112 8113
	if (x < 0) {
		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
		x = 0;
	}
	if (y < 0) {
		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
		y = 0;
	}
	position->enable = true;
8114
	position->translate_by_source = true;
8115 8116 8117 8118 8119 8120 8121 8122
	position->x = x;
	position->y = y;
	position->x_hotspot = xorigin;
	position->y_hotspot = yorigin;

	return 0;
}

8123 8124
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state)
8125
{
8126
	struct amdgpu_device *adev = drm_to_adev(plane->dev);
8127 8128 8129 8130 8131
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
	uint64_t address = afb ? afb->address : 0;
8132
	struct dc_cursor_position position = {0};
8133 8134 8135
	struct dc_cursor_attributes attributes;
	int ret;

8136 8137 8138
	if (!plane->state->fb && !old_plane_state->fb)
		return;

8139
	DC_LOG_CURSOR("%s: crtc_id=%d with size %d to %d\n",
8140 8141 8142 8143
		      __func__,
		      amdgpu_crtc->crtc_id,
		      plane->state->crtc_w,
		      plane->state->crtc_h);
8144 8145 8146 8147 8148 8149 8150

	ret = get_cursor_position(plane, crtc, &position);
	if (ret)
		return;

	if (!position.enable) {
		/* turn off cursor */
8151 8152
		if (crtc_state && crtc_state->stream) {
			mutex_lock(&adev->dm.dc_lock);
8153 8154
			dc_stream_set_cursor_position(crtc_state->stream,
						      &position);
8155 8156
			mutex_unlock(&adev->dm.dc_lock);
		}
8157
		return;
8158 8159
	}

8160 8161 8162
	amdgpu_crtc->cursor_width = plane->state->crtc_w;
	amdgpu_crtc->cursor_height = plane->state->crtc_h;

8163
	memset(&attributes, 0, sizeof(attributes));
8164 8165 8166 8167 8168 8169 8170 8171
	attributes.address.high_part = upper_32_bits(address);
	attributes.address.low_part  = lower_32_bits(address);
	attributes.width             = plane->state->crtc_w;
	attributes.height            = plane->state->crtc_h;
	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
	attributes.rotation_angle    = 0;
	attributes.attribute_flags.value = 0;

8172
	attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
8173

8174
	if (crtc_state->stream) {
8175
		mutex_lock(&adev->dm.dc_lock);
8176 8177 8178
		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
							 &attributes))
			DRM_ERROR("DC failed to set cursor attributes\n");
8179 8180 8181 8182

		if (!dc_stream_set_cursor_position(crtc_state->stream,
						   &position))
			DRM_ERROR("DC failed to set cursor position\n");
8183
		mutex_unlock(&adev->dm.dc_lock);
8184
	}
8185
}
8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200

static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
{

	assert_spin_locked(&acrtc->base.dev->event_lock);
	WARN_ON(acrtc->event);

	acrtc->event = acrtc->base.state->event;

	/* Set the flip status */
	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;

	/* Mark this event as consumed */
	acrtc->base.state->event = NULL;

8201 8202
	DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
		     acrtc->crtc_id);
8203 8204
}

8205 8206 8207
static void update_freesync_state_on_stream(
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state,
8208 8209 8210
	struct dc_stream_state *new_stream,
	struct dc_plane_state *surface,
	u32 flip_timestamp_in_us)
8211
{
8212
	struct mod_vrr_params vrr_params;
8213
	struct dc_info_packet vrr_infopacket = {0};
8214
	struct amdgpu_device *adev = dm->adev;
8215
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
8216
	unsigned long flags;
8217
	bool pack_sdp_v1_3 = false;
8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */

	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

8230
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8231
        vrr_params = acrtc->dm_irq_params.vrr_params;
8232

8233 8234 8235 8236 8237 8238 8239
	if (surface) {
		mod_freesync_handle_preflip(
			dm->freesync_module,
			surface,
			new_stream,
			flip_timestamp_in_us,
			&vrr_params);
8240 8241 8242 8243 8244

		if (adev->family < AMDGPU_FAMILY_AI &&
		    amdgpu_dm_vrr_active(new_crtc_state)) {
			mod_freesync_handle_v_update(dm->freesync_module,
						     new_stream, &vrr_params);
8245 8246 8247 8248 8249

			/* Need to call this before the frame ends. */
			dc_stream_adjust_vmin_vmax(dm->dc,
						   new_crtc_state->stream,
						   &vrr_params.adjust);
8250
		}
8251
	}
8252 8253 8254 8255

	mod_freesync_build_vrr_infopacket(
		dm->freesync_module,
		new_stream,
8256
		&vrr_params,
8257 8258
		PACKET_TYPE_VRR,
		TRANSFER_FUNC_UNKNOWN,
8259 8260
		&vrr_infopacket,
		pack_sdp_v1_3);
8261

8262
	new_crtc_state->freesync_timing_changed |=
8263
		(memcmp(&acrtc->dm_irq_params.vrr_params.adjust,
8264 8265
			&vrr_params.adjust,
			sizeof(vrr_params.adjust)) != 0);
8266

8267
	new_crtc_state->freesync_vrr_info_changed |=
8268 8269 8270 8271
		(memcmp(&new_crtc_state->vrr_infopacket,
			&vrr_infopacket,
			sizeof(vrr_infopacket)) != 0);

8272
	acrtc->dm_irq_params.vrr_params = vrr_params;
8273 8274
	new_crtc_state->vrr_infopacket = vrr_infopacket;

8275
	new_stream->adjust = acrtc->dm_irq_params.vrr_params.adjust;
8276 8277 8278 8279 8280 8281
	new_stream->vrr_infopacket = vrr_infopacket;

	if (new_crtc_state->freesync_vrr_info_changed)
		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
			      new_crtc_state->base.crtc->base.id,
			      (int)new_crtc_state->base.vrr_enabled,
8282
			      (int)vrr_params.state);
8283

8284
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8285 8286
}

8287
static void update_stream_irq_parameters(
8288 8289 8290 8291
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state)
{
	struct dc_stream_state *new_stream = new_crtc_state->stream;
8292
	struct mod_vrr_params vrr_params;
8293
	struct mod_freesync_config config = new_crtc_state->freesync_config;
8294
	struct amdgpu_device *adev = dm->adev;
8295
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
8296
	unsigned long flags;
8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */
	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

8308
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8309
	vrr_params = acrtc->dm_irq_params.vrr_params;
8310

8311 8312 8313
	if (new_crtc_state->vrr_supported &&
	    config.min_refresh_in_uhz &&
	    config.max_refresh_in_uhz) {
8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329
		/*
		 * if freesync compatible mode was set, config.state will be set
		 * in atomic check
		 */
		if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
		    (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
		     new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
			vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
			vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
			vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
			vrr_params.state = VRR_STATE_ACTIVE_FIXED;
		} else {
			config.state = new_crtc_state->base.vrr_enabled ?
						     VRR_STATE_ACTIVE_VARIABLE :
						     VRR_STATE_INACTIVE;
		}
8330 8331 8332 8333 8334 8335 8336 8337 8338
	} else {
		config.state = VRR_STATE_UNSUPPORTED;
	}

	mod_freesync_build_vrr_params(dm->freesync_module,
				      new_stream,
				      &config, &vrr_params);

	new_crtc_state->freesync_timing_changed |=
8339 8340
		(memcmp(&acrtc->dm_irq_params.vrr_params.adjust,
			&vrr_params.adjust, sizeof(vrr_params.adjust)) != 0);
8341

8342 8343 8344 8345 8346
	new_crtc_state->freesync_config = config;
	/* Copy state for access from DM IRQ handler */
	acrtc->dm_irq_params.freesync_config = config;
	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
	acrtc->dm_irq_params.vrr_params = vrr_params;
8347
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8348 8349
}

8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360
static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
					    struct dm_crtc_state *new_state)
{
	bool old_vrr_active = amdgpu_dm_vrr_active(old_state);
	bool new_vrr_active = amdgpu_dm_vrr_active(new_state);

	if (!old_vrr_active && new_vrr_active) {
		/* Transition VRR inactive -> active:
		 * While VRR is active, we must not disable vblank irq, as a
		 * reenable after disable would compute bogus vblank/pflip
		 * timestamps if it likely happened inside display front-porch.
8361 8362 8363
		 *
		 * We also need vupdate irq for the actual core vblank handling
		 * at end of vblank.
8364
		 */
8365
		dm_set_vupdate_irq(new_state->base.crtc, true);
8366 8367 8368 8369 8370 8371 8372
		drm_crtc_vblank_get(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	} else if (old_vrr_active && !new_vrr_active) {
		/* Transition VRR active -> inactive:
		 * Allow vblank irq disable again for fixed refresh rate.
		 */
8373
		dm_set_vupdate_irq(new_state->base.crtc, false);
8374 8375 8376 8377 8378 8379
		drm_crtc_vblank_put(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	}
}

8380 8381 8382
static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
{
	struct drm_plane *plane;
8383
	struct drm_plane_state *old_plane_state;
8384 8385 8386 8387 8388 8389
	int i;

	/*
	 * TODO: Make this per-stream so we don't issue redundant updates for
	 * commits with multiple streams.
	 */
8390
	for_each_old_plane_in_state(state, plane, old_plane_state, i)
8391 8392 8393 8394
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			handle_cursor_update(plane, old_plane_state);
}

8395
static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
8396
				    struct dc_state *dc_state,
8397 8398 8399
				    struct drm_device *dev,
				    struct amdgpu_display_manager *dm,
				    struct drm_crtc *pcrtc,
8400
				    bool wait_for_vblank)
8401
{
8402
	uint32_t i;
8403
	uint64_t timestamp_ns;
8404
	struct drm_plane *plane;
8405
	struct drm_plane_state *old_plane_state, *new_plane_state;
8406
	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
8407 8408 8409
	struct drm_crtc_state *new_pcrtc_state =
			drm_atomic_get_new_crtc_state(state, pcrtc);
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
8410 8411
	struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
8412
	int planes_count = 0, vpos, hpos;
8413
	long r;
8414
	unsigned long flags;
8415
	struct amdgpu_bo *abo;
8416 8417
	uint32_t target_vblank, last_flip_vblank;
	bool vrr_active = amdgpu_dm_vrr_active(acrtc_state);
8418
	bool pflip_present = false;
8419 8420 8421 8422
	struct {
		struct dc_surface_update surface_updates[MAX_SURFACES];
		struct dc_plane_info plane_infos[MAX_SURFACES];
		struct dc_scaling_info scaling_infos[MAX_SURFACES];
8423
		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
8424
		struct dc_stream_update stream_update;
8425
	} *bundle;
8426

8427
	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
8428

8429 8430
	if (!bundle) {
		dm_error("Failed to allocate update bundle\n");
8431 8432
		goto cleanup;
	}
8433

8434 8435 8436 8437 8438 8439 8440 8441
	/*
	 * Disable the cursor first if we're disabling all the planes.
	 * It'll remain on the screen after the planes are re-enabled
	 * if we don't.
	 */
	if (acrtc_state->active_planes == 0)
		amdgpu_dm_commit_cursors(state);

8442
	/* update planes when needed */
8443
	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
8444
		struct drm_crtc *crtc = new_plane_state->crtc;
8445
		struct drm_crtc_state *new_crtc_state;
8446
		struct drm_framebuffer *fb = new_plane_state->fb;
8447
		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
8448
		bool plane_needs_flip;
8449
		struct dc_plane_state *dc_plane;
8450
		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
8451

8452 8453
		/* Cursor plane is handled after stream updates */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
8454 8455
			continue;

8456 8457 8458 8459 8460
		if (!fb || !crtc || pcrtc != crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
		if (!new_crtc_state->active)
8461 8462
			continue;

8463
		dc_plane = dm_new_plane_state->dc_state;
8464

8465
		bundle->surface_updates[planes_count].surface = dc_plane;
8466
		if (new_pcrtc_state->color_mgmt_changed) {
8467 8468
			bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction;
			bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func;
8469
			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
8470
		}
8471

8472 8473
		fill_dc_scaling_info(new_plane_state,
				     &bundle->scaling_infos[planes_count]);
8474

8475 8476
		bundle->surface_updates[planes_count].scaling_info =
			&bundle->scaling_infos[planes_count];
8477

8478
		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
8479

8480
		pflip_present = pflip_present || plane_needs_flip;
8481

8482 8483 8484 8485
		if (!plane_needs_flip) {
			planes_count += 1;
			continue;
		}
8486

8487 8488
		abo = gem_to_amdgpu_bo(fb->obj[0]);

8489 8490 8491 8492 8493
		/*
		 * Wait for all fences on this FB. Do limited wait to avoid
		 * deadlock during GPU reset when this fence will not signal
		 * but we hold reservation lock for the BO.
		 */
8494 8495
		r = dma_resv_wait_timeout(abo->tbo.base.resv, true, false,
					  msecs_to_jiffies(5000));
8496
		if (unlikely(r <= 0))
8497
			DRM_ERROR("Waiting for fences timed out!");
8498

8499
		fill_dc_plane_info_and_addr(
8500
			dm->adev, new_plane_state,
8501
			afb->tiling_flags,
8502
			&bundle->plane_infos[planes_count],
8503
			&bundle->flip_addrs[planes_count].address,
8504
			afb->tmz_surface, false);
8505

8506
		DRM_DEBUG_ATOMIC("plane: id=%d dcc_en=%d\n",
8507 8508
				 new_plane_state->plane->index,
				 bundle->plane_infos[planes_count].dcc.enable);
8509 8510 8511

		bundle->surface_updates[planes_count].plane_info =
			&bundle->plane_infos[planes_count];
8512

8513 8514 8515 8516
		/*
		 * Only allow immediate flips for fast updates that don't
		 * change FB pitch, DCC state, rotation or mirroing.
		 */
8517
		bundle->flip_addrs[planes_count].flip_immediate =
8518
			crtc->state->async_flip &&
8519
			acrtc_state->update_type == UPDATE_TYPE_FAST;
8520

8521 8522 8523 8524
		timestamp_ns = ktime_get_ns();
		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
		bundle->surface_updates[planes_count].surface = dc_plane;
8525

8526 8527 8528 8529
		if (!bundle->surface_updates[planes_count].surface) {
			DRM_ERROR("No surface for CRTC: id=%d\n",
					acrtc_attach->crtc_id);
			continue;
8530 8531
		}

8532 8533 8534 8535 8536 8537 8538
		if (plane == pcrtc->primary)
			update_freesync_state_on_stream(
				dm,
				acrtc_state,
				acrtc_state->stream,
				dc_plane,
				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
8539

8540
		DRM_DEBUG_ATOMIC("%s Flipping to hi: 0x%x, low: 0x%x\n",
8541 8542 8543
				 __func__,
				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
8544 8545 8546

		planes_count += 1;

8547 8548
	}

8549
	if (pflip_present) {
8550 8551 8552 8553 8554 8555 8556
		if (!vrr_active) {
			/* Use old throttling in non-vrr fixed refresh rate mode
			 * to keep flip scheduling based on target vblank counts
			 * working in a backwards compatible way, e.g., for
			 * clients using the GLX_OML_sync_control extension or
			 * DRI3/Present extension with defined target_msc.
			 */
8557
			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568
		}
		else {
			/* For variable refresh rate mode only:
			 * Get vblank of last completed flip to avoid > 1 vrr
			 * flips per video frame by use of throttling, but allow
			 * flip programming anywhere in the possibly large
			 * variable vrr vblank interval for fine-grained flip
			 * timing control and more opportunity to avoid stutter
			 * on late submission of flips.
			 */
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
8569
			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
8570 8571 8572
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

8573
		target_vblank = last_flip_vblank + wait_for_vblank;
8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585

		/*
		 * Wait until we're out of the vertical blank period before the one
		 * targeted by the flip
		 */
		while ((acrtc_attach->enabled &&
			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
							    0, &vpos, &hpos, NULL,
							    NULL, &pcrtc->hwmode)
			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
			(int)(target_vblank -
8586
			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
8587 8588 8589
			usleep_range(1000, 1100);
		}

8590 8591 8592 8593 8594 8595 8596 8597 8598 8599
		/**
		 * Prepare the flip event for the pageflip interrupt to handle.
		 *
		 * This only works in the case where we've already turned on the
		 * appropriate hardware blocks (eg. HUBP) so in the transition case
		 * from 0 -> n planes we have to skip a hardware generated event
		 * and rely on sending it from software.
		 */
		if (acrtc_attach->base.state->event &&
		    acrtc_state->active_planes > 0) {
8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611
			drm_crtc_vblank_get(pcrtc);

			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);

			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
			prepare_flip_isr(acrtc_attach);

			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

		if (acrtc_state->stream) {
			if (acrtc_state->freesync_vrr_info_changed)
8612
				bundle->stream_update.vrr_infopacket =
8613
					&acrtc_state->stream->vrr_infopacket;
8614 8615 8616
		}
	}

8617
	/* Update the planes if changed or disable if we don't have any. */
8618 8619
	if ((planes_count || acrtc_state->active_planes == 0) &&
		acrtc_state->stream) {
8620
		bundle->stream_update.stream = acrtc_state->stream;
8621
		if (new_pcrtc_state->mode_changed) {
8622 8623
			bundle->stream_update.src = acrtc_state->stream->src;
			bundle->stream_update.dst = acrtc_state->stream->dst;
8624 8625
		}

8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637
		if (new_pcrtc_state->color_mgmt_changed) {
			/*
			 * TODO: This isn't fully correct since we've actually
			 * already modified the stream in place.
			 */
			bundle->stream_update.gamut_remap =
				&acrtc_state->stream->gamut_remap_matrix;
			bundle->stream_update.output_csc_transform =
				&acrtc_state->stream->csc_color_matrix;
			bundle->stream_update.out_transfer_func =
				acrtc_state->stream->out_transfer_func;
		}
8638

8639
		acrtc_state->stream->abm_level = acrtc_state->abm_level;
8640
		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
8641
			bundle->stream_update.abm_level = &acrtc_state->abm_level;
8642

8643 8644 8645 8646 8647
		/*
		 * If FreeSync state on the stream has changed then we need to
		 * re-adjust the min/max bounds now that DC doesn't handle this
		 * as part of commit.
		 */
8648
		if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
8649 8650 8651
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			dc_stream_adjust_vmin_vmax(
				dm->dc, acrtc_state->stream,
8652
				&acrtc_attach->dm_irq_params.vrr_params.adjust);
8653 8654
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}
8655
		mutex_lock(&dm->dc_lock);
R
Roman Li 已提交
8656
		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
8657
				acrtc_state->stream->link->psr_settings.psr_allow_active)
R
Roman Li 已提交
8658 8659
			amdgpu_dm_psr_disable(acrtc_state->stream);

8660
		dc_commit_updates_for_stream(dm->dc,
8661
						     bundle->surface_updates,
8662 8663
						     planes_count,
						     acrtc_state->stream,
8664 8665
						     &bundle->stream_update,
						     dc_state);
R
Roman Li 已提交
8666

8667 8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678 8679 8680
		/**
		 * Enable or disable the interrupts on the backend.
		 *
		 * Most pipes are put into power gating when unused.
		 *
		 * When power gating is enabled on a pipe we lose the
		 * interrupt enablement state when power gating is disabled.
		 *
		 * So we need to update the IRQ control state in hardware
		 * whenever the pipe turns on (since it could be previously
		 * power gated) or off (since some pipes can't be power gated
		 * on some ASICs).
		 */
		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
8681 8682
			dm_update_pflip_irq_state(drm_to_adev(dev),
						  acrtc_attach);
8683

R
Roman Li 已提交
8684
		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
8685
				acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED &&
8686
				!acrtc_state->stream->link->psr_settings.psr_feature_enabled)
R
Roman Li 已提交
8687 8688
			amdgpu_dm_link_setup_psr(acrtc_state->stream);
		else if ((acrtc_state->update_type == UPDATE_TYPE_FAST) &&
8689 8690
				acrtc_state->stream->link->psr_settings.psr_feature_enabled &&
				!acrtc_state->stream->link->psr_settings.psr_allow_active) {
R
Roman Li 已提交
8691 8692 8693
			amdgpu_dm_psr_enable(acrtc_state->stream);
		}

8694
		mutex_unlock(&dm->dc_lock);
8695
	}
8696

8697 8698 8699 8700 8701 8702 8703
	/*
	 * Update cursor state *after* programming all the planes.
	 * This avoids redundant programming in the case where we're going
	 * to be disabling a single plane - those pipes are being disabled.
	 */
	if (acrtc_state->active_planes)
		amdgpu_dm_commit_cursors(state);
8704

8705
cleanup:
8706
	kfree(bundle);
8707 8708
}

8709 8710 8711
static void amdgpu_dm_commit_audio(struct drm_device *dev,
				   struct drm_atomic_state *state)
{
8712
	struct amdgpu_device *adev = drm_to_adev(dev);
8713 8714 8715 8716 8717 8718 8719 8720 8721 8722 8723 8724 8725 8726 8727 8728 8729 8730 8731 8732 8733 8734 8735 8736 8737 8738 8739 8740 8741 8742 8743 8744 8745 8746 8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773 8774 8775 8776 8777 8778 8779 8780 8781 8782 8783
	struct amdgpu_dm_connector *aconnector;
	struct drm_connector *connector;
	struct drm_connector_state *old_con_state, *new_con_state;
	struct drm_crtc_state *new_crtc_state;
	struct dm_crtc_state *new_dm_crtc_state;
	const struct dc_stream_status *status;
	int i, inst;

	/* Notify device removals. */
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		if (old_con_state->crtc != new_con_state->crtc) {
			/* CRTC changes require notification. */
			goto notify;
		}

		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(
			state, new_con_state->crtc);

		if (!new_crtc_state)
			continue;

		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			continue;

	notify:
		aconnector = to_amdgpu_dm_connector(connector);

		mutex_lock(&adev->dm.audio_lock);
		inst = aconnector->audio_inst;
		aconnector->audio_inst = -1;
		mutex_unlock(&adev->dm.audio_lock);

		amdgpu_dm_audio_eld_notify(adev, inst);
	}

	/* Notify audio device additions. */
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(
			state, new_con_state->crtc);

		if (!new_crtc_state)
			continue;

		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			continue;

		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (!new_dm_crtc_state->stream)
			continue;

		status = dc_stream_get_status(new_dm_crtc_state->stream);
		if (!status)
			continue;

		aconnector = to_amdgpu_dm_connector(connector);

		mutex_lock(&adev->dm.audio_lock);
		inst = status->audio_inst;
		aconnector->audio_inst = inst;
		mutex_unlock(&adev->dm.audio_lock);

		amdgpu_dm_audio_eld_notify(adev, inst);
	}
}

8784
/*
8785 8786 8787 8788 8789 8790 8791 8792 8793 8794
 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
 * @crtc_state: the DRM CRTC state
 * @stream_state: the DC stream state.
 *
 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
 */
static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
						struct dc_stream_state *stream_state)
{
8795
	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
8796
}
8797

8798 8799 8800 8801 8802 8803 8804 8805
/**
 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
 * @state: The atomic state to commit
 *
 * This will tell DC to commit the constructed DC state from atomic_check,
 * programming the hardware. Any failures here implies a hardware failure, since
 * atomic check should have filtered anything non-kosher.
 */
8806
static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
8807 8808
{
	struct drm_device *dev = state->dev;
8809
	struct amdgpu_device *adev = drm_to_adev(dev);
8810 8811
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dm_atomic_state *dm_state;
8812
	struct dc_state *dc_state = NULL, *dc_state_temp = NULL;
8813
	uint32_t i, j;
8814
	struct drm_crtc *crtc;
8815
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
8816 8817 8818
	unsigned long flags;
	bool wait_for_vblank = true;
	struct drm_connector *connector;
8819
	struct drm_connector_state *old_con_state, *new_con_state;
8820
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
8821
	int crtc_disable_count = 0;
8822
	bool mode_set_reset_required = false;
8823

8824 8825
	trace_amdgpu_dm_atomic_commit_tail_begin(state);

8826 8827
	drm_atomic_helper_update_legacy_modeset_state(dev, state);

8828 8829 8830 8831 8832
	dm_state = dm_atomic_get_new_state(state);
	if (dm_state && dm_state->context) {
		dc_state = dm_state->context;
	} else {
		/* No state changes, retain current state. */
8833
		dc_state_temp = dc_create_state(dm->dc);
8834 8835 8836 8837
		ASSERT(dc_state_temp);
		dc_state = dc_state_temp;
		dc_resource_state_copy_construct_current(dm->dc, dc_state);
	}
8838

8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852
	for_each_oldnew_crtc_in_state (state, crtc, old_crtc_state,
				       new_crtc_state, i) {
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

		if (old_crtc_state->active &&
		    (!new_crtc_state->active ||
		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
			manage_dm_interrupts(adev, acrtc, false);
			dc_stream_release(dm_old_crtc_state->stream);
		}
	}

8853 8854
	drm_atomic_helper_calc_timestamping_constants(state);

8855
	/* update changed items */
8856
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
8857
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8858

8859 8860
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8861

8862
		DRM_DEBUG_ATOMIC(
8863 8864 8865 8866
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
8867 8868 8869 8870 8871 8872
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
8873

8874 8875 8876 8877 8878 8879 8880 8881 8882 8883
		/* Disable cursor if disabling crtc */
		if (old_crtc_state->active && !new_crtc_state->active) {
			struct dc_cursor_position position;

			memset(&position, 0, sizeof(position));
			mutex_lock(&dm->dc_lock);
			dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position);
			mutex_unlock(&dm->dc_lock);
		}

8884 8885 8886 8887 8888 8889
		/* Copy all transient state flags into dc state */
		if (dm_new_crtc_state->stream) {
			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
							    dm_new_crtc_state->stream);
		}

8890 8891 8892 8893
		/* handles headless hotplug case, updating new_state and
		 * aconnector as needed
		 */

8894
		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
8895

8896
			DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
8897

8898
			if (!dm_new_crtc_state->stream) {
8899
				/*
8900 8901 8902
				 * this could happen because of issues with
				 * userspace notifications delivery.
				 * In this case userspace tries to set mode on
8903 8904
				 * display which is disconnected in fact.
				 * dc_sink is NULL in this case on aconnector.
8905 8906 8907 8908 8909 8910 8911 8912 8913
				 * We expect reset mode will come soon.
				 *
				 * This can also happen when unplug is done
				 * during resume sequence ended
				 *
				 * In this case, we want to pretend we still
				 * have a sink to keep the pipe running so that
				 * hw state is consistent with the sw state
				 */
8914
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
8915 8916 8917 8918
						__func__, acrtc->base.base.id);
				continue;
			}

8919 8920
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
8921

8922 8923
			pm_runtime_get_noresume(dev->dev);

8924
			acrtc->enabled = true;
8925 8926
			acrtc->hw_mode = new_crtc_state->mode;
			crtc->hwmode = new_crtc_state->mode;
8927
			mode_set_reset_required = true;
8928
		} else if (modereset_required(new_crtc_state)) {
8929
			DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
8930
			/* i.e. reset mode */
8931
			if (dm_old_crtc_state->stream)
8932
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
8933

8934
			mode_set_reset_required = true;
8935 8936 8937
		}
	} /* for_each_crtc_in_state() */

8938
	if (dc_state) {
8939 8940 8941 8942
		/* if there mode set or reset, disable eDP PSR */
		if (mode_set_reset_required)
			amdgpu_dm_psr_disable_all(dm);

8943
		dm_enable_per_frame_crtc_master_sync(dc_state);
8944
		mutex_lock(&dm->dc_lock);
8945
		WARN_ON(!dc_commit_state(dm->dc, dc_state));
8946 8947 8948 8949 8950
#if defined(CONFIG_DRM_AMD_DC_DCN)
               /* Allow idle optimization when vblank count is 0 for display off */
               if (dm->active_vblank_irq_count == 0)
                   dc_allow_idle_optimizations(dm->dc,true);
#endif
8951
		mutex_unlock(&dm->dc_lock);
8952
	}
8953

8954
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
8955
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8956

8957
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8958

8959
		if (dm_new_crtc_state->stream != NULL) {
8960
			const struct dc_stream_status *status =
8961
					dc_stream_get_status(dm_new_crtc_state->stream);
8962

8963
			if (!status)
8964 8965
				status = dc_stream_get_status_from_state(dc_state,
									 dm_new_crtc_state->stream);
8966
			if (!status)
8967
				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
8968 8969 8970 8971
			else
				acrtc->otg_inst = status->primary_otg_inst;
		}
	}
8972 8973 8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988
#ifdef CONFIG_DRM_AMD_DC_HDCP
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
		struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);

		new_crtc_state = NULL;

		if (acrtc)
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);

		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);

		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8989
			dm_new_con_state->update_hdcp = true;
8990 8991 8992 8993
			continue;
		}

		if (is_content_protection_different(new_con_state, old_con_state, connector, adev->dm.hdcp_workqueue))
8994 8995
			hdcp_update_display(
				adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
8996
				new_con_state->hdcp_content_type,
8997
				new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED);
8998 8999
	}
#endif
9000

9001
	/* Handle connector state changes */
9002
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
9003 9004 9005
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
9006
		struct dc_surface_update dummy_updates[MAX_SURFACES];
9007
		struct dc_stream_update stream_update;
9008
		struct dc_info_packet hdr_packet;
9009
		struct dc_stream_status *status = NULL;
9010
		bool abm_changed, hdr_changed, scaling_changed;
9011

9012
		memset(&dummy_updates, 0, sizeof(dummy_updates));
9013 9014
		memset(&stream_update, 0, sizeof(stream_update));

9015
		if (acrtc) {
9016
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
9017 9018
			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
		}
9019

9020
		/* Skip any modesets/resets */
9021
		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
9022 9023
			continue;

9024
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9025 9026
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

9027 9028 9029 9030 9031 9032 9033
		scaling_changed = is_scaling_state_different(dm_new_con_state,
							     dm_old_con_state);

		abm_changed = dm_new_crtc_state->abm_level !=
			      dm_old_crtc_state->abm_level;

		hdr_changed =
9034
			!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
9035 9036

		if (!scaling_changed && !abm_changed && !hdr_changed)
9037
			continue;
9038

9039
		stream_update.stream = dm_new_crtc_state->stream;
9040
		if (scaling_changed) {
9041
			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
9042
					dm_new_con_state, dm_new_crtc_state->stream);
9043

9044 9045 9046 9047
			stream_update.src = dm_new_crtc_state->stream->src;
			stream_update.dst = dm_new_crtc_state->stream->dst;
		}

9048
		if (abm_changed) {
9049 9050 9051 9052
			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;

			stream_update.abm_level = &dm_new_crtc_state->abm_level;
		}
9053

9054 9055 9056 9057 9058
		if (hdr_changed) {
			fill_hdr_info_packet(new_con_state, &hdr_packet);
			stream_update.hdr_static_metadata = &hdr_packet;
		}

9059
		status = dc_stream_get_status(dm_new_crtc_state->stream);
9060 9061 9062 9063

		if (WARN_ON(!status))
			continue;

9064
		WARN_ON(!status->plane_count);
9065

9066 9067 9068 9069 9070 9071
		/*
		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
		 * Here we create an empty update on each plane.
		 * To fix this, DC should permit updating only stream properties.
		 */
		for (j = 0; j < status->plane_count; j++)
9072
			dummy_updates[j].surface = status->plane_states[0];
9073 9074 9075 9076


		mutex_lock(&dm->dc_lock);
		dc_commit_updates_for_stream(dm->dc,
9077
						     dummy_updates,
9078 9079
						     status->plane_count,
						     dm_new_crtc_state->stream,
9080 9081
						     &stream_update,
						     dc_state);
9082
		mutex_unlock(&dm->dc_lock);
9083 9084
	}

9085
	/* Count number of newly disabled CRTCs for dropping PM refs later. */
9086
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
9087
				      new_crtc_state, i) {
9088 9089 9090
		if (old_crtc_state->active && !new_crtc_state->active)
			crtc_disable_count++;

9091
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9092
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9093

9094 9095
		/* For freesync config update on crtc state and params for irq */
		update_stream_irq_parameters(dm, dm_new_crtc_state);
9096

9097 9098 9099
		/* Handle vrr on->off / off->on transitions */
		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state,
						dm_new_crtc_state);
9100 9101
	}

9102 9103 9104 9105 9106 9107 9108 9109
	/**
	 * Enable interrupts for CRTCs that are newly enabled or went through
	 * a modeset. It was intentionally deferred until after the front end
	 * state was modified to wait until the OTG was on and so the IRQ
	 * handlers didn't access stale or invalid state.
	 */
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
9110
#ifdef CONFIG_DEBUG_FS
9111
		bool configure_crc = false;
9112
		enum amdgpu_dm_pipe_crc_source cur_crc_src;
9113 9114 9115 9116 9117 9118
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
		struct crc_rd_work *crc_rd_wrk = dm->crc_rd_wrk;
#endif
		spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
		cur_crc_src = acrtc->dm_irq_params.crc_src;
		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9119
#endif
9120 9121
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);

9122 9123 9124
		if (new_crtc_state->active &&
		    (!old_crtc_state->active ||
		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
9125 9126
			dc_stream_retain(dm_new_crtc_state->stream);
			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
9127
			manage_dm_interrupts(adev, acrtc, true);
9128

9129
#ifdef CONFIG_DEBUG_FS
9130 9131 9132 9133 9134
			/**
			 * Frontend may have changed so reapply the CRC capture
			 * settings for the stream.
			 */
			dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9135

9136
			if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
9137 9138
				configure_crc = true;
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
9139 9140 9141 9142 9143 9144 9145 9146 9147
				if (amdgpu_dm_crc_window_is_activated(crtc)) {
					spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
					acrtc->dm_irq_params.crc_window.update_win = true;
					acrtc->dm_irq_params.crc_window.skip_frame_cnt = 2;
					spin_lock_irq(&crc_rd_wrk->crc_rd_work_lock);
					crc_rd_wrk->crtc = crtc;
					spin_unlock_irq(&crc_rd_wrk->crc_rd_work_lock);
					spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
				}
9148
#endif
9149
			}
9150

9151
			if (configure_crc)
9152 9153 9154
				if (amdgpu_dm_crtc_configure_crc_source(
					crtc, dm_new_crtc_state, cur_crc_src))
					DRM_DEBUG_DRIVER("Failed to configure crc source");
9155
#endif
9156 9157
		}
	}
9158

9159
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
9160
		if (new_crtc_state->async_flip)
9161 9162
			wait_for_vblank = false;

9163
	/* update planes when needed per crtc*/
9164
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
9165
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9166

9167
		if (dm_new_crtc_state->stream)
9168
			amdgpu_dm_commit_planes(state, dc_state, dev,
9169
						dm, crtc, wait_for_vblank);
9170 9171
	}

9172 9173 9174
	/* Update audio instances for each connector. */
	amdgpu_dm_commit_audio(dev, state);

9175 9176 9177 9178 9179 9180
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||		\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
	/* restore the backlight level */
	if (dm->backlight_dev)
		amdgpu_dm_backlight_set_level(dm, dm->brightness[0]);
#endif
9181 9182 9183 9184
	/*
	 * send vblank event on all events not handled in flip and
	 * mark consumed event for drm_atomic_helper_commit_hw_done
	 */
9185
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9186
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
9187

9188 9189
		if (new_crtc_state->event)
			drm_send_event_locked(dev, &new_crtc_state->event->base);
9190

9191
		new_crtc_state->event = NULL;
9192
	}
9193
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9194

9195 9196
	/* Signal HW programming completion */
	drm_atomic_helper_commit_hw_done(state);
9197 9198

	if (wait_for_vblank)
9199
		drm_atomic_helper_wait_for_flip_done(dev, state);
9200 9201

	drm_atomic_helper_cleanup_planes(dev, state);
9202

9203 9204 9205 9206 9207
	/* return the stolen vga memory back to VRAM */
	if (!adev->mman.keep_stolen_vga_memory)
		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);

9208 9209
	/*
	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
9210 9211 9212
	 * so we can put the GPU into runtime suspend if we're not driving any
	 * displays anymore
	 */
9213 9214
	for (i = 0; i < crtc_disable_count; i++)
		pm_runtime_put_autosuspend(dev->dev);
9215
	pm_runtime_mark_last_busy(dev->dev);
9216 9217 9218

	if (dc_state_temp)
		dc_release_state(dc_state_temp);
9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230 9231 9232 9233 9234 9235 9236 9237 9238 9239 9240 9241 9242 9243 9244 9245 9246
}


static int dm_force_atomic_commit(struct drm_connector *connector)
{
	int ret = 0;
	struct drm_device *ddev = connector->dev;
	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
	struct drm_plane *plane = disconnected_acrtc->base.primary;
	struct drm_connector_state *conn_state;
	struct drm_crtc_state *crtc_state;
	struct drm_plane_state *plane_state;

	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ddev->mode_config.acquire_ctx;

	/* Construct an atomic state to restore previous display setting */

	/*
	 * Attach connectors to drm_atomic_state
	 */
	conn_state = drm_atomic_get_connector_state(state, connector);

	ret = PTR_ERR_OR_ZERO(conn_state);
	if (ret)
9247
		goto out;
9248 9249 9250 9251 9252 9253

	/* Attach crtc to drm_atomic_state*/
	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);

	ret = PTR_ERR_OR_ZERO(crtc_state);
	if (ret)
9254
		goto out;
9255 9256 9257 9258 9259 9260 9261 9262 9263

	/* force a restore */
	crtc_state->mode_changed = true;

	/* Attach plane to drm_atomic_state */
	plane_state = drm_atomic_get_plane_state(state, plane);

	ret = PTR_ERR_OR_ZERO(plane_state);
	if (ret)
9264
		goto out;
9265 9266 9267 9268

	/* Call commit internally with the state we just constructed */
	ret = drm_atomic_commit(state);

9269
out:
9270
	drm_atomic_state_put(state);
9271 9272
	if (ret)
		DRM_ERROR("Restoring old state failed with %i\n", ret);
9273 9274 9275 9276 9277

	return ret;
}

/*
9278 9279 9280
 * This function handles all cases when set mode does not come upon hotplug.
 * This includes when a display is unplugged then plugged back into the
 * same port and when running without usermode desktop manager supprot
9281
 */
9282 9283
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector)
9284
{
9285
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
9286 9287 9288 9289 9290 9291 9292
	struct amdgpu_crtc *disconnected_acrtc;
	struct dm_crtc_state *acrtc_state;

	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
		return;

	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
9293 9294
	if (!disconnected_acrtc)
		return;
9295

9296 9297
	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
	if (!acrtc_state->stream)
9298 9299 9300 9301 9302 9303 9304 9305 9306 9307 9308
		return;

	/*
	 * If the previous sink is not released and different from the current,
	 * we deduce we are in a state where we can not rely on usermode call
	 * to turn on the display, so we do it here
	 */
	if (acrtc_state->stream->sink != aconnector->dc_sink)
		dm_force_atomic_commit(&aconnector->base);
}

9309
/*
9310 9311 9312
 * Grabs all modesetting locks to serialize against any blocking commits,
 * Waits for completion of all non blocking commits.
 */
9313 9314
static int do_aquire_global_lock(struct drm_device *dev,
				 struct drm_atomic_state *state)
9315 9316 9317 9318 9319
{
	struct drm_crtc *crtc;
	struct drm_crtc_commit *commit;
	long ret;

9320 9321
	/*
	 * Adding all modeset locks to aquire_ctx will
9322 9323 9324 9325 9326 9327 9328 9329 9330 9331 9332 9333 9334 9335 9336 9337 9338 9339
	 * ensure that when the framework release it the
	 * extra locks we are locking here will get released to
	 */
	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
	if (ret)
		return ret;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		spin_lock(&crtc->commit_lock);
		commit = list_first_entry_or_null(&crtc->commit_list,
				struct drm_crtc_commit, commit_entry);
		if (commit)
			drm_crtc_commit_get(commit);
		spin_unlock(&crtc->commit_lock);

		if (!commit)
			continue;

9340 9341
		/*
		 * Make sure all pending HW programming completed and
9342 9343 9344 9345 9346 9347 9348 9349 9350 9351
		 * page flips done
		 */
		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);

		if (ret > 0)
			ret = wait_for_completion_interruptible_timeout(
					&commit->flip_done, 10*HZ);

		if (ret == 0)
			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
9352
				  "timed out\n", crtc->base.id, crtc->name);
9353 9354 9355 9356 9357 9358 9359

		drm_crtc_commit_put(commit);
	}

	return ret < 0 ? ret : 0;
}

9360 9361 9362
static void get_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state,
	struct dm_connector_state *new_con_state)
9363 9364 9365 9366
{
	struct mod_freesync_config config = {0};
	struct amdgpu_dm_connector *aconnector =
			to_amdgpu_dm_connector(new_con_state->base.connector);
9367
	struct drm_display_mode *mode = &new_crtc_state->base.mode;
9368
	int vrefresh = drm_mode_vrefresh(mode);
9369
	bool fs_vid_mode = false;
9370

9371
	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
9372 9373
					vrefresh >= aconnector->min_vfreq &&
					vrefresh <= aconnector->max_vfreq;
9374

9375 9376
	if (new_crtc_state->vrr_supported) {
		new_crtc_state->stream->ignore_msa_timing_param = true;
9377 9378 9379 9380
		fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;

		config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
		config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
9381
		config.vsif_supported = true;
9382
		config.btr = true;
9383

9384 9385 9386 9387 9388 9389 9390 9391 9392 9393 9394
		if (fs_vid_mode) {
			config.state = VRR_STATE_ACTIVE_FIXED;
			config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
			goto out;
		} else if (new_crtc_state->base.vrr_enabled) {
			config.state = VRR_STATE_ACTIVE_VARIABLE;
		} else {
			config.state = VRR_STATE_INACTIVE;
		}
	}
out:
9395 9396
	new_crtc_state->freesync_config = config;
}
9397

9398 9399 9400 9401
static void reset_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state)
{
	new_crtc_state->vrr_supported = false;
9402

9403 9404
	memset(&new_crtc_state->vrr_infopacket, 0,
	       sizeof(new_crtc_state->vrr_infopacket));
9405 9406
}

9407 9408 9409 9410 9411 9412 9413 9414 9415 9416 9417 9418 9419 9420 9421 9422 9423 9424 9425 9426 9427 9428 9429 9430 9431 9432 9433 9434 9435 9436 9437 9438 9439 9440 9441 9442 9443 9444 9445 9446 9447 9448 9449 9450
static bool
is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
				 struct drm_crtc_state *new_crtc_state)
{
	struct drm_display_mode old_mode, new_mode;

	if (!old_crtc_state || !new_crtc_state)
		return false;

	old_mode = old_crtc_state->mode;
	new_mode = new_crtc_state->mode;

	if (old_mode.clock       == new_mode.clock &&
	    old_mode.hdisplay    == new_mode.hdisplay &&
	    old_mode.vdisplay    == new_mode.vdisplay &&
	    old_mode.htotal      == new_mode.htotal &&
	    old_mode.vtotal      != new_mode.vtotal &&
	    old_mode.hsync_start == new_mode.hsync_start &&
	    old_mode.vsync_start != new_mode.vsync_start &&
	    old_mode.hsync_end   == new_mode.hsync_end &&
	    old_mode.vsync_end   != new_mode.vsync_end &&
	    old_mode.hskew       == new_mode.hskew &&
	    old_mode.vscan       == new_mode.vscan &&
	    (old_mode.vsync_end - old_mode.vsync_start) ==
	    (new_mode.vsync_end - new_mode.vsync_start))
		return true;

	return false;
}

static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) {
	uint64_t num, den, res;
	struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;

	dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;

	num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
	den = (unsigned long long)new_crtc_state->mode.htotal *
	      (unsigned long long)new_crtc_state->mode.vtotal;

	res = div_u64(num, den);
	dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
}

9451 9452 9453 9454 9455 9456 9457
static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
				struct drm_atomic_state *state,
				struct drm_crtc *crtc,
				struct drm_crtc_state *old_crtc_state,
				struct drm_crtc_state *new_crtc_state,
				bool enable,
				bool *lock_and_validation_needed)
9458
{
9459
	struct dm_atomic_state *dm_state = NULL;
9460
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
9461
	struct dc_stream_state *new_stream;
9462
	int ret = 0;
9463

9464 9465 9466 9467
	/*
	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
	 * update changed items
	 */
9468 9469 9470 9471
	struct amdgpu_crtc *acrtc = NULL;
	struct amdgpu_dm_connector *aconnector = NULL;
	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
9472

9473
	new_stream = NULL;
9474

9475 9476 9477 9478
	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
	acrtc = to_amdgpu_crtc(crtc);
	aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
9479

9480 9481 9482 9483 9484 9485 9486
	/* TODO This hack should go away */
	if (aconnector && enable) {
		/* Make sure fake sink is created in plug-in scenario */
		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
							    &aconnector->base);
		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
							    &aconnector->base);
9487

9488 9489 9490 9491
		if (IS_ERR(drm_new_conn_state)) {
			ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
			goto fail;
		}
9492

9493 9494
		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
9495

9496 9497 9498
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			goto skip_modeset;

9499 9500 9501 9502
		new_stream = create_validate_stream_for_sink(aconnector,
							     &new_crtc_state->mode,
							     dm_new_conn_state,
							     dm_old_crtc_state->stream);
9503

9504 9505 9506 9507 9508 9509
		/*
		 * we can have no stream on ACTION_SET if a display
		 * was disconnected during S3, in this case it is not an
		 * error, the OS will be updated after detection, and
		 * will do the right thing on next atomic commit
		 */
9510

9511 9512 9513 9514 9515 9516
		if (!new_stream) {
			DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
					__func__, acrtc->base.base.id);
			ret = -ENOMEM;
			goto fail;
		}
9517

9518 9519 9520 9521 9522 9523 9524
		/*
		 * TODO: Check VSDB bits to decide whether this should
		 * be enabled or not.
		 */
		new_stream->triggered_crtc_reset.enabled =
			dm->force_timing_sync;

9525
		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
9526

9527 9528 9529 9530 9531
		ret = fill_hdr_info_packet(drm_new_conn_state,
					   &new_stream->hdr_static_metadata);
		if (ret)
			goto fail;

9532 9533 9534 9535 9536 9537 9538 9539 9540
		/*
		 * If we already removed the old stream from the context
		 * (and set the new stream to NULL) then we can't reuse
		 * the old stream even if the stream and scaling are unchanged.
		 * We'll hit the BUG_ON and black screen.
		 *
		 * TODO: Refactor this function to allow this check to work
		 * in all conditions.
		 */
9541 9542 9543 9544 9545
		if (amdgpu_freesync_vid_mode &&
		    dm_new_crtc_state->stream &&
		    is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
			goto skip_modeset;

9546 9547
		if (dm_new_crtc_state->stream &&
		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
9548 9549 9550 9551
		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
			new_crtc_state->mode_changed = false;
			DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
					 new_crtc_state->mode_changed);
9552
		}
9553
	}
9554

9555
	/* mode_changed flag may get updated above, need to check again */
9556 9557
	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
		goto skip_modeset;
9558

9559
	DRM_DEBUG_ATOMIC(
9560 9561 9562 9563 9564 9565 9566 9567 9568 9569
		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
		"planes_changed:%d, mode_changed:%d,active_changed:%d,"
		"connectors_changed:%d\n",
		acrtc->crtc_id,
		new_crtc_state->enable,
		new_crtc_state->active,
		new_crtc_state->planes_changed,
		new_crtc_state->mode_changed,
		new_crtc_state->active_changed,
		new_crtc_state->connectors_changed);
9570

9571 9572
	/* Remove stream for any changed/disabled CRTC */
	if (!enable) {
9573

9574 9575
		if (!dm_old_crtc_state->stream)
			goto skip_modeset;
9576

9577 9578 9579 9580 9581 9582 9583 9584 9585 9586 9587 9588 9589 9590 9591 9592 9593 9594
		if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream &&
		    is_timing_unchanged_for_freesync(new_crtc_state,
						     old_crtc_state)) {
			new_crtc_state->mode_changed = false;
			DRM_DEBUG_DRIVER(
				"Mode change not required for front porch change, "
				"setting mode_changed to %d",
				new_crtc_state->mode_changed);

			set_freesync_fixed_config(dm_new_crtc_state);

			goto skip_modeset;
		} else if (amdgpu_freesync_vid_mode && aconnector &&
			   is_freesync_video_mode(&new_crtc_state->mode,
						  aconnector)) {
			set_freesync_fixed_config(dm_new_crtc_state);
		}

9595 9596 9597
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
9598

9599 9600
		DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
				crtc->base.id);
9601

9602 9603 9604 9605 9606 9607 9608 9609
		/* i.e. reset mode */
		if (dc_remove_stream_from_ctx(
				dm->dc,
				dm_state->context,
				dm_old_crtc_state->stream) != DC_OK) {
			ret = -EINVAL;
			goto fail;
		}
9610

9611 9612
		dc_stream_release(dm_old_crtc_state->stream);
		dm_new_crtc_state->stream = NULL;
9613

9614
		reset_freesync_config_for_crtc(dm_new_crtc_state);
9615

9616
		*lock_and_validation_needed = true;
9617

9618 9619 9620 9621 9622 9623 9624 9625
	} else {/* Add stream for any updated/enabled CRTC */
		/*
		 * Quick fix to prevent NULL pointer on new_stream when
		 * added MST connectors not found in existing crtc_state in the chained mode
		 * TODO: need to dig out the root cause of that
		 */
		if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
			goto skip_modeset;
9626

9627 9628
		if (modereset_required(new_crtc_state))
			goto skip_modeset;
9629

9630 9631
		if (modeset_required(new_crtc_state, new_stream,
				     dm_old_crtc_state->stream)) {
9632

9633
			WARN_ON(dm_new_crtc_state->stream);
9634

9635 9636 9637
			ret = dm_atomic_get_state(state, &dm_state);
			if (ret)
				goto fail;
9638

9639
			dm_new_crtc_state->stream = new_stream;
9640

9641
			dc_stream_retain(new_stream);
9642

9643 9644
			DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
					 crtc->base.id);
9645

9646 9647 9648 9649 9650 9651
			if (dc_add_stream_to_ctx(
					dm->dc,
					dm_state->context,
					dm_new_crtc_state->stream) != DC_OK) {
				ret = -EINVAL;
				goto fail;
9652 9653
			}

9654 9655 9656
			*lock_and_validation_needed = true;
		}
	}
9657

9658 9659 9660 9661
skip_modeset:
	/* Release extra reference */
	if (new_stream)
		 dc_stream_release(new_stream);
9662

9663 9664 9665 9666
	/*
	 * We want to do dc stream updates that do not require a
	 * full modeset below.
	 */
9667
	if (!(enable && aconnector && new_crtc_state->active))
9668 9669 9670 9671 9672 9673 9674 9675 9676 9677
		return 0;
	/*
	 * Given above conditions, the dc state cannot be NULL because:
	 * 1. We're in the process of enabling CRTCs (just been added
	 *    to the dc context, or already is on the context)
	 * 2. Has a valid connector attached, and
	 * 3. Is currently active and enabled.
	 * => The dc stream state currently exists.
	 */
	BUG_ON(dm_new_crtc_state->stream == NULL);
9678

9679
	/* Scaling or underscan settings */
9680 9681
	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
				drm_atomic_crtc_needs_modeset(new_crtc_state))
9682 9683
		update_stream_scaling_settings(
			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
9684

9685 9686 9687
	/* ABM settings */
	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;

9688 9689 9690 9691 9692 9693
	/*
	 * Color management settings. We also update color properties
	 * when a modeset is needed, to ensure it gets reprogrammed.
	 */
	if (dm_new_crtc_state->base.color_mgmt_changed ||
	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
9694
		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
9695 9696
		if (ret)
			goto fail;
9697
	}
9698

9699 9700 9701 9702
	/* Update Freesync settings. */
	get_freesync_config_for_crtc(dm_new_crtc_state,
				     dm_new_conn_state);

9703
	return ret;
9704 9705 9706 9707 9708

fail:
	if (new_stream)
		dc_stream_release(new_stream);
	return ret;
9709
}
9710

9711 9712 9713 9714 9715 9716 9717 9718 9719 9720
static bool should_reset_plane(struct drm_atomic_state *state,
			       struct drm_plane *plane,
			       struct drm_plane_state *old_plane_state,
			       struct drm_plane_state *new_plane_state)
{
	struct drm_plane *other;
	struct drm_plane_state *old_other_state, *new_other_state;
	struct drm_crtc_state *new_crtc_state;
	int i;

9721 9722 9723 9724 9725 9726 9727 9728
	/*
	 * TODO: Remove this hack once the checks below are sufficient
	 * enough to determine when we need to reset all the planes on
	 * the stream.
	 */
	if (state->allow_modeset)
		return true;

9729 9730 9731 9732 9733 9734 9735 9736 9737 9738 9739 9740 9741 9742
	/* Exit early if we know that we're adding or removing the plane. */
	if (old_plane_state->crtc != new_plane_state->crtc)
		return true;

	/* old crtc == new_crtc == NULL, plane not in context. */
	if (!new_plane_state->crtc)
		return false;

	new_crtc_state =
		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);

	if (!new_crtc_state)
		return true;

9743 9744 9745 9746
	/* CRTC Degamma changes currently require us to recreate planes. */
	if (new_crtc_state->color_mgmt_changed)
		return true;

9747 9748 9749 9750 9751 9752 9753 9754 9755 9756 9757 9758
	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
		return true;

	/*
	 * If there are any new primary or overlay planes being added or
	 * removed then the z-order can potentially change. To ensure
	 * correct z-order and pipe acquisition the current DC architecture
	 * requires us to remove and recreate all existing planes.
	 *
	 * TODO: Come up with a more elegant solution for this.
	 */
	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
9759
		struct amdgpu_framebuffer *old_afb, *new_afb;
9760 9761 9762 9763 9764 9765 9766 9767 9768 9769
		if (other->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		if (old_other_state->crtc != new_plane_state->crtc &&
		    new_other_state->crtc != new_plane_state->crtc)
			continue;

		if (old_other_state->crtc != new_other_state->crtc)
			return true;

9770 9771 9772 9773 9774 9775 9776 9777 9778 9779 9780 9781 9782 9783 9784 9785 9786 9787 9788 9789 9790 9791 9792 9793 9794
		/* Src/dst size and scaling updates. */
		if (old_other_state->src_w != new_other_state->src_w ||
		    old_other_state->src_h != new_other_state->src_h ||
		    old_other_state->crtc_w != new_other_state->crtc_w ||
		    old_other_state->crtc_h != new_other_state->crtc_h)
			return true;

		/* Rotation / mirroring updates. */
		if (old_other_state->rotation != new_other_state->rotation)
			return true;

		/* Blending updates. */
		if (old_other_state->pixel_blend_mode !=
		    new_other_state->pixel_blend_mode)
			return true;

		/* Alpha updates. */
		if (old_other_state->alpha != new_other_state->alpha)
			return true;

		/* Colorspace changes. */
		if (old_other_state->color_range != new_other_state->color_range ||
		    old_other_state->color_encoding != new_other_state->color_encoding)
			return true;

9795 9796 9797 9798 9799 9800 9801 9802
		/* Framebuffer checks fall at the end. */
		if (!old_other_state->fb || !new_other_state->fb)
			continue;

		/* Pixel format changes can require bandwidth updates. */
		if (old_other_state->fb->format != new_other_state->fb->format)
			return true;

9803 9804
		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
9805 9806

		/* Tiling and DCC changes also require bandwidth updates. */
9807 9808
		if (old_afb->tiling_flags != new_afb->tiling_flags ||
		    old_afb->base.modifier != new_afb->base.modifier)
9809 9810 9811 9812 9813 9814
			return true;
	}

	return false;
}

9815 9816 9817 9818
static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
			      struct drm_plane_state *new_plane_state,
			      struct drm_framebuffer *fb)
{
9819 9820
	struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
9821
	unsigned int pitch;
9822
	bool linear;
9823 9824 9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840 9841 9842 9843 9844 9845 9846 9847 9848 9849 9850 9851 9852 9853 9854 9855 9856

	if (fb->width > new_acrtc->max_cursor_width ||
	    fb->height > new_acrtc->max_cursor_height) {
		DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
				 new_plane_state->fb->width,
				 new_plane_state->fb->height);
		return -EINVAL;
	}
	if (new_plane_state->src_w != fb->width << 16 ||
	    new_plane_state->src_h != fb->height << 16) {
		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
		return -EINVAL;
	}

	/* Pitch in pixels */
	pitch = fb->pitches[0] / fb->format->cpp[0];

	if (fb->width != pitch) {
		DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
				 fb->width, pitch);
		return -EINVAL;
	}

	switch (pitch) {
	case 64:
	case 128:
	case 256:
		/* FB pitch is supported by cursor plane */
		break;
	default:
		DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
		return -EINVAL;
	}

9857 9858 9859 9860 9861 9862 9863 9864 9865 9866 9867 9868 9869 9870 9871 9872
	/* Core DRM takes care of checking FB modifiers, so we only need to
	 * check tiling flags when the FB doesn't have a modifier. */
	if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
		if (adev->family < AMDGPU_FAMILY_AI) {
			linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
			         AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
				 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
		} else {
			linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
		}
		if (!linear) {
			DRM_DEBUG_ATOMIC("Cursor FB not linear");
			return -EINVAL;
		}
	}

9873 9874 9875
	return 0;
}

9876 9877 9878 9879 9880 9881 9882
static int dm_update_plane_state(struct dc *dc,
				 struct drm_atomic_state *state,
				 struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state,
				 struct drm_plane_state *new_plane_state,
				 bool enable,
				 bool *lock_and_validation_needed)
9883
{
9884 9885

	struct dm_atomic_state *dm_state = NULL;
9886
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
9887
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9888 9889
	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
9890
	struct amdgpu_crtc *new_acrtc;
9891
	bool needs_reset;
9892
	int ret = 0;
9893

9894

9895 9896 9897 9898
	new_plane_crtc = new_plane_state->crtc;
	old_plane_crtc = old_plane_state->crtc;
	dm_new_plane_state = to_dm_plane_state(new_plane_state);
	dm_old_plane_state = to_dm_plane_state(old_plane_state);
9899

9900 9901 9902 9903 9904 9905 9906
	if (plane->type == DRM_PLANE_TYPE_CURSOR) {
		if (!enable || !new_plane_crtc ||
			drm_atomic_plane_disabling(plane->state, new_plane_state))
			return 0;

		new_acrtc = to_amdgpu_crtc(new_plane_crtc);

9907 9908 9909 9910 9911
		if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
			DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
			return -EINVAL;
		}

9912
		if (new_plane_state->fb) {
9913 9914 9915 9916
			ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
						 new_plane_state->fb);
			if (ret)
				return ret;
9917 9918
		}

9919
		return 0;
9920
	}
9921

9922 9923 9924
	needs_reset = should_reset_plane(state, plane, old_plane_state,
					 new_plane_state);

9925 9926
	/* Remove any changed/removed planes */
	if (!enable) {
9927
		if (!needs_reset)
9928
			return 0;
9929

9930 9931
		if (!old_plane_crtc)
			return 0;
9932

9933 9934 9935
		old_crtc_state = drm_atomic_get_old_crtc_state(
				state, old_plane_crtc);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9936

9937 9938
		if (!dm_old_crtc_state->stream)
			return 0;
9939

9940 9941
		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, old_plane_crtc->base.id);
9942

9943 9944 9945
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			return ret;
9946

9947 9948 9949 9950 9951
		if (!dc_remove_plane_from_context(
				dc,
				dm_old_crtc_state->stream,
				dm_old_plane_state->dc_state,
				dm_state->context)) {
9952

9953
			return -EINVAL;
9954
		}
9955

9956

9957 9958
		dc_plane_state_release(dm_old_plane_state->dc_state);
		dm_new_plane_state->dc_state = NULL;
9959

9960
		*lock_and_validation_needed = true;
9961

9962 9963
	} else { /* Add new planes */
		struct dc_plane_state *dc_new_plane_state;
9964

9965 9966
		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
			return 0;
9967

9968 9969
		if (!new_plane_crtc)
			return 0;
9970

9971 9972
		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9973

9974 9975
		if (!dm_new_crtc_state->stream)
			return 0;
9976

9977
		if (!needs_reset)
9978
			return 0;
9979

9980 9981 9982 9983
		ret = dm_plane_helper_check_state(new_plane_state, new_crtc_state);
		if (ret)
			return ret;

9984
		WARN_ON(dm_new_plane_state->dc_state);
9985

9986 9987 9988
		dc_new_plane_state = dc_create_plane_state(dc);
		if (!dc_new_plane_state)
			return -ENOMEM;
9989

9990 9991
		DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
				 plane->base.id, new_plane_crtc->base.id);
9992

9993
		ret = fill_dc_plane_attributes(
9994
			drm_to_adev(new_plane_crtc->dev),
9995 9996 9997 9998 9999 10000 10001
			dc_new_plane_state,
			new_plane_state,
			new_crtc_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
10002

10003 10004 10005 10006 10007
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
10008

10009 10010 10011 10012 10013 10014 10015 10016 10017 10018 10019 10020
		/*
		 * Any atomic check errors that occur after this will
		 * not need a release. The plane state will be attached
		 * to the stream, and therefore part of the atomic
		 * state. It'll be released when the atomic state is
		 * cleaned.
		 */
		if (!dc_add_plane_to_context(
				dc,
				dm_new_crtc_state->stream,
				dc_new_plane_state,
				dm_state->context)) {
10021

10022 10023 10024
			dc_plane_state_release(dc_new_plane_state);
			return -EINVAL;
		}
10025

10026
		dm_new_plane_state->dc_state = dc_new_plane_state;
10027

10028 10029 10030 10031 10032 10033
		/* Tell DC to do a full surface update every time there
		 * is a plane change. Inefficient, but works for now.
		 */
		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;

		*lock_and_validation_needed = true;
10034
	}
10035 10036


10037 10038
	return ret;
}
10039

S
Simon Ser 已提交
10040 10041 10042 10043 10044 10045 10046 10047 10048 10049 10050 10051 10052 10053
static int dm_check_crtc_cursor(struct drm_atomic_state *state,
				struct drm_crtc *crtc,
				struct drm_crtc_state *new_crtc_state)
{
	struct drm_plane_state *new_cursor_state, *new_primary_state;
	int cursor_scale_w, cursor_scale_h, primary_scale_w, primary_scale_h;

	/* On DCE and DCN there is no dedicated hardware cursor plane. We get a
	 * cursor per pipe but it's going to inherit the scaling and
	 * positioning from the underlying pipe. Check the cursor plane's
	 * blending properties match the primary plane's. */

	new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor);
	new_primary_state = drm_atomic_get_new_plane_state(state, crtc->primary);
10054 10055
	if (!new_cursor_state || !new_primary_state ||
	    !new_cursor_state->fb || !new_primary_state->fb) {
S
Simon Ser 已提交
10056 10057 10058 10059 10060 10061 10062 10063 10064 10065 10066 10067 10068 10069 10070
		return 0;
	}

	cursor_scale_w = new_cursor_state->crtc_w * 1000 /
			 (new_cursor_state->src_w >> 16);
	cursor_scale_h = new_cursor_state->crtc_h * 1000 /
			 (new_cursor_state->src_h >> 16);

	primary_scale_w = new_primary_state->crtc_w * 1000 /
			 (new_primary_state->src_w >> 16);
	primary_scale_h = new_primary_state->crtc_h * 1000 /
			 (new_primary_state->src_h >> 16);

	if (cursor_scale_w != primary_scale_w ||
	    cursor_scale_h != primary_scale_h) {
10071
		drm_dbg_atomic(crtc->dev, "Cursor plane scaling doesn't match primary plane\n");
S
Simon Ser 已提交
10072 10073 10074 10075 10076 10077
		return -EINVAL;
	}

	return 0;
}

10078
#if defined(CONFIG_DRM_AMD_DC_DCN)
10079 10080 10081 10082 10083 10084 10085 10086 10087 10088 10089 10090 10091 10092 10093 10094 10095 10096 10097 10098 10099 10100
static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
{
	struct drm_connector *connector;
	struct drm_connector_state *conn_state;
	struct amdgpu_dm_connector *aconnector = NULL;
	int i;
	for_each_new_connector_in_state(state, connector, conn_state, i) {
		if (conn_state->crtc != crtc)
			continue;

		aconnector = to_amdgpu_dm_connector(connector);
		if (!aconnector->port || !aconnector->mst_port)
			aconnector = NULL;
		else
			break;
	}

	if (!aconnector)
		return 0;

	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_port->mst_mgr);
}
10101
#endif
10102

10103 10104 10105 10106
static int validate_overlay(struct drm_atomic_state *state)
{
	int i;
	struct drm_plane *plane;
10107
	struct drm_plane_state *new_plane_state;
10108
	struct drm_plane_state *primary_state, *cursor_state, *overlay_state = NULL;
10109 10110

	/* Check if primary plane is contained inside overlay */
10111
	for_each_new_plane_in_state_reverse(state, plane, new_plane_state, i) {
10112 10113 10114 10115 10116 10117 10118 10119 10120 10121 10122 10123 10124 10125 10126 10127 10128 10129 10130 10131 10132 10133 10134 10135 10136 10137
		if (plane->type == DRM_PLANE_TYPE_OVERLAY) {
			if (drm_atomic_plane_disabling(plane->state, new_plane_state))
				return 0;

			overlay_state = new_plane_state;
			continue;
		}
	}

	/* check if we're making changes to the overlay plane */
	if (!overlay_state)
		return 0;

	/* check if overlay plane is enabled */
	if (!overlay_state->crtc)
		return 0;

	/* find the primary plane for the CRTC that the overlay is enabled on */
	primary_state = drm_atomic_get_plane_state(state, overlay_state->crtc->primary);
	if (IS_ERR(primary_state))
		return PTR_ERR(primary_state);

	/* check if primary plane is enabled */
	if (!primary_state->crtc)
		return 0;

10138 10139 10140 10141 10142 10143 10144 10145
	/* check if cursor plane is enabled */
	cursor_state = drm_atomic_get_plane_state(state, overlay_state->crtc->cursor);
	if (IS_ERR(cursor_state))
		return PTR_ERR(cursor_state);

	if (drm_atomic_plane_disabling(plane->state, cursor_state))
		return 0;

10146 10147 10148 10149 10150 10151 10152 10153 10154 10155 10156 10157
	/* Perform the bounds check to ensure the overlay plane covers the primary */
	if (primary_state->crtc_x < overlay_state->crtc_x ||
	    primary_state->crtc_y < overlay_state->crtc_y ||
	    primary_state->crtc_x + primary_state->crtc_w > overlay_state->crtc_x + overlay_state->crtc_w ||
	    primary_state->crtc_y + primary_state->crtc_h > overlay_state->crtc_y + overlay_state->crtc_h) {
		DRM_DEBUG_ATOMIC("Overlay plane is enabled with hardware cursor but does not fully cover primary plane\n");
		return -EINVAL;
	}

	return 0;
}

10158 10159 10160 10161 10162 10163 10164 10165 10166 10167 10168 10169 10170 10171 10172
/**
 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
 * @dev: The DRM device
 * @state: The atomic state to commit
 *
 * Validate that the given atomic state is programmable by DC into hardware.
 * This involves constructing a &struct dc_state reflecting the new hardware
 * state we wish to commit, then querying DC to see if it is programmable. It's
 * important not to modify the existing DC state. Otherwise, atomic_check
 * may unexpectedly commit hardware changes.
 *
 * When validating the DC state, it's important that the right locks are
 * acquired. For full updates case which removes/adds/updates streams on one
 * CRTC while flipping on another CRTC, acquiring global lock will guarantee
 * that any such full update commit will wait for completion of any outstanding
10173
 * flip using DRMs synchronization events.
10174 10175 10176 10177 10178 10179 10180 10181
 *
 * Note that DM adds the affected connectors for all CRTCs in state, when that
 * might not seem necessary. This is because DC stream creation requires the
 * DC sink, which is tied to the DRM connector state. Cleaning this up should
 * be possible but non-trivial - a possible TODO item.
 *
 * Return: -Error code if validation failed.
 */
10182 10183
static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state)
10184
{
10185
	struct amdgpu_device *adev = drm_to_adev(dev);
10186
	struct dm_atomic_state *dm_state = NULL;
10187 10188
	struct dc *dc = adev->dm.dc;
	struct drm_connector *connector;
10189
	struct drm_connector_state *old_con_state, *new_con_state;
10190
	struct drm_crtc *crtc;
10191
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10192 10193
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
10194
	enum dc_status status;
10195
	int ret, i;
10196
	bool lock_and_validation_needed = false;
10197
	struct dm_crtc_state *dm_old_crtc_state;
10198

10199
	trace_amdgpu_dm_atomic_check_begin(state);
10200

10201
	ret = drm_atomic_helper_check_modeset(dev, state);
10202 10203
	if (ret)
		goto fail;
10204

10205 10206 10207 10208 10209 10210 10211 10212 10213 10214 10215 10216 10217 10218 10219 10220 10221 10222 10223 10224 10225 10226 10227
	/* Check connector changes */
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);

		/* Skip connectors that are disabled or part of modeset already. */
		if (!old_con_state->crtc && !new_con_state->crtc)
			continue;

		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
		if (IS_ERR(new_crtc_state)) {
			ret = PTR_ERR(new_crtc_state);
			goto fail;
		}

		if (dm_old_con_state->abm_level !=
		    dm_new_con_state->abm_level)
			new_crtc_state->connectors_changed = true;
	}

10228
#if defined(CONFIG_DRM_AMD_DC_DCN)
10229
	if (dc_resource_is_dsc_encoding_supported(dc)) {
10230 10231 10232 10233 10234 10235 10236 10237
		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
				ret = add_affected_mst_dsc_crtcs(state, crtc);
				if (ret)
					goto fail;
			}
		}
	}
10238
#endif
10239
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10240 10241
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

10242
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
10243
		    !new_crtc_state->color_mgmt_changed &&
10244 10245
		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
			dm_old_crtc_state->dsc_force_changed == false)
10246
			continue;
10247

10248 10249 10250 10251
		ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
		if (ret)
			goto fail;

10252 10253
		if (!new_crtc_state->enable)
			continue;
10254

10255 10256 10257
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			return ret;
10258

10259 10260 10261
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
10262

10263
		if (dm_old_crtc_state->dsc_force_changed)
10264
			new_crtc_state->mode_changed = true;
10265 10266
	}

10267 10268 10269 10270 10271 10272 10273 10274 10275 10276 10277 10278 10279 10280 10281 10282 10283 10284 10285 10286 10287 10288 10289 10290 10291 10292 10293 10294 10295 10296 10297 10298 10299 10300 10301 10302
	/*
	 * Add all primary and overlay planes on the CRTC to the state
	 * whenever a plane is enabled to maintain correct z-ordering
	 * and to enable fast surface updates.
	 */
	drm_for_each_crtc(crtc, dev) {
		bool modified = false;

		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			if (new_plane_state->crtc == crtc ||
			    old_plane_state->crtc == crtc) {
				modified = true;
				break;
			}
		}

		if (!modified)
			continue;

		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			new_plane_state =
				drm_atomic_get_plane_state(state, plane);

			if (IS_ERR(new_plane_state)) {
				ret = PTR_ERR(new_plane_state);
				goto fail;
			}
		}
	}

10303
	/* Remove exiting planes if they are modified */
10304 10305 10306 10307 10308 10309 10310 10311
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    false,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
10312 10313 10314
	}

	/* Disable all crtcs which require disable */
10315 10316 10317 10318 10319 10320 10321 10322
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   false,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
10323 10324 10325
	}

	/* Enable all crtcs which require enable */
10326 10327 10328 10329 10330 10331 10332 10333
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   true,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
10334 10335
	}

10336 10337 10338 10339
	ret = validate_overlay(state);
	if (ret)
		goto fail;

10340
	/* Add new/modified planes */
10341 10342 10343 10344 10345 10346 10347 10348
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    true,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
10349 10350
	}

10351 10352 10353 10354
	/* Run this here since we want to validate the streams we created */
	ret = drm_atomic_helper_check_planes(dev, state);
	if (ret)
		goto fail;
10355

S
Simon Ser 已提交
10356 10357 10358 10359 10360 10361 10362
	/* Check cursor planes scaling */
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
		ret = dm_check_crtc_cursor(state, crtc, new_crtc_state);
		if (ret)
			goto fail;
	}

10363 10364 10365 10366 10367 10368 10369 10370 10371 10372 10373 10374 10375 10376 10377 10378 10379 10380 10381 10382
	if (state->legacy_cursor_update) {
		/*
		 * This is a fast cursor update coming from the plane update
		 * helper, check if it can be done asynchronously for better
		 * performance.
		 */
		state->async_update =
			!drm_atomic_helper_async_check(dev, state);

		/*
		 * Skip the remaining global validation if this is an async
		 * update. Cursor updates can be done without affecting
		 * state or bandwidth calcs and this avoids the performance
		 * penalty of locking the private state object and
		 * allocating a new dc_state.
		 */
		if (state->async_update)
			return 0;
	}

L
Leo (Sunpeng) Li 已提交
10383
	/* Check scaling and underscan changes*/
10384
	/* TODO Removed scaling changes validation due to inability to commit
10385 10386 10387
	 * new stream into context w\o causing full reset. Need to
	 * decide how to handle.
	 */
10388
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10389 10390 10391
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10392 10393

		/* Skip any modesets/resets */
10394 10395
		if (!acrtc || drm_atomic_crtc_needs_modeset(
				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
10396 10397
			continue;

10398
		/* Skip any thing not scale or underscan changes */
10399
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
10400 10401 10402 10403 10404
			continue;

		lock_and_validation_needed = true;
	}

10405 10406 10407 10408 10409 10410 10411 10412 10413 10414 10415 10416
	/**
	 * Streams and planes are reset when there are changes that affect
	 * bandwidth. Anything that affects bandwidth needs to go through
	 * DC global validation to ensure that the configuration can be applied
	 * to hardware.
	 *
	 * We have to currently stall out here in atomic_check for outstanding
	 * commits to finish in this case because our IRQ handlers reference
	 * DRM state directly - we can end up disabling interrupts too early
	 * if we don't.
	 *
	 * TODO: Remove this stall and drop DM state private objects.
10417
	 */
10418
	if (lock_and_validation_needed) {
10419 10420 10421
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
10422 10423 10424 10425

		ret = do_aquire_global_lock(dev, state);
		if (ret)
			goto fail;
10426

10427
#if defined(CONFIG_DRM_AMD_DC_DCN)
10428 10429 10430
		if (!compute_mst_dsc_configs_for_state(state, dm_state->context))
			goto fail;

10431 10432 10433
		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context);
		if (ret)
			goto fail;
10434
#endif
10435

10436 10437 10438 10439 10440 10441 10442 10443 10444
		/*
		 * Perform validation of MST topology in the state:
		 * We need to perform MST atomic check before calling
		 * dc_validate_global_state(), or there is a chance
		 * to get stuck in an infinite loop and hang eventually.
		 */
		ret = drm_dp_mst_atomic_check(state);
		if (ret)
			goto fail;
10445 10446 10447 10448
		status = dc_validate_global_state(dc, dm_state->context, false);
		if (status != DC_OK) {
			DC_LOG_WARNING("DC global validation failure: %s (%d)",
				       dc_status_to_str(status), status);
10449 10450 10451
			ret = -EINVAL;
			goto fail;
		}
10452
	} else {
10453
		/*
10454 10455 10456 10457 10458 10459
		 * The commit is a fast update. Fast updates shouldn't change
		 * the DC context, affect global validation, and can have their
		 * commit work done in parallel with other commits not touching
		 * the same resource. If we have a new DC context as part of
		 * the DM atomic state from validation we need to free it and
		 * retain the existing one instead.
10460 10461 10462 10463 10464
		 *
		 * Furthermore, since the DM atomic state only contains the DC
		 * context and can safely be annulled, we can free the state
		 * and clear the associated private object now to free
		 * some memory and avoid a possible use-after-free later.
10465
		 */
10466

10467 10468
		for (i = 0; i < state->num_private_objs; i++) {
			struct drm_private_obj *obj = state->private_objs[i].ptr;
10469

10470 10471
			if (obj->funcs == adev->dm.atomic_obj.funcs) {
				int j = state->num_private_objs-1;
10472

10473 10474 10475 10476 10477 10478 10479 10480 10481 10482
				dm_atomic_destroy_state(obj,
						state->private_objs[i].state);

				/* If i is not at the end of the array then the
				 * last element needs to be moved to where i was
				 * before the array can safely be truncated.
				 */
				if (i != j)
					state->private_objs[i] =
						state->private_objs[j];
10483

10484 10485 10486 10487 10488 10489 10490 10491
				state->private_objs[j].ptr = NULL;
				state->private_objs[j].state = NULL;
				state->private_objs[j].old_state = NULL;
				state->private_objs[j].new_state = NULL;

				state->num_private_objs = j;
				break;
			}
10492
		}
10493 10494
	}

10495 10496 10497 10498 10499
	/* Store the overall update type for use later in atomic check. */
	for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) {
		struct dm_crtc_state *dm_new_crtc_state =
			to_dm_crtc_state(new_crtc_state);

10500 10501 10502
		dm_new_crtc_state->update_type = lock_and_validation_needed ?
							 UPDATE_TYPE_FULL :
							 UPDATE_TYPE_FAST;
10503 10504 10505 10506
	}

	/* Must be success */
	WARN_ON(ret);
10507 10508 10509

	trace_amdgpu_dm_atomic_check_finish(state, ret);

10510 10511 10512 10513
	return ret;

fail:
	if (ret == -EDEADLK)
10514
		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
10515
	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
10516
		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
10517
	else
10518
		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
10519

10520 10521
	trace_amdgpu_dm_atomic_check_finish(state, ret);

10522 10523 10524
	return ret;
}

10525 10526
static bool is_dp_capable_without_timing_msa(struct dc *dc,
					     struct amdgpu_dm_connector *amdgpu_dm_connector)
10527 10528 10529 10530
{
	uint8_t dpcd_data;
	bool capable = false;

10531
	if (amdgpu_dm_connector->dc_link &&
10532 10533
		dm_helpers_dp_read_dpcd(
				NULL,
10534
				amdgpu_dm_connector->dc_link,
10535 10536 10537 10538 10539 10540 10541 10542
				DP_DOWN_STREAM_PORT_COUNT,
				&dpcd_data,
				sizeof(dpcd_data))) {
		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
	}

	return capable;
}
10543 10544 10545 10546 10547 10548 10549 10550 10551 10552 10553 10554 10555 10556 10557 10558 10559 10560 10561 10562 10563 10564 10565 10566 10567 10568 10569 10570 10571 10572 10573 10574 10575 10576 10577 10578 10579 10580 10581 10582 10583 10584 10585 10586

static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
		uint8_t *edid_ext, int len,
		struct amdgpu_hdmi_vsdb_info *vsdb_info)
{
	int i;
	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
	struct dc *dc = adev->dm.dc;

	/* send extension block to DMCU for parsing */
	for (i = 0; i < len; i += 8) {
		bool res;
		int offset;

		/* send 8 bytes a time */
		if (!dc_edid_parser_send_cea(dc, i, len, &edid_ext[i], 8))
			return false;

		if (i+8 == len) {
			/* EDID block sent completed, expect result */
			int version, min_rate, max_rate;

			res = dc_edid_parser_recv_amd_vsdb(dc, &version, &min_rate, &max_rate);
			if (res) {
				/* amd vsdb found */
				vsdb_info->freesync_supported = 1;
				vsdb_info->amd_vsdb_version = version;
				vsdb_info->min_refresh_rate_hz = min_rate;
				vsdb_info->max_refresh_rate_hz = max_rate;
				return true;
			}
			/* not amd vsdb */
			return false;
		}

		/* check for ack*/
		res = dc_edid_parser_recv_cea_ack(dc, &offset);
		if (!res)
			return false;
	}

	return false;
}

10587
static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
10588 10589 10590 10591 10592 10593 10594 10595 10596
		struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
{
	uint8_t *edid_ext = NULL;
	int i;
	bool valid_vsdb_found = false;

	/*----- drm_find_cea_extension() -----*/
	/* No EDID or EDID extensions */
	if (edid == NULL || edid->extensions == 0)
10597
		return -ENODEV;
10598 10599 10600 10601 10602 10603 10604 10605 10606

	/* Find CEA extension */
	for (i = 0; i < edid->extensions; i++) {
		edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
		if (edid_ext[0] == CEA_EXT)
			break;
	}

	if (i == edid->extensions)
10607
		return -ENODEV;
10608 10609 10610

	/*----- cea_db_offsets() -----*/
	if (edid_ext[0] != CEA_EXT)
10611
		return -ENODEV;
10612 10613

	valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
10614 10615

	return valid_vsdb_found ? i : -ENODEV;
10616 10617
}

10618 10619
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid)
10620
{
10621
	int i = 0;
10622 10623 10624
	struct detailed_timing *timing;
	struct detailed_non_pixel *data;
	struct detailed_data_monitor_range *range;
10625 10626
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
10627
	struct dm_connector_state *dm_con_state = NULL;
10628 10629

	struct drm_device *dev = connector->dev;
10630
	struct amdgpu_device *adev = drm_to_adev(dev);
10631
	bool freesync_capable = false;
10632
	struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
10633

10634 10635
	if (!connector->state) {
		DRM_ERROR("%s - Connector has no state", __func__);
10636
		goto update;
10637 10638
	}

10639 10640 10641 10642 10643 10644 10645
	if (!edid) {
		dm_con_state = to_dm_connector_state(connector->state);

		amdgpu_dm_connector->min_vfreq = 0;
		amdgpu_dm_connector->max_vfreq = 0;
		amdgpu_dm_connector->pixel_clock_mhz = 0;

10646
		goto update;
10647 10648
	}

10649 10650
	dm_con_state = to_dm_connector_state(connector->state);

10651
	if (!amdgpu_dm_connector->dc_sink) {
10652
		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
10653
		goto update;
10654 10655
	}
	if (!adev->dm.freesync_module)
10656
		goto update;
10657 10658 10659 10660 10661 10662 10663


	if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
		|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
		bool edid_check_required = false;

		if (edid) {
10664 10665
			edid_check_required = is_dp_capable_without_timing_msa(
						adev->dm.dc,
10666
						amdgpu_dm_connector);
10667 10668
		}

10669 10670 10671
		if (edid_check_required == true && (edid->version > 1 ||
		   (edid->version == 1 && edid->revision > 1))) {
			for (i = 0; i < 4; i++) {
10672

10673 10674 10675 10676 10677 10678 10679 10680 10681 10682 10683 10684 10685 10686 10687 10688
				timing	= &edid->detailed_timings[i];
				data	= &timing->data.other_data;
				range	= &data->data.range;
				/*
				 * Check if monitor has continuous frequency mode
				 */
				if (data->type != EDID_DETAIL_MONITOR_RANGE)
					continue;
				/*
				 * Check for flag range limits only. If flag == 1 then
				 * no additional timing information provided.
				 * Default GTF, GTF Secondary curve and CVT are not
				 * supported
				 */
				if (range->flags != 1)
					continue;
10689

10690 10691 10692 10693
				amdgpu_dm_connector->min_vfreq = range->min_vfreq;
				amdgpu_dm_connector->max_vfreq = range->max_vfreq;
				amdgpu_dm_connector->pixel_clock_mhz =
					range->pixel_clock_mhz * 10;
10694

10695 10696
				connector->display_info.monitor_range.min_vfreq = range->min_vfreq;
				connector->display_info.monitor_range.max_vfreq = range->max_vfreq;
10697

10698 10699
				break;
			}
10700

10701 10702
			if (amdgpu_dm_connector->max_vfreq -
			    amdgpu_dm_connector->min_vfreq > 10) {
10703

10704 10705 10706 10707
				freesync_capable = true;
			}
		}
	} else if (edid && amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
10708 10709
		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
		if (i >= 0 && vsdb_info.freesync_supported) {
10710 10711 10712 10713 10714 10715 10716 10717 10718 10719
			timing  = &edid->detailed_timings[i];
			data    = &timing->data.other_data;

			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
				freesync_capable = true;

			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
10720 10721
		}
	}
10722 10723 10724 10725 10726 10727 10728 10729

update:
	if (dm_con_state)
		dm_con_state->freesync_capable = freesync_capable;

	if (connector->vrr_capable_property)
		drm_connector_set_vrr_capable_property(connector,
						       freesync_capable);
10730 10731
}

R
Roman Li 已提交
10732 10733 10734 10735 10736 10737 10738 10739 10740 10741
static void amdgpu_dm_set_psr_caps(struct dc_link *link)
{
	uint8_t dpcd_data[EDP_PSR_RECEIVER_CAP_SIZE];

	if (!(link->connector_signal & SIGNAL_TYPE_EDP))
		return;
	if (link->type == dc_connection_none)
		return;
	if (dm_helpers_dp_read_dpcd(NULL, link, DP_PSR_SUPPORT,
					dpcd_data, sizeof(dpcd_data))) {
10742 10743 10744
		link->dpcd_caps.psr_caps.psr_version = dpcd_data[0];

		if (dpcd_data[0] == 0) {
10745
			link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
10746 10747
			link->psr_settings.psr_feature_enabled = false;
		} else {
10748
			link->psr_settings.psr_version = DC_PSR_VERSION_1;
10749 10750 10751 10752
			link->psr_settings.psr_feature_enabled = true;
		}

		DRM_INFO("PSR support:%d\n", link->psr_settings.psr_feature_enabled);
R
Roman Li 已提交
10753 10754 10755 10756 10757 10758 10759 10760 10761 10762 10763 10764 10765 10766 10767 10768 10769 10770 10771 10772 10773
	}
}

/*
 * amdgpu_dm_link_setup_psr() - configure psr link
 * @stream: stream state
 *
 * Return: true if success
 */
static bool amdgpu_dm_link_setup_psr(struct dc_stream_state *stream)
{
	struct dc_link *link = NULL;
	struct psr_config psr_config = {0};
	struct psr_context psr_context = {0};
	bool ret = false;

	if (stream == NULL)
		return false;

	link = stream->link;

10774
	psr_config.psr_version = link->dpcd_caps.psr_caps.psr_version;
R
Roman Li 已提交
10775 10776 10777 10778 10779 10780 10781 10782 10783 10784 10785

	if (psr_config.psr_version > 0) {
		psr_config.psr_exit_link_training_required = 0x1;
		psr_config.psr_frame_capture_indication_req = 0;
		psr_config.psr_rfb_setup_time = 0x37;
		psr_config.psr_sdp_transmit_line_num_deadline = 0x20;
		psr_config.allow_smu_optimizations = 0x0;

		ret = dc_link_setup_psr(link, stream, &psr_config, &psr_context);

	}
10786
	DRM_DEBUG_DRIVER("PSR link: %d\n",	link->psr_settings.psr_feature_enabled);
R
Roman Li 已提交
10787 10788 10789 10790 10791 10792 10793 10794 10795 10796 10797 10798 10799

	return ret;
}

/*
 * amdgpu_dm_psr_enable() - enable psr f/w
 * @stream: stream state
 *
 * Return: true if success
 */
bool amdgpu_dm_psr_enable(struct dc_stream_state *stream)
{
	struct dc_link *link = stream->link;
10800 10801 10802 10803 10804 10805 10806
	unsigned int vsync_rate_hz = 0;
	struct dc_static_screen_params params = {0};
	/* Calculate number of static frames before generating interrupt to
	 * enter PSR.
	 */
	// Init fail safe of 2 frames static
	unsigned int num_frames_static = 2;
R
Roman Li 已提交
10807 10808 10809

	DRM_DEBUG_DRIVER("Enabling psr...\n");

10810 10811 10812 10813 10814 10815 10816 10817 10818
	vsync_rate_hz = div64_u64(div64_u64((
			stream->timing.pix_clk_100hz * 100),
			stream->timing.v_total),
			stream->timing.h_total);

	/* Round up
	 * Calculate number of frames such that at least 30 ms of time has
	 * passed.
	 */
10819 10820
	if (vsync_rate_hz != 0) {
		unsigned int frame_time_microsec = 1000000 / vsync_rate_hz;
10821
		num_frames_static = (30000 / frame_time_microsec) + 1;
10822
	}
10823 10824 10825 10826 10827

	params.triggers.cursor_update = true;
	params.triggers.overlay_update = true;
	params.triggers.surface_update = true;
	params.num_frames = num_frames_static;
R
Roman Li 已提交
10828

10829
	dc_stream_set_static_screen_params(link->ctx->dc,
R
Roman Li 已提交
10830
					   &stream, 1,
10831
					   &params);
R
Roman Li 已提交
10832

10833
	return dc_link_set_psr_allow_active(link, true, false, false);
R
Roman Li 已提交
10834 10835 10836 10837 10838 10839 10840 10841 10842 10843 10844 10845 10846
}

/*
 * amdgpu_dm_psr_disable() - disable psr f/w
 * @stream:  stream state
 *
 * Return: true if success
 */
static bool amdgpu_dm_psr_disable(struct dc_stream_state *stream)
{

	DRM_DEBUG_DRIVER("Disabling psr...\n");

10847
	return dc_link_set_psr_allow_active(stream->link, false, true, false);
R
Roman Li 已提交
10848
}
10849

10850 10851 10852 10853 10854 10855 10856 10857 10858 10859 10860 10861
/*
 * amdgpu_dm_psr_disable() - disable psr f/w
 * if psr is enabled on any stream
 *
 * Return: true if success
 */
static bool amdgpu_dm_psr_disable_all(struct amdgpu_display_manager *dm)
{
	DRM_DEBUG_DRIVER("Disabling psr if psr is enabled on any stream\n");
	return dc_set_psr_allow_active(dm->dc, false);
}

10862 10863
void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
{
10864
	struct amdgpu_device *adev = drm_to_adev(dev);
10865 10866 10867 10868 10869 10870 10871 10872 10873 10874 10875 10876 10877 10878 10879
	struct dc *dc = adev->dm.dc;
	int i;

	mutex_lock(&adev->dm.dc_lock);
	if (dc->current_state) {
		for (i = 0; i < dc->current_state->stream_count; ++i)
			dc->current_state->streams[i]
				->triggered_crtc_reset.enabled =
				adev->dm.force_timing_sync;

		dm_enable_per_frame_crtc_master_sync(dc->current_state);
		dc_trigger_sync(dc, dc->current_state);
	}
	mutex_unlock(&adev->dm.dc_lock);
}
10880 10881 10882 10883 10884 10885 10886 10887 10888 10889 10890 10891 10892 10893 10894 10895 10896 10897 10898 10899 10900 10901 10902 10903 10904 10905 10906 10907 10908 10909 10910 10911 10912 10913 10914 10915 10916 10917

void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
		       uint32_t value, const char *func_name)
{
#ifdef DM_CHECK_ADDR_0
	if (address == 0) {
		DC_ERR("invalid register write. address = 0");
		return;
	}
#endif
	cgs_write_register(ctx->cgs_device, address, value);
	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
}

uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
			  const char *func_name)
{
	uint32_t value;
#ifdef DM_CHECK_ADDR_0
	if (address == 0) {
		DC_ERR("invalid register read; address = 0\n");
		return 0;
	}
#endif

	if (ctx->dmub_srv &&
	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
		ASSERT(false);
		return 0;
	}

	value = cgs_read_register(ctx->cgs_device, address);

	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);

	return value;
}
10918 10919 10920 10921 10922 10923 10924 10925 10926 10927 10928 10929 10930 10931 10932 10933 10934 10935 10936 10937 10938 10939 10940 10941 10942 10943 10944

int amdgpu_dm_process_dmub_aux_transfer_sync(struct dc_context *ctx, unsigned int linkIndex,
				struct aux_payload *payload, enum aux_return_code_type *operation_result)
{
	struct amdgpu_device *adev = ctx->driver_context;
	int ret = 0;

	dc_process_dmub_aux_transfer_async(ctx->dc, linkIndex, payload);
	ret = wait_for_completion_interruptible_timeout(&adev->dm.dmub_aux_transfer_done, 10*HZ);
	if (ret == 0) {
		*operation_result = AUX_RET_ERROR_TIMEOUT;
		return -1;
	}
	*operation_result = (enum aux_return_code_type)adev->dm.dmub_notify->result;

	if (adev->dm.dmub_notify->result == AUX_RET_SUCCESS) {
		(*payload->reply) = adev->dm.dmub_notify->aux_reply.command;

		// For read case, Copy data to payload
		if (!payload->write && adev->dm.dmub_notify->aux_reply.length &&
		(*payload->reply == AUX_TRANSACTION_REPLY_AUX_ACK))
			memcpy(payload->data, adev->dm.dmub_notify->aux_reply.data,
			adev->dm.dmub_notify->aux_reply.length);
	}

	return adev->dm.dmub_notify->aux_reply.length;
}