amdgpu_dm.c 266.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

D
David Francis 已提交
26 27 28
/* The caprices of the preprocessor require that this be declared right here */
#define CREATE_TRACE_POINTS

29 30
#include "dm_services_types.h"
#include "dc.h"
31
#include "dc/inc/core_types.h"
32
#include "dal_asic_id.h"
33
#include "dmub/dmub_srv.h"
34 35
#include "dc/inc/hw/dmcu.h"
#include "dc/inc/hw/abm.h"
36
#include "dc/dc_dmub_srv.h"
37
#include "amdgpu_dm_trace.h"
38 39 40

#include "vid.h"
#include "amdgpu.h"
41
#include "amdgpu_display.h"
D
David Francis 已提交
42
#include "amdgpu_ucode.h"
43 44
#include "atom.h"
#include "amdgpu_dm.h"
45 46
#ifdef CONFIG_DRM_AMD_DC_HDCP
#include "amdgpu_dm_hdcp.h"
47
#include <drm/drm_hdcp.h>
48
#endif
49
#include "amdgpu_pm.h"
50 51 52 53

#include "amd_shared.h"
#include "amdgpu_dm_irq.h"
#include "dm_helpers.h"
54
#include "amdgpu_dm_mst_types.h"
55 56 57
#if defined(CONFIG_DEBUG_FS)
#include "amdgpu_dm_debugfs.h"
#endif
58 59 60 61 62 63

#include "ivsrcid/ivsrcid_vislands30.h"

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/version.h>
64
#include <linux/types.h>
65
#include <linux/pm_runtime.h>
66
#include <linux/pci.h>
D
David Francis 已提交
67
#include <linux/firmware.h>
68
#include <linux/component.h>
69 70

#include <drm/drm_atomic.h>
71
#include <drm/drm_atomic_uapi.h>
72 73
#include <drm/drm_atomic_helper.h>
#include <drm/drm_dp_mst_helper.h>
74
#include <drm/drm_fb_helper.h>
75
#include <drm/drm_fourcc.h>
76
#include <drm/drm_edid.h>
77
#include <drm/drm_vblank.h>
78
#include <drm/drm_audio_component.h>
79
#include <drm/drm_hdcp.h>
80

81
#if defined(CONFIG_DRM_AMD_DC_DCN)
82
#include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
83

84 85
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
86 87
#include "soc15_hw_ip.h"
#include "vega10_ip_offset.h"
88 89 90 91

#include "soc15_common.h"
#endif

92
#include "modules/inc/mod_freesync.h"
D
David Francis 已提交
93
#include "modules/power/power_helpers.h"
94
#include "modules/inc/mod_info_packet.h"
95

96 97
#define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
98 99 100
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
#define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
101 102
#define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
103
#endif
104 105
#define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
106 107 108 109
#if defined(CONFIG_DRM_AMD_DC_DCN3_01)
#define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
#endif
110 111 112 113
#if defined(CONFIG_DRM_AMD_DC_DCN3_02)
#define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
#endif
114

D
David Francis 已提交
115 116
#define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
117

118 119 120
#define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);

121 122 123 124 125 126
/* Number of bytes in PSP header for firmware. */
#define PSP_HEADER_BYTES 0x100

/* Number of bytes in PSP footer for firmware. */
#define PSP_FOOTER_BYTES 0x100

127 128 129 130 131 132 133 134 135 136
/**
 * DOC: overview
 *
 * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
 * **dm**) sits between DRM and DC. It acts as a liason, converting DRM
 * requests into DC requests, and DC responses into DRM responses.
 *
 * The root control structure is &struct amdgpu_display_manager.
 */

137 138 139 140
/* basic init/fini API */
static int amdgpu_dm_init(struct amdgpu_device *adev);
static void amdgpu_dm_fini(struct amdgpu_device *adev);

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
{
	switch (link->dpcd_caps.dongle_type) {
	case DISPLAY_DONGLE_NONE:
		return DRM_MODE_SUBCONNECTOR_Native;
	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
		return DRM_MODE_SUBCONNECTOR_VGA;
	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
	case DISPLAY_DONGLE_DP_DVI_DONGLE:
		return DRM_MODE_SUBCONNECTOR_DVID;
	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
		return DRM_MODE_SUBCONNECTOR_HDMIA;
	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
	default:
		return DRM_MODE_SUBCONNECTOR_Unknown;
	}
}

static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
{
	struct dc_link *link = aconnector->dc_link;
	struct drm_connector *connector = &aconnector->base;
	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;

	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
		return;

	if (aconnector->dc_sink)
		subconnector = get_subconnector_type(link);

	drm_object_property_set_value(&connector->base,
			connector->dev->mode_config.dp_subconnector_property,
			subconnector);
}

177 178
/*
 * initializes drm_device display related structures, based on the information
179 180 181 182 183 184 185 186 187 188
 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
 * drm_encoder, drm_mode_config
 *
 * Returns 0 on success
 */
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
/* removes and deallocates the drm structures, created by the above function */
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
H
Harry Wentland 已提交
189
				struct drm_plane *plane,
190 191
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap);
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t link_index);
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *amdgpu_dm_connector,
				    uint32_t link_index,
				    struct amdgpu_encoder *amdgpu_encoder);
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index);

static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);

static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock);

static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);

static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state);

214 215
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state);
216

R
Roman Li 已提交
217 218 219 220
static void amdgpu_dm_set_psr_caps(struct dc_link *link);
static bool amdgpu_dm_psr_enable(struct dc_stream_state *stream);
static bool amdgpu_dm_link_setup_psr(struct dc_stream_state *stream);
static bool amdgpu_dm_psr_disable(struct dc_stream_state *stream);
221
static bool amdgpu_dm_psr_disable_all(struct amdgpu_display_manager *dm);
R
Roman Li 已提交
222

223 224 225
static const struct drm_format_info *
amd_get_format_info(const struct drm_mode_fb_cmd2 *cmd);

226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
/*
 * dm_vblank_get_counter
 *
 * @brief
 * Get counter for number of vertical blanks
 *
 * @param
 * struct amdgpu_device *adev - [in] desired amdgpu device
 * int disp_idx - [in] which CRTC to get the counter from
 *
 * @return
 * Counter for vertical blanks
 */
static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
{
	if (crtc >= adev->mode_info.num_crtc)
		return 0;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];

246
		if (acrtc->dm_irq_params.stream == NULL) {
247 248
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
249 250 251
			return 0;
		}

252
		return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
253 254 255 256
	}
}

static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
257
				  u32 *vbl, u32 *position)
258
{
259 260
	uint32_t v_blank_start, v_blank_end, h_position, v_position;

261 262 263 264 265
	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
		return -EINVAL;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];

266
		if (acrtc->dm_irq_params.stream ==  NULL) {
267 268
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
269 270 271
			return 0;
		}

272 273 274 275
		/*
		 * TODO rework base driver to use values directly.
		 * for now parse it back into reg-format
		 */
276
		dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
277 278 279 280 281
					 &v_blank_start,
					 &v_blank_end,
					 &h_position,
					 &v_position);

282 283
		*position = v_position | (h_position << 16);
		*vbl = v_blank_start | (v_blank_end << 16);
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
	}

	return 0;
}

static bool dm_is_idle(void *handle)
{
	/* XXX todo */
	return true;
}

static int dm_wait_for_idle(void *handle)
{
	/* XXX todo */
	return 0;
}

static bool dm_check_soft_reset(void *handle)
{
	return false;
}

static int dm_soft_reset(void *handle)
{
	/* XXX todo */
	return 0;
}

312 313 314
static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device *adev,
		     int otg_inst)
315
{
316
	struct drm_device *dev = adev_to_drm(adev);
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	struct drm_crtc *crtc;
	struct amdgpu_crtc *amdgpu_crtc;

	if (otg_inst == -1) {
		WARN_ON(1);
		return adev->mode_info.crtcs[0];
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->otg_inst == otg_inst)
			return amdgpu_crtc;
	}

	return NULL;
}

335 336 337 338 339 340 341 342
static inline bool amdgpu_dm_vrr_active_irq(struct amdgpu_crtc *acrtc)
{
	return acrtc->dm_irq_params.freesync_config.state ==
		       VRR_STATE_ACTIVE_VARIABLE ||
	       acrtc->dm_irq_params.freesync_config.state ==
		       VRR_STATE_ACTIVE_FIXED;
}

343 344 345 346 347 348
static inline bool amdgpu_dm_vrr_active(struct dm_crtc_state *dm_state)
{
	return dm_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE ||
	       dm_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
}

349 350 351 352 353 354 355
/**
 * dm_pflip_high_irq() - Handle pageflip interrupt
 * @interrupt_params: ignored
 *
 * Handles the pageflip interrupt by notifying all interested parties
 * that the pageflip has been completed.
 */
356 357 358 359 360 361
static void dm_pflip_high_irq(void *interrupt_params)
{
	struct amdgpu_crtc *amdgpu_crtc;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	unsigned long flags;
362 363 364
	struct drm_pending_vblank_event *e;
	uint32_t vpos, hpos, v_blank_start, v_blank_end;
	bool vrr_active;
365 366 367 368

	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);

	/* IRQ could occur when in initial stage */
369
	/* TODO work and BO cleanup */
370 371 372 373 374
	if (amdgpu_crtc == NULL) {
		DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
		return;
	}

375
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
376 377 378 379 380 381 382

	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
						 amdgpu_crtc->pflip_status,
						 AMDGPU_FLIP_SUBMITTED,
						 amdgpu_crtc->crtc_id,
						 amdgpu_crtc);
383
		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
384 385 386
		return;
	}

387 388 389
	/* page flip completed. */
	e = amdgpu_crtc->event;
	amdgpu_crtc->event = NULL;
390

391 392
	if (!e)
		WARN_ON(1);
393

394
	vrr_active = amdgpu_dm_vrr_active_irq(amdgpu_crtc);
395 396 397

	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
	if (!vrr_active ||
398
	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
399 400 401 402 403 404 405
				      &v_blank_end, &hpos, &vpos) ||
	    (vpos < v_blank_start)) {
		/* Update to correct count and vblank timestamp if racing with
		 * vblank irq. This also updates to the correct vblank timestamp
		 * even in VRR mode, as scanout is past the front-porch atm.
		 */
		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
406

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
		/* Wake up userspace by sending the pageflip event with proper
		 * count and timestamp of vblank of flip completion.
		 */
		if (e) {
			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);

			/* Event sent, so done with vblank for this flip */
			drm_crtc_vblank_put(&amdgpu_crtc->base);
		}
	} else if (e) {
		/* VRR active and inside front-porch: vblank count and
		 * timestamp for pageflip event will only be up to date after
		 * drm_crtc_handle_vblank() has been executed from late vblank
		 * irq handler after start of back-porch (vline 0). We queue the
		 * pageflip event for send-out by drm_crtc_handle_vblank() with
		 * updated timestamp and count, once it runs after us.
		 *
		 * We need to open-code this instead of using the helper
		 * drm_crtc_arm_vblank_event(), as that helper would
		 * call drm_crtc_accurate_vblank_count(), which we must
		 * not call in VRR mode while we are in front-porch!
		 */

		/* sequence will be replaced by real count during send-out. */
		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
		e->pipe = amdgpu_crtc->crtc_id;

434
		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
435 436
		e = NULL;
	}
437

438 439 440 441 442
	/* Keep track of vblank of this flip for flip throttling. We use the
	 * cooked hw counter, as that one incremented at start of this vblank
	 * of pageflip completion, so last_flip_vblank is the forbidden count
	 * for queueing new pageflips if vsync + VRR is enabled.
	 */
443
	amdgpu_crtc->dm_irq_params.last_flip_vblank =
444
		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
445

446
	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
447
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
448

449 450 451
	DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
			 amdgpu_crtc->crtc_id, amdgpu_crtc,
			 vrr_active, (int) !e);
452 453
}

454 455 456 457 458
static void dm_vupdate_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
459
	unsigned long flags;
460
	int vrr_active;
461 462 463 464

	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);

	if (acrtc) {
465
		vrr_active = amdgpu_dm_vrr_active_irq(acrtc);
466

467 468
		DRM_DEBUG_VBL("crtc:%d, vupdate-vrr:%d\n",
			      acrtc->crtc_id,
469
			      vrr_active);
470 471 472 473 474 475 476

		/* Core vblank handling is done here after end of front-porch in
		 * vrr mode, as vblank timestamping will give valid results
		 * while now done after front-porch. This will also deliver
		 * page-flip completion events that have been queued to us
		 * if a pageflip happened inside front-porch.
		 */
477
		if (vrr_active) {
478
			drm_crtc_handle_vblank(&acrtc->base);
479 480

			/* BTR processing for pre-DCE12 ASICs */
481
			if (acrtc->dm_irq_params.stream &&
482
			    adev->family < AMDGPU_FAMILY_AI) {
483
				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
484 485
				mod_freesync_handle_v_update(
				    adev->dm.freesync_module,
486 487
				    acrtc->dm_irq_params.stream,
				    &acrtc->dm_irq_params.vrr_params);
488 489 490

				dc_stream_adjust_vmin_vmax(
				    adev->dm.dc,
491 492
				    acrtc->dm_irq_params.stream,
				    &acrtc->dm_irq_params.vrr_params.adjust);
493
				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
494 495
			}
		}
496 497 498
	}
}

499 500
/**
 * dm_crtc_high_irq() - Handles CRTC interrupt
501
 * @interrupt_params: used for determining the CRTC instance
502 503 504 505
 *
 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
 * event handler.
 */
506 507 508 509 510
static void dm_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
511
	unsigned long flags;
512
	int vrr_active;
513

514
	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
515 516 517
	if (!acrtc)
		return;

518
	vrr_active = amdgpu_dm_vrr_active_irq(acrtc);
519

520
	DRM_DEBUG_VBL("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
521
		      vrr_active, acrtc->dm_irq_params.active_planes);
522

523 524 525 526 527 528
	/**
	 * Core vblank handling at start of front-porch is only possible
	 * in non-vrr mode, as only there vblank timestamping will give
	 * valid results while done in front-porch. Otherwise defer it
	 * to dm_vupdate_high_irq after end of front-porch.
	 */
529
	if (!vrr_active)
530 531 532 533 534 535
		drm_crtc_handle_vblank(&acrtc->base);

	/**
	 * Following stuff must happen at start of vblank, for crc
	 * computation and below-the-range btr support in vrr mode.
	 */
536
	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
537 538 539 540

	/* BTR updates need to happen before VUPDATE on Vega and above. */
	if (adev->family < AMDGPU_FAMILY_AI)
		return;
541

542
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
543

544 545 546 547
	if (acrtc->dm_irq_params.stream &&
	    acrtc->dm_irq_params.vrr_params.supported &&
	    acrtc->dm_irq_params.freesync_config.state ==
		    VRR_STATE_ACTIVE_VARIABLE) {
548
		mod_freesync_handle_v_update(adev->dm.freesync_module,
549 550
					     acrtc->dm_irq_params.stream,
					     &acrtc->dm_irq_params.vrr_params);
551

552 553
		dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream,
					   &acrtc->dm_irq_params.vrr_params.adjust);
554 555
	}

556 557 558 559 560 561 562 563 564 565
	/*
	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
	 * In that case, pageflip completion interrupts won't fire and pageflip
	 * completion events won't get delivered. Prevent this by sending
	 * pending pageflip events from here if a flip is still pending.
	 *
	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
	 * avoid race conditions between flip programming and completion,
	 * which could cause too early flip completion events.
	 */
566 567
	if (adev->family >= AMDGPU_FAMILY_RV &&
	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
568
	    acrtc->dm_irq_params.active_planes == 0) {
569 570 571 572 573 574 575 576
		if (acrtc->event) {
			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
			acrtc->event = NULL;
			drm_crtc_vblank_put(&acrtc->base);
		}
		acrtc->pflip_status = AMDGPU_FLIP_NONE;
	}

577
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
578 579
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
static int dm_set_clockgating_state(void *handle,
		  enum amd_clockgating_state state)
{
	return 0;
}

static int dm_set_powergating_state(void *handle,
		  enum amd_powergating_state state)
{
	return 0;
}

/* Prototypes of private functions */
static int dm_early_init(void* handle);

595
/* Allocate memory for FBC compressed data  */
596
static void amdgpu_dm_fbc_init(struct drm_connector *connector)
597
{
598
	struct drm_device *dev = connector->dev;
599
	struct amdgpu_device *adev = drm_to_adev(dev);
M
Mauro Carvalho Chehab 已提交
600
	struct dm_compressor_info *compressor = &adev->dm.compressor;
601 602
	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
	struct drm_display_mode *mode;
603 604 605 606
	unsigned long max_size = 0;

	if (adev->dm.dc->fbc_compressor == NULL)
		return;
607

608
	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
609 610
		return;

611 612
	if (compressor->bo_ptr)
		return;
613 614


615 616 617
	list_for_each_entry(mode, &connector->modes, head) {
		if (max_size < mode->htotal * mode->vtotal)
			max_size = mode->htotal * mode->vtotal;
618 619 620 621
	}

	if (max_size) {
		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
622
			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
623
			    &compressor->gpu_addr, &compressor->cpu_addr);
624 625

		if (r)
626 627 628 629 630 631
			DRM_ERROR("DM: Failed to initialize FBC\n");
		else {
			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
		}

632 633 634 635
	}

}

636 637 638 639 640
static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
					  int pipe, bool *enabled,
					  unsigned char *buf, int max_bytes)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
641
	struct amdgpu_device *adev = drm_to_adev(dev);
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
	struct drm_connector *connector;
	struct drm_connector_list_iter conn_iter;
	struct amdgpu_dm_connector *aconnector;
	int ret = 0;

	*enabled = false;

	mutex_lock(&adev->dm.audio_lock);

	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->audio_inst != port)
			continue;

		*enabled = true;
		ret = drm_eld_size(connector->eld);
		memcpy(buf, connector->eld, min(max_bytes, ret));

		break;
	}
	drm_connector_list_iter_end(&conn_iter);

	mutex_unlock(&adev->dm.audio_lock);

	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);

	return ret;
}

static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
	.get_eld = amdgpu_dm_audio_component_get_eld,
};

static int amdgpu_dm_audio_component_bind(struct device *kdev,
				       struct device *hda_kdev, void *data)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
680
	struct amdgpu_device *adev = drm_to_adev(dev);
681 682 683 684 685 686 687 688 689 690 691 692 693
	struct drm_audio_component *acomp = data;

	acomp->ops = &amdgpu_dm_audio_component_ops;
	acomp->dev = kdev;
	adev->dm.audio_component = acomp;

	return 0;
}

static void amdgpu_dm_audio_component_unbind(struct device *kdev,
					  struct device *hda_kdev, void *data)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
694
	struct amdgpu_device *adev = drm_to_adev(dev);
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
	struct drm_audio_component *acomp = data;

	acomp->ops = NULL;
	acomp->dev = NULL;
	adev->dm.audio_component = NULL;
}

static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
	.bind	= amdgpu_dm_audio_component_bind,
	.unbind	= amdgpu_dm_audio_component_unbind,
};

static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
{
	int i, ret;

	if (!amdgpu_audio)
		return 0;

	adev->mode_info.audio.enabled = true;

	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;

	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
		adev->mode_info.audio.pin[i].channels = -1;
		adev->mode_info.audio.pin[i].rate = -1;
		adev->mode_info.audio.pin[i].bits_per_sample = -1;
		adev->mode_info.audio.pin[i].status_bits = 0;
		adev->mode_info.audio.pin[i].category_code = 0;
		adev->mode_info.audio.pin[i].connected = false;
		adev->mode_info.audio.pin[i].id =
			adev->dm.dc->res_pool->audios[i]->inst;
		adev->mode_info.audio.pin[i].offset = 0;
	}

	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
	if (ret < 0)
		return ret;

	adev->dm.audio_registered = true;

	return 0;
}

static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
{
	if (!amdgpu_audio)
		return;

	if (!adev->mode_info.audio.enabled)
		return;

	if (adev->dm.audio_registered) {
		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
		adev->dm.audio_registered = false;
	}

	/* TODO: Disable audio? */

	adev->mode_info.audio.enabled = false;
}

757
static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
758 759 760 761 762 763 764 765 766 767 768
{
	struct drm_audio_component *acomp = adev->dm.audio_component;

	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);

		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 pin, -1);
	}
}

769 770 771 772
static int dm_dmub_hw_init(struct amdgpu_device *adev)
{
	const struct dmcub_firmware_header_v1_0 *hdr;
	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
773
	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
774 775 776 777 778 779
	const struct firmware *dmub_fw = adev->dm.dmub_fw;
	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
	struct abm *abm = adev->dm.dc->res_pool->abm;
	struct dmub_srv_hw_params hw_params;
	enum dmub_status status;
	const unsigned char *fw_inst_const, *fw_bss_data;
780
	uint32_t i, fw_inst_const_size, fw_bss_data_size;
781 782 783 784 785 786
	bool has_hw_support;

	if (!dmub_srv)
		/* DMUB isn't supported on the ASIC. */
		return 0;

787 788 789 790 791
	if (!fb_info) {
		DRM_ERROR("No framebuffer info for DMUB service.\n");
		return -EINVAL;
	}

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
	if (!dmub_fw) {
		/* Firmware required for DMUB support. */
		DRM_ERROR("No firmware provided for DMUB.\n");
		return -EINVAL;
	}

	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error checking HW support for DMUB: %d\n", status);
		return -EINVAL;
	}

	if (!has_hw_support) {
		DRM_INFO("DMUB unsupported on ASIC\n");
		return 0;
	}

	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;

	fw_inst_const = dmub_fw->data +
			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
813
			PSP_HEADER_BYTES;
814 815 816 817 818 819

	fw_bss_data = dmub_fw->data +
		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
		      le32_to_cpu(hdr->inst_const_bytes);

	/* Copy firmware and bios info into FB memory. */
820 821 822 823 824
	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;

	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);

825 826 827 828 829 830 831 832 833 834
	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
	 * amdgpu_ucode_init_single_fw will load dmub firmware
	 * fw_inst_const part to cw0; otherwise, the firmware back door load
	 * will be done by dm_dmub_hw_init
	 */
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
				fw_inst_const_size);
	}

835 836 837
	if (fw_bss_data_size)
		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
		       fw_bss_data, fw_bss_data_size);
838 839

	/* Copy firmware bios info into FB memory. */
840 841 842 843 844 845 846 847 848 849 850 851
	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
	       adev->bios_size);

	/* Reset regions that need to be reset. */
	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);

	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);

	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
852 853 854 855 856 857

	/* Initialize hardware. */
	memset(&hw_params, 0, sizeof(hw_params));
	hw_params.fb_base = adev->gmc.fb_start;
	hw_params.fb_offset = adev->gmc.aper_base;

H
Hersen Wu 已提交
858 859 860 861
	/* backdoor load firmware and trigger dmub running */
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
		hw_params.load_inst_const = true;

862 863 864
	if (dmcu)
		hw_params.psp_version = dmcu->psp_version;

865 866
	for (i = 0; i < fb_info->num_fb; ++i)
		hw_params.fb[i] = &fb_info->fb[i];
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884

	status = dmub_srv_hw_init(dmub_srv, &hw_params);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error initializing DMUB HW: %d\n", status);
		return -EINVAL;
	}

	/* Wait for firmware load to finish. */
	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
	if (status != DMUB_STATUS_OK)
		DRM_WARN("Wait for DMUB auto-load failed: %d\n", status);

	/* Init DMCU and ABM if available. */
	if (dmcu && abm) {
		dmcu->funcs->dmcu_init(dmcu);
		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
	}

885 886 887 888 889 890
	adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
	if (!adev->dm.dc->ctx->dmub_srv) {
		DRM_ERROR("Couldn't allocate DC DMUB server!\n");
		return -ENOMEM;
	}

891 892 893 894 895 896
	DRM_INFO("DMUB hardware initialized: version=0x%08X\n",
		 adev->dm.dmcub_fw_version);

	return 0;
}

897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
{
	uint64_t pt_base;
	uint32_t logical_addr_low;
	uint32_t logical_addr_high;
	uint32_t agp_base, agp_bot, agp_top;
	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;

	logical_addr_low  = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);

	if (adev->apu_flags & AMD_APU_IS_RAVEN2)
		/*
		 * Raven2 has a HW issue that it is unable to use the vram which
		 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
		 * workaround that increase system aperture high address (add 1)
		 * to get rid of the VM fault and hardware hang.
		 */
		logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
	else
		logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;

	agp_base = 0;
	agp_bot = adev->gmc.agp_start >> 24;
	agp_top = adev->gmc.agp_end >> 24;


	page_table_start.high_part = (u32)(adev->gmc.gart_start >> 44) & 0xF;
	page_table_start.low_part = (u32)(adev->gmc.gart_start >> 12);
	page_table_end.high_part = (u32)(adev->gmc.gart_end >> 44) & 0xF;
	page_table_end.low_part = (u32)(adev->gmc.gart_end >> 12);
	page_table_base.high_part = upper_32_bits(pt_base) & 0xF;
	page_table_base.low_part = lower_32_bits(pt_base);

	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;

	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24 ;
	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;

	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
	pa_config->system_aperture.fb_offset = adev->gmc.aper_base;
	pa_config->system_aperture.fb_top = adev->gmc.fb_end;

	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;

	pa_config->is_hvm_enabled = 0;

}

950
static int amdgpu_dm_init(struct amdgpu_device *adev)
951 952
{
	struct dc_init_data init_data;
953 954 955
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct dc_callback_init init_params;
#endif
956
	struct dc_phy_addr_space_config pa_config;
957
	int r;
958

959
	adev->dm.ddev = adev_to_drm(adev);
960 961 962 963
	adev->dm.adev = adev;

	/* Zero all the fields */
	memset(&init_data, 0, sizeof(init_data));
964 965 966
#ifdef CONFIG_DRM_AMD_DC_HDCP
	memset(&init_params, 0, sizeof(init_params));
#endif
967

968
	mutex_init(&adev->dm.dc_lock);
969
	mutex_init(&adev->dm.audio_lock);
970

971 972 973 974 975 976 977
	if(amdgpu_dm_irq_init(adev)) {
		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
		goto error;
	}

	init_data.asic_id.chip_family = adev->family;

978
	init_data.asic_id.pci_revision_id = adev->pdev->revision;
979 980
	init_data.asic_id.hw_internal_rev = adev->external_rev_id;

981
	init_data.asic_id.vram_width = adev->gmc.vram_width;
982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
	init_data.asic_id.atombios_base_address =
		adev->mode_info.atom_context->bios;

	init_data.driver = adev;

	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);

	if (!adev->dm.cgs_device) {
		DRM_ERROR("amdgpu: failed to create cgs device.\n");
		goto error;
	}

	init_data.cgs_device = adev->dm.cgs_device;

	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;

999 1000 1001 1002
	switch (adev->asic_type) {
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_RAVEN:
1003
	case CHIP_RENOIR:
1004
		init_data.flags.gpu_vm_support = true;
1005 1006
		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
			init_data.flags.disable_dmcu = true;
1007 1008 1009 1010
		break;
	default:
		break;
	}
1011

1012 1013 1014
	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
		init_data.flags.fbc_support = true;

1015 1016 1017
	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
		init_data.flags.multi_mon_pp_mclk_switch = true;

1018 1019 1020
	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
		init_data.flags.disable_fractional_pwm = true;

1021
	init_data.flags.power_down_display_on_boot = true;
1022

1023
	init_data.soc_bounding_box = adev->dm.soc_bounding_box;
1024

1025 1026 1027
	/* Display Core create. */
	adev->dm.dc = dc_create(&init_data);

1028
	if (adev->dm.dc) {
1029
		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
1030
	} else {
1031
		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
1032 1033
		goto error;
	}
1034

1035 1036 1037 1038 1039
	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
		adev->dm.dc->debug.force_single_disp_pipe_split = false;
		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
	}

1040 1041 1042
	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;

1043 1044 1045 1046 1047 1048 1049 1050 1051
	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
		adev->dm.dc->debug.disable_stutter = true;

	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
		adev->dm.dc->debug.disable_dsc = true;

	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
		adev->dm.dc->debug.disable_clock_gate = true;

1052 1053 1054 1055 1056 1057
	r = dm_dmub_hw_init(adev);
	if (r) {
		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);
		goto error;
	}

1058 1059
	dc_hardware_init(adev->dm.dc);

1060 1061 1062
#if defined(CONFIG_DRM_AMD_DC_DCN)
	if (adev->asic_type == CHIP_RENOIR) {
		mmhub_read_system_context(adev, &pa_config);
1063

1064 1065 1066 1067
		// Call the DC init_memory func
		dc_setup_system_context(adev->dm.dc, &pa_config);
	}
#endif
1068

1069 1070 1071 1072 1073
	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
	if (!adev->dm.freesync_module) {
		DRM_ERROR(
		"amdgpu: failed to initialize freesync_module.\n");
	} else
1074
		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
1075 1076
				adev->dm.freesync_module);

1077 1078
	amdgpu_dm_init_color_mod();

1079
#ifdef CONFIG_DRM_AMD_DC_HDCP
1080
	if (adev->asic_type >= CHIP_RAVEN) {
1081
		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
1082

1083 1084 1085 1086
		if (!adev->dm.hdcp_workqueue)
			DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n");
		else
			DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
1087

1088 1089
		dc_init_callbacks(adev->dm.dc, &init_params);
	}
1090
#endif
1091 1092 1093 1094 1095 1096 1097 1098 1099
	if (amdgpu_dm_initialize_drm_device(adev)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

	/* Update the actual used number of crtc */
	adev->mode_info.num_crtc = adev->dm.display_indexes_num;

1100 1101 1102
	/* create fake encoders for MST */
	dm_dp_create_fake_mst_encoders(adev);

1103 1104 1105
	/* TODO: Add_display_info? */

	/* TODO use dynamic cursor width */
1106 1107
	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
1108

1109
	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
1110 1111 1112 1113 1114
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

1115

1116
	DRM_DEBUG_DRIVER("KMS initialized.\n");
1117 1118 1119 1120 1121

	return 0;
error:
	amdgpu_dm_fini(adev);

1122
	return -EINVAL;
1123 1124
}

1125
static void amdgpu_dm_fini(struct amdgpu_device *adev)
1126
{
1127 1128 1129 1130 1131 1132
	int i;

	for (i = 0; i < adev->dm.display_indexes_num; i++) {
		drm_encoder_cleanup(&adev->dm.mst_encoders[i].base);
	}

1133 1134
	amdgpu_dm_audio_fini(adev);

1135
	amdgpu_dm_destroy_drm_device(&adev->dm);
E
Emily Deng 已提交
1136

1137 1138 1139 1140 1141 1142 1143 1144 1145
#ifdef CONFIG_DRM_AMD_DC_HDCP
	if (adev->dm.hdcp_workqueue) {
		hdcp_destroy(adev->dm.hdcp_workqueue);
		adev->dm.hdcp_workqueue = NULL;
	}

	if (adev->dm.dc)
		dc_deinit_callbacks(adev->dm.dc);
#endif
1146 1147 1148 1149 1150
	if (adev->dm.dc->ctx->dmub_srv) {
		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
		adev->dm.dc->ctx->dmub_srv = NULL;
	}

1151 1152 1153 1154
	if (adev->dm.dmub_bo)
		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
				      &adev->dm.dmub_bo_gpu_addr,
				      &adev->dm.dmub_bo_cpu_addr);
1155

E
Emily Deng 已提交
1156 1157 1158
	/* DC Destroy TODO: Replace destroy DAL */
	if (adev->dm.dc)
		dc_destroy(&adev->dm.dc);
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	/*
	 * TODO: pageflip, vlank interrupt
	 *
	 * amdgpu_dm_irq_fini(adev);
	 */

	if (adev->dm.cgs_device) {
		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
		adev->dm.cgs_device = NULL;
	}
	if (adev->dm.freesync_module) {
		mod_freesync_destroy(adev->dm.freesync_module);
		adev->dm.freesync_module = NULL;
	}
1173

1174
	mutex_destroy(&adev->dm.audio_lock);
1175 1176
	mutex_destroy(&adev->dm.dc_lock);

1177 1178 1179
	return;
}

D
David Francis 已提交
1180
static int load_dmcu_fw(struct amdgpu_device *adev)
1181
{
1182
	const char *fw_name_dmcu = NULL;
D
David Francis 已提交
1183 1184 1185 1186
	int r;
	const struct dmcu_firmware_header_v1_0 *hdr;

	switch(adev->asic_type) {
1187 1188 1189 1190 1191 1192
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
#endif
D
David Francis 已提交
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_VEGA10:
	case CHIP_VEGA12:
	case CHIP_VEGA20:
1209
	case CHIP_NAVI10:
1210
	case CHIP_NAVI14:
1211
	case CHIP_RENOIR:
1212 1213
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	case CHIP_SIENNA_CICHLID:
1214
	case CHIP_NAVY_FLOUNDER:
1215
#endif
1216 1217 1218
#if defined(CONFIG_DRM_AMD_DC_DCN3_02)
	case CHIP_DIMGREY_CAVEFISH:
#endif
1219 1220
#if defined(CONFIG_DRM_AMD_DC_DCN3_01)
	case CHIP_VANGOGH:
1221
#endif
D
David Francis 已提交
1222
		return 0;
1223 1224 1225
	case CHIP_NAVI12:
		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
		break;
D
David Francis 已提交
1226
	case CHIP_RAVEN:
1227 1228 1229 1230 1231 1232
		if (ASICREV_IS_PICASSO(adev->external_rev_id))
			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		else
			return 0;
D
David Francis 已提交
1233 1234 1235
		break;
	default:
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1236
		return -EINVAL;
D
David Francis 已提交
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
	}

	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
		return 0;
	}

	r = request_firmware_direct(&adev->dm.fw_dmcu, fw_name_dmcu, adev->dev);
	if (r == -ENOENT) {
		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
		adev->dm.fw_dmcu = NULL;
		return 0;
	}
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't load firmware \"%s\"\n",
			fw_name_dmcu);
		return r;
	}

	r = amdgpu_ucode_validate(adev->dm.fw_dmcu);
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
			fw_name_dmcu);
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
		return r;
	}

	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

1277 1278
	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);

D
David Francis 已提交
1279 1280
	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");

1281 1282 1283
	return 0;
}

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
{
	struct amdgpu_device *adev = ctx;

	return dm_read_reg(adev->dm.dc->ctx, address);
}

static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
				     uint32_t value)
{
	struct amdgpu_device *adev = ctx;

	return dm_write_reg(adev->dm.dc->ctx, address, value);
}

static int dm_dmub_sw_init(struct amdgpu_device *adev)
{
	struct dmub_srv_create_params create_params;
1302 1303 1304 1305 1306
	struct dmub_srv_region_params region_params;
	struct dmub_srv_region_info region_info;
	struct dmub_srv_fb_params fb_params;
	struct dmub_srv_fb_info *fb_info;
	struct dmub_srv *dmub_srv;
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	const struct dmcub_firmware_header_v1_0 *hdr;
	const char *fw_name_dmub;
	enum dmub_asic dmub_asic;
	enum dmub_status status;
	int r;

	switch (adev->asic_type) {
	case CHIP_RENOIR:
		dmub_asic = DMUB_ASIC_DCN21;
		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
1317 1318
		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
1319
		break;
1320 1321 1322 1323 1324
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	case CHIP_SIENNA_CICHLID:
		dmub_asic = DMUB_ASIC_DCN30;
		fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
		break;
1325 1326 1327
	case CHIP_NAVY_FLOUNDER:
		dmub_asic = DMUB_ASIC_DCN30;
		fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
1328 1329
		break;
#endif
1330 1331 1332 1333 1334 1335
#if defined(CONFIG_DRM_AMD_DC_DCN3_01)
	case CHIP_VANGOGH:
		dmub_asic = DMUB_ASIC_DCN301;
		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
		break;
#endif
1336 1337 1338 1339 1340 1341
#if defined(CONFIG_DRM_AMD_DC_DCN3_02)
	case CHIP_DIMGREY_CAVEFISH:
		dmub_asic = DMUB_ASIC_DCN302;
		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
		break;
#endif
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361

	default:
		/* ASIC doesn't support DMUB. */
		return 0;
	}

	r = request_firmware_direct(&adev->dm.dmub_fw, fw_name_dmub, adev->dev);
	if (r) {
		DRM_ERROR("DMUB firmware loading failed: %d\n", r);
		return 0;
	}

	r = amdgpu_ucode_validate(adev->dm.dmub_fw);
	if (r) {
		DRM_ERROR("Couldn't validate DMUB firmware: %d\n", r);
		return 0;
	}

	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;

1362 1363 1364 1365 1366 1367 1368
	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
			AMDGPU_UCODE_ID_DMCUB;
		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
			adev->dm.dmub_fw;
		adev->firmware.fw_size +=
			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
1369

1370 1371 1372 1373 1374
		DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n",
			 adev->dm.dmcub_fw_version);
	}

	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
1375

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
	dmub_srv = adev->dm.dmub_srv;

	if (!dmub_srv) {
		DRM_ERROR("Failed to allocate DMUB service!\n");
		return -ENOMEM;
	}

	memset(&create_params, 0, sizeof(create_params));
	create_params.user_ctx = adev;
	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
	create_params.asic = dmub_asic;

	/* Create the DMUB service. */
	status = dmub_srv_create(dmub_srv, &create_params);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error creating DMUB service: %d\n", status);
		return -EINVAL;
	}

	/* Calculate the size of all the regions for the DMUB service. */
	memset(&region_params, 0, sizeof(region_params));

	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
	region_params.vbios_size = adev->bios_size;
1404
	region_params.fw_bss_data = region_params.bss_data_size ?
1405 1406
		adev->dm.dmub_fw->data +
		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1407
		le32_to_cpu(hdr->inst_const_bytes) : NULL;
1408 1409 1410 1411
	region_params.fw_inst_const =
		adev->dm.dmub_fw->data +
		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
		PSP_HEADER_BYTES;
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453

	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
					   &region_info);

	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error calculating DMUB region info: %d\n", status);
		return -EINVAL;
	}

	/*
	 * Allocate a framebuffer based on the total size of all the regions.
	 * TODO: Move this into GART.
	 */
	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
				    AMDGPU_GEM_DOMAIN_VRAM, &adev->dm.dmub_bo,
				    &adev->dm.dmub_bo_gpu_addr,
				    &adev->dm.dmub_bo_cpu_addr);
	if (r)
		return r;

	/* Rebase the regions on the framebuffer address. */
	memset(&fb_params, 0, sizeof(fb_params));
	fb_params.cpu_addr = adev->dm.dmub_bo_cpu_addr;
	fb_params.gpu_addr = adev->dm.dmub_bo_gpu_addr;
	fb_params.region_info = &region_info;

	adev->dm.dmub_fb_info =
		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
	fb_info = adev->dm.dmub_fb_info;

	if (!fb_info) {
		DRM_ERROR(
			"Failed to allocate framebuffer info for DMUB service!\n");
		return -ENOMEM;
	}

	status = dmub_srv_calc_fb_info(dmub_srv, &fb_params, fb_info);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error calculating DMUB FB info: %d\n", status);
		return -EINVAL;
	}

1454 1455 1456
	return 0;
}

D
David Francis 已提交
1457 1458 1459
static int dm_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1460 1461 1462 1463 1464
	int r;

	r = dm_dmub_sw_init(adev);
	if (r)
		return r;
D
David Francis 已提交
1465 1466 1467 1468

	return load_dmcu_fw(adev);
}

1469 1470
static int dm_sw_fini(void *handle)
{
D
David Francis 已提交
1471 1472
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1473 1474 1475
	kfree(adev->dm.dmub_fb_info);
	adev->dm.dmub_fb_info = NULL;

1476 1477 1478 1479 1480
	if (adev->dm.dmub_srv) {
		dmub_srv_destroy(adev->dm.dmub_srv);
		adev->dm.dmub_srv = NULL;
	}

1481 1482
	release_firmware(adev->dm.dmub_fw);
	adev->dm.dmub_fw = NULL;
1483

1484 1485
	release_firmware(adev->dm.fw_dmcu);
	adev->dm.fw_dmcu = NULL;
D
David Francis 已提交
1486

1487 1488 1489
	return 0;
}

1490
static int detect_mst_link_for_all_connectors(struct drm_device *dev)
1491
{
1492
	struct amdgpu_dm_connector *aconnector;
1493
	struct drm_connector *connector;
1494
	struct drm_connector_list_iter iter;
1495
	int ret = 0;
1496

1497 1498
	drm_connector_list_iter_begin(dev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1499
		aconnector = to_amdgpu_dm_connector(connector);
1500 1501
		if (aconnector->dc_link->type == dc_connection_mst_branch &&
		    aconnector->mst_mgr.aux) {
1502
			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
1503 1504
					 aconnector,
					 aconnector->base.base.id);
1505 1506 1507 1508

			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
			if (ret < 0) {
				DRM_ERROR("DM_MST: Failed to start MST\n");
1509 1510 1511
				aconnector->dc_link->type =
					dc_connection_single;
				break;
1512
			}
1513
		}
1514
	}
1515
	drm_connector_list_iter_end(&iter);
1516

1517 1518 1519 1520 1521
	return ret;
}

static int dm_late_init(void *handle)
{
1522
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1523

D
David Francis 已提交
1524 1525 1526
	struct dmcu_iram_parameters params;
	unsigned int linear_lut[16];
	int i;
1527
	struct dmcu *dmcu = NULL;
1528
	bool ret = true;
D
David Francis 已提交
1529

1530 1531
	dmcu = adev->dm.dc->res_pool->dmcu;

D
David Francis 已提交
1532 1533 1534 1535 1536 1537 1538 1539 1540
	for (i = 0; i < 16; i++)
		linear_lut[i] = 0xFFFF * i / 15;

	params.set = 0;
	params.backlight_ramping_start = 0xCCCC;
	params.backlight_ramping_reduction = 0xCCCCCCCC;
	params.backlight_lut_array_size = 16;
	params.backlight_lut_array = linear_lut;

1541 1542 1543 1544 1545
	/* Min backlight level after ABM reduction,  Don't allow below 1%
	 * 0xFFFF x 0.01 = 0x28F
	 */
	params.min_abm_backlight = 0x28F;

1546 1547 1548 1549 1550 1551 1552
	/* In the case where abm is implemented on dmcub,
	 * dmcu object will be null.
	 * ABM 2.4 and up are implemented on dmcub.
	 */
	if (dmcu)
		ret = dmcu_load_iram(dmcu, params);
	else if (adev->dm.dc->ctx->dmub_srv)
1553
		ret = dmub_init_abm_config(adev->dm.dc->res_pool, params);
D
David Francis 已提交
1554

1555 1556
	if (!ret)
		return -EINVAL;
D
David Francis 已提交
1557

1558
	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
1559 1560 1561 1562
}

static void s3_handle_mst(struct drm_device *dev, bool suspend)
{
1563
	struct amdgpu_dm_connector *aconnector;
1564
	struct drm_connector *connector;
1565
	struct drm_connector_list_iter iter;
1566 1567 1568
	struct drm_dp_mst_topology_mgr *mgr;
	int ret;
	bool need_hotplug = false;
1569

1570 1571
	drm_connector_list_iter_begin(dev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->dc_link->type != dc_connection_mst_branch ||
		    aconnector->mst_port)
			continue;

		mgr = &aconnector->mst_mgr;

		if (suspend) {
			drm_dp_mst_topology_mgr_suspend(mgr);
		} else {
1582
			ret = drm_dp_mst_topology_mgr_resume(mgr, true);
1583 1584 1585 1586 1587
			if (ret < 0) {
				drm_dp_mst_topology_mgr_set_mst(mgr, false);
				need_hotplug = true;
			}
		}
1588
	}
1589
	drm_connector_list_iter_end(&iter);
1590 1591 1592

	if (need_hotplug)
		drm_kms_helper_hotplug_event(dev);
1593 1594
}

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
{
	struct smu_context *smu = &adev->smu;
	int ret = 0;

	if (!is_support_sw_smu(adev))
		return 0;

	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
	 * on window driver dc implementation.
	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
	 * should be passed to smu during boot up and resume from s3.
	 * boot up: dc calculate dcn watermark clock settings within dc_create,
	 * dcn20_resource_construct
	 * then call pplib functions below to pass the settings to smu:
	 * smu_set_watermarks_for_clock_ranges
	 * smu_set_watermarks_table
	 * navi10_set_watermarks_table
	 * smu_write_watermarks_table
	 *
	 * For Renoir, clock settings of dcn watermark are also fixed values.
	 * dc has implemented different flow for window driver:
	 * dc_hardware_init / dc_set_power_state
	 * dcn10_init_hw
	 * notify_wm_ranges
	 * set_wm_ranges
	 * -- Linux
	 * smu_set_watermarks_for_clock_ranges
	 * renoir_set_watermarks_table
	 * smu_write_watermarks_table
	 *
	 * For Linux,
	 * dc_hardware_init -> amdgpu_dm_init
	 * dc_set_power_state --> dm_resume
	 *
	 * therefore, this function apply to navi10/12/14 but not Renoir
	 * *
	 */
	switch(adev->asic_type) {
	case CHIP_NAVI10:
	case CHIP_NAVI14:
	case CHIP_NAVI12:
		break;
	default:
		return 0;
	}

1642 1643 1644 1645
	ret = smu_write_watermarks_table(smu);
	if (ret) {
		DRM_ERROR("Failed to update WMTABLE!\n");
		return ret;
1646 1647 1648 1649 1650
	}

	return 0;
}

1651 1652
/**
 * dm_hw_init() - Initialize DC device
1653
 * @handle: The base driver device containing the amdgpu_dm device.
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
 *
 * Initialize the &struct amdgpu_display_manager device. This involves calling
 * the initializers of each DM component, then populating the struct with them.
 *
 * Although the function implies hardware initialization, both hardware and
 * software are initialized here. Splitting them out to their relevant init
 * hooks is a future TODO item.
 *
 * Some notable things that are initialized here:
 *
 * - Display Core, both software and hardware
 * - DC modules that we need (freesync and color management)
 * - DRM software states
 * - Interrupt sources and handlers
 * - Vblank support
 * - Debug FS entries, if enabled
 */
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
static int dm_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	/* Create DAL display manager */
	amdgpu_dm_init(adev);
	amdgpu_dm_hpd_init(adev);

	return 0;
}

1681 1682
/**
 * dm_hw_fini() - Teardown DC device
1683
 * @handle: The base driver device containing the amdgpu_dm device.
1684 1685 1686 1687 1688
 *
 * Teardown components within &struct amdgpu_display_manager that require
 * cleanup. This involves cleaning up the DRM device, DC, and any modules that
 * were loaded. Also flush IRQ workqueues and disable them.
 */
1689 1690 1691 1692 1693 1694 1695
static int dm_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_hpd_fini(adev);

	amdgpu_dm_irq_fini(adev);
1696
	amdgpu_dm_fini(adev);
1697 1698 1699
	return 0;
}

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

static int dm_enable_vblank(struct drm_crtc *crtc);
static void dm_disable_vblank(struct drm_crtc *crtc);

static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
				 struct dc_state *state, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc;
	int rc = -EBUSY;
	int i = 0;

	for (i = 0; i < state->stream_count; i++) {
		acrtc = get_crtc_by_otg_inst(
				adev, state->stream_status[i].primary_otg_inst);

		if (acrtc && state->stream_status[i].plane_count != 0) {
			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
			DRM_DEBUG("crtc %d - vupdate irq %sabling: r=%d\n",
				  acrtc->crtc_id, enable ? "en" : "dis", rc);
			if (rc)
				DRM_WARN("Failed to %s pflip interrupts\n",
					 enable ? "enable" : "disable");

			if (enable) {
				rc = dm_enable_vblank(&acrtc->base);
				if (rc)
					DRM_WARN("Failed to enable vblank interrupts\n");
			} else {
				dm_disable_vblank(&acrtc->base);
			}

		}
	}

}

1738
static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
{
	struct dc_state *context = NULL;
	enum dc_status res = DC_ERROR_UNEXPECTED;
	int i;
	struct dc_stream_state *del_streams[MAX_PIPES];
	int del_streams_count = 0;

	memset(del_streams, 0, sizeof(del_streams));

	context = dc_create_state(dc);
	if (context == NULL)
		goto context_alloc_fail;

	dc_resource_state_copy_construct_current(dc, context);

	/* First remove from context all streams */
	for (i = 0; i < context->stream_count; i++) {
		struct dc_stream_state *stream = context->streams[i];

		del_streams[del_streams_count++] = stream;
	}

	/* Remove all planes for removed streams and then remove the streams */
	for (i = 0; i < del_streams_count; i++) {
		if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) {
			res = DC_FAIL_DETACH_SURFACES;
			goto fail;
		}

		res = dc_remove_stream_from_ctx(dc, context, del_streams[i]);
		if (res != DC_OK)
			goto fail;
	}


	res = dc_validate_global_state(dc, context, false);

	if (res != DC_OK) {
		DRM_ERROR("%s:resource validation failed, dc_status:%d\n", __func__, res);
		goto fail;
	}

	res = dc_commit_state(dc, context);

fail:
	dc_release_state(context);

context_alloc_fail:
	return res;
}

1790 1791 1792 1793 1794 1795
static int dm_suspend(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct amdgpu_display_manager *dm = &adev->dm;
	int ret = 0;

1796
	if (amdgpu_in_reset(adev)) {
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
		mutex_lock(&dm->dc_lock);
		dm->cached_dc_state = dc_copy_state(dm->dc->current_state);

		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);

		amdgpu_dm_commit_zero_streams(dm->dc);

		amdgpu_dm_irq_suspend(adev);

		return ret;
	}
1808

1809
	WARN_ON(adev->dm.cached_state);
1810
	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
1811

1812
	s3_handle_mst(adev_to_drm(adev), true);
1813 1814 1815

	amdgpu_dm_irq_suspend(adev);

1816

1817
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
1818

1819
	return 0;
1820 1821
}

1822 1823 1824
static struct amdgpu_dm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
					     struct drm_crtc *crtc)
1825 1826
{
	uint32_t i;
1827
	struct drm_connector_state *new_con_state;
1828 1829 1830
	struct drm_connector *connector;
	struct drm_crtc *crtc_from_state;

1831 1832
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		crtc_from_state = new_con_state->crtc;
1833 1834

		if (crtc_from_state == crtc)
1835
			return to_amdgpu_dm_connector(connector);
1836 1837 1838 1839 1840
	}

	return NULL;
}

1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
static void emulated_link_detect(struct dc_link *link)
{
	struct dc_sink_init_data sink_init_data = { 0 };
	struct display_sink_capability sink_caps = { 0 };
	enum dc_edid_status edid_status;
	struct dc_context *dc_ctx = link->ctx;
	struct dc_sink *sink = NULL;
	struct dc_sink *prev_sink = NULL;

	link->type = dc_connection_none;
	prev_sink = link->local_sink;

	if (prev_sink != NULL)
		dc_sink_retain(prev_sink);

	switch (link->connector_signal) {
	case SIGNAL_TYPE_HDMI_TYPE_A: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
		break;
	}

	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
		break;
	}

	case SIGNAL_TYPE_DVI_DUAL_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
		break;
	}

	case SIGNAL_TYPE_LVDS: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_LVDS;
		break;
	}

	case SIGNAL_TYPE_EDP: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_EDP;
		break;
	}

	case SIGNAL_TYPE_DISPLAY_PORT: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
		break;
	}

	default:
		DC_ERROR("Invalid connector type! signal:%d\n",
			link->connector_signal);
		return;
	}

	sink_init_data.link = link;
	sink_init_data.sink_signal = sink_caps.signal;

	sink = dc_sink_create(&sink_init_data);
	if (!sink) {
		DC_ERROR("Failed to create sink!\n");
		return;
	}

1910
	/* dc_sink_create returns a new reference */
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
	link->local_sink = sink;

	edid_status = dm_helpers_read_local_edid(
			link->ctx,
			link,
			sink);

	if (edid_status != EDID_OK)
		DC_ERROR("Failed to read EDID");

}

1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
static void dm_gpureset_commit_state(struct dc_state *dc_state,
				     struct amdgpu_display_manager *dm)
{
	struct {
		struct dc_surface_update surface_updates[MAX_SURFACES];
		struct dc_plane_info plane_infos[MAX_SURFACES];
		struct dc_scaling_info scaling_infos[MAX_SURFACES];
		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
		struct dc_stream_update stream_update;
	} * bundle;
	int k, m;

	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);

	if (!bundle) {
		dm_error("Failed to allocate update bundle\n");
		goto cleanup;
	}

	for (k = 0; k < dc_state->stream_count; k++) {
		bundle->stream_update.stream = dc_state->streams[k];

		for (m = 0; m < dc_state->stream_status->plane_count; m++) {
			bundle->surface_updates[m].surface =
				dc_state->stream_status->plane_states[m];
			bundle->surface_updates[m].surface->force_full_update =
				true;
		}
		dc_commit_updates_for_stream(
			dm->dc, bundle->surface_updates,
			dc_state->stream_status->plane_count,
			dc_state->streams[k], &bundle->stream_update, dc_state);
	}

cleanup:
	kfree(bundle);

	return;
}

1963 1964 1965
static int dm_resume(void *handle)
{
	struct amdgpu_device *adev = handle;
1966
	struct drm_device *ddev = adev_to_drm(adev);
1967
	struct amdgpu_display_manager *dm = &adev->dm;
1968
	struct amdgpu_dm_connector *aconnector;
1969
	struct drm_connector *connector;
1970
	struct drm_connector_list_iter iter;
1971
	struct drm_crtc *crtc;
1972
	struct drm_crtc_state *new_crtc_state;
1973 1974 1975 1976
	struct dm_crtc_state *dm_new_crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *new_plane_state;
	struct dm_plane_state *dm_new_plane_state;
1977
	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
1978
	enum dc_connection_type new_connection_type = dc_connection_none;
1979 1980
	struct dc_state *dc_state;
	int i, r, j;
1981

1982
	if (amdgpu_in_reset(adev)) {
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
		dc_state = dm->cached_dc_state;

		r = dm_dmub_hw_init(adev);
		if (r)
			DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);

		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
		dc_resume(dm->dc);

		amdgpu_dm_irq_resume_early(adev);

		for (i = 0; i < dc_state->stream_count; i++) {
			dc_state->streams[i]->mode_changed = true;
			for (j = 0; j < dc_state->stream_status->plane_count; j++) {
				dc_state->stream_status->plane_states[j]->update_flags.raw
					= 0xffffffff;
			}
		}

		WARN_ON(!dc_commit_state(dm->dc, dc_state));
2003

2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
		dm_gpureset_commit_state(dm->cached_dc_state, dm);

		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);

		dc_release_state(dm->cached_dc_state);
		dm->cached_dc_state = NULL;

		amdgpu_dm_irq_resume_late(adev);

		mutex_unlock(&dm->dc_lock);

		return 0;
	}
2017 2018 2019 2020 2021 2022
	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
	dc_release_state(dm_state->context);
	dm_state->context = dc_create_state(dm->dc);
	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
	dc_resource_state_construct(dm->dc, dm_state->context);

2023 2024 2025 2026 2027
	/* Before powering on DC we need to re-initialize DMUB. */
	r = dm_dmub_hw_init(adev);
	if (r)
		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);

2028 2029 2030
	/* power on hardware */
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);

2031 2032 2033 2034 2035 2036 2037 2038 2039
	/* program HPD filter */
	dc_resume(dm->dc);

	/*
	 * early enable HPD Rx IRQ, should be done before set mode as short
	 * pulse interrupts are used for MST
	 */
	amdgpu_dm_irq_resume_early(adev);

2040
	/* On resume we need to rewrite the MSTM control bits to enable MST*/
2041 2042
	s3_handle_mst(ddev, false);

2043
	/* Do detection*/
2044 2045
	drm_connector_list_iter_begin(ddev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
2046
		aconnector = to_amdgpu_dm_connector(connector);
2047 2048 2049 2050 2051 2052 2053 2054

		/*
		 * this is the case when traversing through already created
		 * MST connectors, should be skipped
		 */
		if (aconnector->mst_port)
			continue;

2055
		mutex_lock(&aconnector->hpd_lock);
2056 2057 2058 2059 2060 2061 2062
		if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none)
			emulated_link_detect(aconnector->dc_link);
		else
			dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
R
Roman Li 已提交
2063 2064 2065 2066

		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
			aconnector->fake_enable = false;

2067 2068
		if (aconnector->dc_sink)
			dc_sink_release(aconnector->dc_sink);
2069 2070
		aconnector->dc_sink = NULL;
		amdgpu_dm_update_connector_after_detect(aconnector);
2071
		mutex_unlock(&aconnector->hpd_lock);
2072
	}
2073
	drm_connector_list_iter_end(&iter);
2074

2075
	/* Force mode set in atomic commit */
2076
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
2077
		new_crtc_state->active_changed = true;
2078

2079 2080 2081 2082 2083
	/*
	 * atomic_check is expected to create the dc states. We need to release
	 * them here, since they were duplicated as part of the suspend
	 * procedure.
	 */
2084
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
2085 2086 2087 2088 2089 2090 2091 2092
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (dm_new_crtc_state->stream) {
			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
			dc_stream_release(dm_new_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
		}
	}

2093
	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
2094 2095 2096 2097 2098 2099 2100 2101
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		if (dm_new_plane_state->dc_state) {
			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
			dc_plane_state_release(dm_new_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
		}
	}

2102
	drm_atomic_helper_resume(ddev, dm->cached_state);
2103

2104
	dm->cached_state = NULL;
2105

2106
	amdgpu_dm_irq_resume_late(adev);
2107

2108 2109
	amdgpu_dm_smu_write_watermarks_table(adev);

2110
	return 0;
2111 2112
}

2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
/**
 * DOC: DM Lifecycle
 *
 * DM (and consequently DC) is registered in the amdgpu base driver as a IP
 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
 * the base driver's device list to be initialized and torn down accordingly.
 *
 * The functions to do so are provided as hooks in &struct amd_ip_funcs.
 */

2123 2124 2125
static const struct amd_ip_funcs amdgpu_dm_funcs = {
	.name = "dm",
	.early_init = dm_early_init,
2126
	.late_init = dm_late_init,
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
	.sw_init = dm_sw_init,
	.sw_fini = dm_sw_fini,
	.hw_init = dm_hw_init,
	.hw_fini = dm_hw_fini,
	.suspend = dm_suspend,
	.resume = dm_resume,
	.is_idle = dm_is_idle,
	.wait_for_idle = dm_wait_for_idle,
	.check_soft_reset = dm_check_soft_reset,
	.soft_reset = dm_soft_reset,
	.set_clockgating_state = dm_set_clockgating_state,
	.set_powergating_state = dm_set_powergating_state,
};

const struct amdgpu_ip_block_version dm_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_DCE,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &amdgpu_dm_funcs,
};

2150

2151 2152 2153 2154 2155
/**
 * DOC: atomic
 *
 * *WIP*
 */
2156

2157
static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
2158
	.fb_create = amdgpu_display_user_framebuffer_create,
2159
	.get_format_info = amd_get_format_info,
2160
	.output_poll_changed = drm_fb_helper_output_poll_changed,
2161
	.atomic_check = amdgpu_dm_atomic_check,
2162
	.atomic_commit = amdgpu_dm_atomic_commit,
2163 2164 2165 2166
};

static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
2167 2168
};

2169 2170 2171 2172 2173 2174 2175
static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
{
	u32 max_cll, min_cll, max, min, q, r;
	struct amdgpu_dm_backlight_caps *caps;
	struct amdgpu_display_manager *dm;
	struct drm_connector *conn_base;
	struct amdgpu_device *adev;
2176
	struct dc_link *link = NULL;
2177 2178 2179 2180 2181 2182 2183
	static const u8 pre_computed_values[] = {
		50, 51, 52, 53, 55, 56, 57, 58, 59, 61, 62, 63, 65, 66, 68, 69,
		71, 72, 74, 75, 77, 79, 81, 82, 84, 86, 88, 90, 92, 94, 96, 98};

	if (!aconnector || !aconnector->dc_link)
		return;

2184 2185 2186 2187
	link = aconnector->dc_link;
	if (link->connector_signal != SIGNAL_TYPE_EDP)
		return;

2188
	conn_base = &aconnector->base;
2189
	adev = drm_to_adev(conn_base->dev);
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	dm = &adev->dm;
	caps = &dm->backlight_caps;
	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
	caps->aux_support = false;
	max_cll = conn_base->hdr_sink_metadata.hdmi_type1.max_cll;
	min_cll = conn_base->hdr_sink_metadata.hdmi_type1.min_cll;

	if (caps->ext_caps->bits.oled == 1 ||
	    caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
	    caps->ext_caps->bits.hdr_aux_backlight_control == 1)
		caps->aux_support = true;

	/* From the specification (CTA-861-G), for calculating the maximum
	 * luminance we need to use:
	 *	Luminance = 50*2**(CV/32)
	 * Where CV is a one-byte value.
	 * For calculating this expression we may need float point precision;
	 * to avoid this complexity level, we take advantage that CV is divided
	 * by a constant. From the Euclids division algorithm, we know that CV
	 * can be written as: CV = 32*q + r. Next, we replace CV in the
	 * Luminance expression and get 50*(2**q)*(2**(r/32)), hence we just
	 * need to pre-compute the value of r/32. For pre-computing the values
	 * We just used the following Ruby line:
	 *	(0...32).each {|cv| puts (50*2**(cv/32.0)).round}
	 * The results of the above expressions can be verified at
	 * pre_computed_values.
	 */
	q = max_cll >> 5;
	r = max_cll % 32;
	max = (1 << q) * pre_computed_values[r];

	// min luminance: maxLum * (CV/255)^2 / 100
	q = DIV_ROUND_CLOSEST(min_cll, 255);
	min = max * DIV_ROUND_CLOSEST((q * q), 100);

	caps->aux_max_input_signal = max;
	caps->aux_min_input_signal = min;
}

2229 2230
void amdgpu_dm_update_connector_after_detect(
		struct amdgpu_dm_connector *aconnector)
2231 2232 2233
{
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2234
	struct dc_sink *sink;
2235 2236 2237 2238 2239 2240

	/* MST handled by drm_mst framework */
	if (aconnector->mst_mgr.mst_state == true)
		return;

	sink = aconnector->dc_link->local_sink;
2241 2242
	if (sink)
		dc_sink_retain(sink);
2243

2244 2245
	/*
	 * Edid mgmt connector gets first update only in mode_valid hook and then
2246
	 * the connector sink is set to either fake or physical sink depends on link status.
2247
	 * Skip if already done during boot.
2248 2249 2250 2251
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
			&& aconnector->dc_em_sink) {

2252 2253 2254
		/*
		 * For S3 resume with headless use eml_sink to fake stream
		 * because on resume connector->sink is set to NULL
2255 2256 2257 2258
		 */
		mutex_lock(&dev->mode_config.mutex);

		if (sink) {
2259
			if (aconnector->dc_sink) {
2260
				amdgpu_dm_update_freesync_caps(connector, NULL);
2261 2262 2263 2264
				/*
				 * retain and release below are used to
				 * bump up refcount for sink because the link doesn't point
				 * to it anymore after disconnect, so on next crtc to connector
2265 2266
				 * reshuffle by UMD we will get into unwanted dc_sink release
				 */
2267
				dc_sink_release(aconnector->dc_sink);
2268
			}
2269
			aconnector->dc_sink = sink;
2270
			dc_sink_retain(aconnector->dc_sink);
2271 2272
			amdgpu_dm_update_freesync_caps(connector,
					aconnector->edid);
2273
		} else {
2274
			amdgpu_dm_update_freesync_caps(connector, NULL);
2275
			if (!aconnector->dc_sink) {
2276
				aconnector->dc_sink = aconnector->dc_em_sink;
2277
				dc_sink_retain(aconnector->dc_sink);
2278
			}
2279 2280 2281
		}

		mutex_unlock(&dev->mode_config.mutex);
2282 2283 2284

		if (sink)
			dc_sink_release(sink);
2285 2286 2287 2288 2289 2290 2291
		return;
	}

	/*
	 * TODO: temporary guard to look for proper fix
	 * if this sink is MST sink, we should not do anything
	 */
2292 2293
	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
		dc_sink_release(sink);
2294
		return;
2295
	}
2296 2297

	if (aconnector->dc_sink == sink) {
2298 2299 2300 2301
		/*
		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
		 * Do nothing!!
		 */
2302
		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
2303
				aconnector->connector_id);
2304 2305
		if (sink)
			dc_sink_release(sink);
2306 2307 2308
		return;
	}

2309
	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
2310 2311 2312 2313
		aconnector->connector_id, aconnector->dc_sink, sink);

	mutex_lock(&dev->mode_config.mutex);

2314 2315 2316 2317
	/*
	 * 1. Update status of the drm connector
	 * 2. Send an event and let userspace tell us what to do
	 */
2318
	if (sink) {
2319 2320 2321 2322
		/*
		 * TODO: check if we still need the S3 mode update workaround.
		 * If yes, put it here.
		 */
2323
		if (aconnector->dc_sink)
2324
			amdgpu_dm_update_freesync_caps(connector, NULL);
2325 2326

		aconnector->dc_sink = sink;
2327
		dc_sink_retain(aconnector->dc_sink);
2328
		if (sink->dc_edid.length == 0) {
2329
			aconnector->edid = NULL;
2330 2331 2332 2333
			if (aconnector->dc_link->aux_mode) {
				drm_dp_cec_unset_edid(
					&aconnector->dm_dp_aux.aux);
			}
2334
		} else {
2335
			aconnector->edid =
2336
				(struct edid *)sink->dc_edid.raw_edid;
2337

2338
			drm_connector_update_edid_property(connector,
2339
							   aconnector->edid);
2340
			drm_add_edid_modes(connector, aconnector->edid);
2341 2342 2343 2344

			if (aconnector->dc_link->aux_mode)
				drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
						    aconnector->edid);
2345
		}
2346

2347
		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
2348
		update_connector_ext_caps(aconnector);
2349
	} else {
2350
		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
2351
		amdgpu_dm_update_freesync_caps(connector, NULL);
2352
		drm_connector_update_edid_property(connector, NULL);
2353
		aconnector->num_modes = 0;
2354
		dc_sink_release(aconnector->dc_sink);
2355
		aconnector->dc_sink = NULL;
2356
		aconnector->edid = NULL;
2357 2358 2359 2360 2361
#ifdef CONFIG_DRM_AMD_DC_HDCP
		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
#endif
2362 2363 2364
	}

	mutex_unlock(&dev->mode_config.mutex);
2365

2366 2367
	update_subconnector_property(aconnector);

2368 2369
	if (sink)
		dc_sink_release(sink);
2370 2371 2372 2373
}

static void handle_hpd_irq(void *param)
{
2374
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
2375 2376
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2377
	enum dc_connection_type new_connection_type = dc_connection_none;
2378
#ifdef CONFIG_DRM_AMD_DC_HDCP
2379
	struct amdgpu_device *adev = drm_to_adev(dev);
2380
#endif
2381

2382 2383 2384
	/*
	 * In case of failure or MST no need to update connector status or notify the OS
	 * since (for MST case) MST does this in its own context.
2385 2386
	 */
	mutex_lock(&aconnector->hpd_lock);
2387

2388
#ifdef CONFIG_DRM_AMD_DC_HDCP
2389
	if (adev->dm.hdcp_workqueue)
2390
		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
2391
#endif
2392 2393 2394
	if (aconnector->fake_enable)
		aconnector->fake_enable = false;

2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
	if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
		DRM_ERROR("KMS: Failed to detect connector\n");

	if (aconnector->base.force && new_connection_type == dc_connection_none) {
		emulated_link_detect(aconnector->dc_link);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);

	} else if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
		amdgpu_dm_update_connector_after_detect(aconnector);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);
	}
	mutex_unlock(&aconnector->hpd_lock);

}

2424
static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
{
	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
	uint8_t dret;
	bool new_irq_handled = false;
	int dpcd_addr;
	int dpcd_bytes_to_read;

	const int max_process_count = 30;
	int process_count = 0;

	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);

	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
		/* DPCD 0x200 - 0x201 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT;
	} else {
		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT_ESI;
	}

	dret = drm_dp_dpcd_read(
		&aconnector->dm_dp_aux.aux,
		dpcd_addr,
		esi,
		dpcd_bytes_to_read);

	while (dret == dpcd_bytes_to_read &&
		process_count < max_process_count) {
		uint8_t retry;
		dret = 0;

		process_count++;

2460
		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
		/* handle HPD short pulse irq */
		if (aconnector->mst_mgr.mst_state)
			drm_dp_mst_hpd_irq(
				&aconnector->mst_mgr,
				esi,
				&new_irq_handled);

		if (new_irq_handled) {
			/* ACK at DPCD to notify down stream */
			const int ack_dpcd_bytes_to_write =
				dpcd_bytes_to_read - 1;

			for (retry = 0; retry < 3; retry++) {
				uint8_t wret;

				wret = drm_dp_dpcd_write(
					&aconnector->dm_dp_aux.aux,
					dpcd_addr + 1,
					&esi[1],
					ack_dpcd_bytes_to_write);
				if (wret == ack_dpcd_bytes_to_write)
					break;
			}

2485
			/* check if there is new irq to be handled */
2486 2487 2488 2489 2490 2491 2492
			dret = drm_dp_dpcd_read(
				&aconnector->dm_dp_aux.aux,
				dpcd_addr,
				esi,
				dpcd_bytes_to_read);

			new_irq_handled = false;
2493
		} else {
2494
			break;
2495
		}
2496 2497 2498
	}

	if (process_count == max_process_count)
2499
		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
2500 2501 2502 2503
}

static void handle_hpd_rx_irq(void *param)
{
2504
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
2505 2506
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2507
	struct dc_link *dc_link = aconnector->dc_link;
2508
	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
2509
	enum dc_connection_type new_connection_type = dc_connection_none;
2510 2511
#ifdef CONFIG_DRM_AMD_DC_HDCP
	union hpd_irq_data hpd_irq_data;
2512
	struct amdgpu_device *adev = drm_to_adev(dev);
2513 2514 2515

	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
#endif
2516

2517 2518
	/*
	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
2519 2520 2521
	 * conflict, after implement i2c helper, this mutex should be
	 * retired.
	 */
2522
	if (dc_link->type != dc_connection_mst_branch)
2523 2524
		mutex_lock(&aconnector->hpd_lock);

2525 2526 2527 2528

#ifdef CONFIG_DRM_AMD_DC_HDCP
	if (dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, NULL) &&
#else
2529
	if (dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL) &&
2530
#endif
2531 2532
			!is_mst_root_connector) {
		/* Downstream Port status changed. */
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
		if (!dc_link_detect_sink(dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(dc_link);

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		} else if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
2551 2552 2553 2554

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		}
	}
2565
#ifdef CONFIG_DRM_AMD_DC_HDCP
2566 2567 2568 2569
	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
		if (adev->dm.hdcp_workqueue)
			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
	}
2570
#endif
2571
	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
2572
	    (dc_link->type == dc_connection_mst_branch))
2573 2574
		dm_handle_hpd_rx_irq(aconnector);

2575 2576
	if (dc_link->type != dc_connection_mst_branch) {
		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
2577
		mutex_unlock(&aconnector->hpd_lock);
2578
	}
2579 2580 2581 2582
}

static void register_hpd_handlers(struct amdgpu_device *adev)
{
2583
	struct drm_device *dev = adev_to_drm(adev);
2584
	struct drm_connector *connector;
2585
	struct amdgpu_dm_connector *aconnector;
2586 2587 2588 2589 2590 2591 2592 2593 2594
	const struct dc_link *dc_link;
	struct dc_interrupt_params int_params = {0};

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	list_for_each_entry(connector,
			&dev->mode_config.connector_list, head)	{

2595
		aconnector = to_amdgpu_dm_connector(connector);
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
		dc_link = aconnector->dc_link;

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source = dc_link->irq_source_hpd;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_irq,
					(void *) aconnector);
		}

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {

			/* Also register for DP short pulse (hpd_rx). */
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source =	dc_link->irq_source_hpd_rx;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_rx_irq,
					(void *) aconnector);
		}
	}
}

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
#if defined(CONFIG_DRM_AMD_DC_SI)
/* Register IRQ sources and initialize IRQ callbacks */
static int dce60_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	/*
	 * Actions of amdgpu_irq_add_id():
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

	/* Use VBLANK interrupt */
	for (i = 0; i < adev->mode_info.num_crtc; i++) {
		r = amdgpu_irq_add_id(adev, client_id, i+1 , &adev->crtc_irq);
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i+1 , 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

	/* Use GRPH_PFLIP interrupt */
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

2703 2704 2705 2706 2707 2708 2709 2710
/* Register IRQ sources and initialize IRQ callbacks */
static int dce110_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
2711
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
2712

2713
	if (adev->asic_type >= CHIP_VEGA10)
2714
		client_id = SOC15_IH_CLIENTID_DCE;
2715 2716 2717 2718

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

2719 2720
	/*
	 * Actions of amdgpu_irq_add_id():
2721 2722 2723 2724 2725 2726 2727 2728 2729
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

2730
	/* Use VBLANK interrupt */
2731
	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
2732
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
2733 2734 2735 2736 2737 2738 2739
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
2740
			dc_interrupt_to_irq_source(dc, i, 0);
2741

2742
		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
2743 2744 2745 2746 2747 2748 2749 2750

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
	/* Use VUPDATE interrupt */
	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_vupdate_high_irq, c_irq_params);
	}

2772
	/* Use GRPH_PFLIP interrupt */
2773 2774
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
2775
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
2796 2797
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}

2808
#if defined(CONFIG_DRM_AMD_DC_DCN)
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
/* Register IRQ sources and initialize IRQ callbacks */
static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

2821 2822
	/*
	 * Actions of amdgpu_irq_add_id():
2823 2824 2825 2826 2827 2828 2829 2830
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling.
2831
	 */
2832 2833 2834 2835 2836

	/* Use VSTARTUP interrupt */
	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
			i++) {
2837
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852

		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
		amdgpu_dm_irq_register_interrupt(
			adev, &int_params, dm_crtc_high_irq, c_irq_params);
	}

	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
	 * to trigger at end of each vblank, regardless of state of the lock,
	 * matching DCE behaviour.
	 */
	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
	     i++) {
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);

		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

2881
		amdgpu_dm_irq_register_interrupt(adev, &int_params,
2882
				dm_vupdate_high_irq, c_irq_params);
2883 2884
	}

2885 2886 2887 2888
	/* Use GRPH_PFLIP interrupt */
	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
			i++) {
2889
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
2910
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
			&adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
/*
 * Acquires the lock for the atomic state object and returns
 * the new atomic state.
 *
 * This should only be called during atomic check.
 */
static int dm_atomic_get_state(struct drm_atomic_state *state,
			       struct dm_atomic_state **dm_state)
{
	struct drm_device *dev = state->dev;
2933
	struct amdgpu_device *adev = drm_to_adev(dev);
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_state *priv_state;

	if (*dm_state)
		return 0;

	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
	if (IS_ERR(priv_state))
		return PTR_ERR(priv_state);

	*dm_state = to_dm_atomic_state(priv_state);

	return 0;
}

2949
static struct dm_atomic_state *
2950 2951 2952
dm_atomic_get_new_state(struct drm_atomic_state *state)
{
	struct drm_device *dev = state->dev;
2953
	struct amdgpu_device *adev = drm_to_adev(dev);
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_obj *obj;
	struct drm_private_state *new_obj_state;
	int i;

	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
		if (obj->funcs == dm->atomic_obj.funcs)
			return to_dm_atomic_state(new_obj_state);
	}

	return NULL;
}

static struct drm_private_state *
dm_atomic_duplicate_state(struct drm_private_obj *obj)
{
	struct dm_atomic_state *old_state, *new_state;

	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
	if (!new_state)
		return NULL;

	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);

2978 2979 2980 2981 2982
	old_state = to_dm_atomic_state(obj->state);

	if (old_state && old_state->context)
		new_state->context = dc_copy_state(old_state->context);

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
	if (!new_state->context) {
		kfree(new_state);
		return NULL;
	}

	return &new_state->base;
}

static void dm_atomic_destroy_state(struct drm_private_obj *obj,
				    struct drm_private_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);

	if (dm_state && dm_state->context)
		dc_release_state(dm_state->context);

	kfree(dm_state);
}

static struct drm_private_state_funcs dm_atomic_state_funcs = {
	.atomic_duplicate_state = dm_atomic_duplicate_state,
	.atomic_destroy_state = dm_atomic_destroy_state,
};

3007 3008
static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
{
3009
	struct dm_atomic_state *state;
3010 3011 3012 3013
	int r;

	adev->mode_info.mode_config_initialized = true;

3014 3015
	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
3016

3017 3018
	adev_to_drm(adev)->mode_config.max_width = 16384;
	adev_to_drm(adev)->mode_config.max_height = 16384;
3019

3020 3021
	adev_to_drm(adev)->mode_config.preferred_depth = 24;
	adev_to_drm(adev)->mode_config.prefer_shadow = 1;
3022
	/* indicates support for immediate flip */
3023
	adev_to_drm(adev)->mode_config.async_page_flip = true;
3024

3025
	adev_to_drm(adev)->mode_config.fb_base = adev->gmc.aper_base;
3026

3027 3028 3029 3030
	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (!state)
		return -ENOMEM;

3031
	state->context = dc_create_state(adev->dm.dc);
3032 3033 3034 3035 3036 3037 3038
	if (!state->context) {
		kfree(state);
		return -ENOMEM;
	}

	dc_resource_state_copy_construct_current(adev->dm.dc, state->context);

3039
	drm_atomic_private_obj_init(adev_to_drm(adev),
3040
				    &adev->dm.atomic_obj,
3041 3042 3043
				    &state->base,
				    &dm_atomic_state_funcs);

3044
	r = amdgpu_display_modeset_create_props(adev);
3045 3046 3047
	if (r) {
		dc_release_state(state->context);
		kfree(state);
3048
		return r;
3049
	}
3050

3051
	r = amdgpu_dm_audio_init(adev);
3052 3053 3054
	if (r) {
		dc_release_state(state->context);
		kfree(state);
3055
		return r;
3056
	}
3057

3058 3059 3060
	return 0;
}

3061 3062
#define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
#define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
3063
#define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
3064

3065 3066 3067
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

3068 3069 3070 3071 3072
static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm)
{
#if defined(CONFIG_ACPI)
	struct amdgpu_dm_backlight_caps caps;

3073 3074
	memset(&caps, 0, sizeof(caps));

3075 3076 3077 3078 3079
	if (dm->backlight_caps.caps_valid)
		return;

	amdgpu_acpi_get_backlight_caps(dm->adev, &caps);
	if (caps.caps_valid) {
3080 3081 3082
		dm->backlight_caps.caps_valid = true;
		if (caps.aux_support)
			return;
3083 3084 3085 3086 3087 3088 3089 3090 3091
		dm->backlight_caps.min_input_signal = caps.min_input_signal;
		dm->backlight_caps.max_input_signal = caps.max_input_signal;
	} else {
		dm->backlight_caps.min_input_signal =
				AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
		dm->backlight_caps.max_input_signal =
				AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
	}
#else
3092 3093 3094
	if (dm->backlight_caps.aux_support)
		return;

3095 3096
	dm->backlight_caps.min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
	dm->backlight_caps.max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
3097 3098 3099
#endif
}

3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
static int set_backlight_via_aux(struct dc_link *link, uint32_t brightness)
{
	bool rc;

	if (!link)
		return 1;

	rc = dc_link_set_backlight_level_nits(link, true, brightness,
					      AUX_BL_DEFAULT_TRANSITION_TIME_MS);

	return rc ? 0 : 1;
}

3113 3114
static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
				unsigned *min, unsigned *max)
3115 3116
{
	if (!caps)
3117
		return 0;
3118

3119 3120 3121 3122
	if (caps->aux_support) {
		// Firmware limits are in nits, DC API wants millinits.
		*max = 1000 * caps->aux_max_input_signal;
		*min = 1000 * caps->aux_min_input_signal;
3123
	} else {
3124 3125 3126
		// Firmware limits are 8-bit, PWM control is 16-bit.
		*max = 0x101 * caps->max_input_signal;
		*min = 0x101 * caps->min_input_signal;
3127
	}
3128 3129
	return 1;
}
3130

3131 3132 3133 3134
static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
					uint32_t brightness)
{
	unsigned min, max;
3135

3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156
	if (!get_brightness_range(caps, &min, &max))
		return brightness;

	// Rescale 0..255 to min..max
	return min + DIV_ROUND_CLOSEST((max - min) * brightness,
				       AMDGPU_MAX_BL_LEVEL);
}

static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
				      uint32_t brightness)
{
	unsigned min, max;

	if (!get_brightness_range(caps, &min, &max))
		return brightness;

	if (brightness < min)
		return 0;
	// Rescale min..max to 0..255
	return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min),
				 max - min);
3157 3158
}

3159 3160 3161
static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
{
	struct amdgpu_display_manager *dm = bl_get_data(bd);
3162
	struct amdgpu_dm_backlight_caps caps;
3163 3164 3165
	struct dc_link *link = NULL;
	u32 brightness;
	bool rc;
3166

3167 3168
	amdgpu_dm_update_backlight_caps(dm);
	caps = dm->backlight_caps;
3169 3170 3171

	link = (struct dc_link *)dm->backlight_link;

3172
	brightness = convert_brightness_from_user(&caps, bd->props.brightness);
3173 3174 3175 3176 3177 3178 3179
	// Change brightness based on AUX property
	if (caps.aux_support)
		return set_backlight_via_aux(link, brightness);

	rc = dc_link_set_backlight_level(dm->backlight_link, brightness, 0);

	return rc ? 0 : 1;
3180 3181 3182 3183
}

static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
{
3184 3185 3186 3187 3188
	struct amdgpu_display_manager *dm = bl_get_data(bd);
	int ret = dc_link_get_backlight_level(dm->backlight_link);

	if (ret == DC_ERROR_UNEXPECTED)
		return bd->props.brightness;
3189
	return convert_brightness_to_user(&dm->backlight_caps, ret);
3190 3191 3192
}

static const struct backlight_ops amdgpu_dm_backlight_ops = {
3193
	.options = BL_CORE_SUSPENDRESUME,
3194 3195 3196 3197
	.get_brightness = amdgpu_dm_backlight_get_brightness,
	.update_status	= amdgpu_dm_backlight_update_status,
};

3198 3199
static void
amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
3200 3201 3202 3203
{
	char bl_name[16];
	struct backlight_properties props = { 0 };

3204 3205
	amdgpu_dm_update_backlight_caps(dm);

3206
	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
3207
	props.brightness = AMDGPU_MAX_BL_LEVEL;
3208 3209 3210
	props.type = BACKLIGHT_RAW;

	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
3211
		 adev_to_drm(dm->adev)->primary->index);
3212 3213

	dm->backlight_dev = backlight_device_register(bl_name,
3214 3215 3216 3217
						      adev_to_drm(dm->adev)->dev,
						      dm,
						      &amdgpu_dm_backlight_ops,
						      &props);
3218

3219
	if (IS_ERR(dm->backlight_dev))
3220 3221
		DRM_ERROR("DM: Backlight registration failed!\n");
	else
3222
		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
3223 3224 3225 3226
}

#endif

3227
static int initialize_plane(struct amdgpu_display_manager *dm,
3228
			    struct amdgpu_mode_info *mode_info, int plane_id,
3229 3230
			    enum drm_plane_type plane_type,
			    const struct dc_plane_cap *plane_cap)
3231
{
H
Harry Wentland 已提交
3232
	struct drm_plane *plane;
3233 3234 3235
	unsigned long possible_crtcs;
	int ret = 0;

H
Harry Wentland 已提交
3236
	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
3237 3238 3239 3240
	if (!plane) {
		DRM_ERROR("KMS: Failed to allocate plane\n");
		return -ENOMEM;
	}
3241
	plane->type = plane_type;
3242 3243

	/*
3244 3245 3246 3247
	 * HACK: IGT tests expect that the primary plane for a CRTC
	 * can only have one possible CRTC. Only expose support for
	 * any CRTC if they're not going to be used as a primary plane
	 * for a CRTC - like overlay or underlay planes.
3248 3249 3250 3251 3252
	 */
	possible_crtcs = 1 << plane_id;
	if (plane_id >= dm->dc->caps.max_streams)
		possible_crtcs = 0xff;

3253
	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
3254 3255 3256

	if (ret) {
		DRM_ERROR("KMS: Failed to initialize plane\n");
3257
		kfree(plane);
3258 3259 3260
		return ret;
	}

3261 3262 3263
	if (mode_info)
		mode_info->planes[plane_id] = plane;

3264 3265 3266
	return ret;
}

3267 3268 3269 3270 3271 3272 3273 3274 3275

static void register_backlight_device(struct amdgpu_display_manager *dm,
				      struct dc_link *link)
{
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
	    link->type != dc_connection_none) {
3276 3277
		/*
		 * Event if registration failed, we should continue with
3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289
		 * DM initialization because not having a backlight control
		 * is better then a black screen.
		 */
		amdgpu_dm_register_backlight_device(dm);

		if (dm->backlight_dev)
			dm->backlight_link = link;
	}
#endif
}


3290 3291
/*
 * In this architecture, the association
3292 3293 3294 3295 3296 3297
 * connector -> encoder -> crtc
 * id not really requried. The crtc and connector will hold the
 * display_index as an abstraction to use with DAL component
 *
 * Returns 0 on success
 */
3298
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
3299 3300
{
	struct amdgpu_display_manager *dm = &adev->dm;
3301
	int32_t i;
3302
	struct amdgpu_dm_connector *aconnector = NULL;
3303
	struct amdgpu_encoder *aencoder = NULL;
3304
	struct amdgpu_mode_info *mode_info = &adev->mode_info;
3305
	uint32_t link_cnt;
3306
	int32_t primary_planes;
3307
	enum dc_connection_type new_connection_type = dc_connection_none;
3308
	const struct dc_plane_cap *plane;
3309 3310 3311 3312

	link_cnt = dm->dc->caps.max_links;
	if (amdgpu_dm_mode_config_init(dm->adev)) {
		DRM_ERROR("DM: Failed to initialize mode config\n");
3313
		return -EINVAL;
3314 3315
	}

3316 3317
	/* There is one primary plane per CRTC */
	primary_planes = dm->dc->caps.max_streams;
3318
	ASSERT(primary_planes <= AMDGPU_MAX_PLANES);
3319

3320 3321 3322 3323 3324
	/*
	 * Initialize primary planes, implicit planes for legacy IOCTLS.
	 * Order is reversed to match iteration order in atomic check.
	 */
	for (i = (primary_planes - 1); i >= 0; i--) {
3325 3326
		plane = &dm->dc->caps.planes[i];

3327
		if (initialize_plane(dm, mode_info, i,
3328
				     DRM_PLANE_TYPE_PRIMARY, plane)) {
3329
			DRM_ERROR("KMS: Failed to initialize primary plane\n");
3330
			goto fail;
3331
		}
3332
	}
3333

3334 3335 3336 3337 3338
	/*
	 * Initialize overlay planes, index starting after primary planes.
	 * These planes have a higher DRM index than the primary planes since
	 * they should be considered as having a higher z-order.
	 * Order is reversed to match iteration order in atomic check.
3339 3340 3341
	 *
	 * Only support DCN for now, and only expose one so we don't encourage
	 * userspace to use up all the pipes.
3342
	 */
3343 3344 3345 3346 3347 3348 3349 3350 3351
	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];

		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
			continue;

		if (!plane->blends_with_above || !plane->blends_with_below)
			continue;

3352
		if (!plane->pixel_format_support.argb8888)
3353 3354
			continue;

3355
		if (initialize_plane(dm, NULL, primary_planes + i,
3356
				     DRM_PLANE_TYPE_OVERLAY, plane)) {
3357
			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
3358
			goto fail;
3359
		}
3360 3361 3362

		/* Only create one overlay plane. */
		break;
3363
	}
3364

3365
	for (i = 0; i < dm->dc->caps.max_streams; i++)
H
Harry Wentland 已提交
3366
		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
3367
			DRM_ERROR("KMS: Failed to initialize crtc\n");
3368
			goto fail;
3369 3370
		}

3371
	dm->display_indexes_num = dm->dc->caps.max_streams;
3372 3373 3374

	/* loops over all connectors on the board */
	for (i = 0; i < link_cnt; i++) {
3375
		struct dc_link *link = NULL;
3376 3377 3378 3379 3380 3381 3382 3383 3384 3385

		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
			DRM_ERROR(
				"KMS: Cannot support more than %d display indexes\n",
					AMDGPU_DM_MAX_DISPLAY_INDEX);
			continue;
		}

		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
		if (!aconnector)
3386
			goto fail;
3387 3388

		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
3389
		if (!aencoder)
3390
			goto fail;
3391 3392 3393

		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
			DRM_ERROR("KMS: Failed to initialize encoder\n");
3394
			goto fail;
3395 3396 3397 3398
		}

		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
			DRM_ERROR("KMS: Failed to initialize connector\n");
3399
			goto fail;
3400 3401
		}

3402 3403
		link = dc_get_link_at_index(dm->dc, i);

3404 3405 3406 3407 3408 3409 3410 3411
		if (!dc_link_detect_sink(link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(link);
			amdgpu_dm_update_connector_after_detect(aconnector);

		} else if (dc_link_detect(link, DETECT_REASON_BOOT)) {
3412
			amdgpu_dm_update_connector_after_detect(aconnector);
3413
			register_backlight_device(dm, link);
3414 3415
			if (amdgpu_dc_feature_mask & DC_PSR_MASK)
				amdgpu_dm_set_psr_caps(link);
3416 3417 3418
		}


3419 3420 3421 3422
	}

	/* Software is initialized. Now we can register interrupt handlers. */
	switch (adev->asic_type) {
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
		if (dce60_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
			goto fail;
		}
		break;
#endif
3434 3435
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
3436 3437 3438
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
3439 3440 3441 3442 3443 3444
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
3445
	case CHIP_POLARIS12:
3446
	case CHIP_VEGAM:
3447
	case CHIP_VEGA10:
3448
	case CHIP_VEGA12:
3449
	case CHIP_VEGA20:
3450 3451
		if (dce110_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
3452
			goto fail;
3453 3454
		}
		break;
3455
#if defined(CONFIG_DRM_AMD_DC_DCN)
3456
	case CHIP_RAVEN:
3457
	case CHIP_NAVI12:
3458
	case CHIP_NAVI10:
3459
	case CHIP_NAVI14:
3460
	case CHIP_RENOIR:
3461 3462
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	case CHIP_SIENNA_CICHLID:
3463
	case CHIP_NAVY_FLOUNDER:
3464
#endif
3465 3466 3467
#if defined(CONFIG_DRM_AMD_DC_DCN3_02)
	case CHIP_DIMGREY_CAVEFISH:
#endif
3468 3469
#if defined(CONFIG_DRM_AMD_DC_DCN3_01)
	case CHIP_VANGOGH:
3470
#endif
3471 3472
		if (dcn10_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
3473
			goto fail;
3474 3475 3476
		}
		break;
#endif
3477
	default:
3478
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
3479
		goto fail;
3480 3481 3482
	}

	return 0;
3483
fail:
3484 3485
	kfree(aencoder);
	kfree(aconnector);
3486

3487
	return -EINVAL;
3488 3489
}

3490
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
3491 3492
{
	drm_mode_config_cleanup(dm->ddev);
3493
	drm_atomic_private_obj_fini(&dm->atomic_obj);
3494 3495 3496 3497 3498 3499 3500
	return;
}

/******************************************************************************
 * amdgpu_display_funcs functions
 *****************************************************************************/

3501
/*
3502 3503 3504 3505 3506 3507 3508 3509
 * dm_bandwidth_update - program display watermarks
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate and program the display watermarks and line buffer allocation.
 */
static void dm_bandwidth_update(struct amdgpu_device *adev)
{
3510
	/* TODO: implement later */
3511 3512
}

3513
static const struct amdgpu_display_funcs dm_display_funcs = {
3514 3515
	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
3516 3517
	.backlight_set_level = NULL, /* never called for DC */
	.backlight_get_level = NULL, /* never called for DC */
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
	.hpd_sense = NULL,/* called unconditionally */
	.hpd_set_polarity = NULL, /* called unconditionally */
	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
	.page_flip_get_scanoutpos =
		dm_crtc_get_scanoutpos,/* called unconditionally */
	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
};

#if defined(CONFIG_DEBUG_KERNEL_DC)

3529 3530 3531 3532
static ssize_t s3_debug_store(struct device *device,
			      struct device_attribute *attr,
			      const char *buf,
			      size_t count)
3533 3534 3535
{
	int ret;
	int s3_state;
3536
	struct drm_device *drm_dev = dev_get_drvdata(device);
3537
	struct amdgpu_device *adev = drm_to_adev(drm_dev);
3538 3539 3540 3541 3542 3543

	ret = kstrtoint(buf, 0, &s3_state);

	if (ret == 0) {
		if (s3_state) {
			dm_resume(adev);
3544
			drm_kms_helper_hotplug_event(adev_to_drm(adev));
3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
		} else
			dm_suspend(adev);
	}

	return ret == 0 ? count : 0;
}

DEVICE_ATTR_WO(s3_debug);

#endif

static int dm_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	switch (adev->asic_type) {
3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
	case CHIP_OLAND:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 2;
		adev->mode_info.num_dig = 2;
		break;
#endif
3575 3576 3577 3578 3579 3580
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591
	case CHIP_KAVERI:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_KABINI:
	case CHIP_MULLINS:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
	case CHIP_FIJI:
	case CHIP_TONGA:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_CARRIZO:
		adev->mode_info.num_crtc = 3;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_STONEY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_POLARIS11:
3609
	case CHIP_POLARIS12:
3610 3611 3612 3613 3614
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
	case CHIP_POLARIS10:
3615
	case CHIP_VEGAM:
3616 3617 3618 3619
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3620
	case CHIP_VEGA10:
3621
	case CHIP_VEGA12:
3622
	case CHIP_VEGA20:
3623 3624 3625 3626
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3627
#if defined(CONFIG_DRM_AMD_DC_DCN)
3628 3629 3630 3631 3632
	case CHIP_RAVEN:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
3633 3634
#endif
	case CHIP_NAVI10:
3635
	case CHIP_NAVI12:
3636 3637
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	case CHIP_SIENNA_CICHLID:
3638
	case CHIP_NAVY_FLOUNDER:
3639
#endif
3640 3641 3642 3643
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3644 3645 3646 3647 3648 3649 3650
#if defined(CONFIG_DRM_AMD_DC_DCN3_01)
	case CHIP_VANGOGH:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
#endif
3651
	case CHIP_NAVI14:
3652 3653 3654
#if defined(CONFIG_DRM_AMD_DC_DCN3_02)
	case CHIP_DIMGREY_CAVEFISH:
#endif
3655 3656 3657 3658
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
3659 3660 3661 3662 3663
	case CHIP_RENOIR:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
3664
	default:
3665
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
3666 3667 3668
		return -EINVAL;
	}

3669 3670
	amdgpu_dm_set_irq_funcs(adev);

3671 3672 3673
	if (adev->mode_info.funcs == NULL)
		adev->mode_info.funcs = &dm_display_funcs;

3674 3675
	/*
	 * Note: Do NOT change adev->audio_endpt_rreg and
3676
	 * adev->audio_endpt_wreg because they are initialised in
3677 3678
	 * amdgpu_device_init()
	 */
3679 3680
#if defined(CONFIG_DEBUG_KERNEL_DC)
	device_create_file(
3681
		adev_to_drm(adev)->dev,
3682 3683 3684 3685 3686 3687
		&dev_attr_s3_debug);
#endif

	return 0;
}

3688
static bool modeset_required(struct drm_crtc_state *crtc_state,
3689 3690
			     struct dc_stream_state *new_stream,
			     struct dc_stream_state *old_stream)
3691
{
3692
	return crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
3693 3694 3695 3696
}

static bool modereset_required(struct drm_crtc_state *crtc_state)
{
3697
	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
3698 3699
}

3700
static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
	.destroy = amdgpu_dm_encoder_destroy,
};


3711 3712
static int fill_dc_scaling_info(const struct drm_plane_state *state,
				struct dc_scaling_info *scaling_info)
3713
{
3714
	int scale_w, scale_h;
3715

3716
	memset(scaling_info, 0, sizeof(*scaling_info));
3717

3718 3719 3720
	/* Source is fixed 16.16 but we ignore mantissa for now... */
	scaling_info->src_rect.x = state->src_x >> 16;
	scaling_info->src_rect.y = state->src_y >> 16;
3721

3722 3723 3724 3725 3726 3727 3728 3729 3730 3731
	scaling_info->src_rect.width = state->src_w >> 16;
	if (scaling_info->src_rect.width == 0)
		return -EINVAL;

	scaling_info->src_rect.height = state->src_h >> 16;
	if (scaling_info->src_rect.height == 0)
		return -EINVAL;

	scaling_info->dst_rect.x = state->crtc_x;
	scaling_info->dst_rect.y = state->crtc_y;
3732 3733

	if (state->crtc_w == 0)
3734
		return -EINVAL;
3735

3736
	scaling_info->dst_rect.width = state->crtc_w;
3737 3738

	if (state->crtc_h == 0)
3739
		return -EINVAL;
3740

3741
	scaling_info->dst_rect.height = state->crtc_h;
3742

3743 3744
	/* DRM doesn't specify clipping on destination output. */
	scaling_info->clip_rect = scaling_info->dst_rect;
3745

3746 3747 3748
	/* TODO: Validate scaling per-format with DC plane caps */
	scale_w = scaling_info->dst_rect.width * 1000 /
		  scaling_info->src_rect.width;
3749

3750 3751 3752 3753 3754 3755 3756 3757 3758
	if (scale_w < 250 || scale_w > 16000)
		return -EINVAL;

	scale_h = scaling_info->dst_rect.height * 1000 /
		  scaling_info->src_rect.height;

	if (scale_h < 250 || scale_h > 16000)
		return -EINVAL;

3759 3760 3761 3762
	/*
	 * The "scaling_quality" can be ignored for now, quality = 0 has DC
	 * assume reasonable defaults based on the format.
	 */
3763

3764
	return 0;
3765
}
3766

3767 3768 3769
static void
fill_gfx8_tiling_info_from_flags(union dc_tiling_info *tiling_info,
				 uint64_t tiling_flags)
3770
{
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798
	/* Fill GFX8 params */
	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;

		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);

		/* XXX fix me for VI */
		tiling_info->gfx8.num_banks = num_banks;
		tiling_info->gfx8.array_mode =
				DC_ARRAY_2D_TILED_THIN1;
		tiling_info->gfx8.tile_split = tile_split;
		tiling_info->gfx8.bank_width = bankw;
		tiling_info->gfx8.bank_height = bankh;
		tiling_info->gfx8.tile_aspect = mtaspect;
		tiling_info->gfx8.tile_mode =
				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
			== DC_ARRAY_1D_TILED_THIN1) {
		tiling_info->gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
	}

	tiling_info->gfx8.pipe_config =
			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
}
3799

3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823
static void
fill_gfx9_tiling_info_from_device(const struct amdgpu_device *adev,
				  union dc_tiling_info *tiling_info)
{
	tiling_info->gfx9.num_pipes =
		adev->gfx.config.gb_addr_config_fields.num_pipes;
	tiling_info->gfx9.num_banks =
		adev->gfx.config.gb_addr_config_fields.num_banks;
	tiling_info->gfx9.pipe_interleave =
		adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
	tiling_info->gfx9.num_shader_engines =
		adev->gfx.config.gb_addr_config_fields.num_se;
	tiling_info->gfx9.max_compressed_frags =
		adev->gfx.config.gb_addr_config_fields.max_compress_frags;
	tiling_info->gfx9.num_rb_per_se =
		adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
	tiling_info->gfx9.shaderEnable = 1;
#ifdef CONFIG_DRM_AMD_DC_DCN3_0
	if (adev->asic_type == CHIP_SIENNA_CICHLID ||
	    adev->asic_type == CHIP_NAVY_FLOUNDER ||
	    adev->asic_type == CHIP_DIMGREY_CAVEFISH ||
	    adev->asic_type == CHIP_VANGOGH)
		tiling_info->gfx9.num_pkrs = adev->gfx.config.gb_addr_config_fields.num_pkrs;
#endif
3824 3825
}

3826
static int
3827 3828 3829 3830 3831 3832 3833
validate_dcc(struct amdgpu_device *adev,
	     const enum surface_pixel_format format,
	     const enum dc_rotation_angle rotation,
	     const union dc_tiling_info *tiling_info,
	     const struct dc_plane_dcc_param *dcc,
	     const struct dc_plane_address *address,
	     const struct plane_size *plane_size)
3834 3835
{
	struct dc *dc = adev->dm.dc;
3836 3837
	struct dc_dcc_surface_param input;
	struct dc_surface_dcc_cap output;
3838

3839 3840 3841
	memset(&input, 0, sizeof(input));
	memset(&output, 0, sizeof(output));

3842
	if (!dcc->enable)
3843 3844
		return 0;

3845 3846
	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN ||
	    !dc->cap_funcs.get_dcc_compression_cap)
3847
		return -EINVAL;
3848

3849
	input.format = format;
3850 3851
	input.surface_size.width = plane_size->surface_size.width;
	input.surface_size.height = plane_size->surface_size.height;
3852
	input.swizzle_mode = tiling_info->gfx9.swizzle;
3853

3854
	if (rotation == ROTATION_ANGLE_0 || rotation == ROTATION_ANGLE_180)
3855
		input.scan = SCAN_DIRECTION_HORIZONTAL;
3856
	else if (rotation == ROTATION_ANGLE_90 || rotation == ROTATION_ANGLE_270)
3857 3858 3859
		input.scan = SCAN_DIRECTION_VERTICAL;

	if (!dc->cap_funcs.get_dcc_compression_cap(dc, &input, &output))
3860
		return -EINVAL;
3861 3862

	if (!output.capable)
3863
		return -EINVAL;
3864

3865 3866
	if (dcc->independent_64b_blks == 0 &&
	    output.grph.rgb.independent_64b_blks != 0)
3867
		return -EINVAL;
3868

3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885
	return 0;
}

static void
fill_dcc_params_from_flags(const struct amdgpu_framebuffer *afb,
			   struct dc_plane_dcc_param *dcc,
			   struct dc_plane_address *address,
			   const uint64_t flags, bool force_disable_dcc)
{
	uint64_t dcc_address;
	uint64_t plane_address = afb->address + afb->base.offsets[0];
	uint32_t offset = AMDGPU_TILING_GET(flags, DCC_OFFSET_256B);
	uint32_t i64b = AMDGPU_TILING_GET(flags, DCC_INDEPENDENT_64B) != 0;

	if (!offset || force_disable_dcc)
		return;

3886
	dcc->enable = 1;
3887
	dcc->meta_pitch = AMDGPU_TILING_GET(flags, DCC_PITCH_MAX) + 1;
3888
	dcc->independent_64b_blks = i64b;
3889

3890
	dcc_address = plane_address + (uint64_t)offset * 256;
3891 3892
	address->grph.meta_addr.low_part = lower_32_bits(dcc_address);
	address->grph.meta_addr.high_part = upper_32_bits(dcc_address);
3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918
}


static int
fill_gfx9_plane_attributes_from_flags(struct amdgpu_device *adev,
				      const struct amdgpu_framebuffer *afb,
				      const enum surface_pixel_format format,
				      const enum dc_rotation_angle rotation,
				      const struct plane_size *plane_size,
				      union dc_tiling_info *tiling_info,
				      struct dc_plane_dcc_param *dcc,
				      struct dc_plane_address *address,
				      uint64_t tiling_flags,
				      bool force_disable_dcc)
{
	int ret;

	fill_gfx9_tiling_info_from_device(adev, tiling_info);

	tiling_info->gfx9.swizzle =
		AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);

	fill_dcc_params_from_flags(afb, dcc, address, tiling_flags, force_disable_dcc);
	ret = validate_dcc(adev, format, rotation, tiling_info, dcc, address, plane_size);
	if (ret)
		return ret;
3919

3920 3921 3922
	return 0;
}

3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
static bool
modifier_has_dcc(uint64_t modifier)
{
	return IS_AMD_FMT_MOD(modifier) && AMD_FMT_MOD_GET(DCC, modifier);
}

static unsigned
modifier_gfx9_swizzle_mode(uint64_t modifier)
{
	if (modifier == DRM_FORMAT_MOD_LINEAR)
		return 0;

	return AMD_FMT_MOD_GET(TILE, modifier);
}

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
static const struct drm_format_info dcc_formats[] = {
	{ .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
	 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
	{ .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	   .has_alpha = true, },
	{ .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	  .has_alpha = true, },
	{ .format = DRM_FORMAT_BGRA8888, .depth = 32, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	  .has_alpha = true, },
	{ .format = DRM_FORMAT_XRGB2101010, .depth = 30, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
	{ .format = DRM_FORMAT_XBGR2101010, .depth = 30, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
	{ .format = DRM_FORMAT_ARGB2101010, .depth = 30, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	  .has_alpha = true, },
	{ .format = DRM_FORMAT_ABGR2101010, .depth = 30, .num_planes = 2,
	  .cpp = { 4, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	  .has_alpha = true, },
	{ .format = DRM_FORMAT_RGB565, .depth = 16, .num_planes = 2,
	  .cpp = { 2, 0, }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
};

static const struct drm_format_info dcc_retile_formats[] = {
	{ .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
	 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
	{ .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	   .has_alpha = true, },
	{ .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	  .has_alpha = true, },
	{ .format = DRM_FORMAT_BGRA8888, .depth = 32, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	  .has_alpha = true, },
	{ .format = DRM_FORMAT_XRGB2101010, .depth = 30, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
	{ .format = DRM_FORMAT_XBGR2101010, .depth = 30, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
	{ .format = DRM_FORMAT_ARGB2101010, .depth = 30, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	  .has_alpha = true, },
	{ .format = DRM_FORMAT_ABGR2101010, .depth = 30, .num_planes = 3,
	  .cpp = { 4, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1,
	  .has_alpha = true, },
	{ .format = DRM_FORMAT_RGB565, .depth = 16, .num_planes = 3,
	  .cpp = { 2, 0, 0 }, .block_w = {1, 1, 1}, .block_h = {1, 1, 1}, .hsub = 1, .vsub = 1, },
};


static const struct drm_format_info *
lookup_format_info(const struct drm_format_info formats[],
		  int num_formats, u32 format)
{
	int i;

	for (i = 0; i < num_formats; i++) {
		if (formats[i].format == format)
			return &formats[i];
	}

	return NULL;
}

static const struct drm_format_info *
amd_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
{
	uint64_t modifier = cmd->modifier[0];

	if (!IS_AMD_FMT_MOD(modifier))
		return NULL;

	if (AMD_FMT_MOD_GET(DCC_RETILE, modifier))
		return lookup_format_info(dcc_retile_formats,
					  ARRAY_SIZE(dcc_retile_formats),
					  cmd->pixel_format);

	if (AMD_FMT_MOD_GET(DCC, modifier))
		return lookup_format_info(dcc_formats, ARRAY_SIZE(dcc_formats),
					  cmd->pixel_format);

	/* returning NULL will cause the default format structs to be used. */
	return NULL;
}

4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091
static void
fill_gfx9_tiling_info_from_modifier(const struct amdgpu_device *adev,
				    union dc_tiling_info *tiling_info,
				    uint64_t modifier)
{
	unsigned int mod_bank_xor_bits = AMD_FMT_MOD_GET(BANK_XOR_BITS, modifier);
	unsigned int mod_pipe_xor_bits = AMD_FMT_MOD_GET(PIPE_XOR_BITS, modifier);
	unsigned int pkrs_log2 = AMD_FMT_MOD_GET(PACKERS, modifier);
	unsigned int pipes_log2 = min(4u, mod_pipe_xor_bits);

	fill_gfx9_tiling_info_from_device(adev, tiling_info);

	if (!IS_AMD_FMT_MOD(modifier))
		return;

	tiling_info->gfx9.num_pipes = 1u << pipes_log2;
	tiling_info->gfx9.num_shader_engines = 1u << (mod_pipe_xor_bits - pipes_log2);

	if (adev->family >= AMDGPU_FAMILY_NV) {
		tiling_info->gfx9.num_pkrs = 1u << pkrs_log2;
	} else {
		tiling_info->gfx9.num_banks = 1u << mod_bank_xor_bits;

		/* for DCC we know it isn't rb aligned, so rb_per_se doesn't matter. */
	}
}

static int
fill_gfx9_plane_attributes_from_modifiers(struct amdgpu_device *adev,
					  const struct amdgpu_framebuffer *afb,
					  const enum surface_pixel_format format,
					  const enum dc_rotation_angle rotation,
					  const struct plane_size *plane_size,
					  union dc_tiling_info *tiling_info,
					  struct dc_plane_dcc_param *dcc,
					  struct dc_plane_address *address,
					  const bool force_disable_dcc)
{
	const uint64_t modifier = afb->base.modifier;
	int ret;

	fill_gfx9_tiling_info_from_modifier(adev, tiling_info, modifier);
	tiling_info->gfx9.swizzle = modifier_gfx9_swizzle_mode(modifier);

	if (modifier_has_dcc(modifier) && !force_disable_dcc) {
		uint64_t dcc_address = afb->address + afb->base.offsets[1];

		dcc->enable = 1;
		dcc->meta_pitch = afb->base.pitches[1];
		dcc->independent_64b_blks = AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier);

		address->grph.meta_addr.low_part = lower_32_bits(dcc_address);
		address->grph.meta_addr.high_part = upper_32_bits(dcc_address);
	}

	ret = validate_dcc(adev, format, rotation, tiling_info, dcc, address, plane_size);
	if (ret)
		return ret;

	return 0;
}

4092
static int
4093
fill_plane_buffer_attributes(struct amdgpu_device *adev,
4094
			     const struct amdgpu_framebuffer *afb,
4095 4096 4097
			     const enum surface_pixel_format format,
			     const enum dc_rotation_angle rotation,
			     const uint64_t tiling_flags,
4098
			     union dc_tiling_info *tiling_info,
4099
			     struct plane_size *plane_size,
4100
			     struct dc_plane_dcc_param *dcc,
4101
			     struct dc_plane_address *address,
4102
			     bool tmz_surface,
4103
			     bool force_disable_dcc)
4104
{
4105
	const struct drm_framebuffer *fb = &afb->base;
4106 4107 4108
	int ret;

	memset(tiling_info, 0, sizeof(*tiling_info));
4109
	memset(plane_size, 0, sizeof(*plane_size));
4110
	memset(dcc, 0, sizeof(*dcc));
4111 4112
	memset(address, 0, sizeof(*address));

4113 4114
	address->tmz_surface = tmz_surface;

4115
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
4116 4117
		uint64_t addr = afb->address + fb->offsets[0];

4118 4119 4120 4121 4122
		plane_size->surface_size.x = 0;
		plane_size->surface_size.y = 0;
		plane_size->surface_size.width = fb->width;
		plane_size->surface_size.height = fb->height;
		plane_size->surface_pitch =
4123 4124
			fb->pitches[0] / fb->format->cpp[0];

4125
		address->type = PLN_ADDR_TYPE_GRAPHICS;
4126 4127
		address->grph.addr.low_part = lower_32_bits(addr);
		address->grph.addr.high_part = upper_32_bits(addr);
4128
	} else if (format < SURFACE_PIXEL_FORMAT_INVALID) {
4129
		uint64_t luma_addr = afb->address + fb->offsets[0];
4130
		uint64_t chroma_addr = afb->address + fb->offsets[1];
4131

4132 4133 4134 4135 4136
		plane_size->surface_size.x = 0;
		plane_size->surface_size.y = 0;
		plane_size->surface_size.width = fb->width;
		plane_size->surface_size.height = fb->height;
		plane_size->surface_pitch =
4137 4138
			fb->pitches[0] / fb->format->cpp[0];

4139 4140
		plane_size->chroma_size.x = 0;
		plane_size->chroma_size.y = 0;
4141
		/* TODO: set these based on surface format */
4142 4143
		plane_size->chroma_size.width = fb->width / 2;
		plane_size->chroma_size.height = fb->height / 2;
4144

4145
		plane_size->chroma_pitch =
4146 4147
			fb->pitches[1] / fb->format->cpp[1];

4148 4149
		address->type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
		address->video_progressive.luma_addr.low_part =
4150
			lower_32_bits(luma_addr);
4151
		address->video_progressive.luma_addr.high_part =
4152
			upper_32_bits(luma_addr);
4153 4154 4155 4156 4157
		address->video_progressive.chroma_addr.low_part =
			lower_32_bits(chroma_addr);
		address->video_progressive.chroma_addr.high_part =
			upper_32_bits(chroma_addr);
	}
4158

4159
	if (adev->family >= AMDGPU_FAMILY_AI) {
4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175
		if (afb->base.flags & DRM_MODE_FB_MODIFIERS) {
			ret = fill_gfx9_plane_attributes_from_modifiers(adev, afb, format,
									rotation, plane_size,
									tiling_info, dcc,
									address,
									force_disable_dcc);
			if (ret)
				return ret;
		} else {
			ret = fill_gfx9_plane_attributes_from_flags(adev, afb, format, rotation,
								    plane_size, tiling_info, dcc,
								    address, tiling_flags,
								    force_disable_dcc);
			if (ret)
				return ret;
		}
4176 4177
	} else {
		fill_gfx8_tiling_info_from_flags(tiling_info, tiling_flags);
4178 4179 4180
	}

	return 0;
4181 4182
}

4183
static void
4184
fill_blending_from_plane_state(const struct drm_plane_state *plane_state,
4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217
			       bool *per_pixel_alpha, bool *global_alpha,
			       int *global_alpha_value)
{
	*per_pixel_alpha = false;
	*global_alpha = false;
	*global_alpha_value = 0xff;

	if (plane_state->plane->type != DRM_PLANE_TYPE_OVERLAY)
		return;

	if (plane_state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI) {
		static const uint32_t alpha_formats[] = {
			DRM_FORMAT_ARGB8888,
			DRM_FORMAT_RGBA8888,
			DRM_FORMAT_ABGR8888,
		};
		uint32_t format = plane_state->fb->format->format;
		unsigned int i;

		for (i = 0; i < ARRAY_SIZE(alpha_formats); ++i) {
			if (format == alpha_formats[i]) {
				*per_pixel_alpha = true;
				break;
			}
		}
	}

	if (plane_state->alpha < 0xffff) {
		*global_alpha = true;
		*global_alpha_value = plane_state->alpha >> 8;
	}
}

4218 4219
static int
fill_plane_color_attributes(const struct drm_plane_state *plane_state,
4220
			    const enum surface_pixel_format format,
4221 4222 4223 4224 4225 4226 4227
			    enum dc_color_space *color_space)
{
	bool full_range;

	*color_space = COLOR_SPACE_SRGB;

	/* DRM color properties only affect non-RGB formats. */
4228
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
		return 0;

	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);

	switch (plane_state->color_encoding) {
	case DRM_COLOR_YCBCR_BT601:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR601;
		else
			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT709:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR709;
		else
			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT2020:
		if (full_range)
			*color_space = COLOR_SPACE_2020_YCBCR;
		else
			return -EINVAL;
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

4262 4263 4264 4265 4266
static int
fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
			    const struct drm_plane_state *plane_state,
			    const uint64_t tiling_flags,
			    struct dc_plane_info *plane_info,
4267
			    struct dc_plane_address *address,
4268
			    bool tmz_surface,
4269
			    bool force_disable_dcc)
4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
{
	const struct drm_framebuffer *fb = plane_state->fb;
	const struct amdgpu_framebuffer *afb =
		to_amdgpu_framebuffer(plane_state->fb);
	struct drm_format_name_buf format_name;
	int ret;

	memset(plane_info, 0, sizeof(*plane_info));

	switch (fb->format->format) {
	case DRM_FORMAT_C8:
		plane_info->format =
			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
		break;
	case DRM_FORMAT_RGB565:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
		break;
	case DRM_FORMAT_NV21:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
		break;
	case DRM_FORMAT_NV12:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
		break;
4309 4310 4311
	case DRM_FORMAT_P010:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
		break;
4312 4313 4314 4315
	case DRM_FORMAT_XRGB16161616F:
	case DRM_FORMAT_ARGB16161616F:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
		break;
4316 4317 4318 4319
	case DRM_FORMAT_XBGR16161616F:
	case DRM_FORMAT_ABGR16161616F:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
		break;
4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347
	default:
		DRM_ERROR(
			"Unsupported screen format %s\n",
			drm_get_format_name(fb->format->format, &format_name));
		return -EINVAL;
	}

	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
	case DRM_MODE_ROTATE_0:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	case DRM_MODE_ROTATE_90:
		plane_info->rotation = ROTATION_ANGLE_90;
		break;
	case DRM_MODE_ROTATE_180:
		plane_info->rotation = ROTATION_ANGLE_180;
		break;
	case DRM_MODE_ROTATE_270:
		plane_info->rotation = ROTATION_ANGLE_270;
		break;
	default:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	}

	plane_info->visible = true;
	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;

4348 4349
	plane_info->layer_index = 0;

4350 4351 4352 4353 4354 4355 4356 4357 4358
	ret = fill_plane_color_attributes(plane_state, plane_info->format,
					  &plane_info->color_space);
	if (ret)
		return ret;

	ret = fill_plane_buffer_attributes(adev, afb, plane_info->format,
					   plane_info->rotation, tiling_flags,
					   &plane_info->tiling_info,
					   &plane_info->plane_size,
4359
					   &plane_info->dcc, address, tmz_surface,
4360
					   force_disable_dcc);
4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374
	if (ret)
		return ret;

	fill_blending_from_plane_state(
		plane_state, &plane_info->per_pixel_alpha,
		&plane_info->global_alpha, &plane_info->global_alpha_value);

	return 0;
}

static int fill_dc_plane_attributes(struct amdgpu_device *adev,
				    struct dc_plane_state *dc_plane_state,
				    struct drm_plane_state *plane_state,
				    struct drm_crtc_state *crtc_state)
4375
{
4376
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
4377
	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
4378 4379 4380
	struct dc_scaling_info scaling_info;
	struct dc_plane_info plane_info;
	int ret;
4381
	bool force_disable_dcc = false;
4382

4383 4384 4385
	ret = fill_dc_scaling_info(plane_state, &scaling_info);
	if (ret)
		return ret;
4386

4387 4388 4389 4390
	dc_plane_state->src_rect = scaling_info.src_rect;
	dc_plane_state->dst_rect = scaling_info.dst_rect;
	dc_plane_state->clip_rect = scaling_info.clip_rect;
	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
4391

4392
	force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend;
4393
	ret = fill_dc_plane_info_and_addr(adev, plane_state,
4394
					  afb->tiling_flags,
4395
					  &plane_info,
4396
					  &dc_plane_state->address,
4397
					  afb->tmz_surface,
4398
					  force_disable_dcc);
4399 4400 4401
	if (ret)
		return ret;

4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
	dc_plane_state->format = plane_info.format;
	dc_plane_state->color_space = plane_info.color_space;
	dc_plane_state->format = plane_info.format;
	dc_plane_state->plane_size = plane_info.plane_size;
	dc_plane_state->rotation = plane_info.rotation;
	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
	dc_plane_state->stereo_format = plane_info.stereo_format;
	dc_plane_state->tiling_info = plane_info.tiling_info;
	dc_plane_state->visible = plane_info.visible;
	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
	dc_plane_state->global_alpha = plane_info.global_alpha;
	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
	dc_plane_state->dcc = plane_info.dcc;
4415
	dc_plane_state->layer_index = plane_info.layer_index; // Always returns 0
4416

4417 4418 4419 4420
	/*
	 * Always set input transfer function, since plane state is refreshed
	 * every time.
	 */
4421 4422 4423
	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state);
	if (ret)
		return ret;
4424

4425
	return 0;
4426 4427
}

4428 4429 4430
static void update_stream_scaling_settings(const struct drm_display_mode *mode,
					   const struct dm_connector_state *dm_state,
					   struct dc_stream_state *stream)
4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446
{
	enum amdgpu_rmx_type rmx_type;

	struct rect src = { 0 }; /* viewport in composition space*/
	struct rect dst = { 0 }; /* stream addressable area */

	/* no mode. nothing to be done */
	if (!mode)
		return;

	/* Full screen scaling by default */
	src.width = mode->hdisplay;
	src.height = mode->vdisplay;
	dst.width = stream->timing.h_addressable;
	dst.height = stream->timing.v_addressable;

4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461
	if (dm_state) {
		rmx_type = dm_state->scaling;
		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
			if (src.width * dst.height <
					src.height * dst.width) {
				/* height needs less upscaling/more downscaling */
				dst.width = src.width *
						dst.height / src.height;
			} else {
				/* width needs less upscaling/more downscaling */
				dst.height = src.height *
						dst.width / src.width;
			}
		} else if (rmx_type == RMX_CENTER) {
			dst = src;
4462 4463
		}

4464 4465
		dst.x = (stream->timing.h_addressable - dst.width) / 2;
		dst.y = (stream->timing.v_addressable - dst.height) / 2;
4466

4467 4468 4469 4470 4471 4472
		if (dm_state->underscan_enable) {
			dst.x += dm_state->underscan_hborder / 2;
			dst.y += dm_state->underscan_vborder / 2;
			dst.width -= dm_state->underscan_hborder;
			dst.height -= dm_state->underscan_vborder;
		}
4473 4474 4475 4476 4477
	}

	stream->src = src;
	stream->dst = dst;

4478
	DRM_DEBUG_DRIVER("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
4479 4480 4481 4482
			dst.x, dst.y, dst.width, dst.height);

}

4483
static enum dc_color_depth
4484
convert_color_depth_from_display_info(const struct drm_connector *connector,
4485
				      bool is_y420, int requested_bpc)
4486
{
4487
	uint8_t bpc;
4488

4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503
	if (is_y420) {
		bpc = 8;

		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
			bpc = 16;
		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
			bpc = 12;
		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
			bpc = 10;
	} else {
		bpc = (uint8_t)connector->display_info.bpc;
		/* Assume 8 bpc by default if no bpc is specified. */
		bpc = bpc ? bpc : 8;
	}
4504

4505
	if (requested_bpc > 0) {
4506 4507 4508 4509 4510 4511 4512 4513
		/*
		 * Cap display bpc based on the user requested value.
		 *
		 * The value for state->max_bpc may not correctly updated
		 * depending on when the connector gets added to the state
		 * or if this was called outside of atomic check, so it
		 * can't be used directly.
		 */
4514
		bpc = min_t(u8, bpc, requested_bpc);
4515

4516 4517 4518
		/* Round down to the nearest even number. */
		bpc = bpc - (bpc & 1);
	}
4519

4520 4521
	switch (bpc) {
	case 0:
4522 4523
		/*
		 * Temporary Work around, DRM doesn't parse color depth for
4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544
		 * EDID revision before 1.4
		 * TODO: Fix edid parsing
		 */
		return COLOR_DEPTH_888;
	case 6:
		return COLOR_DEPTH_666;
	case 8:
		return COLOR_DEPTH_888;
	case 10:
		return COLOR_DEPTH_101010;
	case 12:
		return COLOR_DEPTH_121212;
	case 14:
		return COLOR_DEPTH_141414;
	case 16:
		return COLOR_DEPTH_161616;
	default:
		return COLOR_DEPTH_UNDEFINED;
	}
}

4545 4546
static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode *mode_in)
4547
{
4548 4549
	/* 1-1 mapping, since both enums follow the HDMI spec. */
	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
4550 4551
}

4552 4553
static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566
{
	enum dc_color_space color_space = COLOR_SPACE_SRGB;

	switch (dc_crtc_timing->pixel_encoding)	{
	case PIXEL_ENCODING_YCBCR422:
	case PIXEL_ENCODING_YCBCR444:
	case PIXEL_ENCODING_YCBCR420:
	{
		/*
		 * 27030khz is the separation point between HDTV and SDTV
		 * according to HDMI spec, we use YCbCr709 and YCbCr601
		 * respectively
		 */
4567
		if (dc_crtc_timing->pix_clk_100hz > 270300) {
4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR709_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR709;
		} else {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR601_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR601;
		}

	}
	break;
	case PIXEL_ENCODING_RGB:
		color_space = COLOR_SPACE_SRGB;
		break;

	default:
		WARN_ON(1);
		break;
	}

	return color_space;
}

4595 4596 4597
static bool adjust_colour_depth_from_display_info(
	struct dc_crtc_timing *timing_out,
	const struct drm_display_info *info)
4598
{
4599
	enum dc_color_depth depth = timing_out->display_color_depth;
4600 4601
	int normalized_clk;
	do {
4602
		normalized_clk = timing_out->pix_clk_100hz / 10;
4603 4604 4605 4606
		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
			normalized_clk /= 2;
		/* Adjusting pix clock following on HDMI spec based on colour depth */
4607 4608 4609
		switch (depth) {
		case COLOR_DEPTH_888:
			break;
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619
		case COLOR_DEPTH_101010:
			normalized_clk = (normalized_clk * 30) / 24;
			break;
		case COLOR_DEPTH_121212:
			normalized_clk = (normalized_clk * 36) / 24;
			break;
		case COLOR_DEPTH_161616:
			normalized_clk = (normalized_clk * 48) / 24;
			break;
		default:
4620 4621
			/* The above depths are the only ones valid for HDMI. */
			return false;
4622
		}
4623 4624 4625 4626 4627 4628
		if (normalized_clk <= info->max_tmds_clock) {
			timing_out->display_color_depth = depth;
			return true;
		}
	} while (--depth > COLOR_DEPTH_666);
	return false;
4629
}
4630

4631 4632 4633 4634 4635
static void fill_stream_properties_from_drm_display_mode(
	struct dc_stream_state *stream,
	const struct drm_display_mode *mode_in,
	const struct drm_connector *connector,
	const struct drm_connector_state *connector_state,
4636 4637
	const struct dc_stream_state *old_stream,
	int requested_bpc)
4638 4639
{
	struct dc_crtc_timing *timing_out = &stream->timing;
4640
	const struct drm_display_info *info = &connector->display_info;
4641
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
4642 4643
	struct hdmi_vendor_infoframe hv_frame;
	struct hdmi_avi_infoframe avi_frame;
4644

4645 4646 4647
	memset(&hv_frame, 0, sizeof(hv_frame));
	memset(&avi_frame, 0, sizeof(avi_frame));

4648 4649 4650 4651 4652
	timing_out->h_border_left = 0;
	timing_out->h_border_right = 0;
	timing_out->v_border_top = 0;
	timing_out->v_border_bottom = 0;
	/* TODO: un-hardcode */
4653
	if (drm_mode_is_420_only(info, mode_in)
4654
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
4655
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
4656 4657 4658
	else if (drm_mode_is_420_also(info, mode_in)
			&& aconnector->force_yuv420_output)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
4659
	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
4660
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
4661 4662 4663 4664 4665 4666
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
	else
		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;

	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
	timing_out->display_color_depth = convert_color_depth_from_display_info(
4667 4668 4669
		connector,
		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
		requested_bpc);
4670 4671
	timing_out->scan_type = SCANNING_TYPE_NODATA;
	timing_out->hdmi_vic = 0;
4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683

	if(old_stream) {
		timing_out->vic = old_stream->timing.vic;
		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
	} else {
		timing_out->vic = drm_match_cea_mode(mode_in);
		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
	}
4684

4685 4686 4687 4688 4689 4690 4691
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
		drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in);
		timing_out->vic = avi_frame.video_code;
		drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in);
		timing_out->hdmi_vic = hv_frame.vic;
	}

4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703
	timing_out->h_addressable = mode_in->crtc_hdisplay;
	timing_out->h_total = mode_in->crtc_htotal;
	timing_out->h_sync_width =
		mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
	timing_out->h_front_porch =
		mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
	timing_out->v_total = mode_in->crtc_vtotal;
	timing_out->v_addressable = mode_in->crtc_vdisplay;
	timing_out->v_front_porch =
		mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
	timing_out->v_sync_width =
		mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
4704
	timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
4705 4706 4707 4708
	timing_out->aspect_ratio = get_aspect_ratio(mode_in);

	stream->output_color_space = get_output_color_space(timing_out);

4709 4710
	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
4711 4712 4713 4714 4715 4716 4717 4718
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
		    drm_mode_is_420_also(info, mode_in) &&
		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
			adjust_colour_depth_from_display_info(timing_out, info);
		}
	}
4719 4720
}

4721 4722 4723
static void fill_audio_info(struct audio_info *audio_info,
			    const struct drm_connector *drm_connector,
			    const struct dc_sink *dc_sink)
4724 4725 4726 4727 4728 4729 4730 4731 4732 4733
{
	int i = 0;
	int cea_revision = 0;
	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;

	audio_info->manufacture_id = edid_caps->manufacturer_id;
	audio_info->product_id = edid_caps->product_id;

	cea_revision = drm_connector->display_info.cea_rev;

4734
	strscpy(audio_info->display_name,
4735
		edid_caps->display_name,
4736
		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
4737

4738
	if (cea_revision >= 3) {
4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756
		audio_info->mode_count = edid_caps->audio_mode_count;

		for (i = 0; i < audio_info->mode_count; ++i) {
			audio_info->modes[i].format_code =
					(enum audio_format_code)
					(edid_caps->audio_modes[i].format_code);
			audio_info->modes[i].channel_count =
					edid_caps->audio_modes[i].channel_count;
			audio_info->modes[i].sample_rates.all =
					edid_caps->audio_modes[i].sample_rate;
			audio_info->modes[i].sample_size =
					edid_caps->audio_modes[i].sample_size;
		}
	}

	audio_info->flags.all = edid_caps->speaker_flags;

	/* TODO: We only check for the progressive mode, check for interlace mode too */
4757
	if (drm_connector->latency_present[0]) {
4758 4759 4760 4761 4762 4763 4764 4765
		audio_info->video_latency = drm_connector->video_latency[0];
		audio_info->audio_latency = drm_connector->audio_latency[0];
	}

	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */

}

4766 4767 4768
static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
				      struct drm_display_mode *dst_mode)
4769 4770 4771 4772 4773 4774
{
	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
	dst_mode->crtc_clock = src_mode->crtc_clock;
	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
4775
	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
4776 4777 4778 4779 4780 4781 4782 4783 4784 4785
	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
	dst_mode->crtc_htotal = src_mode->crtc_htotal;
	dst_mode->crtc_hskew = src_mode->crtc_hskew;
	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
}

4786 4787 4788 4789
static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
					const struct drm_display_mode *native_mode,
					bool scale_enabled)
4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801
{
	if (scale_enabled) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else if (native_mode->clock == drm_mode->clock &&
			native_mode->htotal == drm_mode->htotal &&
			native_mode->vtotal == drm_mode->vtotal) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else {
		/* no scaling nor amdgpu inserted, no need to patch */
	}
}

4802 4803
static struct dc_sink *
create_fake_sink(struct amdgpu_dm_connector *aconnector)
4804 4805
{
	struct dc_sink_init_data sink_init_data = { 0 };
4806
	struct dc_sink *sink = NULL;
4807 4808 4809 4810
	sink_init_data.link = aconnector->dc_link;
	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;

	sink = dc_sink_create(&sink_init_data);
4811
	if (!sink) {
4812
		DRM_ERROR("Failed to create sink!\n");
4813
		return NULL;
4814
	}
4815
	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
4816

4817
	return sink;
4818 4819
}

4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837
static void set_multisync_trigger_params(
		struct dc_stream_state *stream)
{
	if (stream->triggered_crtc_reset.enabled) {
		stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
	}
}

static void set_master_stream(struct dc_stream_state *stream_set[],
			      int stream_count)
{
	int j, highest_rfr = 0, master_stream = 0;

	for (j = 0;  j < stream_count; j++) {
		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
			int refresh_rate = 0;

4838
			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
4839 4840 4841 4842 4843 4844 4845 4846
				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
			if (refresh_rate > highest_rfr) {
				highest_rfr = refresh_rate;
				master_stream = j;
			}
		}
	}
	for (j = 0;  j < stream_count; j++) {
4847
		if (stream_set[j])
4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860
			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
	}
}

static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
{
	int i = 0;

	if (context->stream_count < 2)
		return;
	for (i = 0; i < context->stream_count ; i++) {
		if (!context->streams[i])
			continue;
4861 4862
		/*
		 * TODO: add a function to read AMD VSDB bits and set
4863
		 * crtc_sync_master.multi_sync_enabled flag
4864
		 * For now it's set to false
4865 4866 4867 4868 4869 4870
		 */
		set_multisync_trigger_params(context->streams[i]);
	}
	set_master_stream(context->streams, context->stream_count);
}

4871 4872 4873
static struct dc_stream_state *
create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
		       const struct drm_display_mode *drm_mode,
4874
		       const struct dm_connector_state *dm_state,
4875 4876
		       const struct dc_stream_state *old_stream,
		       int requested_bpc)
4877 4878
{
	struct drm_display_mode *preferred_mode = NULL;
4879
	struct drm_connector *drm_connector;
4880 4881
	const struct drm_connector_state *con_state =
		dm_state ? &dm_state->base : NULL;
4882
	struct dc_stream_state *stream = NULL;
4883 4884
	struct drm_display_mode mode = *drm_mode;
	bool native_mode_found = false;
4885 4886
	bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false;
	int mode_refresh;
4887
	int preferred_refresh = 0;
4888
#if defined(CONFIG_DRM_AMD_DC_DCN)
4889 4890 4891
	struct dsc_dec_dpcd_caps dsc_caps;
#endif
	uint32_t link_bandwidth_kbps;
4892

4893
	struct dc_sink *sink = NULL;
4894
	if (aconnector == NULL) {
4895
		DRM_ERROR("aconnector is NULL!\n");
4896
		return stream;
4897 4898 4899
	}

	drm_connector = &aconnector->base;
4900

4901
	if (!aconnector->dc_sink) {
4902 4903 4904
		sink = create_fake_sink(aconnector);
		if (!sink)
			return stream;
4905 4906
	} else {
		sink = aconnector->dc_sink;
4907
		dc_sink_retain(sink);
4908
	}
4909

4910
	stream = dc_create_stream_for_sink(sink);
4911

4912
	if (stream == NULL) {
4913
		DRM_ERROR("Failed to create stream for sink!\n");
4914
		goto finish;
4915 4916
	}

4917 4918
	stream->dm_stream_context = aconnector;

4919 4920 4921
	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
		drm_connector->display_info.hdmi.scdc.scrambling.low_rates;

4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934
	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
		/* Search for preferred mode */
		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
			native_mode_found = true;
			break;
		}
	}
	if (!native_mode_found)
		preferred_mode = list_first_entry_or_null(
				&aconnector->base.modes,
				struct drm_display_mode,
				head);

4935 4936
	mode_refresh = drm_mode_vrefresh(&mode);

4937
	if (preferred_mode == NULL) {
4938 4939
		/*
		 * This may not be an error, the use case is when we have no
4940 4941 4942 4943
		 * usermode calls to reset and set mode upon hotplug. In this
		 * case, we call set mode ourselves to restore the previous mode
		 * and the modelist may not be filled in in time.
		 */
4944
		DRM_DEBUG_DRIVER("No preferred mode found\n");
4945 4946 4947
	} else {
		decide_crtc_timing_for_drm_display_mode(
				&mode, preferred_mode,
4948
				dm_state ? (dm_state->scaling != RMX_OFF) : false);
4949
		preferred_refresh = drm_mode_vrefresh(preferred_mode);
4950 4951
	}

4952 4953 4954
	if (!dm_state)
		drm_mode_set_crtcinfo(&mode, 0);

4955 4956 4957 4958 4959 4960
	/*
	* If scaling is enabled and refresh rate didn't change
	* we copy the vic and polarities of the old timings
	*/
	if (!scale || mode_refresh != preferred_refresh)
		fill_stream_properties_from_drm_display_mode(stream,
4961
			&mode, &aconnector->base, con_state, NULL, requested_bpc);
4962 4963
	else
		fill_stream_properties_from_drm_display_mode(stream,
4964
			&mode, &aconnector->base, con_state, old_stream, requested_bpc);
4965

4966 4967 4968
	stream->timing.flags.DSC = 0;

	if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
4969
#if defined(CONFIG_DRM_AMD_DC_DCN)
4970 4971
		dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
4972
				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
4973
				      &dsc_caps);
4974
#endif
4975 4976 4977
		link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
							     dc_link_get_link_cap(aconnector->dc_link));

4978
#if defined(CONFIG_DRM_AMD_DC_DCN)
4979
		if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) {
4980
			/* Set DSC policy according to dsc_clock_en */
4981 4982
			dc_dsc_policy_set_enable_dsc_when_not_needed(
				aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
4983

4984
			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
4985
						  &dsc_caps,
4986
						  aconnector->dc_link->ctx->dc->debug.dsc_min_slice_height_override,
4987
						  0,
4988 4989 4990 4991
						  link_bandwidth_kbps,
						  &stream->timing,
						  &stream->timing.dsc_cfg))
				stream->timing.flags.DSC = 1;
4992
			/* Overwrite the stream flag if DSC is enabled through debugfs */
4993
			if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
4994
				stream->timing.flags.DSC = 1;
4995

4996 4997
			if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
				stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
4998

4999 5000
			if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
				stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
5001 5002 5003

			if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
				stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
5004
		}
5005
#endif
5006
	}
5007

5008 5009 5010 5011 5012
	update_stream_scaling_settings(&mode, dm_state, stream);

	fill_audio_info(
		&stream->audio_info,
		drm_connector,
5013
		sink);
5014

5015
	update_stream_signal(stream, sink);
5016

5017
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5018 5019
		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);

5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031
	if (stream->link->psr_settings.psr_feature_enabled) {
		//
		// should decide stream support vsc sdp colorimetry capability
		// before building vsc info packet
		//
		stream->use_vsc_sdp_for_colorimetry = false;
		if (aconnector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
			stream->use_vsc_sdp_for_colorimetry =
				aconnector->dc_sink->is_vsc_sdp_colorimetry_supported;
		} else {
			if (stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED)
				stream->use_vsc_sdp_for_colorimetry = true;
R
Roman Li 已提交
5032
		}
5033
		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket);
R
Roman Li 已提交
5034
	}
5035
finish:
5036
	dc_sink_release(sink);
5037

5038 5039 5040
	return stream;
}

5041
static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
5042 5043 5044 5045 5046 5047
{
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static void dm_crtc_destroy_state(struct drm_crtc *crtc,
5048
				  struct drm_crtc_state *state)
5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073
{
	struct dm_crtc_state *cur = to_dm_crtc_state(state);

	/* TODO Destroy dc_stream objects are stream object is flattened */
	if (cur->stream)
		dc_stream_release(cur->stream);


	__drm_atomic_helper_crtc_destroy_state(state);


	kfree(state);
}

static void dm_crtc_reset_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state;

	if (crtc->state)
		dm_crtc_destroy_state(crtc, crtc->state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (WARN_ON(!state))
		return;

5074
	__drm_atomic_helper_crtc_reset(crtc, &state->base);
5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086
}

static struct drm_crtc_state *
dm_crtc_duplicate_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state, *cur;

	cur = to_dm_crtc_state(crtc->state);

	if (WARN_ON(!crtc->state))
		return NULL;

5087
	state = kzalloc(sizeof(*state), GFP_KERNEL);
5088 5089
	if (!state)
		return NULL;
5090 5091 5092 5093 5094 5095 5096 5097

	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);

	if (cur->stream) {
		state->stream = cur->stream;
		dc_stream_retain(state->stream);
	}

5098
	state->active_planes = cur->active_planes;
5099
	state->vrr_infopacket = cur->vrr_infopacket;
5100
	state->abm_level = cur->abm_level;
5101 5102
	state->vrr_supported = cur->vrr_supported;
	state->freesync_config = cur->freesync_config;
5103
	state->crc_src = cur->crc_src;
5104 5105
	state->cm_has_degamma = cur->cm_has_degamma;
	state->cm_is_degamma_srgb = cur->cm_is_degamma_srgb;
5106

5107 5108 5109 5110 5111
	/* TODO Duplicate dc_stream after objects are stream object is flattened */

	return &state->base;
}

5112 5113 5114 5115
static inline int dm_set_vupdate_irq(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
5116
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
5117 5118 5119 5120 5121 5122 5123 5124 5125 5126
	int rc;

	irq_source = IRQ_TYPE_VUPDATE + acrtc->otg_inst;

	rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;

	DRM_DEBUG_DRIVER("crtc %d - vupdate irq %sabling: r=%d\n",
			 acrtc->crtc_id, enable ? "en" : "dis", rc);
	return rc;
}
5127 5128 5129 5130 5131

static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
5132
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
	int rc = 0;

	if (enable) {
		/* vblank irq on -> Only need vupdate irq in vrr mode */
		if (amdgpu_dm_vrr_active(acrtc_state))
			rc = dm_set_vupdate_irq(crtc, true);
	} else {
		/* vblank irq off -> vupdate irq off */
		rc = dm_set_vupdate_irq(crtc, false);
	}

	if (rc)
		return rc;
5147 5148

	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
5149
	return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161
}

static int dm_enable_vblank(struct drm_crtc *crtc)
{
	return dm_set_vblank(crtc, true);
}

static void dm_disable_vblank(struct drm_crtc *crtc)
{
	dm_set_vblank(crtc, false);
}

5162 5163 5164 5165 5166 5167 5168 5169 5170
/* Implemented only the options currently availible for the driver */
static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
	.reset = dm_crtc_reset_state,
	.destroy = amdgpu_dm_crtc_destroy,
	.gamma_set = drm_atomic_helper_legacy_gamma_set,
	.set_config = drm_atomic_helper_set_config,
	.page_flip = drm_atomic_helper_page_flip,
	.atomic_duplicate_state = dm_crtc_duplicate_state,
	.atomic_destroy_state = dm_crtc_destroy_state,
5171
	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
5172
	.verify_crc_source = amdgpu_dm_crtc_verify_crc_source,
5173
	.get_crc_sources = amdgpu_dm_crtc_get_crc_sources,
5174
	.get_vblank_counter = amdgpu_get_vblank_counter_kms,
5175 5176
	.enable_vblank = dm_enable_vblank,
	.disable_vblank = dm_disable_vblank,
5177
	.get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
5178 5179 5180 5181 5182 5183
};

static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
{
	bool connected;
5184
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5185

5186 5187
	/*
	 * Notes:
5188 5189
	 * 1. This interface is NOT called in context of HPD irq.
	 * 2. This interface *is called* in context of user-mode ioctl. Which
5190 5191
	 * makes it a bad place for *any* MST-related activity.
	 */
5192

5193 5194
	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
	    !aconnector->fake_enable)
5195 5196 5197 5198
		connected = (aconnector->dc_sink != NULL);
	else
		connected = (aconnector->base.force == DRM_FORCE_ON);

5199 5200
	update_subconnector_property(aconnector);

5201 5202 5203 5204
	return (connected ? connector_status_connected :
			connector_status_disconnected);
}

5205 5206 5207 5208
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *connector_state,
					    struct drm_property *property,
					    uint64_t val)
5209 5210
{
	struct drm_device *dev = connector->dev;
5211
	struct amdgpu_device *adev = drm_to_adev(dev);
5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
	struct dm_connector_state *dm_old_state =
		to_dm_connector_state(connector->state);
	struct dm_connector_state *dm_new_state =
		to_dm_connector_state(connector_state);

	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		enum amdgpu_rmx_type rmx_type;

		switch (val) {
		case DRM_MODE_SCALE_CENTER:
			rmx_type = RMX_CENTER;
			break;
		case DRM_MODE_SCALE_ASPECT:
			rmx_type = RMX_ASPECT;
			break;
		case DRM_MODE_SCALE_FULLSCREEN:
			rmx_type = RMX_FULL;
			break;
		case DRM_MODE_SCALE_NONE:
		default:
			rmx_type = RMX_OFF;
			break;
		}

		if (dm_old_state->scaling == rmx_type)
			return 0;

		dm_new_state->scaling = rmx_type;
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		dm_new_state->underscan_hborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		dm_new_state->underscan_vborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		dm_new_state->underscan_enable = val;
		ret = 0;
5252 5253 5254
	} else if (property == adev->mode_info.abm_level_property) {
		dm_new_state->abm_level = val;
		ret = 0;
5255 5256 5257 5258 5259
	}

	return ret;
}

5260 5261 5262 5263
int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val)
5264 5265
{
	struct drm_device *dev = connector->dev;
5266
	struct amdgpu_device *adev = drm_to_adev(dev);
5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296
	struct dm_connector_state *dm_state =
		to_dm_connector_state(state);
	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		switch (dm_state->scaling) {
		case RMX_CENTER:
			*val = DRM_MODE_SCALE_CENTER;
			break;
		case RMX_ASPECT:
			*val = DRM_MODE_SCALE_ASPECT;
			break;
		case RMX_FULL:
			*val = DRM_MODE_SCALE_FULLSCREEN;
			break;
		case RMX_OFF:
		default:
			*val = DRM_MODE_SCALE_NONE;
			break;
		}
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		*val = dm_state->underscan_hborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		*val = dm_state->underscan_vborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		*val = dm_state->underscan_enable;
		ret = 0;
5297 5298 5299
	} else if (property == adev->mode_info.abm_level_property) {
		*val = dm_state->abm_level;
		ret = 0;
5300
	}
5301

5302 5303 5304
	return ret;
}

5305 5306 5307 5308 5309 5310 5311
static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
{
	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);

	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
}

5312
static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
5313
{
5314
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5315
	const struct dc_link *link = aconnector->dc_link;
5316
	struct amdgpu_device *adev = drm_to_adev(connector->dev);
5317
	struct amdgpu_display_manager *dm = &adev->dm;
5318

5319 5320 5321 5322 5323 5324 5325
	/*
	 * Call only if mst_mgr was iniitalized before since it's not done
	 * for all connector types.
	 */
	if (aconnector->mst_mgr.dev)
		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);

5326 5327 5328
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

5329
	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
5330 5331 5332 5333
	    link->type != dc_connection_none &&
	    dm->backlight_dev) {
		backlight_device_unregister(dm->backlight_dev);
		dm->backlight_dev = NULL;
5334 5335
	}
#endif
5336 5337 5338 5339 5340 5341 5342 5343

	if (aconnector->dc_em_sink)
		dc_sink_release(aconnector->dc_em_sink);
	aconnector->dc_em_sink = NULL;
	if (aconnector->dc_sink)
		dc_sink_release(aconnector->dc_sink);
	aconnector->dc_sink = NULL;

5344
	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
5345 5346
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);
5347 5348 5349 5350
	if (aconnector->i2c) {
		i2c_del_adapter(&aconnector->i2c->base);
		kfree(aconnector->i2c);
	}
5351
	kfree(aconnector->dm_dp_aux.aux.name);
5352

5353 5354 5355 5356 5357 5358 5359 5360
	kfree(connector);
}

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

5361 5362 5363
	if (connector->state)
		__drm_atomic_helper_connector_destroy_state(connector->state);

5364 5365 5366 5367 5368 5369 5370 5371 5372
	kfree(state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);

	if (state) {
		state->scaling = RMX_OFF;
		state->underscan_enable = false;
		state->underscan_hborder = 0;
		state->underscan_vborder = 0;
5373
		state->base.max_requested_bpc = 8;
5374 5375
		state->vcpi_slots = 0;
		state->pbn = 0;
5376 5377 5378
		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
			state->abm_level = amdgpu_dm_abm_level;

5379
		__drm_atomic_helper_connector_reset(connector, &state->base);
5380 5381 5382
	}
}

5383 5384
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
5385 5386 5387 5388 5389 5390 5391
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

	struct dm_connector_state *new_state =
			kmemdup(state, sizeof(*state), GFP_KERNEL);

5392 5393
	if (!new_state)
		return NULL;
5394

5395 5396 5397
	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);

	new_state->freesync_capable = state->freesync_capable;
5398
	new_state->abm_level = state->abm_level;
5399 5400 5401 5402
	new_state->scaling = state->scaling;
	new_state->underscan_enable = state->underscan_enable;
	new_state->underscan_hborder = state->underscan_hborder;
	new_state->underscan_vborder = state->underscan_vborder;
5403 5404
	new_state->vcpi_slots = state->vcpi_slots;
	new_state->pbn = state->pbn;
5405
	return &new_state->base;
5406 5407
}

5408 5409 5410 5411 5412
static int
amdgpu_dm_connector_late_register(struct drm_connector *connector)
{
	struct amdgpu_dm_connector *amdgpu_dm_connector =
		to_amdgpu_dm_connector(connector);
5413
	int r;
5414

5415 5416 5417 5418 5419 5420 5421 5422 5423
	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
		if (r)
			return r;
	}

#if defined(CONFIG_DEBUG_FS)
5424 5425 5426 5427 5428 5429
	connector_debugfs_init(amdgpu_dm_connector);
#endif

	return 0;
}

5430 5431 5432 5433 5434 5435 5436 5437
static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
	.reset = amdgpu_dm_connector_funcs_reset,
	.detect = amdgpu_dm_connector_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = amdgpu_dm_connector_destroy,
	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
5438
	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
5439
	.late_register = amdgpu_dm_connector_late_register,
5440
	.early_unregister = amdgpu_dm_connector_unregister
5441 5442 5443 5444 5445 5446 5447
};

static int get_modes(struct drm_connector *connector)
{
	return amdgpu_dm_connector_get_modes(connector);
}

5448
static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
5449 5450 5451 5452 5453
{
	struct dc_sink_init_data init_params = {
			.link = aconnector->dc_link,
			.sink_signal = SIGNAL_TYPE_VIRTUAL
	};
5454
	struct edid *edid;
5455

5456
	if (!aconnector->base.edid_blob_ptr) {
5457 5458 5459 5460 5461 5462 5463 5464
		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
				aconnector->base.name);

		aconnector->base.force = DRM_FORCE_OFF;
		aconnector->base.override_edid = false;
		return;
	}

5465 5466
	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;

5467 5468 5469 5470 5471 5472 5473 5474
	aconnector->edid = edid;

	aconnector->dc_em_sink = dc_link_add_remote_sink(
		aconnector->dc_link,
		(uint8_t *)edid,
		(edid->extensions + 1) * EDID_LENGTH,
		&init_params);

5475
	if (aconnector->base.force == DRM_FORCE_ON) {
5476 5477 5478
		aconnector->dc_sink = aconnector->dc_link->local_sink ?
		aconnector->dc_link->local_sink :
		aconnector->dc_em_sink;
5479 5480
		dc_sink_retain(aconnector->dc_sink);
	}
5481 5482
}

5483
static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
5484 5485 5486
{
	struct dc_link *link = (struct dc_link *)aconnector->dc_link;

5487 5488
	/*
	 * In case of headless boot with force on for DP managed connector
5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500
	 * Those settings have to be != 0 to get initial modeset
	 */
	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
	}


	aconnector->base.override_edid = true;
	create_eml_sink(aconnector);
}

5501 5502 5503 5504 5505 5506 5507
static struct dc_stream_state *
create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector,
				const struct drm_display_mode *drm_mode,
				const struct dm_connector_state *dm_state,
				const struct dc_stream_state *old_stream)
{
	struct drm_connector *connector = &aconnector->base;
5508
	struct amdgpu_device *adev = drm_to_adev(connector->dev);
5509
	struct dc_stream_state *stream;
5510 5511
	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525
	enum dc_status dc_result = DC_OK;

	do {
		stream = create_stream_for_sink(aconnector, drm_mode,
						dm_state, old_stream,
						requested_bpc);
		if (stream == NULL) {
			DRM_ERROR("Failed to create stream for sink!\n");
			break;
		}

		dc_result = dc_validate_stream(adev->dm.dc, stream);

		if (dc_result != DC_OK) {
5526
			DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n",
5527 5528 5529
				      drm_mode->hdisplay,
				      drm_mode->vdisplay,
				      drm_mode->clock,
5530 5531
				      dc_result,
				      dc_status_to_str(dc_result));
5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542

			dc_stream_release(stream);
			stream = NULL;
			requested_bpc -= 2; /* lower bpc to retry validation */
		}

	} while (stream == NULL && requested_bpc >= 6);

	return stream;
}

5543
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
5544
				   struct drm_display_mode *mode)
5545 5546 5547 5548
{
	int result = MODE_ERROR;
	struct dc_sink *dc_sink;
	/* TODO: Unhardcode stream count */
5549
	struct dc_stream_state *stream;
5550
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5551 5552 5553 5554 5555

	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
		return result;

5556 5557
	/*
	 * Only run this the first time mode_valid is called to initilialize
5558 5559 5560 5561 5562 5563
	 * EDID mgmt
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
		!aconnector->dc_em_sink)
		handle_edid_mgmt(aconnector);

5564
	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
5565

5566
	if (dc_sink == NULL) {
5567 5568 5569 5570
		DRM_ERROR("dc_sink is NULL!\n");
		goto fail;
	}

5571 5572 5573
	stream = create_validate_stream_for_sink(aconnector, mode, NULL, NULL);
	if (stream) {
		dc_stream_release(stream);
5574
		result = MODE_OK;
5575
	}
5576 5577 5578 5579 5580 5581

fail:
	/* TODO: error handling*/
	return result;
}

5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661
static int fill_hdr_info_packet(const struct drm_connector_state *state,
				struct dc_info_packet *out)
{
	struct hdmi_drm_infoframe frame;
	unsigned char buf[30]; /* 26 + 4 */
	ssize_t len;
	int ret, i;

	memset(out, 0, sizeof(*out));

	if (!state->hdr_output_metadata)
		return 0;

	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
	if (ret)
		return ret;

	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
	if (len < 0)
		return (int)len;

	/* Static metadata is a fixed 26 bytes + 4 byte header. */
	if (len != 30)
		return -EINVAL;

	/* Prepare the infopacket for DC. */
	switch (state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		out->hb0 = 0x87; /* type */
		out->hb1 = 0x01; /* version */
		out->hb2 = 0x1A; /* length */
		out->sb[0] = buf[3]; /* checksum */
		i = 1;
		break;

	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
		out->hb0 = 0x00; /* sdp id, zero */
		out->hb1 = 0x87; /* type */
		out->hb2 = 0x1D; /* payload len - 1 */
		out->hb3 = (0x13 << 2); /* sdp version */
		out->sb[0] = 0x01; /* version */
		out->sb[1] = 0x1A; /* length */
		i = 2;
		break;

	default:
		return -EINVAL;
	}

	memcpy(&out->sb[i], &buf[4], 26);
	out->valid = true;

	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
		       sizeof(out->sb), false);

	return 0;
}

static bool
is_hdr_metadata_different(const struct drm_connector_state *old_state,
			  const struct drm_connector_state *new_state)
{
	struct drm_property_blob *old_blob = old_state->hdr_output_metadata;
	struct drm_property_blob *new_blob = new_state->hdr_output_metadata;

	if (old_blob != new_blob) {
		if (old_blob && new_blob &&
		    old_blob->length == new_blob->length)
			return memcmp(old_blob->data, new_blob->data,
				      old_blob->length);

		return true;
	}

	return false;
}

static int
amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
5662
				 struct drm_atomic_state *state)
5663
{
5664 5665
	struct drm_connector_state *new_con_state =
		drm_atomic_get_new_connector_state(state, conn);
5666 5667 5668 5669 5670 5671
	struct drm_connector_state *old_con_state =
		drm_atomic_get_old_connector_state(state, conn);
	struct drm_crtc *crtc = new_con_state->crtc;
	struct drm_crtc_state *new_crtc_state;
	int ret;

5672 5673
	trace_amdgpu_dm_connector_atomic_check(new_con_state);

5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691
	if (!crtc)
		return 0;

	if (is_hdr_metadata_different(old_con_state, new_con_state)) {
		struct dc_info_packet hdr_infopacket;

		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
		if (ret)
			return ret;

		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
		if (IS_ERR(new_crtc_state))
			return PTR_ERR(new_crtc_state);

		/*
		 * DC considers the stream backends changed if the
		 * static metadata changes. Forcing the modeset also
		 * gives a simple way for userspace to switch from
5692 5693 5694 5695 5696 5697
		 * 8bpc to 10bpc when setting the metadata to enter
		 * or exit HDR.
		 *
		 * Changing the static metadata after it's been
		 * set is permissible, however. So only force a
		 * modeset if we're entering or exiting HDR.
5698
		 */
5699 5700 5701
		new_crtc_state->mode_changed =
			!old_con_state->hdr_output_metadata ||
			!new_con_state->hdr_output_metadata;
5702 5703 5704 5705 5706
	}

	return 0;
}

5707 5708 5709
static const struct drm_connector_helper_funcs
amdgpu_dm_connector_helper_funcs = {
	/*
5710
	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
5711
	 * modes will be filtered by drm_mode_validate_size(), and those modes
5712
	 * are missing after user start lightdm. So we need to renew modes list.
5713 5714
	 * in get_modes call back, not just return the modes count
	 */
5715 5716
	.get_modes = get_modes,
	.mode_valid = amdgpu_dm_connector_mode_valid,
5717
	.atomic_check = amdgpu_dm_connector_atomic_check,
5718 5719 5720 5721 5722 5723
};

static void dm_crtc_helper_disable(struct drm_crtc *crtc)
{
}

5724
static int count_crtc_active_planes(struct drm_crtc_state *new_crtc_state)
5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752
{
	struct drm_atomic_state *state = new_crtc_state->state;
	struct drm_plane *plane;
	int num_active = 0;

	drm_for_each_plane_mask(plane, state->dev, new_crtc_state->plane_mask) {
		struct drm_plane_state *new_plane_state;

		/* Cursor planes are "fake". */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		new_plane_state = drm_atomic_get_new_plane_state(state, plane);

		if (!new_plane_state) {
			/*
			 * The plane is enable on the CRTC and hasn't changed
			 * state. This means that it previously passed
			 * validation and is therefore enabled.
			 */
			num_active += 1;
			continue;
		}

		/* We need a framebuffer to be considered enabled. */
		num_active += (new_plane_state->fb != NULL);
	}

5753 5754 5755
	return num_active;
}

5756 5757
static void dm_update_crtc_active_planes(struct drm_crtc *crtc,
					 struct drm_crtc_state *new_crtc_state)
5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768
{
	struct dm_crtc_state *dm_new_crtc_state =
		to_dm_crtc_state(new_crtc_state);

	dm_new_crtc_state->active_planes = 0;

	if (!dm_new_crtc_state->stream)
		return;

	dm_new_crtc_state->active_planes =
		count_crtc_active_planes(new_crtc_state);
5769 5770
}

5771 5772
static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
				       struct drm_crtc_state *state)
5773
{
5774
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
5775 5776 5777 5778
	struct dc *dc = adev->dm.dc;
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
	int ret = -EINVAL;

5779 5780
	trace_amdgpu_dm_crtc_atomic_check(state);

5781
	dm_update_crtc_active_planes(crtc, state);
5782

5783 5784
	if (unlikely(!dm_crtc_state->stream &&
		     modeset_required(state, NULL, dm_crtc_state->stream))) {
5785 5786 5787 5788
		WARN_ON(1);
		return ret;
	}

5789
	/*
5790 5791 5792 5793
	 * We require the primary plane to be enabled whenever the CRTC is, otherwise
	 * drm_mode_cursor_universal may end up trying to enable the cursor plane while all other
	 * planes are disabled, which is not supported by the hardware. And there is legacy
	 * userspace which stops using the HW cursor altogether in response to the resulting EINVAL.
5794
	 */
5795 5796
	if (state->enable &&
	    !(state->plane_mask & drm_plane_mask(crtc->primary)))
5797 5798
		return -EINVAL;

5799 5800 5801 5802
	/* In some use cases, like reset, no stream is attached */
	if (!dm_crtc_state->stream)
		return 0;

5803
	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
5804 5805 5806 5807 5808
		return 0;

	return ret;
}

5809 5810 5811
static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
				      const struct drm_display_mode *mode,
				      struct drm_display_mode *adjusted_mode)
5812 5813 5814 5815 5816 5817 5818
{
	return true;
}

static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
	.disable = dm_crtc_helper_disable,
	.atomic_check = dm_crtc_helper_atomic_check,
5819 5820
	.mode_fixup = dm_crtc_helper_mode_fixup,
	.get_scanout_position = amdgpu_crtc_get_scanout_position,
5821 5822 5823 5824 5825 5826 5827
};

static void dm_encoder_helper_disable(struct drm_encoder *encoder)
{

}

5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848
static int convert_dc_color_depth_into_bpc (enum dc_color_depth display_color_depth)
{
	switch (display_color_depth) {
		case COLOR_DEPTH_666:
			return 6;
		case COLOR_DEPTH_888:
			return 8;
		case COLOR_DEPTH_101010:
			return 10;
		case COLOR_DEPTH_121212:
			return 12;
		case COLOR_DEPTH_141414:
			return 14;
		case COLOR_DEPTH_161616:
			return 16;
		default:
			break;
		}
	return 0;
}

5849 5850 5851
static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
					  struct drm_crtc_state *crtc_state,
					  struct drm_connector_state *conn_state)
5852
{
5853 5854 5855 5856 5857 5858 5859 5860 5861
	struct drm_atomic_state *state = crtc_state->state;
	struct drm_connector *connector = conn_state->connector;
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
	struct drm_dp_mst_topology_mgr *mst_mgr;
	struct drm_dp_mst_port *mst_port;
	enum dc_color_depth color_depth;
	int clock, bpp = 0;
5862
	bool is_y420 = false;
5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873

	if (!aconnector->port || !aconnector->dc_sink)
		return 0;

	mst_port = aconnector->port;
	mst_mgr = &aconnector->mst_port->mst_mgr;

	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
		return 0;

	if (!state->duplicated) {
5874
		int max_bpc = conn_state->max_requested_bpc;
5875 5876
		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
				aconnector->force_yuv420_output;
5877 5878 5879
		color_depth = convert_color_depth_from_display_info(connector,
								    is_y420,
								    max_bpc);
5880 5881
		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
		clock = adjusted_mode->clock;
5882
		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp, false);
5883 5884 5885 5886
	}
	dm_new_connector_state->vcpi_slots = drm_dp_atomic_find_vcpi_slots(state,
									   mst_mgr,
									   mst_port,
5887
									   dm_new_connector_state->pbn,
5888
									   dm_mst_get_pbn_divider(aconnector->dc_link));
5889 5890 5891 5892
	if (dm_new_connector_state->vcpi_slots < 0) {
		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
		return dm_new_connector_state->vcpi_slots;
	}
5893 5894 5895 5896 5897 5898 5899 5900
	return 0;
}

const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
	.disable = dm_encoder_helper_disable,
	.atomic_check = dm_encoder_helper_atomic_check
};

5901
#if defined(CONFIG_DRM_AMD_DC_DCN)
5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963
static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
					    struct dc_state *dc_state)
{
	struct dc_stream_state *stream = NULL;
	struct drm_connector *connector;
	struct drm_connector_state *new_con_state, *old_con_state;
	struct amdgpu_dm_connector *aconnector;
	struct dm_connector_state *dm_conn_state;
	int i, j, clock, bpp;
	int vcpi, pbn_div, pbn = 0;

	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {

		aconnector = to_amdgpu_dm_connector(connector);

		if (!aconnector->port)
			continue;

		if (!new_con_state || !new_con_state->crtc)
			continue;

		dm_conn_state = to_dm_connector_state(new_con_state);

		for (j = 0; j < dc_state->stream_count; j++) {
			stream = dc_state->streams[j];
			if (!stream)
				continue;

			if ((struct amdgpu_dm_connector*)stream->dm_stream_context == aconnector)
				break;

			stream = NULL;
		}

		if (!stream)
			continue;

		if (stream->timing.flags.DSC != 1) {
			drm_dp_mst_atomic_enable_dsc(state,
						     aconnector->port,
						     dm_conn_state->pbn,
						     0,
						     false);
			continue;
		}

		pbn_div = dm_mst_get_pbn_divider(stream->link);
		bpp = stream->timing.dsc_cfg.bits_per_pixel;
		clock = stream->timing.pix_clk_100hz / 10;
		pbn = drm_dp_calc_pbn_mode(clock, bpp, true);
		vcpi = drm_dp_mst_atomic_enable_dsc(state,
						    aconnector->port,
						    pbn, pbn_div,
						    true);
		if (vcpi < 0)
			return vcpi;

		dm_conn_state->pbn = pbn;
		dm_conn_state->vcpi_slots = vcpi;
	}
	return 0;
}
5964
#endif
5965

5966 5967 5968 5969 5970 5971 5972 5973
static void dm_drm_plane_reset(struct drm_plane *plane)
{
	struct dm_plane_state *amdgpu_state = NULL;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);

	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
5974
	WARN_ON(amdgpu_state == NULL);
5975

5976 5977
	if (amdgpu_state)
		__drm_atomic_helper_plane_reset(plane, &amdgpu_state->base);
5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991
}

static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane *plane)
{
	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;

	old_dm_plane_state = to_dm_plane_state(plane->state);
	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
	if (!dm_plane_state)
		return NULL;

	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);

5992 5993 5994
	if (old_dm_plane_state->dc_state) {
		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
		dc_plane_state_retain(dm_plane_state->dc_state);
5995 5996 5997 5998 5999
	}

	return &dm_plane_state->base;
}

6000
static void dm_drm_plane_destroy_state(struct drm_plane *plane,
6001
				struct drm_plane_state *state)
6002 6003 6004
{
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

6005 6006
	if (dm_plane_state->dc_state)
		dc_plane_state_release(dm_plane_state->dc_state);
6007

6008
	drm_atomic_helper_plane_destroy_state(plane, state);
6009 6010 6011 6012 6013
}

static const struct drm_plane_funcs dm_plane_funcs = {
	.update_plane	= drm_atomic_helper_update_plane,
	.disable_plane	= drm_atomic_helper_disable_plane,
6014
	.destroy	= drm_primary_helper_destroy,
6015 6016 6017 6018 6019
	.reset = dm_drm_plane_reset,
	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
	.atomic_destroy_state = dm_drm_plane_destroy_state,
};

6020 6021
static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
				      struct drm_plane_state *new_state)
6022 6023 6024
{
	struct amdgpu_framebuffer *afb;
	struct drm_gem_object *obj;
6025
	struct amdgpu_device *adev;
6026 6027
	struct amdgpu_bo *rbo;
	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
6028 6029 6030
	struct list_head list;
	struct ttm_validate_buffer tv;
	struct ww_acquire_ctx ticket;
6031 6032
	uint32_t domain;
	int r;
6033 6034

	if (!new_state->fb) {
6035
		DRM_DEBUG_DRIVER("No FB bound\n");
6036 6037 6038 6039
		return 0;
	}

	afb = to_amdgpu_framebuffer(new_state->fb);
6040
	obj = new_state->fb->obj[0];
6041
	rbo = gem_to_amdgpu_bo(obj);
6042
	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
6043 6044 6045 6046 6047 6048
	INIT_LIST_HEAD(&list);

	tv.bo = &rbo->tbo;
	tv.num_shared = 1;
	list_add(&tv.head, &list);

6049
	r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
6050 6051
	if (r) {
		dev_err(adev->dev, "fail to reserve bo (%d)\n", r);
6052
		return r;
6053
	}
6054

6055
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
6056
		domain = amdgpu_display_supported_domains(adev, rbo->flags);
6057 6058
	else
		domain = AMDGPU_GEM_DOMAIN_VRAM;
6059

6060
	r = amdgpu_bo_pin(rbo, domain);
6061
	if (unlikely(r != 0)) {
6062 6063
		if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
6064
		ttm_eu_backoff_reservation(&ticket, &list);
6065 6066 6067
		return r;
	}

6068 6069 6070
	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
	if (unlikely(r != 0)) {
		amdgpu_bo_unpin(rbo);
6071
		ttm_eu_backoff_reservation(&ticket, &list);
6072
		DRM_ERROR("%p bind failed\n", rbo);
6073 6074
		return r;
	}
6075

6076
	ttm_eu_backoff_reservation(&ticket, &list);
6077

6078
	afb->address = amdgpu_bo_gpu_offset(rbo);
6079 6080 6081

	amdgpu_bo_ref(rbo);

6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092
	/**
	 * We don't do surface updates on planes that have been newly created,
	 * but we also don't have the afb->address during atomic check.
	 *
	 * Fill in buffer attributes depending on the address here, but only on
	 * newly created planes since they're not being used by DC yet and this
	 * won't modify global state.
	 */
	dm_plane_state_old = to_dm_plane_state(plane->state);
	dm_plane_state_new = to_dm_plane_state(new_state);

6093
	if (dm_plane_state_new->dc_state &&
6094 6095 6096 6097
	    dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
		struct dc_plane_state *plane_state =
			dm_plane_state_new->dc_state;
		bool force_disable_dcc = !plane_state->dcc.enable;
6098

6099
		fill_plane_buffer_attributes(
6100
			adev, afb, plane_state->format, plane_state->rotation,
6101
			afb->tiling_flags,
6102 6103
			&plane_state->tiling_info, &plane_state->plane_size,
			&plane_state->dcc, &plane_state->address,
6104
			afb->tmz_surface, force_disable_dcc);
6105 6106 6107 6108 6109
	}

	return 0;
}

6110 6111
static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
				       struct drm_plane_state *old_state)
6112 6113 6114 6115 6116 6117 6118
{
	struct amdgpu_bo *rbo;
	int r;

	if (!old_state->fb)
		return;

6119
	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
6120 6121 6122 6123
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r)) {
		DRM_ERROR("failed to reserve rbo before unpin\n");
		return;
6124 6125 6126 6127 6128
	}

	amdgpu_bo_unpin(rbo);
	amdgpu_bo_unreserve(rbo);
	amdgpu_bo_unref(&rbo);
6129 6130
}

6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141
static int dm_plane_helper_check_state(struct drm_plane_state *state,
				       struct drm_crtc_state *new_crtc_state)
{
	int max_downscale = 0;
	int max_upscale = INT_MAX;

	/* TODO: These should be checked against DC plane caps */
	return drm_atomic_helper_check_plane_state(
		state, new_crtc_state, max_downscale, max_upscale, true, true);
}

6142 6143
static int dm_plane_atomic_check(struct drm_plane *plane,
				 struct drm_plane_state *state)
6144
{
6145
	struct amdgpu_device *adev = drm_to_adev(plane->dev);
6146
	struct dc *dc = adev->dm.dc;
6147
	struct dm_plane_state *dm_plane_state;
6148
	struct dc_scaling_info scaling_info;
6149
	struct drm_crtc_state *new_crtc_state;
6150
	int ret;
6151

6152 6153
	trace_amdgpu_dm_plane_atomic_check(state);

6154
	dm_plane_state = to_dm_plane_state(state);
6155

6156
	if (!dm_plane_state->dc_state)
6157
		return 0;
6158

6159 6160 6161 6162 6163 6164 6165 6166 6167
	new_crtc_state =
		drm_atomic_get_new_crtc_state(state->state, state->crtc);
	if (!new_crtc_state)
		return -EINVAL;

	ret = dm_plane_helper_check_state(state, new_crtc_state);
	if (ret)
		return ret;

6168 6169 6170
	ret = fill_dc_scaling_info(state, &scaling_info);
	if (ret)
		return ret;
6171

6172
	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
6173 6174 6175 6176 6177
		return 0;

	return -EINVAL;
}

6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193
static int dm_plane_atomic_async_check(struct drm_plane *plane,
				       struct drm_plane_state *new_plane_state)
{
	/* Only support async updates on cursor planes. */
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
		return -EINVAL;

	return 0;
}

static void dm_plane_atomic_async_update(struct drm_plane *plane,
					 struct drm_plane_state *new_state)
{
	struct drm_plane_state *old_state =
		drm_atomic_get_old_plane_state(new_state->state, plane);

6194 6195
	trace_amdgpu_dm_atomic_update_cursor(new_state);

6196
	swap(plane->state->fb, new_state->fb);
6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209

	plane->state->src_x = new_state->src_x;
	plane->state->src_y = new_state->src_y;
	plane->state->src_w = new_state->src_w;
	plane->state->src_h = new_state->src_h;
	plane->state->crtc_x = new_state->crtc_x;
	plane->state->crtc_y = new_state->crtc_y;
	plane->state->crtc_w = new_state->crtc_w;
	plane->state->crtc_h = new_state->crtc_h;

	handle_cursor_update(plane, old_state);
}

6210 6211 6212
static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
	.prepare_fb = dm_plane_helper_prepare_fb,
	.cleanup_fb = dm_plane_helper_cleanup_fb,
6213
	.atomic_check = dm_plane_atomic_check,
6214 6215
	.atomic_async_check = dm_plane_atomic_async_check,
	.atomic_async_update = dm_plane_atomic_async_update
6216 6217 6218 6219 6220 6221
};

/*
 * TODO: these are currently initialized to rgb formats only.
 * For future use cases we should either initialize them dynamically based on
 * plane capabilities, or initialize this array to all formats, so internal drm
6222
 * check will succeed, and let DC implement proper check
6223
 */
D
Dave Airlie 已提交
6224
static const uint32_t rgb_formats[] = {
6225 6226 6227 6228 6229 6230 6231
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XRGB2101010,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ARGB2101010,
	DRM_FORMAT_ABGR2101010,
6232 6233
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
6234
	DRM_FORMAT_RGB565,
6235 6236
};

6237 6238 6239 6240 6241 6242
static const uint32_t overlay_formats[] = {
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
6243
	DRM_FORMAT_RGB565
6244 6245 6246 6247 6248 6249
};

static const u32 cursor_formats[] = {
	DRM_FORMAT_ARGB8888
};

6250 6251 6252
static int get_plane_formats(const struct drm_plane *plane,
			     const struct dc_plane_cap *plane_cap,
			     uint32_t *formats, int max_formats)
6253
{
6254 6255 6256 6257 6258 6259 6260
	int i, num_formats = 0;

	/*
	 * TODO: Query support for each group of formats directly from
	 * DC plane caps. This will require adding more formats to the
	 * caps list.
	 */
6261

H
Harry Wentland 已提交
6262
	switch (plane->type) {
6263
	case DRM_PLANE_TYPE_PRIMARY:
6264 6265 6266 6267 6268 6269 6270
		for (i = 0; i < ARRAY_SIZE(rgb_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = rgb_formats[i];
		}

6271
		if (plane_cap && plane_cap->pixel_format_support.nv12)
6272
			formats[num_formats++] = DRM_FORMAT_NV12;
6273 6274
		if (plane_cap && plane_cap->pixel_format_support.p010)
			formats[num_formats++] = DRM_FORMAT_P010;
6275 6276 6277
		if (plane_cap && plane_cap->pixel_format_support.fp16) {
			formats[num_formats++] = DRM_FORMAT_XRGB16161616F;
			formats[num_formats++] = DRM_FORMAT_ARGB16161616F;
6278 6279
			formats[num_formats++] = DRM_FORMAT_XBGR16161616F;
			formats[num_formats++] = DRM_FORMAT_ABGR16161616F;
6280
		}
6281
		break;
6282

6283
	case DRM_PLANE_TYPE_OVERLAY:
6284 6285 6286 6287 6288 6289
		for (i = 0; i < ARRAY_SIZE(overlay_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = overlay_formats[i];
		}
6290
		break;
6291

6292
	case DRM_PLANE_TYPE_CURSOR:
6293 6294 6295 6296 6297 6298
		for (i = 0; i < ARRAY_SIZE(cursor_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = cursor_formats[i];
		}
6299 6300 6301
		break;
	}

6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312
	return num_formats;
}

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct drm_plane *plane,
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap)
{
	uint32_t formats[32];
	int num_formats;
	int res = -EPERM;
6313
	unsigned int supported_rotations;
6314 6315 6316 6317

	num_formats = get_plane_formats(plane, plane_cap, formats,
					ARRAY_SIZE(formats));

6318
	res = drm_universal_plane_init(adev_to_drm(dm->adev), plane, possible_crtcs,
6319 6320 6321 6322 6323
				       &dm_plane_funcs, formats, num_formats,
				       NULL, plane->type, NULL);
	if (res)
		return res;

6324 6325
	if (plane->type == DRM_PLANE_TYPE_OVERLAY &&
	    plane_cap && plane_cap->per_pixel_alpha) {
6326 6327 6328 6329 6330 6331 6332
		unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
					  BIT(DRM_MODE_BLEND_PREMULTI);

		drm_plane_create_alpha_property(plane);
		drm_plane_create_blend_mode_property(plane, blend_caps);
	}

6333
	if (plane->type == DRM_PLANE_TYPE_PRIMARY &&
6334 6335 6336
	    plane_cap &&
	    (plane_cap->pixel_format_support.nv12 ||
	     plane_cap->pixel_format_support.p010)) {
6337 6338 6339 6340
		/* This only affects YUV formats. */
		drm_plane_create_color_properties(
			plane,
			BIT(DRM_COLOR_YCBCR_BT601) |
6341 6342
			BIT(DRM_COLOR_YCBCR_BT709) |
			BIT(DRM_COLOR_YCBCR_BT2020),
6343 6344 6345 6346 6347
			BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
			BIT(DRM_COLOR_YCBCR_FULL_RANGE),
			DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_LIMITED_RANGE);
	}

6348 6349 6350 6351
	supported_rotations =
		DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
		DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;

6352 6353 6354
	if (dm->adev->asic_type >= CHIP_BONAIRE)
		drm_plane_create_rotation_property(plane, DRM_MODE_ROTATE_0,
						   supported_rotations);
6355

H
Harry Wentland 已提交
6356
	drm_plane_helper_add(plane, &dm_plane_helper_funcs);
6357

6358
	/* Create (reset) the plane state */
H
Harry Wentland 已提交
6359 6360
	if (plane->funcs->reset)
		plane->funcs->reset(plane);
6361

6362
	return 0;
6363 6364
}

6365 6366 6367
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t crtc_index)
6368 6369
{
	struct amdgpu_crtc *acrtc = NULL;
H
Harry Wentland 已提交
6370
	struct drm_plane *cursor_plane;
6371 6372 6373 6374 6375 6376 6377

	int res = -ENOMEM;

	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
	if (!cursor_plane)
		goto fail;

H
Harry Wentland 已提交
6378
	cursor_plane->type = DRM_PLANE_TYPE_CURSOR;
6379
	res = amdgpu_dm_plane_init(dm, cursor_plane, 0, NULL);
6380 6381 6382 6383 6384 6385 6386 6387 6388

	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
	if (!acrtc)
		goto fail;

	res = drm_crtc_init_with_planes(
			dm->ddev,
			&acrtc->base,
			plane,
H
Harry Wentland 已提交
6389
			cursor_plane,
6390 6391 6392 6393 6394 6395 6396
			&amdgpu_dm_crtc_funcs, NULL);

	if (res)
		goto fail;

	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);

6397 6398 6399 6400
	/* Create (reset) the plane state */
	if (acrtc->base.funcs->reset)
		acrtc->base.funcs->reset(&acrtc->base);

6401 6402 6403 6404 6405
	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;

	acrtc->crtc_id = crtc_index;
	acrtc->base.enabled = false;
6406
	acrtc->otg_inst = -1;
6407 6408

	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
6409 6410
	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
				   true, MAX_COLOR_LUT_ENTRIES);
6411
	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
6412 6413 6414 6415

	return 0;

fail:
6416 6417
	kfree(acrtc);
	kfree(cursor_plane);
6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428
	return res;
}


static int to_drm_connector_type(enum signal_type st)
{
	switch (st) {
	case SIGNAL_TYPE_HDMI_TYPE_A:
		return DRM_MODE_CONNECTOR_HDMIA;
	case SIGNAL_TYPE_EDP:
		return DRM_MODE_CONNECTOR_eDP;
6429 6430
	case SIGNAL_TYPE_LVDS:
		return DRM_MODE_CONNECTOR_LVDS;
6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446
	case SIGNAL_TYPE_RGB:
		return DRM_MODE_CONNECTOR_VGA;
	case SIGNAL_TYPE_DISPLAY_PORT:
	case SIGNAL_TYPE_DISPLAY_PORT_MST:
		return DRM_MODE_CONNECTOR_DisplayPort;
	case SIGNAL_TYPE_DVI_DUAL_LINK:
	case SIGNAL_TYPE_DVI_SINGLE_LINK:
		return DRM_MODE_CONNECTOR_DVID;
	case SIGNAL_TYPE_VIRTUAL:
		return DRM_MODE_CONNECTOR_VIRTUAL;

	default:
		return DRM_MODE_CONNECTOR_Unknown;
	}
}

6447 6448
static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
{
6449 6450 6451 6452 6453 6454 6455
	struct drm_encoder *encoder;

	/* There is only one encoder per connector */
	drm_connector_for_each_possible_encoder(connector, encoder)
		return encoder;

	return NULL;
6456 6457
}

6458 6459 6460 6461 6462
static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
{
	struct drm_encoder *encoder;
	struct amdgpu_encoder *amdgpu_encoder;

6463
	encoder = amdgpu_dm_connector_to_encoder(connector);
6464 6465 6466 6467 6468 6469 6470 6471 6472 6473

	if (encoder == NULL)
		return;

	amdgpu_encoder = to_amdgpu_encoder(encoder);

	amdgpu_encoder->native_mode.clock = 0;

	if (!list_empty(&connector->probed_modes)) {
		struct drm_display_mode *preferred_mode = NULL;
6474

6475
		list_for_each_entry(preferred_mode,
6476 6477 6478 6479 6480
				    &connector->probed_modes,
				    head) {
			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
				amdgpu_encoder->native_mode = *preferred_mode;

6481 6482 6483 6484 6485 6486
			break;
		}

	}
}

6487 6488 6489 6490
static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
			     char *name,
			     int hdisplay, int vdisplay)
6491 6492 6493 6494 6495 6496 6497 6498
{
	struct drm_device *dev = encoder->dev;
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;

	mode = drm_mode_duplicate(dev, native_mode);

6499
	if (mode == NULL)
6500 6501 6502 6503 6504
		return NULL;

	mode->hdisplay = hdisplay;
	mode->vdisplay = vdisplay;
	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
6505
	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
6506 6507 6508 6509 6510 6511

	return mode;

}

static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
6512
						 struct drm_connector *connector)
6513 6514 6515 6516
{
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
6517 6518
	struct amdgpu_dm_connector *amdgpu_dm_connector =
				to_amdgpu_dm_connector(connector);
6519 6520 6521 6522 6523 6524
	int i;
	int n;
	struct mode_size {
		char name[DRM_DISPLAY_MODE_LEN];
		int w;
		int h;
6525
	} common_modes[] = {
6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538
		{  "640x480",  640,  480},
		{  "800x600",  800,  600},
		{ "1024x768", 1024,  768},
		{ "1280x720", 1280,  720},
		{ "1280x800", 1280,  800},
		{"1280x1024", 1280, 1024},
		{ "1440x900", 1440,  900},
		{"1680x1050", 1680, 1050},
		{"1600x1200", 1600, 1200},
		{"1920x1080", 1920, 1080},
		{"1920x1200", 1920, 1200}
	};

6539
	n = ARRAY_SIZE(common_modes);
6540 6541 6542 6543 6544 6545

	for (i = 0; i < n; i++) {
		struct drm_display_mode *curmode = NULL;
		bool mode_existed = false;

		if (common_modes[i].w > native_mode->hdisplay ||
6546 6547 6548 6549
		    common_modes[i].h > native_mode->vdisplay ||
		   (common_modes[i].w == native_mode->hdisplay &&
		    common_modes[i].h == native_mode->vdisplay))
			continue;
6550 6551 6552

		list_for_each_entry(curmode, &connector->probed_modes, head) {
			if (common_modes[i].w == curmode->hdisplay &&
6553
			    common_modes[i].h == curmode->vdisplay) {
6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565
				mode_existed = true;
				break;
			}
		}

		if (mode_existed)
			continue;

		mode = amdgpu_dm_create_common_mode(encoder,
				common_modes[i].name, common_modes[i].w,
				common_modes[i].h);
		drm_mode_probed_add(connector, mode);
6566
		amdgpu_dm_connector->num_modes++;
6567 6568 6569
	}
}

6570 6571
static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
					      struct edid *edid)
6572
{
6573 6574
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
6575 6576 6577 6578

	if (edid) {
		/* empty probed_modes */
		INIT_LIST_HEAD(&connector->probed_modes);
6579
		amdgpu_dm_connector->num_modes =
6580 6581
				drm_add_edid_modes(connector, edid);

6582 6583 6584 6585 6586 6587 6588 6589 6590
		/* sorting the probed modes before calling function
		 * amdgpu_dm_get_native_mode() since EDID can have
		 * more than one preferred mode. The modes that are
		 * later in the probed mode list could be of higher
		 * and preferred resolution. For example, 3840x2160
		 * resolution in base EDID preferred timing and 4096x2160
		 * preferred resolution in DID extension block later.
		 */
		drm_mode_sort(&connector->probed_modes);
6591
		amdgpu_dm_get_native_mode(connector);
6592
	} else {
6593
		amdgpu_dm_connector->num_modes = 0;
6594
	}
6595 6596
}

6597
static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
6598
{
6599 6600
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
6601
	struct drm_encoder *encoder;
6602
	struct edid *edid = amdgpu_dm_connector->edid;
6603

6604
	encoder = amdgpu_dm_connector_to_encoder(connector);
6605

6606
	if (!edid || !drm_edid_is_valid(edid)) {
6607 6608
		amdgpu_dm_connector->num_modes =
				drm_add_modes_noedid(connector, 640, 480);
6609 6610 6611 6612
	} else {
		amdgpu_dm_connector_ddc_get_modes(connector, edid);
		amdgpu_dm_connector_add_common_modes(encoder, connector);
	}
6613
	amdgpu_dm_fbc_init(connector);
6614

6615
	return amdgpu_dm_connector->num_modes;
6616 6617
}

6618 6619 6620 6621 6622
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index)
6623
{
6624
	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
6625

6626 6627 6628 6629 6630 6631 6632
	/*
	 * Some of the properties below require access to state, like bpc.
	 * Allocate some default initial connector state with our reset helper.
	 */
	if (aconnector->base.funcs->reset)
		aconnector->base.funcs->reset(&aconnector->base);

6633 6634 6635 6636 6637 6638 6639
	aconnector->connector_id = link_index;
	aconnector->dc_link = link;
	aconnector->base.interlace_allowed = false;
	aconnector->base.doublescan_allowed = false;
	aconnector->base.stereo_allowed = false;
	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
6640
	aconnector->audio_inst = -1;
6641 6642
	mutex_init(&aconnector->hpd_lock);

6643 6644
	/*
	 * configure support HPD hot plug connector_>polled default value is 0
6645 6646
	 * which means HPD hot plug not supported
	 */
6647 6648 6649
	switch (connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
6650
		aconnector->base.ycbcr_420_allowed =
6651
			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
6652 6653 6654
		break;
	case DRM_MODE_CONNECTOR_DisplayPort:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
6655
		aconnector->base.ycbcr_420_allowed =
6656
			link->link_enc->features.dp_ycbcr420_supported ? true : false;
6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677
		break;
	case DRM_MODE_CONNECTOR_DVID:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	default:
		break;
	}

	drm_object_attach_property(&aconnector->base.base,
				dm->ddev->mode_config.scaling_mode_property,
				DRM_MODE_SCALE_NONE);

	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_property,
				UNDERSCAN_OFF);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_hborder_property,
				0);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_vborder_property,
				0);
6678

6679 6680
	if (!aconnector->mst_port)
		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
6681

6682 6683 6684
	/* This defaults to the max in the range, but we want 8bpc for non-edp. */
	aconnector->base.state->max_bpc = (connector_type == DRM_MODE_CONNECTOR_eDP) ? 16 : 8;
	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
6685

6686
	if (connector_type == DRM_MODE_CONNECTOR_eDP &&
6687
	    (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) {
6688 6689 6690
		drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.abm_level_property, 0);
	}
6691 6692

	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
6693 6694
	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector_type == DRM_MODE_CONNECTOR_eDP) {
6695 6696 6697 6698
		drm_object_attach_property(
			&aconnector->base.base,
			dm->ddev->mode_config.hdr_output_metadata_property, 0);

6699 6700 6701
		if (!aconnector->mst_port)
			drm_connector_attach_vrr_capable_property(&aconnector->base);

6702
#ifdef CONFIG_DRM_AMD_DC_HDCP
6703
		if (adev->dm.hdcp_workqueue)
6704
			drm_connector_attach_content_protection_property(&aconnector->base, true);
6705
#endif
6706
	}
6707 6708
}

6709 6710
static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
			      struct i2c_msg *msgs, int num)
6711 6712 6713 6714 6715 6716 6717
{
	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
	struct ddc_service *ddc_service = i2c->ddc_service;
	struct i2c_command cmd;
	int i;
	int result = -EIO;

6718
	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733

	if (!cmd.payloads)
		return result;

	cmd.number_of_payloads = num;
	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
	cmd.speed = 100;

	for (i = 0; i < num; i++) {
		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
		cmd.payloads[i].address = msgs[i].addr;
		cmd.payloads[i].length = msgs[i].len;
		cmd.payloads[i].data = msgs[i].buf;
	}

6734 6735 6736
	if (dc_submit_i2c(
			ddc_service->ctx->dc,
			ddc_service->ddc_pin->hw_info.ddc_channel,
6737 6738 6739 6740 6741 6742 6743
			&cmd))
		result = num;

	kfree(cmd.payloads);
	return result;
}

6744
static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
6745 6746 6747 6748 6749 6750 6751 6752 6753
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
}

static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
	.master_xfer = amdgpu_dm_i2c_xfer,
	.functionality = amdgpu_dm_i2c_func,
};

6754 6755 6756 6757
static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service *ddc_service,
	   int link_index,
	   int *res)
6758 6759 6760 6761
{
	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
	struct amdgpu_i2c_adapter *i2c;

6762
	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
6763 6764
	if (!i2c)
		return NULL;
6765 6766 6767 6768
	i2c->base.owner = THIS_MODULE;
	i2c->base.class = I2C_CLASS_DDC;
	i2c->base.dev.parent = &adev->pdev->dev;
	i2c->base.algo = &amdgpu_dm_i2c_algo;
6769
	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
6770 6771
	i2c_set_adapdata(&i2c->base, i2c);
	i2c->ddc_service = ddc_service;
6772
	i2c->ddc_service->ddc_pin->hw_info.ddc_channel = link_index;
6773 6774 6775 6776

	return i2c;
}

6777

6778 6779
/*
 * Note: this function assumes that dc_link_detect() was called for the
6780 6781
 * dc_link which will be represented by this aconnector.
 */
6782 6783 6784 6785
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *aconnector,
				    uint32_t link_index,
				    struct amdgpu_encoder *aencoder)
6786 6787 6788 6789 6790 6791
{
	int res = 0;
	int connector_type;
	struct dc *dc = dm->dc;
	struct dc_link *link = dc_get_link_at_index(dc, link_index);
	struct amdgpu_i2c_adapter *i2c;
6792 6793

	link->priv = aconnector;
6794

6795
	DRM_DEBUG_DRIVER("%s()\n", __func__);
6796 6797

	i2c = create_i2c(link->ddc, link->link_index, &res);
6798 6799 6800 6801 6802
	if (!i2c) {
		DRM_ERROR("Failed to create i2c adapter data\n");
		return -ENOMEM;
	}

6803 6804 6805 6806 6807 6808 6809 6810 6811 6812
	aconnector->i2c = i2c;
	res = i2c_add_adapter(&i2c->base);

	if (res) {
		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
		goto out_free;
	}

	connector_type = to_drm_connector_type(link->connector_signal);

6813
	res = drm_connector_init_with_ddc(
6814 6815 6816
			dm->ddev,
			&aconnector->base,
			&amdgpu_dm_connector_funcs,
6817 6818
			connector_type,
			&i2c->base);
6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836

	if (res) {
		DRM_ERROR("connector_init failed\n");
		aconnector->connector_id = -1;
		goto out_free;
	}

	drm_connector_helper_add(
			&aconnector->base,
			&amdgpu_dm_connector_helper_funcs);

	amdgpu_dm_connector_init_helper(
		dm,
		aconnector,
		connector_type,
		link,
		link_index);

6837
	drm_connector_attach_encoder(
6838 6839 6840 6841
		&aconnector->base, &aencoder->base);

	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
		|| connector_type == DRM_MODE_CONNECTOR_eDP)
6842
		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870

out_free:
	if (res) {
		kfree(i2c);
		aconnector->i2c = NULL;
	}
	return res;
}

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
{
	switch (adev->mode_info.num_crtc) {
	case 1:
		return 0x1;
	case 2:
		return 0x3;
	case 3:
		return 0x7;
	case 4:
		return 0xf;
	case 5:
		return 0x1f;
	case 6:
	default:
		return 0x3f;
	}
}

6871 6872 6873
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index)
6874
{
6875
	struct amdgpu_device *adev = drm_to_adev(dev);
6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894

	int res = drm_encoder_init(dev,
				   &aencoder->base,
				   &amdgpu_dm_encoder_funcs,
				   DRM_MODE_ENCODER_TMDS,
				   NULL);

	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);

	if (!res)
		aencoder->encoder_id = link_index;
	else
		aencoder->encoder_id = -1;

	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);

	return res;
}

6895 6896 6897
static void manage_dm_interrupts(struct amdgpu_device *adev,
				 struct amdgpu_crtc *acrtc,
				 bool enable)
6898 6899
{
	/*
6900 6901 6902 6903
	 * We have no guarantee that the frontend index maps to the same
	 * backend index - some even map to more than one.
	 *
	 * TODO: Use a different interrupt or check DC itself for the mapping.
6904 6905
	 */
	int irq_type =
6906
		amdgpu_display_crtc_idx_to_irq_type(
6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925
			adev,
			acrtc->crtc_id);

	if (enable) {
		drm_crtc_vblank_on(&acrtc->base);
		amdgpu_irq_get(
			adev,
			&adev->pageflip_irq,
			irq_type);
	} else {

		amdgpu_irq_put(
			adev,
			&adev->pageflip_irq,
			irq_type);
		drm_crtc_vblank_off(&acrtc->base);
	}
}

6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938
static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
				      struct amdgpu_crtc *acrtc)
{
	int irq_type =
		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);

	/**
	 * This reads the current state for the IRQ and force reapplies
	 * the setting to hardware.
	 */
	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
}

6939 6940 6941
static bool
is_scaling_state_different(const struct dm_connector_state *dm_state,
			   const struct dm_connector_state *old_dm_state)
6942 6943 6944 6945 6946 6947 6948 6949 6950
{
	if (dm_state->scaling != old_dm_state->scaling)
		return true;
	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
			return true;
	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
			return true;
6951 6952 6953
	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
		return true;
6954 6955 6956
	return false;
}

6957 6958 6959 6960 6961 6962 6963
#ifdef CONFIG_DRM_AMD_DC_HDCP
static bool is_content_protection_different(struct drm_connector_state *state,
					    const struct drm_connector_state *old_state,
					    const struct drm_connector *connector, struct hdcp_workqueue *hdcp_w)
{
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);

6964 6965 6966 6967 6968 6969
	if (old_state->hdcp_content_type != state->hdcp_content_type &&
	    state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
		return true;
	}

6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998
	/* CP is being re enabled, ignore this */
	if (old_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
	    state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
		return false;
	}

	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED */
	if (old_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
	    state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;

	/* Check if something is connected/enabled, otherwise we start hdcp but nothing is connected/enabled
	 * hot-plug, headless s3, dpms
	 */
	if (state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && connector->dpms == DRM_MODE_DPMS_ON &&
	    aconnector->dc_sink != NULL)
		return true;

	if (old_state->content_protection == state->content_protection)
		return false;

	if (state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED)
		return true;

	return false;
}

#endif
6999 7000 7001
static void remove_stream(struct amdgpu_device *adev,
			  struct amdgpu_crtc *acrtc,
			  struct dc_stream_state *stream)
7002 7003 7004 7005 7006 7007 7008
{
	/* this is the update mode case */

	acrtc->otg_inst = -1;
	acrtc->enabled = false;
}

7009 7010
static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
			       struct dc_cursor_position *position)
7011
{
7012
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
7013 7014 7015
	int x, y;
	int xorigin = 0, yorigin = 0;

7016 7017 7018 7019 7020
	position->enable = false;
	position->x = 0;
	position->y = 0;

	if (!crtc || !plane->state->fb)
7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033
		return 0;

	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
			  __func__,
			  plane->state->crtc_w,
			  plane->state->crtc_h);
		return -EINVAL;
	}

	x = plane->state->crtc_x;
	y = plane->state->crtc_y;
7034

7035 7036 7037 7038
	if (x <= -amdgpu_crtc->max_cursor_width ||
	    y <= -amdgpu_crtc->max_cursor_height)
		return 0;

7039 7040 7041 7042 7043 7044 7045 7046 7047
	if (x < 0) {
		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
		x = 0;
	}
	if (y < 0) {
		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
		y = 0;
	}
	position->enable = true;
7048
	position->translate_by_source = true;
7049 7050 7051 7052 7053 7054 7055 7056
	position->x = x;
	position->y = y;
	position->x_hotspot = xorigin;
	position->y_hotspot = yorigin;

	return 0;
}

7057 7058
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state)
7059
{
7060
	struct amdgpu_device *adev = drm_to_adev(plane->dev);
7061 7062 7063 7064 7065 7066 7067 7068 7069
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
	uint64_t address = afb ? afb->address : 0;
	struct dc_cursor_position position;
	struct dc_cursor_attributes attributes;
	int ret;

7070 7071 7072
	if (!plane->state->fb && !old_plane_state->fb)
		return;

7073
	DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
7074 7075 7076 7077
			 __func__,
			 amdgpu_crtc->crtc_id,
			 plane->state->crtc_w,
			 plane->state->crtc_h);
7078 7079 7080 7081 7082 7083 7084

	ret = get_cursor_position(plane, crtc, &position);
	if (ret)
		return;

	if (!position.enable) {
		/* turn off cursor */
7085 7086
		if (crtc_state && crtc_state->stream) {
			mutex_lock(&adev->dm.dc_lock);
7087 7088
			dc_stream_set_cursor_position(crtc_state->stream,
						      &position);
7089 7090
			mutex_unlock(&adev->dm.dc_lock);
		}
7091
		return;
7092 7093
	}

7094 7095 7096
	amdgpu_crtc->cursor_width = plane->state->crtc_w;
	amdgpu_crtc->cursor_height = plane->state->crtc_h;

7097
	memset(&attributes, 0, sizeof(attributes));
7098 7099 7100 7101 7102 7103 7104 7105 7106 7107
	attributes.address.high_part = upper_32_bits(address);
	attributes.address.low_part  = lower_32_bits(address);
	attributes.width             = plane->state->crtc_w;
	attributes.height            = plane->state->crtc_h;
	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
	attributes.rotation_angle    = 0;
	attributes.attribute_flags.value = 0;

	attributes.pitch = attributes.width;

7108
	if (crtc_state->stream) {
7109
		mutex_lock(&adev->dm.dc_lock);
7110 7111 7112
		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
							 &attributes))
			DRM_ERROR("DC failed to set cursor attributes\n");
7113 7114 7115 7116

		if (!dc_stream_set_cursor_position(crtc_state->stream,
						   &position))
			DRM_ERROR("DC failed to set cursor position\n");
7117
		mutex_unlock(&adev->dm.dc_lock);
7118
	}
7119
}
7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138

static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
{

	assert_spin_locked(&acrtc->base.dev->event_lock);
	WARN_ON(acrtc->event);

	acrtc->event = acrtc->base.state->event;

	/* Set the flip status */
	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;

	/* Mark this event as consumed */
	acrtc->base.state->event = NULL;

	DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
						 acrtc->crtc_id);
}

7139 7140 7141
static void update_freesync_state_on_stream(
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state,
7142 7143 7144
	struct dc_stream_state *new_stream,
	struct dc_plane_state *surface,
	u32 flip_timestamp_in_us)
7145
{
7146
	struct mod_vrr_params vrr_params;
7147
	struct dc_info_packet vrr_infopacket = {0};
7148
	struct amdgpu_device *adev = dm->adev;
7149
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
7150
	unsigned long flags;
7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */

	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

7163
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
7164
        vrr_params = acrtc->dm_irq_params.vrr_params;
7165

7166 7167 7168 7169 7170 7171 7172
	if (surface) {
		mod_freesync_handle_preflip(
			dm->freesync_module,
			surface,
			new_stream,
			flip_timestamp_in_us,
			&vrr_params);
7173 7174 7175 7176 7177

		if (adev->family < AMDGPU_FAMILY_AI &&
		    amdgpu_dm_vrr_active(new_crtc_state)) {
			mod_freesync_handle_v_update(dm->freesync_module,
						     new_stream, &vrr_params);
7178 7179 7180 7181 7182

			/* Need to call this before the frame ends. */
			dc_stream_adjust_vmin_vmax(dm->dc,
						   new_crtc_state->stream,
						   &vrr_params.adjust);
7183
		}
7184
	}
7185 7186 7187 7188

	mod_freesync_build_vrr_infopacket(
		dm->freesync_module,
		new_stream,
7189
		&vrr_params,
7190 7191
		PACKET_TYPE_VRR,
		TRANSFER_FUNC_UNKNOWN,
7192 7193
		&vrr_infopacket);

7194
	new_crtc_state->freesync_timing_changed |=
7195
		(memcmp(&acrtc->dm_irq_params.vrr_params.adjust,
7196 7197
			&vrr_params.adjust,
			sizeof(vrr_params.adjust)) != 0);
7198

7199
	new_crtc_state->freesync_vrr_info_changed |=
7200 7201 7202 7203
		(memcmp(&new_crtc_state->vrr_infopacket,
			&vrr_infopacket,
			sizeof(vrr_infopacket)) != 0);

7204
	acrtc->dm_irq_params.vrr_params = vrr_params;
7205 7206
	new_crtc_state->vrr_infopacket = vrr_infopacket;

7207
	new_stream->adjust = acrtc->dm_irq_params.vrr_params.adjust;
7208 7209 7210 7211 7212 7213
	new_stream->vrr_infopacket = vrr_infopacket;

	if (new_crtc_state->freesync_vrr_info_changed)
		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
			      new_crtc_state->base.crtc->base.id,
			      (int)new_crtc_state->base.vrr_enabled,
7214
			      (int)vrr_params.state);
7215

7216
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
7217 7218
}

7219
static void update_stream_irq_parameters(
7220 7221 7222 7223
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state)
{
	struct dc_stream_state *new_stream = new_crtc_state->stream;
7224
	struct mod_vrr_params vrr_params;
7225
	struct mod_freesync_config config = new_crtc_state->freesync_config;
7226
	struct amdgpu_device *adev = dm->adev;
7227
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
7228
	unsigned long flags;
7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */
	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

7240
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
7241
	vrr_params = acrtc->dm_irq_params.vrr_params;
7242

7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257
	if (new_crtc_state->vrr_supported &&
	    config.min_refresh_in_uhz &&
	    config.max_refresh_in_uhz) {
		config.state = new_crtc_state->base.vrr_enabled ?
			VRR_STATE_ACTIVE_VARIABLE :
			VRR_STATE_INACTIVE;
	} else {
		config.state = VRR_STATE_UNSUPPORTED;
	}

	mod_freesync_build_vrr_params(dm->freesync_module,
				      new_stream,
				      &config, &vrr_params);

	new_crtc_state->freesync_timing_changed |=
7258 7259
		(memcmp(&acrtc->dm_irq_params.vrr_params.adjust,
			&vrr_params.adjust, sizeof(vrr_params.adjust)) != 0);
7260

7261 7262 7263 7264 7265
	new_crtc_state->freesync_config = config;
	/* Copy state for access from DM IRQ handler */
	acrtc->dm_irq_params.freesync_config = config;
	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
	acrtc->dm_irq_params.vrr_params = vrr_params;
7266
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
7267 7268
}

7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279
static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
					    struct dm_crtc_state *new_state)
{
	bool old_vrr_active = amdgpu_dm_vrr_active(old_state);
	bool new_vrr_active = amdgpu_dm_vrr_active(new_state);

	if (!old_vrr_active && new_vrr_active) {
		/* Transition VRR inactive -> active:
		 * While VRR is active, we must not disable vblank irq, as a
		 * reenable after disable would compute bogus vblank/pflip
		 * timestamps if it likely happened inside display front-porch.
7280 7281 7282
		 *
		 * We also need vupdate irq for the actual core vblank handling
		 * at end of vblank.
7283
		 */
7284
		dm_set_vupdate_irq(new_state->base.crtc, true);
7285 7286 7287 7288 7289 7290 7291
		drm_crtc_vblank_get(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	} else if (old_vrr_active && !new_vrr_active) {
		/* Transition VRR active -> inactive:
		 * Allow vblank irq disable again for fixed refresh rate.
		 */
7292
		dm_set_vupdate_irq(new_state->base.crtc, false);
7293 7294 7295 7296 7297 7298
		drm_crtc_vblank_put(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	}
}

7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314
static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
{
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
	int i;

	/*
	 * TODO: Make this per-stream so we don't issue redundant updates for
	 * commits with multiple streams.
	 */
	for_each_oldnew_plane_in_state(state, plane, old_plane_state,
				       new_plane_state, i)
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			handle_cursor_update(plane, old_plane_state);
}

7315
static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
7316
				    struct dc_state *dc_state,
7317 7318 7319
				    struct drm_device *dev,
				    struct amdgpu_display_manager *dm,
				    struct drm_crtc *pcrtc,
7320
				    bool wait_for_vblank)
7321
{
7322
	uint32_t i;
7323
	uint64_t timestamp_ns;
7324
	struct drm_plane *plane;
7325
	struct drm_plane_state *old_plane_state, *new_plane_state;
7326
	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
7327 7328 7329
	struct drm_crtc_state *new_pcrtc_state =
			drm_atomic_get_new_crtc_state(state, pcrtc);
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
7330 7331
	struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
7332
	int planes_count = 0, vpos, hpos;
7333
	long r;
7334
	unsigned long flags;
7335
	struct amdgpu_bo *abo;
7336 7337
	uint32_t target_vblank, last_flip_vblank;
	bool vrr_active = amdgpu_dm_vrr_active(acrtc_state);
7338
	bool pflip_present = false;
7339 7340 7341 7342
	struct {
		struct dc_surface_update surface_updates[MAX_SURFACES];
		struct dc_plane_info plane_infos[MAX_SURFACES];
		struct dc_scaling_info scaling_infos[MAX_SURFACES];
7343
		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
7344
		struct dc_stream_update stream_update;
7345
	} *bundle;
7346

7347
	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
7348

7349 7350
	if (!bundle) {
		dm_error("Failed to allocate update bundle\n");
7351 7352
		goto cleanup;
	}
7353

7354 7355 7356 7357 7358 7359 7360 7361
	/*
	 * Disable the cursor first if we're disabling all the planes.
	 * It'll remain on the screen after the planes are re-enabled
	 * if we don't.
	 */
	if (acrtc_state->active_planes == 0)
		amdgpu_dm_commit_cursors(state);

7362
	/* update planes when needed */
7363 7364
	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
		struct drm_crtc *crtc = new_plane_state->crtc;
7365
		struct drm_crtc_state *new_crtc_state;
7366
		struct drm_framebuffer *fb = new_plane_state->fb;
7367
		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
7368
		bool plane_needs_flip;
7369
		struct dc_plane_state *dc_plane;
7370
		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
7371

7372 7373
		/* Cursor plane is handled after stream updates */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
7374 7375
			continue;

7376 7377 7378 7379 7380
		if (!fb || !crtc || pcrtc != crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
		if (!new_crtc_state->active)
7381 7382
			continue;

7383
		dc_plane = dm_new_plane_state->dc_state;
7384

7385
		bundle->surface_updates[planes_count].surface = dc_plane;
7386
		if (new_pcrtc_state->color_mgmt_changed) {
7387 7388
			bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction;
			bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func;
7389
			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
7390
		}
7391

7392 7393
		fill_dc_scaling_info(new_plane_state,
				     &bundle->scaling_infos[planes_count]);
7394

7395 7396
		bundle->surface_updates[planes_count].scaling_info =
			&bundle->scaling_infos[planes_count];
7397

7398
		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
7399

7400
		pflip_present = pflip_present || plane_needs_flip;
7401

7402 7403 7404 7405
		if (!plane_needs_flip) {
			planes_count += 1;
			continue;
		}
7406

7407 7408
		abo = gem_to_amdgpu_bo(fb->obj[0]);

7409 7410 7411 7412 7413
		/*
		 * Wait for all fences on this FB. Do limited wait to avoid
		 * deadlock during GPU reset when this fence will not signal
		 * but we hold reservation lock for the BO.
		 */
7414
		r = dma_resv_wait_timeout_rcu(abo->tbo.base.resv, true,
7415
							false,
7416 7417
							msecs_to_jiffies(5000));
		if (unlikely(r <= 0))
7418
			DRM_ERROR("Waiting for fences timed out!");
7419

7420
		fill_dc_plane_info_and_addr(
7421
			dm->adev, new_plane_state,
7422
			afb->tiling_flags,
7423
			&bundle->plane_infos[planes_count],
7424
			&bundle->flip_addrs[planes_count].address,
7425
			afb->tmz_surface, false);
7426 7427 7428 7429

		DRM_DEBUG_DRIVER("plane: id=%d dcc_en=%d\n",
				 new_plane_state->plane->index,
				 bundle->plane_infos[planes_count].dcc.enable);
7430 7431 7432

		bundle->surface_updates[planes_count].plane_info =
			&bundle->plane_infos[planes_count];
7433

7434 7435 7436 7437
		/*
		 * Only allow immediate flips for fast updates that don't
		 * change FB pitch, DCC state, rotation or mirroing.
		 */
7438
		bundle->flip_addrs[planes_count].flip_immediate =
7439
			crtc->state->async_flip &&
7440
			acrtc_state->update_type == UPDATE_TYPE_FAST;
7441

7442 7443 7444 7445
		timestamp_ns = ktime_get_ns();
		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
		bundle->surface_updates[planes_count].surface = dc_plane;
7446

7447 7448 7449 7450
		if (!bundle->surface_updates[planes_count].surface) {
			DRM_ERROR("No surface for CRTC: id=%d\n",
					acrtc_attach->crtc_id);
			continue;
7451 7452
		}

7453 7454 7455 7456 7457 7458 7459
		if (plane == pcrtc->primary)
			update_freesync_state_on_stream(
				dm,
				acrtc_state,
				acrtc_state->stream,
				dc_plane,
				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
7460

7461 7462 7463 7464
		DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x\n",
				 __func__,
				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
7465 7466 7467

		planes_count += 1;

7468 7469
	}

7470
	if (pflip_present) {
7471 7472 7473 7474 7475 7476 7477
		if (!vrr_active) {
			/* Use old throttling in non-vrr fixed refresh rate mode
			 * to keep flip scheduling based on target vblank counts
			 * working in a backwards compatible way, e.g., for
			 * clients using the GLX_OML_sync_control extension or
			 * DRI3/Present extension with defined target_msc.
			 */
7478
			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489
		}
		else {
			/* For variable refresh rate mode only:
			 * Get vblank of last completed flip to avoid > 1 vrr
			 * flips per video frame by use of throttling, but allow
			 * flip programming anywhere in the possibly large
			 * variable vrr vblank interval for fine-grained flip
			 * timing control and more opportunity to avoid stutter
			 * on late submission of flips.
			 */
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
7490
			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
7491 7492 7493
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

7494
		target_vblank = last_flip_vblank + wait_for_vblank;
7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506

		/*
		 * Wait until we're out of the vertical blank period before the one
		 * targeted by the flip
		 */
		while ((acrtc_attach->enabled &&
			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
							    0, &vpos, &hpos, NULL,
							    NULL, &pcrtc->hwmode)
			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
			(int)(target_vblank -
7507
			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
7508 7509 7510
			usleep_range(1000, 1100);
		}

7511 7512 7513 7514 7515 7516 7517 7518 7519 7520
		/**
		 * Prepare the flip event for the pageflip interrupt to handle.
		 *
		 * This only works in the case where we've already turned on the
		 * appropriate hardware blocks (eg. HUBP) so in the transition case
		 * from 0 -> n planes we have to skip a hardware generated event
		 * and rely on sending it from software.
		 */
		if (acrtc_attach->base.state->event &&
		    acrtc_state->active_planes > 0) {
7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532
			drm_crtc_vblank_get(pcrtc);

			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);

			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
			prepare_flip_isr(acrtc_attach);

			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

		if (acrtc_state->stream) {
			if (acrtc_state->freesync_vrr_info_changed)
7533
				bundle->stream_update.vrr_infopacket =
7534
					&acrtc_state->stream->vrr_infopacket;
7535 7536 7537
		}
	}

7538
	/* Update the planes if changed or disable if we don't have any. */
7539 7540
	if ((planes_count || acrtc_state->active_planes == 0) &&
		acrtc_state->stream) {
7541
		bundle->stream_update.stream = acrtc_state->stream;
7542
		if (new_pcrtc_state->mode_changed) {
7543 7544
			bundle->stream_update.src = acrtc_state->stream->src;
			bundle->stream_update.dst = acrtc_state->stream->dst;
7545 7546
		}

7547 7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558
		if (new_pcrtc_state->color_mgmt_changed) {
			/*
			 * TODO: This isn't fully correct since we've actually
			 * already modified the stream in place.
			 */
			bundle->stream_update.gamut_remap =
				&acrtc_state->stream->gamut_remap_matrix;
			bundle->stream_update.output_csc_transform =
				&acrtc_state->stream->csc_color_matrix;
			bundle->stream_update.out_transfer_func =
				acrtc_state->stream->out_transfer_func;
		}
7559

7560
		acrtc_state->stream->abm_level = acrtc_state->abm_level;
7561
		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
7562
			bundle->stream_update.abm_level = &acrtc_state->abm_level;
7563

7564 7565 7566 7567 7568 7569 7570 7571 7572 7573
		/*
		 * If FreeSync state on the stream has changed then we need to
		 * re-adjust the min/max bounds now that DC doesn't handle this
		 * as part of commit.
		 */
		if (amdgpu_dm_vrr_active(dm_old_crtc_state) !=
		    amdgpu_dm_vrr_active(acrtc_state)) {
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			dc_stream_adjust_vmin_vmax(
				dm->dc, acrtc_state->stream,
7574
				&acrtc_attach->dm_irq_params.vrr_params.adjust);
7575 7576
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}
7577
		mutex_lock(&dm->dc_lock);
R
Roman Li 已提交
7578
		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
7579
				acrtc_state->stream->link->psr_settings.psr_allow_active)
R
Roman Li 已提交
7580 7581
			amdgpu_dm_psr_disable(acrtc_state->stream);

7582
		dc_commit_updates_for_stream(dm->dc,
7583
						     bundle->surface_updates,
7584 7585
						     planes_count,
						     acrtc_state->stream,
7586
						     &bundle->stream_update,
7587
						     dc_state);
R
Roman Li 已提交
7588

7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602
		/**
		 * Enable or disable the interrupts on the backend.
		 *
		 * Most pipes are put into power gating when unused.
		 *
		 * When power gating is enabled on a pipe we lose the
		 * interrupt enablement state when power gating is disabled.
		 *
		 * So we need to update the IRQ control state in hardware
		 * whenever the pipe turns on (since it could be previously
		 * power gated) or off (since some pipes can't be power gated
		 * on some ASICs).
		 */
		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
7603 7604
			dm_update_pflip_irq_state(drm_to_adev(dev),
						  acrtc_attach);
7605

R
Roman Li 已提交
7606
		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
7607
				acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED &&
7608
				!acrtc_state->stream->link->psr_settings.psr_feature_enabled)
R
Roman Li 已提交
7609 7610
			amdgpu_dm_link_setup_psr(acrtc_state->stream);
		else if ((acrtc_state->update_type == UPDATE_TYPE_FAST) &&
7611 7612
				acrtc_state->stream->link->psr_settings.psr_feature_enabled &&
				!acrtc_state->stream->link->psr_settings.psr_allow_active) {
R
Roman Li 已提交
7613 7614 7615
			amdgpu_dm_psr_enable(acrtc_state->stream);
		}

7616
		mutex_unlock(&dm->dc_lock);
7617
	}
7618

7619 7620 7621 7622 7623 7624 7625
	/*
	 * Update cursor state *after* programming all the planes.
	 * This avoids redundant programming in the case where we're going
	 * to be disabling a single plane - those pipes are being disabled.
	 */
	if (acrtc_state->active_planes)
		amdgpu_dm_commit_cursors(state);
7626

7627
cleanup:
7628
	kfree(bundle);
7629 7630
}

7631 7632 7633
static void amdgpu_dm_commit_audio(struct drm_device *dev,
				   struct drm_atomic_state *state)
{
7634
	struct amdgpu_device *adev = drm_to_adev(dev);
7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705
	struct amdgpu_dm_connector *aconnector;
	struct drm_connector *connector;
	struct drm_connector_state *old_con_state, *new_con_state;
	struct drm_crtc_state *new_crtc_state;
	struct dm_crtc_state *new_dm_crtc_state;
	const struct dc_stream_status *status;
	int i, inst;

	/* Notify device removals. */
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		if (old_con_state->crtc != new_con_state->crtc) {
			/* CRTC changes require notification. */
			goto notify;
		}

		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(
			state, new_con_state->crtc);

		if (!new_crtc_state)
			continue;

		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			continue;

	notify:
		aconnector = to_amdgpu_dm_connector(connector);

		mutex_lock(&adev->dm.audio_lock);
		inst = aconnector->audio_inst;
		aconnector->audio_inst = -1;
		mutex_unlock(&adev->dm.audio_lock);

		amdgpu_dm_audio_eld_notify(adev, inst);
	}

	/* Notify audio device additions. */
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(
			state, new_con_state->crtc);

		if (!new_crtc_state)
			continue;

		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			continue;

		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (!new_dm_crtc_state->stream)
			continue;

		status = dc_stream_get_status(new_dm_crtc_state->stream);
		if (!status)
			continue;

		aconnector = to_amdgpu_dm_connector(connector);

		mutex_lock(&adev->dm.audio_lock);
		inst = status->audio_inst;
		aconnector->audio_inst = inst;
		mutex_unlock(&adev->dm.audio_lock);

		amdgpu_dm_audio_eld_notify(adev, inst);
	}
}

7706
/*
7707 7708 7709 7710 7711 7712 7713 7714 7715 7716
 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
 * @crtc_state: the DRM CRTC state
 * @stream_state: the DC stream state.
 *
 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
 */
static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
						struct dc_stream_state *stream_state)
{
7717
	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
7718
}
7719

7720 7721 7722
static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock)
7723
{
7724 7725 7726 7727
	/*
	 * Add check here for SoC's that support hardware cursor plane, to
	 * unset legacy_cursor_update
	 */
7728 7729 7730 7731 7732 7733

	return drm_atomic_helper_commit(dev, state, nonblock);

	/*TODO Handle EINTR, reenable IRQ*/
}

7734 7735 7736 7737 7738 7739 7740 7741
/**
 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
 * @state: The atomic state to commit
 *
 * This will tell DC to commit the constructed DC state from atomic_check,
 * programming the hardware. Any failures here implies a hardware failure, since
 * atomic check should have filtered anything non-kosher.
 */
7742
static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
7743 7744
{
	struct drm_device *dev = state->dev;
7745
	struct amdgpu_device *adev = drm_to_adev(dev);
7746 7747
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dm_atomic_state *dm_state;
7748
	struct dc_state *dc_state = NULL, *dc_state_temp = NULL;
7749
	uint32_t i, j;
7750
	struct drm_crtc *crtc;
7751
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
7752 7753 7754
	unsigned long flags;
	bool wait_for_vblank = true;
	struct drm_connector *connector;
7755
	struct drm_connector_state *old_con_state, *new_con_state;
7756
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
7757
	int crtc_disable_count = 0;
7758
	bool mode_set_reset_required = false;
7759

7760 7761
	trace_amdgpu_dm_atomic_commit_tail_begin(state);

7762 7763
	drm_atomic_helper_update_legacy_modeset_state(dev, state);

7764 7765 7766 7767 7768
	dm_state = dm_atomic_get_new_state(state);
	if (dm_state && dm_state->context) {
		dc_state = dm_state->context;
	} else {
		/* No state changes, retain current state. */
7769
		dc_state_temp = dc_create_state(dm->dc);
7770 7771 7772 7773
		ASSERT(dc_state_temp);
		dc_state = dc_state_temp;
		dc_resource_state_copy_construct_current(dm->dc, dc_state);
	}
7774

7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788
	for_each_oldnew_crtc_in_state (state, crtc, old_crtc_state,
				       new_crtc_state, i) {
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

		if (old_crtc_state->active &&
		    (!new_crtc_state->active ||
		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
			manage_dm_interrupts(adev, acrtc, false);
			dc_stream_release(dm_old_crtc_state->stream);
		}
	}

7789
	/* update changed items */
7790
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
7791
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
7792

7793 7794
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
7795

7796
		DRM_DEBUG_DRIVER(
7797 7798 7799 7800
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
7801 7802 7803 7804 7805 7806
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
7807

7808 7809 7810 7811 7812 7813
		/* Copy all transient state flags into dc state */
		if (dm_new_crtc_state->stream) {
			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
							    dm_new_crtc_state->stream);
		}

7814 7815 7816 7817
		/* handles headless hotplug case, updating new_state and
		 * aconnector as needed
		 */

7818
		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
7819

7820
			DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
7821

7822
			if (!dm_new_crtc_state->stream) {
7823
				/*
7824 7825 7826
				 * this could happen because of issues with
				 * userspace notifications delivery.
				 * In this case userspace tries to set mode on
7827 7828
				 * display which is disconnected in fact.
				 * dc_sink is NULL in this case on aconnector.
7829 7830 7831 7832 7833 7834 7835 7836 7837
				 * We expect reset mode will come soon.
				 *
				 * This can also happen when unplug is done
				 * during resume sequence ended
				 *
				 * In this case, we want to pretend we still
				 * have a sink to keep the pipe running so that
				 * hw state is consistent with the sw state
				 */
7838
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
7839 7840 7841 7842
						__func__, acrtc->base.base.id);
				continue;
			}

7843 7844
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
7845

7846 7847
			pm_runtime_get_noresume(dev->dev);

7848
			acrtc->enabled = true;
7849 7850
			acrtc->hw_mode = new_crtc_state->mode;
			crtc->hwmode = new_crtc_state->mode;
7851
			mode_set_reset_required = true;
7852
		} else if (modereset_required(new_crtc_state)) {
7853
			DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
7854
			/* i.e. reset mode */
7855
			if (dm_old_crtc_state->stream)
7856
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
7857
			mode_set_reset_required = true;
7858 7859 7860
		}
	} /* for_each_crtc_in_state() */

7861
	if (dc_state) {
7862 7863 7864 7865
		/* if there mode set or reset, disable eDP PSR */
		if (mode_set_reset_required)
			amdgpu_dm_psr_disable_all(dm);

7866
		dm_enable_per_frame_crtc_master_sync(dc_state);
7867
		mutex_lock(&dm->dc_lock);
7868
		WARN_ON(!dc_commit_state(dm->dc, dc_state));
7869
		mutex_unlock(&dm->dc_lock);
7870
	}
7871

7872
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
7873
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
7874

7875
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
7876

7877
		if (dm_new_crtc_state->stream != NULL) {
7878
			const struct dc_stream_status *status =
7879
					dc_stream_get_status(dm_new_crtc_state->stream);
7880

7881
			if (!status)
7882 7883
				status = dc_stream_get_status_from_state(dc_state,
									 dm_new_crtc_state->stream);
7884
			if (!status)
7885
				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
7886 7887 7888 7889
			else
				acrtc->otg_inst = status->primary_otg_inst;
		}
	}
7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904 7905 7906 7907 7908 7909 7910
#ifdef CONFIG_DRM_AMD_DC_HDCP
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
		struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);

		new_crtc_state = NULL;

		if (acrtc)
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);

		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);

		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
			continue;
		}

		if (is_content_protection_different(new_con_state, old_con_state, connector, adev->dm.hdcp_workqueue))
7911 7912
			hdcp_update_display(
				adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
7913
				new_con_state->hdcp_content_type,
7914 7915
				new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED ? true
													 : false);
7916 7917
	}
#endif
7918

7919
	/* Handle connector state changes */
7920
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
7921 7922 7923
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
7924 7925
		struct dc_surface_update dummy_updates[MAX_SURFACES];
		struct dc_stream_update stream_update;
7926
		struct dc_info_packet hdr_packet;
7927
		struct dc_stream_status *status = NULL;
7928
		bool abm_changed, hdr_changed, scaling_changed;
7929

7930 7931 7932
		memset(&dummy_updates, 0, sizeof(dummy_updates));
		memset(&stream_update, 0, sizeof(stream_update));

7933
		if (acrtc) {
7934
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
7935 7936
			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
		}
7937

7938
		/* Skip any modesets/resets */
7939
		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
7940 7941
			continue;

7942
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
7943 7944
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

7945 7946 7947 7948 7949 7950 7951 7952 7953 7954
		scaling_changed = is_scaling_state_different(dm_new_con_state,
							     dm_old_con_state);

		abm_changed = dm_new_crtc_state->abm_level !=
			      dm_old_crtc_state->abm_level;

		hdr_changed =
			is_hdr_metadata_different(old_con_state, new_con_state);

		if (!scaling_changed && !abm_changed && !hdr_changed)
7955
			continue;
7956

7957
		stream_update.stream = dm_new_crtc_state->stream;
7958
		if (scaling_changed) {
7959
			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
7960
					dm_new_con_state, dm_new_crtc_state->stream);
7961

7962 7963 7964 7965
			stream_update.src = dm_new_crtc_state->stream->src;
			stream_update.dst = dm_new_crtc_state->stream->dst;
		}

7966
		if (abm_changed) {
7967 7968 7969 7970
			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;

			stream_update.abm_level = &dm_new_crtc_state->abm_level;
		}
7971

7972 7973 7974 7975 7976
		if (hdr_changed) {
			fill_hdr_info_packet(new_con_state, &hdr_packet);
			stream_update.hdr_static_metadata = &hdr_packet;
		}

7977
		status = dc_stream_get_status(dm_new_crtc_state->stream);
7978
		WARN_ON(!status);
7979
		WARN_ON(!status->plane_count);
7980

7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997
		/*
		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
		 * Here we create an empty update on each plane.
		 * To fix this, DC should permit updating only stream properties.
		 */
		for (j = 0; j < status->plane_count; j++)
			dummy_updates[j].surface = status->plane_states[0];


		mutex_lock(&dm->dc_lock);
		dc_commit_updates_for_stream(dm->dc,
						     dummy_updates,
						     status->plane_count,
						     dm_new_crtc_state->stream,
						     &stream_update,
						     dc_state);
		mutex_unlock(&dm->dc_lock);
7998 7999
	}

8000
	/* Count number of newly disabled CRTCs for dropping PM refs later. */
8001
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
8002
				      new_crtc_state, i) {
8003 8004 8005
		if (old_crtc_state->active && !new_crtc_state->active)
			crtc_disable_count++;

8006
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8007
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8008

8009 8010
		/* For freesync config update on crtc state and params for irq */
		update_stream_irq_parameters(dm, dm_new_crtc_state);
8011

8012 8013 8014
		/* Handle vrr on->off / off->on transitions */
		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state,
						dm_new_crtc_state);
8015 8016
	}

8017 8018 8019 8020 8021 8022 8023 8024 8025
	/**
	 * Enable interrupts for CRTCs that are newly enabled or went through
	 * a modeset. It was intentionally deferred until after the front end
	 * state was modified to wait until the OTG was on and so the IRQ
	 * handlers didn't access stale or invalid state.
	 */
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

8026 8027
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);

8028 8029 8030
		if (new_crtc_state->active &&
		    (!old_crtc_state->active ||
		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
8031 8032
			dc_stream_retain(dm_new_crtc_state->stream);
			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
8033
			manage_dm_interrupts(adev, acrtc, true);
8034

8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049
#ifdef CONFIG_DEBUG_FS
			/**
			 * Frontend may have changed so reapply the CRC capture
			 * settings for the stream.
			 */
			dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);

			if (amdgpu_dm_is_valid_crc_source(dm_new_crtc_state->crc_src)) {
				amdgpu_dm_crtc_configure_crc_source(
					crtc, dm_new_crtc_state,
					dm_new_crtc_state->crc_src);
			}
#endif
		}
	}
8050

8051
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
8052
		if (new_crtc_state->async_flip)
8053 8054
			wait_for_vblank = false;

8055
	/* update planes when needed per crtc*/
8056
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
8057
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8058

8059
		if (dm_new_crtc_state->stream)
8060
			amdgpu_dm_commit_planes(state, dc_state, dev,
8061
						dm, crtc, wait_for_vblank);
8062 8063
	}

8064 8065 8066
	/* Update audio instances for each connector. */
	amdgpu_dm_commit_audio(dev, state);

8067 8068 8069 8070
	/*
	 * send vblank event on all events not handled in flip and
	 * mark consumed event for drm_atomic_helper_commit_hw_done
	 */
8071
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8072
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
8073

8074 8075
		if (new_crtc_state->event)
			drm_send_event_locked(dev, &new_crtc_state->event->base);
8076

8077
		new_crtc_state->event = NULL;
8078
	}
8079
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8080

8081 8082
	/* Signal HW programming completion */
	drm_atomic_helper_commit_hw_done(state);
8083 8084

	if (wait_for_vblank)
8085
		drm_atomic_helper_wait_for_flip_done(dev, state);
8086 8087

	drm_atomic_helper_cleanup_planes(dev, state);
8088

8089 8090
	/*
	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
8091 8092 8093
	 * so we can put the GPU into runtime suspend if we're not driving any
	 * displays anymore
	 */
8094 8095
	for (i = 0; i < crtc_disable_count; i++)
		pm_runtime_put_autosuspend(dev->dev);
8096
	pm_runtime_mark_last_busy(dev->dev);
8097 8098 8099

	if (dc_state_temp)
		dc_release_state(dc_state_temp);
8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160
}


static int dm_force_atomic_commit(struct drm_connector *connector)
{
	int ret = 0;
	struct drm_device *ddev = connector->dev;
	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
	struct drm_plane *plane = disconnected_acrtc->base.primary;
	struct drm_connector_state *conn_state;
	struct drm_crtc_state *crtc_state;
	struct drm_plane_state *plane_state;

	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ddev->mode_config.acquire_ctx;

	/* Construct an atomic state to restore previous display setting */

	/*
	 * Attach connectors to drm_atomic_state
	 */
	conn_state = drm_atomic_get_connector_state(state, connector);

	ret = PTR_ERR_OR_ZERO(conn_state);
	if (ret)
		goto err;

	/* Attach crtc to drm_atomic_state*/
	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);

	ret = PTR_ERR_OR_ZERO(crtc_state);
	if (ret)
		goto err;

	/* force a restore */
	crtc_state->mode_changed = true;

	/* Attach plane to drm_atomic_state */
	plane_state = drm_atomic_get_plane_state(state, plane);

	ret = PTR_ERR_OR_ZERO(plane_state);
	if (ret)
		goto err;


	/* Call commit internally with the state we just constructed */
	ret = drm_atomic_commit(state);
	if (!ret)
		return 0;

err:
	DRM_ERROR("Restoring old state failed with %i\n", ret);
	drm_atomic_state_put(state);

	return ret;
}

/*
8161 8162 8163
 * This function handles all cases when set mode does not come upon hotplug.
 * This includes when a display is unplugged then plugged back into the
 * same port and when running without usermode desktop manager supprot
8164
 */
8165 8166
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector)
8167
{
8168
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8169 8170 8171 8172 8173 8174 8175
	struct amdgpu_crtc *disconnected_acrtc;
	struct dm_crtc_state *acrtc_state;

	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
		return;

	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
8176 8177
	if (!disconnected_acrtc)
		return;
8178

8179 8180
	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
	if (!acrtc_state->stream)
8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191
		return;

	/*
	 * If the previous sink is not released and different from the current,
	 * we deduce we are in a state where we can not rely on usermode call
	 * to turn on the display, so we do it here
	 */
	if (acrtc_state->stream->sink != aconnector->dc_sink)
		dm_force_atomic_commit(&aconnector->base);
}

8192
/*
8193 8194 8195
 * Grabs all modesetting locks to serialize against any blocking commits,
 * Waits for completion of all non blocking commits.
 */
8196 8197
static int do_aquire_global_lock(struct drm_device *dev,
				 struct drm_atomic_state *state)
8198 8199 8200 8201 8202
{
	struct drm_crtc *crtc;
	struct drm_crtc_commit *commit;
	long ret;

8203 8204
	/*
	 * Adding all modeset locks to aquire_ctx will
8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222
	 * ensure that when the framework release it the
	 * extra locks we are locking here will get released to
	 */
	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
	if (ret)
		return ret;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		spin_lock(&crtc->commit_lock);
		commit = list_first_entry_or_null(&crtc->commit_list,
				struct drm_crtc_commit, commit_entry);
		if (commit)
			drm_crtc_commit_get(commit);
		spin_unlock(&crtc->commit_lock);

		if (!commit)
			continue;

8223 8224
		/*
		 * Make sure all pending HW programming completed and
8225 8226 8227 8228 8229 8230 8231 8232 8233 8234
		 * page flips done
		 */
		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);

		if (ret > 0)
			ret = wait_for_completion_interruptible_timeout(
					&commit->flip_done, 10*HZ);

		if (ret == 0)
			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
8235
				  "timed out\n", crtc->base.id, crtc->name);
8236 8237 8238 8239 8240 8241 8242

		drm_crtc_commit_put(commit);
	}

	return ret < 0 ? ret : 0;
}

8243 8244 8245
static void get_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state,
	struct dm_connector_state *new_con_state)
8246 8247 8248 8249
{
	struct mod_freesync_config config = {0};
	struct amdgpu_dm_connector *aconnector =
			to_amdgpu_dm_connector(new_con_state->base.connector);
8250
	struct drm_display_mode *mode = &new_crtc_state->base.mode;
8251
	int vrefresh = drm_mode_vrefresh(mode);
8252

8253
	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
8254 8255
					vrefresh >= aconnector->min_vfreq &&
					vrefresh <= aconnector->max_vfreq;
8256

8257 8258
	if (new_crtc_state->vrr_supported) {
		new_crtc_state->stream->ignore_msa_timing_param = true;
8259
		config.state = new_crtc_state->base.vrr_enabled ?
8260 8261 8262 8263 8264 8265
				VRR_STATE_ACTIVE_VARIABLE :
				VRR_STATE_INACTIVE;
		config.min_refresh_in_uhz =
				aconnector->min_vfreq * 1000000;
		config.max_refresh_in_uhz =
				aconnector->max_vfreq * 1000000;
8266
		config.vsif_supported = true;
8267
		config.btr = true;
8268 8269
	}

8270 8271
	new_crtc_state->freesync_config = config;
}
8272

8273 8274 8275 8276
static void reset_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state)
{
	new_crtc_state->vrr_supported = false;
8277

8278 8279
	memset(&new_crtc_state->vrr_infopacket, 0,
	       sizeof(new_crtc_state->vrr_infopacket));
8280 8281
}

8282 8283 8284 8285 8286 8287 8288
static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
				struct drm_atomic_state *state,
				struct drm_crtc *crtc,
				struct drm_crtc_state *old_crtc_state,
				struct drm_crtc_state *new_crtc_state,
				bool enable,
				bool *lock_and_validation_needed)
8289
{
8290
	struct dm_atomic_state *dm_state = NULL;
8291
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
8292
	struct dc_stream_state *new_stream;
8293
	int ret = 0;
8294

8295 8296 8297 8298
	/*
	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
	 * update changed items
	 */
8299 8300 8301 8302
	struct amdgpu_crtc *acrtc = NULL;
	struct amdgpu_dm_connector *aconnector = NULL;
	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
8303

8304
	new_stream = NULL;
8305

8306 8307 8308 8309
	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
	acrtc = to_amdgpu_crtc(crtc);
	aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
8310

8311 8312 8313 8314 8315 8316 8317
	/* TODO This hack should go away */
	if (aconnector && enable) {
		/* Make sure fake sink is created in plug-in scenario */
		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
							    &aconnector->base);
		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
							    &aconnector->base);
8318

8319 8320 8321 8322
		if (IS_ERR(drm_new_conn_state)) {
			ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
			goto fail;
		}
8323

8324 8325
		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
8326

8327 8328 8329
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			goto skip_modeset;

8330 8331 8332 8333
		new_stream = create_validate_stream_for_sink(aconnector,
							     &new_crtc_state->mode,
							     dm_new_conn_state,
							     dm_old_crtc_state->stream);
8334

8335 8336 8337 8338 8339 8340
		/*
		 * we can have no stream on ACTION_SET if a display
		 * was disconnected during S3, in this case it is not an
		 * error, the OS will be updated after detection, and
		 * will do the right thing on next atomic commit
		 */
8341

8342 8343 8344 8345 8346 8347
		if (!new_stream) {
			DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
					__func__, acrtc->base.base.id);
			ret = -ENOMEM;
			goto fail;
		}
8348

8349 8350 8351 8352 8353 8354 8355
		/*
		 * TODO: Check VSDB bits to decide whether this should
		 * be enabled or not.
		 */
		new_stream->triggered_crtc_reset.enabled =
			dm->force_timing_sync;

8356
		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
8357

8358 8359 8360 8361 8362
		ret = fill_hdr_info_packet(drm_new_conn_state,
					   &new_stream->hdr_static_metadata);
		if (ret)
			goto fail;

8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373
		/*
		 * If we already removed the old stream from the context
		 * (and set the new stream to NULL) then we can't reuse
		 * the old stream even if the stream and scaling are unchanged.
		 * We'll hit the BUG_ON and black screen.
		 *
		 * TODO: Refactor this function to allow this check to work
		 * in all conditions.
		 */
		if (dm_new_crtc_state->stream &&
		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
8374 8375 8376 8377
		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
			new_crtc_state->mode_changed = false;
			DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
					 new_crtc_state->mode_changed);
8378
		}
8379
	}
8380

8381
	/* mode_changed flag may get updated above, need to check again */
8382 8383
	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
		goto skip_modeset;
8384

8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395
	DRM_DEBUG_DRIVER(
		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
		"planes_changed:%d, mode_changed:%d,active_changed:%d,"
		"connectors_changed:%d\n",
		acrtc->crtc_id,
		new_crtc_state->enable,
		new_crtc_state->active,
		new_crtc_state->planes_changed,
		new_crtc_state->mode_changed,
		new_crtc_state->active_changed,
		new_crtc_state->connectors_changed);
8396

8397 8398
	/* Remove stream for any changed/disabled CRTC */
	if (!enable) {
8399

8400 8401
		if (!dm_old_crtc_state->stream)
			goto skip_modeset;
8402

8403 8404 8405
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
8406

8407 8408
		DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
				crtc->base.id);
8409

8410 8411 8412 8413 8414 8415 8416 8417
		/* i.e. reset mode */
		if (dc_remove_stream_from_ctx(
				dm->dc,
				dm_state->context,
				dm_old_crtc_state->stream) != DC_OK) {
			ret = -EINVAL;
			goto fail;
		}
8418

8419 8420
		dc_stream_release(dm_old_crtc_state->stream);
		dm_new_crtc_state->stream = NULL;
8421

8422
		reset_freesync_config_for_crtc(dm_new_crtc_state);
8423

8424
		*lock_and_validation_needed = true;
8425

8426 8427 8428 8429 8430 8431 8432 8433
	} else {/* Add stream for any updated/enabled CRTC */
		/*
		 * Quick fix to prevent NULL pointer on new_stream when
		 * added MST connectors not found in existing crtc_state in the chained mode
		 * TODO: need to dig out the root cause of that
		 */
		if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
			goto skip_modeset;
8434

8435 8436
		if (modereset_required(new_crtc_state))
			goto skip_modeset;
8437

8438 8439
		if (modeset_required(new_crtc_state, new_stream,
				     dm_old_crtc_state->stream)) {
8440

8441
			WARN_ON(dm_new_crtc_state->stream);
8442

8443 8444 8445
			ret = dm_atomic_get_state(state, &dm_state);
			if (ret)
				goto fail;
8446

8447
			dm_new_crtc_state->stream = new_stream;
8448

8449
			dc_stream_retain(new_stream);
8450

8451 8452
			DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
						crtc->base.id);
8453

8454 8455 8456 8457 8458 8459
			if (dc_add_stream_to_ctx(
					dm->dc,
					dm_state->context,
					dm_new_crtc_state->stream) != DC_OK) {
				ret = -EINVAL;
				goto fail;
8460 8461
			}

8462 8463 8464
			*lock_and_validation_needed = true;
		}
	}
8465

8466 8467 8468 8469
skip_modeset:
	/* Release extra reference */
	if (new_stream)
		 dc_stream_release(new_stream);
8470

8471 8472 8473 8474
	/*
	 * We want to do dc stream updates that do not require a
	 * full modeset below.
	 */
8475
	if (!(enable && aconnector && new_crtc_state->active))
8476 8477 8478 8479 8480 8481 8482 8483 8484 8485
		return 0;
	/*
	 * Given above conditions, the dc state cannot be NULL because:
	 * 1. We're in the process of enabling CRTCs (just been added
	 *    to the dc context, or already is on the context)
	 * 2. Has a valid connector attached, and
	 * 3. Is currently active and enabled.
	 * => The dc stream state currently exists.
	 */
	BUG_ON(dm_new_crtc_state->stream == NULL);
8486

8487 8488 8489 8490
	/* Scaling or underscan settings */
	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
		update_stream_scaling_settings(
			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
8491

8492 8493 8494
	/* ABM settings */
	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;

8495 8496 8497 8498 8499 8500
	/*
	 * Color management settings. We also update color properties
	 * when a modeset is needed, to ensure it gets reprogrammed.
	 */
	if (dm_new_crtc_state->base.color_mgmt_changed ||
	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
8501
		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
8502 8503
		if (ret)
			goto fail;
8504
	}
8505

8506 8507 8508 8509
	/* Update Freesync settings. */
	get_freesync_config_for_crtc(dm_new_crtc_state,
				     dm_new_conn_state);

8510
	return ret;
8511 8512 8513 8514 8515

fail:
	if (new_stream)
		dc_stream_release(new_stream);
	return ret;
8516
}
8517

8518 8519 8520 8521 8522 8523 8524 8525 8526 8527
static bool should_reset_plane(struct drm_atomic_state *state,
			       struct drm_plane *plane,
			       struct drm_plane_state *old_plane_state,
			       struct drm_plane_state *new_plane_state)
{
	struct drm_plane *other;
	struct drm_plane_state *old_other_state, *new_other_state;
	struct drm_crtc_state *new_crtc_state;
	int i;

8528 8529 8530 8531 8532 8533 8534 8535
	/*
	 * TODO: Remove this hack once the checks below are sufficient
	 * enough to determine when we need to reset all the planes on
	 * the stream.
	 */
	if (state->allow_modeset)
		return true;

8536 8537 8538 8539 8540 8541 8542 8543 8544 8545 8546 8547 8548 8549
	/* Exit early if we know that we're adding or removing the plane. */
	if (old_plane_state->crtc != new_plane_state->crtc)
		return true;

	/* old crtc == new_crtc == NULL, plane not in context. */
	if (!new_plane_state->crtc)
		return false;

	new_crtc_state =
		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);

	if (!new_crtc_state)
		return true;

8550 8551 8552 8553
	/* CRTC Degamma changes currently require us to recreate planes. */
	if (new_crtc_state->color_mgmt_changed)
		return true;

8554 8555 8556 8557 8558 8559 8560 8561 8562 8563 8564 8565
	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
		return true;

	/*
	 * If there are any new primary or overlay planes being added or
	 * removed then the z-order can potentially change. To ensure
	 * correct z-order and pipe acquisition the current DC architecture
	 * requires us to remove and recreate all existing planes.
	 *
	 * TODO: Come up with a more elegant solution for this.
	 */
	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
8566
		struct amdgpu_framebuffer *old_afb, *new_afb;
8567 8568 8569 8570 8571 8572 8573 8574 8575 8576
		if (other->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		if (old_other_state->crtc != new_plane_state->crtc &&
		    new_other_state->crtc != new_plane_state->crtc)
			continue;

		if (old_other_state->crtc != new_other_state->crtc)
			return true;

8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601
		/* Src/dst size and scaling updates. */
		if (old_other_state->src_w != new_other_state->src_w ||
		    old_other_state->src_h != new_other_state->src_h ||
		    old_other_state->crtc_w != new_other_state->crtc_w ||
		    old_other_state->crtc_h != new_other_state->crtc_h)
			return true;

		/* Rotation / mirroring updates. */
		if (old_other_state->rotation != new_other_state->rotation)
			return true;

		/* Blending updates. */
		if (old_other_state->pixel_blend_mode !=
		    new_other_state->pixel_blend_mode)
			return true;

		/* Alpha updates. */
		if (old_other_state->alpha != new_other_state->alpha)
			return true;

		/* Colorspace changes. */
		if (old_other_state->color_range != new_other_state->color_range ||
		    old_other_state->color_encoding != new_other_state->color_encoding)
			return true;

8602 8603 8604 8605 8606 8607 8608 8609
		/* Framebuffer checks fall at the end. */
		if (!old_other_state->fb || !new_other_state->fb)
			continue;

		/* Pixel format changes can require bandwidth updates. */
		if (old_other_state->fb->format != new_other_state->fb->format)
			return true;

8610 8611
		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
8612 8613

		/* Tiling and DCC changes also require bandwidth updates. */
8614 8615
		if (old_afb->tiling_flags != new_afb->tiling_flags ||
		    old_afb->base.modifier != new_afb->base.modifier)
8616 8617 8618 8619 8620 8621
			return true;
	}

	return false;
}

8622 8623 8624 8625 8626 8627 8628
static int dm_update_plane_state(struct dc *dc,
				 struct drm_atomic_state *state,
				 struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state,
				 struct drm_plane_state *new_plane_state,
				 bool enable,
				 bool *lock_and_validation_needed)
8629
{
8630 8631

	struct dm_atomic_state *dm_state = NULL;
8632
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
8633
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
8634 8635
	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
8636
	struct amdgpu_crtc *new_acrtc;
8637
	bool needs_reset;
8638
	int ret = 0;
8639

8640

8641 8642 8643 8644
	new_plane_crtc = new_plane_state->crtc;
	old_plane_crtc = old_plane_state->crtc;
	dm_new_plane_state = to_dm_plane_state(new_plane_state);
	dm_old_plane_state = to_dm_plane_state(old_plane_state);
8645

8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656 8657 8658 8659 8660
	/*TODO Implement better atomic check for cursor plane */
	if (plane->type == DRM_PLANE_TYPE_CURSOR) {
		if (!enable || !new_plane_crtc ||
			drm_atomic_plane_disabling(plane->state, new_plane_state))
			return 0;

		new_acrtc = to_amdgpu_crtc(new_plane_crtc);

		if ((new_plane_state->crtc_w > new_acrtc->max_cursor_width) ||
			(new_plane_state->crtc_h > new_acrtc->max_cursor_height)) {
			DRM_DEBUG_ATOMIC("Bad cursor size %d x %d\n",
							 new_plane_state->crtc_w, new_plane_state->crtc_h);
			return -EINVAL;
		}

8661
		return 0;
8662
	}
8663

8664 8665 8666
	needs_reset = should_reset_plane(state, plane, old_plane_state,
					 new_plane_state);

8667 8668
	/* Remove any changed/removed planes */
	if (!enable) {
8669
		if (!needs_reset)
8670
			return 0;
8671

8672 8673
		if (!old_plane_crtc)
			return 0;
8674

8675 8676 8677
		old_crtc_state = drm_atomic_get_old_crtc_state(
				state, old_plane_crtc);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8678

8679 8680
		if (!dm_old_crtc_state->stream)
			return 0;
8681

8682 8683
		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, old_plane_crtc->base.id);
8684

8685 8686 8687
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			return ret;
8688

8689 8690 8691 8692 8693
		if (!dc_remove_plane_from_context(
				dc,
				dm_old_crtc_state->stream,
				dm_old_plane_state->dc_state,
				dm_state->context)) {
8694

8695
			return -EINVAL;
8696
		}
8697

8698

8699 8700
		dc_plane_state_release(dm_old_plane_state->dc_state);
		dm_new_plane_state->dc_state = NULL;
8701

8702
		*lock_and_validation_needed = true;
8703

8704 8705
	} else { /* Add new planes */
		struct dc_plane_state *dc_new_plane_state;
8706

8707 8708
		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
			return 0;
8709

8710 8711
		if (!new_plane_crtc)
			return 0;
8712

8713 8714
		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8715

8716 8717
		if (!dm_new_crtc_state->stream)
			return 0;
8718

8719
		if (!needs_reset)
8720
			return 0;
8721

8722 8723 8724 8725
		ret = dm_plane_helper_check_state(new_plane_state, new_crtc_state);
		if (ret)
			return ret;

8726
		WARN_ON(dm_new_plane_state->dc_state);
8727

8728 8729 8730
		dc_new_plane_state = dc_create_plane_state(dc);
		if (!dc_new_plane_state)
			return -ENOMEM;
8731

8732 8733
		DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, new_plane_crtc->base.id);
8734

8735
		ret = fill_dc_plane_attributes(
8736
			drm_to_adev(new_plane_crtc->dev),
8737 8738 8739 8740 8741 8742 8743
			dc_new_plane_state,
			new_plane_state,
			new_crtc_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
8744

8745 8746 8747 8748 8749
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
8750

8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761 8762
		/*
		 * Any atomic check errors that occur after this will
		 * not need a release. The plane state will be attached
		 * to the stream, and therefore part of the atomic
		 * state. It'll be released when the atomic state is
		 * cleaned.
		 */
		if (!dc_add_plane_to_context(
				dc,
				dm_new_crtc_state->stream,
				dc_new_plane_state,
				dm_state->context)) {
8763

8764 8765 8766
			dc_plane_state_release(dc_new_plane_state);
			return -EINVAL;
		}
8767

8768
		dm_new_plane_state->dc_state = dc_new_plane_state;
8769

8770 8771 8772 8773 8774 8775
		/* Tell DC to do a full surface update every time there
		 * is a plane change. Inefficient, but works for now.
		 */
		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;

		*lock_and_validation_needed = true;
8776
	}
8777 8778


8779 8780
	return ret;
}
8781

8782
#if defined(CONFIG_DRM_AMD_DC_DCN)
8783 8784 8785 8786 8787 8788 8789 8790 8791 8792 8793 8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804
static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
{
	struct drm_connector *connector;
	struct drm_connector_state *conn_state;
	struct amdgpu_dm_connector *aconnector = NULL;
	int i;
	for_each_new_connector_in_state(state, connector, conn_state, i) {
		if (conn_state->crtc != crtc)
			continue;

		aconnector = to_amdgpu_dm_connector(connector);
		if (!aconnector->port || !aconnector->mst_port)
			aconnector = NULL;
		else
			break;
	}

	if (!aconnector)
		return 0;

	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_port->mst_mgr);
}
8805
#endif
8806

8807 8808 8809 8810 8811 8812 8813 8814 8815 8816 8817 8818 8819 8820 8821
/**
 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
 * @dev: The DRM device
 * @state: The atomic state to commit
 *
 * Validate that the given atomic state is programmable by DC into hardware.
 * This involves constructing a &struct dc_state reflecting the new hardware
 * state we wish to commit, then querying DC to see if it is programmable. It's
 * important not to modify the existing DC state. Otherwise, atomic_check
 * may unexpectedly commit hardware changes.
 *
 * When validating the DC state, it's important that the right locks are
 * acquired. For full updates case which removes/adds/updates streams on one
 * CRTC while flipping on another CRTC, acquiring global lock will guarantee
 * that any such full update commit will wait for completion of any outstanding
8822
 * flip using DRMs synchronization events.
8823 8824 8825 8826 8827 8828 8829 8830
 *
 * Note that DM adds the affected connectors for all CRTCs in state, when that
 * might not seem necessary. This is because DC stream creation requires the
 * DC sink, which is tied to the DRM connector state. Cleaning this up should
 * be possible but non-trivial - a possible TODO item.
 *
 * Return: -Error code if validation failed.
 */
8831 8832
static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state)
8833
{
8834
	struct amdgpu_device *adev = drm_to_adev(dev);
8835
	struct dm_atomic_state *dm_state = NULL;
8836 8837
	struct dc *dc = adev->dm.dc;
	struct drm_connector *connector;
8838
	struct drm_connector_state *old_con_state, *new_con_state;
8839
	struct drm_crtc *crtc;
8840
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
8841 8842
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
8843
	enum dc_status status;
8844
	int ret, i;
8845 8846
	bool lock_and_validation_needed = false;

8847 8848
	trace_amdgpu_dm_atomic_check_begin(state);

8849
	ret = drm_atomic_helper_check_modeset(dev, state);
8850 8851
	if (ret)
		goto fail;
8852

8853 8854 8855 8856 8857 8858 8859 8860 8861 8862 8863 8864 8865 8866 8867 8868 8869 8870 8871 8872 8873 8874 8875
	/* Check connector changes */
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);

		/* Skip connectors that are disabled or part of modeset already. */
		if (!old_con_state->crtc && !new_con_state->crtc)
			continue;

		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
		if (IS_ERR(new_crtc_state)) {
			ret = PTR_ERR(new_crtc_state);
			goto fail;
		}

		if (dm_old_con_state->abm_level !=
		    dm_new_con_state->abm_level)
			new_crtc_state->connectors_changed = true;
	}

8876
#if defined(CONFIG_DRM_AMD_DC_DCN)
8877 8878 8879 8880 8881 8882 8883 8884 8885
	if (adev->asic_type >= CHIP_NAVI10) {
		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
				ret = add_affected_mst_dsc_crtcs(state, crtc);
				if (ret)
					goto fail;
			}
		}
	}
8886
#endif
8887 8888
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
8889
		    !new_crtc_state->color_mgmt_changed &&
8890
		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled)
8891
			continue;
8892

8893 8894
		if (!new_crtc_state->enable)
			continue;
8895

8896 8897 8898
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			return ret;
8899

8900 8901 8902
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
8903 8904
	}

8905 8906 8907 8908 8909 8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921 8922 8923 8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937 8938 8939 8940
	/*
	 * Add all primary and overlay planes on the CRTC to the state
	 * whenever a plane is enabled to maintain correct z-ordering
	 * and to enable fast surface updates.
	 */
	drm_for_each_crtc(crtc, dev) {
		bool modified = false;

		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			if (new_plane_state->crtc == crtc ||
			    old_plane_state->crtc == crtc) {
				modified = true;
				break;
			}
		}

		if (!modified)
			continue;

		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			new_plane_state =
				drm_atomic_get_plane_state(state, plane);

			if (IS_ERR(new_plane_state)) {
				ret = PTR_ERR(new_plane_state);
				goto fail;
			}
		}
	}

8941
	/* Remove exiting planes if they are modified */
8942 8943 8944 8945 8946 8947 8948 8949
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    false,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
8950 8951 8952
	}

	/* Disable all crtcs which require disable */
8953 8954 8955 8956 8957 8958 8959 8960
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   false,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
8961 8962 8963
	}

	/* Enable all crtcs which require enable */
8964 8965 8966 8967 8968 8969 8970 8971
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   true,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
8972 8973 8974
	}

	/* Add new/modified planes */
8975 8976 8977 8978 8979 8980 8981 8982
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    true,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
8983 8984
	}

8985 8986 8987 8988
	/* Run this here since we want to validate the streams we created */
	ret = drm_atomic_helper_check_planes(dev, state);
	if (ret)
		goto fail;
8989

8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009
	if (state->legacy_cursor_update) {
		/*
		 * This is a fast cursor update coming from the plane update
		 * helper, check if it can be done asynchronously for better
		 * performance.
		 */
		state->async_update =
			!drm_atomic_helper_async_check(dev, state);

		/*
		 * Skip the remaining global validation if this is an async
		 * update. Cursor updates can be done without affecting
		 * state or bandwidth calcs and this avoids the performance
		 * penalty of locking the private state object and
		 * allocating a new dc_state.
		 */
		if (state->async_update)
			return 0;
	}

L
Leo (Sunpeng) Li 已提交
9010
	/* Check scaling and underscan changes*/
9011
	/* TODO Removed scaling changes validation due to inability to commit
9012 9013 9014
	 * new stream into context w\o causing full reset. Need to
	 * decide how to handle.
	 */
9015
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
9016 9017 9018
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
9019 9020

		/* Skip any modesets/resets */
9021 9022
		if (!acrtc || drm_atomic_crtc_needs_modeset(
				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
9023 9024
			continue;

9025
		/* Skip any thing not scale or underscan changes */
9026
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
9027 9028 9029 9030 9031
			continue;

		lock_and_validation_needed = true;
	}

9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043
	/**
	 * Streams and planes are reset when there are changes that affect
	 * bandwidth. Anything that affects bandwidth needs to go through
	 * DC global validation to ensure that the configuration can be applied
	 * to hardware.
	 *
	 * We have to currently stall out here in atomic_check for outstanding
	 * commits to finish in this case because our IRQ handlers reference
	 * DRM state directly - we can end up disabling interrupts too early
	 * if we don't.
	 *
	 * TODO: Remove this stall and drop DM state private objects.
9044
	 */
9045
	if (lock_and_validation_needed) {
9046 9047 9048
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
9049 9050 9051 9052

		ret = do_aquire_global_lock(dev, state);
		if (ret)
			goto fail;
9053

9054
#if defined(CONFIG_DRM_AMD_DC_DCN)
9055 9056 9057
		if (!compute_mst_dsc_configs_for_state(state, dm_state->context))
			goto fail;

9058 9059 9060
		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context);
		if (ret)
			goto fail;
9061
#endif
9062

9063 9064 9065 9066 9067 9068 9069 9070 9071
		/*
		 * Perform validation of MST topology in the state:
		 * We need to perform MST atomic check before calling
		 * dc_validate_global_state(), or there is a chance
		 * to get stuck in an infinite loop and hang eventually.
		 */
		ret = drm_dp_mst_atomic_check(state);
		if (ret)
			goto fail;
9072 9073 9074 9075
		status = dc_validate_global_state(dc, dm_state->context, false);
		if (status != DC_OK) {
			DC_LOG_WARNING("DC global validation failure: %s (%d)",
				       dc_status_to_str(status), status);
9076 9077 9078
			ret = -EINVAL;
			goto fail;
		}
9079
	} else {
9080
		/*
9081 9082 9083 9084 9085 9086
		 * The commit is a fast update. Fast updates shouldn't change
		 * the DC context, affect global validation, and can have their
		 * commit work done in parallel with other commits not touching
		 * the same resource. If we have a new DC context as part of
		 * the DM atomic state from validation we need to free it and
		 * retain the existing one instead.
9087 9088 9089 9090 9091
		 *
		 * Furthermore, since the DM atomic state only contains the DC
		 * context and can safely be annulled, we can free the state
		 * and clear the associated private object now to free
		 * some memory and avoid a possible use-after-free later.
9092
		 */
9093

9094 9095
		for (i = 0; i < state->num_private_objs; i++) {
			struct drm_private_obj *obj = state->private_objs[i].ptr;
9096

9097 9098
			if (obj->funcs == adev->dm.atomic_obj.funcs) {
				int j = state->num_private_objs-1;
9099

9100 9101 9102 9103 9104 9105 9106 9107 9108 9109
				dm_atomic_destroy_state(obj,
						state->private_objs[i].state);

				/* If i is not at the end of the array then the
				 * last element needs to be moved to where i was
				 * before the array can safely be truncated.
				 */
				if (i != j)
					state->private_objs[i] =
						state->private_objs[j];
9110

9111 9112 9113 9114 9115 9116 9117 9118
				state->private_objs[j].ptr = NULL;
				state->private_objs[j].state = NULL;
				state->private_objs[j].old_state = NULL;
				state->private_objs[j].new_state = NULL;

				state->num_private_objs = j;
				break;
			}
9119
		}
9120 9121
	}

9122 9123 9124 9125 9126
	/* Store the overall update type for use later in atomic check. */
	for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) {
		struct dm_crtc_state *dm_new_crtc_state =
			to_dm_crtc_state(new_crtc_state);

9127 9128 9129
		dm_new_crtc_state->update_type = lock_and_validation_needed ?
							 UPDATE_TYPE_FULL :
							 UPDATE_TYPE_FAST;
9130 9131 9132 9133
	}

	/* Must be success */
	WARN_ON(ret);
9134 9135 9136

	trace_amdgpu_dm_atomic_check_finish(state, ret);

9137 9138 9139 9140
	return ret;

fail:
	if (ret == -EDEADLK)
9141
		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
9142
	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
9143
		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
9144
	else
9145
		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
9146

9147 9148
	trace_amdgpu_dm_atomic_check_finish(state, ret);

9149 9150 9151
	return ret;
}

9152 9153
static bool is_dp_capable_without_timing_msa(struct dc *dc,
					     struct amdgpu_dm_connector *amdgpu_dm_connector)
9154 9155 9156 9157
{
	uint8_t dpcd_data;
	bool capable = false;

9158
	if (amdgpu_dm_connector->dc_link &&
9159 9160
		dm_helpers_dp_read_dpcd(
				NULL,
9161
				amdgpu_dm_connector->dc_link,
9162 9163 9164 9165 9166 9167 9168 9169
				DP_DOWN_STREAM_PORT_COUNT,
				&dpcd_data,
				sizeof(dpcd_data))) {
		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
	}

	return capable;
}
9170 9171
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid)
9172 9173 9174 9175 9176 9177
{
	int i;
	bool edid_check_required;
	struct detailed_timing *timing;
	struct detailed_non_pixel *data;
	struct detailed_data_monitor_range *range;
9178 9179
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
9180
	struct dm_connector_state *dm_con_state = NULL;
9181 9182

	struct drm_device *dev = connector->dev;
9183
	struct amdgpu_device *adev = drm_to_adev(dev);
9184
	bool freesync_capable = false;
9185

9186 9187
	if (!connector->state) {
		DRM_ERROR("%s - Connector has no state", __func__);
9188
		goto update;
9189 9190
	}

9191 9192 9193 9194 9195 9196 9197
	if (!edid) {
		dm_con_state = to_dm_connector_state(connector->state);

		amdgpu_dm_connector->min_vfreq = 0;
		amdgpu_dm_connector->max_vfreq = 0;
		amdgpu_dm_connector->pixel_clock_mhz = 0;

9198
		goto update;
9199 9200
	}

9201 9202
	dm_con_state = to_dm_connector_state(connector->state);

9203
	edid_check_required = false;
9204
	if (!amdgpu_dm_connector->dc_sink) {
9205
		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
9206
		goto update;
9207 9208
	}
	if (!adev->dm.freesync_module)
9209
		goto update;
9210 9211 9212 9213
	/*
	 * if edid non zero restrict freesync only for dp and edp
	 */
	if (edid) {
9214 9215
		if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
			|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
9216 9217
			edid_check_required = is_dp_capable_without_timing_msa(
						adev->dm.dc,
9218
						amdgpu_dm_connector);
9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230 9231 9232 9233 9234 9235 9236 9237 9238 9239 9240 9241
		}
	}
	if (edid_check_required == true && (edid->version > 1 ||
	   (edid->version == 1 && edid->revision > 1))) {
		for (i = 0; i < 4; i++) {

			timing	= &edid->detailed_timings[i];
			data	= &timing->data.other_data;
			range	= &data->data.range;
			/*
			 * Check if monitor has continuous frequency mode
			 */
			if (data->type != EDID_DETAIL_MONITOR_RANGE)
				continue;
			/*
			 * Check for flag range limits only. If flag == 1 then
			 * no additional timing information provided.
			 * Default GTF, GTF Secondary curve and CVT are not
			 * supported
			 */
			if (range->flags != 1)
				continue;

9242 9243 9244
			amdgpu_dm_connector->min_vfreq = range->min_vfreq;
			amdgpu_dm_connector->max_vfreq = range->max_vfreq;
			amdgpu_dm_connector->pixel_clock_mhz =
9245 9246 9247 9248
				range->pixel_clock_mhz * 10;
			break;
		}

9249
		if (amdgpu_dm_connector->max_vfreq -
9250 9251
		    amdgpu_dm_connector->min_vfreq > 10) {

9252
			freesync_capable = true;
9253 9254
		}
	}
9255 9256 9257 9258 9259 9260 9261 9262

update:
	if (dm_con_state)
		dm_con_state->freesync_capable = freesync_capable;

	if (connector->vrr_capable_property)
		drm_connector_set_vrr_capable_property(connector,
						       freesync_capable);
9263 9264
}

R
Roman Li 已提交
9265 9266 9267 9268 9269 9270 9271 9272 9273 9274
static void amdgpu_dm_set_psr_caps(struct dc_link *link)
{
	uint8_t dpcd_data[EDP_PSR_RECEIVER_CAP_SIZE];

	if (!(link->connector_signal & SIGNAL_TYPE_EDP))
		return;
	if (link->type == dc_connection_none)
		return;
	if (dm_helpers_dp_read_dpcd(NULL, link, DP_PSR_SUPPORT,
					dpcd_data, sizeof(dpcd_data))) {
9275 9276 9277
		link->dpcd_caps.psr_caps.psr_version = dpcd_data[0];

		if (dpcd_data[0] == 0) {
9278
			link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
9279 9280
			link->psr_settings.psr_feature_enabled = false;
		} else {
9281
			link->psr_settings.psr_version = DC_PSR_VERSION_1;
9282 9283 9284 9285
			link->psr_settings.psr_feature_enabled = true;
		}

		DRM_INFO("PSR support:%d\n", link->psr_settings.psr_feature_enabled);
R
Roman Li 已提交
9286 9287 9288 9289 9290 9291 9292 9293 9294 9295 9296 9297 9298 9299 9300 9301 9302 9303 9304 9305 9306
	}
}

/*
 * amdgpu_dm_link_setup_psr() - configure psr link
 * @stream: stream state
 *
 * Return: true if success
 */
static bool amdgpu_dm_link_setup_psr(struct dc_stream_state *stream)
{
	struct dc_link *link = NULL;
	struct psr_config psr_config = {0};
	struct psr_context psr_context = {0};
	bool ret = false;

	if (stream == NULL)
		return false;

	link = stream->link;

9307
	psr_config.psr_version = link->dpcd_caps.psr_caps.psr_version;
R
Roman Li 已提交
9308 9309 9310 9311 9312 9313 9314 9315 9316 9317 9318

	if (psr_config.psr_version > 0) {
		psr_config.psr_exit_link_training_required = 0x1;
		psr_config.psr_frame_capture_indication_req = 0;
		psr_config.psr_rfb_setup_time = 0x37;
		psr_config.psr_sdp_transmit_line_num_deadline = 0x20;
		psr_config.allow_smu_optimizations = 0x0;

		ret = dc_link_setup_psr(link, stream, &psr_config, &psr_context);

	}
9319
	DRM_DEBUG_DRIVER("PSR link: %d\n",	link->psr_settings.psr_feature_enabled);
R
Roman Li 已提交
9320 9321 9322 9323 9324 9325 9326 9327 9328 9329 9330 9331 9332

	return ret;
}

/*
 * amdgpu_dm_psr_enable() - enable psr f/w
 * @stream: stream state
 *
 * Return: true if success
 */
bool amdgpu_dm_psr_enable(struct dc_stream_state *stream)
{
	struct dc_link *link = stream->link;
9333 9334 9335 9336 9337 9338 9339
	unsigned int vsync_rate_hz = 0;
	struct dc_static_screen_params params = {0};
	/* Calculate number of static frames before generating interrupt to
	 * enter PSR.
	 */
	// Init fail safe of 2 frames static
	unsigned int num_frames_static = 2;
R
Roman Li 已提交
9340 9341 9342

	DRM_DEBUG_DRIVER("Enabling psr...\n");

9343 9344 9345 9346 9347 9348 9349 9350 9351
	vsync_rate_hz = div64_u64(div64_u64((
			stream->timing.pix_clk_100hz * 100),
			stream->timing.v_total),
			stream->timing.h_total);

	/* Round up
	 * Calculate number of frames such that at least 30 ms of time has
	 * passed.
	 */
9352 9353
	if (vsync_rate_hz != 0) {
		unsigned int frame_time_microsec = 1000000 / vsync_rate_hz;
9354
		num_frames_static = (30000 / frame_time_microsec) + 1;
9355
	}
9356 9357 9358 9359 9360

	params.triggers.cursor_update = true;
	params.triggers.overlay_update = true;
	params.triggers.surface_update = true;
	params.num_frames = num_frames_static;
R
Roman Li 已提交
9361

9362
	dc_stream_set_static_screen_params(link->ctx->dc,
R
Roman Li 已提交
9363
					   &stream, 1,
9364
					   &params);
R
Roman Li 已提交
9365 9366 9367 9368 9369 9370 9371 9372 9373 9374 9375 9376 9377 9378 9379 9380 9381

	return dc_link_set_psr_allow_active(link, true, false);
}

/*
 * amdgpu_dm_psr_disable() - disable psr f/w
 * @stream:  stream state
 *
 * Return: true if success
 */
static bool amdgpu_dm_psr_disable(struct dc_stream_state *stream)
{

	DRM_DEBUG_DRIVER("Disabling psr...\n");

	return dc_link_set_psr_allow_active(stream->link, false, true);
}
9382

9383 9384 9385 9386 9387 9388 9389 9390 9391 9392 9393 9394
/*
 * amdgpu_dm_psr_disable() - disable psr f/w
 * if psr is enabled on any stream
 *
 * Return: true if success
 */
static bool amdgpu_dm_psr_disable_all(struct amdgpu_display_manager *dm)
{
	DRM_DEBUG_DRIVER("Disabling psr if psr is enabled on any stream\n");
	return dc_set_psr_allow_active(dm->dc, false);
}

9395 9396
void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
{
9397
	struct amdgpu_device *adev = drm_to_adev(dev);
9398 9399 9400 9401 9402 9403 9404 9405 9406 9407 9408 9409 9410 9411 9412
	struct dc *dc = adev->dm.dc;
	int i;

	mutex_lock(&adev->dm.dc_lock);
	if (dc->current_state) {
		for (i = 0; i < dc->current_state->stream_count; ++i)
			dc->current_state->streams[i]
				->triggered_crtc_reset.enabled =
				adev->dm.force_timing_sync;

		dm_enable_per_frame_crtc_master_sync(dc->current_state);
		dc_trigger_sync(dc, dc->current_state);
	}
	mutex_unlock(&adev->dm.dc_lock);
}
9413 9414 9415 9416 9417 9418 9419 9420 9421 9422 9423 9424 9425 9426 9427 9428 9429 9430 9431 9432 9433 9434 9435 9436 9437 9438 9439 9440 9441 9442 9443 9444 9445 9446 9447 9448 9449 9450

void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
		       uint32_t value, const char *func_name)
{
#ifdef DM_CHECK_ADDR_0
	if (address == 0) {
		DC_ERR("invalid register write. address = 0");
		return;
	}
#endif
	cgs_write_register(ctx->cgs_device, address, value);
	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
}

uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
			  const char *func_name)
{
	uint32_t value;
#ifdef DM_CHECK_ADDR_0
	if (address == 0) {
		DC_ERR("invalid register read; address = 0\n");
		return 0;
	}
#endif

	if (ctx->dmub_srv &&
	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
		ASSERT(false);
		return 0;
	}

	value = cgs_read_register(ctx->cgs_device, address);

	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);

	return value;
}