amdgpu_dm.c 192.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

D
David Francis 已提交
26 27 28
/* The caprices of the preprocessor require that this be declared right here */
#define CREATE_TRACE_POINTS

29 30
#include "dm_services_types.h"
#include "dc.h"
31
#include "dc/inc/core_types.h"
32 33 34

#include "vid.h"
#include "amdgpu.h"
35
#include "amdgpu_display.h"
D
David Francis 已提交
36
#include "amdgpu_ucode.h"
37 38
#include "atom.h"
#include "amdgpu_dm.h"
39
#include "amdgpu_pm.h"
40 41 42 43

#include "amd_shared.h"
#include "amdgpu_dm_irq.h"
#include "dm_helpers.h"
44
#include "amdgpu_dm_mst_types.h"
45 46 47
#if defined(CONFIG_DEBUG_FS)
#include "amdgpu_dm_debugfs.h"
#endif
48 49 50 51 52 53

#include "ivsrcid/ivsrcid_vislands30.h"

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/version.h>
54
#include <linux/types.h>
55
#include <linux/pm_runtime.h>
D
David Francis 已提交
56
#include <linux/firmware.h>
57

58
#include <drm/drmP.h>
59
#include <drm/drm_atomic.h>
60
#include <drm/drm_atomic_uapi.h>
61 62
#include <drm/drm_atomic_helper.h>
#include <drm/drm_dp_mst_helper.h>
63 64
#include <drm/drm_fb_helper.h>
#include <drm/drm_edid.h>
65

66 67 68
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
#include "ivsrcid/irqsrcs_dcn_1_0.h"

69 70
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
71 72
#include "soc15_hw_ip.h"
#include "vega10_ip_offset.h"
73 74 75 76

#include "soc15_common.h"
#endif

77
#include "modules/inc/mod_freesync.h"
D
David Francis 已提交
78
#include "modules/power/power_helpers.h"
79
#include "modules/inc/mod_info_packet.h"
80

D
David Francis 已提交
81 82
#define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
83

84 85 86 87 88 89 90 91 92 93
/**
 * DOC: overview
 *
 * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
 * **dm**) sits between DRM and DC. It acts as a liason, converting DRM
 * requests into DC requests, and DC responses into DRM responses.
 *
 * The root control structure is &struct amdgpu_display_manager.
 */

94 95 96 97
/* basic init/fini API */
static int amdgpu_dm_init(struct amdgpu_device *adev);
static void amdgpu_dm_fini(struct amdgpu_device *adev);

98 99
/*
 * initializes drm_device display related structures, based on the information
100 101 102 103 104 105 106 107 108 109 110 111 112
 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
 * drm_encoder, drm_mode_config
 *
 * Returns 0 on success
 */
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
/* removes and deallocates the drm structures, created by the above function */
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);

static void
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
H
Harry Wentland 已提交
113
				struct drm_plane *plane,
114 115
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap);
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t link_index);
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *amdgpu_dm_connector,
				    uint32_t link_index,
				    struct amdgpu_encoder *amdgpu_encoder);
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index);

static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);

static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock);

static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);

static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state);

138 139
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state);
140

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
/*
 * dm_vblank_get_counter
 *
 * @brief
 * Get counter for number of vertical blanks
 *
 * @param
 * struct amdgpu_device *adev - [in] desired amdgpu device
 * int disp_idx - [in] which CRTC to get the counter from
 *
 * @return
 * Counter for vertical blanks
 */
static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
{
	if (crtc >= adev->mode_info.num_crtc)
		return 0;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
160 161
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
				acrtc->base.state);
162

163 164

		if (acrtc_state->stream == NULL) {
165 166
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
167 168 169
			return 0;
		}

170
		return dc_stream_get_vblank_counter(acrtc_state->stream);
171 172 173 174
	}
}

static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
175
				  u32 *vbl, u32 *position)
176
{
177 178
	uint32_t v_blank_start, v_blank_end, h_position, v_position;

179 180 181 182
	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
		return -EINVAL;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
183 184
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
						acrtc->base.state);
185

186
		if (acrtc_state->stream ==  NULL) {
187 188
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
189 190 191
			return 0;
		}

192 193 194 195
		/*
		 * TODO rework base driver to use values directly.
		 * for now parse it back into reg-format
		 */
196
		dc_stream_get_scanoutpos(acrtc_state->stream,
197 198 199 200 201
					 &v_blank_start,
					 &v_blank_end,
					 &h_position,
					 &v_position);

202 203
		*position = v_position | (h_position << 16);
		*vbl = v_blank_start | (v_blank_end << 16);
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
	}

	return 0;
}

static bool dm_is_idle(void *handle)
{
	/* XXX todo */
	return true;
}

static int dm_wait_for_idle(void *handle)
{
	/* XXX todo */
	return 0;
}

static bool dm_check_soft_reset(void *handle)
{
	return false;
}

static int dm_soft_reset(void *handle)
{
	/* XXX todo */
	return 0;
}

232 233 234
static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device *adev,
		     int otg_inst)
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
{
	struct drm_device *dev = adev->ddev;
	struct drm_crtc *crtc;
	struct amdgpu_crtc *amdgpu_crtc;

	if (otg_inst == -1) {
		WARN_ON(1);
		return adev->mode_info.crtcs[0];
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->otg_inst == otg_inst)
			return amdgpu_crtc;
	}

	return NULL;
}

255 256 257 258 259 260
static inline bool amdgpu_dm_vrr_active(struct dm_crtc_state *dm_state)
{
	return dm_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE ||
	       dm_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
}

261 262 263 264 265 266
static void dm_pflip_high_irq(void *interrupt_params)
{
	struct amdgpu_crtc *amdgpu_crtc;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	unsigned long flags;
267 268 269 270
	struct drm_pending_vblank_event *e;
	struct dm_crtc_state *acrtc_state;
	uint32_t vpos, hpos, v_blank_start, v_blank_end;
	bool vrr_active;
271 272 273 274

	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);

	/* IRQ could occur when in initial stage */
275
	/* TODO work and BO cleanup */
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	if (amdgpu_crtc == NULL) {
		DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
		return;
	}

	spin_lock_irqsave(&adev->ddev->event_lock, flags);

	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
						 amdgpu_crtc->pflip_status,
						 AMDGPU_FLIP_SUBMITTED,
						 amdgpu_crtc->crtc_id,
						 amdgpu_crtc);
		spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
		return;
	}

293 294 295
	/* page flip completed. */
	e = amdgpu_crtc->event;
	amdgpu_crtc->event = NULL;
296

297 298
	if (!e)
		WARN_ON(1);
299

300 301 302 303 304 305 306 307 308 309 310 311 312
	acrtc_state = to_dm_crtc_state(amdgpu_crtc->base.state);
	vrr_active = amdgpu_dm_vrr_active(acrtc_state);

	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
	if (!vrr_active ||
	    !dc_stream_get_scanoutpos(acrtc_state->stream, &v_blank_start,
				      &v_blank_end, &hpos, &vpos) ||
	    (vpos < v_blank_start)) {
		/* Update to correct count and vblank timestamp if racing with
		 * vblank irq. This also updates to the correct vblank timestamp
		 * even in VRR mode, as scanout is past the front-porch atm.
		 */
		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
313

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
		/* Wake up userspace by sending the pageflip event with proper
		 * count and timestamp of vblank of flip completion.
		 */
		if (e) {
			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);

			/* Event sent, so done with vblank for this flip */
			drm_crtc_vblank_put(&amdgpu_crtc->base);
		}
	} else if (e) {
		/* VRR active and inside front-porch: vblank count and
		 * timestamp for pageflip event will only be up to date after
		 * drm_crtc_handle_vblank() has been executed from late vblank
		 * irq handler after start of back-porch (vline 0). We queue the
		 * pageflip event for send-out by drm_crtc_handle_vblank() with
		 * updated timestamp and count, once it runs after us.
		 *
		 * We need to open-code this instead of using the helper
		 * drm_crtc_arm_vblank_event(), as that helper would
		 * call drm_crtc_accurate_vblank_count(), which we must
		 * not call in VRR mode while we are in front-porch!
		 */

		/* sequence will be replaced by real count during send-out. */
		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
		e->pipe = amdgpu_crtc->crtc_id;

		list_add_tail(&e->base.link, &adev->ddev->vblank_event_list);
		e = NULL;
	}
344

345 346 347 348 349 350 351 352
	/* Keep track of vblank of this flip for flip throttling. We use the
	 * cooked hw counter, as that one incremented at start of this vblank
	 * of pageflip completion, so last_flip_vblank is the forbidden count
	 * for queueing new pageflips if vsync + VRR is enabled.
	 */
	amdgpu_crtc->last_flip_vblank = amdgpu_get_vblank_counter_kms(adev->ddev,
							amdgpu_crtc->crtc_id);

353
	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
354 355
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

356 357 358
	DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
			 amdgpu_crtc->crtc_id, amdgpu_crtc,
			 vrr_active, (int) !e);
359 360
}

361 362 363 364 365 366
static void dm_vupdate_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
	struct dm_crtc_state *acrtc_state;
367
	unsigned long flags;
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382

	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);

	if (acrtc) {
		acrtc_state = to_dm_crtc_state(acrtc->base.state);

		DRM_DEBUG_DRIVER("crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
				 amdgpu_dm_vrr_active(acrtc_state));

		/* Core vblank handling is done here after end of front-porch in
		 * vrr mode, as vblank timestamping will give valid results
		 * while now done after front-porch. This will also deliver
		 * page-flip completion events that have been queued to us
		 * if a pageflip happened inside front-porch.
		 */
383
		if (amdgpu_dm_vrr_active(acrtc_state)) {
384
			drm_crtc_handle_vblank(&acrtc->base);
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401

			/* BTR processing for pre-DCE12 ASICs */
			if (acrtc_state->stream &&
			    adev->family < AMDGPU_FAMILY_AI) {
				spin_lock_irqsave(&adev->ddev->event_lock, flags);
				mod_freesync_handle_v_update(
				    adev->dm.freesync_module,
				    acrtc_state->stream,
				    &acrtc_state->vrr_params);

				dc_stream_adjust_vmin_vmax(
				    adev->dm.dc,
				    acrtc_state->stream,
				    &acrtc_state->vrr_params.adjust);
				spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
			}
		}
402 403 404
	}
}

405 406 407 408 409
static void dm_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
410
	struct dm_crtc_state *acrtc_state;
411
	unsigned long flags;
412

413
	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
414

415
	if (acrtc) {
416 417
		acrtc_state = to_dm_crtc_state(acrtc->base.state);

418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
		DRM_DEBUG_DRIVER("crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
				 amdgpu_dm_vrr_active(acrtc_state));

		/* Core vblank handling at start of front-porch is only possible
		 * in non-vrr mode, as only there vblank timestamping will give
		 * valid results while done in front-porch. Otherwise defer it
		 * to dm_vupdate_high_irq after end of front-porch.
		 */
		if (!amdgpu_dm_vrr_active(acrtc_state))
			drm_crtc_handle_vblank(&acrtc->base);

		/* Following stuff must happen at start of vblank, for crc
		 * computation and below-the-range btr support in vrr mode.
		 */
		amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);

434
		if (acrtc_state->stream && adev->family >= AMDGPU_FAMILY_AI &&
435 436
		    acrtc_state->vrr_params.supported &&
		    acrtc_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE) {
437
			spin_lock_irqsave(&adev->ddev->event_lock, flags);
438 439 440 441 442 443 444 445 446
			mod_freesync_handle_v_update(
				adev->dm.freesync_module,
				acrtc_state->stream,
				&acrtc_state->vrr_params);

			dc_stream_adjust_vmin_vmax(
				adev->dm.dc,
				acrtc_state->stream,
				&acrtc_state->vrr_params.adjust);
447
			spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
448
		}
449
	}
450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
}

static int dm_set_clockgating_state(void *handle,
		  enum amd_clockgating_state state)
{
	return 0;
}

static int dm_set_powergating_state(void *handle,
		  enum amd_powergating_state state)
{
	return 0;
}

/* Prototypes of private functions */
static int dm_early_init(void* handle);

467
/* Allocate memory for FBC compressed data  */
468
static void amdgpu_dm_fbc_init(struct drm_connector *connector)
469
{
470 471
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
472
	struct dm_comressor_info *compressor = &adev->dm.compressor;
473 474
	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
	struct drm_display_mode *mode;
475 476 477 478
	unsigned long max_size = 0;

	if (adev->dm.dc->fbc_compressor == NULL)
		return;
479

480
	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
481 482
		return;

483 484
	if (compressor->bo_ptr)
		return;
485 486


487 488 489
	list_for_each_entry(mode, &connector->modes, head) {
		if (max_size < mode->htotal * mode->vtotal)
			max_size = mode->htotal * mode->vtotal;
490 491 492 493
	}

	if (max_size) {
		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
494
			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
495
			    &compressor->gpu_addr, &compressor->cpu_addr);
496 497

		if (r)
498 499 500 501 502 503
			DRM_ERROR("DM: Failed to initialize FBC\n");
		else {
			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
		}

504 505 506 507
	}

}

508
static int amdgpu_dm_init(struct amdgpu_device *adev)
509 510 511 512 513 514 515 516
{
	struct dc_init_data init_data;
	adev->dm.ddev = adev->ddev;
	adev->dm.adev = adev;

	/* Zero all the fields */
	memset(&init_data, 0, sizeof(init_data));

517 518
	mutex_init(&adev->dm.dc_lock);

519 520 521 522 523 524 525 526 527 528
	if(amdgpu_dm_irq_init(adev)) {
		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
		goto error;
	}

	init_data.asic_id.chip_family = adev->family;

	init_data.asic_id.pci_revision_id = adev->rev_id;
	init_data.asic_id.hw_internal_rev = adev->external_rev_id;

529
	init_data.asic_id.vram_width = adev->gmc.vram_width;
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
	init_data.asic_id.atombios_base_address =
		adev->mode_info.atom_context->bios;

	init_data.driver = adev;

	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);

	if (!adev->dm.cgs_device) {
		DRM_ERROR("amdgpu: failed to create cgs device.\n");
		goto error;
	}

	init_data.cgs_device = adev->dm.cgs_device;

	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;

547 548 549 550 551 552 553 554
	/*
	 * TODO debug why this doesn't work on Raven
	 */
	if (adev->flags & AMD_IS_APU &&
	    adev->asic_type >= CHIP_CARRIZO &&
	    adev->asic_type < CHIP_RAVEN)
		init_data.flags.gpu_vm_support = true;

555 556 557
	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
		init_data.flags.fbc_support = true;

558 559
	init_data.flags.power_down_display_on_boot = true;

560 561 562
	/* Display Core create. */
	adev->dm.dc = dc_create(&init_data);

563
	if (adev->dm.dc) {
564
		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
565
	} else {
566
		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
567 568
		goto error;
	}
569 570 571 572 573 574

	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
	if (!adev->dm.freesync_module) {
		DRM_ERROR(
		"amdgpu: failed to initialize freesync_module.\n");
	} else
575
		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
576 577
				adev->dm.freesync_module);

578 579
	amdgpu_dm_init_color_mod();

580 581 582 583 584 585 586 587 588 589 590 591
	if (amdgpu_dm_initialize_drm_device(adev)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

	/* Update the actual used number of crtc */
	adev->mode_info.num_crtc = adev->dm.display_indexes_num;

	/* TODO: Add_display_info? */

	/* TODO use dynamic cursor width */
592 593
	adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
	adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
594 595 596 597 598 599 600

	if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

601 602 603 604 605
#if defined(CONFIG_DEBUG_FS)
	if (dtn_debugfs_init(adev))
		DRM_ERROR("amdgpu: failed initialize dtn debugfs support.\n");
#endif

606
	DRM_DEBUG_DRIVER("KMS initialized.\n");
607 608 609 610 611

	return 0;
error:
	amdgpu_dm_fini(adev);

612
	return -EINVAL;
613 614
}

615
static void amdgpu_dm_fini(struct amdgpu_device *adev)
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
{
	amdgpu_dm_destroy_drm_device(&adev->dm);
	/*
	 * TODO: pageflip, vlank interrupt
	 *
	 * amdgpu_dm_irq_fini(adev);
	 */

	if (adev->dm.cgs_device) {
		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
		adev->dm.cgs_device = NULL;
	}
	if (adev->dm.freesync_module) {
		mod_freesync_destroy(adev->dm.freesync_module);
		adev->dm.freesync_module = NULL;
	}
	/* DC Destroy TODO: Replace destroy DAL */
633
	if (adev->dm.dc)
634
		dc_destroy(&adev->dm.dc);
635 636 637

	mutex_destroy(&adev->dm.dc_lock);

638 639 640
	return;
}

D
David Francis 已提交
641
static int load_dmcu_fw(struct amdgpu_device *adev)
642
{
D
David Francis 已提交
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
	const char *fw_name_dmcu;
	int r;
	const struct dmcu_firmware_header_v1_0 *hdr;

	switch(adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_VEGA10:
	case CHIP_VEGA12:
	case CHIP_VEGA20:
		return 0;
	case CHIP_RAVEN:
		fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		break;
	default:
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
670
		return -EINVAL;
D
David Francis 已提交
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	}

	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
		return 0;
	}

	r = request_firmware_direct(&adev->dm.fw_dmcu, fw_name_dmcu, adev->dev);
	if (r == -ENOENT) {
		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
		adev->dm.fw_dmcu = NULL;
		return 0;
	}
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't load firmware \"%s\"\n",
			fw_name_dmcu);
		return r;
	}

	r = amdgpu_ucode_validate(adev->dm.fw_dmcu);
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
			fw_name_dmcu);
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
		return r;
	}

	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

711 712
	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);

D
David Francis 已提交
713 714
	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");

715 716 717
	return 0;
}

D
David Francis 已提交
718 719 720 721 722 723 724
static int dm_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	return load_dmcu_fw(adev);
}

725 726
static int dm_sw_fini(void *handle)
{
D
David Francis 已提交
727 728 729 730 731 732 733
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	if(adev->dm.fw_dmcu) {
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
	}

734 735 736
	return 0;
}

737
static int detect_mst_link_for_all_connectors(struct drm_device *dev)
738
{
739
	struct amdgpu_dm_connector *aconnector;
740
	struct drm_connector *connector;
741
	int ret = 0;
742 743 744 745

	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
746
		aconnector = to_amdgpu_dm_connector(connector);
747 748
		if (aconnector->dc_link->type == dc_connection_mst_branch &&
		    aconnector->mst_mgr.aux) {
749
			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
750 751 752 753 754 755 756
					aconnector, aconnector->base.base.id);

			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
			if (ret < 0) {
				DRM_ERROR("DM_MST: Failed to start MST\n");
				((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
				return ret;
757
				}
758
			}
759 760 761
	}

	drm_modeset_unlock(&dev->mode_config.connection_mutex);
762 763 764 765 766
	return ret;
}

static int dm_late_init(void *handle)
{
767
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
768

D
David Francis 已提交
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
	struct dmcu_iram_parameters params;
	unsigned int linear_lut[16];
	int i;
	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
	bool ret;

	for (i = 0; i < 16; i++)
		linear_lut[i] = 0xFFFF * i / 15;

	params.set = 0;
	params.backlight_ramping_start = 0xCCCC;
	params.backlight_ramping_reduction = 0xCCCCCCCC;
	params.backlight_lut_array_size = 16;
	params.backlight_lut_array = linear_lut;

	ret = dmcu_load_iram(dmcu, params);

	if (!ret)
		return -EINVAL;

789
	return detect_mst_link_for_all_connectors(adev->ddev);
790 791 792 793
}

static void s3_handle_mst(struct drm_device *dev, bool suspend)
{
794
	struct amdgpu_dm_connector *aconnector;
795
	struct drm_connector *connector;
796 797 798
	struct drm_dp_mst_topology_mgr *mgr;
	int ret;
	bool need_hotplug = false;
799 800 801

	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);

802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    head) {
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->dc_link->type != dc_connection_mst_branch ||
		    aconnector->mst_port)
			continue;

		mgr = &aconnector->mst_mgr;

		if (suspend) {
			drm_dp_mst_topology_mgr_suspend(mgr);
		} else {
			ret = drm_dp_mst_topology_mgr_resume(mgr);
			if (ret < 0) {
				drm_dp_mst_topology_mgr_set_mst(mgr, false);
				need_hotplug = true;
			}
		}
820 821 822
	}

	drm_modeset_unlock(&dev->mode_config.connection_mutex);
823 824 825

	if (need_hotplug)
		drm_kms_helper_hotplug_event(dev);
826 827
}

828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
/**
 * dm_hw_init() - Initialize DC device
 * @handle: The base driver device containing the amdpgu_dm device.
 *
 * Initialize the &struct amdgpu_display_manager device. This involves calling
 * the initializers of each DM component, then populating the struct with them.
 *
 * Although the function implies hardware initialization, both hardware and
 * software are initialized here. Splitting them out to their relevant init
 * hooks is a future TODO item.
 *
 * Some notable things that are initialized here:
 *
 * - Display Core, both software and hardware
 * - DC modules that we need (freesync and color management)
 * - DRM software states
 * - Interrupt sources and handlers
 * - Vblank support
 * - Debug FS entries, if enabled
 */
848 849 850 851 852 853 854 855 856 857
static int dm_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	/* Create DAL display manager */
	amdgpu_dm_init(adev);
	amdgpu_dm_hpd_init(adev);

	return 0;
}

858 859 860 861 862 863 864 865
/**
 * dm_hw_fini() - Teardown DC device
 * @handle: The base driver device containing the amdpgu_dm device.
 *
 * Teardown components within &struct amdgpu_display_manager that require
 * cleanup. This involves cleaning up the DRM device, DC, and any modules that
 * were loaded. Also flush IRQ workqueues and disable them.
 */
866 867 868 869 870 871 872
static int dm_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_hpd_fini(adev);

	amdgpu_dm_irq_fini(adev);
873
	amdgpu_dm_fini(adev);
874 875 876 877 878 879 880 881 882
	return 0;
}

static int dm_suspend(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct amdgpu_display_manager *dm = &adev->dm;
	int ret = 0;

883 884 885
	WARN_ON(adev->dm.cached_state);
	adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);

886 887 888 889
	s3_handle_mst(adev->ddev, true);

	amdgpu_dm_irq_suspend(adev);

890

891
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
892 893 894 895

	return ret;
}

896 897 898
static struct amdgpu_dm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
					     struct drm_crtc *crtc)
899 900
{
	uint32_t i;
901
	struct drm_connector_state *new_con_state;
902 903 904
	struct drm_connector *connector;
	struct drm_crtc *crtc_from_state;

905 906
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		crtc_from_state = new_con_state->crtc;
907 908

		if (crtc_from_state == crtc)
909
			return to_amdgpu_dm_connector(connector);
910 911 912 913 914
	}

	return NULL;
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
static void emulated_link_detect(struct dc_link *link)
{
	struct dc_sink_init_data sink_init_data = { 0 };
	struct display_sink_capability sink_caps = { 0 };
	enum dc_edid_status edid_status;
	struct dc_context *dc_ctx = link->ctx;
	struct dc_sink *sink = NULL;
	struct dc_sink *prev_sink = NULL;

	link->type = dc_connection_none;
	prev_sink = link->local_sink;

	if (prev_sink != NULL)
		dc_sink_retain(prev_sink);

	switch (link->connector_signal) {
	case SIGNAL_TYPE_HDMI_TYPE_A: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
		break;
	}

	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
		break;
	}

	case SIGNAL_TYPE_DVI_DUAL_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
		break;
	}

	case SIGNAL_TYPE_LVDS: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_LVDS;
		break;
	}

	case SIGNAL_TYPE_EDP: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_EDP;
		break;
	}

	case SIGNAL_TYPE_DISPLAY_PORT: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
		break;
	}

	default:
		DC_ERROR("Invalid connector type! signal:%d\n",
			link->connector_signal);
		return;
	}

	sink_init_data.link = link;
	sink_init_data.sink_signal = sink_caps.signal;

	sink = dc_sink_create(&sink_init_data);
	if (!sink) {
		DC_ERROR("Failed to create sink!\n");
		return;
	}

984
	/* dc_sink_create returns a new reference */
985 986 987 988 989 990 991 992 993 994 995 996
	link->local_sink = sink;

	edid_status = dm_helpers_read_local_edid(
			link->ctx,
			link,
			sink);

	if (edid_status != EDID_OK)
		DC_ERROR("Failed to read EDID");

}

997 998 999 1000 1001
static int dm_resume(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct drm_device *ddev = adev->ddev;
	struct amdgpu_display_manager *dm = &adev->dm;
1002
	struct amdgpu_dm_connector *aconnector;
1003 1004
	struct drm_connector *connector;
	struct drm_crtc *crtc;
1005
	struct drm_crtc_state *new_crtc_state;
1006 1007 1008 1009
	struct dm_crtc_state *dm_new_crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *new_plane_state;
	struct dm_plane_state *dm_new_plane_state;
1010
	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
1011
	enum dc_connection_type new_connection_type = dc_connection_none;
1012
	int i;
1013

1014 1015 1016 1017 1018 1019
	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
	dc_release_state(dm_state->context);
	dm_state->context = dc_create_state(dm->dc);
	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
	dc_resource_state_construct(dm->dc, dm_state->context);

1020 1021 1022
	/* power on hardware */
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	/* program HPD filter */
	dc_resume(dm->dc);

	/* On resume we need to  rewrite the MSTM control bits to enamble MST*/
	s3_handle_mst(ddev, false);

	/*
	 * early enable HPD Rx IRQ, should be done before set mode as short
	 * pulse interrupts are used for MST
	 */
	amdgpu_dm_irq_resume_early(adev);

	/* Do detection*/
1036
	list_for_each_entry(connector, &ddev->mode_config.connector_list, head) {
1037
		aconnector = to_amdgpu_dm_connector(connector);
1038 1039 1040 1041 1042 1043 1044 1045

		/*
		 * this is the case when traversing through already created
		 * MST connectors, should be skipped
		 */
		if (aconnector->mst_port)
			continue;

1046
		mutex_lock(&aconnector->hpd_lock);
1047 1048 1049 1050 1051 1052 1053
		if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none)
			emulated_link_detect(aconnector->dc_link);
		else
			dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
R
Roman Li 已提交
1054 1055 1056 1057

		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
			aconnector->fake_enable = false;

1058 1059
		if (aconnector->dc_sink)
			dc_sink_release(aconnector->dc_sink);
1060 1061
		aconnector->dc_sink = NULL;
		amdgpu_dm_update_connector_after_detect(aconnector);
1062
		mutex_unlock(&aconnector->hpd_lock);
1063 1064
	}

1065
	/* Force mode set in atomic commit */
1066
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
1067
		new_crtc_state->active_changed = true;
1068

1069 1070 1071 1072 1073
	/*
	 * atomic_check is expected to create the dc states. We need to release
	 * them here, since they were duplicated as part of the suspend
	 * procedure.
	 */
1074
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
1075 1076 1077 1078 1079 1080 1081 1082
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (dm_new_crtc_state->stream) {
			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
			dc_stream_release(dm_new_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
		}
	}

1083
	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
1084 1085 1086 1087 1088 1089 1090 1091
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		if (dm_new_plane_state->dc_state) {
			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
			dc_plane_state_release(dm_new_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
		}
	}

1092
	drm_atomic_helper_resume(ddev, dm->cached_state);
1093

1094
	dm->cached_state = NULL;
1095

1096
	amdgpu_dm_irq_resume_late(adev);
1097

1098
	return 0;
1099 1100
}

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
/**
 * DOC: DM Lifecycle
 *
 * DM (and consequently DC) is registered in the amdgpu base driver as a IP
 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
 * the base driver's device list to be initialized and torn down accordingly.
 *
 * The functions to do so are provided as hooks in &struct amd_ip_funcs.
 */

1111 1112 1113
static const struct amd_ip_funcs amdgpu_dm_funcs = {
	.name = "dm",
	.early_init = dm_early_init,
1114
	.late_init = dm_late_init,
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
	.sw_init = dm_sw_init,
	.sw_fini = dm_sw_fini,
	.hw_init = dm_hw_init,
	.hw_fini = dm_hw_fini,
	.suspend = dm_suspend,
	.resume = dm_resume,
	.is_idle = dm_is_idle,
	.wait_for_idle = dm_wait_for_idle,
	.check_soft_reset = dm_check_soft_reset,
	.soft_reset = dm_soft_reset,
	.set_clockgating_state = dm_set_clockgating_state,
	.set_powergating_state = dm_set_powergating_state,
};

const struct amdgpu_ip_block_version dm_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_DCE,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &amdgpu_dm_funcs,
};

1138

1139 1140 1141 1142 1143
/**
 * DOC: atomic
 *
 * *WIP*
 */
1144

1145
static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
1146
	.fb_create = amdgpu_display_user_framebuffer_create,
1147
	.output_poll_changed = drm_fb_helper_output_poll_changed,
1148
	.atomic_check = amdgpu_dm_atomic_check,
1149
	.atomic_commit = amdgpu_dm_atomic_commit,
1150 1151 1152 1153
};

static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
1154 1155
};

1156
static void
1157
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
1158 1159 1160
{
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1161
	struct dc_sink *sink;
1162 1163 1164 1165 1166 1167 1168

	/* MST handled by drm_mst framework */
	if (aconnector->mst_mgr.mst_state == true)
		return;


	sink = aconnector->dc_link->local_sink;
1169 1170
	if (sink)
		dc_sink_retain(sink);
1171

1172 1173
	/*
	 * Edid mgmt connector gets first update only in mode_valid hook and then
1174
	 * the connector sink is set to either fake or physical sink depends on link status.
1175
	 * Skip if already done during boot.
1176 1177 1178 1179
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
			&& aconnector->dc_em_sink) {

1180 1181 1182
		/*
		 * For S3 resume with headless use eml_sink to fake stream
		 * because on resume connector->sink is set to NULL
1183 1184 1185 1186
		 */
		mutex_lock(&dev->mode_config.mutex);

		if (sink) {
1187
			if (aconnector->dc_sink) {
1188
				amdgpu_dm_update_freesync_caps(connector, NULL);
1189 1190 1191 1192
				/*
				 * retain and release below are used to
				 * bump up refcount for sink because the link doesn't point
				 * to it anymore after disconnect, so on next crtc to connector
1193 1194
				 * reshuffle by UMD we will get into unwanted dc_sink release
				 */
1195
				dc_sink_release(aconnector->dc_sink);
1196
			}
1197
			aconnector->dc_sink = sink;
1198
			dc_sink_retain(aconnector->dc_sink);
1199 1200
			amdgpu_dm_update_freesync_caps(connector,
					aconnector->edid);
1201
		} else {
1202
			amdgpu_dm_update_freesync_caps(connector, NULL);
1203
			if (!aconnector->dc_sink) {
1204
				aconnector->dc_sink = aconnector->dc_em_sink;
1205
				dc_sink_retain(aconnector->dc_sink);
1206
			}
1207 1208 1209
		}

		mutex_unlock(&dev->mode_config.mutex);
1210 1211 1212

		if (sink)
			dc_sink_release(sink);
1213 1214 1215 1216 1217 1218 1219
		return;
	}

	/*
	 * TODO: temporary guard to look for proper fix
	 * if this sink is MST sink, we should not do anything
	 */
1220 1221
	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
		dc_sink_release(sink);
1222
		return;
1223
	}
1224 1225

	if (aconnector->dc_sink == sink) {
1226 1227 1228 1229
		/*
		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
		 * Do nothing!!
		 */
1230
		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
1231
				aconnector->connector_id);
1232 1233
		if (sink)
			dc_sink_release(sink);
1234 1235 1236
		return;
	}

1237
	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
1238 1239 1240 1241
		aconnector->connector_id, aconnector->dc_sink, sink);

	mutex_lock(&dev->mode_config.mutex);

1242 1243 1244 1245
	/*
	 * 1. Update status of the drm connector
	 * 2. Send an event and let userspace tell us what to do
	 */
1246
	if (sink) {
1247 1248 1249 1250
		/*
		 * TODO: check if we still need the S3 mode update workaround.
		 * If yes, put it here.
		 */
1251
		if (aconnector->dc_sink)
1252
			amdgpu_dm_update_freesync_caps(connector, NULL);
1253 1254

		aconnector->dc_sink = sink;
1255
		dc_sink_retain(aconnector->dc_sink);
1256
		if (sink->dc_edid.length == 0) {
1257
			aconnector->edid = NULL;
1258
			drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
1259
		} else {
1260 1261 1262 1263
			aconnector->edid =
				(struct edid *) sink->dc_edid.raw_edid;


1264
			drm_connector_update_edid_property(connector,
1265
					aconnector->edid);
1266 1267
			drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
					    aconnector->edid);
1268
		}
1269
		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
1270 1271

	} else {
1272
		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
1273
		amdgpu_dm_update_freesync_caps(connector, NULL);
1274
		drm_connector_update_edid_property(connector, NULL);
1275
		aconnector->num_modes = 0;
1276
		dc_sink_release(aconnector->dc_sink);
1277
		aconnector->dc_sink = NULL;
1278
		aconnector->edid = NULL;
1279 1280 1281
	}

	mutex_unlock(&dev->mode_config.mutex);
1282 1283 1284

	if (sink)
		dc_sink_release(sink);
1285 1286 1287 1288
}

static void handle_hpd_irq(void *param)
{
1289
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1290 1291
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1292
	enum dc_connection_type new_connection_type = dc_connection_none;
1293

1294 1295 1296
	/*
	 * In case of failure or MST no need to update connector status or notify the OS
	 * since (for MST case) MST does this in its own context.
1297 1298
	 */
	mutex_lock(&aconnector->hpd_lock);
1299 1300 1301 1302

	if (aconnector->fake_enable)
		aconnector->fake_enable = false;

1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
		DRM_ERROR("KMS: Failed to detect connector\n");

	if (aconnector->base.force && new_connection_type == dc_connection_none) {
		emulated_link_detect(aconnector->dc_link);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);

	} else if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
		amdgpu_dm_update_connector_after_detect(aconnector);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);
	}
	mutex_unlock(&aconnector->hpd_lock);

}

1332
static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
{
	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
	uint8_t dret;
	bool new_irq_handled = false;
	int dpcd_addr;
	int dpcd_bytes_to_read;

	const int max_process_count = 30;
	int process_count = 0;

	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);

	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
		/* DPCD 0x200 - 0x201 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT;
	} else {
		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT_ESI;
	}

	dret = drm_dp_dpcd_read(
		&aconnector->dm_dp_aux.aux,
		dpcd_addr,
		esi,
		dpcd_bytes_to_read);

	while (dret == dpcd_bytes_to_read &&
		process_count < max_process_count) {
		uint8_t retry;
		dret = 0;

		process_count++;

1368
		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
		/* handle HPD short pulse irq */
		if (aconnector->mst_mgr.mst_state)
			drm_dp_mst_hpd_irq(
				&aconnector->mst_mgr,
				esi,
				&new_irq_handled);

		if (new_irq_handled) {
			/* ACK at DPCD to notify down stream */
			const int ack_dpcd_bytes_to_write =
				dpcd_bytes_to_read - 1;

			for (retry = 0; retry < 3; retry++) {
				uint8_t wret;

				wret = drm_dp_dpcd_write(
					&aconnector->dm_dp_aux.aux,
					dpcd_addr + 1,
					&esi[1],
					ack_dpcd_bytes_to_write);
				if (wret == ack_dpcd_bytes_to_write)
					break;
			}

1393
			/* check if there is new irq to be handled */
1394 1395 1396 1397 1398 1399 1400
			dret = drm_dp_dpcd_read(
				&aconnector->dm_dp_aux.aux,
				dpcd_addr,
				esi,
				dpcd_bytes_to_read);

			new_irq_handled = false;
1401
		} else {
1402
			break;
1403
		}
1404 1405 1406
	}

	if (process_count == max_process_count)
1407
		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
1408 1409 1410 1411
}

static void handle_hpd_rx_irq(void *param)
{
1412
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1413 1414
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1415
	struct dc_link *dc_link = aconnector->dc_link;
1416
	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
1417
	enum dc_connection_type new_connection_type = dc_connection_none;
1418

1419 1420
	/*
	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
1421 1422 1423
	 * conflict, after implement i2c helper, this mutex should be
	 * retired.
	 */
1424
	if (dc_link->type != dc_connection_mst_branch)
1425 1426
		mutex_lock(&aconnector->hpd_lock);

1427
	if (dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL) &&
1428 1429
			!is_mst_root_connector) {
		/* Downstream Port status changed. */
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
		if (!dc_link_detect_sink(dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(dc_link);

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		} else if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
1448 1449 1450 1451

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		}
	}
	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
1463
	    (dc_link->type == dc_connection_mst_branch))
1464 1465
		dm_handle_hpd_rx_irq(aconnector);

1466 1467
	if (dc_link->type != dc_connection_mst_branch) {
		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
1468
		mutex_unlock(&aconnector->hpd_lock);
1469
	}
1470 1471 1472 1473 1474 1475
}

static void register_hpd_handlers(struct amdgpu_device *adev)
{
	struct drm_device *dev = adev->ddev;
	struct drm_connector *connector;
1476
	struct amdgpu_dm_connector *aconnector;
1477 1478 1479 1480 1481 1482 1483 1484 1485
	const struct dc_link *dc_link;
	struct dc_interrupt_params int_params = {0};

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	list_for_each_entry(connector,
			&dev->mode_config.connector_list, head)	{

1486
		aconnector = to_amdgpu_dm_connector(connector);
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
		dc_link = aconnector->dc_link;

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source = dc_link->irq_source_hpd;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_irq,
					(void *) aconnector);
		}

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {

			/* Also register for DP short pulse (hpd_rx). */
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source =	dc_link->irq_source_hpd_rx;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_rx_irq,
					(void *) aconnector);
		}
	}
}

/* Register IRQ sources and initialize IRQ callbacks */
static int dce110_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
1519
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
1520

1521
	if (adev->asic_type == CHIP_VEGA10 ||
1522
	    adev->asic_type == CHIP_VEGA12 ||
1523
	    adev->asic_type == CHIP_VEGA20 ||
1524
	    adev->asic_type == CHIP_RAVEN)
1525
		client_id = SOC15_IH_CLIENTID_DCE;
1526 1527 1528 1529

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

1530 1531
	/*
	 * Actions of amdgpu_irq_add_id():
1532 1533 1534 1535 1536 1537 1538 1539 1540
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

1541
	/* Use VBLANK interrupt */
1542
	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
1543
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
1544 1545 1546 1547 1548 1549 1550
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
1551
			dc_interrupt_to_irq_source(dc, i, 0);
1552

1553
		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
1554 1555 1556 1557 1558 1559 1560 1561

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
	/* Use VUPDATE interrupt */
	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_vupdate_high_irq, c_irq_params);
	}

1583
	/* Use GRPH_PFLIP interrupt */
1584 1585
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
1586
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
1607 1608
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}

1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
/* Register IRQ sources and initialize IRQ callbacks */
static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

1632 1633
	/*
	 * Actions of amdgpu_irq_add_id():
1634 1635 1636 1637 1638 1639 1640 1641
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling.
1642
	 */
1643 1644 1645 1646 1647

	/* Use VSTARTUP interrupt */
	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
			i++) {
1648
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667

		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
	 * to trigger at end of each vblank, regardless of state of the lock,
	 * matching DCE behaviour.
	 */
	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
	     i++) {
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);

		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_vupdate_high_irq, c_irq_params);
	}

1696 1697 1698 1699
	/* Use GRPH_PFLIP interrupt */
	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
			i++) {
1700
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
1721
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
			&adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
/*
 * Acquires the lock for the atomic state object and returns
 * the new atomic state.
 *
 * This should only be called during atomic check.
 */
static int dm_atomic_get_state(struct drm_atomic_state *state,
			       struct dm_atomic_state **dm_state)
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_state *priv_state;

	if (*dm_state)
		return 0;

	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
	if (IS_ERR(priv_state))
		return PTR_ERR(priv_state);

	*dm_state = to_dm_atomic_state(priv_state);

	return 0;
}

struct dm_atomic_state *
dm_atomic_get_new_state(struct drm_atomic_state *state)
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_obj *obj;
	struct drm_private_state *new_obj_state;
	int i;

	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
		if (obj->funcs == dm->atomic_obj.funcs)
			return to_dm_atomic_state(new_obj_state);
	}

	return NULL;
}

struct dm_atomic_state *
dm_atomic_get_old_state(struct drm_atomic_state *state)
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_obj *obj;
	struct drm_private_state *old_obj_state;
	int i;

	for_each_old_private_obj_in_state(state, obj, old_obj_state, i) {
		if (obj->funcs == dm->atomic_obj.funcs)
			return to_dm_atomic_state(old_obj_state);
	}

	return NULL;
}

static struct drm_private_state *
dm_atomic_duplicate_state(struct drm_private_obj *obj)
{
	struct dm_atomic_state *old_state, *new_state;

	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
	if (!new_state)
		return NULL;

	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);

1807 1808 1809 1810 1811
	old_state = to_dm_atomic_state(obj->state);

	if (old_state && old_state->context)
		new_state->context = dc_copy_state(old_state->context);

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
	if (!new_state->context) {
		kfree(new_state);
		return NULL;
	}

	return &new_state->base;
}

static void dm_atomic_destroy_state(struct drm_private_obj *obj,
				    struct drm_private_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);

	if (dm_state && dm_state->context)
		dc_release_state(dm_state->context);

	kfree(dm_state);
}

static struct drm_private_state_funcs dm_atomic_state_funcs = {
	.atomic_duplicate_state = dm_atomic_duplicate_state,
	.atomic_destroy_state = dm_atomic_destroy_state,
};

1836 1837
static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
{
1838
	struct dm_atomic_state *state;
1839 1840 1841 1842 1843
	int r;

	adev->mode_info.mode_config_initialized = true;

	adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
1844
	adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
1845 1846 1847 1848 1849 1850

	adev->ddev->mode_config.max_width = 16384;
	adev->ddev->mode_config.max_height = 16384;

	adev->ddev->mode_config.preferred_depth = 24;
	adev->ddev->mode_config.prefer_shadow = 1;
1851
	/* indicates support for immediate flip */
1852 1853
	adev->ddev->mode_config.async_page_flip = true;

1854
	adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
1855

1856 1857 1858 1859
	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (!state)
		return -ENOMEM;

1860
	state->context = dc_create_state(adev->dm.dc);
1861 1862 1863 1864 1865 1866 1867
	if (!state->context) {
		kfree(state);
		return -ENOMEM;
	}

	dc_resource_state_copy_construct_current(adev->dm.dc, state->context);

1868 1869
	drm_atomic_private_obj_init(adev->ddev,
				    &adev->dm.atomic_obj,
1870 1871 1872
				    &state->base,
				    &dm_atomic_state_funcs);

1873
	r = amdgpu_display_modeset_create_props(adev);
1874 1875 1876 1877 1878 1879
	if (r)
		return r;

	return 0;
}

1880 1881 1882
#define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
#define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255

1883 1884 1885
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm)
{
#if defined(CONFIG_ACPI)
	struct amdgpu_dm_backlight_caps caps;

	if (dm->backlight_caps.caps_valid)
		return;

	amdgpu_acpi_get_backlight_caps(dm->adev, &caps);
	if (caps.caps_valid) {
		dm->backlight_caps.min_input_signal = caps.min_input_signal;
		dm->backlight_caps.max_input_signal = caps.max_input_signal;
		dm->backlight_caps.caps_valid = true;
	} else {
		dm->backlight_caps.min_input_signal =
				AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
		dm->backlight_caps.max_input_signal =
				AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
	}
#else
1906 1907
	dm->backlight_caps.min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
	dm->backlight_caps.max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
1908 1909 1910
#endif
}

1911 1912 1913
static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
{
	struct amdgpu_display_manager *dm = bl_get_data(bd);
1914 1915
	struct amdgpu_dm_backlight_caps caps;
	uint32_t brightness = bd->props.brightness;
1916

1917 1918
	amdgpu_dm_update_backlight_caps(dm);
	caps = dm->backlight_caps;
1919
	/*
1920 1921 1922 1923 1924 1925 1926
	 * The brightness input is in the range 0-255
	 * It needs to be rescaled to be between the
	 * requested min and max input signal
	 *
	 * It also needs to be scaled up by 0x101 to
	 * match the DC interface which has a range of
	 * 0 to 0xffff
1927
	 */
1928 1929 1930 1931 1932 1933
	brightness =
		brightness
		* 0x101
		* (caps.max_input_signal - caps.min_input_signal)
		/ AMDGPU_MAX_BL_LEVEL
		+ caps.min_input_signal * 0x101;
1934 1935

	if (dc_link_set_backlight_level(dm->backlight_link,
1936
			brightness, 0))
1937 1938 1939 1940 1941 1942 1943
		return 0;
	else
		return 1;
}

static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
{
1944 1945 1946 1947 1948 1949
	struct amdgpu_display_manager *dm = bl_get_data(bd);
	int ret = dc_link_get_backlight_level(dm->backlight_link);

	if (ret == DC_ERROR_UNEXPECTED)
		return bd->props.brightness;
	return ret;
1950 1951 1952 1953 1954 1955 1956
}

static const struct backlight_ops amdgpu_dm_backlight_ops = {
	.get_brightness = amdgpu_dm_backlight_get_brightness,
	.update_status	= amdgpu_dm_backlight_update_status,
};

1957 1958
static void
amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
1959 1960 1961 1962
{
	char bl_name[16];
	struct backlight_properties props = { 0 };

1963 1964
	amdgpu_dm_update_backlight_caps(dm);

1965
	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
1966
	props.brightness = AMDGPU_MAX_BL_LEVEL;
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
	props.type = BACKLIGHT_RAW;

	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
			dm->adev->ddev->primary->index);

	dm->backlight_dev = backlight_device_register(bl_name,
			dm->adev->ddev->dev,
			dm,
			&amdgpu_dm_backlight_ops,
			&props);

1978
	if (IS_ERR(dm->backlight_dev))
1979 1980
		DRM_ERROR("DM: Backlight registration failed!\n");
	else
1981
		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
1982 1983 1984 1985
}

#endif

1986
static int initialize_plane(struct amdgpu_display_manager *dm,
1987
			    struct amdgpu_mode_info *mode_info, int plane_id,
1988 1989
			    enum drm_plane_type plane_type,
			    const struct dc_plane_cap *plane_cap)
1990
{
H
Harry Wentland 已提交
1991
	struct drm_plane *plane;
1992 1993 1994
	unsigned long possible_crtcs;
	int ret = 0;

H
Harry Wentland 已提交
1995
	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
1996 1997 1998 1999
	if (!plane) {
		DRM_ERROR("KMS: Failed to allocate plane\n");
		return -ENOMEM;
	}
2000
	plane->type = plane_type;
2001 2002

	/*
2003 2004 2005 2006
	 * HACK: IGT tests expect that the primary plane for a CRTC
	 * can only have one possible CRTC. Only expose support for
	 * any CRTC if they're not going to be used as a primary plane
	 * for a CRTC - like overlay or underlay planes.
2007 2008 2009 2010 2011
	 */
	possible_crtcs = 1 << plane_id;
	if (plane_id >= dm->dc->caps.max_streams)
		possible_crtcs = 0xff;

2012
	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
2013 2014 2015

	if (ret) {
		DRM_ERROR("KMS: Failed to initialize plane\n");
2016
		kfree(plane);
2017 2018 2019
		return ret;
	}

2020 2021 2022
	if (mode_info)
		mode_info->planes[plane_id] = plane;

2023 2024 2025
	return ret;
}

2026 2027 2028 2029 2030 2031 2032 2033 2034

static void register_backlight_device(struct amdgpu_display_manager *dm,
				      struct dc_link *link)
{
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
	    link->type != dc_connection_none) {
2035 2036
		/*
		 * Event if registration failed, we should continue with
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
		 * DM initialization because not having a backlight control
		 * is better then a black screen.
		 */
		amdgpu_dm_register_backlight_device(dm);

		if (dm->backlight_dev)
			dm->backlight_link = link;
	}
#endif
}


2049 2050
/*
 * In this architecture, the association
2051 2052 2053 2054 2055 2056
 * connector -> encoder -> crtc
 * id not really requried. The crtc and connector will hold the
 * display_index as an abstraction to use with DAL component
 *
 * Returns 0 on success
 */
2057
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
2058 2059
{
	struct amdgpu_display_manager *dm = &adev->dm;
2060
	int32_t i;
2061
	struct amdgpu_dm_connector *aconnector = NULL;
2062
	struct amdgpu_encoder *aencoder = NULL;
2063
	struct amdgpu_mode_info *mode_info = &adev->mode_info;
2064
	uint32_t link_cnt;
2065
	int32_t primary_planes;
2066
	enum dc_connection_type new_connection_type = dc_connection_none;
2067
	const struct dc_plane_cap *plane;
2068 2069 2070 2071

	link_cnt = dm->dc->caps.max_links;
	if (amdgpu_dm_mode_config_init(dm->adev)) {
		DRM_ERROR("DM: Failed to initialize mode config\n");
2072
		return -EINVAL;
2073 2074
	}

2075 2076
	/* There is one primary plane per CRTC */
	primary_planes = dm->dc->caps.max_streams;
2077
	ASSERT(primary_planes <= AMDGPU_MAX_PLANES);
2078

2079 2080 2081 2082 2083
	/*
	 * Initialize primary planes, implicit planes for legacy IOCTLS.
	 * Order is reversed to match iteration order in atomic check.
	 */
	for (i = (primary_planes - 1); i >= 0; i--) {
2084 2085
		plane = &dm->dc->caps.planes[i];

2086
		if (initialize_plane(dm, mode_info, i,
2087
				     DRM_PLANE_TYPE_PRIMARY, plane)) {
2088
			DRM_ERROR("KMS: Failed to initialize primary plane\n");
2089
			goto fail;
2090
		}
2091
	}
2092

2093 2094 2095 2096 2097
	/*
	 * Initialize overlay planes, index starting after primary planes.
	 * These planes have a higher DRM index than the primary planes since
	 * they should be considered as having a higher z-order.
	 * Order is reversed to match iteration order in atomic check.
2098 2099 2100
	 *
	 * Only support DCN for now, and only expose one so we don't encourage
	 * userspace to use up all the pipes.
2101
	 */
2102 2103 2104 2105 2106 2107 2108 2109 2110
	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];

		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
			continue;

		if (!plane->blends_with_above || !plane->blends_with_below)
			continue;

2111
		if (!plane->pixel_format_support.argb8888)
2112 2113
			continue;

2114
		if (initialize_plane(dm, NULL, primary_planes + i,
2115
				     DRM_PLANE_TYPE_OVERLAY, plane)) {
2116
			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
2117
			goto fail;
2118
		}
2119 2120 2121

		/* Only create one overlay plane. */
		break;
2122
	}
2123

2124
	for (i = 0; i < dm->dc->caps.max_streams; i++)
H
Harry Wentland 已提交
2125
		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
2126
			DRM_ERROR("KMS: Failed to initialize crtc\n");
2127
			goto fail;
2128 2129
		}

2130
	dm->display_indexes_num = dm->dc->caps.max_streams;
2131 2132 2133

	/* loops over all connectors on the board */
	for (i = 0; i < link_cnt; i++) {
2134
		struct dc_link *link = NULL;
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144

		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
			DRM_ERROR(
				"KMS: Cannot support more than %d display indexes\n",
					AMDGPU_DM_MAX_DISPLAY_INDEX);
			continue;
		}

		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
		if (!aconnector)
2145
			goto fail;
2146 2147

		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
2148
		if (!aencoder)
2149
			goto fail;
2150 2151 2152

		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
			DRM_ERROR("KMS: Failed to initialize encoder\n");
2153
			goto fail;
2154 2155 2156 2157
		}

		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
			DRM_ERROR("KMS: Failed to initialize connector\n");
2158
			goto fail;
2159 2160
		}

2161 2162
		link = dc_get_link_at_index(dm->dc, i);

2163 2164 2165 2166 2167 2168 2169 2170
		if (!dc_link_detect_sink(link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(link);
			amdgpu_dm_update_connector_after_detect(aconnector);

		} else if (dc_link_detect(link, DETECT_REASON_BOOT)) {
2171
			amdgpu_dm_update_connector_after_detect(aconnector);
2172 2173 2174 2175
			register_backlight_device(dm, link);
		}


2176 2177 2178 2179 2180 2181
	}

	/* Software is initialized. Now we can register interrupt handlers. */
	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
2182 2183 2184
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
2185 2186 2187 2188 2189 2190
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
2191
	case CHIP_POLARIS12:
2192
	case CHIP_VEGAM:
2193
	case CHIP_VEGA10:
2194
	case CHIP_VEGA12:
2195
	case CHIP_VEGA20:
2196 2197
		if (dce110_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
2198
			goto fail;
2199 2200
		}
		break;
2201 2202 2203 2204
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
	case CHIP_RAVEN:
		if (dcn10_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
2205
			goto fail;
2206 2207 2208
		}
		break;
#endif
2209
	default:
2210
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2211
		goto fail;
2212 2213
	}

2214 2215 2216
	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
		dm->dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;

2217
	return 0;
2218
fail:
2219 2220
	kfree(aencoder);
	kfree(aconnector);
2221

2222
	return -EINVAL;
2223 2224
}

2225
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
2226 2227
{
	drm_mode_config_cleanup(dm->ddev);
2228
	drm_atomic_private_obj_fini(&dm->atomic_obj);
2229 2230 2231 2232 2233 2234 2235
	return;
}

/******************************************************************************
 * amdgpu_display_funcs functions
 *****************************************************************************/

2236
/*
2237 2238 2239 2240 2241 2242 2243 2244
 * dm_bandwidth_update - program display watermarks
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate and program the display watermarks and line buffer allocation.
 */
static void dm_bandwidth_update(struct amdgpu_device *adev)
{
2245
	/* TODO: implement later */
2246 2247
}

2248
static const struct amdgpu_display_funcs dm_display_funcs = {
2249 2250
	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
2251 2252
	.backlight_set_level = NULL, /* never called for DC */
	.backlight_get_level = NULL, /* never called for DC */
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
	.hpd_sense = NULL,/* called unconditionally */
	.hpd_set_polarity = NULL, /* called unconditionally */
	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
	.page_flip_get_scanoutpos =
		dm_crtc_get_scanoutpos,/* called unconditionally */
	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
};

#if defined(CONFIG_DEBUG_KERNEL_DC)

2264 2265 2266 2267
static ssize_t s3_debug_store(struct device *device,
			      struct device_attribute *attr,
			      const char *buf,
			      size_t count)
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
{
	int ret;
	int s3_state;
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_dev->dev_private;

	ret = kstrtoint(buf, 0, &s3_state);

	if (ret == 0) {
		if (s3_state) {
			dm_resume(adev);
			drm_kms_helper_hotplug_event(adev->ddev);
		} else
			dm_suspend(adev);
	}

	return ret == 0 ? count : 0;
}

DEVICE_ATTR_WO(s3_debug);

#endif

static int dm_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
	case CHIP_KAVERI:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_KABINI:
	case CHIP_MULLINS:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
	case CHIP_FIJI:
	case CHIP_TONGA:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_CARRIZO:
		adev->mode_info.num_crtc = 3;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_STONEY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_POLARIS11:
2331
	case CHIP_POLARIS12:
2332 2333 2334 2335 2336
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
	case CHIP_POLARIS10:
2337
	case CHIP_VEGAM:
2338 2339 2340 2341
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2342
	case CHIP_VEGA10:
2343
	case CHIP_VEGA12:
2344
	case CHIP_VEGA20:
2345 2346 2347 2348
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2349 2350 2351 2352 2353 2354 2355
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
	case CHIP_RAVEN:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
#endif
2356
	default:
2357
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2358 2359 2360
		return -EINVAL;
	}

2361 2362
	amdgpu_dm_set_irq_funcs(adev);

2363 2364 2365
	if (adev->mode_info.funcs == NULL)
		adev->mode_info.funcs = &dm_display_funcs;

2366 2367
	/*
	 * Note: Do NOT change adev->audio_endpt_rreg and
2368
	 * adev->audio_endpt_wreg because they are initialised in
2369 2370
	 * amdgpu_device_init()
	 */
2371 2372 2373 2374 2375 2376 2377 2378 2379
#if defined(CONFIG_DEBUG_KERNEL_DC)
	device_create_file(
		adev->ddev->dev,
		&dev_attr_s3_debug);
#endif

	return 0;
}

2380
static bool modeset_required(struct drm_crtc_state *crtc_state,
2381 2382
			     struct dc_stream_state *new_stream,
			     struct dc_stream_state *old_stream)
2383
{
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	if (!crtc_state->enable)
		return false;

	return crtc_state->active;
}

static bool modereset_required(struct drm_crtc_state *crtc_state)
{
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	return !crtc_state->enable || !crtc_state->active;
}

2401
static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
	.destroy = amdgpu_dm_encoder_destroy,
};


2412 2413
static int fill_dc_scaling_info(const struct drm_plane_state *state,
				struct dc_scaling_info *scaling_info)
2414
{
2415
	int scale_w, scale_h;
2416

2417
	memset(scaling_info, 0, sizeof(*scaling_info));
2418

2419 2420 2421
	/* Source is fixed 16.16 but we ignore mantissa for now... */
	scaling_info->src_rect.x = state->src_x >> 16;
	scaling_info->src_rect.y = state->src_y >> 16;
2422

2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
	scaling_info->src_rect.width = state->src_w >> 16;
	if (scaling_info->src_rect.width == 0)
		return -EINVAL;

	scaling_info->src_rect.height = state->src_h >> 16;
	if (scaling_info->src_rect.height == 0)
		return -EINVAL;

	scaling_info->dst_rect.x = state->crtc_x;
	scaling_info->dst_rect.y = state->crtc_y;
2433 2434

	if (state->crtc_w == 0)
2435
		return -EINVAL;
2436

2437
	scaling_info->dst_rect.width = state->crtc_w;
2438 2439

	if (state->crtc_h == 0)
2440
		return -EINVAL;
2441

2442
	scaling_info->dst_rect.height = state->crtc_h;
2443

2444 2445
	/* DRM doesn't specify clipping on destination output. */
	scaling_info->clip_rect = scaling_info->dst_rect;
2446

2447 2448 2449
	/* TODO: Validate scaling per-format with DC plane caps */
	scale_w = scaling_info->dst_rect.width * 1000 /
		  scaling_info->src_rect.width;
2450

2451 2452 2453 2454 2455 2456 2457 2458 2459
	if (scale_w < 250 || scale_w > 16000)
		return -EINVAL;

	scale_h = scaling_info->dst_rect.height * 1000 /
		  scaling_info->src_rect.height;

	if (scale_h < 250 || scale_h > 16000)
		return -EINVAL;

2460 2461 2462 2463
	/*
	 * The "scaling_quality" can be ignored for now, quality = 0 has DC
	 * assume reasonable defaults based on the format.
	 */
2464

2465
	return 0;
2466
}
2467

2468
static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
2469
		       uint64_t *tiling_flags)
2470
{
2471
	struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->base.obj[0]);
2472
	int r = amdgpu_bo_reserve(rbo, false);
2473

2474
	if (unlikely(r)) {
2475
		/* Don't show error message when returning -ERESTARTSYS */
2476 2477
		if (r != -ERESTARTSYS)
			DRM_ERROR("Unable to reserve buffer: %d\n", r);
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
		return r;
	}

	if (tiling_flags)
		amdgpu_bo_get_tiling_flags(rbo, tiling_flags);

	amdgpu_bo_unreserve(rbo);

	return r;
}

2489 2490 2491 2492 2493 2494 2495
static inline uint64_t get_dcc_address(uint64_t address, uint64_t tiling_flags)
{
	uint32_t offset = AMDGPU_TILING_GET(tiling_flags, DCC_OFFSET_256B);

	return offset ? (address + offset * 256) : 0;
}

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
static int
fill_plane_dcc_attributes(struct amdgpu_device *adev,
			  const struct amdgpu_framebuffer *afb,
			  const enum surface_pixel_format format,
			  const enum dc_rotation_angle rotation,
			  const union plane_size *plane_size,
			  const union dc_tiling_info *tiling_info,
			  const uint64_t info,
			  struct dc_plane_dcc_param *dcc,
			  struct dc_plane_address *address)
2506 2507
{
	struct dc *dc = adev->dm.dc;
2508 2509
	struct dc_dcc_surface_param input;
	struct dc_surface_dcc_cap output;
2510 2511 2512 2513
	uint32_t offset = AMDGPU_TILING_GET(info, DCC_OFFSET_256B);
	uint32_t i64b = AMDGPU_TILING_GET(info, DCC_INDEPENDENT_64B) != 0;
	uint64_t dcc_address;

2514 2515 2516
	memset(&input, 0, sizeof(input));
	memset(&output, 0, sizeof(output));

2517
	if (!offset)
2518 2519
		return 0;

2520
	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
2521
		return 0;
2522 2523

	if (!dc->cap_funcs.get_dcc_compression_cap)
2524
		return -EINVAL;
2525

2526 2527 2528 2529
	input.format = format;
	input.surface_size.width = plane_size->grph.surface_size.width;
	input.surface_size.height = plane_size->grph.surface_size.height;
	input.swizzle_mode = tiling_info->gfx9.swizzle;
2530

2531
	if (rotation == ROTATION_ANGLE_0 || rotation == ROTATION_ANGLE_180)
2532
		input.scan = SCAN_DIRECTION_HORIZONTAL;
2533
	else if (rotation == ROTATION_ANGLE_90 || rotation == ROTATION_ANGLE_270)
2534 2535 2536
		input.scan = SCAN_DIRECTION_VERTICAL;

	if (!dc->cap_funcs.get_dcc_compression_cap(dc, &input, &output))
2537
		return -EINVAL;
2538 2539

	if (!output.capable)
2540
		return -EINVAL;
2541 2542

	if (i64b == 0 && output.grph.rgb.independent_64b_blks != 0)
2543
		return -EINVAL;
2544

2545 2546
	dcc->enable = 1;
	dcc->grph.meta_pitch =
2547
		AMDGPU_TILING_GET(info, DCC_PITCH_MAX) + 1;
2548
	dcc->grph.independent_64b_blks = i64b;
2549 2550

	dcc_address = get_dcc_address(afb->address, info);
2551 2552
	address->grph.meta_addr.low_part = lower_32_bits(dcc_address);
	address->grph.meta_addr.high_part = upper_32_bits(dcc_address);
2553

2554 2555 2556 2557
	return 0;
}

static int
2558
fill_plane_buffer_attributes(struct amdgpu_device *adev,
2559
			     const struct amdgpu_framebuffer *afb,
2560 2561 2562
			     const enum surface_pixel_format format,
			     const enum dc_rotation_angle rotation,
			     const uint64_t tiling_flags,
2563
			     union dc_tiling_info *tiling_info,
2564
			     union plane_size *plane_size,
2565
			     struct dc_plane_dcc_param *dcc,
2566
			     struct dc_plane_address *address)
2567
{
2568
	const struct drm_framebuffer *fb = &afb->base;
2569 2570 2571
	int ret;

	memset(tiling_info, 0, sizeof(*tiling_info));
2572
	memset(plane_size, 0, sizeof(*plane_size));
2573
	memset(dcc, 0, sizeof(*dcc));
2574 2575
	memset(address, 0, sizeof(*address));

2576
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
2577 2578 2579 2580 2581 2582 2583
		plane_size->grph.surface_size.x = 0;
		plane_size->grph.surface_size.y = 0;
		plane_size->grph.surface_size.width = fb->width;
		plane_size->grph.surface_size.height = fb->height;
		plane_size->grph.surface_pitch =
			fb->pitches[0] / fb->format->cpp[0];

2584 2585 2586
		address->type = PLN_ADDR_TYPE_GRAPHICS;
		address->grph.addr.low_part = lower_32_bits(afb->address);
		address->grph.addr.high_part = upper_32_bits(afb->address);
2587
	} else if (format < SURFACE_PIXEL_FORMAT_INVALID) {
2588
		uint64_t chroma_addr = afb->address + fb->offsets[1];
2589

2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
		plane_size->video.luma_size.x = 0;
		plane_size->video.luma_size.y = 0;
		plane_size->video.luma_size.width = fb->width;
		plane_size->video.luma_size.height = fb->height;
		plane_size->video.luma_pitch =
			fb->pitches[0] / fb->format->cpp[0];

		plane_size->video.chroma_size.x = 0;
		plane_size->video.chroma_size.y = 0;
		/* TODO: set these based on surface format */
		plane_size->video.chroma_size.width = fb->width / 2;
		plane_size->video.chroma_size.height = fb->height / 2;

		plane_size->video.chroma_pitch =
			fb->pitches[1] / fb->format->cpp[1];

2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
		address->type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
		address->video_progressive.luma_addr.low_part =
			lower_32_bits(afb->address);
		address->video_progressive.luma_addr.high_part =
			upper_32_bits(afb->address);
		address->video_progressive.chroma_addr.low_part =
			lower_32_bits(chroma_addr);
		address->video_progressive.chroma_addr.high_part =
			upper_32_bits(chroma_addr);
	}
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665

	/* Fill GFX8 params */
	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;

		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);

		/* XXX fix me for VI */
		tiling_info->gfx8.num_banks = num_banks;
		tiling_info->gfx8.array_mode =
				DC_ARRAY_2D_TILED_THIN1;
		tiling_info->gfx8.tile_split = tile_split;
		tiling_info->gfx8.bank_width = bankw;
		tiling_info->gfx8.bank_height = bankh;
		tiling_info->gfx8.tile_aspect = mtaspect;
		tiling_info->gfx8.tile_mode =
				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
			== DC_ARRAY_1D_TILED_THIN1) {
		tiling_info->gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
	}

	tiling_info->gfx8.pipe_config =
			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);

	if (adev->asic_type == CHIP_VEGA10 ||
	    adev->asic_type == CHIP_VEGA12 ||
	    adev->asic_type == CHIP_VEGA20 ||
	    adev->asic_type == CHIP_RAVEN) {
		/* Fill GFX9 params */
		tiling_info->gfx9.num_pipes =
			adev->gfx.config.gb_addr_config_fields.num_pipes;
		tiling_info->gfx9.num_banks =
			adev->gfx.config.gb_addr_config_fields.num_banks;
		tiling_info->gfx9.pipe_interleave =
			adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
		tiling_info->gfx9.num_shader_engines =
			adev->gfx.config.gb_addr_config_fields.num_se;
		tiling_info->gfx9.max_compressed_frags =
			adev->gfx.config.gb_addr_config_fields.max_compress_frags;
		tiling_info->gfx9.num_rb_per_se =
			adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
		tiling_info->gfx9.swizzle =
			AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
		tiling_info->gfx9.shaderEnable = 1;

2666 2667 2668
		ret = fill_plane_dcc_attributes(adev, afb, format, rotation,
						plane_size, tiling_info,
						tiling_flags, dcc, address);
2669 2670 2671 2672 2673
		if (ret)
			return ret;
	}

	return 0;
2674 2675
}

2676
static void
2677
fill_blending_from_plane_state(const struct drm_plane_state *plane_state,
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
			       bool *per_pixel_alpha, bool *global_alpha,
			       int *global_alpha_value)
{
	*per_pixel_alpha = false;
	*global_alpha = false;
	*global_alpha_value = 0xff;

	if (plane_state->plane->type != DRM_PLANE_TYPE_OVERLAY)
		return;

	if (plane_state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI) {
		static const uint32_t alpha_formats[] = {
			DRM_FORMAT_ARGB8888,
			DRM_FORMAT_RGBA8888,
			DRM_FORMAT_ABGR8888,
		};
		uint32_t format = plane_state->fb->format->format;
		unsigned int i;

		for (i = 0; i < ARRAY_SIZE(alpha_formats); ++i) {
			if (format == alpha_formats[i]) {
				*per_pixel_alpha = true;
				break;
			}
		}
	}

	if (plane_state->alpha < 0xffff) {
		*global_alpha = true;
		*global_alpha_value = plane_state->alpha >> 8;
	}
}

2711 2712
static int
fill_plane_color_attributes(const struct drm_plane_state *plane_state,
2713
			    const enum surface_pixel_format format,
2714 2715 2716 2717 2718 2719 2720
			    enum dc_color_space *color_space)
{
	bool full_range;

	*color_space = COLOR_SPACE_SRGB;

	/* DRM color properties only affect non-RGB formats. */
2721
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
		return 0;

	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);

	switch (plane_state->color_encoding) {
	case DRM_COLOR_YCBCR_BT601:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR601;
		else
			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT709:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR709;
		else
			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT2020:
		if (full_range)
			*color_space = COLOR_SPACE_2020_YCBCR;
		else
			return -EINVAL;
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
static int
fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
			    const struct drm_plane_state *plane_state,
			    const uint64_t tiling_flags,
			    struct dc_plane_info *plane_info,
			    struct dc_plane_address *address)
{
	const struct drm_framebuffer *fb = plane_state->fb;
	const struct amdgpu_framebuffer *afb =
		to_amdgpu_framebuffer(plane_state->fb);
	struct drm_format_name_buf format_name;
	int ret;

	memset(plane_info, 0, sizeof(*plane_info));

	switch (fb->format->format) {
	case DRM_FORMAT_C8:
		plane_info->format =
			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
		break;
	case DRM_FORMAT_RGB565:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
		break;
	case DRM_FORMAT_NV21:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
		break;
	case DRM_FORMAT_NV12:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
		break;
	default:
		DRM_ERROR(
			"Unsupported screen format %s\n",
			drm_get_format_name(fb->format->format, &format_name));
		return -EINVAL;
	}

	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
	case DRM_MODE_ROTATE_0:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	case DRM_MODE_ROTATE_90:
		plane_info->rotation = ROTATION_ANGLE_90;
		break;
	case DRM_MODE_ROTATE_180:
		plane_info->rotation = ROTATION_ANGLE_180;
		break;
	case DRM_MODE_ROTATE_270:
		plane_info->rotation = ROTATION_ANGLE_270;
		break;
	default:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	}

	plane_info->visible = true;
	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;

	ret = fill_plane_color_attributes(plane_state, plane_info->format,
					  &plane_info->color_space);
	if (ret)
		return ret;

	ret = fill_plane_buffer_attributes(adev, afb, plane_info->format,
					   plane_info->rotation, tiling_flags,
					   &plane_info->tiling_info,
					   &plane_info->plane_size,
					   &plane_info->dcc, address);
	if (ret)
		return ret;

	fill_blending_from_plane_state(
		plane_state, &plane_info->per_pixel_alpha,
		&plane_info->global_alpha, &plane_info->global_alpha_value);

	return 0;
}

static int fill_dc_plane_attributes(struct amdgpu_device *adev,
				    struct dc_plane_state *dc_plane_state,
				    struct drm_plane_state *plane_state,
				    struct drm_crtc_state *crtc_state)
2852 2853 2854
{
	const struct amdgpu_framebuffer *amdgpu_fb =
		to_amdgpu_framebuffer(plane_state->fb);
2855 2856 2857 2858
	struct dc_scaling_info scaling_info;
	struct dc_plane_info plane_info;
	uint64_t tiling_flags;
	int ret;
2859

2860 2861 2862
	ret = fill_dc_scaling_info(plane_state, &scaling_info);
	if (ret)
		return ret;
2863

2864 2865 2866 2867
	dc_plane_state->src_rect = scaling_info.src_rect;
	dc_plane_state->dst_rect = scaling_info.dst_rect;
	dc_plane_state->clip_rect = scaling_info.clip_rect;
	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
2868

2869
	ret = get_fb_info(amdgpu_fb, &tiling_flags);
2870 2871 2872
	if (ret)
		return ret;

2873 2874 2875
	ret = fill_dc_plane_info_and_addr(adev, plane_state, tiling_flags,
					  &plane_info,
					  &dc_plane_state->address);
2876 2877 2878
	if (ret)
		return ret;

2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
	dc_plane_state->format = plane_info.format;
	dc_plane_state->color_space = plane_info.color_space;
	dc_plane_state->format = plane_info.format;
	dc_plane_state->plane_size = plane_info.plane_size;
	dc_plane_state->rotation = plane_info.rotation;
	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
	dc_plane_state->stereo_format = plane_info.stereo_format;
	dc_plane_state->tiling_info = plane_info.tiling_info;
	dc_plane_state->visible = plane_info.visible;
	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
	dc_plane_state->global_alpha = plane_info.global_alpha;
	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
	dc_plane_state->dcc = plane_info.dcc;

2893 2894 2895 2896 2897
	/*
	 * Always set input transfer function, since plane state is refreshed
	 * every time.
	 */
	ret = amdgpu_dm_set_degamma_lut(crtc_state, dc_plane_state);
2898 2899 2900 2901
	if (ret) {
		dc_transfer_func_release(dc_plane_state->in_transfer_func);
		dc_plane_state->in_transfer_func = NULL;
	}
2902 2903 2904 2905

	return ret;
}

2906 2907 2908
static void update_stream_scaling_settings(const struct drm_display_mode *mode,
					   const struct dm_connector_state *dm_state,
					   struct dc_stream_state *stream)
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
{
	enum amdgpu_rmx_type rmx_type;

	struct rect src = { 0 }; /* viewport in composition space*/
	struct rect dst = { 0 }; /* stream addressable area */

	/* no mode. nothing to be done */
	if (!mode)
		return;

	/* Full screen scaling by default */
	src.width = mode->hdisplay;
	src.height = mode->vdisplay;
	dst.width = stream->timing.h_addressable;
	dst.height = stream->timing.v_addressable;

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
	if (dm_state) {
		rmx_type = dm_state->scaling;
		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
			if (src.width * dst.height <
					src.height * dst.width) {
				/* height needs less upscaling/more downscaling */
				dst.width = src.width *
						dst.height / src.height;
			} else {
				/* width needs less upscaling/more downscaling */
				dst.height = src.height *
						dst.width / src.width;
			}
		} else if (rmx_type == RMX_CENTER) {
			dst = src;
2940 2941
		}

2942 2943
		dst.x = (stream->timing.h_addressable - dst.width) / 2;
		dst.y = (stream->timing.v_addressable - dst.height) / 2;
2944

2945 2946 2947 2948 2949 2950
		if (dm_state->underscan_enable) {
			dst.x += dm_state->underscan_hborder / 2;
			dst.y += dm_state->underscan_vborder / 2;
			dst.width -= dm_state->underscan_hborder;
			dst.height -= dm_state->underscan_vborder;
		}
2951 2952 2953 2954 2955
	}

	stream->src = src;
	stream->dst = dst;

2956
	DRM_DEBUG_DRIVER("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
2957 2958 2959 2960
			dst.x, dst.y, dst.width, dst.height);

}

2961 2962
static enum dc_color_depth
convert_color_depth_from_display_info(const struct drm_connector *connector)
2963
{
2964 2965
	struct dm_connector_state *dm_conn_state =
		to_dm_connector_state(connector->state);
2966 2967
	uint32_t bpc = connector->display_info.bpc;

2968 2969 2970 2971 2972
	/* TODO: Remove this when there's support for max_bpc in drm */
	if (dm_conn_state && bpc > dm_conn_state->max_bpc)
		/* Round down to nearest even number. */
		bpc = dm_conn_state->max_bpc - (dm_conn_state->max_bpc & 1);

2973 2974
	switch (bpc) {
	case 0:
2975 2976
		/*
		 * Temporary Work around, DRM doesn't parse color depth for
2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
		 * EDID revision before 1.4
		 * TODO: Fix edid parsing
		 */
		return COLOR_DEPTH_888;
	case 6:
		return COLOR_DEPTH_666;
	case 8:
		return COLOR_DEPTH_888;
	case 10:
		return COLOR_DEPTH_101010;
	case 12:
		return COLOR_DEPTH_121212;
	case 14:
		return COLOR_DEPTH_141414;
	case 16:
		return COLOR_DEPTH_161616;
	default:
		return COLOR_DEPTH_UNDEFINED;
	}
}

2998 2999
static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode *mode_in)
3000
{
3001 3002
	/* 1-1 mapping, since both enums follow the HDMI spec. */
	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
3003 3004
}

3005 3006
static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019
{
	enum dc_color_space color_space = COLOR_SPACE_SRGB;

	switch (dc_crtc_timing->pixel_encoding)	{
	case PIXEL_ENCODING_YCBCR422:
	case PIXEL_ENCODING_YCBCR444:
	case PIXEL_ENCODING_YCBCR420:
	{
		/*
		 * 27030khz is the separation point between HDTV and SDTV
		 * according to HDMI spec, we use YCbCr709 and YCbCr601
		 * respectively
		 */
3020
		if (dc_crtc_timing->pix_clk_100hz > 270300) {
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR709_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR709;
		} else {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR601_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR601;
		}

	}
	break;
	case PIXEL_ENCODING_RGB:
		color_space = COLOR_SPACE_SRGB;
		break;

	default:
		WARN_ON(1);
		break;
	}

	return color_space;
}

3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
static void reduce_mode_colour_depth(struct dc_crtc_timing *timing_out)
{
	if (timing_out->display_color_depth <= COLOR_DEPTH_888)
		return;

	timing_out->display_color_depth--;
}

static void adjust_colour_depth_from_display_info(struct dc_crtc_timing *timing_out,
						const struct drm_display_info *info)
{
	int normalized_clk;
	if (timing_out->display_color_depth <= COLOR_DEPTH_888)
		return;
	do {
3063
		normalized_clk = timing_out->pix_clk_100hz / 10;
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
			normalized_clk /= 2;
		/* Adjusting pix clock following on HDMI spec based on colour depth */
		switch (timing_out->display_color_depth) {
		case COLOR_DEPTH_101010:
			normalized_clk = (normalized_clk * 30) / 24;
			break;
		case COLOR_DEPTH_121212:
			normalized_clk = (normalized_clk * 36) / 24;
			break;
		case COLOR_DEPTH_161616:
			normalized_clk = (normalized_clk * 48) / 24;
			break;
		default:
			return;
		}
		if (normalized_clk <= info->max_tmds_clock)
			return;
		reduce_mode_colour_depth(timing_out);

	} while (timing_out->display_color_depth > COLOR_DEPTH_888);

}
3088

3089 3090 3091
static void
fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
					     const struct drm_display_mode *mode_in,
3092 3093
					     const struct drm_connector *connector,
					     const struct dc_stream_state *old_stream)
3094 3095
{
	struct dc_crtc_timing *timing_out = &stream->timing;
3096
	const struct drm_display_info *info = &connector->display_info;
3097

3098 3099 3100 3101 3102 3103 3104
	memset(timing_out, 0, sizeof(struct dc_crtc_timing));

	timing_out->h_border_left = 0;
	timing_out->h_border_right = 0;
	timing_out->v_border_top = 0;
	timing_out->v_border_bottom = 0;
	/* TODO: un-hardcode */
3105
	if (drm_mode_is_420_only(info, mode_in)
3106
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
3107 3108
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
3109
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
3110 3111 3112 3113 3114 3115 3116 3117 3118
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
	else
		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;

	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
	timing_out->display_color_depth = convert_color_depth_from_display_info(
			connector);
	timing_out->scan_type = SCANNING_TYPE_NODATA;
	timing_out->hdmi_vic = 0;
3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130

	if(old_stream) {
		timing_out->vic = old_stream->timing.vic;
		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
	} else {
		timing_out->vic = drm_match_cea_mode(mode_in);
		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
	}
3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143

	timing_out->h_addressable = mode_in->crtc_hdisplay;
	timing_out->h_total = mode_in->crtc_htotal;
	timing_out->h_sync_width =
		mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
	timing_out->h_front_porch =
		mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
	timing_out->v_total = mode_in->crtc_vtotal;
	timing_out->v_addressable = mode_in->crtc_vdisplay;
	timing_out->v_front_porch =
		mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
	timing_out->v_sync_width =
		mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
3144
	timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
3145 3146 3147 3148
	timing_out->aspect_ratio = get_aspect_ratio(mode_in);

	stream->output_color_space = get_output_color_space(timing_out);

3149 3150
	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
3151
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
3152
		adjust_colour_depth_from_display_info(timing_out, info);
3153 3154
}

3155 3156 3157
static void fill_audio_info(struct audio_info *audio_info,
			    const struct drm_connector *drm_connector,
			    const struct dc_sink *dc_sink)
3158 3159 3160 3161 3162 3163 3164 3165 3166 3167
{
	int i = 0;
	int cea_revision = 0;
	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;

	audio_info->manufacture_id = edid_caps->manufacturer_id;
	audio_info->product_id = edid_caps->product_id;

	cea_revision = drm_connector->display_info.cea_rev;

3168
	strscpy(audio_info->display_name,
3169
		edid_caps->display_name,
3170
		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
3171

3172
	if (cea_revision >= 3) {
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
		audio_info->mode_count = edid_caps->audio_mode_count;

		for (i = 0; i < audio_info->mode_count; ++i) {
			audio_info->modes[i].format_code =
					(enum audio_format_code)
					(edid_caps->audio_modes[i].format_code);
			audio_info->modes[i].channel_count =
					edid_caps->audio_modes[i].channel_count;
			audio_info->modes[i].sample_rates.all =
					edid_caps->audio_modes[i].sample_rate;
			audio_info->modes[i].sample_size =
					edid_caps->audio_modes[i].sample_size;
		}
	}

	audio_info->flags.all = edid_caps->speaker_flags;

	/* TODO: We only check for the progressive mode, check for interlace mode too */
3191
	if (drm_connector->latency_present[0]) {
3192 3193 3194 3195 3196 3197 3198 3199
		audio_info->video_latency = drm_connector->video_latency[0];
		audio_info->audio_latency = drm_connector->audio_latency[0];
	}

	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */

}

3200 3201 3202
static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
				      struct drm_display_mode *dst_mode)
3203 3204 3205 3206 3207 3208
{
	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
	dst_mode->crtc_clock = src_mode->crtc_clock;
	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
3209
	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
	dst_mode->crtc_htotal = src_mode->crtc_htotal;
	dst_mode->crtc_hskew = src_mode->crtc_hskew;
	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
}

3220 3221 3222 3223
static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
					const struct drm_display_mode *native_mode,
					bool scale_enabled)
3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
{
	if (scale_enabled) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else if (native_mode->clock == drm_mode->clock &&
			native_mode->htotal == drm_mode->htotal &&
			native_mode->vtotal == drm_mode->vtotal) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else {
		/* no scaling nor amdgpu inserted, no need to patch */
	}
}

3236 3237
static struct dc_sink *
create_fake_sink(struct amdgpu_dm_connector *aconnector)
3238 3239
{
	struct dc_sink_init_data sink_init_data = { 0 };
3240
	struct dc_sink *sink = NULL;
3241 3242 3243 3244
	sink_init_data.link = aconnector->dc_link;
	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;

	sink = dc_sink_create(&sink_init_data);
3245
	if (!sink) {
3246
		DRM_ERROR("Failed to create sink!\n");
3247
		return NULL;
3248
	}
3249
	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
3250

3251
	return sink;
3252 3253
}

3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271
static void set_multisync_trigger_params(
		struct dc_stream_state *stream)
{
	if (stream->triggered_crtc_reset.enabled) {
		stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
	}
}

static void set_master_stream(struct dc_stream_state *stream_set[],
			      int stream_count)
{
	int j, highest_rfr = 0, master_stream = 0;

	for (j = 0;  j < stream_count; j++) {
		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
			int refresh_rate = 0;

3272
			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
3273 3274 3275 3276 3277 3278 3279 3280
				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
			if (refresh_rate > highest_rfr) {
				highest_rfr = refresh_rate;
				master_stream = j;
			}
		}
	}
	for (j = 0;  j < stream_count; j++) {
3281
		if (stream_set[j])
3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
	}
}

static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
{
	int i = 0;

	if (context->stream_count < 2)
		return;
	for (i = 0; i < context->stream_count ; i++) {
		if (!context->streams[i])
			continue;
3295 3296
		/*
		 * TODO: add a function to read AMD VSDB bits and set
3297
		 * crtc_sync_master.multi_sync_enabled flag
3298
		 * For now it's set to false
3299 3300 3301 3302 3303 3304
		 */
		set_multisync_trigger_params(context->streams[i]);
	}
	set_master_stream(context->streams, context->stream_count);
}

3305 3306 3307
static struct dc_stream_state *
create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
		       const struct drm_display_mode *drm_mode,
3308 3309
		       const struct dm_connector_state *dm_state,
		       const struct dc_stream_state *old_stream)
3310 3311
{
	struct drm_display_mode *preferred_mode = NULL;
3312
	struct drm_connector *drm_connector;
3313
	struct dc_stream_state *stream = NULL;
3314 3315
	struct drm_display_mode mode = *drm_mode;
	bool native_mode_found = false;
3316 3317
	bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false;
	int mode_refresh;
3318
	int preferred_refresh = 0;
3319

3320
	struct dc_sink *sink = NULL;
3321
	if (aconnector == NULL) {
3322
		DRM_ERROR("aconnector is NULL!\n");
3323
		return stream;
3324 3325 3326
	}

	drm_connector = &aconnector->base;
3327

3328
	if (!aconnector->dc_sink) {
3329 3330 3331
		sink = create_fake_sink(aconnector);
		if (!sink)
			return stream;
3332 3333
	} else {
		sink = aconnector->dc_sink;
3334
		dc_sink_retain(sink);
3335
	}
3336

3337
	stream = dc_create_stream_for_sink(sink);
3338

3339
	if (stream == NULL) {
3340
		DRM_ERROR("Failed to create stream for sink!\n");
3341
		goto finish;
3342 3343
	}

3344 3345
	stream->dm_stream_context = aconnector;

3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358
	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
		/* Search for preferred mode */
		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
			native_mode_found = true;
			break;
		}
	}
	if (!native_mode_found)
		preferred_mode = list_first_entry_or_null(
				&aconnector->base.modes,
				struct drm_display_mode,
				head);

3359 3360
	mode_refresh = drm_mode_vrefresh(&mode);

3361
	if (preferred_mode == NULL) {
3362 3363
		/*
		 * This may not be an error, the use case is when we have no
3364 3365 3366 3367
		 * usermode calls to reset and set mode upon hotplug. In this
		 * case, we call set mode ourselves to restore the previous mode
		 * and the modelist may not be filled in in time.
		 */
3368
		DRM_DEBUG_DRIVER("No preferred mode found\n");
3369 3370 3371
	} else {
		decide_crtc_timing_for_drm_display_mode(
				&mode, preferred_mode,
3372
				dm_state ? (dm_state->scaling != RMX_OFF) : false);
3373
		preferred_refresh = drm_mode_vrefresh(preferred_mode);
3374 3375
	}

3376 3377 3378
	if (!dm_state)
		drm_mode_set_crtcinfo(&mode, 0);

3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389
	/*
	* If scaling is enabled and refresh rate didn't change
	* we copy the vic and polarities of the old timings
	*/
	if (!scale || mode_refresh != preferred_refresh)
		fill_stream_properties_from_drm_display_mode(stream,
			&mode, &aconnector->base, NULL);
	else
		fill_stream_properties_from_drm_display_mode(stream,
			&mode, &aconnector->base, old_stream);

3390 3391 3392 3393 3394
	update_stream_scaling_settings(&mode, dm_state, stream);

	fill_audio_info(
		&stream->audio_info,
		drm_connector,
3395
		sink);
3396

3397
	update_stream_signal(stream, sink);
3398

3399
finish:
3400
	dc_sink_release(sink);
3401

3402 3403 3404
	return stream;
}

3405
static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
3406 3407 3408 3409 3410 3411
{
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static void dm_crtc_destroy_state(struct drm_crtc *crtc,
3412
				  struct drm_crtc_state *state)
3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
{
	struct dm_crtc_state *cur = to_dm_crtc_state(state);

	/* TODO Destroy dc_stream objects are stream object is flattened */
	if (cur->stream)
		dc_stream_release(cur->stream);


	__drm_atomic_helper_crtc_destroy_state(state);


	kfree(state);
}

static void dm_crtc_reset_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state;

	if (crtc->state)
		dm_crtc_destroy_state(crtc, crtc->state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (WARN_ON(!state))
		return;

	crtc->state = &state->base;
	crtc->state->crtc = crtc;

}

static struct drm_crtc_state *
dm_crtc_duplicate_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state, *cur;

	cur = to_dm_crtc_state(crtc->state);

	if (WARN_ON(!crtc->state))
		return NULL;

3453
	state = kzalloc(sizeof(*state), GFP_KERNEL);
3454 3455
	if (!state)
		return NULL;
3456 3457 3458 3459 3460 3461 3462 3463

	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);

	if (cur->stream) {
		state->stream = cur->stream;
		dc_stream_retain(state->stream);
	}

3464 3465
	state->active_planes = cur->active_planes;
	state->interrupts_enabled = cur->interrupts_enabled;
3466
	state->vrr_params = cur->vrr_params;
3467
	state->vrr_infopacket = cur->vrr_infopacket;
3468
	state->abm_level = cur->abm_level;
3469 3470
	state->vrr_supported = cur->vrr_supported;
	state->freesync_config = cur->freesync_config;
3471
	state->crc_enabled = cur->crc_enabled;
3472

3473 3474 3475 3476 3477
	/* TODO Duplicate dc_stream after objects are stream object is flattened */

	return &state->base;
}

3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492
static inline int dm_set_vupdate_irq(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_device *adev = crtc->dev->dev_private;
	int rc;

	irq_source = IRQ_TYPE_VUPDATE + acrtc->otg_inst;

	rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;

	DRM_DEBUG_DRIVER("crtc %d - vupdate irq %sabling: r=%d\n",
			 acrtc->crtc_id, enable ? "en" : "dis", rc);
	return rc;
}
3493 3494 3495 3496 3497 3498

static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_device *adev = crtc->dev->dev_private;
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
	int rc = 0;

	if (enable) {
		/* vblank irq on -> Only need vupdate irq in vrr mode */
		if (amdgpu_dm_vrr_active(acrtc_state))
			rc = dm_set_vupdate_irq(crtc, true);
	} else {
		/* vblank irq off -> vupdate irq off */
		rc = dm_set_vupdate_irq(crtc, false);
	}

	if (rc)
		return rc;
3513 3514

	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
3515
	return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527
}

static int dm_enable_vblank(struct drm_crtc *crtc)
{
	return dm_set_vblank(crtc, true);
}

static void dm_disable_vblank(struct drm_crtc *crtc)
{
	dm_set_vblank(crtc, false);
}

3528 3529 3530 3531 3532 3533 3534 3535 3536
/* Implemented only the options currently availible for the driver */
static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
	.reset = dm_crtc_reset_state,
	.destroy = amdgpu_dm_crtc_destroy,
	.gamma_set = drm_atomic_helper_legacy_gamma_set,
	.set_config = drm_atomic_helper_set_config,
	.page_flip = drm_atomic_helper_page_flip,
	.atomic_duplicate_state = dm_crtc_duplicate_state,
	.atomic_destroy_state = dm_crtc_destroy_state,
3537
	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
3538
	.verify_crc_source = amdgpu_dm_crtc_verify_crc_source,
3539 3540
	.enable_vblank = dm_enable_vblank,
	.disable_vblank = dm_disable_vblank,
3541 3542 3543 3544 3545 3546
};

static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
{
	bool connected;
3547
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
3548

3549 3550
	/*
	 * Notes:
3551 3552
	 * 1. This interface is NOT called in context of HPD irq.
	 * 2. This interface *is called* in context of user-mode ioctl. Which
3553 3554
	 * makes it a bad place for *any* MST-related activity.
	 */
3555

3556 3557
	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
	    !aconnector->fake_enable)
3558 3559 3560 3561 3562 3563 3564 3565
		connected = (aconnector->dc_sink != NULL);
	else
		connected = (aconnector->base.force == DRM_FORCE_ON);

	return (connected ? connector_status_connected :
			connector_status_disconnected);
}

3566 3567 3568 3569
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *connector_state,
					    struct drm_property *property,
					    uint64_t val)
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_old_state =
		to_dm_connector_state(connector->state);
	struct dm_connector_state *dm_new_state =
		to_dm_connector_state(connector_state);

	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		enum amdgpu_rmx_type rmx_type;

		switch (val) {
		case DRM_MODE_SCALE_CENTER:
			rmx_type = RMX_CENTER;
			break;
		case DRM_MODE_SCALE_ASPECT:
			rmx_type = RMX_ASPECT;
			break;
		case DRM_MODE_SCALE_FULLSCREEN:
			rmx_type = RMX_FULL;
			break;
		case DRM_MODE_SCALE_NONE:
		default:
			rmx_type = RMX_OFF;
			break;
		}

		if (dm_old_state->scaling == rmx_type)
			return 0;

		dm_new_state->scaling = rmx_type;
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		dm_new_state->underscan_hborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		dm_new_state->underscan_vborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		dm_new_state->underscan_enable = val;
		ret = 0;
3613 3614 3615
	} else if (property == adev->mode_info.max_bpc_property) {
		dm_new_state->max_bpc = val;
		ret = 0;
3616 3617 3618
	} else if (property == adev->mode_info.abm_level_property) {
		dm_new_state->abm_level = val;
		ret = 0;
3619 3620 3621 3622 3623
	}

	return ret;
}

3624 3625 3626 3627
int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val)
3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_state =
		to_dm_connector_state(state);
	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		switch (dm_state->scaling) {
		case RMX_CENTER:
			*val = DRM_MODE_SCALE_CENTER;
			break;
		case RMX_ASPECT:
			*val = DRM_MODE_SCALE_ASPECT;
			break;
		case RMX_FULL:
			*val = DRM_MODE_SCALE_FULLSCREEN;
			break;
		case RMX_OFF:
		default:
			*val = DRM_MODE_SCALE_NONE;
			break;
		}
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		*val = dm_state->underscan_hborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		*val = dm_state->underscan_vborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		*val = dm_state->underscan_enable;
		ret = 0;
3661 3662 3663
	} else if (property == adev->mode_info.max_bpc_property) {
		*val = dm_state->max_bpc;
		ret = 0;
3664 3665 3666
	} else if (property == adev->mode_info.abm_level_property) {
		*val = dm_state->abm_level;
		ret = 0;
3667
	}
3668

3669 3670 3671
	return ret;
}

3672
static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
3673
{
3674
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
3675 3676 3677
	const struct dc_link *link = aconnector->dc_link;
	struct amdgpu_device *adev = connector->dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
3678

3679 3680 3681
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

3682
	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
3683 3684 3685 3686
	    link->type != dc_connection_none &&
	    dm->backlight_dev) {
		backlight_device_unregister(dm->backlight_dev);
		dm->backlight_dev = NULL;
3687 3688
	}
#endif
3689 3690 3691 3692 3693 3694 3695 3696

	if (aconnector->dc_em_sink)
		dc_sink_release(aconnector->dc_em_sink);
	aconnector->dc_em_sink = NULL;
	if (aconnector->dc_sink)
		dc_sink_release(aconnector->dc_sink);
	aconnector->dc_sink = NULL;

3697
	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);
	kfree(connector);
}

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

3708 3709 3710
	if (connector->state)
		__drm_atomic_helper_connector_destroy_state(connector->state);

3711 3712 3713 3714 3715 3716 3717 3718 3719
	kfree(state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);

	if (state) {
		state->scaling = RMX_OFF;
		state->underscan_enable = false;
		state->underscan_hborder = 0;
		state->underscan_vborder = 0;
3720
		state->max_bpc = 8;
3721

3722
		__drm_atomic_helper_connector_reset(connector, &state->base);
3723 3724 3725
	}
}

3726 3727
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
3728 3729 3730 3731 3732 3733 3734
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

	struct dm_connector_state *new_state =
			kmemdup(state, sizeof(*state), GFP_KERNEL);

3735 3736
	if (!new_state)
		return NULL;
3737

3738 3739 3740
	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);

	new_state->freesync_capable = state->freesync_capable;
3741
	new_state->abm_level = state->abm_level;
3742 3743 3744 3745
	new_state->scaling = state->scaling;
	new_state->underscan_enable = state->underscan_enable;
	new_state->underscan_hborder = state->underscan_hborder;
	new_state->underscan_vborder = state->underscan_vborder;
3746
	new_state->max_bpc = state->max_bpc;
3747 3748

	return &new_state->base;
3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766
}

static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
	.reset = amdgpu_dm_connector_funcs_reset,
	.detect = amdgpu_dm_connector_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = amdgpu_dm_connector_destroy,
	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
	.atomic_get_property = amdgpu_dm_connector_atomic_get_property
};

static int get_modes(struct drm_connector *connector)
{
	return amdgpu_dm_connector_get_modes(connector);
}

3767
static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
3768 3769 3770 3771 3772
{
	struct dc_sink_init_data init_params = {
			.link = aconnector->dc_link,
			.sink_signal = SIGNAL_TYPE_VIRTUAL
	};
3773
	struct edid *edid;
3774

3775
	if (!aconnector->base.edid_blob_ptr) {
3776 3777 3778 3779 3780 3781 3782 3783
		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
				aconnector->base.name);

		aconnector->base.force = DRM_FORCE_OFF;
		aconnector->base.override_edid = false;
		return;
	}

3784 3785
	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;

3786 3787 3788 3789 3790 3791 3792 3793
	aconnector->edid = edid;

	aconnector->dc_em_sink = dc_link_add_remote_sink(
		aconnector->dc_link,
		(uint8_t *)edid,
		(edid->extensions + 1) * EDID_LENGTH,
		&init_params);

3794
	if (aconnector->base.force == DRM_FORCE_ON) {
3795 3796 3797
		aconnector->dc_sink = aconnector->dc_link->local_sink ?
		aconnector->dc_link->local_sink :
		aconnector->dc_em_sink;
3798 3799
		dc_sink_retain(aconnector->dc_sink);
	}
3800 3801
}

3802
static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
3803 3804 3805
{
	struct dc_link *link = (struct dc_link *)aconnector->dc_link;

3806 3807
	/*
	 * In case of headless boot with force on for DP managed connector
3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
	 * Those settings have to be != 0 to get initial modeset
	 */
	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
	}


	aconnector->base.override_edid = true;
	create_eml_sink(aconnector);
}

3820
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
3821
				   struct drm_display_mode *mode)
3822 3823 3824 3825 3826
{
	int result = MODE_ERROR;
	struct dc_sink *dc_sink;
	struct amdgpu_device *adev = connector->dev->dev_private;
	/* TODO: Unhardcode stream count */
3827
	struct dc_stream_state *stream;
3828
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
3829
	enum dc_status dc_result = DC_OK;
3830 3831 3832 3833 3834

	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
		return result;

3835 3836
	/*
	 * Only run this the first time mode_valid is called to initilialize
3837 3838 3839 3840 3841 3842
	 * EDID mgmt
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
		!aconnector->dc_em_sink)
		handle_edid_mgmt(aconnector);

3843
	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
3844

3845
	if (dc_sink == NULL) {
3846 3847 3848 3849
		DRM_ERROR("dc_sink is NULL!\n");
		goto fail;
	}

3850
	stream = create_stream_for_sink(aconnector, mode, NULL, NULL);
3851
	if (stream == NULL) {
3852 3853 3854 3855
		DRM_ERROR("Failed to create stream for sink!\n");
		goto fail;
	}

3856 3857 3858
	dc_result = dc_validate_stream(adev->dm.dc, stream);

	if (dc_result == DC_OK)
3859
		result = MODE_OK;
3860
	else
3861
		DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d\n",
3862 3863
			      mode->vdisplay,
			      mode->hdisplay,
3864 3865
			      mode->clock,
			      dc_result);
3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876

	dc_stream_release(stream);

fail:
	/* TODO: error handling*/
	return result;
}

static const struct drm_connector_helper_funcs
amdgpu_dm_connector_helper_funcs = {
	/*
3877
	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
3878
	 * modes will be filtered by drm_mode_validate_size(), and those modes
3879
	 * are missing after user start lightdm. So we need to renew modes list.
3880 3881
	 * in get_modes call back, not just return the modes count
	 */
3882 3883 3884 3885 3886 3887 3888 3889
	.get_modes = get_modes,
	.mode_valid = amdgpu_dm_connector_mode_valid,
};

static void dm_crtc_helper_disable(struct drm_crtc *crtc)
{
}

3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
static bool does_crtc_have_active_cursor(struct drm_crtc_state *new_crtc_state)
{
	struct drm_device *dev = new_crtc_state->crtc->dev;
	struct drm_plane *plane;

	drm_for_each_plane_mask(plane, dev, new_crtc_state->plane_mask) {
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			return true;
	}

	return false;
}

3903
static int count_crtc_active_planes(struct drm_crtc_state *new_crtc_state)
3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931
{
	struct drm_atomic_state *state = new_crtc_state->state;
	struct drm_plane *plane;
	int num_active = 0;

	drm_for_each_plane_mask(plane, state->dev, new_crtc_state->plane_mask) {
		struct drm_plane_state *new_plane_state;

		/* Cursor planes are "fake". */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		new_plane_state = drm_atomic_get_new_plane_state(state, plane);

		if (!new_plane_state) {
			/*
			 * The plane is enable on the CRTC and hasn't changed
			 * state. This means that it previously passed
			 * validation and is therefore enabled.
			 */
			num_active += 1;
			continue;
		}

		/* We need a framebuffer to be considered enabled. */
		num_active += (new_plane_state->fb != NULL);
	}

3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
	return num_active;
}

/*
 * Sets whether interrupts should be enabled on a specific CRTC.
 * We require that the stream be enabled and that there exist active
 * DC planes on the stream.
 */
static void
dm_update_crtc_interrupt_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *new_crtc_state)
{
	struct dm_crtc_state *dm_new_crtc_state =
		to_dm_crtc_state(new_crtc_state);

	dm_new_crtc_state->active_planes = 0;
	dm_new_crtc_state->interrupts_enabled = false;

	if (!dm_new_crtc_state->stream)
		return;

	dm_new_crtc_state->active_planes =
		count_crtc_active_planes(new_crtc_state);

	dm_new_crtc_state->interrupts_enabled =
		dm_new_crtc_state->active_planes > 0;
3958 3959
}

3960 3961
static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
				       struct drm_crtc_state *state)
3962 3963 3964 3965 3966 3967
{
	struct amdgpu_device *adev = crtc->dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
	int ret = -EINVAL;

3968 3969 3970 3971 3972 3973 3974 3975
	/*
	 * Update interrupt state for the CRTC. This needs to happen whenever
	 * the CRTC has changed or whenever any of its planes have changed.
	 * Atomic check satisfies both of these requirements since the CRTC
	 * is added to the state by DRM during drm_atomic_helper_check_planes.
	 */
	dm_update_crtc_interrupt_state(crtc, state);

3976 3977
	if (unlikely(!dm_crtc_state->stream &&
		     modeset_required(state, NULL, dm_crtc_state->stream))) {
3978 3979 3980 3981
		WARN_ON(1);
		return ret;
	}

3982
	/* In some use cases, like reset, no stream is attached */
3983 3984 3985
	if (!dm_crtc_state->stream)
		return 0;

3986 3987 3988 3989
	/*
	 * We want at least one hardware plane enabled to use
	 * the stream with a cursor enabled.
	 */
3990
	if (state->enable && state->active &&
3991
	    does_crtc_have_active_cursor(state) &&
3992
	    dm_crtc_state->active_planes == 0)
3993 3994
		return -EINVAL;

3995
	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
3996 3997 3998 3999 4000
		return 0;

	return ret;
}

4001 4002 4003
static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
				      const struct drm_display_mode *mode,
				      struct drm_display_mode *adjusted_mode)
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
{
	return true;
}

static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
	.disable = dm_crtc_helper_disable,
	.atomic_check = dm_crtc_helper_atomic_check,
	.mode_fixup = dm_crtc_helper_mode_fixup
};

static void dm_encoder_helper_disable(struct drm_encoder *encoder)
{

}

4019 4020 4021
static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
					  struct drm_crtc_state *crtc_state,
					  struct drm_connector_state *conn_state)
4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
{
	return 0;
}

const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
	.disable = dm_encoder_helper_disable,
	.atomic_check = dm_encoder_helper_atomic_check
};

static void dm_drm_plane_reset(struct drm_plane *plane)
{
	struct dm_plane_state *amdgpu_state = NULL;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);

	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
4039
	WARN_ON(amdgpu_state == NULL);
4040

4041 4042
	if (amdgpu_state)
		__drm_atomic_helper_plane_reset(plane, &amdgpu_state->base);
4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056
}

static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane *plane)
{
	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;

	old_dm_plane_state = to_dm_plane_state(plane->state);
	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
	if (!dm_plane_state)
		return NULL;

	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);

4057 4058 4059
	if (old_dm_plane_state->dc_state) {
		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
		dc_plane_state_retain(dm_plane_state->dc_state);
4060 4061 4062 4063 4064 4065
	}

	return &dm_plane_state->base;
}

void dm_drm_plane_destroy_state(struct drm_plane *plane,
4066
				struct drm_plane_state *state)
4067 4068 4069
{
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

4070 4071
	if (dm_plane_state->dc_state)
		dc_plane_state_release(dm_plane_state->dc_state);
4072

4073
	drm_atomic_helper_plane_destroy_state(plane, state);
4074 4075 4076 4077 4078
}

static const struct drm_plane_funcs dm_plane_funcs = {
	.update_plane	= drm_atomic_helper_update_plane,
	.disable_plane	= drm_atomic_helper_disable_plane,
4079
	.destroy	= drm_primary_helper_destroy,
4080 4081 4082 4083 4084
	.reset = dm_drm_plane_reset,
	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
	.atomic_destroy_state = dm_drm_plane_destroy_state,
};

4085 4086
static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
				      struct drm_plane_state *new_state)
4087 4088 4089
{
	struct amdgpu_framebuffer *afb;
	struct drm_gem_object *obj;
4090
	struct amdgpu_device *adev;
4091 4092
	struct amdgpu_bo *rbo;
	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
4093
	uint64_t tiling_flags;
4094 4095
	uint32_t domain;
	int r;
4096 4097 4098 4099 4100

	dm_plane_state_old = to_dm_plane_state(plane->state);
	dm_plane_state_new = to_dm_plane_state(new_state);

	if (!new_state->fb) {
4101
		DRM_DEBUG_DRIVER("No FB bound\n");
4102 4103 4104 4105
		return 0;
	}

	afb = to_amdgpu_framebuffer(new_state->fb);
4106
	obj = new_state->fb->obj[0];
4107
	rbo = gem_to_amdgpu_bo(obj);
4108
	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
4109 4110 4111 4112
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r != 0))
		return r;

4113
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
4114
		domain = amdgpu_display_supported_domains(adev);
4115 4116
	else
		domain = AMDGPU_GEM_DOMAIN_VRAM;
4117

4118
	r = amdgpu_bo_pin(rbo, domain);
4119
	if (unlikely(r != 0)) {
4120 4121
		if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
4122
		amdgpu_bo_unreserve(rbo);
4123 4124 4125
		return r;
	}

4126 4127 4128 4129 4130
	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
	if (unlikely(r != 0)) {
		amdgpu_bo_unpin(rbo);
		amdgpu_bo_unreserve(rbo);
		DRM_ERROR("%p bind failed\n", rbo);
4131 4132
		return r;
	}
4133 4134 4135

	amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);

4136 4137
	amdgpu_bo_unreserve(rbo);

4138
	afb->address = amdgpu_bo_gpu_offset(rbo);
4139 4140 4141

	amdgpu_bo_ref(rbo);

4142 4143 4144
	if (dm_plane_state_new->dc_state &&
			dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
		struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
4145

4146
		fill_plane_buffer_attributes(
4147 4148
			adev, afb, plane_state->format, plane_state->rotation,
			tiling_flags, &plane_state->tiling_info,
4149
			&plane_state->plane_size, &plane_state->dcc,
4150
			&plane_state->address);
4151 4152 4153 4154 4155
	}

	return 0;
}

4156 4157
static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
				       struct drm_plane_state *old_state)
4158 4159 4160 4161 4162 4163 4164
{
	struct amdgpu_bo *rbo;
	int r;

	if (!old_state->fb)
		return;

4165
	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
4166 4167 4168 4169
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r)) {
		DRM_ERROR("failed to reserve rbo before unpin\n");
		return;
4170 4171 4172 4173 4174
	}

	amdgpu_bo_unpin(rbo);
	amdgpu_bo_unreserve(rbo);
	amdgpu_bo_unref(&rbo);
4175 4176
}

4177 4178
static int dm_plane_atomic_check(struct drm_plane *plane,
				 struct drm_plane_state *state)
4179 4180 4181
{
	struct amdgpu_device *adev = plane->dev->dev_private;
	struct dc *dc = adev->dm.dc;
4182
	struct dm_plane_state *dm_plane_state;
4183 4184
	struct dc_scaling_info scaling_info;
	int ret;
4185 4186

	dm_plane_state = to_dm_plane_state(state);
4187

4188
	if (!dm_plane_state->dc_state)
4189
		return 0;
4190

4191 4192 4193
	ret = fill_dc_scaling_info(state, &scaling_info);
	if (ret)
		return ret;
4194

4195
	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
4196 4197 4198 4199 4200
		return 0;

	return -EINVAL;
}

4201 4202 4203
static int dm_plane_atomic_async_check(struct drm_plane *plane,
				       struct drm_plane_state *new_plane_state)
{
4204 4205 4206
	struct drm_plane_state *old_plane_state =
		drm_atomic_get_old_plane_state(new_plane_state->state, plane);

4207 4208 4209 4210
	/* Only support async updates on cursor planes. */
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
		return -EINVAL;

4211 4212 4213 4214 4215 4216 4217
	/*
	 * DRM calls prepare_fb and cleanup_fb on new_plane_state for
	 * async commits so don't allow fb changes.
	 */
	if (old_plane_state->fb != new_plane_state->fb)
		return -EINVAL;

4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241
	return 0;
}

static void dm_plane_atomic_async_update(struct drm_plane *plane,
					 struct drm_plane_state *new_state)
{
	struct drm_plane_state *old_state =
		drm_atomic_get_old_plane_state(new_state->state, plane);

	if (plane->state->fb != new_state->fb)
		drm_atomic_set_fb_for_plane(plane->state, new_state->fb);

	plane->state->src_x = new_state->src_x;
	plane->state->src_y = new_state->src_y;
	plane->state->src_w = new_state->src_w;
	plane->state->src_h = new_state->src_h;
	plane->state->crtc_x = new_state->crtc_x;
	plane->state->crtc_y = new_state->crtc_y;
	plane->state->crtc_w = new_state->crtc_w;
	plane->state->crtc_h = new_state->crtc_h;

	handle_cursor_update(plane, old_state);
}

4242 4243 4244
static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
	.prepare_fb = dm_plane_helper_prepare_fb,
	.cleanup_fb = dm_plane_helper_cleanup_fb,
4245
	.atomic_check = dm_plane_atomic_check,
4246 4247
	.atomic_async_check = dm_plane_atomic_async_check,
	.atomic_async_update = dm_plane_atomic_async_update
4248 4249 4250 4251 4252 4253
};

/*
 * TODO: these are currently initialized to rgb formats only.
 * For future use cases we should either initialize them dynamically based on
 * plane capabilities, or initialize this array to all formats, so internal drm
4254
 * check will succeed, and let DC implement proper check
4255
 */
D
Dave Airlie 已提交
4256
static const uint32_t rgb_formats[] = {
4257 4258 4259 4260 4261 4262 4263
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XRGB2101010,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ARGB2101010,
	DRM_FORMAT_ABGR2101010,
4264 4265
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
4266
	DRM_FORMAT_RGB565,
4267 4268
};

4269 4270 4271 4272 4273 4274
static const uint32_t overlay_formats[] = {
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
4275
	DRM_FORMAT_RGB565
4276 4277 4278 4279 4280 4281
};

static const u32 cursor_formats[] = {
	DRM_FORMAT_ARGB8888
};

4282 4283 4284
static int get_plane_formats(const struct drm_plane *plane,
			     const struct dc_plane_cap *plane_cap,
			     uint32_t *formats, int max_formats)
4285
{
4286 4287 4288 4289 4290 4291 4292
	int i, num_formats = 0;

	/*
	 * TODO: Query support for each group of formats directly from
	 * DC plane caps. This will require adding more formats to the
	 * caps list.
	 */
4293

H
Harry Wentland 已提交
4294
	switch (plane->type) {
4295
	case DRM_PLANE_TYPE_PRIMARY:
4296 4297 4298 4299 4300 4301 4302
		for (i = 0; i < ARRAY_SIZE(rgb_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = rgb_formats[i];
		}

4303
		if (plane_cap && plane_cap->pixel_format_support.nv12)
4304
			formats[num_formats++] = DRM_FORMAT_NV12;
4305
		break;
4306

4307
	case DRM_PLANE_TYPE_OVERLAY:
4308 4309 4310 4311 4312 4313
		for (i = 0; i < ARRAY_SIZE(overlay_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = overlay_formats[i];
		}
4314
		break;
4315

4316
	case DRM_PLANE_TYPE_CURSOR:
4317 4318 4319 4320 4321 4322
		for (i = 0; i < ARRAY_SIZE(cursor_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = cursor_formats[i];
		}
4323 4324 4325
		break;
	}

4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346
	return num_formats;
}

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct drm_plane *plane,
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap)
{
	uint32_t formats[32];
	int num_formats;
	int res = -EPERM;

	num_formats = get_plane_formats(plane, plane_cap, formats,
					ARRAY_SIZE(formats));

	res = drm_universal_plane_init(dm->adev->ddev, plane, possible_crtcs,
				       &dm_plane_funcs, formats, num_formats,
				       NULL, plane->type, NULL);
	if (res)
		return res;

4347 4348
	if (plane->type == DRM_PLANE_TYPE_OVERLAY &&
	    plane_cap && plane_cap->per_pixel_alpha) {
4349 4350 4351 4352 4353 4354 4355
		unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
					  BIT(DRM_MODE_BLEND_PREMULTI);

		drm_plane_create_alpha_property(plane);
		drm_plane_create_blend_mode_property(plane, blend_caps);
	}

4356
	if (plane->type == DRM_PLANE_TYPE_PRIMARY &&
4357
	    plane_cap && plane_cap->pixel_format_support.nv12) {
4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
		/* This only affects YUV formats. */
		drm_plane_create_color_properties(
			plane,
			BIT(DRM_COLOR_YCBCR_BT601) |
			BIT(DRM_COLOR_YCBCR_BT709),
			BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
			BIT(DRM_COLOR_YCBCR_FULL_RANGE),
			DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_LIMITED_RANGE);
	}

H
Harry Wentland 已提交
4368
	drm_plane_helper_add(plane, &dm_plane_helper_funcs);
4369

4370
	/* Create (reset) the plane state */
H
Harry Wentland 已提交
4371 4372
	if (plane->funcs->reset)
		plane->funcs->reset(plane);
4373

4374
	return 0;
4375 4376
}

4377 4378 4379
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t crtc_index)
4380 4381
{
	struct amdgpu_crtc *acrtc = NULL;
H
Harry Wentland 已提交
4382
	struct drm_plane *cursor_plane;
4383 4384 4385 4386 4387 4388 4389

	int res = -ENOMEM;

	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
	if (!cursor_plane)
		goto fail;

H
Harry Wentland 已提交
4390
	cursor_plane->type = DRM_PLANE_TYPE_CURSOR;
4391
	res = amdgpu_dm_plane_init(dm, cursor_plane, 0, NULL);
4392 4393 4394 4395 4396 4397 4398 4399 4400

	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
	if (!acrtc)
		goto fail;

	res = drm_crtc_init_with_planes(
			dm->ddev,
			&acrtc->base,
			plane,
H
Harry Wentland 已提交
4401
			cursor_plane,
4402 4403 4404 4405 4406 4407 4408
			&amdgpu_dm_crtc_funcs, NULL);

	if (res)
		goto fail;

	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);

4409 4410 4411 4412
	/* Create (reset) the plane state */
	if (acrtc->base.funcs->reset)
		acrtc->base.funcs->reset(&acrtc->base);

4413 4414 4415 4416 4417
	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;

	acrtc->crtc_id = crtc_index;
	acrtc->base.enabled = false;
4418
	acrtc->otg_inst = -1;
4419 4420

	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
4421 4422
	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
				   true, MAX_COLOR_LUT_ENTRIES);
4423
	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
4424 4425 4426 4427

	return 0;

fail:
4428 4429
	kfree(acrtc);
	kfree(cursor_plane);
4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440
	return res;
}


static int to_drm_connector_type(enum signal_type st)
{
	switch (st) {
	case SIGNAL_TYPE_HDMI_TYPE_A:
		return DRM_MODE_CONNECTOR_HDMIA;
	case SIGNAL_TYPE_EDP:
		return DRM_MODE_CONNECTOR_eDP;
4441 4442
	case SIGNAL_TYPE_LVDS:
		return DRM_MODE_CONNECTOR_LVDS;
4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
	case SIGNAL_TYPE_RGB:
		return DRM_MODE_CONNECTOR_VGA;
	case SIGNAL_TYPE_DISPLAY_PORT:
	case SIGNAL_TYPE_DISPLAY_PORT_MST:
		return DRM_MODE_CONNECTOR_DisplayPort;
	case SIGNAL_TYPE_DVI_DUAL_LINK:
	case SIGNAL_TYPE_DVI_SINGLE_LINK:
		return DRM_MODE_CONNECTOR_DVID;
	case SIGNAL_TYPE_VIRTUAL:
		return DRM_MODE_CONNECTOR_VIRTUAL;

	default:
		return DRM_MODE_CONNECTOR_Unknown;
	}
}

4459 4460 4461 4462 4463
static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
{
	return drm_encoder_find(connector->dev, NULL, connector->encoder_ids[0]);
}

4464 4465 4466 4467 4468
static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
{
	struct drm_encoder *encoder;
	struct amdgpu_encoder *amdgpu_encoder;

4469
	encoder = amdgpu_dm_connector_to_encoder(connector);
4470 4471 4472 4473 4474 4475 4476 4477 4478 4479

	if (encoder == NULL)
		return;

	amdgpu_encoder = to_amdgpu_encoder(encoder);

	amdgpu_encoder->native_mode.clock = 0;

	if (!list_empty(&connector->probed_modes)) {
		struct drm_display_mode *preferred_mode = NULL;
4480

4481
		list_for_each_entry(preferred_mode,
4482 4483 4484 4485 4486
				    &connector->probed_modes,
				    head) {
			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
				amdgpu_encoder->native_mode = *preferred_mode;

4487 4488 4489 4490 4491 4492
			break;
		}

	}
}

4493 4494 4495 4496
static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
			     char *name,
			     int hdisplay, int vdisplay)
4497 4498 4499 4500 4501 4502 4503 4504
{
	struct drm_device *dev = encoder->dev;
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;

	mode = drm_mode_duplicate(dev, native_mode);

4505
	if (mode == NULL)
4506 4507 4508 4509 4510
		return NULL;

	mode->hdisplay = hdisplay;
	mode->vdisplay = vdisplay;
	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
4511
	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
4512 4513 4514 4515 4516 4517

	return mode;

}

static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
4518
						 struct drm_connector *connector)
4519 4520 4521 4522
{
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
4523 4524
	struct amdgpu_dm_connector *amdgpu_dm_connector =
				to_amdgpu_dm_connector(connector);
4525 4526 4527 4528 4529 4530
	int i;
	int n;
	struct mode_size {
		char name[DRM_DISPLAY_MODE_LEN];
		int w;
		int h;
4531
	} common_modes[] = {
4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544
		{  "640x480",  640,  480},
		{  "800x600",  800,  600},
		{ "1024x768", 1024,  768},
		{ "1280x720", 1280,  720},
		{ "1280x800", 1280,  800},
		{"1280x1024", 1280, 1024},
		{ "1440x900", 1440,  900},
		{"1680x1050", 1680, 1050},
		{"1600x1200", 1600, 1200},
		{"1920x1080", 1920, 1080},
		{"1920x1200", 1920, 1200}
	};

4545
	n = ARRAY_SIZE(common_modes);
4546 4547 4548 4549 4550 4551

	for (i = 0; i < n; i++) {
		struct drm_display_mode *curmode = NULL;
		bool mode_existed = false;

		if (common_modes[i].w > native_mode->hdisplay ||
4552 4553 4554 4555
		    common_modes[i].h > native_mode->vdisplay ||
		   (common_modes[i].w == native_mode->hdisplay &&
		    common_modes[i].h == native_mode->vdisplay))
			continue;
4556 4557 4558

		list_for_each_entry(curmode, &connector->probed_modes, head) {
			if (common_modes[i].w == curmode->hdisplay &&
4559
			    common_modes[i].h == curmode->vdisplay) {
4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571
				mode_existed = true;
				break;
			}
		}

		if (mode_existed)
			continue;

		mode = amdgpu_dm_create_common_mode(encoder,
				common_modes[i].name, common_modes[i].w,
				common_modes[i].h);
		drm_mode_probed_add(connector, mode);
4572
		amdgpu_dm_connector->num_modes++;
4573 4574 4575
	}
}

4576 4577
static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
					      struct edid *edid)
4578
{
4579 4580
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
4581 4582 4583 4584

	if (edid) {
		/* empty probed_modes */
		INIT_LIST_HEAD(&connector->probed_modes);
4585
		amdgpu_dm_connector->num_modes =
4586 4587 4588
				drm_add_edid_modes(connector, edid);

		amdgpu_dm_get_native_mode(connector);
4589
	} else {
4590
		amdgpu_dm_connector->num_modes = 0;
4591
	}
4592 4593
}

4594
static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
4595
{
4596 4597
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
4598
	struct drm_encoder *encoder;
4599
	struct edid *edid = amdgpu_dm_connector->edid;
4600

4601
	encoder = amdgpu_dm_connector_to_encoder(connector);
4602

4603
	if (!edid || !drm_edid_is_valid(edid)) {
4604 4605
		amdgpu_dm_connector->num_modes =
				drm_add_modes_noedid(connector, 640, 480);
4606 4607 4608 4609
	} else {
		amdgpu_dm_connector_ddc_get_modes(connector, edid);
		amdgpu_dm_connector_add_common_modes(encoder, connector);
	}
4610
	amdgpu_dm_fbc_init(connector);
4611

4612
	return amdgpu_dm_connector->num_modes;
4613 4614
}

4615 4616 4617 4618 4619
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index)
4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631
{
	struct amdgpu_device *adev = dm->ddev->dev_private;

	aconnector->connector_id = link_index;
	aconnector->dc_link = link;
	aconnector->base.interlace_allowed = false;
	aconnector->base.doublescan_allowed = false;
	aconnector->base.stereo_allowed = false;
	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
	mutex_init(&aconnector->hpd_lock);

4632 4633
	/*
	 * configure support HPD hot plug connector_>polled default value is 0
4634 4635
	 * which means HPD hot plug not supported
	 */
4636 4637 4638
	switch (connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
4639
		aconnector->base.ycbcr_420_allowed =
4640
			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
4641 4642 4643
		break;
	case DRM_MODE_CONNECTOR_DisplayPort:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
4644
		aconnector->base.ycbcr_420_allowed =
4645
			link->link_enc->features.dp_ycbcr420_supported ? true : false;
4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666
		break;
	case DRM_MODE_CONNECTOR_DVID:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	default:
		break;
	}

	drm_object_attach_property(&aconnector->base.base,
				dm->ddev->mode_config.scaling_mode_property,
				DRM_MODE_SCALE_NONE);

	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_property,
				UNDERSCAN_OFF);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_hborder_property,
				0);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_vborder_property,
				0);
4667 4668 4669
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.max_bpc_property,
				0);
4670

4671 4672 4673 4674 4675
	if (connector_type == DRM_MODE_CONNECTOR_eDP &&
	    dc_is_dmcu_initialized(adev->dm.dc)) {
		drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.abm_level_property, 0);
	}
4676 4677

	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
4678 4679
	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector_type == DRM_MODE_CONNECTOR_eDP) {
4680 4681 4682
		drm_connector_attach_vrr_capable_property(
			&aconnector->base);
	}
4683 4684
}

4685 4686
static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
			      struct i2c_msg *msgs, int num)
4687 4688 4689 4690 4691 4692 4693
{
	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
	struct ddc_service *ddc_service = i2c->ddc_service;
	struct i2c_command cmd;
	int i;
	int result = -EIO;

4694
	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709

	if (!cmd.payloads)
		return result;

	cmd.number_of_payloads = num;
	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
	cmd.speed = 100;

	for (i = 0; i < num; i++) {
		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
		cmd.payloads[i].address = msgs[i].addr;
		cmd.payloads[i].length = msgs[i].len;
		cmd.payloads[i].data = msgs[i].buf;
	}

4710 4711 4712
	if (dc_submit_i2c(
			ddc_service->ctx->dc,
			ddc_service->ddc_pin->hw_info.ddc_channel,
4713 4714 4715 4716 4717 4718 4719
			&cmd))
		result = num;

	kfree(cmd.payloads);
	return result;
}

4720
static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
4721 4722 4723 4724 4725 4726 4727 4728 4729
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
}

static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
	.master_xfer = amdgpu_dm_i2c_xfer,
	.functionality = amdgpu_dm_i2c_func,
};

4730 4731 4732 4733
static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service *ddc_service,
	   int link_index,
	   int *res)
4734 4735 4736 4737
{
	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
	struct amdgpu_i2c_adapter *i2c;

4738
	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
4739 4740
	if (!i2c)
		return NULL;
4741 4742 4743 4744
	i2c->base.owner = THIS_MODULE;
	i2c->base.class = I2C_CLASS_DDC;
	i2c->base.dev.parent = &adev->pdev->dev;
	i2c->base.algo = &amdgpu_dm_i2c_algo;
4745
	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
4746 4747
	i2c_set_adapdata(&i2c->base, i2c);
	i2c->ddc_service = ddc_service;
4748
	i2c->ddc_service->ddc_pin->hw_info.ddc_channel = link_index;
4749 4750 4751 4752

	return i2c;
}

4753

4754 4755
/*
 * Note: this function assumes that dc_link_detect() was called for the
4756 4757
 * dc_link which will be represented by this aconnector.
 */
4758 4759 4760 4761
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *aconnector,
				    uint32_t link_index,
				    struct amdgpu_encoder *aencoder)
4762 4763 4764 4765 4766 4767
{
	int res = 0;
	int connector_type;
	struct dc *dc = dm->dc;
	struct dc_link *link = dc_get_link_at_index(dc, link_index);
	struct amdgpu_i2c_adapter *i2c;
4768 4769

	link->priv = aconnector;
4770

4771
	DRM_DEBUG_DRIVER("%s()\n", __func__);
4772 4773

	i2c = create_i2c(link->ddc, link->link_index, &res);
4774 4775 4776 4777 4778
	if (!i2c) {
		DRM_ERROR("Failed to create i2c adapter data\n");
		return -ENOMEM;
	}

4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804
	aconnector->i2c = i2c;
	res = i2c_add_adapter(&i2c->base);

	if (res) {
		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
		goto out_free;
	}

	connector_type = to_drm_connector_type(link->connector_signal);

	res = drm_connector_init(
			dm->ddev,
			&aconnector->base,
			&amdgpu_dm_connector_funcs,
			connector_type);

	if (res) {
		DRM_ERROR("connector_init failed\n");
		aconnector->connector_id = -1;
		goto out_free;
	}

	drm_connector_helper_add(
			&aconnector->base,
			&amdgpu_dm_connector_helper_funcs);

4805 4806 4807
	if (aconnector->base.funcs->reset)
		aconnector->base.funcs->reset(&aconnector->base);

4808 4809 4810 4811 4812 4813 4814
	amdgpu_dm_connector_init_helper(
		dm,
		aconnector,
		connector_type,
		link,
		link_index);

4815
	drm_connector_attach_encoder(
4816 4817 4818
		&aconnector->base, &aencoder->base);

	drm_connector_register(&aconnector->base);
4819 4820 4821 4822 4823 4824
#if defined(CONFIG_DEBUG_FS)
	res = connector_debugfs_init(aconnector);
	if (res) {
		DRM_ERROR("Failed to create debugfs for connector");
		goto out_free;
	}
4825 4826
	aconnector->debugfs_dpcd_address = 0;
	aconnector->debugfs_dpcd_size = 0;
4827
#endif
4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859

	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
		|| connector_type == DRM_MODE_CONNECTOR_eDP)
		amdgpu_dm_initialize_dp_connector(dm, aconnector);

out_free:
	if (res) {
		kfree(i2c);
		aconnector->i2c = NULL;
	}
	return res;
}

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
{
	switch (adev->mode_info.num_crtc) {
	case 1:
		return 0x1;
	case 2:
		return 0x3;
	case 3:
		return 0x7;
	case 4:
		return 0xf;
	case 5:
		return 0x1f;
	case 6:
	default:
		return 0x3f;
	}
}

4860 4861 4862
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index)
4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883
{
	struct amdgpu_device *adev = dev->dev_private;

	int res = drm_encoder_init(dev,
				   &aencoder->base,
				   &amdgpu_dm_encoder_funcs,
				   DRM_MODE_ENCODER_TMDS,
				   NULL);

	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);

	if (!res)
		aencoder->encoder_id = link_index;
	else
		aencoder->encoder_id = -1;

	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);

	return res;
}

4884 4885 4886
static void manage_dm_interrupts(struct amdgpu_device *adev,
				 struct amdgpu_crtc *acrtc,
				 bool enable)
4887 4888 4889 4890 4891 4892
{
	/*
	 * this is not correct translation but will work as soon as VBLANK
	 * constant is the same as PFLIP
	 */
	int irq_type =
4893
		amdgpu_display_crtc_idx_to_irq_type(
4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912
			adev,
			acrtc->crtc_id);

	if (enable) {
		drm_crtc_vblank_on(&acrtc->base);
		amdgpu_irq_get(
			adev,
			&adev->pageflip_irq,
			irq_type);
	} else {

		amdgpu_irq_put(
			adev,
			&adev->pageflip_irq,
			irq_type);
		drm_crtc_vblank_off(&acrtc->base);
	}
}

4913 4914 4915
static bool
is_scaling_state_different(const struct dm_connector_state *dm_state,
			   const struct dm_connector_state *old_dm_state)
4916 4917 4918 4919 4920 4921 4922 4923 4924
{
	if (dm_state->scaling != old_dm_state->scaling)
		return true;
	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
			return true;
	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
			return true;
4925 4926 4927
	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
		return true;
4928 4929 4930
	return false;
}

4931 4932 4933
static void remove_stream(struct amdgpu_device *adev,
			  struct amdgpu_crtc *acrtc,
			  struct dc_stream_state *stream)
4934 4935 4936 4937 4938 4939 4940
{
	/* this is the update mode case */

	acrtc->otg_inst = -1;
	acrtc->enabled = false;
}

4941 4942
static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
			       struct dc_cursor_position *position)
4943
{
4944
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
4945 4946 4947
	int x, y;
	int xorigin = 0, yorigin = 0;

4948 4949 4950 4951 4952
	position->enable = false;
	position->x = 0;
	position->y = 0;

	if (!crtc || !plane->state->fb)
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965
		return 0;

	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
			  __func__,
			  plane->state->crtc_w,
			  plane->state->crtc_h);
		return -EINVAL;
	}

	x = plane->state->crtc_x;
	y = plane->state->crtc_y;
4966

4967 4968 4969 4970
	if (x <= -amdgpu_crtc->max_cursor_width ||
	    y <= -amdgpu_crtc->max_cursor_height)
		return 0;

4971 4972 4973 4974 4975 4976
	if (crtc->primary->state) {
		/* avivo cursor are offset into the total surface */
		x += crtc->primary->state->src_x >> 16;
		y += crtc->primary->state->src_y >> 16;
	}

4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993
	if (x < 0) {
		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
		x = 0;
	}
	if (y < 0) {
		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
		y = 0;
	}
	position->enable = true;
	position->x = x;
	position->y = y;
	position->x_hotspot = xorigin;
	position->y_hotspot = yorigin;

	return 0;
}

4994 4995
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state)
4996
{
4997
	struct amdgpu_device *adev = plane->dev->dev_private;
4998 4999 5000 5001 5002 5003 5004 5005 5006
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
	uint64_t address = afb ? afb->address : 0;
	struct dc_cursor_position position;
	struct dc_cursor_attributes attributes;
	int ret;

5007 5008 5009
	if (!plane->state->fb && !old_plane_state->fb)
		return;

5010
	DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
5011 5012 5013 5014
			 __func__,
			 amdgpu_crtc->crtc_id,
			 plane->state->crtc_w,
			 plane->state->crtc_h);
5015 5016 5017 5018 5019 5020 5021

	ret = get_cursor_position(plane, crtc, &position);
	if (ret)
		return;

	if (!position.enable) {
		/* turn off cursor */
5022 5023
		if (crtc_state && crtc_state->stream) {
			mutex_lock(&adev->dm.dc_lock);
5024 5025
			dc_stream_set_cursor_position(crtc_state->stream,
						      &position);
5026 5027
			mutex_unlock(&adev->dm.dc_lock);
		}
5028
		return;
5029 5030
	}

5031 5032 5033
	amdgpu_crtc->cursor_width = plane->state->crtc_w;
	amdgpu_crtc->cursor_height = plane->state->crtc_h;

5034
	memset(&attributes, 0, sizeof(attributes));
5035 5036 5037 5038 5039 5040 5041 5042 5043 5044
	attributes.address.high_part = upper_32_bits(address);
	attributes.address.low_part  = lower_32_bits(address);
	attributes.width             = plane->state->crtc_w;
	attributes.height            = plane->state->crtc_h;
	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
	attributes.rotation_angle    = 0;
	attributes.attribute_flags.value = 0;

	attributes.pitch = attributes.width;

5045
	if (crtc_state->stream) {
5046
		mutex_lock(&adev->dm.dc_lock);
5047 5048 5049
		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
							 &attributes))
			DRM_ERROR("DC failed to set cursor attributes\n");
5050 5051 5052 5053

		if (!dc_stream_set_cursor_position(crtc_state->stream,
						   &position))
			DRM_ERROR("DC failed to set cursor position\n");
5054
		mutex_unlock(&adev->dm.dc_lock);
5055
	}
5056
}
5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075

static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
{

	assert_spin_locked(&acrtc->base.dev->event_lock);
	WARN_ON(acrtc->event);

	acrtc->event = acrtc->base.state->event;

	/* Set the flip status */
	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;

	/* Mark this event as consumed */
	acrtc->base.state->event = NULL;

	DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
						 acrtc->crtc_id);
}

5076 5077 5078
static void update_freesync_state_on_stream(
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state,
5079 5080 5081
	struct dc_stream_state *new_stream,
	struct dc_plane_state *surface,
	u32 flip_timestamp_in_us)
5082
{
5083
	struct mod_vrr_params vrr_params;
5084
	struct dc_info_packet vrr_infopacket = {0};
5085 5086
	struct amdgpu_device *adev = dm->adev;
	unsigned long flags;
5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */

	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

5099 5100 5101
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
	vrr_params = new_crtc_state->vrr_params;

5102 5103 5104 5105 5106 5107 5108
	if (surface) {
		mod_freesync_handle_preflip(
			dm->freesync_module,
			surface,
			new_stream,
			flip_timestamp_in_us,
			&vrr_params);
5109 5110 5111 5112 5113 5114

		if (adev->family < AMDGPU_FAMILY_AI &&
		    amdgpu_dm_vrr_active(new_crtc_state)) {
			mod_freesync_handle_v_update(dm->freesync_module,
						     new_stream, &vrr_params);
		}
5115
	}
5116 5117 5118 5119

	mod_freesync_build_vrr_infopacket(
		dm->freesync_module,
		new_stream,
5120
		&vrr_params,
5121 5122
		PACKET_TYPE_VRR,
		TRANSFER_FUNC_UNKNOWN,
5123 5124
		&vrr_infopacket);

5125
	new_crtc_state->freesync_timing_changed |=
5126 5127 5128
		(memcmp(&new_crtc_state->vrr_params.adjust,
			&vrr_params.adjust,
			sizeof(vrr_params.adjust)) != 0);
5129

5130
	new_crtc_state->freesync_vrr_info_changed |=
5131 5132 5133 5134
		(memcmp(&new_crtc_state->vrr_infopacket,
			&vrr_infopacket,
			sizeof(vrr_infopacket)) != 0);

5135
	new_crtc_state->vrr_params = vrr_params;
5136 5137
	new_crtc_state->vrr_infopacket = vrr_infopacket;

5138
	new_stream->adjust = new_crtc_state->vrr_params.adjust;
5139 5140 5141 5142 5143 5144
	new_stream->vrr_infopacket = vrr_infopacket;

	if (new_crtc_state->freesync_vrr_info_changed)
		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
			      new_crtc_state->base.crtc->base.id,
			      (int)new_crtc_state->base.vrr_enabled,
5145
			      (int)vrr_params.state);
5146 5147

	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
5148 5149
}

5150 5151 5152 5153 5154
static void pre_update_freesync_state_on_stream(
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state)
{
	struct dc_stream_state *new_stream = new_crtc_state->stream;
5155
	struct mod_vrr_params vrr_params;
5156
	struct mod_freesync_config config = new_crtc_state->freesync_config;
5157 5158
	struct amdgpu_device *adev = dm->adev;
	unsigned long flags;
5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */
	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

5170 5171 5172
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
	vrr_params = new_crtc_state->vrr_params;

5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192
	if (new_crtc_state->vrr_supported &&
	    config.min_refresh_in_uhz &&
	    config.max_refresh_in_uhz) {
		config.state = new_crtc_state->base.vrr_enabled ?
			VRR_STATE_ACTIVE_VARIABLE :
			VRR_STATE_INACTIVE;
	} else {
		config.state = VRR_STATE_UNSUPPORTED;
	}

	mod_freesync_build_vrr_params(dm->freesync_module,
				      new_stream,
				      &config, &vrr_params);

	new_crtc_state->freesync_timing_changed |=
		(memcmp(&new_crtc_state->vrr_params.adjust,
			&vrr_params.adjust,
			sizeof(vrr_params.adjust)) != 0);

	new_crtc_state->vrr_params = vrr_params;
5193
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
5194 5195
}

5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206
static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
					    struct dm_crtc_state *new_state)
{
	bool old_vrr_active = amdgpu_dm_vrr_active(old_state);
	bool new_vrr_active = amdgpu_dm_vrr_active(new_state);

	if (!old_vrr_active && new_vrr_active) {
		/* Transition VRR inactive -> active:
		 * While VRR is active, we must not disable vblank irq, as a
		 * reenable after disable would compute bogus vblank/pflip
		 * timestamps if it likely happened inside display front-porch.
5207 5208 5209
		 *
		 * We also need vupdate irq for the actual core vblank handling
		 * at end of vblank.
5210
		 */
5211
		dm_set_vupdate_irq(new_state->base.crtc, true);
5212 5213 5214 5215 5216 5217 5218
		drm_crtc_vblank_get(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	} else if (old_vrr_active && !new_vrr_active) {
		/* Transition VRR active -> inactive:
		 * Allow vblank irq disable again for fixed refresh rate.
		 */
5219
		dm_set_vupdate_irq(new_state->base.crtc, false);
5220 5221 5222 5223 5224 5225
		drm_crtc_vblank_put(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	}
}

5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
{
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
	int i;

	/*
	 * TODO: Make this per-stream so we don't issue redundant updates for
	 * commits with multiple streams.
	 */
	for_each_oldnew_plane_in_state(state, plane, old_plane_state,
				       new_plane_state, i)
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			handle_cursor_update(plane, old_plane_state);
}

5242
static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
5243
				    struct dc_state *dc_state,
5244 5245 5246
				    struct drm_device *dev,
				    struct amdgpu_display_manager *dm,
				    struct drm_crtc *pcrtc,
5247
				    bool wait_for_vblank)
5248
{
5249
	uint32_t i;
5250
	uint64_t timestamp_ns;
5251
	struct drm_plane *plane;
5252
	struct drm_plane_state *old_plane_state, *new_plane_state;
5253
	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
5254 5255 5256
	struct drm_crtc_state *new_pcrtc_state =
			drm_atomic_get_new_crtc_state(state, pcrtc);
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
5257 5258
	struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
5259
	int planes_count = 0, vpos, hpos;
5260
	long r;
5261
	unsigned long flags;
5262
	struct amdgpu_bo *abo;
5263
	uint64_t tiling_flags;
5264 5265
	uint32_t target_vblank, last_flip_vblank;
	bool vrr_active = amdgpu_dm_vrr_active(acrtc_state);
5266
	bool pflip_present = false;
5267 5268 5269 5270
	struct {
		struct dc_surface_update surface_updates[MAX_SURFACES];
		struct dc_plane_info plane_infos[MAX_SURFACES];
		struct dc_scaling_info scaling_infos[MAX_SURFACES];
5271
		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
5272
		struct dc_stream_update stream_update;
5273
	} *bundle;
5274

5275
	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
5276

5277 5278
	if (!bundle) {
		dm_error("Failed to allocate update bundle\n");
5279 5280
		goto cleanup;
	}
5281

5282 5283 5284 5285 5286 5287 5288 5289
	/*
	 * Disable the cursor first if we're disabling all the planes.
	 * It'll remain on the screen after the planes are re-enabled
	 * if we don't.
	 */
	if (acrtc_state->active_planes == 0)
		amdgpu_dm_commit_cursors(state);

5290
	/* update planes when needed */
5291 5292
	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
		struct drm_crtc *crtc = new_plane_state->crtc;
5293
		struct drm_crtc_state *new_crtc_state;
5294
		struct drm_framebuffer *fb = new_plane_state->fb;
5295
		bool plane_needs_flip;
5296
		struct dc_plane_state *dc_plane;
5297
		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
5298

5299 5300
		/* Cursor plane is handled after stream updates */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
5301 5302
			continue;

5303 5304 5305 5306 5307
		if (!fb || !crtc || pcrtc != crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
		if (!new_crtc_state->active)
5308 5309
			continue;

5310
		dc_plane = dm_new_plane_state->dc_state;
5311

5312
		bundle->surface_updates[planes_count].surface = dc_plane;
5313
		if (new_pcrtc_state->color_mgmt_changed) {
5314 5315
			bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction;
			bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func;
5316
		}
5317

5318 5319
		fill_dc_scaling_info(new_plane_state,
				     &bundle->scaling_infos[planes_count]);
5320

5321 5322
		bundle->surface_updates[planes_count].scaling_info =
			&bundle->scaling_infos[planes_count];
5323

5324
		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
5325

5326
		pflip_present = pflip_present || plane_needs_flip;
5327

5328 5329 5330 5331
		if (!plane_needs_flip) {
			planes_count += 1;
			continue;
		}
5332

5333 5334
		abo = gem_to_amdgpu_bo(fb->obj[0]);

5335 5336 5337 5338 5339
		/*
		 * Wait for all fences on this FB. Do limited wait to avoid
		 * deadlock during GPU reset when this fence will not signal
		 * but we hold reservation lock for the BO.
		 */
5340 5341
		r = reservation_object_wait_timeout_rcu(abo->tbo.resv, true,
							false,
5342 5343 5344
							msecs_to_jiffies(5000));
		if (unlikely(r <= 0))
			DRM_ERROR("Waiting for fences timed out or interrupted!");
5345

5346 5347 5348 5349 5350 5351 5352
		/*
		 * TODO This might fail and hence better not used, wait
		 * explicitly on fences instead
		 * and in general should be called for
		 * blocking commit to as per framework helpers
		 */
		r = amdgpu_bo_reserve(abo, true);
5353
		if (unlikely(r != 0))
5354
			DRM_ERROR("failed to reserve buffer before flip\n");
5355

5356
		amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
5357

5358
		amdgpu_bo_unreserve(abo);
5359

5360 5361 5362 5363 5364 5365 5366
		fill_dc_plane_info_and_addr(
			dm->adev, new_plane_state, tiling_flags,
			&bundle->plane_infos[planes_count],
			&bundle->flip_addrs[planes_count].address);

		bundle->surface_updates[planes_count].plane_info =
			&bundle->plane_infos[planes_count];
5367

5368 5369
		bundle->flip_addrs[planes_count].flip_immediate =
				(crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
5370

5371 5372 5373 5374
		timestamp_ns = ktime_get_ns();
		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
		bundle->surface_updates[planes_count].surface = dc_plane;
5375

5376 5377 5378 5379
		if (!bundle->surface_updates[planes_count].surface) {
			DRM_ERROR("No surface for CRTC: id=%d\n",
					acrtc_attach->crtc_id);
			continue;
5380 5381
		}

5382 5383 5384 5385 5386 5387 5388
		if (plane == pcrtc->primary)
			update_freesync_state_on_stream(
				dm,
				acrtc_state,
				acrtc_state->stream,
				dc_plane,
				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
5389

5390 5391 5392 5393
		DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x\n",
				 __func__,
				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
5394 5395 5396

		planes_count += 1;

5397 5398
	}

5399
	if (pflip_present) {
5400 5401 5402 5403 5404 5405 5406
		if (!vrr_active) {
			/* Use old throttling in non-vrr fixed refresh rate mode
			 * to keep flip scheduling based on target vblank counts
			 * working in a backwards compatible way, e.g., for
			 * clients using the GLX_OML_sync_control extension or
			 * DRI3/Present extension with defined target_msc.
			 */
5407
			last_flip_vblank = amdgpu_get_vblank_counter_kms(dm->ddev, acrtc_attach->crtc_id);
5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422
		}
		else {
			/* For variable refresh rate mode only:
			 * Get vblank of last completed flip to avoid > 1 vrr
			 * flips per video frame by use of throttling, but allow
			 * flip programming anywhere in the possibly large
			 * variable vrr vblank interval for fine-grained flip
			 * timing control and more opportunity to avoid stutter
			 * on late submission of flips.
			 */
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			last_flip_vblank = acrtc_attach->last_flip_vblank;
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

5423
		target_vblank = last_flip_vblank + wait_for_vblank;
5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453

		/*
		 * Wait until we're out of the vertical blank period before the one
		 * targeted by the flip
		 */
		while ((acrtc_attach->enabled &&
			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
							    0, &vpos, &hpos, NULL,
							    NULL, &pcrtc->hwmode)
			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
			(int)(target_vblank -
			  amdgpu_get_vblank_counter_kms(dm->ddev, acrtc_attach->crtc_id)) > 0)) {
			usleep_range(1000, 1100);
		}

		if (acrtc_attach->base.state->event) {
			drm_crtc_vblank_get(pcrtc);

			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);

			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
			prepare_flip_isr(acrtc_attach);

			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

		if (acrtc_state->stream) {

			if (acrtc_state->freesync_timing_changed)
5454
				bundle->stream_update.adjust =
5455 5456 5457
					&acrtc_state->stream->adjust;

			if (acrtc_state->freesync_vrr_info_changed)
5458
				bundle->stream_update.vrr_infopacket =
5459
					&acrtc_state->stream->vrr_infopacket;
5460 5461 5462
		}
	}

5463 5464
	/* Update the planes if changed or disable if we don't have any. */
	if (planes_count || acrtc_state->active_planes == 0) {
5465
		if (new_pcrtc_state->mode_changed) {
5466 5467
			bundle->stream_update.src = acrtc_state->stream->src;
			bundle->stream_update.dst = acrtc_state->stream->dst;
5468 5469
		}

5470
		if (new_pcrtc_state->color_mgmt_changed)
5471
			bundle->stream_update.out_transfer_func = acrtc_state->stream->out_transfer_func;
5472

5473
		acrtc_state->stream->abm_level = acrtc_state->abm_level;
5474
		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
5475
			bundle->stream_update.abm_level = &acrtc_state->abm_level;
5476

5477 5478
		mutex_lock(&dm->dc_lock);
		dc_commit_updates_for_stream(dm->dc,
5479
						     bundle->surface_updates,
5480 5481
						     planes_count,
						     acrtc_state->stream,
5482
						     &bundle->stream_update,
5483 5484
						     dc_state);
		mutex_unlock(&dm->dc_lock);
5485
	}
5486

5487 5488 5489 5490 5491 5492 5493
	/*
	 * Update cursor state *after* programming all the planes.
	 * This avoids redundant programming in the case where we're going
	 * to be disabling a single plane - those pipes are being disabled.
	 */
	if (acrtc_state->active_planes)
		amdgpu_dm_commit_cursors(state);
5494

5495
cleanup:
5496
	kfree(bundle);
5497 5498
}

5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551
/*
 * Enable interrupts on CRTCs that are newly active, undergone
 * a modeset, or have active planes again.
 *
 * Done in two passes, based on the for_modeset flag:
 * Pass 1: For CRTCs going through modeset
 * Pass 2: For CRTCs going from 0 to n active planes
 *
 * Interrupts can only be enabled after the planes are programmed,
 * so this requires a two-pass approach since we don't want to
 * just defer the interrupts until after commit planes every time.
 */
static void amdgpu_dm_enable_crtc_interrupts(struct drm_device *dev,
					     struct drm_atomic_state *state,
					     bool for_modeset)
{
	struct amdgpu_device *adev = dev->dev_private;
	struct drm_crtc *crtc;
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
	int i;

	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
				      new_crtc_state, i) {
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
		struct dm_crtc_state *dm_new_crtc_state =
			to_dm_crtc_state(new_crtc_state);
		struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(old_crtc_state);
		bool modeset = drm_atomic_crtc_needs_modeset(new_crtc_state);
		bool run_pass;

		run_pass = (for_modeset && modeset) ||
			   (!for_modeset && !modeset &&
			    !dm_old_crtc_state->interrupts_enabled);

		if (!run_pass)
			continue;

		if (!dm_new_crtc_state->interrupts_enabled)
			continue;

		manage_dm_interrupts(adev, acrtc, true);

#ifdef CONFIG_DEBUG_FS
		/* The stream has changed so CRC capture needs to re-enabled. */
		if (dm_new_crtc_state->crc_enabled) {
			dm_new_crtc_state->crc_enabled = false;
			amdgpu_dm_crtc_set_crc_source(crtc, "auto");
		}
#endif
	}
}

5552
/*
5553 5554 5555 5556 5557 5558 5559 5560 5561 5562
 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
 * @crtc_state: the DRM CRTC state
 * @stream_state: the DC stream state.
 *
 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
 */
static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
						struct dc_stream_state *stream_state)
{
5563
	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
5564
}
5565

5566 5567 5568
static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock)
5569 5570
{
	struct drm_crtc *crtc;
5571
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
5572 5573 5574 5575
	struct amdgpu_device *adev = dev->dev_private;
	int i;

	/*
5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588
	 * We evade vblank and pflip interrupts on CRTCs that are undergoing
	 * a modeset, being disabled, or have no active planes.
	 *
	 * It's done in atomic commit rather than commit tail for now since
	 * some of these interrupt handlers access the current CRTC state and
	 * potentially the stream pointer itself.
	 *
	 * Since the atomic state is swapped within atomic commit and not within
	 * commit tail this would leave to new state (that hasn't been committed yet)
	 * being accesssed from within the handlers.
	 *
	 * TODO: Fix this so we can do this in commit tail and not have to block
	 * in atomic check.
5589
	 */
5590
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
5591
		struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
5592
		struct dm_crtc_state *dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
5593 5594
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

5595 5596 5597
		if (dm_old_crtc_state->interrupts_enabled &&
		    (!dm_new_crtc_state->interrupts_enabled ||
		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
5598
			/*
5599 5600
			 * Drop the extra vblank reference added by CRC
			 * capture if applicable.
5601
			 */
5602
			if (dm_new_crtc_state->crc_enabled)
5603
				drm_crtc_vblank_put(crtc);
5604 5605 5606 5607 5608 5609

			/*
			 * Only keep CRC capture enabled if there's
			 * still a stream for the CRTC.
			 */
			if (!dm_new_crtc_state->stream)
5610 5611
				dm_new_crtc_state->crc_enabled = false;

5612
			manage_dm_interrupts(adev, acrtc, false);
5613
		}
5614
	}
5615 5616 5617 5618
	/*
	 * Add check here for SoC's that support hardware cursor plane, to
	 * unset legacy_cursor_update
	 */
5619 5620 5621 5622 5623 5624

	return drm_atomic_helper_commit(dev, state, nonblock);

	/*TODO Handle EINTR, reenable IRQ*/
}

5625 5626 5627 5628 5629 5630 5631 5632
/**
 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
 * @state: The atomic state to commit
 *
 * This will tell DC to commit the constructed DC state from atomic_check,
 * programming the hardware. Any failures here implies a hardware failure, since
 * atomic check should have filtered anything non-kosher.
 */
5633
static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
5634 5635 5636 5637 5638
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dm_atomic_state *dm_state;
5639
	struct dc_state *dc_state = NULL, *dc_state_temp = NULL;
5640
	uint32_t i, j;
5641
	struct drm_crtc *crtc;
5642
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
5643 5644 5645
	unsigned long flags;
	bool wait_for_vblank = true;
	struct drm_connector *connector;
5646
	struct drm_connector_state *old_con_state, *new_con_state;
5647
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
5648
	int crtc_disable_count = 0;
5649 5650 5651

	drm_atomic_helper_update_legacy_modeset_state(dev, state);

5652 5653 5654 5655 5656
	dm_state = dm_atomic_get_new_state(state);
	if (dm_state && dm_state->context) {
		dc_state = dm_state->context;
	} else {
		/* No state changes, retain current state. */
5657
		dc_state_temp = dc_create_state(dm->dc);
5658 5659 5660 5661
		ASSERT(dc_state_temp);
		dc_state = dc_state_temp;
		dc_resource_state_copy_construct_current(dm->dc, dc_state);
	}
5662 5663

	/* update changed items */
5664
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
5665
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
5666

5667 5668
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
5669

5670
		DRM_DEBUG_DRIVER(
5671 5672 5673 5674
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
5675 5676 5677 5678 5679 5680
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
5681

5682 5683 5684 5685 5686 5687
		/* Copy all transient state flags into dc state */
		if (dm_new_crtc_state->stream) {
			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
							    dm_new_crtc_state->stream);
		}

5688 5689 5690 5691
		/* handles headless hotplug case, updating new_state and
		 * aconnector as needed
		 */

5692
		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
5693

5694
			DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
5695

5696
			if (!dm_new_crtc_state->stream) {
5697
				/*
5698 5699 5700
				 * this could happen because of issues with
				 * userspace notifications delivery.
				 * In this case userspace tries to set mode on
5701 5702
				 * display which is disconnected in fact.
				 * dc_sink is NULL in this case on aconnector.
5703 5704 5705 5706 5707 5708 5709 5710 5711
				 * We expect reset mode will come soon.
				 *
				 * This can also happen when unplug is done
				 * during resume sequence ended
				 *
				 * In this case, we want to pretend we still
				 * have a sink to keep the pipe running so that
				 * hw state is consistent with the sw state
				 */
5712
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
5713 5714 5715 5716
						__func__, acrtc->base.base.id);
				continue;
			}

5717 5718
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
5719

5720 5721
			pm_runtime_get_noresume(dev->dev);

5722
			acrtc->enabled = true;
5723 5724 5725
			acrtc->hw_mode = new_crtc_state->mode;
			crtc->hwmode = new_crtc_state->mode;
		} else if (modereset_required(new_crtc_state)) {
5726
			DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
5727 5728

			/* i.e. reset mode */
5729 5730
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
5731 5732 5733
		}
	} /* for_each_crtc_in_state() */

5734 5735
	if (dc_state) {
		dm_enable_per_frame_crtc_master_sync(dc_state);
5736
		mutex_lock(&dm->dc_lock);
5737
		WARN_ON(!dc_commit_state(dm->dc, dc_state));
5738
		mutex_unlock(&dm->dc_lock);
5739
	}
5740

5741
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
5742
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
5743

5744
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
5745

5746
		if (dm_new_crtc_state->stream != NULL) {
5747
			const struct dc_stream_status *status =
5748
					dc_stream_get_status(dm_new_crtc_state->stream);
5749

5750
			if (!status)
5751 5752
				status = dc_stream_get_status_from_state(dc_state,
									 dm_new_crtc_state->stream);
5753

5754
			if (!status)
5755
				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
5756 5757 5758 5759 5760
			else
				acrtc->otg_inst = status->primary_otg_inst;
		}
	}

5761
	/* Handle connector state changes */
5762
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
5763 5764 5765
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
5766 5767
		struct dc_surface_update dummy_updates[MAX_SURFACES];
		struct dc_stream_update stream_update;
5768 5769
		struct dc_stream_status *status = NULL;

5770 5771 5772
		memset(&dummy_updates, 0, sizeof(dummy_updates));
		memset(&stream_update, 0, sizeof(stream_update));

5773
		if (acrtc) {
5774
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
5775 5776
			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
		}
5777

5778
		/* Skip any modesets/resets */
5779
		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
5780 5781
			continue;

5782
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
5783 5784 5785 5786 5787
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state) &&
				(dm_new_crtc_state->abm_level == dm_old_crtc_state->abm_level))
			continue;
5788

5789 5790 5791
		if (is_scaling_state_different(dm_new_con_state, dm_old_con_state)) {
			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
					dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
5792

5793 5794 5795 5796 5797 5798 5799 5800 5801
			stream_update.src = dm_new_crtc_state->stream->src;
			stream_update.dst = dm_new_crtc_state->stream->dst;
		}

		if (dm_new_crtc_state->abm_level != dm_old_crtc_state->abm_level) {
			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;

			stream_update.abm_level = &dm_new_crtc_state->abm_level;
		}
5802

5803
		status = dc_stream_get_status(dm_new_crtc_state->stream);
5804
		WARN_ON(!status);
5805
		WARN_ON(!status->plane_count);
5806

5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823
		/*
		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
		 * Here we create an empty update on each plane.
		 * To fix this, DC should permit updating only stream properties.
		 */
		for (j = 0; j < status->plane_count; j++)
			dummy_updates[j].surface = status->plane_states[0];


		mutex_lock(&dm->dc_lock);
		dc_commit_updates_for_stream(dm->dc,
						     dummy_updates,
						     status->plane_count,
						     dm_new_crtc_state->stream,
						     &stream_update,
						     dc_state);
		mutex_unlock(&dm->dc_lock);
5824 5825
	}

5826
	/* Count number of newly disabled CRTCs for dropping PM refs later. */
5827
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
5828
				      new_crtc_state, i) {
5829 5830 5831
		if (old_crtc_state->active && !new_crtc_state->active)
			crtc_disable_count++;

5832
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
5833
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
5834

5835 5836 5837
		/* Update freesync active state. */
		pre_update_freesync_state_on_stream(dm, dm_new_crtc_state);

5838 5839 5840
		/* Handle vrr on->off / off->on transitions */
		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state,
						dm_new_crtc_state);
5841 5842
	}

5843 5844
	/* Enable interrupts for CRTCs going through a modeset. */
	amdgpu_dm_enable_crtc_interrupts(dev, state, true);
5845

5846 5847 5848 5849
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
		if (new_crtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC)
			wait_for_vblank = false;

5850
	/* update planes when needed per crtc*/
5851
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
5852
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
5853

5854
		if (dm_new_crtc_state->stream)
5855
			amdgpu_dm_commit_planes(state, dc_state, dev,
5856
						dm, crtc, wait_for_vblank);
5857 5858
	}

5859 5860
	/* Enable interrupts for CRTCs going from 0 to n active planes. */
	amdgpu_dm_enable_crtc_interrupts(dev, state, false);
5861 5862 5863 5864 5865 5866

	/*
	 * send vblank event on all events not handled in flip and
	 * mark consumed event for drm_atomic_helper_commit_hw_done
	 */
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
5867
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
5868

5869 5870
		if (new_crtc_state->event)
			drm_send_event_locked(dev, &new_crtc_state->event->base);
5871

5872
		new_crtc_state->event = NULL;
5873 5874 5875
	}
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

5876 5877
	/* Signal HW programming completion */
	drm_atomic_helper_commit_hw_done(state);
5878 5879

	if (wait_for_vblank)
5880
		drm_atomic_helper_wait_for_flip_done(dev, state);
5881 5882

	drm_atomic_helper_cleanup_planes(dev, state);
5883

5884 5885
	/*
	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
5886 5887 5888
	 * so we can put the GPU into runtime suspend if we're not driving any
	 * displays anymore
	 */
5889 5890
	for (i = 0; i < crtc_disable_count; i++)
		pm_runtime_put_autosuspend(dev->dev);
5891
	pm_runtime_mark_last_busy(dev->dev);
5892 5893 5894

	if (dc_state_temp)
		dc_release_state(dc_state_temp);
5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955
}


static int dm_force_atomic_commit(struct drm_connector *connector)
{
	int ret = 0;
	struct drm_device *ddev = connector->dev;
	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
	struct drm_plane *plane = disconnected_acrtc->base.primary;
	struct drm_connector_state *conn_state;
	struct drm_crtc_state *crtc_state;
	struct drm_plane_state *plane_state;

	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ddev->mode_config.acquire_ctx;

	/* Construct an atomic state to restore previous display setting */

	/*
	 * Attach connectors to drm_atomic_state
	 */
	conn_state = drm_atomic_get_connector_state(state, connector);

	ret = PTR_ERR_OR_ZERO(conn_state);
	if (ret)
		goto err;

	/* Attach crtc to drm_atomic_state*/
	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);

	ret = PTR_ERR_OR_ZERO(crtc_state);
	if (ret)
		goto err;

	/* force a restore */
	crtc_state->mode_changed = true;

	/* Attach plane to drm_atomic_state */
	plane_state = drm_atomic_get_plane_state(state, plane);

	ret = PTR_ERR_OR_ZERO(plane_state);
	if (ret)
		goto err;


	/* Call commit internally with the state we just constructed */
	ret = drm_atomic_commit(state);
	if (!ret)
		return 0;

err:
	DRM_ERROR("Restoring old state failed with %i\n", ret);
	drm_atomic_state_put(state);

	return ret;
}

/*
5956 5957 5958
 * This function handles all cases when set mode does not come upon hotplug.
 * This includes when a display is unplugged then plugged back into the
 * same port and when running without usermode desktop manager supprot
5959
 */
5960 5961
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector)
5962
{
5963
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5964 5965 5966 5967 5968 5969 5970
	struct amdgpu_crtc *disconnected_acrtc;
	struct dm_crtc_state *acrtc_state;

	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
		return;

	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
5971 5972
	if (!disconnected_acrtc)
		return;
5973

5974 5975
	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
	if (!acrtc_state->stream)
5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986
		return;

	/*
	 * If the previous sink is not released and different from the current,
	 * we deduce we are in a state where we can not rely on usermode call
	 * to turn on the display, so we do it here
	 */
	if (acrtc_state->stream->sink != aconnector->dc_sink)
		dm_force_atomic_commit(&aconnector->base);
}

5987
/*
5988 5989 5990
 * Grabs all modesetting locks to serialize against any blocking commits,
 * Waits for completion of all non blocking commits.
 */
5991 5992
static int do_aquire_global_lock(struct drm_device *dev,
				 struct drm_atomic_state *state)
5993 5994 5995 5996 5997
{
	struct drm_crtc *crtc;
	struct drm_crtc_commit *commit;
	long ret;

5998 5999
	/*
	 * Adding all modeset locks to aquire_ctx will
6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017
	 * ensure that when the framework release it the
	 * extra locks we are locking here will get released to
	 */
	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
	if (ret)
		return ret;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		spin_lock(&crtc->commit_lock);
		commit = list_first_entry_or_null(&crtc->commit_list,
				struct drm_crtc_commit, commit_entry);
		if (commit)
			drm_crtc_commit_get(commit);
		spin_unlock(&crtc->commit_lock);

		if (!commit)
			continue;

6018 6019
		/*
		 * Make sure all pending HW programming completed and
6020 6021 6022 6023 6024 6025 6026 6027 6028 6029
		 * page flips done
		 */
		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);

		if (ret > 0)
			ret = wait_for_completion_interruptible_timeout(
					&commit->flip_done, 10*HZ);

		if (ret == 0)
			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
6030
				  "timed out\n", crtc->base.id, crtc->name);
6031 6032 6033 6034 6035 6036 6037

		drm_crtc_commit_put(commit);
	}

	return ret < 0 ? ret : 0;
}

6038 6039 6040
static void get_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state,
	struct dm_connector_state *new_con_state)
6041 6042 6043 6044
{
	struct mod_freesync_config config = {0};
	struct amdgpu_dm_connector *aconnector =
			to_amdgpu_dm_connector(new_con_state->base.connector);
6045
	struct drm_display_mode *mode = &new_crtc_state->base.mode;
6046
	int vrefresh = drm_mode_vrefresh(mode);
6047

6048
	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
6049 6050
					vrefresh >= aconnector->min_vfreq &&
					vrefresh <= aconnector->max_vfreq;
6051

6052 6053
	if (new_crtc_state->vrr_supported) {
		new_crtc_state->stream->ignore_msa_timing_param = true;
6054
		config.state = new_crtc_state->base.vrr_enabled ?
6055 6056 6057 6058 6059 6060
				VRR_STATE_ACTIVE_VARIABLE :
				VRR_STATE_INACTIVE;
		config.min_refresh_in_uhz =
				aconnector->min_vfreq * 1000000;
		config.max_refresh_in_uhz =
				aconnector->max_vfreq * 1000000;
6061
		config.vsif_supported = true;
6062
		config.btr = true;
6063 6064
	}

6065 6066
	new_crtc_state->freesync_config = config;
}
6067

6068 6069 6070 6071
static void reset_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state)
{
	new_crtc_state->vrr_supported = false;
6072

6073 6074
	memset(&new_crtc_state->vrr_params, 0,
	       sizeof(new_crtc_state->vrr_params));
6075 6076
	memset(&new_crtc_state->vrr_infopacket, 0,
	       sizeof(new_crtc_state->vrr_infopacket));
6077 6078
}

6079 6080 6081 6082 6083 6084 6085
static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
				struct drm_atomic_state *state,
				struct drm_crtc *crtc,
				struct drm_crtc_state *old_crtc_state,
				struct drm_crtc_state *new_crtc_state,
				bool enable,
				bool *lock_and_validation_needed)
6086
{
6087
	struct dm_atomic_state *dm_state = NULL;
6088
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
6089
	struct dc_stream_state *new_stream;
6090
	int ret = 0;
6091

6092 6093 6094 6095
	/*
	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
	 * update changed items
	 */
6096 6097 6098 6099
	struct amdgpu_crtc *acrtc = NULL;
	struct amdgpu_dm_connector *aconnector = NULL;
	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
6100

6101
	new_stream = NULL;
6102

6103 6104 6105 6106
	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
	acrtc = to_amdgpu_crtc(crtc);
	aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
6107

6108 6109 6110 6111 6112 6113 6114
	/* TODO This hack should go away */
	if (aconnector && enable) {
		/* Make sure fake sink is created in plug-in scenario */
		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
							    &aconnector->base);
		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
							    &aconnector->base);
6115

6116 6117 6118 6119
		if (IS_ERR(drm_new_conn_state)) {
			ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
			goto fail;
		}
6120

6121 6122
		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
6123

6124 6125 6126
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			goto skip_modeset;

6127 6128 6129 6130
		new_stream = create_stream_for_sink(aconnector,
						     &new_crtc_state->mode,
						    dm_new_conn_state,
						    dm_old_crtc_state->stream);
6131

6132 6133 6134 6135 6136 6137
		/*
		 * we can have no stream on ACTION_SET if a display
		 * was disconnected during S3, in this case it is not an
		 * error, the OS will be updated after detection, and
		 * will do the right thing on next atomic commit
		 */
6138

6139 6140 6141 6142 6143 6144
		if (!new_stream) {
			DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
					__func__, acrtc->base.base.id);
			ret = -ENOMEM;
			goto fail;
		}
6145

6146
		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
6147

6148 6149 6150 6151 6152
		if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
			new_crtc_state->mode_changed = false;
			DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
					 new_crtc_state->mode_changed);
6153
		}
6154
	}
6155

6156
	/* mode_changed flag may get updated above, need to check again */
6157 6158
	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
		goto skip_modeset;
6159

6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170
	DRM_DEBUG_DRIVER(
		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
		"planes_changed:%d, mode_changed:%d,active_changed:%d,"
		"connectors_changed:%d\n",
		acrtc->crtc_id,
		new_crtc_state->enable,
		new_crtc_state->active,
		new_crtc_state->planes_changed,
		new_crtc_state->mode_changed,
		new_crtc_state->active_changed,
		new_crtc_state->connectors_changed);
6171

6172 6173
	/* Remove stream for any changed/disabled CRTC */
	if (!enable) {
6174

6175 6176
		if (!dm_old_crtc_state->stream)
			goto skip_modeset;
6177

6178 6179 6180
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
6181

6182 6183
		DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
				crtc->base.id);
6184

6185 6186 6187 6188 6189 6190 6191 6192
		/* i.e. reset mode */
		if (dc_remove_stream_from_ctx(
				dm->dc,
				dm_state->context,
				dm_old_crtc_state->stream) != DC_OK) {
			ret = -EINVAL;
			goto fail;
		}
6193

6194 6195
		dc_stream_release(dm_old_crtc_state->stream);
		dm_new_crtc_state->stream = NULL;
6196

6197
		reset_freesync_config_for_crtc(dm_new_crtc_state);
6198

6199
		*lock_and_validation_needed = true;
6200

6201 6202 6203 6204 6205 6206 6207 6208
	} else {/* Add stream for any updated/enabled CRTC */
		/*
		 * Quick fix to prevent NULL pointer on new_stream when
		 * added MST connectors not found in existing crtc_state in the chained mode
		 * TODO: need to dig out the root cause of that
		 */
		if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
			goto skip_modeset;
6209

6210 6211
		if (modereset_required(new_crtc_state))
			goto skip_modeset;
6212

6213 6214
		if (modeset_required(new_crtc_state, new_stream,
				     dm_old_crtc_state->stream)) {
6215

6216
			WARN_ON(dm_new_crtc_state->stream);
6217

6218 6219 6220
			ret = dm_atomic_get_state(state, &dm_state);
			if (ret)
				goto fail;
6221

6222
			dm_new_crtc_state->stream = new_stream;
6223

6224
			dc_stream_retain(new_stream);
6225

6226 6227
			DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
						crtc->base.id);
6228

6229 6230 6231 6232 6233 6234
			if (dc_add_stream_to_ctx(
					dm->dc,
					dm_state->context,
					dm_new_crtc_state->stream) != DC_OK) {
				ret = -EINVAL;
				goto fail;
6235 6236
			}

6237 6238 6239
			*lock_and_validation_needed = true;
		}
	}
6240

6241 6242 6243 6244
skip_modeset:
	/* Release extra reference */
	if (new_stream)
		 dc_stream_release(new_stream);
6245

6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261
	/*
	 * We want to do dc stream updates that do not require a
	 * full modeset below.
	 */
	if (!(enable && aconnector && new_crtc_state->enable &&
	      new_crtc_state->active))
		return 0;
	/*
	 * Given above conditions, the dc state cannot be NULL because:
	 * 1. We're in the process of enabling CRTCs (just been added
	 *    to the dc context, or already is on the context)
	 * 2. Has a valid connector attached, and
	 * 3. Is currently active and enabled.
	 * => The dc stream state currently exists.
	 */
	BUG_ON(dm_new_crtc_state->stream == NULL);
6262

6263 6264 6265 6266
	/* Scaling or underscan settings */
	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
		update_stream_scaling_settings(
			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
6267

6268 6269 6270
	/* ABM settings */
	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;

6271 6272 6273 6274 6275 6276 6277 6278 6279 6280
	/*
	 * Color management settings. We also update color properties
	 * when a modeset is needed, to ensure it gets reprogrammed.
	 */
	if (dm_new_crtc_state->base.color_mgmt_changed ||
	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
		ret = amdgpu_dm_set_regamma_lut(dm_new_crtc_state);
		if (ret)
			goto fail;
		amdgpu_dm_set_ctm(dm_new_crtc_state);
6281
	}
6282

6283 6284 6285 6286
	/* Update Freesync settings. */
	get_freesync_config_for_crtc(dm_new_crtc_state,
				     dm_new_conn_state);

6287
	return ret;
6288 6289 6290 6291 6292

fail:
	if (new_stream)
		dc_stream_release(new_stream);
	return ret;
6293
}
6294

6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357
static bool should_reset_plane(struct drm_atomic_state *state,
			       struct drm_plane *plane,
			       struct drm_plane_state *old_plane_state,
			       struct drm_plane_state *new_plane_state)
{
	struct drm_plane *other;
	struct drm_plane_state *old_other_state, *new_other_state;
	struct drm_crtc_state *new_crtc_state;
	int i;

	/*
	 * TODO: Remove this hack once the checks below are sufficient
	 * enough to determine when we need to reset all the planes on
	 * the stream.
	 */
	if (state->allow_modeset)
		return true;

	/* Exit early if we know that we're adding or removing the plane. */
	if (old_plane_state->crtc != new_plane_state->crtc)
		return true;

	/* old crtc == new_crtc == NULL, plane not in context. */
	if (!new_plane_state->crtc)
		return false;

	new_crtc_state =
		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);

	if (!new_crtc_state)
		return true;

	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
		return true;

	/*
	 * If there are any new primary or overlay planes being added or
	 * removed then the z-order can potentially change. To ensure
	 * correct z-order and pipe acquisition the current DC architecture
	 * requires us to remove and recreate all existing planes.
	 *
	 * TODO: Come up with a more elegant solution for this.
	 */
	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
		if (other->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		if (old_other_state->crtc != new_plane_state->crtc &&
		    new_other_state->crtc != new_plane_state->crtc)
			continue;

		if (old_other_state->crtc != new_other_state->crtc)
			return true;

		/* TODO: Remove this once we can handle fast format changes. */
		if (old_other_state->fb && new_other_state->fb &&
		    old_other_state->fb->format != new_other_state->fb->format)
			return true;
	}

	return false;
}

6358 6359 6360 6361 6362 6363 6364
static int dm_update_plane_state(struct dc *dc,
				 struct drm_atomic_state *state,
				 struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state,
				 struct drm_plane_state *new_plane_state,
				 bool enable,
				 bool *lock_and_validation_needed)
6365
{
6366 6367

	struct dm_atomic_state *dm_state = NULL;
6368
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
6369
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
6370 6371
	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
6372
	bool needs_reset;
6373
	int ret = 0;
6374

6375

6376 6377 6378 6379
	new_plane_crtc = new_plane_state->crtc;
	old_plane_crtc = old_plane_state->crtc;
	dm_new_plane_state = to_dm_plane_state(new_plane_state);
	dm_old_plane_state = to_dm_plane_state(old_plane_state);
6380

6381 6382 6383
	/*TODO Implement atomic check for cursor plane */
	if (plane->type == DRM_PLANE_TYPE_CURSOR)
		return 0;
6384

6385 6386 6387
	needs_reset = should_reset_plane(state, plane, old_plane_state,
					 new_plane_state);

6388 6389
	/* Remove any changed/removed planes */
	if (!enable) {
6390
		if (!needs_reset)
6391
			return 0;
6392

6393 6394
		if (!old_plane_crtc)
			return 0;
6395

6396 6397 6398
		old_crtc_state = drm_atomic_get_old_crtc_state(
				state, old_plane_crtc);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6399

6400 6401
		if (!dm_old_crtc_state->stream)
			return 0;
6402

6403 6404
		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, old_plane_crtc->base.id);
6405

6406 6407 6408
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			return ret;
6409

6410 6411 6412 6413 6414
		if (!dc_remove_plane_from_context(
				dc,
				dm_old_crtc_state->stream,
				dm_old_plane_state->dc_state,
				dm_state->context)) {
6415

6416 6417 6418
			ret = EINVAL;
			return ret;
		}
6419

6420

6421 6422
		dc_plane_state_release(dm_old_plane_state->dc_state);
		dm_new_plane_state->dc_state = NULL;
6423

6424
		*lock_and_validation_needed = true;
6425

6426 6427
	} else { /* Add new planes */
		struct dc_plane_state *dc_new_plane_state;
6428

6429 6430
		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
			return 0;
6431

6432 6433
		if (!new_plane_crtc)
			return 0;
6434

6435 6436
		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6437

6438 6439
		if (!dm_new_crtc_state->stream)
			return 0;
6440

6441
		if (!needs_reset)
6442
			return 0;
6443

6444
		WARN_ON(dm_new_plane_state->dc_state);
6445

6446 6447 6448
		dc_new_plane_state = dc_create_plane_state(dc);
		if (!dc_new_plane_state)
			return -ENOMEM;
6449

6450 6451
		DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, new_plane_crtc->base.id);
6452

6453
		ret = fill_dc_plane_attributes(
6454 6455 6456 6457 6458 6459 6460 6461
			new_plane_crtc->dev->dev_private,
			dc_new_plane_state,
			new_plane_state,
			new_crtc_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
6462

6463 6464 6465 6466 6467
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
6468

6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480
		/*
		 * Any atomic check errors that occur after this will
		 * not need a release. The plane state will be attached
		 * to the stream, and therefore part of the atomic
		 * state. It'll be released when the atomic state is
		 * cleaned.
		 */
		if (!dc_add_plane_to_context(
				dc,
				dm_new_crtc_state->stream,
				dc_new_plane_state,
				dm_state->context)) {
6481

6482 6483 6484
			dc_plane_state_release(dc_new_plane_state);
			return -EINVAL;
		}
6485

6486
		dm_new_plane_state->dc_state = dc_new_plane_state;
6487

6488 6489 6490 6491 6492 6493
		/* Tell DC to do a full surface update every time there
		 * is a plane change. Inefficient, but works for now.
		 */
		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;

		*lock_and_validation_needed = true;
6494
	}
6495 6496


6497 6498
	return ret;
}
6499

6500
static int
6501
dm_determine_update_type_for_commit(struct amdgpu_display_manager *dm,
6502 6503 6504
				    struct drm_atomic_state *state,
				    enum surface_update_type *out_type)
{
6505
	struct dc *dc = dm->dc;
6506 6507
	struct dm_atomic_state *dm_state = NULL, *old_dm_state = NULL;
	int i, j, num_plane, ret = 0;
6508 6509 6510 6511 6512 6513 6514 6515 6516 6517
	struct drm_plane_state *old_plane_state, *new_plane_state;
	struct dm_plane_state *new_dm_plane_state, *old_dm_plane_state;
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
	struct drm_plane *plane;

	struct drm_crtc *crtc;
	struct drm_crtc_state *new_crtc_state, *old_crtc_state;
	struct dm_crtc_state *new_dm_crtc_state, *old_dm_crtc_state;
	struct dc_stream_status *status = NULL;

6518
	struct dc_surface_update *updates;
6519 6520
	enum surface_update_type update_type = UPDATE_TYPE_FAST;

6521 6522
	updates = kcalloc(MAX_SURFACES, sizeof(*updates), GFP_KERNEL);

6523 6524
	if (!updates) {
		DRM_ERROR("Failed to allocate plane updates\n");
6525 6526
		/* Set type to FULL to avoid crashing in DC*/
		update_type = UPDATE_TYPE_FULL;
6527
		goto cleanup;
6528
	}
6529 6530

	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
6531
		struct dc_scaling_info scaling_info;
6532 6533 6534
		struct dc_stream_update stream_update;

		memset(&stream_update, 0, sizeof(stream_update));
6535

6536 6537 6538 6539
		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
		old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
		num_plane = 0;

6540 6541 6542 6543
		if (new_dm_crtc_state->stream != old_dm_crtc_state->stream) {
			update_type = UPDATE_TYPE_FULL;
			goto cleanup;
		}
6544

6545
		if (!new_dm_crtc_state->stream)
6546
			continue;
6547

6548 6549 6550 6551 6552
		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, j) {
			new_plane_crtc = new_plane_state->crtc;
			old_plane_crtc = old_plane_state->crtc;
			new_dm_plane_state = to_dm_plane_state(new_plane_state);
			old_dm_plane_state = to_dm_plane_state(old_plane_state);
6553

6554 6555
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;
6556

6557 6558 6559 6560 6561
			if (new_dm_plane_state->dc_state != old_dm_plane_state->dc_state) {
				update_type = UPDATE_TYPE_FULL;
				goto cleanup;
			}

6562 6563 6564
			if (crtc != new_plane_crtc)
				continue;

6565
			updates[num_plane].surface = new_dm_plane_state->dc_state;
6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580

			if (new_crtc_state->mode_changed) {
				stream_update.dst = new_dm_crtc_state->stream->dst;
				stream_update.src = new_dm_crtc_state->stream->src;
			}

			if (new_crtc_state->color_mgmt_changed) {
				updates[num_plane].gamma =
						new_dm_plane_state->dc_state->gamma_correction;
				updates[num_plane].in_transfer_func =
						new_dm_plane_state->dc_state->in_transfer_func;
				stream_update.gamut_remap =
						&new_dm_crtc_state->stream->gamut_remap_matrix;
				stream_update.out_transfer_func =
						new_dm_crtc_state->stream->out_transfer_func;
6581 6582
			}

6583 6584 6585 6586 6587 6588 6589
			ret = fill_dc_scaling_info(new_plane_state,
						   &scaling_info);
			if (ret)
				goto cleanup;

			updates[num_plane].scaling_info = &scaling_info;

6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608
			num_plane++;
		}

		if (num_plane == 0)
			continue;

		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto cleanup;

		old_dm_state = dm_atomic_get_old_state(state);
		if (!old_dm_state) {
			ret = -EINVAL;
			goto cleanup;
		}

		status = dc_stream_get_status_from_state(old_dm_state->context,
							 new_dm_crtc_state->stream);

6609 6610 6611 6612 6613
		/*
		 * TODO: DC modifies the surface during this call so we need
		 * to lock here - find a way to do this without locking.
		 */
		mutex_lock(&dm->dc_lock);
6614 6615
		update_type = dc_check_update_surfaces_for_stream(dc, updates, num_plane,
								  &stream_update, status);
6616
		mutex_unlock(&dm->dc_lock);
6617 6618

		if (update_type > UPDATE_TYPE_MED) {
6619
			update_type = UPDATE_TYPE_FULL;
6620
			goto cleanup;
6621 6622 6623
		}
	}

6624
cleanup:
6625 6626
	kfree(updates);

6627 6628
	*out_type = update_type;
	return ret;
6629
}
6630

6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655
/**
 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
 * @dev: The DRM device
 * @state: The atomic state to commit
 *
 * Validate that the given atomic state is programmable by DC into hardware.
 * This involves constructing a &struct dc_state reflecting the new hardware
 * state we wish to commit, then querying DC to see if it is programmable. It's
 * important not to modify the existing DC state. Otherwise, atomic_check
 * may unexpectedly commit hardware changes.
 *
 * When validating the DC state, it's important that the right locks are
 * acquired. For full updates case which removes/adds/updates streams on one
 * CRTC while flipping on another CRTC, acquiring global lock will guarantee
 * that any such full update commit will wait for completion of any outstanding
 * flip using DRMs synchronization events. See
 * dm_determine_update_type_for_commit()
 *
 * Note that DM adds the affected connectors for all CRTCs in state, when that
 * might not seem necessary. This is because DC stream creation requires the
 * DC sink, which is tied to the DRM connector state. Cleaning this up should
 * be possible but non-trivial - a possible TODO item.
 *
 * Return: -Error code if validation failed.
 */
6656 6657
static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state)
6658 6659
{
	struct amdgpu_device *adev = dev->dev_private;
6660
	struct dm_atomic_state *dm_state = NULL;
6661 6662
	struct dc *dc = adev->dm.dc;
	struct drm_connector *connector;
6663
	struct drm_connector_state *old_con_state, *new_con_state;
6664
	struct drm_crtc *crtc;
6665
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
6666 6667
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
6668 6669 6670
	enum surface_update_type update_type = UPDATE_TYPE_FAST;
	enum surface_update_type overall_update_type = UPDATE_TYPE_FAST;

6671
	int ret, i;
6672

6673 6674 6675 6676 6677 6678 6679
	/*
	 * This bool will be set for true for any modeset/reset
	 * or plane update which implies non fast surface update.
	 */
	bool lock_and_validation_needed = false;

	ret = drm_atomic_helper_check_modeset(dev, state);
6680 6681
	if (ret)
		goto fail;
6682

6683 6684
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
6685
		    !new_crtc_state->color_mgmt_changed &&
6686
		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled)
6687
			continue;
6688

6689 6690
		if (!new_crtc_state->enable)
			continue;
6691

6692 6693 6694
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			return ret;
6695

6696 6697 6698
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
6699 6700
	}

6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736
	/*
	 * Add all primary and overlay planes on the CRTC to the state
	 * whenever a plane is enabled to maintain correct z-ordering
	 * and to enable fast surface updates.
	 */
	drm_for_each_crtc(crtc, dev) {
		bool modified = false;

		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			if (new_plane_state->crtc == crtc ||
			    old_plane_state->crtc == crtc) {
				modified = true;
				break;
			}
		}

		if (!modified)
			continue;

		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			new_plane_state =
				drm_atomic_get_plane_state(state, plane);

			if (IS_ERR(new_plane_state)) {
				ret = PTR_ERR(new_plane_state);
				goto fail;
			}
		}
	}

6737
	/* Remove exiting planes if they are modified */
6738 6739 6740 6741 6742 6743 6744 6745
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    false,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
6746 6747 6748
	}

	/* Disable all crtcs which require disable */
6749 6750 6751 6752 6753 6754 6755 6756
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   false,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
6757 6758 6759
	}

	/* Enable all crtcs which require enable */
6760 6761 6762 6763 6764 6765 6766 6767
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   true,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
6768 6769 6770
	}

	/* Add new/modified planes */
6771 6772 6773 6774 6775 6776 6777 6778
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    true,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
6779 6780
	}

6781 6782 6783 6784
	/* Run this here since we want to validate the streams we created */
	ret = drm_atomic_helper_check_planes(dev, state);
	if (ret)
		goto fail;
6785

L
Leo (Sunpeng) Li 已提交
6786
	/* Check scaling and underscan changes*/
6787
	/* TODO Removed scaling changes validation due to inability to commit
6788 6789 6790
	 * new stream into context w\o causing full reset. Need to
	 * decide how to handle.
	 */
6791
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
6792 6793 6794
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
6795 6796

		/* Skip any modesets/resets */
6797 6798
		if (!acrtc || drm_atomic_crtc_needs_modeset(
				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
6799 6800
			continue;

6801
		/* Skip any thing not scale or underscan changes */
6802
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
6803 6804
			continue;

6805
		overall_update_type = UPDATE_TYPE_FULL;
6806 6807 6808
		lock_and_validation_needed = true;
	}

6809
	ret = dm_determine_update_type_for_commit(&adev->dm, state, &update_type);
6810 6811
	if (ret)
		goto fail;
6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823

	if (overall_update_type < update_type)
		overall_update_type = update_type;

	/*
	 * lock_and_validation_needed was an old way to determine if we need to set
	 * the global lock. Leaving it in to check if we broke any corner cases
	 * lock_and_validation_needed true = UPDATE_TYPE_FULL or UPDATE_TYPE_MED
	 * lock_and_validation_needed false = UPDATE_TYPE_FAST
	 */
	if (lock_and_validation_needed && overall_update_type <= UPDATE_TYPE_FAST)
		WARN(1, "Global lock should be Set, overall_update_type should be UPDATE_TYPE_MED or UPDATE_TYPE_FULL");
6824

6825
	if (overall_update_type > UPDATE_TYPE_FAST) {
6826 6827 6828
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
6829 6830 6831 6832

		ret = do_aquire_global_lock(dev, state);
		if (ret)
			goto fail;
6833

6834
		if (dc_validate_global_state(dc, dm_state->context, false) != DC_OK) {
6835 6836 6837
			ret = -EINVAL;
			goto fail;
		}
6838 6839 6840 6841 6842 6843 6844
	} else if (state->legacy_cursor_update) {
		/*
		 * This is a fast cursor update coming from the plane update
		 * helper, check if it can be done asynchronously for better
		 * performance.
		 */
		state->async_update = !drm_atomic_helper_async_check(dev, state);
6845 6846 6847 6848 6849 6850 6851 6852
	}

	/* Must be success */
	WARN_ON(ret);
	return ret;

fail:
	if (ret == -EDEADLK)
6853
		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
6854
	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
6855
		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
6856
	else
6857
		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
6858 6859 6860 6861

	return ret;
}

6862 6863
static bool is_dp_capable_without_timing_msa(struct dc *dc,
					     struct amdgpu_dm_connector *amdgpu_dm_connector)
6864 6865 6866 6867
{
	uint8_t dpcd_data;
	bool capable = false;

6868
	if (amdgpu_dm_connector->dc_link &&
6869 6870
		dm_helpers_dp_read_dpcd(
				NULL,
6871
				amdgpu_dm_connector->dc_link,
6872 6873 6874 6875 6876 6877 6878 6879
				DP_DOWN_STREAM_PORT_COUNT,
				&dpcd_data,
				sizeof(dpcd_data))) {
		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
	}

	return capable;
}
6880 6881
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid)
6882 6883 6884 6885 6886 6887
{
	int i;
	bool edid_check_required;
	struct detailed_timing *timing;
	struct detailed_non_pixel *data;
	struct detailed_data_monitor_range *range;
6888 6889
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
6890
	struct dm_connector_state *dm_con_state = NULL;
6891 6892 6893

	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
6894
	bool freesync_capable = false;
6895

6896 6897
	if (!connector->state) {
		DRM_ERROR("%s - Connector has no state", __func__);
6898
		goto update;
6899 6900
	}

6901 6902 6903 6904 6905 6906 6907
	if (!edid) {
		dm_con_state = to_dm_connector_state(connector->state);

		amdgpu_dm_connector->min_vfreq = 0;
		amdgpu_dm_connector->max_vfreq = 0;
		amdgpu_dm_connector->pixel_clock_mhz = 0;

6908
		goto update;
6909 6910
	}

6911 6912
	dm_con_state = to_dm_connector_state(connector->state);

6913
	edid_check_required = false;
6914
	if (!amdgpu_dm_connector->dc_sink) {
6915
		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
6916
		goto update;
6917 6918
	}
	if (!adev->dm.freesync_module)
6919
		goto update;
6920 6921 6922 6923
	/*
	 * if edid non zero restrict freesync only for dp and edp
	 */
	if (edid) {
6924 6925
		if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
			|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
6926 6927
			edid_check_required = is_dp_capable_without_timing_msa(
						adev->dm.dc,
6928
						amdgpu_dm_connector);
6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951
		}
	}
	if (edid_check_required == true && (edid->version > 1 ||
	   (edid->version == 1 && edid->revision > 1))) {
		for (i = 0; i < 4; i++) {

			timing	= &edid->detailed_timings[i];
			data	= &timing->data.other_data;
			range	= &data->data.range;
			/*
			 * Check if monitor has continuous frequency mode
			 */
			if (data->type != EDID_DETAIL_MONITOR_RANGE)
				continue;
			/*
			 * Check for flag range limits only. If flag == 1 then
			 * no additional timing information provided.
			 * Default GTF, GTF Secondary curve and CVT are not
			 * supported
			 */
			if (range->flags != 1)
				continue;

6952 6953 6954
			amdgpu_dm_connector->min_vfreq = range->min_vfreq;
			amdgpu_dm_connector->max_vfreq = range->max_vfreq;
			amdgpu_dm_connector->pixel_clock_mhz =
6955 6956 6957 6958
				range->pixel_clock_mhz * 10;
			break;
		}

6959
		if (amdgpu_dm_connector->max_vfreq -
6960 6961
		    amdgpu_dm_connector->min_vfreq > 10) {

6962
			freesync_capable = true;
6963 6964
		}
	}
6965 6966 6967 6968 6969 6970 6971 6972

update:
	if (dm_con_state)
		dm_con_state->freesync_capable = freesync_capable;

	if (connector->vrr_capable_property)
		drm_connector_set_vrr_capable_property(connector,
						       freesync_capable);
6973 6974
}