amdgpu_dm.c 140.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#include "dm_services_types.h"
#include "dc.h"
28
#include "dc/inc/core_types.h"
29 30 31

#include "vid.h"
#include "amdgpu.h"
32
#include "amdgpu_display.h"
33 34
#include "atom.h"
#include "amdgpu_dm.h"
35
#include "amdgpu_pm.h"
36 37 38 39

#include "amd_shared.h"
#include "amdgpu_dm_irq.h"
#include "dm_helpers.h"
40 41
#include "dm_services_types.h"
#include "amdgpu_dm_mst_types.h"
42 43 44 45 46 47

#include "ivsrcid/ivsrcid_vislands30.h"

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/version.h>
48
#include <linux/types.h>
49
#include <linux/pm_runtime.h>
50

51
#include <drm/drmP.h>
52 53 54
#include <drm/drm_atomic.h>
#include <drm/drm_atomic_helper.h>
#include <drm/drm_dp_mst_helper.h>
55 56
#include <drm/drm_fb_helper.h>
#include <drm/drm_edid.h>
57 58 59

#include "modules/inc/mod_freesync.h"

60 61 62
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
#include "ivsrcid/irqsrcs_dcn_1_0.h"

63 64
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
65 66
#include "soc15_hw_ip.h"
#include "vega10_ip_offset.h"
67 68 69 70

#include "soc15_common.h"
#endif

71 72 73 74
#include "modules/inc/mod_freesync.h"

#include "i2caux_interface.h"

75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/* basic init/fini API */
static int amdgpu_dm_init(struct amdgpu_device *adev);
static void amdgpu_dm_fini(struct amdgpu_device *adev);

/* initializes drm_device display related structures, based on the information
 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
 * drm_encoder, drm_mode_config
 *
 * Returns 0 on success
 */
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
/* removes and deallocates the drm structures, created by the above function */
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);

static void
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct amdgpu_plane *aplane,
				unsigned long possible_crtcs);
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t link_index);
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *amdgpu_dm_connector,
				    uint32_t link_index,
				    struct amdgpu_encoder *amdgpu_encoder);
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index);

static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);

static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock);

static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);

static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state);



119

D
Dave Airlie 已提交
120
static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
121 122 123 124 125 126 127 128
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
};

D
Dave Airlie 已提交
129
static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
130 131 132 133 134 135
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
};

D
Dave Airlie 已提交
136
static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
137 138 139 140 141
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
};

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
/*
 * dm_vblank_get_counter
 *
 * @brief
 * Get counter for number of vertical blanks
 *
 * @param
 * struct amdgpu_device *adev - [in] desired amdgpu device
 * int disp_idx - [in] which CRTC to get the counter from
 *
 * @return
 * Counter for vertical blanks
 */
static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
{
	if (crtc >= adev->mode_info.num_crtc)
		return 0;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
161 162
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
				acrtc->base.state);
163

164 165

		if (acrtc_state->stream == NULL) {
166 167
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
168 169 170
			return 0;
		}

171
		return dc_stream_get_vblank_counter(acrtc_state->stream);
172 173 174 175
	}
}

static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
176
				  u32 *vbl, u32 *position)
177
{
178 179
	uint32_t v_blank_start, v_blank_end, h_position, v_position;

180 181 182 183
	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
		return -EINVAL;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
184 185
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
						acrtc->base.state);
186

187
		if (acrtc_state->stream ==  NULL) {
188 189
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
190 191 192
			return 0;
		}

193 194 195 196
		/*
		 * TODO rework base driver to use values directly.
		 * for now parse it back into reg-format
		 */
197
		dc_stream_get_scanoutpos(acrtc_state->stream,
198 199 200 201 202
					 &v_blank_start,
					 &v_blank_end,
					 &h_position,
					 &v_position);

203 204
		*position = v_position | (h_position << 16);
		*vbl = v_blank_start | (v_blank_end << 16);
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	}

	return 0;
}

static bool dm_is_idle(void *handle)
{
	/* XXX todo */
	return true;
}

static int dm_wait_for_idle(void *handle)
{
	/* XXX todo */
	return 0;
}

static bool dm_check_soft_reset(void *handle)
{
	return false;
}

static int dm_soft_reset(void *handle)
{
	/* XXX todo */
	return 0;
}

233 234 235
static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device *adev,
		     int otg_inst)
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
{
	struct drm_device *dev = adev->ddev;
	struct drm_crtc *crtc;
	struct amdgpu_crtc *amdgpu_crtc;

	/*
	 * following if is check inherited from both functions where this one is
	 * used now. Need to be checked why it could happen.
	 */
	if (otg_inst == -1) {
		WARN_ON(1);
		return adev->mode_info.crtcs[0];
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->otg_inst == otg_inst)
			return amdgpu_crtc;
	}

	return NULL;
}

static void dm_pflip_high_irq(void *interrupt_params)
{
	struct amdgpu_crtc *amdgpu_crtc;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	unsigned long flags;

	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);

	/* IRQ could occur when in initial stage */
	/*TODO work and BO cleanup */
	if (amdgpu_crtc == NULL) {
		DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
		return;
	}

	spin_lock_irqsave(&adev->ddev->event_lock, flags);

	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
						 amdgpu_crtc->pflip_status,
						 AMDGPU_FLIP_SUBMITTED,
						 amdgpu_crtc->crtc_id,
						 amdgpu_crtc);
		spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
		return;
	}


	/* wakeup usersapce */
290
	if (amdgpu_crtc->event) {
291 292 293
		/* Update to correct count/ts if racing with vblank irq */
		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);

294
		drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
295

296 297
		/* page flip completed. clean up */
		amdgpu_crtc->event = NULL;
298

299 300
	} else
		WARN_ON(1);
301

302
	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
303 304
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

305 306
	DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
					__func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
307 308 309 310 311 312 313 314 315 316 317

	drm_crtc_vblank_put(&amdgpu_crtc->base);
}

static void dm_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	uint8_t crtc_index = 0;
	struct amdgpu_crtc *acrtc;

318
	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
319 320 321 322 323

	if (acrtc)
		crtc_index = acrtc->crtc_id;

	drm_handle_vblank(adev->ddev, crtc_index);
324
	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
}

static int dm_set_clockgating_state(void *handle,
		  enum amd_clockgating_state state)
{
	return 0;
}

static int dm_set_powergating_state(void *handle,
		  enum amd_powergating_state state)
{
	return 0;
}

/* Prototypes of private functions */
static int dm_early_init(void* handle);

static void hotplug_notify_work_func(struct work_struct *work)
{
	struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
	struct drm_device *dev = dm->ddev;

	drm_kms_helper_hotplug_event(dev);
}

350
#if defined(CONFIG_DRM_AMD_DC_FBC)
351
/* Allocate memory for FBC compressed data  */
352
static void amdgpu_dm_fbc_init(struct drm_connector *connector)
353
{
354 355
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
356
	struct dm_comressor_info *compressor = &adev->dm.compressor;
357 358
	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
	struct drm_display_mode *mode;
359 360 361 362
	unsigned long max_size = 0;

	if (adev->dm.dc->fbc_compressor == NULL)
		return;
363

364
	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
365 366
		return;

367 368
	if (compressor->bo_ptr)
		return;
369 370


371 372 373
	list_for_each_entry(mode, &connector->modes, head) {
		if (max_size < mode->htotal * mode->vtotal)
			max_size = mode->htotal * mode->vtotal;
374 375 376 377
	}

	if (max_size) {
		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
378
			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
379
			    &compressor->gpu_addr, &compressor->cpu_addr);
380 381

		if (r)
382 383 384 385 386 387
			DRM_ERROR("DM: Failed to initialize FBC\n");
		else {
			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
		}

388 389 390 391 392 393
	}

}
#endif


394 395 396 397
/* Init display KMS
 *
 * Returns 0 on success
 */
398
static int amdgpu_dm_init(struct amdgpu_device *adev)
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
{
	struct dc_init_data init_data;
	adev->dm.ddev = adev->ddev;
	adev->dm.adev = adev;

	/* Zero all the fields */
	memset(&init_data, 0, sizeof(init_data));

	if(amdgpu_dm_irq_init(adev)) {
		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
		goto error;
	}

	init_data.asic_id.chip_family = adev->family;

	init_data.asic_id.pci_revision_id = adev->rev_id;
	init_data.asic_id.hw_internal_rev = adev->external_rev_id;

417
	init_data.asic_id.vram_width = adev->gmc.vram_width;
418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
	init_data.asic_id.atombios_base_address =
		adev->mode_info.atom_context->bios;

	init_data.driver = adev;

	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);

	if (!adev->dm.cgs_device) {
		DRM_ERROR("amdgpu: failed to create cgs device.\n");
		goto error;
	}

	init_data.cgs_device = adev->dm.cgs_device;

	adev->dm.dal = NULL;

	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;

437 438 439 440 441 442 443 444
	/*
	 * TODO debug why this doesn't work on Raven
	 */
	if (adev->flags & AMD_IS_APU &&
	    adev->asic_type >= CHIP_CARRIZO &&
	    adev->asic_type < CHIP_RAVEN)
		init_data.flags.gpu_vm_support = true;

445 446 447
	/* Display Core create. */
	adev->dm.dc = dc_create(&init_data);

448
	if (adev->dm.dc) {
449
		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
450
	} else {
451
		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
452 453
		goto error;
	}
454 455 456 457 458 459 460 461

	INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);

	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
	if (!adev->dm.freesync_module) {
		DRM_ERROR(
		"amdgpu: failed to initialize freesync_module.\n");
	} else
462
		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
463 464
				adev->dm.freesync_module);

465 466
	amdgpu_dm_init_color_mod();

467 468 469 470 471 472 473 474 475 476 477 478
	if (amdgpu_dm_initialize_drm_device(adev)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

	/* Update the actual used number of crtc */
	adev->mode_info.num_crtc = adev->dm.display_indexes_num;

	/* TODO: Add_display_info? */

	/* TODO use dynamic cursor width */
479 480
	adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
	adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
481 482 483 484 485 486 487

	if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

488
	DRM_DEBUG_DRIVER("KMS initialized.\n");
489 490 491 492 493 494 495 496

	return 0;
error:
	amdgpu_dm_fini(adev);

	return -1;
}

497
static void amdgpu_dm_fini(struct amdgpu_device *adev)
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
{
	amdgpu_dm_destroy_drm_device(&adev->dm);
	/*
	 * TODO: pageflip, vlank interrupt
	 *
	 * amdgpu_dm_irq_fini(adev);
	 */

	if (adev->dm.cgs_device) {
		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
		adev->dm.cgs_device = NULL;
	}
	if (adev->dm.freesync_module) {
		mod_freesync_destroy(adev->dm.freesync_module);
		adev->dm.freesync_module = NULL;
	}
	/* DC Destroy TODO: Replace destroy DAL */
515
	if (adev->dm.dc)
516 517 518 519 520 521 522 523 524 525 526 527 528 529
		dc_destroy(&adev->dm.dc);
	return;
}

static int dm_sw_init(void *handle)
{
	return 0;
}

static int dm_sw_fini(void *handle)
{
	return 0;
}

530
static int detect_mst_link_for_all_connectors(struct drm_device *dev)
531
{
532
	struct amdgpu_dm_connector *aconnector;
533
	struct drm_connector *connector;
534
	int ret = 0;
535 536 537 538

	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
539
		aconnector = to_amdgpu_dm_connector(connector);
540 541
		if (aconnector->dc_link->type == dc_connection_mst_branch &&
		    aconnector->mst_mgr.aux) {
542
			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
543 544 545 546 547 548 549
					aconnector, aconnector->base.base.id);

			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
			if (ret < 0) {
				DRM_ERROR("DM_MST: Failed to start MST\n");
				((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
				return ret;
550
				}
551
			}
552 553 554
	}

	drm_modeset_unlock(&dev->mode_config.connection_mutex);
555 556 557 558 559
	return ret;
}

static int dm_late_init(void *handle)
{
560
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
561

562
	return detect_mst_link_for_all_connectors(adev->ddev);
563 564 565 566
}

static void s3_handle_mst(struct drm_device *dev, bool suspend)
{
567
	struct amdgpu_dm_connector *aconnector;
568 569 570 571 572
	struct drm_connector *connector;

	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
573
		   aconnector = to_amdgpu_dm_connector(connector);
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
		   if (aconnector->dc_link->type == dc_connection_mst_branch &&
				   !aconnector->mst_port) {

			   if (suspend)
				   drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
			   else
				   drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
		   }
	}

	drm_modeset_unlock(&dev->mode_config.connection_mutex);
}

static int dm_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	/* Create DAL display manager */
	amdgpu_dm_init(adev);
	amdgpu_dm_hpd_init(adev);

	return 0;
}

static int dm_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_hpd_fini(adev);

	amdgpu_dm_irq_fini(adev);
604
	amdgpu_dm_fini(adev);
605 606 607 608 609 610 611 612 613 614 615 616 617
	return 0;
}

static int dm_suspend(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct amdgpu_display_manager *dm = &adev->dm;
	int ret = 0;

	s3_handle_mst(adev->ddev, true);

	amdgpu_dm_irq_suspend(adev);

618
	WARN_ON(adev->dm.cached_state);
619 620
	adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);

621
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
622 623 624 625

	return ret;
}

626 627 628
static struct amdgpu_dm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
					     struct drm_crtc *crtc)
629 630
{
	uint32_t i;
631
	struct drm_connector_state *new_con_state;
632 633 634
	struct drm_connector *connector;
	struct drm_crtc *crtc_from_state;

635 636
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		crtc_from_state = new_con_state->crtc;
637 638

		if (crtc_from_state == crtc)
639
			return to_amdgpu_dm_connector(connector);
640 641 642 643 644 645 646 647 648 649
	}

	return NULL;
}

static int dm_resume(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct drm_device *ddev = adev->ddev;
	struct amdgpu_display_manager *dm = &adev->dm;
650
	struct amdgpu_dm_connector *aconnector;
651 652
	struct drm_connector *connector;
	struct drm_crtc *crtc;
653
	struct drm_crtc_state *new_crtc_state;
654 655 656 657
	struct dm_crtc_state *dm_new_crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *new_plane_state;
	struct dm_plane_state *dm_new_plane_state;
658
	int ret;
659
	int i;
660

661 662 663
	/* power on hardware */
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);

664 665 666 667 668 669 670 671 672 673 674 675 676
	/* program HPD filter */
	dc_resume(dm->dc);

	/* On resume we need to  rewrite the MSTM control bits to enamble MST*/
	s3_handle_mst(ddev, false);

	/*
	 * early enable HPD Rx IRQ, should be done before set mode as short
	 * pulse interrupts are used for MST
	 */
	amdgpu_dm_irq_resume_early(adev);

	/* Do detection*/
677
	list_for_each_entry(connector, &ddev->mode_config.connector_list, head) {
678
		aconnector = to_amdgpu_dm_connector(connector);
679 680 681 682 683 684 685 686

		/*
		 * this is the case when traversing through already created
		 * MST connectors, should be skipped
		 */
		if (aconnector->mst_port)
			continue;

687
		mutex_lock(&aconnector->hpd_lock);
688
		dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
R
Roman Li 已提交
689 690 691 692

		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
			aconnector->fake_enable = false;

693 694
		aconnector->dc_sink = NULL;
		amdgpu_dm_update_connector_after_detect(aconnector);
695
		mutex_unlock(&aconnector->hpd_lock);
696 697
	}

698
	/* Force mode set in atomic comit */
699
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
700
		new_crtc_state->active_changed = true;
701

702 703 704 705 706
	/*
	 * atomic_check is expected to create the dc states. We need to release
	 * them here, since they were duplicated as part of the suspend
	 * procedure.
	 */
707
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
708 709 710 711 712 713 714 715
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (dm_new_crtc_state->stream) {
			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
			dc_stream_release(dm_new_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
		}
	}

716
	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
717 718 719 720 721 722 723 724
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		if (dm_new_plane_state->dc_state) {
			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
			dc_plane_state_release(dm_new_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
		}
	}

725
	ret = drm_atomic_helper_resume(ddev, dm->cached_state);
726

727
	dm->cached_state = NULL;
728

729
	amdgpu_dm_irq_resume_late(adev);
730 731 732 733 734 735 736

	return ret;
}

static const struct amd_ip_funcs amdgpu_dm_funcs = {
	.name = "dm",
	.early_init = dm_early_init,
737
	.late_init = dm_late_init,
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	.sw_init = dm_sw_init,
	.sw_fini = dm_sw_fini,
	.hw_init = dm_hw_init,
	.hw_fini = dm_hw_fini,
	.suspend = dm_suspend,
	.resume = dm_resume,
	.is_idle = dm_is_idle,
	.wait_for_idle = dm_wait_for_idle,
	.check_soft_reset = dm_check_soft_reset,
	.soft_reset = dm_soft_reset,
	.set_clockgating_state = dm_set_clockgating_state,
	.set_powergating_state = dm_set_powergating_state,
};

const struct amdgpu_ip_block_version dm_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_DCE,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &amdgpu_dm_funcs,
};

761

762
static struct drm_atomic_state *
763 764 765 766
dm_atomic_state_alloc(struct drm_device *dev)
{
	struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);

767
	if (!state)
768
		return NULL;
769 770 771 772

	if (drm_atomic_state_init(dev, &state->base) < 0)
		goto fail;

773
	return &state->base;
774 775 776 777

fail:
	kfree(state);
	return NULL;
778 779
}

780 781 782 783 784 785
static void
dm_atomic_state_clear(struct drm_atomic_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);

	if (dm_state->context) {
786
		dc_release_state(dm_state->context);
787 788 789 790 791 792 793 794 795 796 797 798 799 800
		dm_state->context = NULL;
	}

	drm_atomic_state_default_clear(state);
}

static void
dm_atomic_state_alloc_free(struct drm_atomic_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
	drm_atomic_state_default_release(state);
	kfree(dm_state);
}

801
static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
802
	.fb_create = amdgpu_display_user_framebuffer_create,
803
	.output_poll_changed = drm_fb_helper_output_poll_changed,
804
	.atomic_check = amdgpu_dm_atomic_check,
805
	.atomic_commit = amdgpu_dm_atomic_commit,
806
	.atomic_state_alloc = dm_atomic_state_alloc,
807 808
	.atomic_state_clear = dm_atomic_state_clear,
	.atomic_state_free = dm_atomic_state_alloc_free
809 810 811 812
};

static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
813 814
};

815
static void
816
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
817 818 819
{
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
820
	struct dc_sink *sink;
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835

	/* MST handled by drm_mst framework */
	if (aconnector->mst_mgr.mst_state == true)
		return;


	sink = aconnector->dc_link->local_sink;

	/* Edid mgmt connector gets first update only in mode_valid hook and then
	 * the connector sink is set to either fake or physical sink depends on link status.
	 * don't do it here if u are during boot
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
			&& aconnector->dc_em_sink) {

836
		/* For S3 resume with headless use eml_sink to fake stream
837 838 839 840 841
		 * because on resume connecotr->sink is set ti NULL
		 */
		mutex_lock(&dev->mode_config.mutex);

		if (sink) {
842
			if (aconnector->dc_sink) {
843 844
				amdgpu_dm_remove_sink_from_freesync_module(
								connector);
845 846 847 848 849 850 851 852
				/* retain and release bellow are used for
				 * bump up refcount for sink because the link don't point
				 * to it anymore after disconnect so on next crtc to connector
				 * reshuffle by UMD we will get into unwanted dc_sink release
				 */
				if (aconnector->dc_sink != aconnector->dc_em_sink)
					dc_sink_release(aconnector->dc_sink);
			}
853 854 855 856 857 858 859
			aconnector->dc_sink = sink;
			amdgpu_dm_add_sink_to_freesync_module(
						connector, aconnector->edid);
		} else {
			amdgpu_dm_remove_sink_from_freesync_module(connector);
			if (!aconnector->dc_sink)
				aconnector->dc_sink = aconnector->dc_em_sink;
860 861
			else if (aconnector->dc_sink != aconnector->dc_em_sink)
				dc_sink_retain(aconnector->dc_sink);
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
		}

		mutex_unlock(&dev->mode_config.mutex);
		return;
	}

	/*
	 * TODO: temporary guard to look for proper fix
	 * if this sink is MST sink, we should not do anything
	 */
	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
		return;

	if (aconnector->dc_sink == sink) {
		/* We got a DP short pulse (Link Loss, DP CTS, etc...).
		 * Do nothing!! */
878
		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
879 880 881 882
				aconnector->connector_id);
		return;
	}

883
	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
884 885 886 887 888 889 890 891 892 893 894 895 896 897
		aconnector->connector_id, aconnector->dc_sink, sink);

	mutex_lock(&dev->mode_config.mutex);

	/* 1. Update status of the drm connector
	 * 2. Send an event and let userspace tell us what to do */
	if (sink) {
		/* TODO: check if we still need the S3 mode update workaround.
		 * If yes, put it here. */
		if (aconnector->dc_sink)
			amdgpu_dm_remove_sink_from_freesync_module(
							connector);

		aconnector->dc_sink = sink;
898
		if (sink->dc_edid.length == 0) {
899
			aconnector->edid = NULL;
900
		} else {
901 902 903 904 905 906 907 908 909 910 911 912 913 914
			aconnector->edid =
				(struct edid *) sink->dc_edid.raw_edid;


			drm_mode_connector_update_edid_property(connector,
					aconnector->edid);
		}
		amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);

	} else {
		amdgpu_dm_remove_sink_from_freesync_module(connector);
		drm_mode_connector_update_edid_property(connector, NULL);
		aconnector->num_modes = 0;
		aconnector->dc_sink = NULL;
915
		aconnector->edid = NULL;
916 917 918 919 920 921 922
	}

	mutex_unlock(&dev->mode_config.mutex);
}

static void handle_hpd_irq(void *param)
{
923
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
924 925 926 927 928 929 930
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;

	/* In case of failure or MST no need to update connector status or notify the OS
	 * since (for MST case) MST does this in it's own context.
	 */
	mutex_lock(&aconnector->hpd_lock);
931 932 933 934

	if (aconnector->fake_enable)
		aconnector->fake_enable = false;

935
	if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
936 937 938 939 940 941 942 943 944 945 946 947 948 949
		amdgpu_dm_update_connector_after_detect(aconnector);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);
	}
	mutex_unlock(&aconnector->hpd_lock);

}

950
static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
{
	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
	uint8_t dret;
	bool new_irq_handled = false;
	int dpcd_addr;
	int dpcd_bytes_to_read;

	const int max_process_count = 30;
	int process_count = 0;

	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);

	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
		/* DPCD 0x200 - 0x201 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT;
	} else {
		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT_ESI;
	}

	dret = drm_dp_dpcd_read(
		&aconnector->dm_dp_aux.aux,
		dpcd_addr,
		esi,
		dpcd_bytes_to_read);

	while (dret == dpcd_bytes_to_read &&
		process_count < max_process_count) {
		uint8_t retry;
		dret = 0;

		process_count++;

986
		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
		/* handle HPD short pulse irq */
		if (aconnector->mst_mgr.mst_state)
			drm_dp_mst_hpd_irq(
				&aconnector->mst_mgr,
				esi,
				&new_irq_handled);

		if (new_irq_handled) {
			/* ACK at DPCD to notify down stream */
			const int ack_dpcd_bytes_to_write =
				dpcd_bytes_to_read - 1;

			for (retry = 0; retry < 3; retry++) {
				uint8_t wret;

				wret = drm_dp_dpcd_write(
					&aconnector->dm_dp_aux.aux,
					dpcd_addr + 1,
					&esi[1],
					ack_dpcd_bytes_to_write);
				if (wret == ack_dpcd_bytes_to_write)
					break;
			}

			/* check if there is new irq to be handle */
			dret = drm_dp_dpcd_read(
				&aconnector->dm_dp_aux.aux,
				dpcd_addr,
				esi,
				dpcd_bytes_to_read);

			new_irq_handled = false;
1019
		} else {
1020
			break;
1021
		}
1022 1023 1024
	}

	if (process_count == max_process_count)
1025
		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
1026 1027 1028 1029
}

static void handle_hpd_rx_irq(void *param)
{
1030
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1031 1032
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1033
	struct dc_link *dc_link = aconnector->dc_link;
1034 1035 1036 1037 1038 1039
	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;

	/* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
	 * conflict, after implement i2c helper, this mutex should be
	 * retired.
	 */
1040
	if (dc_link->type != dc_connection_mst_branch)
1041 1042
		mutex_lock(&aconnector->hpd_lock);

1043
	if (dc_link_handle_hpd_rx_irq(dc_link, NULL) &&
1044 1045
			!is_mst_root_connector) {
		/* Downstream Port status changed. */
1046
		if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
1047 1048 1049 1050

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		}
	}
	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
1062
	    (dc_link->type == dc_connection_mst_branch))
1063 1064
		dm_handle_hpd_rx_irq(aconnector);

1065
	if (dc_link->type != dc_connection_mst_branch)
1066 1067 1068 1069 1070 1071 1072
		mutex_unlock(&aconnector->hpd_lock);
}

static void register_hpd_handlers(struct amdgpu_device *adev)
{
	struct drm_device *dev = adev->ddev;
	struct drm_connector *connector;
1073
	struct amdgpu_dm_connector *aconnector;
1074 1075 1076 1077 1078 1079 1080 1081 1082
	const struct dc_link *dc_link;
	struct dc_interrupt_params int_params = {0};

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	list_for_each_entry(connector,
			&dev->mode_config.connector_list, head)	{

1083
		aconnector = to_amdgpu_dm_connector(connector);
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
		dc_link = aconnector->dc_link;

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source = dc_link->irq_source_hpd;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_irq,
					(void *) aconnector);
		}

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {

			/* Also register for DP short pulse (hpd_rx). */
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source =	dc_link->irq_source_hpd_rx;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_rx_irq,
					(void *) aconnector);
		}
	}
}

/* Register IRQ sources and initialize IRQ callbacks */
static int dce110_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
1116 1117
	unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;

1118
	if (adev->asic_type == CHIP_VEGA10 ||
1119
	    adev->asic_type == CHIP_VEGA12 ||
1120
	    adev->asic_type == CHIP_VEGA20 ||
1121
	    adev->asic_type == CHIP_RAVEN)
1122
		client_id = SOC15_IH_CLIENTID_DCE;
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	/* Actions of amdgpu_irq_add_id():
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

1137
	/* Use VBLANK interrupt */
1138
	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
1139
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
1140 1141 1142 1143 1144 1145 1146
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
1147
			dc_interrupt_to_irq_source(dc, i, 0);
1148

1149
		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
1150 1151 1152 1153 1154 1155 1156 1157

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

1158
	/* Use GRPH_PFLIP interrupt */
1159 1160
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
1161
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
1182 1183
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
/* Register IRQ sources and initialize IRQ callbacks */
static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	/* Actions of amdgpu_irq_add_id():
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling.
	 * */

	/* Use VSTARTUP interrupt */
	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
			i++) {
1222
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245

		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

	/* Use GRPH_PFLIP interrupt */
	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
			i++) {
1246
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
1267
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
			&adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

1280 1281 1282 1283 1284 1285 1286
static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
{
	int r;

	adev->mode_info.mode_config_initialized = true;

	adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
1287
	adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
1288 1289 1290 1291 1292 1293 1294 1295 1296

	adev->ddev->mode_config.max_width = 16384;
	adev->ddev->mode_config.max_height = 16384;

	adev->ddev->mode_config.preferred_depth = 24;
	adev->ddev->mode_config.prefer_shadow = 1;
	/* indicate support of immediate flip */
	adev->ddev->mode_config.async_page_flip = true;

1297
	adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
1298

1299
	r = amdgpu_display_modeset_create_props(adev);
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
	if (r)
		return r;

	return 0;
}

#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
{
	struct amdgpu_display_manager *dm = bl_get_data(bd);

	if (dc_link_set_backlight_level(dm->backlight_link,
			bd->props.brightness, 0, 0))
		return 0;
	else
		return 1;
}

static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
{
	return bd->props.brightness;
}

static const struct backlight_ops amdgpu_dm_backlight_ops = {
	.get_brightness = amdgpu_dm_backlight_get_brightness,
	.update_status	= amdgpu_dm_backlight_update_status,
};

1330 1331
static void
amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
{
	char bl_name[16];
	struct backlight_properties props = { 0 };

	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
	props.type = BACKLIGHT_RAW;

	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
			dm->adev->ddev->primary->index);

	dm->backlight_dev = backlight_device_register(bl_name,
			dm->adev->ddev->dev,
			dm,
			&amdgpu_dm_backlight_ops,
			&props);

1348
	if (IS_ERR(dm->backlight_dev))
1349 1350
		DRM_ERROR("DM: Backlight registration failed!\n");
	else
1351
		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
1352 1353 1354 1355
}

#endif

1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
static int initialize_plane(struct amdgpu_display_manager *dm,
			     struct amdgpu_mode_info *mode_info,
			     int plane_id)
{
	struct amdgpu_plane *plane;
	unsigned long possible_crtcs;
	int ret = 0;

	plane = kzalloc(sizeof(struct amdgpu_plane), GFP_KERNEL);
	mode_info->planes[plane_id] = plane;

	if (!plane) {
		DRM_ERROR("KMS: Failed to allocate plane\n");
		return -ENOMEM;
	}
	plane->base.type = mode_info->plane_type[plane_id];

	/*
	 * HACK: IGT tests expect that each plane can only have one
	 * one possible CRTC. For now, set one CRTC for each
	 * plane that is not an underlay, but still allow multiple
	 * CRTCs for underlay planes.
	 */
	possible_crtcs = 1 << plane_id;
	if (plane_id >= dm->dc->caps.max_streams)
		possible_crtcs = 0xff;

	ret = amdgpu_dm_plane_init(dm, mode_info->planes[plane_id], possible_crtcs);

	if (ret) {
		DRM_ERROR("KMS: Failed to initialize plane\n");
		return ret;
	}

	return ret;
}

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414

static void register_backlight_device(struct amdgpu_display_manager *dm,
				      struct dc_link *link)
{
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
	    link->type != dc_connection_none) {
		/* Event if registration failed, we should continue with
		 * DM initialization because not having a backlight control
		 * is better then a black screen.
		 */
		amdgpu_dm_register_backlight_device(dm);

		if (dm->backlight_dev)
			dm->backlight_link = link;
	}
#endif
}


1415 1416 1417 1418 1419 1420 1421
/* In this architecture, the association
 * connector -> encoder -> crtc
 * id not really requried. The crtc and connector will hold the
 * display_index as an abstraction to use with DAL component
 *
 * Returns 0 on success
 */
1422
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
1423 1424
{
	struct amdgpu_display_manager *dm = &adev->dm;
1425
	int32_t i;
1426
	struct amdgpu_dm_connector *aconnector = NULL;
1427
	struct amdgpu_encoder *aencoder = NULL;
1428
	struct amdgpu_mode_info *mode_info = &adev->mode_info;
1429
	uint32_t link_cnt;
1430
	int32_t total_overlay_planes, total_primary_planes;
1431 1432 1433 1434

	link_cnt = dm->dc->caps.max_links;
	if (amdgpu_dm_mode_config_init(dm->adev)) {
		DRM_ERROR("DM: Failed to initialize mode config\n");
1435
		return -1;
1436 1437
	}

1438 1439 1440
	/* Identify the number of planes to be initialized */
	total_overlay_planes = dm->dc->caps.max_slave_planes;
	total_primary_planes = dm->dc->caps.max_planes - dm->dc->caps.max_slave_planes;
1441

1442 1443 1444 1445
	/* First initialize overlay planes, index starting after primary planes */
	for (i = (total_overlay_planes - 1); i >= 0; i--) {
		if (initialize_plane(dm, mode_info, (total_primary_planes + i))) {
			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
1446
			goto fail;
1447
		}
1448
	}
1449

1450 1451 1452 1453
	/* Initialize primary planes */
	for (i = (total_primary_planes - 1); i >= 0; i--) {
		if (initialize_plane(dm, mode_info, i)) {
			DRM_ERROR("KMS: Failed to initialize primary plane\n");
1454
			goto fail;
1455 1456
		}
	}
1457

1458 1459
	for (i = 0; i < dm->dc->caps.max_streams; i++)
		if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
1460
			DRM_ERROR("KMS: Failed to initialize crtc\n");
1461
			goto fail;
1462 1463
		}

1464
	dm->display_indexes_num = dm->dc->caps.max_streams;
1465 1466 1467

	/* loops over all connectors on the board */
	for (i = 0; i < link_cnt; i++) {
1468
		struct dc_link *link = NULL;
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478

		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
			DRM_ERROR(
				"KMS: Cannot support more than %d display indexes\n",
					AMDGPU_DM_MAX_DISPLAY_INDEX);
			continue;
		}

		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
		if (!aconnector)
1479
			goto fail;
1480 1481

		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
1482
		if (!aencoder)
1483
			goto fail;
1484 1485 1486

		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
			DRM_ERROR("KMS: Failed to initialize encoder\n");
1487
			goto fail;
1488 1489 1490 1491
		}

		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
			DRM_ERROR("KMS: Failed to initialize connector\n");
1492
			goto fail;
1493 1494
		}

1495 1496 1497
		link = dc_get_link_at_index(dm->dc, i);

		if (dc_link_detect(link, DETECT_REASON_BOOT)) {
1498
			amdgpu_dm_update_connector_after_detect(aconnector);
1499 1500 1501 1502
			register_backlight_device(dm, link);
		}


1503 1504 1505 1506 1507 1508
	}

	/* Software is initialized. Now we can register interrupt handlers. */
	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
1509 1510 1511
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
1512 1513 1514 1515 1516 1517
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1518
	case CHIP_POLARIS12:
1519
	case CHIP_VEGAM:
1520
	case CHIP_VEGA10:
1521
	case CHIP_VEGA12:
1522
	case CHIP_VEGA20:
1523 1524
		if (dce110_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
1525
			goto fail;
1526 1527
		}
		break;
1528 1529 1530 1531
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
	case CHIP_RAVEN:
		if (dcn10_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
1532
			goto fail;
1533
		}
1534 1535 1536 1537
		/*
		 * Temporary disable until pplib/smu interaction is implemented
		 */
		dm->dc->debug.disable_stutter = true;
1538 1539
		break;
#endif
1540
	default:
1541
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1542
		goto fail;
1543 1544 1545
	}

	return 0;
1546
fail:
1547 1548
	kfree(aencoder);
	kfree(aconnector);
1549
	for (i = 0; i < dm->dc->caps.max_planes; i++)
1550
		kfree(mode_info->planes[i]);
1551 1552 1553
	return -1;
}

1554
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
{
	drm_mode_config_cleanup(dm->ddev);
	return;
}

/******************************************************************************
 * amdgpu_display_funcs functions
 *****************************************************************************/

/**
 * dm_bandwidth_update - program display watermarks
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate and program the display watermarks and line buffer allocation.
 */
static void dm_bandwidth_update(struct amdgpu_device *adev)
{
1573
	/* TODO: implement later */
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
}

static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
				     u8 level)
{
	/* TODO: translate amdgpu_encoder to display_index and call DAL */
}

static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
{
	/* TODO: translate amdgpu_encoder to display_index and call DAL */
	return 0;
}

static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
				struct drm_file *filp)
{
	struct mod_freesync_params freesync_params;
1592
	uint8_t num_streams;
1593 1594 1595 1596 1597 1598 1599
	uint8_t i;

	struct amdgpu_device *adev = dev->dev_private;
	int r = 0;

	/* Get freesync enable flag from DRM */

1600
	num_streams = dc_get_current_stream_count(adev->dm.dc);
1601

1602
	for (i = 0; i < num_streams; i++) {
1603
		struct dc_stream_state *stream;
1604
		stream = dc_get_stream_at_index(adev->dm.dc, i);
1605 1606

		mod_freesync_update_state(adev->dm.freesync_module,
1607
					  &stream, 1, &freesync_params);
1608 1609 1610 1611 1612
	}

	return r;
}

1613
static const struct amdgpu_display_funcs dm_display_funcs = {
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
	.backlight_set_level =
		dm_set_backlight_level,/* called unconditionally */
	.backlight_get_level =
		dm_get_backlight_level,/* called unconditionally */
	.hpd_sense = NULL,/* called unconditionally */
	.hpd_set_polarity = NULL, /* called unconditionally */
	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
	.page_flip_get_scanoutpos =
		dm_crtc_get_scanoutpos,/* called unconditionally */
	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
	.notify_freesync = amdgpu_notify_freesync,

};

#if defined(CONFIG_DEBUG_KERNEL_DC)

1633 1634 1635 1636
static ssize_t s3_debug_store(struct device *device,
			      struct device_attribute *attr,
			      const char *buf,
			      size_t count)
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
{
	int ret;
	int s3_state;
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_dev->dev_private;

	ret = kstrtoint(buf, 0, &s3_state);

	if (ret == 0) {
		if (s3_state) {
			dm_resume(adev);
			drm_kms_helper_hotplug_event(adev->ddev);
		} else
			dm_suspend(adev);
	}

	return ret == 0 ? count : 0;
}

DEVICE_ATTR_WO(s3_debug);

#endif

static int dm_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
1671
		adev->mode_info.plane_type = dm_plane_type_default;
1672
		break;
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
	case CHIP_KAVERI:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		adev->mode_info.plane_type = dm_plane_type_default;
		break;
	case CHIP_KABINI:
	case CHIP_MULLINS:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		adev->mode_info.plane_type = dm_plane_type_default;
		break;
1686 1687 1688 1689 1690
	case CHIP_FIJI:
	case CHIP_TONGA:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
1691
		adev->mode_info.plane_type = dm_plane_type_default;
1692 1693 1694 1695 1696
		break;
	case CHIP_CARRIZO:
		adev->mode_info.num_crtc = 3;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
1697
		adev->mode_info.plane_type = dm_plane_type_carizzo;
1698 1699 1700 1701 1702
		break;
	case CHIP_STONEY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
1703
		adev->mode_info.plane_type = dm_plane_type_stoney;
1704 1705
		break;
	case CHIP_POLARIS11:
1706
	case CHIP_POLARIS12:
1707 1708 1709
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
1710
		adev->mode_info.plane_type = dm_plane_type_default;
1711 1712
		break;
	case CHIP_POLARIS10:
1713
	case CHIP_VEGAM:
1714 1715 1716
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
1717
		adev->mode_info.plane_type = dm_plane_type_default;
1718
		break;
1719
	case CHIP_VEGA10:
1720
	case CHIP_VEGA12:
1721
	case CHIP_VEGA20:
1722 1723 1724
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
1725
		adev->mode_info.plane_type = dm_plane_type_default;
1726
		break;
1727 1728 1729 1730 1731
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
	case CHIP_RAVEN:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
1732
		adev->mode_info.plane_type = dm_plane_type_default;
1733 1734
		break;
#endif
1735
	default:
1736
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1737 1738 1739
		return -EINVAL;
	}

1740 1741
	amdgpu_dm_set_irq_funcs(adev);

1742 1743 1744
	if (adev->mode_info.funcs == NULL)
		adev->mode_info.funcs = &dm_display_funcs;

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	/* Note: Do NOT change adev->audio_endpt_rreg and
	 * adev->audio_endpt_wreg because they are initialised in
	 * amdgpu_device_init() */
#if defined(CONFIG_DEBUG_KERNEL_DC)
	device_create_file(
		adev->ddev->dev,
		&dev_attr_s3_debug);
#endif

	return 0;
}

1757
static bool modeset_required(struct drm_crtc_state *crtc_state,
1758 1759
			     struct dc_stream_state *new_stream,
			     struct dc_stream_state *old_stream)
1760
{
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	if (!crtc_state->enable)
		return false;

	return crtc_state->active;
}

static bool modereset_required(struct drm_crtc_state *crtc_state)
{
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	return !crtc_state->enable || !crtc_state->active;
}

1778
static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
1779 1780 1781 1782 1783 1784 1785 1786 1787
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
	.destroy = amdgpu_dm_encoder_destroy,
};

1788 1789
static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
					struct dc_plane_state *plane_state)
1790
{
1791 1792
	plane_state->src_rect.x = state->src_x >> 16;
	plane_state->src_rect.y = state->src_y >> 16;
1793
	/*we ignore for now mantissa and do not to deal with floating pixels :(*/
1794
	plane_state->src_rect.width = state->src_w >> 16;
1795

1796
	if (plane_state->src_rect.width == 0)
1797 1798
		return false;

1799 1800
	plane_state->src_rect.height = state->src_h >> 16;
	if (plane_state->src_rect.height == 0)
1801 1802
		return false;

1803 1804
	plane_state->dst_rect.x = state->crtc_x;
	plane_state->dst_rect.y = state->crtc_y;
1805 1806 1807 1808

	if (state->crtc_w == 0)
		return false;

1809
	plane_state->dst_rect.width = state->crtc_w;
1810 1811 1812 1813

	if (state->crtc_h == 0)
		return false;

1814
	plane_state->dst_rect.height = state->crtc_h;
1815

1816
	plane_state->clip_rect = plane_state->dst_rect;
1817 1818 1819

	switch (state->rotation & DRM_MODE_ROTATE_MASK) {
	case DRM_MODE_ROTATE_0:
1820
		plane_state->rotation = ROTATION_ANGLE_0;
1821 1822
		break;
	case DRM_MODE_ROTATE_90:
1823
		plane_state->rotation = ROTATION_ANGLE_90;
1824 1825
		break;
	case DRM_MODE_ROTATE_180:
1826
		plane_state->rotation = ROTATION_ANGLE_180;
1827 1828
		break;
	case DRM_MODE_ROTATE_270:
1829
		plane_state->rotation = ROTATION_ANGLE_270;
1830 1831
		break;
	default:
1832
		plane_state->rotation = ROTATION_ANGLE_0;
1833 1834 1835
		break;
	}

1836 1837
	return true;
}
1838
static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
1839
		       uint64_t *tiling_flags)
1840
{
1841
	struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->base.obj[0]);
1842
	int r = amdgpu_bo_reserve(rbo, false);
1843

1844
	if (unlikely(r)) {
1845 1846 1847
		// Don't show error msg. when return -ERESTARTSYS
		if (r != -ERESTARTSYS)
			DRM_ERROR("Unable to reserve buffer: %d\n", r);
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
		return r;
	}

	if (tiling_flags)
		amdgpu_bo_get_tiling_flags(rbo, tiling_flags);

	amdgpu_bo_unreserve(rbo);

	return r;
}

1859 1860
static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
					 struct dc_plane_state *plane_state,
1861
					 const struct amdgpu_framebuffer *amdgpu_fb)
1862 1863 1864 1865 1866 1867 1868 1869 1870
{
	uint64_t tiling_flags;
	unsigned int awidth;
	const struct drm_framebuffer *fb = &amdgpu_fb->base;
	int ret = 0;
	struct drm_format_name_buf format_name;

	ret = get_fb_info(
		amdgpu_fb,
1871
		&tiling_flags);
1872 1873 1874 1875 1876 1877

	if (ret)
		return ret;

	switch (fb->format->format) {
	case DRM_FORMAT_C8:
1878
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
1879 1880
		break;
	case DRM_FORMAT_RGB565:
1881
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
1882 1883 1884
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
1885
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
1886 1887 1888
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
1889
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
1890 1891 1892
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
1893
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
1894 1895
		break;
	case DRM_FORMAT_NV21:
1896
		plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
1897 1898
		break;
	case DRM_FORMAT_NV12:
1899
		plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
1900 1901 1902
		break;
	default:
		DRM_ERROR("Unsupported screen format %s\n",
1903
			  drm_get_format_name(fb->format->format, &format_name));
1904 1905 1906
		return -EINVAL;
	}

1907 1908 1909 1910 1911 1912 1913
	if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
		plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
		plane_state->plane_size.grph.surface_size.x = 0;
		plane_state->plane_size.grph.surface_size.y = 0;
		plane_state->plane_size.grph.surface_size.width = fb->width;
		plane_state->plane_size.grph.surface_size.height = fb->height;
		plane_state->plane_size.grph.surface_pitch =
1914 1915
				fb->pitches[0] / fb->format->cpp[0];
		/* TODO: unhardcode */
1916
		plane_state->color_space = COLOR_SPACE_SRGB;
1917 1918 1919

	} else {
		awidth = ALIGN(fb->width, 64);
1920 1921 1922 1923 1924
		plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
		plane_state->plane_size.video.luma_size.x = 0;
		plane_state->plane_size.video.luma_size.y = 0;
		plane_state->plane_size.video.luma_size.width = awidth;
		plane_state->plane_size.video.luma_size.height = fb->height;
1925
		/* TODO: unhardcode */
1926
		plane_state->plane_size.video.luma_pitch = awidth;
1927

1928 1929 1930 1931 1932
		plane_state->plane_size.video.chroma_size.x = 0;
		plane_state->plane_size.video.chroma_size.y = 0;
		plane_state->plane_size.video.chroma_size.width = awidth;
		plane_state->plane_size.video.chroma_size.height = fb->height;
		plane_state->plane_size.video.chroma_pitch = awidth / 2;
1933 1934

		/* TODO: unhardcode */
1935
		plane_state->color_space = COLOR_SPACE_YCBCR709;
1936 1937
	}

1938
	memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
1939

1940 1941 1942
	/* Fill GFX8 params */
	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
1943 1944 1945 1946 1947 1948 1949 1950

		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);

		/* XXX fix me for VI */
1951 1952
		plane_state->tiling_info.gfx8.num_banks = num_banks;
		plane_state->tiling_info.gfx8.array_mode =
1953
				DC_ARRAY_2D_TILED_THIN1;
1954 1955 1956 1957 1958
		plane_state->tiling_info.gfx8.tile_split = tile_split;
		plane_state->tiling_info.gfx8.bank_width = bankw;
		plane_state->tiling_info.gfx8.bank_height = bankh;
		plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
		plane_state->tiling_info.gfx8.tile_mode =
1959 1960 1961
				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
			== DC_ARRAY_1D_TILED_THIN1) {
1962
		plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
1963 1964
	}

1965
	plane_state->tiling_info.gfx8.pipe_config =
1966 1967 1968
			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);

	if (adev->asic_type == CHIP_VEGA10 ||
1969
	    adev->asic_type == CHIP_VEGA12 ||
1970
	    adev->asic_type == CHIP_VEGA20 ||
1971 1972
	    adev->asic_type == CHIP_RAVEN) {
		/* Fill GFX9 params */
1973
		plane_state->tiling_info.gfx9.num_pipes =
1974
			adev->gfx.config.gb_addr_config_fields.num_pipes;
1975
		plane_state->tiling_info.gfx9.num_banks =
1976
			adev->gfx.config.gb_addr_config_fields.num_banks;
1977
		plane_state->tiling_info.gfx9.pipe_interleave =
1978
			adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
1979
		plane_state->tiling_info.gfx9.num_shader_engines =
1980
			adev->gfx.config.gb_addr_config_fields.num_se;
1981
		plane_state->tiling_info.gfx9.max_compressed_frags =
1982
			adev->gfx.config.gb_addr_config_fields.max_compress_frags;
1983
		plane_state->tiling_info.gfx9.num_rb_per_se =
1984
			adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
1985
		plane_state->tiling_info.gfx9.swizzle =
1986
			AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
1987
		plane_state->tiling_info.gfx9.shaderEnable = 1;
1988 1989
	}

1990 1991 1992
	plane_state->visible = true;
	plane_state->scaling_quality.h_taps_c = 0;
	plane_state->scaling_quality.v_taps_c = 0;
1993

1994 1995 1996 1997
	/* is this needed? is plane_state zeroed at allocation? */
	plane_state->scaling_quality.h_taps = 0;
	plane_state->scaling_quality.v_taps = 0;
	plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
1998 1999 2000 2001 2002

	return ret;

}

2003 2004 2005
static int fill_plane_attributes(struct amdgpu_device *adev,
				 struct dc_plane_state *dc_plane_state,
				 struct drm_plane_state *plane_state,
2006
				 struct drm_crtc_state *crtc_state)
2007 2008 2009 2010 2011 2012
{
	const struct amdgpu_framebuffer *amdgpu_fb =
		to_amdgpu_framebuffer(plane_state->fb);
	const struct drm_crtc *crtc = plane_state->crtc;
	int ret = 0;

2013
	if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
2014 2015 2016 2017
		return -EINVAL;

	ret = fill_plane_attributes_from_fb(
		crtc->dev->dev_private,
2018
		dc_plane_state,
2019
		amdgpu_fb);
2020 2021 2022 2023

	if (ret)
		return ret;

2024 2025 2026 2027 2028
	/*
	 * Always set input transfer function, since plane state is refreshed
	 * every time.
	 */
	ret = amdgpu_dm_set_degamma_lut(crtc_state, dc_plane_state);
2029 2030 2031 2032
	if (ret) {
		dc_transfer_func_release(dc_plane_state->in_transfer_func);
		dc_plane_state->in_transfer_func = NULL;
	}
2033 2034 2035 2036 2037 2038

	return ret;
}

/*****************************************************************************/

2039 2040 2041
static void update_stream_scaling_settings(const struct drm_display_mode *mode,
					   const struct dm_connector_state *dm_state,
					   struct dc_stream_state *stream)
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
{
	enum amdgpu_rmx_type rmx_type;

	struct rect src = { 0 }; /* viewport in composition space*/
	struct rect dst = { 0 }; /* stream addressable area */

	/* no mode. nothing to be done */
	if (!mode)
		return;

	/* Full screen scaling by default */
	src.width = mode->hdisplay;
	src.height = mode->vdisplay;
	dst.width = stream->timing.h_addressable;
	dst.height = stream->timing.v_addressable;

2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	if (dm_state) {
		rmx_type = dm_state->scaling;
		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
			if (src.width * dst.height <
					src.height * dst.width) {
				/* height needs less upscaling/more downscaling */
				dst.width = src.width *
						dst.height / src.height;
			} else {
				/* width needs less upscaling/more downscaling */
				dst.height = src.height *
						dst.width / src.width;
			}
		} else if (rmx_type == RMX_CENTER) {
			dst = src;
2073 2074
		}

2075 2076
		dst.x = (stream->timing.h_addressable - dst.width) / 2;
		dst.y = (stream->timing.v_addressable - dst.height) / 2;
2077

2078 2079 2080 2081 2082 2083
		if (dm_state->underscan_enable) {
			dst.x += dm_state->underscan_hborder / 2;
			dst.y += dm_state->underscan_vborder / 2;
			dst.width -= dm_state->underscan_hborder;
			dst.height -= dm_state->underscan_vborder;
		}
2084 2085 2086 2087 2088
	}

	stream->src = src;
	stream->dst = dst;

2089
	DRM_DEBUG_DRIVER("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
2090 2091 2092 2093
			dst.x, dst.y, dst.width, dst.height);

}

2094 2095
static enum dc_color_depth
convert_color_depth_from_display_info(const struct drm_connector *connector)
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
{
	uint32_t bpc = connector->display_info.bpc;

	switch (bpc) {
	case 0:
		/* Temporary Work around, DRM don't parse color depth for
		 * EDID revision before 1.4
		 * TODO: Fix edid parsing
		 */
		return COLOR_DEPTH_888;
	case 6:
		return COLOR_DEPTH_666;
	case 8:
		return COLOR_DEPTH_888;
	case 10:
		return COLOR_DEPTH_101010;
	case 12:
		return COLOR_DEPTH_121212;
	case 14:
		return COLOR_DEPTH_141414;
	case 16:
		return COLOR_DEPTH_161616;
	default:
		return COLOR_DEPTH_UNDEFINED;
	}
}

2123 2124
static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode *mode_in)
2125 2126 2127
{
	int32_t width = mode_in->crtc_hdisplay * 9;
	int32_t height = mode_in->crtc_vdisplay * 16;
2128

2129 2130 2131 2132 2133 2134
	if ((width - height) < 10 && (width - height) > -10)
		return ASPECT_RATIO_16_9;
	else
		return ASPECT_RATIO_4_3;
}

2135 2136
static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
{
	enum dc_color_space color_space = COLOR_SPACE_SRGB;

	switch (dc_crtc_timing->pixel_encoding)	{
	case PIXEL_ENCODING_YCBCR422:
	case PIXEL_ENCODING_YCBCR444:
	case PIXEL_ENCODING_YCBCR420:
	{
		/*
		 * 27030khz is the separation point between HDTV and SDTV
		 * according to HDMI spec, we use YCbCr709 and YCbCr601
		 * respectively
		 */
		if (dc_crtc_timing->pix_clk_khz > 27030) {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR709_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR709;
		} else {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR601_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR601;
		}

	}
	break;
	case PIXEL_ENCODING_RGB:
		color_space = COLOR_SPACE_SRGB;
		break;

	default:
		WARN_ON(1);
		break;
	}

	return color_space;
}

/*****************************************************************************/

2180 2181 2182 2183
static void
fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
					     const struct drm_display_mode *mode_in,
					     const struct drm_connector *connector)
2184 2185
{
	struct dc_crtc_timing *timing_out = &stream->timing;
2186

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	memset(timing_out, 0, sizeof(struct dc_crtc_timing));

	timing_out->h_border_left = 0;
	timing_out->h_border_right = 0;
	timing_out->v_border_top = 0;
	timing_out->v_border_bottom = 0;
	/* TODO: un-hardcode */

	if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
			&& stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
	else
		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;

	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
	timing_out->display_color_depth = convert_color_depth_from_display_info(
			connector);
	timing_out->scan_type = SCANNING_TYPE_NODATA;
	timing_out->hdmi_vic = 0;
	timing_out->vic = drm_match_cea_mode(mode_in);

	timing_out->h_addressable = mode_in->crtc_hdisplay;
	timing_out->h_total = mode_in->crtc_htotal;
	timing_out->h_sync_width =
		mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
	timing_out->h_front_porch =
		mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
	timing_out->v_total = mode_in->crtc_vtotal;
	timing_out->v_addressable = mode_in->crtc_vdisplay;
	timing_out->v_front_porch =
		mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
	timing_out->v_sync_width =
		mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
	timing_out->pix_clk_khz = mode_in->crtc_clock;
	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
	if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
		timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
	if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
		timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;

	stream->output_color_space = get_output_color_space(timing_out);

2229 2230
	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
2231 2232
}

2233 2234 2235
static void fill_audio_info(struct audio_info *audio_info,
			    const struct drm_connector *drm_connector,
			    const struct dc_sink *dc_sink)
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
{
	int i = 0;
	int cea_revision = 0;
	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;

	audio_info->manufacture_id = edid_caps->manufacturer_id;
	audio_info->product_id = edid_caps->product_id;

	cea_revision = drm_connector->display_info.cea_rev;

2246 2247 2248
	strncpy(audio_info->display_name,
		edid_caps->display_name,
		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
2249

2250
	if (cea_revision >= 3) {
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
		audio_info->mode_count = edid_caps->audio_mode_count;

		for (i = 0; i < audio_info->mode_count; ++i) {
			audio_info->modes[i].format_code =
					(enum audio_format_code)
					(edid_caps->audio_modes[i].format_code);
			audio_info->modes[i].channel_count =
					edid_caps->audio_modes[i].channel_count;
			audio_info->modes[i].sample_rates.all =
					edid_caps->audio_modes[i].sample_rate;
			audio_info->modes[i].sample_size =
					edid_caps->audio_modes[i].sample_size;
		}
	}

	audio_info->flags.all = edid_caps->speaker_flags;

	/* TODO: We only check for the progressive mode, check for interlace mode too */
2269
	if (drm_connector->latency_present[0]) {
2270 2271 2272 2273 2274 2275 2276 2277
		audio_info->video_latency = drm_connector->video_latency[0];
		audio_info->audio_latency = drm_connector->audio_latency[0];
	}

	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */

}

2278 2279 2280
static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
				      struct drm_display_mode *dst_mode)
2281 2282 2283 2284 2285 2286
{
	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
	dst_mode->crtc_clock = src_mode->crtc_clock;
	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
2287
	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
	dst_mode->crtc_htotal = src_mode->crtc_htotal;
	dst_mode->crtc_hskew = src_mode->crtc_hskew;
	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
}

2298 2299 2300 2301
static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
					const struct drm_display_mode *native_mode,
					bool scale_enabled)
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
{
	if (scale_enabled) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else if (native_mode->clock == drm_mode->clock &&
			native_mode->htotal == drm_mode->htotal &&
			native_mode->vtotal == drm_mode->vtotal) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else {
		/* no scaling nor amdgpu inserted, no need to patch */
	}
}

2314 2315
static struct dc_sink *
create_fake_sink(struct amdgpu_dm_connector *aconnector)
2316 2317
{
	struct dc_sink_init_data sink_init_data = { 0 };
2318
	struct dc_sink *sink = NULL;
2319 2320 2321 2322
	sink_init_data.link = aconnector->dc_link;
	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;

	sink = dc_sink_create(&sink_init_data);
2323
	if (!sink) {
2324
		DRM_ERROR("Failed to create sink!\n");
2325
		return NULL;
2326
	}
2327
	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
2328

2329
	return sink;
2330 2331
}

2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
static void set_multisync_trigger_params(
		struct dc_stream_state *stream)
{
	if (stream->triggered_crtc_reset.enabled) {
		stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
	}
}

static void set_master_stream(struct dc_stream_state *stream_set[],
			      int stream_count)
{
	int j, highest_rfr = 0, master_stream = 0;

	for (j = 0;  j < stream_count; j++) {
		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
			int refresh_rate = 0;

			refresh_rate = (stream_set[j]->timing.pix_clk_khz*1000)/
				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
			if (refresh_rate > highest_rfr) {
				highest_rfr = refresh_rate;
				master_stream = j;
			}
		}
	}
	for (j = 0;  j < stream_count; j++) {
2359
		if (stream_set[j])
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
	}
}

static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
{
	int i = 0;

	if (context->stream_count < 2)
		return;
	for (i = 0; i < context->stream_count ; i++) {
		if (!context->streams[i])
			continue;
		/* TODO: add a function to read AMD VSDB bits and will set
		 * crtc_sync_master.multi_sync_enabled flag
		 * For now its set to false
		 */
		set_multisync_trigger_params(context->streams[i]);
	}
	set_master_stream(context->streams, context->stream_count);
}

2382 2383 2384 2385
static struct dc_stream_state *
create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
		       const struct drm_display_mode *drm_mode,
		       const struct dm_connector_state *dm_state)
2386 2387
{
	struct drm_display_mode *preferred_mode = NULL;
2388
	struct drm_connector *drm_connector;
2389
	struct dc_stream_state *stream = NULL;
2390 2391
	struct drm_display_mode mode = *drm_mode;
	bool native_mode_found = false;
2392
	struct dc_sink *sink = NULL;
2393
	if (aconnector == NULL) {
2394
		DRM_ERROR("aconnector is NULL!\n");
2395
		return stream;
2396 2397 2398
	}

	drm_connector = &aconnector->base;
2399

2400 2401
	if (!aconnector->dc_sink) {
		/*
2402 2403
		 * Create dc_sink when necessary to MST
		 * Don't apply fake_sink to MST
2404
		 */
2405 2406
		if (aconnector->mst_port) {
			dm_dp_mst_dc_sink_create(drm_connector);
2407
			return stream;
2408
		}
2409

2410 2411
		sink = create_fake_sink(aconnector);
		if (!sink)
2412
			return stream;
2413 2414
	} else {
		sink = aconnector->dc_sink;
2415
	}
2416

2417
	stream = dc_create_stream_for_sink(sink);
2418

2419
	if (stream == NULL) {
2420
		DRM_ERROR("Failed to create stream for sink!\n");
2421
		goto finish;
2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
	}

	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
		/* Search for preferred mode */
		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
			native_mode_found = true;
			break;
		}
	}
	if (!native_mode_found)
		preferred_mode = list_first_entry_or_null(
				&aconnector->base.modes,
				struct drm_display_mode,
				head);

2437
	if (preferred_mode == NULL) {
2438 2439 2440 2441 2442
		/* This may not be an error, the use case is when we we have no
		 * usermode calls to reset and set mode upon hotplug. In this
		 * case, we call set mode ourselves to restore the previous mode
		 * and the modelist may not be filled in in time.
		 */
2443
		DRM_DEBUG_DRIVER("No preferred mode found\n");
2444 2445 2446
	} else {
		decide_crtc_timing_for_drm_display_mode(
				&mode, preferred_mode,
2447
				dm_state ? (dm_state->scaling != RMX_OFF) : false);
2448 2449
	}

2450 2451 2452
	if (!dm_state)
		drm_mode_set_crtcinfo(&mode, 0);

2453 2454 2455 2456 2457 2458 2459
	fill_stream_properties_from_drm_display_mode(stream,
			&mode, &aconnector->base);
	update_stream_scaling_settings(&mode, dm_state, stream);

	fill_audio_info(
		&stream->audio_info,
		drm_connector,
2460
		sink);
2461

2462 2463
	update_stream_signal(stream);

2464 2465
	if (dm_state && dm_state->freesync_capable)
		stream->ignore_msa_timing_param = true;
2466 2467 2468
finish:
	if (sink && sink->sink_signal == SIGNAL_TYPE_VIRTUAL)
		dc_sink_release(sink);
2469

2470 2471 2472
	return stream;
}

2473
static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
2474 2475 2476 2477 2478 2479
{
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static void dm_crtc_destroy_state(struct drm_crtc *crtc,
2480
				  struct drm_crtc_state *state)
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
{
	struct dm_crtc_state *cur = to_dm_crtc_state(state);

	/* TODO Destroy dc_stream objects are stream object is flattened */
	if (cur->stream)
		dc_stream_release(cur->stream);


	__drm_atomic_helper_crtc_destroy_state(state);


	kfree(state);
}

static void dm_crtc_reset_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state;

	if (crtc->state)
		dm_crtc_destroy_state(crtc, crtc->state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (WARN_ON(!state))
		return;

	crtc->state = &state->base;
	crtc->state->crtc = crtc;

}

static struct drm_crtc_state *
dm_crtc_duplicate_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state, *cur;

	cur = to_dm_crtc_state(crtc->state);

	if (WARN_ON(!crtc->state))
		return NULL;

2521
	state = kzalloc(sizeof(*state), GFP_KERNEL);
2522 2523
	if (!state)
		return NULL;
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536

	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);

	if (cur->stream) {
		state->stream = cur->stream;
		dc_stream_retain(state->stream);
	}

	/* TODO Duplicate dc_stream after objects are stream object is flattened */

	return &state->base;
}

2537 2538 2539 2540 2541 2542 2543 2544

static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_device *adev = crtc->dev->dev_private;

	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
2545
	return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
}

static int dm_enable_vblank(struct drm_crtc *crtc)
{
	return dm_set_vblank(crtc, true);
}

static void dm_disable_vblank(struct drm_crtc *crtc)
{
	dm_set_vblank(crtc, false);
}

2558 2559 2560 2561 2562 2563 2564 2565 2566
/* Implemented only the options currently availible for the driver */
static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
	.reset = dm_crtc_reset_state,
	.destroy = amdgpu_dm_crtc_destroy,
	.gamma_set = drm_atomic_helper_legacy_gamma_set,
	.set_config = drm_atomic_helper_set_config,
	.page_flip = drm_atomic_helper_page_flip,
	.atomic_duplicate_state = dm_crtc_duplicate_state,
	.atomic_destroy_state = dm_crtc_destroy_state,
2567
	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
2568 2569
	.enable_vblank = dm_enable_vblank,
	.disable_vblank = dm_disable_vblank,
2570 2571 2572 2573 2574 2575
};

static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
{
	bool connected;
2576
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
2577 2578 2579 2580 2581 2582

	/* Notes:
	 * 1. This interface is NOT called in context of HPD irq.
	 * 2. This interface *is called* in context of user-mode ioctl. Which
	 * makes it a bad place for *any* MST-related activit. */

2583 2584
	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
	    !aconnector->fake_enable)
2585 2586 2587 2588 2589 2590 2591 2592
		connected = (aconnector->dc_sink != NULL);
	else
		connected = (aconnector->base.force == DRM_FORCE_ON);

	return (connected ? connector_status_connected :
			connector_status_disconnected);
}

2593 2594 2595 2596
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *connector_state,
					    struct drm_property *property,
					    uint64_t val)
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_old_state =
		to_dm_connector_state(connector->state);
	struct dm_connector_state *dm_new_state =
		to_dm_connector_state(connector_state);

	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		enum amdgpu_rmx_type rmx_type;

		switch (val) {
		case DRM_MODE_SCALE_CENTER:
			rmx_type = RMX_CENTER;
			break;
		case DRM_MODE_SCALE_ASPECT:
			rmx_type = RMX_ASPECT;
			break;
		case DRM_MODE_SCALE_FULLSCREEN:
			rmx_type = RMX_FULL;
			break;
		case DRM_MODE_SCALE_NONE:
		default:
			rmx_type = RMX_OFF;
			break;
		}

		if (dm_old_state->scaling == rmx_type)
			return 0;

		dm_new_state->scaling = rmx_type;
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		dm_new_state->underscan_hborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		dm_new_state->underscan_vborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		dm_new_state->underscan_enable = val;
		ret = 0;
	}

	return ret;
}

2645 2646 2647 2648
int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val)
2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_state =
		to_dm_connector_state(state);
	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		switch (dm_state->scaling) {
		case RMX_CENTER:
			*val = DRM_MODE_SCALE_CENTER;
			break;
		case RMX_ASPECT:
			*val = DRM_MODE_SCALE_ASPECT;
			break;
		case RMX_FULL:
			*val = DRM_MODE_SCALE_FULLSCREEN;
			break;
		case RMX_OFF:
		default:
			*val = DRM_MODE_SCALE_NONE;
			break;
		}
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		*val = dm_state->underscan_hborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		*val = dm_state->underscan_vborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		*val = dm_state->underscan_enable;
		ret = 0;
	}
	return ret;
}

2686
static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
2687
{
2688
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
2689 2690 2691
	const struct dc_link *link = aconnector->dc_link;
	struct amdgpu_device *adev = connector->dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
2692

2693 2694 2695
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

2696
	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
2697 2698 2699 2700
	    link->type != dc_connection_none &&
	    dm->backlight_dev) {
		backlight_device_unregister(dm->backlight_dev);
		dm->backlight_dev = NULL;
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
	}
#endif
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);
	kfree(connector);
}

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

2713 2714 2715
	if (connector->state)
		__drm_atomic_helper_connector_destroy_state(connector->state);

2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	kfree(state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);

	if (state) {
		state->scaling = RMX_OFF;
		state->underscan_enable = false;
		state->underscan_hborder = 0;
		state->underscan_vborder = 0;

2726
		__drm_atomic_helper_connector_reset(connector, &state->base);
2727 2728 2729
	}
}

2730 2731
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
2732 2733 2734 2735 2736 2737 2738 2739 2740
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

	struct dm_connector_state *new_state =
			kmemdup(state, sizeof(*state), GFP_KERNEL);

	if (new_state) {
		__drm_atomic_helper_connector_duplicate_state(connector,
2741
							      &new_state->base);
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
		return &new_state->base;
	}

	return NULL;
}

static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
	.reset = amdgpu_dm_connector_funcs_reset,
	.detect = amdgpu_dm_connector_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = amdgpu_dm_connector_destroy,
	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
	.atomic_get_property = amdgpu_dm_connector_atomic_get_property
};

static struct drm_encoder *best_encoder(struct drm_connector *connector)
{
	int enc_id = connector->encoder_ids[0];
	struct drm_mode_object *obj;
	struct drm_encoder *encoder;

2765
	DRM_DEBUG_DRIVER("Finding the best encoder\n");
2766 2767 2768

	/* pick the encoder ids */
	if (enc_id) {
2769
		obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
		if (!obj) {
			DRM_ERROR("Couldn't find a matching encoder for our connector\n");
			return NULL;
		}
		encoder = obj_to_encoder(obj);
		return encoder;
	}
	DRM_ERROR("No encoder id\n");
	return NULL;
}

static int get_modes(struct drm_connector *connector)
{
	return amdgpu_dm_connector_get_modes(connector);
}

2786
static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
2787 2788 2789 2790 2791
{
	struct dc_sink_init_data init_params = {
			.link = aconnector->dc_link,
			.sink_signal = SIGNAL_TYPE_VIRTUAL
	};
2792
	struct edid *edid;
2793

2794
	if (!aconnector->base.edid_blob_ptr) {
2795 2796 2797 2798 2799 2800 2801 2802
		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
				aconnector->base.name);

		aconnector->base.force = DRM_FORCE_OFF;
		aconnector->base.override_edid = false;
		return;
	}

2803 2804
	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;

2805 2806 2807 2808 2809 2810 2811 2812
	aconnector->edid = edid;

	aconnector->dc_em_sink = dc_link_add_remote_sink(
		aconnector->dc_link,
		(uint8_t *)edid,
		(edid->extensions + 1) * EDID_LENGTH,
		&init_params);

2813
	if (aconnector->base.force == DRM_FORCE_ON)
2814 2815 2816 2817 2818
		aconnector->dc_sink = aconnector->dc_link->local_sink ?
		aconnector->dc_link->local_sink :
		aconnector->dc_em_sink;
}

2819
static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
{
	struct dc_link *link = (struct dc_link *)aconnector->dc_link;

	/* In case of headless boot with force on for DP managed connector
	 * Those settings have to be != 0 to get initial modeset
	 */
	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
	}


	aconnector->base.override_edid = true;
	create_eml_sink(aconnector);
}

2836
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
2837
				   struct drm_display_mode *mode)
2838 2839 2840 2841 2842
{
	int result = MODE_ERROR;
	struct dc_sink *dc_sink;
	struct amdgpu_device *adev = connector->dev->dev_private;
	/* TODO: Unhardcode stream count */
2843
	struct dc_stream_state *stream;
2844
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
2845
	enum dc_status dc_result = DC_OK;
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857

	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
		return result;

	/* Only run this the first time mode_valid is called to initilialize
	 * EDID mgmt
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
		!aconnector->dc_em_sink)
		handle_edid_mgmt(aconnector);

2858
	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
2859

2860
	if (dc_sink == NULL) {
2861 2862 2863 2864
		DRM_ERROR("dc_sink is NULL!\n");
		goto fail;
	}

2865
	stream = create_stream_for_sink(aconnector, mode, NULL);
2866
	if (stream == NULL) {
2867 2868 2869 2870
		DRM_ERROR("Failed to create stream for sink!\n");
		goto fail;
	}

2871 2872 2873
	dc_result = dc_validate_stream(adev->dm.dc, stream);

	if (dc_result == DC_OK)
2874
		result = MODE_OK;
2875
	else
2876
		DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d\n",
2877 2878
			      mode->vdisplay,
			      mode->hdisplay,
2879 2880
			      mode->clock,
			      dc_result);
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891

	dc_stream_release(stream);

fail:
	/* TODO: error handling*/
	return result;
}

static const struct drm_connector_helper_funcs
amdgpu_dm_connector_helper_funcs = {
	/*
2892 2893 2894 2895 2896
	 * If hotplug a second bigger display in FB Con mode, bigger resolution
	 * modes will be filtered by drm_mode_validate_size(), and those modes
	 * is missing after user start lightdm. So we need to renew modes list.
	 * in get_modes call back, not just return the modes count
	 */
2897 2898 2899 2900 2901 2902 2903 2904 2905
	.get_modes = get_modes,
	.mode_valid = amdgpu_dm_connector_mode_valid,
	.best_encoder = best_encoder
};

static void dm_crtc_helper_disable(struct drm_crtc *crtc)
{
}

2906 2907
static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
				       struct drm_crtc_state *state)
2908 2909 2910 2911 2912 2913
{
	struct amdgpu_device *adev = crtc->dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
	int ret = -EINVAL;

2914 2915
	if (unlikely(!dm_crtc_state->stream &&
		     modeset_required(state, NULL, dm_crtc_state->stream))) {
2916 2917 2918 2919 2920 2921 2922 2923
		WARN_ON(1);
		return ret;
	}

	/* In some use cases, like reset, no stream  is attached */
	if (!dm_crtc_state->stream)
		return 0;

2924
	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
2925 2926 2927 2928 2929
		return 0;

	return ret;
}

2930 2931 2932
static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
				      const struct drm_display_mode *mode,
				      struct drm_display_mode *adjusted_mode)
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
{
	return true;
}

static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
	.disable = dm_crtc_helper_disable,
	.atomic_check = dm_crtc_helper_atomic_check,
	.mode_fixup = dm_crtc_helper_mode_fixup
};

static void dm_encoder_helper_disable(struct drm_encoder *encoder)
{

}

2948 2949 2950
static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
					  struct drm_crtc_state *crtc_state,
					  struct drm_connector_state *conn_state)
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
{
	return 0;
}

const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
	.disable = dm_encoder_helper_disable,
	.atomic_check = dm_encoder_helper_atomic_check
};

static void dm_drm_plane_reset(struct drm_plane *plane)
{
	struct dm_plane_state *amdgpu_state = NULL;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);

	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
2968 2969
	WARN_ON(amdgpu_state == NULL);
	
2970 2971 2972 2973
	if (amdgpu_state) {
		plane->state = &amdgpu_state->base;
		plane->state->plane = plane;
		plane->state->rotation = DRM_MODE_ROTATE_0;
2974
	}
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
}

static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane *plane)
{
	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;

	old_dm_plane_state = to_dm_plane_state(plane->state);
	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
	if (!dm_plane_state)
		return NULL;

	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);

2989 2990 2991
	if (old_dm_plane_state->dc_state) {
		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
		dc_plane_state_retain(dm_plane_state->dc_state);
2992 2993 2994 2995 2996 2997
	}

	return &dm_plane_state->base;
}

void dm_drm_plane_destroy_state(struct drm_plane *plane,
2998
				struct drm_plane_state *state)
2999 3000 3001
{
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

3002 3003
	if (dm_plane_state->dc_state)
		dc_plane_state_release(dm_plane_state->dc_state);
3004

3005
	drm_atomic_helper_plane_destroy_state(plane, state);
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
}

static const struct drm_plane_funcs dm_plane_funcs = {
	.update_plane	= drm_atomic_helper_update_plane,
	.disable_plane	= drm_atomic_helper_disable_plane,
	.destroy	= drm_plane_cleanup,
	.reset = dm_drm_plane_reset,
	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
	.atomic_destroy_state = dm_drm_plane_destroy_state,
};

3017 3018
static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
				      struct drm_plane_state *new_state)
3019 3020 3021
{
	struct amdgpu_framebuffer *afb;
	struct drm_gem_object *obj;
3022
	struct amdgpu_device *adev;
3023
	struct amdgpu_bo *rbo;
3024
	uint64_t chroma_addr = 0;
3025 3026
	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
	unsigned int awidth;
3027 3028
	uint32_t domain;
	int r;
3029 3030 3031 3032 3033

	dm_plane_state_old = to_dm_plane_state(plane->state);
	dm_plane_state_new = to_dm_plane_state(new_state);

	if (!new_state->fb) {
3034
		DRM_DEBUG_DRIVER("No FB bound\n");
3035 3036 3037 3038
		return 0;
	}

	afb = to_amdgpu_framebuffer(new_state->fb);
3039
	obj = new_state->fb->obj[0];
3040
	rbo = gem_to_amdgpu_bo(obj);
3041
	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
3042 3043 3044 3045
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r != 0))
		return r;

3046
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
3047
		domain = amdgpu_display_supported_domains(adev);
3048 3049
	else
		domain = AMDGPU_GEM_DOMAIN_VRAM;
3050

3051
	r = amdgpu_bo_pin(rbo, domain, &afb->address);
3052 3053 3054
	amdgpu_bo_unreserve(rbo);

	if (unlikely(r != 0)) {
3055 3056
		if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
3057 3058 3059 3060 3061
		return r;
	}

	amdgpu_bo_ref(rbo);

3062 3063 3064
	if (dm_plane_state_new->dc_state &&
			dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
		struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
3065

3066 3067 3068
		if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
			plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
			plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
3069 3070
		} else {
			awidth = ALIGN(new_state->fb->width, 64);
3071
			plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
3072
			plane_state->address.video_progressive.luma_addr.low_part
3073
							= lower_32_bits(afb->address);
3074 3075
			plane_state->address.video_progressive.luma_addr.high_part
							= upper_32_bits(afb->address);
3076
			chroma_addr = afb->address + (u64)awidth * new_state->fb->height;
3077
			plane_state->address.video_progressive.chroma_addr.low_part
3078 3079 3080
							= lower_32_bits(chroma_addr);
			plane_state->address.video_progressive.chroma_addr.high_part
							= upper_32_bits(chroma_addr);
3081 3082 3083 3084 3085 3086
		}
	}

	return 0;
}

3087 3088
static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
				       struct drm_plane_state *old_state)
3089 3090 3091 3092 3093 3094 3095
{
	struct amdgpu_bo *rbo;
	int r;

	if (!old_state->fb)
		return;

3096
	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
3097 3098 3099 3100
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r)) {
		DRM_ERROR("failed to reserve rbo before unpin\n");
		return;
3101 3102 3103 3104 3105
	}

	amdgpu_bo_unpin(rbo);
	amdgpu_bo_unreserve(rbo);
	amdgpu_bo_unref(&rbo);
3106 3107
}

3108 3109
static int dm_plane_atomic_check(struct drm_plane *plane,
				 struct drm_plane_state *state)
3110 3111 3112 3113 3114
{
	struct amdgpu_device *adev = plane->dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

3115
	if (!dm_plane_state->dc_state)
3116
		return 0;
3117

3118 3119 3120
	if (!fill_rects_from_plane_state(state, dm_plane_state->dc_state))
		return -EINVAL;

3121
	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
3122 3123 3124 3125 3126
		return 0;

	return -EINVAL;
}

3127 3128 3129
static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
	.prepare_fb = dm_plane_helper_prepare_fb,
	.cleanup_fb = dm_plane_helper_cleanup_fb,
3130
	.atomic_check = dm_plane_atomic_check,
3131 3132 3133 3134 3135 3136 3137 3138
};

/*
 * TODO: these are currently initialized to rgb formats only.
 * For future use cases we should either initialize them dynamically based on
 * plane capabilities, or initialize this array to all formats, so internal drm
 * check will succeed, and let DC to implement proper check
 */
D
Dave Airlie 已提交
3139
static const uint32_t rgb_formats[] = {
3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
	DRM_FORMAT_RGB888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XRGB2101010,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ARGB2101010,
	DRM_FORMAT_ABGR2101010,
};

D
Dave Airlie 已提交
3150
static const uint32_t yuv_formats[] = {
3151 3152 3153 3154 3155 3156 3157 3158
	DRM_FORMAT_NV12,
	DRM_FORMAT_NV21,
};

static const u32 cursor_formats[] = {
	DRM_FORMAT_ARGB8888
};

3159 3160 3161
static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct amdgpu_plane *aplane,
				unsigned long possible_crtcs)
3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
{
	int res = -EPERM;

	switch (aplane->base.type) {
	case DRM_PLANE_TYPE_PRIMARY:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				rgb_formats,
				ARRAY_SIZE(rgb_formats),
				NULL, aplane->base.type, NULL);
		break;
	case DRM_PLANE_TYPE_OVERLAY:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				yuv_formats,
				ARRAY_SIZE(yuv_formats),
				NULL, aplane->base.type, NULL);
		break;
	case DRM_PLANE_TYPE_CURSOR:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				cursor_formats,
				ARRAY_SIZE(cursor_formats),
				NULL, aplane->base.type, NULL);
		break;
	}

	drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);

3200 3201 3202 3203 3204
	/* Create (reset) the plane state */
	if (aplane->base.funcs->reset)
		aplane->base.funcs->reset(&aplane->base);


3205 3206 3207
	return res;
}

3208 3209 3210
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t crtc_index)
3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
{
	struct amdgpu_crtc *acrtc = NULL;
	struct amdgpu_plane *cursor_plane;

	int res = -ENOMEM;

	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
	if (!cursor_plane)
		goto fail;

	cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
	res = amdgpu_dm_plane_init(dm, cursor_plane, 0);

	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
	if (!acrtc)
		goto fail;

	res = drm_crtc_init_with_planes(
			dm->ddev,
			&acrtc->base,
			plane,
			&cursor_plane->base,
			&amdgpu_dm_crtc_funcs, NULL);

	if (res)
		goto fail;

	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);

3240 3241 3242 3243
	/* Create (reset) the plane state */
	if (acrtc->base.funcs->reset)
		acrtc->base.funcs->reset(&acrtc->base);

3244 3245 3246 3247 3248 3249 3250
	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;

	acrtc->crtc_id = crtc_index;
	acrtc->base.enabled = false;

	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
3251 3252
	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
				   true, MAX_COLOR_LUT_ENTRIES);
3253
	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
3254 3255 3256 3257

	return 0;

fail:
3258 3259
	kfree(acrtc);
	kfree(cursor_plane);
3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
	return res;
}


static int to_drm_connector_type(enum signal_type st)
{
	switch (st) {
	case SIGNAL_TYPE_HDMI_TYPE_A:
		return DRM_MODE_CONNECTOR_HDMIA;
	case SIGNAL_TYPE_EDP:
		return DRM_MODE_CONNECTOR_eDP;
	case SIGNAL_TYPE_RGB:
		return DRM_MODE_CONNECTOR_VGA;
	case SIGNAL_TYPE_DISPLAY_PORT:
	case SIGNAL_TYPE_DISPLAY_PORT_MST:
		return DRM_MODE_CONNECTOR_DisplayPort;
	case SIGNAL_TYPE_DVI_DUAL_LINK:
	case SIGNAL_TYPE_DVI_SINGLE_LINK:
		return DRM_MODE_CONNECTOR_DVID;
	case SIGNAL_TYPE_VIRTUAL:
		return DRM_MODE_CONNECTOR_VIRTUAL;

	default:
		return DRM_MODE_CONNECTOR_Unknown;
	}
}

static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
{
	const struct drm_connector_helper_funcs *helper =
		connector->helper_private;
	struct drm_encoder *encoder;
	struct amdgpu_encoder *amdgpu_encoder;

	encoder = helper->best_encoder(connector);

	if (encoder == NULL)
		return;

	amdgpu_encoder = to_amdgpu_encoder(encoder);

	amdgpu_encoder->native_mode.clock = 0;

	if (!list_empty(&connector->probed_modes)) {
		struct drm_display_mode *preferred_mode = NULL;
3305

3306
		list_for_each_entry(preferred_mode,
3307 3308 3309 3310 3311
				    &connector->probed_modes,
				    head) {
			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
				amdgpu_encoder->native_mode = *preferred_mode;

3312 3313 3314 3315 3316 3317
			break;
		}

	}
}

3318 3319 3320 3321
static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
			     char *name,
			     int hdisplay, int vdisplay)
3322 3323 3324 3325 3326 3327 3328 3329
{
	struct drm_device *dev = encoder->dev;
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;

	mode = drm_mode_duplicate(dev, native_mode);

3330
	if (mode == NULL)
3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342
		return NULL;

	mode->hdisplay = hdisplay;
	mode->vdisplay = vdisplay;
	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
	strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);

	return mode;

}

static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
3343
						 struct drm_connector *connector)
3344 3345 3346 3347
{
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
3348 3349
	struct amdgpu_dm_connector *amdgpu_dm_connector =
				to_amdgpu_dm_connector(connector);
3350 3351 3352 3353 3354 3355
	int i;
	int n;
	struct mode_size {
		char name[DRM_DISPLAY_MODE_LEN];
		int w;
		int h;
3356
	} common_modes[] = {
3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
		{  "640x480",  640,  480},
		{  "800x600",  800,  600},
		{ "1024x768", 1024,  768},
		{ "1280x720", 1280,  720},
		{ "1280x800", 1280,  800},
		{"1280x1024", 1280, 1024},
		{ "1440x900", 1440,  900},
		{"1680x1050", 1680, 1050},
		{"1600x1200", 1600, 1200},
		{"1920x1080", 1920, 1080},
		{"1920x1200", 1920, 1200}
	};

3370
	n = ARRAY_SIZE(common_modes);
3371 3372 3373 3374 3375 3376

	for (i = 0; i < n; i++) {
		struct drm_display_mode *curmode = NULL;
		bool mode_existed = false;

		if (common_modes[i].w > native_mode->hdisplay ||
3377 3378 3379 3380
		    common_modes[i].h > native_mode->vdisplay ||
		   (common_modes[i].w == native_mode->hdisplay &&
		    common_modes[i].h == native_mode->vdisplay))
			continue;
3381 3382 3383

		list_for_each_entry(curmode, &connector->probed_modes, head) {
			if (common_modes[i].w == curmode->hdisplay &&
3384
			    common_modes[i].h == curmode->vdisplay) {
3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396
				mode_existed = true;
				break;
			}
		}

		if (mode_existed)
			continue;

		mode = amdgpu_dm_create_common_mode(encoder,
				common_modes[i].name, common_modes[i].w,
				common_modes[i].h);
		drm_mode_probed_add(connector, mode);
3397
		amdgpu_dm_connector->num_modes++;
3398 3399 3400
	}
}

3401 3402
static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
					      struct edid *edid)
3403
{
3404 3405
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
3406 3407 3408 3409

	if (edid) {
		/* empty probed_modes */
		INIT_LIST_HEAD(&connector->probed_modes);
3410
		amdgpu_dm_connector->num_modes =
3411 3412 3413
				drm_add_edid_modes(connector, edid);

		amdgpu_dm_get_native_mode(connector);
3414
	} else {
3415
		amdgpu_dm_connector->num_modes = 0;
3416
	}
3417 3418
}

3419
static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
3420 3421 3422
{
	const struct drm_connector_helper_funcs *helper =
			connector->helper_private;
3423 3424
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
3425
	struct drm_encoder *encoder;
3426
	struct edid *edid = amdgpu_dm_connector->edid;
3427 3428 3429 3430

	encoder = helper->best_encoder(connector);
	amdgpu_dm_connector_ddc_get_modes(connector, edid);
	amdgpu_dm_connector_add_common_modes(encoder, connector);
3431 3432 3433 3434

#if defined(CONFIG_DRM_AMD_DC_FBC)
	amdgpu_dm_fbc_init(connector);
#endif
3435
	return amdgpu_dm_connector->num_modes;
3436 3437
}

3438 3439 3440 3441 3442
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index)
3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
{
	struct amdgpu_device *adev = dm->ddev->dev_private;

	aconnector->connector_id = link_index;
	aconnector->dc_link = link;
	aconnector->base.interlace_allowed = false;
	aconnector->base.doublescan_allowed = false;
	aconnector->base.stereo_allowed = false;
	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */

	mutex_init(&aconnector->hpd_lock);

3456 3457 3458
	/* configure support HPD hot plug connector_>polled default value is 0
	 * which means HPD hot plug not supported
	 */
3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
	switch (connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	case DRM_MODE_CONNECTOR_DisplayPort:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	case DRM_MODE_CONNECTOR_DVID:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	default:
		break;
	}

	drm_object_attach_property(&aconnector->base.base,
				dm->ddev->mode_config.scaling_mode_property,
				DRM_MODE_SCALE_NONE);

	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_property,
				UNDERSCAN_OFF);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_hborder_property,
				0);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_vborder_property,
				0);

}

3489 3490
static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
			      struct i2c_msg *msgs, int num)
3491 3492 3493 3494 3495 3496 3497
{
	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
	struct ddc_service *ddc_service = i2c->ddc_service;
	struct i2c_command cmd;
	int i;
	int result = -EIO;

3498
	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523

	if (!cmd.payloads)
		return result;

	cmd.number_of_payloads = num;
	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
	cmd.speed = 100;

	for (i = 0; i < num; i++) {
		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
		cmd.payloads[i].address = msgs[i].addr;
		cmd.payloads[i].length = msgs[i].len;
		cmd.payloads[i].data = msgs[i].buf;
	}

	if (dal_i2caux_submit_i2c_command(
			ddc_service->ctx->i2caux,
			ddc_service->ddc_pin,
			&cmd))
		result = num;

	kfree(cmd.payloads);
	return result;
}

3524
static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
3525 3526 3527 3528 3529 3530 3531 3532 3533
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
}

static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
	.master_xfer = amdgpu_dm_i2c_xfer,
	.functionality = amdgpu_dm_i2c_func,
};

3534 3535 3536 3537
static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service *ddc_service,
	   int link_index,
	   int *res)
3538 3539 3540 3541
{
	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
	struct amdgpu_i2c_adapter *i2c;

3542
	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
3543 3544
	if (!i2c)
		return NULL;
3545 3546 3547 3548
	i2c->base.owner = THIS_MODULE;
	i2c->base.class = I2C_CLASS_DDC;
	i2c->base.dev.parent = &adev->pdev->dev;
	i2c->base.algo = &amdgpu_dm_i2c_algo;
3549
	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
3550 3551 3552 3553 3554 3555
	i2c_set_adapdata(&i2c->base, i2c);
	i2c->ddc_service = ddc_service;

	return i2c;
}

3556

3557
/* Note: this function assumes that dc_link_detect() was called for the
3558 3559
 * dc_link which will be represented by this aconnector.
 */
3560 3561 3562 3563
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *aconnector,
				    uint32_t link_index,
				    struct amdgpu_encoder *aencoder)
3564 3565 3566 3567 3568 3569
{
	int res = 0;
	int connector_type;
	struct dc *dc = dm->dc;
	struct dc_link *link = dc_get_link_at_index(dc, link_index);
	struct amdgpu_i2c_adapter *i2c;
3570 3571

	link->priv = aconnector;
3572

3573
	DRM_DEBUG_DRIVER("%s()\n", __func__);
3574 3575

	i2c = create_i2c(link->ddc, link->link_index, &res);
3576 3577 3578 3579 3580
	if (!i2c) {
		DRM_ERROR("Failed to create i2c adapter data\n");
		return -ENOMEM;
	}

3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
	aconnector->i2c = i2c;
	res = i2c_add_adapter(&i2c->base);

	if (res) {
		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
		goto out_free;
	}

	connector_type = to_drm_connector_type(link->connector_signal);

	res = drm_connector_init(
			dm->ddev,
			&aconnector->base,
			&amdgpu_dm_connector_funcs,
			connector_type);

	if (res) {
		DRM_ERROR("connector_init failed\n");
		aconnector->connector_id = -1;
		goto out_free;
	}

	drm_connector_helper_add(
			&aconnector->base,
			&amdgpu_dm_connector_helper_funcs);

3607 3608 3609
	if (aconnector->base.funcs->reset)
		aconnector->base.funcs->reset(&aconnector->base);

3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
	amdgpu_dm_connector_init_helper(
		dm,
		aconnector,
		connector_type,
		link,
		link_index);

	drm_mode_connector_attach_encoder(
		&aconnector->base, &aencoder->base);

	drm_connector_register(&aconnector->base);

	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
		|| connector_type == DRM_MODE_CONNECTOR_eDP)
		amdgpu_dm_initialize_dp_connector(dm, aconnector);

out_free:
	if (res) {
		kfree(i2c);
		aconnector->i2c = NULL;
	}
	return res;
}

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
{
	switch (adev->mode_info.num_crtc) {
	case 1:
		return 0x1;
	case 2:
		return 0x3;
	case 3:
		return 0x7;
	case 4:
		return 0xf;
	case 5:
		return 0x1f;
	case 6:
	default:
		return 0x3f;
	}
}

3653 3654 3655
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index)
3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676
{
	struct amdgpu_device *adev = dev->dev_private;

	int res = drm_encoder_init(dev,
				   &aencoder->base,
				   &amdgpu_dm_encoder_funcs,
				   DRM_MODE_ENCODER_TMDS,
				   NULL);

	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);

	if (!res)
		aencoder->encoder_id = link_index;
	else
		aencoder->encoder_id = -1;

	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);

	return res;
}

3677 3678 3679
static void manage_dm_interrupts(struct amdgpu_device *adev,
				 struct amdgpu_crtc *acrtc,
				 bool enable)
3680 3681 3682 3683 3684 3685
{
	/*
	 * this is not correct translation but will work as soon as VBLANK
	 * constant is the same as PFLIP
	 */
	int irq_type =
3686
		amdgpu_display_crtc_idx_to_irq_type(
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
			adev,
			acrtc->crtc_id);

	if (enable) {
		drm_crtc_vblank_on(&acrtc->base);
		amdgpu_irq_get(
			adev,
			&adev->pageflip_irq,
			irq_type);
	} else {

		amdgpu_irq_put(
			adev,
			&adev->pageflip_irq,
			irq_type);
		drm_crtc_vblank_off(&acrtc->base);
	}
}

3706 3707 3708
static bool
is_scaling_state_different(const struct dm_connector_state *dm_state,
			   const struct dm_connector_state *old_dm_state)
3709 3710 3711 3712 3713 3714 3715 3716 3717
{
	if (dm_state->scaling != old_dm_state->scaling)
		return true;
	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
			return true;
	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
			return true;
3718 3719 3720
	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
		return true;
3721 3722 3723
	return false;
}

3724 3725 3726
static void remove_stream(struct amdgpu_device *adev,
			  struct amdgpu_crtc *acrtc,
			  struct dc_stream_state *stream)
3727 3728 3729 3730 3731 3732 3733 3734 3735
{
	/* this is the update mode case */
	if (adev->dm.freesync_module)
		mod_freesync_remove_stream(adev->dm.freesync_module, stream);

	acrtc->otg_inst = -1;
	acrtc->enabled = false;
}

3736 3737
static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
			       struct dc_cursor_position *position)
3738
{
3739
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
	int x, y;
	int xorigin = 0, yorigin = 0;

	if (!crtc || !plane->state->fb) {
		position->enable = false;
		position->x = 0;
		position->y = 0;
		return 0;
	}

	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
			  __func__,
			  plane->state->crtc_w,
			  plane->state->crtc_h);
		return -EINVAL;
	}

	x = plane->state->crtc_x;
	y = plane->state->crtc_y;
	/* avivo cursor are offset into the total surface */
	x += crtc->primary->state->src_x >> 16;
	y += crtc->primary->state->src_y >> 16;
	if (x < 0) {
		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
		x = 0;
	}
	if (y < 0) {
		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
		y = 0;
	}
	position->enable = true;
	position->x = x;
	position->y = y;
	position->x_hotspot = xorigin;
	position->y_hotspot = yorigin;

	return 0;
}

3781 3782
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state)
3783
{
3784 3785 3786 3787 3788 3789 3790 3791 3792
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
	uint64_t address = afb ? afb->address : 0;
	struct dc_cursor_position position;
	struct dc_cursor_attributes attributes;
	int ret;

3793 3794 3795
	if (!plane->state->fb && !old_plane_state->fb)
		return;

3796
	DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
3797 3798 3799 3800
			 __func__,
			 amdgpu_crtc->crtc_id,
			 plane->state->crtc_w,
			 plane->state->crtc_h);
3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811

	ret = get_cursor_position(plane, crtc, &position);
	if (ret)
		return;

	if (!position.enable) {
		/* turn off cursor */
		if (crtc_state && crtc_state->stream)
			dc_stream_set_cursor_position(crtc_state->stream,
						      &position);
		return;
3812 3813
	}

3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
	amdgpu_crtc->cursor_width = plane->state->crtc_w;
	amdgpu_crtc->cursor_height = plane->state->crtc_h;

	attributes.address.high_part = upper_32_bits(address);
	attributes.address.low_part  = lower_32_bits(address);
	attributes.width             = plane->state->crtc_w;
	attributes.height            = plane->state->crtc_h;
	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
	attributes.rotation_angle    = 0;
	attributes.attribute_flags.value = 0;

	attributes.pitch = attributes.width;

3827 3828 3829 3830
	if (crtc_state->stream) {
		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
							 &attributes))
			DRM_ERROR("DC failed to set cursor attributes\n");
3831 3832 3833 3834

		if (!dc_stream_set_cursor_position(crtc_state->stream,
						   &position))
			DRM_ERROR("DC failed to set cursor position\n");
3835
	}
3836
}
3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860

static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
{

	assert_spin_locked(&acrtc->base.dev->event_lock);
	WARN_ON(acrtc->event);

	acrtc->event = acrtc->base.state->event;

	/* Set the flip status */
	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;

	/* Mark this event as consumed */
	acrtc->base.state->event = NULL;

	DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
						 acrtc->crtc_id);
}

/*
 * Executes flip
 *
 * Waits on all BO's fences and for proper vblank count
 */
3861 3862
static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
			      struct drm_framebuffer *fb,
3863 3864
			      uint32_t target,
			      struct dc_state *state)
3865 3866 3867 3868 3869 3870
{
	unsigned long flags;
	uint32_t target_vblank;
	int r, vpos, hpos;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
3871
	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
3872
	struct amdgpu_device *adev = crtc->dev->dev_private;
3873
	bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
3874
	struct dc_flip_addrs addr = { {0} };
3875
	/* TODO eliminate or rename surface_update */
3876 3877 3878 3879 3880
	struct dc_surface_update surface_updates[1] = { {0} };
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);


	/* Prepare wait for target vblank early - before the fence-waits */
3881
	target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
3882 3883
			amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);

3884
	/* TODO This might fail and hence better not used, wait
3885 3886 3887
	 * explicitly on fences instead
	 * and in general should be called for
	 * blocking commit to as per framework helpers
3888
	 */
3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
	r = amdgpu_bo_reserve(abo, true);
	if (unlikely(r != 0)) {
		DRM_ERROR("failed to reserve buffer before flip\n");
		WARN_ON(1);
	}

	/* Wait for all fences on this FB */
	WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
								    MAX_SCHEDULE_TIMEOUT) < 0);

	amdgpu_bo_unreserve(abo);

	/* Wait until we're out of the vertical blank period before the one
	 * targeted by the flip
	 */
	while ((acrtc->enabled &&
3905 3906 3907
		(amdgpu_display_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id,
						    0, &vpos, &hpos, NULL,
						    NULL, &crtc->hwmode)
3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
		 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
		(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
		(int)(target_vblank -
		  amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
		usleep_range(1000, 1100);
	}

	/* Flip */
	spin_lock_irqsave(&crtc->dev->event_lock, flags);
	/* update crtc fb */
	crtc->primary->fb = fb;

	WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
	WARN_ON(!acrtc_state->stream);

	addr.address.grph.addr.low_part = lower_32_bits(afb->address);
	addr.address.grph.addr.high_part = upper_32_bits(afb->address);
	addr.flip_immediate = async_flip;


	if (acrtc->base.state->event)
		prepare_flip_isr(acrtc);

3931
	surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
3932 3933 3934
	surface_updates->flip_addr = &addr;


3935 3936 3937 3938 3939 3940 3941
	dc_commit_updates_for_stream(adev->dm.dc,
					     surface_updates,
					     1,
					     acrtc_state->stream,
					     NULL,
					     &surface_updates->surface,
					     state);
3942 3943 3944 3945 3946 3947 3948 3949 3950 3951

	DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
			 __func__,
			 addr.address.grph.addr.high_part,
			 addr.address.grph.addr.low_part);


	spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
}

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041
/*
 * TODO this whole function needs to go
 *
 * dc_surface_update is needlessly complex. See if we can just replace this
 * with a dc_plane_state and follow the atomic model a bit more closely here.
 */
static bool commit_planes_to_stream(
		struct dc *dc,
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
		struct dm_crtc_state *dm_new_crtc_state,
		struct dm_crtc_state *dm_old_crtc_state,
		struct dc_state *state)
{
	/* no need to dynamically allocate this. it's pretty small */
	struct dc_surface_update updates[MAX_SURFACES];
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	int i;
	struct dc_stream_state *dc_stream = dm_new_crtc_state->stream;
	struct dc_stream_update *stream_update =
			kzalloc(sizeof(struct dc_stream_update), GFP_KERNEL);

	if (!stream_update) {
		BREAK_TO_DEBUGGER();
		return false;
	}

	flip_addr = kcalloc(MAX_SURFACES, sizeof(struct dc_flip_addrs),
			    GFP_KERNEL);
	plane_info = kcalloc(MAX_SURFACES, sizeof(struct dc_plane_info),
			     GFP_KERNEL);
	scaling_info = kcalloc(MAX_SURFACES, sizeof(struct dc_scaling_info),
			       GFP_KERNEL);

	if (!flip_addr || !plane_info || !scaling_info) {
		kfree(flip_addr);
		kfree(plane_info);
		kfree(scaling_info);
		kfree(stream_update);
		return false;
	}

	memset(updates, 0, sizeof(updates));

	stream_update->src = dc_stream->src;
	stream_update->dst = dc_stream->dst;
	stream_update->out_transfer_func = dc_stream->out_transfer_func;

	for (i = 0; i < new_plane_count; i++) {
		updates[i].surface = plane_states[i];
		updates[i].gamma =
			(struct dc_gamma *)plane_states[i]->gamma_correction;
		updates[i].in_transfer_func = plane_states[i]->in_transfer_func;
		flip_addr[i].address = plane_states[i]->address;
		flip_addr[i].flip_immediate = plane_states[i]->flip_immediate;
		plane_info[i].color_space = plane_states[i]->color_space;
		plane_info[i].format = plane_states[i]->format;
		plane_info[i].plane_size = plane_states[i]->plane_size;
		plane_info[i].rotation = plane_states[i]->rotation;
		plane_info[i].horizontal_mirror = plane_states[i]->horizontal_mirror;
		plane_info[i].stereo_format = plane_states[i]->stereo_format;
		plane_info[i].tiling_info = plane_states[i]->tiling_info;
		plane_info[i].visible = plane_states[i]->visible;
		plane_info[i].per_pixel_alpha = plane_states[i]->per_pixel_alpha;
		plane_info[i].dcc = plane_states[i]->dcc;
		scaling_info[i].scaling_quality = plane_states[i]->scaling_quality;
		scaling_info[i].src_rect = plane_states[i]->src_rect;
		scaling_info[i].dst_rect = plane_states[i]->dst_rect;
		scaling_info[i].clip_rect = plane_states[i]->clip_rect;

		updates[i].flip_addr = &flip_addr[i];
		updates[i].plane_info = &plane_info[i];
		updates[i].scaling_info = &scaling_info[i];
	}

	dc_commit_updates_for_stream(
			dc,
			updates,
			new_plane_count,
			dc_stream, stream_update, plane_states, state);

	kfree(flip_addr);
	kfree(plane_info);
	kfree(scaling_info);
	kfree(stream_update);
	return true;
}

4042
static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
4043 4044 4045 4046
				    struct drm_device *dev,
				    struct amdgpu_display_manager *dm,
				    struct drm_crtc *pcrtc,
				    bool *wait_for_vblank)
4047 4048 4049
{
	uint32_t i;
	struct drm_plane *plane;
4050
	struct drm_plane_state *old_plane_state, *new_plane_state;
4051
	struct dc_stream_state *dc_stream_attach;
4052
	struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
4053
	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
4054 4055 4056
	struct drm_crtc_state *new_pcrtc_state =
			drm_atomic_get_new_crtc_state(state, pcrtc);
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
4057 4058
	struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
4059
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4060 4061 4062 4063
	int planes_count = 0;
	unsigned long flags;

	/* update planes when needed */
4064 4065
	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
		struct drm_crtc *crtc = new_plane_state->crtc;
4066
		struct drm_crtc_state *new_crtc_state;
4067
		struct drm_framebuffer *fb = new_plane_state->fb;
4068
		bool pflip_needed;
4069
		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
4070 4071 4072 4073 4074 4075

		if (plane->type == DRM_PLANE_TYPE_CURSOR) {
			handle_cursor_update(plane, old_plane_state);
			continue;
		}

4076 4077 4078 4079 4080
		if (!fb || !crtc || pcrtc != crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
		if (!new_crtc_state->active)
4081 4082 4083 4084 4085 4086
			continue;

		pflip_needed = !state->allow_modeset;

		spin_lock_irqsave(&crtc->dev->event_lock, flags);
		if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
4087 4088 4089
			DRM_ERROR("%s: acrtc %d, already busy\n",
				  __func__,
				  acrtc_attach->crtc_id);
4090
			/* In commit tail framework this cannot happen */
4091 4092 4093 4094
			WARN_ON(1);
		}
		spin_unlock_irqrestore(&crtc->dev->event_lock, flags);

4095
		if (!pflip_needed || plane->type == DRM_PLANE_TYPE_OVERLAY) {
4096
			WARN_ON(!dm_new_plane_state->dc_state);
4097

4098
			plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
4099 4100 4101 4102

			dc_stream_attach = acrtc_state->stream;
			planes_count++;

4103
		} else if (new_crtc_state->planes_changed) {
4104 4105 4106 4107 4108
			/* Assume even ONE crtc with immediate flip means
			 * entire can't wait for VBLANK
			 * TODO Check if it's correct
			 */
			*wait_for_vblank =
4109
					new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
4110 4111 4112 4113 4114 4115 4116 4117 4118
				false : true;

			/* TODO: Needs rework for multiplane flip */
			if (plane->type == DRM_PLANE_TYPE_PRIMARY)
				drm_crtc_vblank_get(crtc);

			amdgpu_dm_do_flip(
				crtc,
				fb,
4119
				(uint32_t)drm_crtc_vblank_count(crtc) + *wait_for_vblank,
4120
				dm_state->context);
4121 4122 4123 4124 4125 4126 4127
		}

	}

	if (planes_count) {
		unsigned long flags;

4128
		if (new_pcrtc_state->event) {
4129 4130 4131 4132 4133 4134 4135 4136

			drm_crtc_vblank_get(pcrtc);

			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			prepare_flip_isr(acrtc_attach);
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

4137 4138

		if (false == commit_planes_to_stream(dm->dc,
4139 4140
							plane_states_constructed,
							planes_count,
4141 4142
							acrtc_state,
							dm_old_crtc_state,
4143
							dm_state->context))
4144
			dm_error("%s: Failed to attach plane!\n", __func__);
4145 4146 4147 4148 4149
	} else {
		/*TODO BUG Here should go disable planes on CRTC. */
	}
}

4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
/**
 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
 * @crtc_state: the DRM CRTC state
 * @stream_state: the DC stream state.
 *
 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
 */
static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
						struct dc_stream_state *stream_state)
{
	stream_state->mode_changed = crtc_state->mode_changed;
}
4163

4164 4165 4166
static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock)
4167 4168
{
	struct drm_crtc *crtc;
4169
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4170 4171 4172 4173 4174 4175 4176 4177 4178 4179
	struct amdgpu_device *adev = dev->dev_private;
	int i;

	/*
	 * We evade vblanks and pflips on crtc that
	 * should be changed. We do it here to flush & disable
	 * interrupts before drm_swap_state is called in drm_atomic_helper_commit
	 * it will update crtc->dm_crtc_state->stream pointer which is used in
	 * the ISRs.
	 */
4180
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
4181
		struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
4182 4183
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

4184
		if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
4185 4186
			manage_dm_interrupts(adev, acrtc, false);
	}
4187 4188
	/* Add check here for SoC's that support hardware cursor plane, to
	 * unset legacy_cursor_update */
4189 4190 4191 4192 4193 4194

	return drm_atomic_helper_commit(dev, state, nonblock);

	/*TODO Handle EINTR, reenable IRQ*/
}

4195
static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
4196 4197 4198 4199 4200 4201
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dm_atomic_state *dm_state;
	uint32_t i, j;
4202
	struct drm_crtc *crtc;
4203
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4204 4205 4206
	unsigned long flags;
	bool wait_for_vblank = true;
	struct drm_connector *connector;
4207
	struct drm_connector_state *old_con_state, *new_con_state;
4208
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
4209 4210 4211 4212 4213 4214

	drm_atomic_helper_update_legacy_modeset_state(dev, state);

	dm_state = to_dm_atomic_state(state);

	/* update changed items */
4215
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
4216
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
4217

4218 4219
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
4220

4221
		DRM_DEBUG_DRIVER(
4222 4223 4224 4225
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
4226 4227 4228 4229 4230 4231
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
4232

4233 4234 4235 4236 4237 4238
		/* Copy all transient state flags into dc state */
		if (dm_new_crtc_state->stream) {
			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
							    dm_new_crtc_state->stream);
		}

4239 4240 4241 4242
		/* handles headless hotplug case, updating new_state and
		 * aconnector as needed
		 */

4243
		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
4244

4245
			DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
4246

4247
			if (!dm_new_crtc_state->stream) {
4248
				/*
4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262
				 * this could happen because of issues with
				 * userspace notifications delivery.
				 * In this case userspace tries to set mode on
				 * display which is disconnect in fact.
				 * dc_sink in NULL in this case on aconnector.
				 * We expect reset mode will come soon.
				 *
				 * This can also happen when unplug is done
				 * during resume sequence ended
				 *
				 * In this case, we want to pretend we still
				 * have a sink to keep the pipe running so that
				 * hw state is consistent with the sw state
				 */
4263
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
4264 4265 4266 4267
						__func__, acrtc->base.base.id);
				continue;
			}

4268 4269
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
4270

4271 4272
			pm_runtime_get_noresume(dev->dev);

4273
			acrtc->enabled = true;
4274 4275 4276
			acrtc->hw_mode = new_crtc_state->mode;
			crtc->hwmode = new_crtc_state->mode;
		} else if (modereset_required(new_crtc_state)) {
4277
			DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
4278 4279

			/* i.e. reset mode */
4280 4281
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
4282 4283 4284 4285 4286 4287 4288 4289
		}
	} /* for_each_crtc_in_state() */

	/*
	 * Add streams after required streams from new and replaced streams
	 * are removed from freesync module
	 */
	if (adev->dm.freesync_module) {
4290 4291
		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
					      new_crtc_state, i) {
4292
			struct amdgpu_dm_connector *aconnector = NULL;
4293 4294
			struct dm_connector_state *dm_new_con_state = NULL;
			struct amdgpu_crtc *acrtc = NULL;
4295
			bool modeset_needed;
4296

4297
			dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
			dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
			modeset_needed = modeset_required(
					new_crtc_state,
					dm_new_crtc_state->stream,
					dm_old_crtc_state->stream);
			/* We add stream to freesync if:
			 * 1. Said stream is not null, and
			 * 2. A modeset is requested. This means that the
			 *    stream was removed previously, and needs to be
			 *    replaced.
			 */
			if (dm_new_crtc_state->stream == NULL ||
					!modeset_needed)
				continue;

4313
			acrtc = to_amdgpu_crtc(crtc);
4314

4315 4316 4317
			aconnector =
				amdgpu_dm_find_first_crtc_matching_connector(
					state, crtc);
4318
			if (!aconnector) {
4319 4320 4321 4322 4323
				DRM_DEBUG_DRIVER("Atomic commit: Failed to "
						 "find connector for acrtc "
						 "id:%d skipping freesync "
						 "init\n",
						 acrtc->crtc_id);
4324 4325 4326 4327
				continue;
			}

			mod_freesync_add_stream(adev->dm.freesync_module,
4328 4329 4330 4331 4332 4333
						dm_new_crtc_state->stream,
						&aconnector->caps);
			new_con_state = drm_atomic_get_new_connector_state(
					state, &aconnector->base);
			dm_new_con_state = to_dm_connector_state(new_con_state);

4334 4335 4336 4337
			mod_freesync_set_user_enable(adev->dm.freesync_module,
						     &dm_new_crtc_state->stream,
						     1,
						     &dm_new_con_state->user_enable);
4338
		}
4339 4340
	}

4341 4342
	if (dm_state->context) {
		dm_enable_per_frame_crtc_master_sync(dm_state->context);
4343
		WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
4344
	}
4345

4346
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4347
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
4348

4349
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4350

4351
		if (dm_new_crtc_state->stream != NULL) {
4352
			const struct dc_stream_status *status =
4353
					dc_stream_get_status(dm_new_crtc_state->stream);
4354 4355

			if (!status)
4356
				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
4357 4358 4359 4360 4361
			else
				acrtc->otg_inst = status->primary_otg_inst;
		}
	}

L
Leo (Sunpeng) Li 已提交
4362
	/* Handle scaling and underscan changes*/
4363
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
4364 4365 4366
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
4367 4368
		struct dc_stream_status *status = NULL;

4369
		if (acrtc) {
4370
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
4371 4372
			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
		}
4373

4374
		/* Skip any modesets/resets */
4375
		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
4376 4377 4378
			continue;

		/* Skip any thing not scale or underscan changes */
4379
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
4380 4381
			continue;

4382
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4383

4384 4385
		update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
				dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
4386

4387 4388 4389
		if (!dm_new_crtc_state->stream)
			continue;

4390
		status = dc_stream_get_status(dm_new_crtc_state->stream);
4391
		WARN_ON(!status);
4392
		WARN_ON(!status->plane_count);
4393 4394

		/*TODO How it works with MPO ?*/
4395
		if (!commit_planes_to_stream(
4396
				dm->dc,
4397 4398
				status->plane_states,
				status->plane_count,
4399 4400
				dm_new_crtc_state,
				to_dm_crtc_state(old_crtc_state),
4401
				dm_state->context))
4402 4403 4404
			dm_error("%s: Failed to update stream scaling!\n", __func__);
	}

4405 4406
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
			new_crtc_state, i) {
4407 4408 4409
		/*
		 * loop to enable interrupts on newly arrived crtc
		 */
4410 4411
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
		bool modeset_needed;
4412

4413
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4414 4415 4416 4417 4418 4419 4420 4421
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
		modeset_needed = modeset_required(
				new_crtc_state,
				dm_new_crtc_state->stream,
				dm_old_crtc_state->stream);

		if (dm_new_crtc_state->stream == NULL || !modeset_needed)
			continue;
4422 4423 4424

		if (adev->dm.freesync_module)
			mod_freesync_notify_mode_change(
4425 4426
				adev->dm.freesync_module,
				&dm_new_crtc_state->stream, 1);
4427 4428 4429 4430 4431

		manage_dm_interrupts(adev, acrtc, true);
	}

	/* update planes when needed per crtc*/
4432
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
4433
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4434

4435
		if (dm_new_crtc_state->stream)
4436
			amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
4437 4438 4439 4440 4441 4442 4443 4444
	}


	/*
	 * send vblank event on all events not handled in flip and
	 * mark consumed event for drm_atomic_helper_commit_hw_done
	 */
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
4445
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4446

4447 4448
		if (new_crtc_state->event)
			drm_send_event_locked(dev, &new_crtc_state->event->base);
4449

4450
		new_crtc_state->event = NULL;
4451 4452 4453 4454 4455 4456 4457
	}
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

	/* Signal HW programming completion */
	drm_atomic_helper_commit_hw_done(state);

	if (wait_for_vblank)
4458
		drm_atomic_helper_wait_for_flip_done(dev, state);
4459 4460

	drm_atomic_helper_cleanup_planes(dev, state);
4461 4462 4463 4464 4465 4466 4467 4468 4469 4470

	/* Finally, drop a runtime PM reference for each newly disabled CRTC,
	 * so we can put the GPU into runtime suspend if we're not driving any
	 * displays anymore
	 */
	pm_runtime_mark_last_busy(dev->dev);
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		if (old_crtc_state->active && !new_crtc_state->active)
			pm_runtime_put_autosuspend(dev->dev);
	}
4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535
}


static int dm_force_atomic_commit(struct drm_connector *connector)
{
	int ret = 0;
	struct drm_device *ddev = connector->dev;
	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
	struct drm_plane *plane = disconnected_acrtc->base.primary;
	struct drm_connector_state *conn_state;
	struct drm_crtc_state *crtc_state;
	struct drm_plane_state *plane_state;

	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ddev->mode_config.acquire_ctx;

	/* Construct an atomic state to restore previous display setting */

	/*
	 * Attach connectors to drm_atomic_state
	 */
	conn_state = drm_atomic_get_connector_state(state, connector);

	ret = PTR_ERR_OR_ZERO(conn_state);
	if (ret)
		goto err;

	/* Attach crtc to drm_atomic_state*/
	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);

	ret = PTR_ERR_OR_ZERO(crtc_state);
	if (ret)
		goto err;

	/* force a restore */
	crtc_state->mode_changed = true;

	/* Attach plane to drm_atomic_state */
	plane_state = drm_atomic_get_plane_state(state, plane);

	ret = PTR_ERR_OR_ZERO(plane_state);
	if (ret)
		goto err;


	/* Call commit internally with the state we just constructed */
	ret = drm_atomic_commit(state);
	if (!ret)
		return 0;

err:
	DRM_ERROR("Restoring old state failed with %i\n", ret);
	drm_atomic_state_put(state);

	return ret;
}

/*
 * This functions handle all cases when set mode does not come upon hotplug.
 * This include when the same display is unplugged then plugged back into the
 * same port and when we are running without usermode desktop manager supprot
 */
4536 4537
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector)
4538
{
4539
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
4540 4541 4542 4543 4544 4545 4546
	struct amdgpu_crtc *disconnected_acrtc;
	struct dm_crtc_state *acrtc_state;

	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
		return;

	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
4547 4548
	if (!disconnected_acrtc)
		return;
4549

4550 4551
	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
	if (!acrtc_state->stream)
4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566
		return;

	/*
	 * If the previous sink is not released and different from the current,
	 * we deduce we are in a state where we can not rely on usermode call
	 * to turn on the display, so we do it here
	 */
	if (acrtc_state->stream->sink != aconnector->dc_sink)
		dm_force_atomic_commit(&aconnector->base);
}

/*`
 * Grabs all modesetting locks to serialize against any blocking commits,
 * Waits for completion of all non blocking commits.
 */
4567 4568
static int do_aquire_global_lock(struct drm_device *dev,
				 struct drm_atomic_state *state)
4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603
{
	struct drm_crtc *crtc;
	struct drm_crtc_commit *commit;
	long ret;

	/* Adding all modeset locks to aquire_ctx will
	 * ensure that when the framework release it the
	 * extra locks we are locking here will get released to
	 */
	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
	if (ret)
		return ret;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		spin_lock(&crtc->commit_lock);
		commit = list_first_entry_or_null(&crtc->commit_list,
				struct drm_crtc_commit, commit_entry);
		if (commit)
			drm_crtc_commit_get(commit);
		spin_unlock(&crtc->commit_lock);

		if (!commit)
			continue;

		/* Make sure all pending HW programming completed and
		 * page flips done
		 */
		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);

		if (ret > 0)
			ret = wait_for_completion_interruptible_timeout(
					&commit->flip_done, 10*HZ);

		if (ret == 0)
			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
4604
				  "timed out\n", crtc->base.id, crtc->name);
4605 4606 4607 4608 4609 4610 4611

		drm_crtc_commit_put(commit);
	}

	return ret < 0 ? ret : 0;
}

4612 4613 4614 4615
static int dm_update_crtcs_state(struct dc *dc,
				 struct drm_atomic_state *state,
				 bool enable,
				 bool *lock_and_validation_needed)
4616 4617
{
	struct drm_crtc *crtc;
4618
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4619
	int i;
4620
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
4621
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4622
	struct dc_stream_state *new_stream;
4623
	int ret = 0;
4624

4625 4626
	/*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
	/* update changed items */
4627
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
4628
		struct amdgpu_crtc *acrtc = NULL;
4629
		struct amdgpu_dm_connector *aconnector = NULL;
4630 4631
		struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
		struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
4632
		struct drm_plane_state *new_plane_state = NULL;
4633

4634 4635
		new_stream = NULL;

4636 4637
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4638
		acrtc = to_amdgpu_crtc(crtc);
4639

4640 4641 4642 4643 4644 4645 4646
		new_plane_state = drm_atomic_get_new_plane_state(state, new_crtc_state->crtc->primary);

		if (new_crtc_state->enable && new_plane_state && !new_plane_state->fb) {
			ret = -EINVAL;
			goto fail;
		}

4647
		aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
4648

4649
		/* TODO This hack should go away */
4650 4651
		if (aconnector && enable) {
			// Make sure fake sink is created in plug-in scenario
4652
			drm_new_conn_state = drm_atomic_get_new_connector_state(state,
4653
 								    &aconnector->base);
4654 4655
			drm_old_conn_state = drm_atomic_get_old_connector_state(state,
								    &aconnector->base);
4656

4657 4658
			if (IS_ERR(drm_new_conn_state)) {
				ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
4659 4660
				break;
			}
4661

4662 4663
			dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
			dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
4664

4665
			new_stream = create_stream_for_sink(aconnector,
4666
							     &new_crtc_state->mode,
4667
							    dm_new_conn_state);
4668

4669 4670 4671 4672 4673 4674
			/*
			 * we can have no stream on ACTION_SET if a display
			 * was disconnected during S3, in this case it not and
			 * error, the OS will be updated after detection, and
			 * do the right thing on next atomic commit
			 */
4675

4676
			if (!new_stream) {
4677
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
4678 4679
						__func__, acrtc->base.base.id);
				break;
4680
			}
4681

4682 4683 4684 4685 4686 4687
			if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
			    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
				new_crtc_state->mode_changed = false;
				DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
						 new_crtc_state->mode_changed);
			}
4688
		}
4689

4690
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
4691
			goto next_crtc;
4692

4693
		DRM_DEBUG_DRIVER(
4694 4695 4696 4697
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
4698 4699 4700 4701 4702 4703
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
4704

4705 4706 4707
		/* Remove stream for any changed/disabled CRTC */
		if (!enable) {

4708
			if (!dm_old_crtc_state->stream)
4709
				goto next_crtc;
4710

4711
			DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
4712
					crtc->base.id);
4713

4714
			/* i.e. reset mode */
4715
			if (dc_remove_stream_from_ctx(
4716 4717
					dc,
					dm_state->context,
4718
					dm_old_crtc_state->stream) != DC_OK) {
4719
				ret = -EINVAL;
4720
				goto fail;
4721 4722
			}

4723 4724
			dc_stream_release(dm_old_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
4725 4726 4727 4728

			*lock_and_validation_needed = true;

		} else {/* Add stream for any updated/enabled CRTC */
4729 4730 4731 4732 4733 4734
			/*
			 * Quick fix to prevent NULL pointer on new_stream when
			 * added MST connectors not found in existing crtc_state in the chained mode
			 * TODO: need to dig out the root cause of that
			 */
			if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
4735
				goto next_crtc;
4736

4737
			if (modereset_required(new_crtc_state))
4738
				goto next_crtc;
4739

4740
			if (modeset_required(new_crtc_state, new_stream,
4741
					     dm_old_crtc_state->stream)) {
4742

4743
				WARN_ON(dm_new_crtc_state->stream);
4744

4745
				dm_new_crtc_state->stream = new_stream;
4746

4747 4748
				dc_stream_retain(new_stream);

4749
				DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
4750
							crtc->base.id);
4751

4752
				if (dc_add_stream_to_ctx(
4753 4754
						dc,
						dm_state->context,
4755
						dm_new_crtc_state->stream) != DC_OK) {
4756
					ret = -EINVAL;
4757
					goto fail;
4758 4759
				}

4760
				*lock_and_validation_needed = true;
4761
			}
4762
		}
4763

4764
next_crtc:
4765 4766 4767
		/* Release extra reference */
		if (new_stream)
			 dc_stream_release(new_stream);
4768 4769 4770 4771 4772

		/*
		 * We want to do dc stream updates that do not require a
		 * full modeset below.
		 */
4773 4774
		if (!(enable && aconnector && new_crtc_state->enable &&
		      new_crtc_state->active))
4775 4776 4777
			continue;
		/*
		 * Given above conditions, the dc state cannot be NULL because:
4778 4779 4780 4781 4782
		 * 1. We're in the process of enabling CRTCs (just been added
		 *    to the dc context, or already is on the context)
		 * 2. Has a valid connector attached, and
		 * 3. Is currently active and enabled.
		 * => The dc stream state currently exists.
4783 4784 4785
		 */
		BUG_ON(dm_new_crtc_state->stream == NULL);

4786 4787 4788 4789 4790
		/* Scaling or underscan settings */
		if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
			update_stream_scaling_settings(
				&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);

4791 4792 4793 4794 4795 4796
		/*
		 * Color management settings. We also update color properties
		 * when a modeset is needed, to ensure it gets reprogrammed.
		 */
		if (dm_new_crtc_state->base.color_mgmt_changed ||
		    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
4797 4798 4799 4800 4801
			ret = amdgpu_dm_set_regamma_lut(dm_new_crtc_state);
			if (ret)
				goto fail;
			amdgpu_dm_set_ctm(dm_new_crtc_state);
		}
4802
	}
4803

4804
	return ret;
4805 4806 4807 4808 4809

fail:
	if (new_stream)
		dc_stream_release(new_stream);
	return ret;
4810
}
4811

4812 4813 4814 4815
static int dm_update_planes_state(struct dc *dc,
				  struct drm_atomic_state *state,
				  bool enable,
				  bool *lock_and_validation_needed)
4816 4817
{
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
4818
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4819 4820
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
4821
	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
4822
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4823
	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
4824 4825 4826 4827
	int i ;
	/* TODO return page_flip_needed() function */
	bool pflip_needed  = !state->allow_modeset;
	int ret = 0;
4828

4829

4830 4831
	/* Add new planes, in reverse order as DC expectation */
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
4832 4833
		new_plane_crtc = new_plane_state->crtc;
		old_plane_crtc = old_plane_state->crtc;
4834 4835
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		dm_old_plane_state = to_dm_plane_state(old_plane_state);
4836 4837 4838 4839

		/*TODO Implement atomic check for cursor plane */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			continue;
4840

4841 4842
		/* Remove any changed/removed planes */
		if (!enable) {
4843 4844
			if (pflip_needed &&
			    plane->type != DRM_PLANE_TYPE_OVERLAY)
4845
				continue;
4846

4847 4848 4849
			if (!old_plane_crtc)
				continue;

4850 4851
			old_crtc_state = drm_atomic_get_old_crtc_state(
					state, old_plane_crtc);
4852
			dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
4853

4854
			if (!dm_old_crtc_state->stream)
4855 4856
				continue;

4857
			DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
4858
					plane->base.id, old_plane_crtc->base.id);
4859

4860 4861
			if (!dc_remove_plane_from_context(
					dc,
4862 4863
					dm_old_crtc_state->stream,
					dm_old_plane_state->dc_state,
4864 4865 4866 4867
					dm_state->context)) {

				ret = EINVAL;
				return ret;
4868 4869
			}

4870

4871 4872
			dc_plane_state_release(dm_old_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
4873

4874
			*lock_and_validation_needed = true;
4875

4876
		} else { /* Add new planes */
4877
			struct dc_plane_state *dc_new_plane_state;
4878

4879 4880
			if (drm_atomic_plane_disabling(plane->state, new_plane_state))
				continue;
4881

4882 4883
			if (!new_plane_crtc)
				continue;
4884

4885
			new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
4886
			dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4887

4888
			if (!dm_new_crtc_state->stream)
4889 4890
				continue;

4891 4892
			if (pflip_needed &&
			    plane->type != DRM_PLANE_TYPE_OVERLAY)
4893
				continue;
4894

4895
			WARN_ON(dm_new_plane_state->dc_state);
4896

4897
			dc_new_plane_state = dc_create_plane_state(dc);
4898 4899
			if (!dc_new_plane_state)
				return -ENOMEM;
4900

4901 4902 4903
			DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
					plane->base.id, new_plane_crtc->base.id);

4904 4905
			ret = fill_plane_attributes(
				new_plane_crtc->dev->dev_private,
4906
				dc_new_plane_state,
4907
				new_plane_state,
4908
				new_crtc_state);
4909 4910
			if (ret) {
				dc_plane_state_release(dc_new_plane_state);
4911
				return ret;
4912
			}
4913

4914 4915 4916 4917 4918 4919 4920
			/*
			 * Any atomic check errors that occur after this will
			 * not need a release. The plane state will be attached
			 * to the stream, and therefore part of the atomic
			 * state. It'll be released when the atomic state is
			 * cleaned.
			 */
4921 4922
			if (!dc_add_plane_to_context(
					dc,
4923
					dm_new_crtc_state->stream,
4924
					dc_new_plane_state,
4925 4926
					dm_state->context)) {

4927
				dc_plane_state_release(dc_new_plane_state);
4928
				return -EINVAL;
4929
			}
4930

4931 4932
			dm_new_plane_state->dc_state = dc_new_plane_state;

4933 4934 4935 4936 4937
			/* Tell DC to do a full surface update every time there
			 * is a plane change. Inefficient, but works for now.
			 */
			dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;

4938
			*lock_and_validation_needed = true;
4939
		}
4940
	}
4941 4942


4943 4944 4945
	return ret;
}

4946 4947
static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state)
4948 4949 4950 4951 4952
{
	struct amdgpu_device *adev = dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
	struct drm_connector *connector;
4953
	struct drm_connector_state *old_con_state, *new_con_state;
4954
	struct drm_crtc *crtc;
4955
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4956
	int ret, i;
4957

4958 4959 4960 4961 4962 4963 4964
	/*
	 * This bool will be set for true for any modeset/reset
	 * or plane update which implies non fast surface update.
	 */
	bool lock_and_validation_needed = false;

	ret = drm_atomic_helper_check_modeset(dev, state);
4965 4966
	if (ret)
		goto fail;
4967

4968 4969 4970 4971
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
		    !new_crtc_state->color_mgmt_changed)
			continue;
4972

4973 4974
		if (!new_crtc_state->enable)
			continue;
4975

4976 4977 4978
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			return ret;
4979

4980 4981 4982
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
4983 4984
	}

4985 4986
	dm_state->context = dc_create_state();
	ASSERT(dm_state->context);
4987
	dc_resource_state_copy_construct_current(dc, dm_state->context);
4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012

	/* Remove exiting planes if they are modified */
	ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
	if (ret) {
		goto fail;
	}

	/* Disable all crtcs which require disable */
	ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
	if (ret) {
		goto fail;
	}

	/* Enable all crtcs which require enable */
	ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
	if (ret) {
		goto fail;
	}

	/* Add new/modified planes */
	ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
	if (ret) {
		goto fail;
	}

5013 5014 5015 5016
	/* Run this here since we want to validate the streams we created */
	ret = drm_atomic_helper_check_planes(dev, state);
	if (ret)
		goto fail;
5017

L
Leo (Sunpeng) Li 已提交
5018
	/* Check scaling and underscan changes*/
5019 5020 5021 5022
	/*TODO Removed scaling changes validation due to inability to commit
	 * new stream into context w\o causing full reset. Need to
	 * decide how to handle.
	 */
5023
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
5024 5025 5026
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
5027 5028

		/* Skip any modesets/resets */
5029 5030
		if (!acrtc || drm_atomic_crtc_needs_modeset(
				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
5031 5032
			continue;

5033
		/* Skip any thing not scale or underscan changes */
5034
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054
			continue;

		lock_and_validation_needed = true;
	}

	/*
	 * For full updates case when
	 * removing/adding/updating  streams on once CRTC while flipping
	 * on another CRTC,
	 * acquiring global lock  will guarantee that any such full
	 * update commit
	 * will wait for completion of any outstanding flip using DRMs
	 * synchronization events.
	 */

	if (lock_and_validation_needed) {

		ret = do_aquire_global_lock(dev, state);
		if (ret)
			goto fail;
5055

5056
		if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067
			ret = -EINVAL;
			goto fail;
		}
	}

	/* Must be success */
	WARN_ON(ret);
	return ret;

fail:
	if (ret == -EDEADLK)
5068
		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
5069
	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
5070
		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
5071
	else
5072
		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
5073 5074 5075 5076

	return ret;
}

5077 5078
static bool is_dp_capable_without_timing_msa(struct dc *dc,
					     struct amdgpu_dm_connector *amdgpu_dm_connector)
5079 5080 5081 5082
{
	uint8_t dpcd_data;
	bool capable = false;

5083
	if (amdgpu_dm_connector->dc_link &&
5084 5085
		dm_helpers_dp_read_dpcd(
				NULL,
5086
				amdgpu_dm_connector->dc_link,
5087 5088 5089 5090 5091 5092 5093 5094
				DP_DOWN_STREAM_PORT_COUNT,
				&dpcd_data,
				sizeof(dpcd_data))) {
		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
	}

	return capable;
}
5095 5096
void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
					   struct edid *edid)
5097 5098 5099 5100 5101 5102
{
	int i;
	bool edid_check_required;
	struct detailed_timing *timing;
	struct detailed_non_pixel *data;
	struct detailed_data_monitor_range *range;
5103 5104
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
5105
	struct dm_connector_state *dm_con_state;
5106 5107 5108

	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
5109

5110 5111 5112 5113 5114 5115 5116
	if (!connector->state) {
		DRM_ERROR("%s - Connector has no state", __func__);
		return;
	}

	dm_con_state = to_dm_connector_state(connector->state);

5117
	edid_check_required = false;
5118
	if (!amdgpu_dm_connector->dc_sink) {
5119 5120 5121 5122 5123 5124 5125 5126 5127
		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
		return;
	}
	if (!adev->dm.freesync_module)
		return;
	/*
	 * if edid non zero restrict freesync only for dp and edp
	 */
	if (edid) {
5128 5129
		if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
			|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
5130 5131
			edid_check_required = is_dp_capable_without_timing_msa(
						adev->dm.dc,
5132
						amdgpu_dm_connector);
5133 5134
		}
	}
5135
	dm_con_state->freesync_capable = false;
5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156
	if (edid_check_required == true && (edid->version > 1 ||
	   (edid->version == 1 && edid->revision > 1))) {
		for (i = 0; i < 4; i++) {

			timing	= &edid->detailed_timings[i];
			data	= &timing->data.other_data;
			range	= &data->data.range;
			/*
			 * Check if monitor has continuous frequency mode
			 */
			if (data->type != EDID_DETAIL_MONITOR_RANGE)
				continue;
			/*
			 * Check for flag range limits only. If flag == 1 then
			 * no additional timing information provided.
			 * Default GTF, GTF Secondary curve and CVT are not
			 * supported
			 */
			if (range->flags != 1)
				continue;

5157 5158 5159
			amdgpu_dm_connector->min_vfreq = range->min_vfreq;
			amdgpu_dm_connector->max_vfreq = range->max_vfreq;
			amdgpu_dm_connector->pixel_clock_mhz =
5160 5161 5162 5163
				range->pixel_clock_mhz * 10;
			break;
		}

5164 5165 5166 5167 5168 5169 5170
		if (amdgpu_dm_connector->max_vfreq -
				amdgpu_dm_connector->min_vfreq > 10) {
			amdgpu_dm_connector->caps.supported = true;
			amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
					amdgpu_dm_connector->min_vfreq * 1000000;
			amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
					amdgpu_dm_connector->max_vfreq * 1000000;
5171
			dm_con_state->freesync_capable = true;
5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182
		}
	}

	/*
	 * TODO figure out how to notify user-mode or DRM of freesync caps
	 * once we figure out how to deal with freesync in an upstreamable
	 * fashion
	 */

}

5183
void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
5184 5185 5186 5187 5188 5189
{
	/*
	 * TODO fill in once we figure out how to deal with freesync in
	 * an upstreamable fashion
	 */
}