amdgpu_dm.c 288.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

D
David Francis 已提交
26 27 28
/* The caprices of the preprocessor require that this be declared right here */
#define CREATE_TRACE_POINTS

29 30
#include "dm_services_types.h"
#include "dc.h"
31
#include "dc/inc/core_types.h"
32
#include "dal_asic_id.h"
33
#include "dmub/dmub_srv.h"
34 35
#include "dc/inc/hw/dmcu.h"
#include "dc/inc/hw/abm.h"
36
#include "dc/dc_dmub_srv.h"
37
#include "dc/dc_edid_parser.h"
38
#include "amdgpu_dm_trace.h"
39 40 41

#include "vid.h"
#include "amdgpu.h"
42
#include "amdgpu_display.h"
D
David Francis 已提交
43
#include "amdgpu_ucode.h"
44 45
#include "atom.h"
#include "amdgpu_dm.h"
46 47
#ifdef CONFIG_DRM_AMD_DC_HDCP
#include "amdgpu_dm_hdcp.h"
48
#include <drm/drm_hdcp.h>
49
#endif
50
#include "amdgpu_pm.h"
51 52 53 54

#include "amd_shared.h"
#include "amdgpu_dm_irq.h"
#include "dm_helpers.h"
55
#include "amdgpu_dm_mst_types.h"
56 57 58
#if defined(CONFIG_DEBUG_FS)
#include "amdgpu_dm_debugfs.h"
#endif
59 60 61 62 63

#include "ivsrcid/ivsrcid_vislands30.h"

#include <linux/module.h>
#include <linux/moduleparam.h>
64
#include <linux/types.h>
65
#include <linux/pm_runtime.h>
66
#include <linux/pci.h>
D
David Francis 已提交
67
#include <linux/firmware.h>
68
#include <linux/component.h>
69 70

#include <drm/drm_atomic.h>
71
#include <drm/drm_atomic_uapi.h>
72 73
#include <drm/drm_atomic_helper.h>
#include <drm/drm_dp_mst_helper.h>
74
#include <drm/drm_fb_helper.h>
75
#include <drm/drm_fourcc.h>
76
#include <drm/drm_edid.h>
77
#include <drm/drm_vblank.h>
78
#include <drm/drm_audio_component.h>
79

80
#if defined(CONFIG_DRM_AMD_DC_DCN)
81
#include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
82

83 84
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
85 86
#include "soc15_hw_ip.h"
#include "vega10_ip_offset.h"
87 88 89 90

#include "soc15_common.h"
#endif

91
#include "modules/inc/mod_freesync.h"
D
David Francis 已提交
92
#include "modules/power/power_helpers.h"
93
#include "modules/inc/mod_info_packet.h"
94

95 96
#define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
97 98
#define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
99 100
#define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
101 102
#define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
103 104
#define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
105 106
#define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
107

D
David Francis 已提交
108 109
#define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
110

111 112 113
#define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);

114 115 116 117 118 119
/* Number of bytes in PSP header for firmware. */
#define PSP_HEADER_BYTES 0x100

/* Number of bytes in PSP footer for firmware. */
#define PSP_FOOTER_BYTES 0x100

120 121 122 123 124 125 126 127 128 129
/**
 * DOC: overview
 *
 * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
 * **dm**) sits between DRM and DC. It acts as a liason, converting DRM
 * requests into DC requests, and DC responses into DRM responses.
 *
 * The root control structure is &struct amdgpu_display_manager.
 */

130 131 132 133
/* basic init/fini API */
static int amdgpu_dm_init(struct amdgpu_device *adev);
static void amdgpu_dm_fini(struct amdgpu_device *adev);

134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
{
	switch (link->dpcd_caps.dongle_type) {
	case DISPLAY_DONGLE_NONE:
		return DRM_MODE_SUBCONNECTOR_Native;
	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
		return DRM_MODE_SUBCONNECTOR_VGA;
	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
	case DISPLAY_DONGLE_DP_DVI_DONGLE:
		return DRM_MODE_SUBCONNECTOR_DVID;
	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
		return DRM_MODE_SUBCONNECTOR_HDMIA;
	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
	default:
		return DRM_MODE_SUBCONNECTOR_Unknown;
	}
}

static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
{
	struct dc_link *link = aconnector->dc_link;
	struct drm_connector *connector = &aconnector->base;
	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;

	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
		return;

	if (aconnector->dc_sink)
		subconnector = get_subconnector_type(link);

	drm_object_property_set_value(&connector->base,
			connector->dev->mode_config.dp_subconnector_property,
			subconnector);
}

170 171
/*
 * initializes drm_device display related structures, based on the information
172 173 174 175 176 177 178 179 180 181
 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
 * drm_encoder, drm_mode_config
 *
 * Returns 0 on success
 */
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
/* removes and deallocates the drm structures, created by the above function */
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
H
Harry Wentland 已提交
182
				struct drm_plane *plane,
183 184
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap);
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t link_index);
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *amdgpu_dm_connector,
				    uint32_t link_index,
				    struct amdgpu_encoder *amdgpu_encoder);
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index);

static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);

static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);

static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state);

203 204
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state);
205

R
Roman Li 已提交
206 207 208 209
static void amdgpu_dm_set_psr_caps(struct dc_link *link);
static bool amdgpu_dm_psr_enable(struct dc_stream_state *stream);
static bool amdgpu_dm_link_setup_psr(struct dc_stream_state *stream);
static bool amdgpu_dm_psr_disable(struct dc_stream_state *stream);
210
static bool amdgpu_dm_psr_disable_all(struct amdgpu_display_manager *dm);
R
Roman Li 已提交
211

212 213 214
static const struct drm_format_info *
amd_get_format_info(const struct drm_mode_fb_cmd2 *cmd);

215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
/*
 * dm_vblank_get_counter
 *
 * @brief
 * Get counter for number of vertical blanks
 *
 * @param
 * struct amdgpu_device *adev - [in] desired amdgpu device
 * int disp_idx - [in] which CRTC to get the counter from
 *
 * @return
 * Counter for vertical blanks
 */
static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
{
	if (crtc >= adev->mode_info.num_crtc)
		return 0;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];

235
		if (acrtc->dm_irq_params.stream == NULL) {
236 237
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
238 239 240
			return 0;
		}

241
		return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
242 243 244 245
	}
}

static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
246
				  u32 *vbl, u32 *position)
247
{
248 249
	uint32_t v_blank_start, v_blank_end, h_position, v_position;

250 251 252 253 254
	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
		return -EINVAL;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];

255
		if (acrtc->dm_irq_params.stream ==  NULL) {
256 257
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
258 259 260
			return 0;
		}

261 262 263 264
		/*
		 * TODO rework base driver to use values directly.
		 * for now parse it back into reg-format
		 */
265
		dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
266 267 268 269 270
					 &v_blank_start,
					 &v_blank_end,
					 &h_position,
					 &v_position);

271 272
		*position = v_position | (h_position << 16);
		*vbl = v_blank_start | (v_blank_end << 16);
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
	}

	return 0;
}

static bool dm_is_idle(void *handle)
{
	/* XXX todo */
	return true;
}

static int dm_wait_for_idle(void *handle)
{
	/* XXX todo */
	return 0;
}

static bool dm_check_soft_reset(void *handle)
{
	return false;
}

static int dm_soft_reset(void *handle)
{
	/* XXX todo */
	return 0;
}

301 302 303
static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device *adev,
		     int otg_inst)
304
{
305
	struct drm_device *dev = adev_to_drm(adev);
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	struct drm_crtc *crtc;
	struct amdgpu_crtc *amdgpu_crtc;

	if (otg_inst == -1) {
		WARN_ON(1);
		return adev->mode_info.crtcs[0];
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->otg_inst == otg_inst)
			return amdgpu_crtc;
	}

	return NULL;
}

324 325 326 327 328 329 330 331
static inline bool amdgpu_dm_vrr_active_irq(struct amdgpu_crtc *acrtc)
{
	return acrtc->dm_irq_params.freesync_config.state ==
		       VRR_STATE_ACTIVE_VARIABLE ||
	       acrtc->dm_irq_params.freesync_config.state ==
		       VRR_STATE_ACTIVE_FIXED;
}

332 333 334 335 336 337
static inline bool amdgpu_dm_vrr_active(struct dm_crtc_state *dm_state)
{
	return dm_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE ||
	       dm_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
}

338 339 340 341 342 343 344
/**
 * dm_pflip_high_irq() - Handle pageflip interrupt
 * @interrupt_params: ignored
 *
 * Handles the pageflip interrupt by notifying all interested parties
 * that the pageflip has been completed.
 */
345 346 347 348 349 350
static void dm_pflip_high_irq(void *interrupt_params)
{
	struct amdgpu_crtc *amdgpu_crtc;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	unsigned long flags;
351 352 353
	struct drm_pending_vblank_event *e;
	uint32_t vpos, hpos, v_blank_start, v_blank_end;
	bool vrr_active;
354 355 356 357

	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);

	/* IRQ could occur when in initial stage */
358
	/* TODO work and BO cleanup */
359 360 361 362 363
	if (amdgpu_crtc == NULL) {
		DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
		return;
	}

364
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
365 366 367 368 369 370 371

	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
						 amdgpu_crtc->pflip_status,
						 AMDGPU_FLIP_SUBMITTED,
						 amdgpu_crtc->crtc_id,
						 amdgpu_crtc);
372
		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
373 374 375
		return;
	}

376 377 378
	/* page flip completed. */
	e = amdgpu_crtc->event;
	amdgpu_crtc->event = NULL;
379

380 381
	if (!e)
		WARN_ON(1);
382

383
	vrr_active = amdgpu_dm_vrr_active_irq(amdgpu_crtc);
384 385 386

	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
	if (!vrr_active ||
387
	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
388 389 390 391 392 393 394
				      &v_blank_end, &hpos, &vpos) ||
	    (vpos < v_blank_start)) {
		/* Update to correct count and vblank timestamp if racing with
		 * vblank irq. This also updates to the correct vblank timestamp
		 * even in VRR mode, as scanout is past the front-porch atm.
		 */
		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
395

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
		/* Wake up userspace by sending the pageflip event with proper
		 * count and timestamp of vblank of flip completion.
		 */
		if (e) {
			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);

			/* Event sent, so done with vblank for this flip */
			drm_crtc_vblank_put(&amdgpu_crtc->base);
		}
	} else if (e) {
		/* VRR active and inside front-porch: vblank count and
		 * timestamp for pageflip event will only be up to date after
		 * drm_crtc_handle_vblank() has been executed from late vblank
		 * irq handler after start of back-porch (vline 0). We queue the
		 * pageflip event for send-out by drm_crtc_handle_vblank() with
		 * updated timestamp and count, once it runs after us.
		 *
		 * We need to open-code this instead of using the helper
		 * drm_crtc_arm_vblank_event(), as that helper would
		 * call drm_crtc_accurate_vblank_count(), which we must
		 * not call in VRR mode while we are in front-porch!
		 */

		/* sequence will be replaced by real count during send-out. */
		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
		e->pipe = amdgpu_crtc->crtc_id;

423
		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
424 425
		e = NULL;
	}
426

427 428 429 430 431
	/* Keep track of vblank of this flip for flip throttling. We use the
	 * cooked hw counter, as that one incremented at start of this vblank
	 * of pageflip completion, so last_flip_vblank is the forbidden count
	 * for queueing new pageflips if vsync + VRR is enabled.
	 */
432
	amdgpu_crtc->dm_irq_params.last_flip_vblank =
433
		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
434

435
	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
436
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
437

438 439 440
	DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
			 amdgpu_crtc->crtc_id, amdgpu_crtc,
			 vrr_active, (int) !e);
441 442
}

443 444 445 446 447
static void dm_vupdate_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
448
	unsigned long flags;
449
	int vrr_active;
450 451 452 453

	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);

	if (acrtc) {
454
		vrr_active = amdgpu_dm_vrr_active_irq(acrtc);
455

456 457
		DRM_DEBUG_VBL("crtc:%d, vupdate-vrr:%d\n",
			      acrtc->crtc_id,
458
			      vrr_active);
459 460 461 462 463 464 465

		/* Core vblank handling is done here after end of front-porch in
		 * vrr mode, as vblank timestamping will give valid results
		 * while now done after front-porch. This will also deliver
		 * page-flip completion events that have been queued to us
		 * if a pageflip happened inside front-porch.
		 */
466
		if (vrr_active) {
467
			drm_crtc_handle_vblank(&acrtc->base);
468 469

			/* BTR processing for pre-DCE12 ASICs */
470
			if (acrtc->dm_irq_params.stream &&
471
			    adev->family < AMDGPU_FAMILY_AI) {
472
				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
473 474
				mod_freesync_handle_v_update(
				    adev->dm.freesync_module,
475 476
				    acrtc->dm_irq_params.stream,
				    &acrtc->dm_irq_params.vrr_params);
477 478 479

				dc_stream_adjust_vmin_vmax(
				    adev->dm.dc,
480 481
				    acrtc->dm_irq_params.stream,
				    &acrtc->dm_irq_params.vrr_params.adjust);
482
				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
483 484
			}
		}
485 486 487
	}
}

488 489
/**
 * dm_crtc_high_irq() - Handles CRTC interrupt
490
 * @interrupt_params: used for determining the CRTC instance
491 492 493 494
 *
 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
 * event handler.
 */
495 496 497 498 499
static void dm_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
500
	unsigned long flags;
501
	int vrr_active;
502

503
	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
504 505 506
	if (!acrtc)
		return;

507
	vrr_active = amdgpu_dm_vrr_active_irq(acrtc);
508

509
	DRM_DEBUG_VBL("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
510
		      vrr_active, acrtc->dm_irq_params.active_planes);
511

512 513 514 515 516 517
	/**
	 * Core vblank handling at start of front-porch is only possible
	 * in non-vrr mode, as only there vblank timestamping will give
	 * valid results while done in front-porch. Otherwise defer it
	 * to dm_vupdate_high_irq after end of front-porch.
	 */
518
	if (!vrr_active)
519 520 521 522 523 524
		drm_crtc_handle_vblank(&acrtc->base);

	/**
	 * Following stuff must happen at start of vblank, for crc
	 * computation and below-the-range btr support in vrr mode.
	 */
525
	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
526 527 528 529

	/* BTR updates need to happen before VUPDATE on Vega and above. */
	if (adev->family < AMDGPU_FAMILY_AI)
		return;
530

531
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
532

533 534 535 536
	if (acrtc->dm_irq_params.stream &&
	    acrtc->dm_irq_params.vrr_params.supported &&
	    acrtc->dm_irq_params.freesync_config.state ==
		    VRR_STATE_ACTIVE_VARIABLE) {
537
		mod_freesync_handle_v_update(adev->dm.freesync_module,
538 539
					     acrtc->dm_irq_params.stream,
					     &acrtc->dm_irq_params.vrr_params);
540

541 542
		dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream,
					   &acrtc->dm_irq_params.vrr_params.adjust);
543 544
	}

545 546 547 548 549 550 551 552 553 554
	/*
	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
	 * In that case, pageflip completion interrupts won't fire and pageflip
	 * completion events won't get delivered. Prevent this by sending
	 * pending pageflip events from here if a flip is still pending.
	 *
	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
	 * avoid race conditions between flip programming and completion,
	 * which could cause too early flip completion events.
	 */
555 556
	if (adev->family >= AMDGPU_FAMILY_RV &&
	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
557
	    acrtc->dm_irq_params.active_planes == 0) {
558 559 560 561 562 563 564 565
		if (acrtc->event) {
			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
			acrtc->event = NULL;
			drm_crtc_vblank_put(&acrtc->base);
		}
		acrtc->pflip_status = AMDGPU_FLIP_NONE;
	}

566
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
567 568
}

569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
#if defined(CONFIG_DRM_AMD_DC_DCN)
/**
 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
 * DCN generation ASICs
 * @interrupt params - interrupt parameters
 *
 * Used to set crc window/read out crc value at vertical line 0 position
 */
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;

	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);

	if (!acrtc)
		return;

	amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
}
#endif
#endif

594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
static int dm_set_clockgating_state(void *handle,
		  enum amd_clockgating_state state)
{
	return 0;
}

static int dm_set_powergating_state(void *handle,
		  enum amd_powergating_state state)
{
	return 0;
}

/* Prototypes of private functions */
static int dm_early_init(void* handle);

609
/* Allocate memory for FBC compressed data  */
610
static void amdgpu_dm_fbc_init(struct drm_connector *connector)
611
{
612
	struct drm_device *dev = connector->dev;
613
	struct amdgpu_device *adev = drm_to_adev(dev);
M
Mauro Carvalho Chehab 已提交
614
	struct dm_compressor_info *compressor = &adev->dm.compressor;
615 616
	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
	struct drm_display_mode *mode;
617 618 619 620
	unsigned long max_size = 0;

	if (adev->dm.dc->fbc_compressor == NULL)
		return;
621

622
	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
623 624
		return;

625 626
	if (compressor->bo_ptr)
		return;
627 628


629 630 631
	list_for_each_entry(mode, &connector->modes, head) {
		if (max_size < mode->htotal * mode->vtotal)
			max_size = mode->htotal * mode->vtotal;
632 633 634 635
	}

	if (max_size) {
		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
636
			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
637
			    &compressor->gpu_addr, &compressor->cpu_addr);
638 639

		if (r)
640 641 642 643 644 645
			DRM_ERROR("DM: Failed to initialize FBC\n");
		else {
			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
		}

646 647 648 649
	}

}

650 651 652 653 654
static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
					  int pipe, bool *enabled,
					  unsigned char *buf, int max_bytes)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
655
	struct amdgpu_device *adev = drm_to_adev(dev);
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
	struct drm_connector *connector;
	struct drm_connector_list_iter conn_iter;
	struct amdgpu_dm_connector *aconnector;
	int ret = 0;

	*enabled = false;

	mutex_lock(&adev->dm.audio_lock);

	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->audio_inst != port)
			continue;

		*enabled = true;
		ret = drm_eld_size(connector->eld);
		memcpy(buf, connector->eld, min(max_bytes, ret));

		break;
	}
	drm_connector_list_iter_end(&conn_iter);

	mutex_unlock(&adev->dm.audio_lock);

	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);

	return ret;
}

static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
	.get_eld = amdgpu_dm_audio_component_get_eld,
};

static int amdgpu_dm_audio_component_bind(struct device *kdev,
				       struct device *hda_kdev, void *data)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
694
	struct amdgpu_device *adev = drm_to_adev(dev);
695 696 697 698 699 700 701 702 703 704 705 706 707
	struct drm_audio_component *acomp = data;

	acomp->ops = &amdgpu_dm_audio_component_ops;
	acomp->dev = kdev;
	adev->dm.audio_component = acomp;

	return 0;
}

static void amdgpu_dm_audio_component_unbind(struct device *kdev,
					  struct device *hda_kdev, void *data)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
708
	struct amdgpu_device *adev = drm_to_adev(dev);
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
	struct drm_audio_component *acomp = data;

	acomp->ops = NULL;
	acomp->dev = NULL;
	adev->dm.audio_component = NULL;
}

static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
	.bind	= amdgpu_dm_audio_component_bind,
	.unbind	= amdgpu_dm_audio_component_unbind,
};

static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
{
	int i, ret;

	if (!amdgpu_audio)
		return 0;

	adev->mode_info.audio.enabled = true;

	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;

	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
		adev->mode_info.audio.pin[i].channels = -1;
		adev->mode_info.audio.pin[i].rate = -1;
		adev->mode_info.audio.pin[i].bits_per_sample = -1;
		adev->mode_info.audio.pin[i].status_bits = 0;
		adev->mode_info.audio.pin[i].category_code = 0;
		adev->mode_info.audio.pin[i].connected = false;
		adev->mode_info.audio.pin[i].id =
			adev->dm.dc->res_pool->audios[i]->inst;
		adev->mode_info.audio.pin[i].offset = 0;
	}

	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
	if (ret < 0)
		return ret;

	adev->dm.audio_registered = true;

	return 0;
}

static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
{
	if (!amdgpu_audio)
		return;

	if (!adev->mode_info.audio.enabled)
		return;

	if (adev->dm.audio_registered) {
		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
		adev->dm.audio_registered = false;
	}

	/* TODO: Disable audio? */

	adev->mode_info.audio.enabled = false;
}

771
static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
772 773 774 775 776 777 778 779 780 781 782
{
	struct drm_audio_component *acomp = adev->dm.audio_component;

	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);

		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 pin, -1);
	}
}

783 784 785 786
static int dm_dmub_hw_init(struct amdgpu_device *adev)
{
	const struct dmcub_firmware_header_v1_0 *hdr;
	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
787
	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
788 789 790 791 792 793
	const struct firmware *dmub_fw = adev->dm.dmub_fw;
	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
	struct abm *abm = adev->dm.dc->res_pool->abm;
	struct dmub_srv_hw_params hw_params;
	enum dmub_status status;
	const unsigned char *fw_inst_const, *fw_bss_data;
794
	uint32_t i, fw_inst_const_size, fw_bss_data_size;
795 796 797 798 799 800
	bool has_hw_support;

	if (!dmub_srv)
		/* DMUB isn't supported on the ASIC. */
		return 0;

801 802 803 804 805
	if (!fb_info) {
		DRM_ERROR("No framebuffer info for DMUB service.\n");
		return -EINVAL;
	}

806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
	if (!dmub_fw) {
		/* Firmware required for DMUB support. */
		DRM_ERROR("No firmware provided for DMUB.\n");
		return -EINVAL;
	}

	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error checking HW support for DMUB: %d\n", status);
		return -EINVAL;
	}

	if (!has_hw_support) {
		DRM_INFO("DMUB unsupported on ASIC\n");
		return 0;
	}

	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;

	fw_inst_const = dmub_fw->data +
			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
827
			PSP_HEADER_BYTES;
828 829 830 831 832 833

	fw_bss_data = dmub_fw->data +
		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
		      le32_to_cpu(hdr->inst_const_bytes);

	/* Copy firmware and bios info into FB memory. */
834 835 836 837 838
	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;

	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);

839 840 841 842 843 844 845 846 847 848
	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
	 * amdgpu_ucode_init_single_fw will load dmub firmware
	 * fw_inst_const part to cw0; otherwise, the firmware back door load
	 * will be done by dm_dmub_hw_init
	 */
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
				fw_inst_const_size);
	}

849 850 851
	if (fw_bss_data_size)
		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
		       fw_bss_data, fw_bss_data_size);
852 853

	/* Copy firmware bios info into FB memory. */
854 855 856 857 858 859 860 861 862 863 864 865
	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
	       adev->bios_size);

	/* Reset regions that need to be reset. */
	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);

	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);

	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
866 867 868 869 870 871

	/* Initialize hardware. */
	memset(&hw_params, 0, sizeof(hw_params));
	hw_params.fb_base = adev->gmc.fb_start;
	hw_params.fb_offset = adev->gmc.aper_base;

H
Hersen Wu 已提交
872 873 874 875
	/* backdoor load firmware and trigger dmub running */
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
		hw_params.load_inst_const = true;

876 877 878
	if (dmcu)
		hw_params.psp_version = dmcu->psp_version;

879 880
	for (i = 0; i < fb_info->num_fb; ++i)
		hw_params.fb[i] = &fb_info->fb[i];
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898

	status = dmub_srv_hw_init(dmub_srv, &hw_params);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error initializing DMUB HW: %d\n", status);
		return -EINVAL;
	}

	/* Wait for firmware load to finish. */
	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
	if (status != DMUB_STATUS_OK)
		DRM_WARN("Wait for DMUB auto-load failed: %d\n", status);

	/* Init DMCU and ABM if available. */
	if (dmcu && abm) {
		dmcu->funcs->dmcu_init(dmcu);
		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
	}

899 900 901 902 903 904
	adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
	if (!adev->dm.dc->ctx->dmub_srv) {
		DRM_ERROR("Couldn't allocate DC DMUB server!\n");
		return -ENOMEM;
	}

905 906 907 908 909 910
	DRM_INFO("DMUB hardware initialized: version=0x%08X\n",
		 adev->dm.dmcub_fw_version);

	return 0;
}

911
#if defined(CONFIG_DRM_AMD_DC_DCN)
912
static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
913
{
914 915 916 917 918
	uint64_t pt_base;
	uint32_t logical_addr_low;
	uint32_t logical_addr_high;
	uint32_t agp_base, agp_bot, agp_top;
	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
919

920 921
	logical_addr_low  = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
922

923 924 925 926 927 928 929 930 931 932
	if (adev->apu_flags & AMD_APU_IS_RAVEN2)
		/*
		 * Raven2 has a HW issue that it is unable to use the vram which
		 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
		 * workaround that increase system aperture high address (add 1)
		 * to get rid of the VM fault and hardware hang.
		 */
		logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
	else
		logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
933

934 935 936
	agp_base = 0;
	agp_bot = adev->gmc.agp_start >> 24;
	agp_top = adev->gmc.agp_end >> 24;
937 938


939 940 941 942 943 944
	page_table_start.high_part = (u32)(adev->gmc.gart_start >> 44) & 0xF;
	page_table_start.low_part = (u32)(adev->gmc.gart_start >> 12);
	page_table_end.high_part = (u32)(adev->gmc.gart_end >> 44) & 0xF;
	page_table_end.low_part = (u32)(adev->gmc.gart_end >> 12);
	page_table_base.high_part = upper_32_bits(pt_base) & 0xF;
	page_table_base.low_part = lower_32_bits(pt_base);
945

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;

	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24 ;
	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;

	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
	pa_config->system_aperture.fb_offset = adev->gmc.aper_base;
	pa_config->system_aperture.fb_top = adev->gmc.fb_end;

	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;

	pa_config->is_hvm_enabled = 0;
962 963

}
964
#endif
965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
#if defined(CONFIG_DRM_AMD_DC_DCN)
static void event_mall_stutter(struct work_struct *work)
{

	struct vblank_workqueue *vblank_work = container_of(work, struct vblank_workqueue, mall_work);
	struct amdgpu_display_manager *dm = vblank_work->dm;

	mutex_lock(&dm->dc_lock);

	if (vblank_work->enable)
		dm->active_vblank_irq_count++;
	else
		dm->active_vblank_irq_count--;

	dc_allow_idle_optimizations(
980
		dm->dc, dm->active_vblank_irq_count == 0);
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999

	DRM_DEBUG_DRIVER("Allow idle optimizations (MALL): %d\n", dm->active_vblank_irq_count == 0);


	mutex_unlock(&dm->dc_lock);
}

static struct vblank_workqueue *vblank_create_workqueue(struct amdgpu_device *adev, struct dc *dc)
{

	int max_caps = dc->caps.max_links;
	struct vblank_workqueue *vblank_work;
	int i = 0;

	vblank_work = kcalloc(max_caps, sizeof(*vblank_work), GFP_KERNEL);
	if (ZERO_OR_NULL_PTR(vblank_work)) {
		kfree(vblank_work);
		return NULL;
	}
1000

1001 1002 1003 1004 1005 1006
	for (i = 0; i < max_caps; i++)
		INIT_WORK(&vblank_work[i].mall_work, event_mall_stutter);

	return vblank_work;
}
#endif
1007
static int amdgpu_dm_init(struct amdgpu_device *adev)
1008 1009
{
	struct dc_init_data init_data;
1010 1011 1012
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct dc_callback_init init_params;
#endif
1013
	int r;
1014

1015
	adev->dm.ddev = adev_to_drm(adev);
1016 1017 1018 1019
	adev->dm.adev = adev;

	/* Zero all the fields */
	memset(&init_data, 0, sizeof(init_data));
1020 1021 1022
#ifdef CONFIG_DRM_AMD_DC_HDCP
	memset(&init_params, 0, sizeof(init_params));
#endif
1023

1024
	mutex_init(&adev->dm.dc_lock);
1025
	mutex_init(&adev->dm.audio_lock);
1026 1027 1028
#if defined(CONFIG_DRM_AMD_DC_DCN)
	spin_lock_init(&adev->dm.vblank_lock);
#endif
1029

1030 1031 1032 1033 1034 1035 1036
	if(amdgpu_dm_irq_init(adev)) {
		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
		goto error;
	}

	init_data.asic_id.chip_family = adev->family;

1037
	init_data.asic_id.pci_revision_id = adev->pdev->revision;
1038 1039
	init_data.asic_id.hw_internal_rev = adev->external_rev_id;

1040
	init_data.asic_id.vram_width = adev->gmc.vram_width;
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
	init_data.asic_id.atombios_base_address =
		adev->mode_info.atom_context->bios;

	init_data.driver = adev;

	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);

	if (!adev->dm.cgs_device) {
		DRM_ERROR("amdgpu: failed to create cgs device.\n");
		goto error;
	}

	init_data.cgs_device = adev->dm.cgs_device;

	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;

1058 1059 1060 1061
	switch (adev->asic_type) {
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_RAVEN:
1062
	case CHIP_RENOIR:
1063
		init_data.flags.gpu_vm_support = true;
1064 1065
		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
			init_data.flags.disable_dmcu = true;
1066
		break;
1067 1068 1069 1070 1071
#if defined(CONFIG_DRM_AMD_DC_DCN)
	case CHIP_VANGOGH:
		init_data.flags.gpu_vm_support = true;
		break;
#endif
1072 1073 1074
	default:
		break;
	}
1075

1076 1077 1078
	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
		init_data.flags.fbc_support = true;

1079 1080 1081
	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
		init_data.flags.multi_mon_pp_mclk_switch = true;

1082 1083 1084
	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
		init_data.flags.disable_fractional_pwm = true;

1085
	init_data.flags.power_down_display_on_boot = true;
1086

1087
	INIT_LIST_HEAD(&adev->dm.da_list);
1088 1089 1090
	/* Display Core create. */
	adev->dm.dc = dc_create(&init_data);

1091
	if (adev->dm.dc) {
1092
		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
1093
	} else {
1094
		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
1095 1096
		goto error;
	}
1097

1098 1099 1100 1101 1102
	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
		adev->dm.dc->debug.force_single_disp_pipe_split = false;
		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
	}

1103 1104 1105
	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;

1106 1107 1108 1109 1110 1111 1112 1113 1114
	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
		adev->dm.dc->debug.disable_stutter = true;

	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
		adev->dm.dc->debug.disable_dsc = true;

	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
		adev->dm.dc->debug.disable_clock_gate = true;

1115 1116 1117 1118 1119 1120
	r = dm_dmub_hw_init(adev);
	if (r) {
		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);
		goto error;
	}

1121 1122
	dc_hardware_init(adev->dm.dc);

1123
#if defined(CONFIG_DRM_AMD_DC_DCN)
1124
	if (adev->apu_flags) {
1125 1126
		struct dc_phy_addr_space_config pa_config;

1127
		mmhub_read_system_context(adev, &pa_config);
1128

1129 1130 1131 1132
		// Call the DC init_memory func
		dc_setup_system_context(adev->dm.dc, &pa_config);
	}
#endif
1133

1134 1135 1136 1137 1138
	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
	if (!adev->dm.freesync_module) {
		DRM_ERROR(
		"amdgpu: failed to initialize freesync_module.\n");
	} else
1139
		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
1140 1141
				adev->dm.freesync_module);

1142 1143
	amdgpu_dm_init_color_mod();

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
#if defined(CONFIG_DRM_AMD_DC_DCN)
	if (adev->dm.dc->caps.max_links > 0) {
		adev->dm.vblank_workqueue = vblank_create_workqueue(adev, adev->dm.dc);

		if (!adev->dm.vblank_workqueue)
			DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n");
		else
			DRM_DEBUG_DRIVER("amdgpu: vblank_workqueue init done %p.\n", adev->dm.vblank_workqueue);
	}
#endif

1155
#ifdef CONFIG_DRM_AMD_DC_HDCP
1156
	if (adev->dm.dc->caps.max_links > 0 && adev->asic_type >= CHIP_RAVEN) {
1157
		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
1158

1159 1160 1161 1162
		if (!adev->dm.hdcp_workqueue)
			DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n");
		else
			DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
1163

1164 1165
		dc_init_callbacks(adev->dm.dc, &init_params);
	}
1166 1167 1168
#endif
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
	adev->dm.crc_rd_wrk = amdgpu_dm_crtc_secure_display_create_work();
1169
#endif
1170 1171 1172 1173 1174 1175
	if (amdgpu_dm_initialize_drm_device(adev)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

1176 1177 1178
	/* create fake encoders for MST */
	dm_dp_create_fake_mst_encoders(adev);

1179 1180 1181
	/* TODO: Add_display_info? */

	/* TODO use dynamic cursor width */
1182 1183
	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
1184

1185
	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
1186 1187 1188 1189 1190
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

1191

1192
	DRM_DEBUG_DRIVER("KMS initialized.\n");
1193 1194 1195 1196 1197

	return 0;
error:
	amdgpu_dm_fini(adev);

1198
	return -EINVAL;
1199 1200
}

1201
static void amdgpu_dm_fini(struct amdgpu_device *adev)
1202
{
1203 1204 1205 1206 1207 1208
	int i;

	for (i = 0; i < adev->dm.display_indexes_num; i++) {
		drm_encoder_cleanup(&adev->dm.mst_encoders[i].base);
	}

1209 1210
	amdgpu_dm_audio_fini(adev);

1211
	amdgpu_dm_destroy_drm_device(&adev->dm);
E
Emily Deng 已提交
1212

1213 1214 1215 1216 1217 1218 1219
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
	if (adev->dm.crc_rd_wrk) {
		flush_work(&adev->dm.crc_rd_wrk->notify_ta_work);
		kfree(adev->dm.crc_rd_wrk);
		adev->dm.crc_rd_wrk = NULL;
	}
#endif
1220 1221
#ifdef CONFIG_DRM_AMD_DC_HDCP
	if (adev->dm.hdcp_workqueue) {
1222
		hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
1223 1224 1225 1226 1227 1228
		adev->dm.hdcp_workqueue = NULL;
	}

	if (adev->dm.dc)
		dc_deinit_callbacks(adev->dm.dc);
#endif
1229 1230 1231 1232 1233
	if (adev->dm.dc->ctx->dmub_srv) {
		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
		adev->dm.dc->ctx->dmub_srv = NULL;
	}

1234 1235 1236 1237
	if (adev->dm.dmub_bo)
		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
				      &adev->dm.dmub_bo_gpu_addr,
				      &adev->dm.dmub_bo_cpu_addr);
1238

E
Emily Deng 已提交
1239 1240 1241
	/* DC Destroy TODO: Replace destroy DAL */
	if (adev->dm.dc)
		dc_destroy(&adev->dm.dc);
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
	/*
	 * TODO: pageflip, vlank interrupt
	 *
	 * amdgpu_dm_irq_fini(adev);
	 */

	if (adev->dm.cgs_device) {
		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
		adev->dm.cgs_device = NULL;
	}
	if (adev->dm.freesync_module) {
		mod_freesync_destroy(adev->dm.freesync_module);
		adev->dm.freesync_module = NULL;
	}
1256

1257
	mutex_destroy(&adev->dm.audio_lock);
1258 1259
	mutex_destroy(&adev->dm.dc_lock);

1260 1261 1262
	return;
}

D
David Francis 已提交
1263
static int load_dmcu_fw(struct amdgpu_device *adev)
1264
{
1265
	const char *fw_name_dmcu = NULL;
D
David Francis 已提交
1266 1267 1268 1269
	int r;
	const struct dmcu_firmware_header_v1_0 *hdr;

	switch(adev->asic_type) {
1270 1271 1272 1273 1274 1275
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
#endif
D
David Francis 已提交
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_VEGA10:
	case CHIP_VEGA12:
	case CHIP_VEGA20:
1292
	case CHIP_NAVI10:
1293
	case CHIP_NAVI14:
1294
	case CHIP_RENOIR:
1295
	case CHIP_SIENNA_CICHLID:
1296
	case CHIP_NAVY_FLOUNDER:
1297
	case CHIP_DIMGREY_CAVEFISH:
1298
	case CHIP_VANGOGH:
D
David Francis 已提交
1299
		return 0;
1300 1301 1302
	case CHIP_NAVI12:
		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
		break;
D
David Francis 已提交
1303
	case CHIP_RAVEN:
1304 1305 1306 1307 1308 1309
		if (ASICREV_IS_PICASSO(adev->external_rev_id))
			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		else
			return 0;
D
David Francis 已提交
1310 1311 1312
		break;
	default:
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1313
		return -EINVAL;
D
David Francis 已提交
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
	}

	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
		return 0;
	}

	r = request_firmware_direct(&adev->dm.fw_dmcu, fw_name_dmcu, adev->dev);
	if (r == -ENOENT) {
		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
		adev->dm.fw_dmcu = NULL;
		return 0;
	}
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't load firmware \"%s\"\n",
			fw_name_dmcu);
		return r;
	}

	r = amdgpu_ucode_validate(adev->dm.fw_dmcu);
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
			fw_name_dmcu);
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
		return r;
	}

	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

1354 1355
	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);

D
David Francis 已提交
1356 1357
	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");

1358 1359 1360
	return 0;
}

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
{
	struct amdgpu_device *adev = ctx;

	return dm_read_reg(adev->dm.dc->ctx, address);
}

static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
				     uint32_t value)
{
	struct amdgpu_device *adev = ctx;

	return dm_write_reg(adev->dm.dc->ctx, address, value);
}

static int dm_dmub_sw_init(struct amdgpu_device *adev)
{
	struct dmub_srv_create_params create_params;
1379 1380 1381 1382 1383
	struct dmub_srv_region_params region_params;
	struct dmub_srv_region_info region_info;
	struct dmub_srv_fb_params fb_params;
	struct dmub_srv_fb_info *fb_info;
	struct dmub_srv *dmub_srv;
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	const struct dmcub_firmware_header_v1_0 *hdr;
	const char *fw_name_dmub;
	enum dmub_asic dmub_asic;
	enum dmub_status status;
	int r;

	switch (adev->asic_type) {
	case CHIP_RENOIR:
		dmub_asic = DMUB_ASIC_DCN21;
		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
1394 1395
		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
1396
		break;
1397 1398 1399 1400
	case CHIP_SIENNA_CICHLID:
		dmub_asic = DMUB_ASIC_DCN30;
		fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
		break;
1401 1402 1403
	case CHIP_NAVY_FLOUNDER:
		dmub_asic = DMUB_ASIC_DCN30;
		fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
1404
		break;
1405 1406 1407 1408
	case CHIP_VANGOGH:
		dmub_asic = DMUB_ASIC_DCN301;
		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
		break;
1409 1410 1411 1412
	case CHIP_DIMGREY_CAVEFISH:
		dmub_asic = DMUB_ASIC_DCN302;
		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
		break;
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432

	default:
		/* ASIC doesn't support DMUB. */
		return 0;
	}

	r = request_firmware_direct(&adev->dm.dmub_fw, fw_name_dmub, adev->dev);
	if (r) {
		DRM_ERROR("DMUB firmware loading failed: %d\n", r);
		return 0;
	}

	r = amdgpu_ucode_validate(adev->dm.dmub_fw);
	if (r) {
		DRM_ERROR("Couldn't validate DMUB firmware: %d\n", r);
		return 0;
	}

	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;

1433 1434 1435 1436 1437 1438 1439
	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
			AMDGPU_UCODE_ID_DMCUB;
		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
			adev->dm.dmub_fw;
		adev->firmware.fw_size +=
			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
1440

1441 1442 1443 1444 1445
		DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n",
			 adev->dm.dmcub_fw_version);
	}

	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
1446

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
	dmub_srv = adev->dm.dmub_srv;

	if (!dmub_srv) {
		DRM_ERROR("Failed to allocate DMUB service!\n");
		return -ENOMEM;
	}

	memset(&create_params, 0, sizeof(create_params));
	create_params.user_ctx = adev;
	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
	create_params.asic = dmub_asic;

	/* Create the DMUB service. */
	status = dmub_srv_create(dmub_srv, &create_params);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error creating DMUB service: %d\n", status);
		return -EINVAL;
	}

	/* Calculate the size of all the regions for the DMUB service. */
	memset(&region_params, 0, sizeof(region_params));

	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
	region_params.vbios_size = adev->bios_size;
1475
	region_params.fw_bss_data = region_params.bss_data_size ?
1476 1477
		adev->dm.dmub_fw->data +
		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1478
		le32_to_cpu(hdr->inst_const_bytes) : NULL;
1479 1480 1481 1482
	region_params.fw_inst_const =
		adev->dm.dmub_fw->data +
		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
		PSP_HEADER_BYTES;
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524

	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
					   &region_info);

	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error calculating DMUB region info: %d\n", status);
		return -EINVAL;
	}

	/*
	 * Allocate a framebuffer based on the total size of all the regions.
	 * TODO: Move this into GART.
	 */
	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
				    AMDGPU_GEM_DOMAIN_VRAM, &adev->dm.dmub_bo,
				    &adev->dm.dmub_bo_gpu_addr,
				    &adev->dm.dmub_bo_cpu_addr);
	if (r)
		return r;

	/* Rebase the regions on the framebuffer address. */
	memset(&fb_params, 0, sizeof(fb_params));
	fb_params.cpu_addr = adev->dm.dmub_bo_cpu_addr;
	fb_params.gpu_addr = adev->dm.dmub_bo_gpu_addr;
	fb_params.region_info = &region_info;

	adev->dm.dmub_fb_info =
		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
	fb_info = adev->dm.dmub_fb_info;

	if (!fb_info) {
		DRM_ERROR(
			"Failed to allocate framebuffer info for DMUB service!\n");
		return -ENOMEM;
	}

	status = dmub_srv_calc_fb_info(dmub_srv, &fb_params, fb_info);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error calculating DMUB FB info: %d\n", status);
		return -EINVAL;
	}

1525 1526 1527
	return 0;
}

D
David Francis 已提交
1528 1529 1530
static int dm_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1531 1532 1533 1534 1535
	int r;

	r = dm_dmub_sw_init(adev);
	if (r)
		return r;
D
David Francis 已提交
1536 1537 1538 1539

	return load_dmcu_fw(adev);
}

1540 1541
static int dm_sw_fini(void *handle)
{
D
David Francis 已提交
1542 1543
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1544 1545 1546
	kfree(adev->dm.dmub_fb_info);
	adev->dm.dmub_fb_info = NULL;

1547 1548 1549 1550 1551
	if (adev->dm.dmub_srv) {
		dmub_srv_destroy(adev->dm.dmub_srv);
		adev->dm.dmub_srv = NULL;
	}

1552 1553
	release_firmware(adev->dm.dmub_fw);
	adev->dm.dmub_fw = NULL;
1554

1555 1556
	release_firmware(adev->dm.fw_dmcu);
	adev->dm.fw_dmcu = NULL;
D
David Francis 已提交
1557

1558 1559 1560
	return 0;
}

1561
static int detect_mst_link_for_all_connectors(struct drm_device *dev)
1562
{
1563
	struct amdgpu_dm_connector *aconnector;
1564
	struct drm_connector *connector;
1565
	struct drm_connector_list_iter iter;
1566
	int ret = 0;
1567

1568 1569
	drm_connector_list_iter_begin(dev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1570
		aconnector = to_amdgpu_dm_connector(connector);
1571 1572
		if (aconnector->dc_link->type == dc_connection_mst_branch &&
		    aconnector->mst_mgr.aux) {
1573
			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
1574 1575
					 aconnector,
					 aconnector->base.base.id);
1576 1577 1578 1579

			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
			if (ret < 0) {
				DRM_ERROR("DM_MST: Failed to start MST\n");
1580 1581 1582
				aconnector->dc_link->type =
					dc_connection_single;
				break;
1583
			}
1584
		}
1585
	}
1586
	drm_connector_list_iter_end(&iter);
1587

1588 1589 1590 1591 1592
	return ret;
}

static int dm_late_init(void *handle)
{
1593
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1594

D
David Francis 已提交
1595 1596 1597
	struct dmcu_iram_parameters params;
	unsigned int linear_lut[16];
	int i;
1598
	struct dmcu *dmcu = NULL;
1599
	bool ret = true;
D
David Francis 已提交
1600

1601 1602
	dmcu = adev->dm.dc->res_pool->dmcu;

D
David Francis 已提交
1603 1604 1605 1606 1607 1608 1609 1610 1611
	for (i = 0; i < 16; i++)
		linear_lut[i] = 0xFFFF * i / 15;

	params.set = 0;
	params.backlight_ramping_start = 0xCCCC;
	params.backlight_ramping_reduction = 0xCCCCCCCC;
	params.backlight_lut_array_size = 16;
	params.backlight_lut_array = linear_lut;

1612 1613 1614 1615 1616
	/* Min backlight level after ABM reduction,  Don't allow below 1%
	 * 0xFFFF x 0.01 = 0x28F
	 */
	params.min_abm_backlight = 0x28F;

1617 1618 1619 1620 1621 1622 1623
	/* In the case where abm is implemented on dmcub,
	 * dmcu object will be null.
	 * ABM 2.4 and up are implemented on dmcub.
	 */
	if (dmcu)
		ret = dmcu_load_iram(dmcu, params);
	else if (adev->dm.dc->ctx->dmub_srv)
1624
		ret = dmub_init_abm_config(adev->dm.dc->res_pool, params);
D
David Francis 已提交
1625

1626 1627
	if (!ret)
		return -EINVAL;
D
David Francis 已提交
1628

1629
	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
1630 1631 1632 1633
}

static void s3_handle_mst(struct drm_device *dev, bool suspend)
{
1634
	struct amdgpu_dm_connector *aconnector;
1635
	struct drm_connector *connector;
1636
	struct drm_connector_list_iter iter;
1637 1638 1639
	struct drm_dp_mst_topology_mgr *mgr;
	int ret;
	bool need_hotplug = false;
1640

1641 1642
	drm_connector_list_iter_begin(dev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->dc_link->type != dc_connection_mst_branch ||
		    aconnector->mst_port)
			continue;

		mgr = &aconnector->mst_mgr;

		if (suspend) {
			drm_dp_mst_topology_mgr_suspend(mgr);
		} else {
1653
			ret = drm_dp_mst_topology_mgr_resume(mgr, true);
1654 1655 1656 1657 1658
			if (ret < 0) {
				drm_dp_mst_topology_mgr_set_mst(mgr, false);
				need_hotplug = true;
			}
		}
1659
	}
1660
	drm_connector_list_iter_end(&iter);
1661 1662 1663

	if (need_hotplug)
		drm_kms_helper_hotplug_event(dev);
1664 1665
}

1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
{
	struct smu_context *smu = &adev->smu;
	int ret = 0;

	if (!is_support_sw_smu(adev))
		return 0;

	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
	 * on window driver dc implementation.
	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
	 * should be passed to smu during boot up and resume from s3.
	 * boot up: dc calculate dcn watermark clock settings within dc_create,
	 * dcn20_resource_construct
	 * then call pplib functions below to pass the settings to smu:
	 * smu_set_watermarks_for_clock_ranges
	 * smu_set_watermarks_table
	 * navi10_set_watermarks_table
	 * smu_write_watermarks_table
	 *
	 * For Renoir, clock settings of dcn watermark are also fixed values.
	 * dc has implemented different flow for window driver:
	 * dc_hardware_init / dc_set_power_state
	 * dcn10_init_hw
	 * notify_wm_ranges
	 * set_wm_ranges
	 * -- Linux
	 * smu_set_watermarks_for_clock_ranges
	 * renoir_set_watermarks_table
	 * smu_write_watermarks_table
	 *
	 * For Linux,
	 * dc_hardware_init -> amdgpu_dm_init
	 * dc_set_power_state --> dm_resume
	 *
	 * therefore, this function apply to navi10/12/14 but not Renoir
	 * *
	 */
	switch(adev->asic_type) {
	case CHIP_NAVI10:
	case CHIP_NAVI14:
	case CHIP_NAVI12:
		break;
	default:
		return 0;
	}

1713 1714 1715 1716
	ret = smu_write_watermarks_table(smu);
	if (ret) {
		DRM_ERROR("Failed to update WMTABLE!\n");
		return ret;
1717 1718 1719 1720 1721
	}

	return 0;
}

1722 1723
/**
 * dm_hw_init() - Initialize DC device
1724
 * @handle: The base driver device containing the amdgpu_dm device.
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
 *
 * Initialize the &struct amdgpu_display_manager device. This involves calling
 * the initializers of each DM component, then populating the struct with them.
 *
 * Although the function implies hardware initialization, both hardware and
 * software are initialized here. Splitting them out to their relevant init
 * hooks is a future TODO item.
 *
 * Some notable things that are initialized here:
 *
 * - Display Core, both software and hardware
 * - DC modules that we need (freesync and color management)
 * - DRM software states
 * - Interrupt sources and handlers
 * - Vblank support
 * - Debug FS entries, if enabled
 */
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
static int dm_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	/* Create DAL display manager */
	amdgpu_dm_init(adev);
	amdgpu_dm_hpd_init(adev);

	return 0;
}

1752 1753
/**
 * dm_hw_fini() - Teardown DC device
1754
 * @handle: The base driver device containing the amdgpu_dm device.
1755 1756 1757 1758 1759
 *
 * Teardown components within &struct amdgpu_display_manager that require
 * cleanup. This involves cleaning up the DRM device, DC, and any modules that
 * were loaded. Also flush IRQ workqueues and disable them.
 */
1760 1761 1762 1763 1764 1765 1766
static int dm_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_hpd_fini(adev);

	amdgpu_dm_irq_fini(adev);
1767
	amdgpu_dm_fini(adev);
1768 1769 1770
	return 0;
}

1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808

static int dm_enable_vblank(struct drm_crtc *crtc);
static void dm_disable_vblank(struct drm_crtc *crtc);

static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
				 struct dc_state *state, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc;
	int rc = -EBUSY;
	int i = 0;

	for (i = 0; i < state->stream_count; i++) {
		acrtc = get_crtc_by_otg_inst(
				adev, state->stream_status[i].primary_otg_inst);

		if (acrtc && state->stream_status[i].plane_count != 0) {
			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
			DRM_DEBUG("crtc %d - vupdate irq %sabling: r=%d\n",
				  acrtc->crtc_id, enable ? "en" : "dis", rc);
			if (rc)
				DRM_WARN("Failed to %s pflip interrupts\n",
					 enable ? "enable" : "disable");

			if (enable) {
				rc = dm_enable_vblank(&acrtc->base);
				if (rc)
					DRM_WARN("Failed to enable vblank interrupts\n");
			} else {
				dm_disable_vblank(&acrtc->base);
			}

		}
	}

}

1809
static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
{
	struct dc_state *context = NULL;
	enum dc_status res = DC_ERROR_UNEXPECTED;
	int i;
	struct dc_stream_state *del_streams[MAX_PIPES];
	int del_streams_count = 0;

	memset(del_streams, 0, sizeof(del_streams));

	context = dc_create_state(dc);
	if (context == NULL)
		goto context_alloc_fail;

	dc_resource_state_copy_construct_current(dc, context);

	/* First remove from context all streams */
	for (i = 0; i < context->stream_count; i++) {
		struct dc_stream_state *stream = context->streams[i];

		del_streams[del_streams_count++] = stream;
	}

	/* Remove all planes for removed streams and then remove the streams */
	for (i = 0; i < del_streams_count; i++) {
		if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) {
			res = DC_FAIL_DETACH_SURFACES;
			goto fail;
		}

		res = dc_remove_stream_from_ctx(dc, context, del_streams[i]);
		if (res != DC_OK)
			goto fail;
	}


	res = dc_validate_global_state(dc, context, false);

	if (res != DC_OK) {
		DRM_ERROR("%s:resource validation failed, dc_status:%d\n", __func__, res);
		goto fail;
	}

	res = dc_commit_state(dc, context);

fail:
	dc_release_state(context);

context_alloc_fail:
	return res;
}

1861 1862 1863 1864 1865 1866
static int dm_suspend(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct amdgpu_display_manager *dm = &adev->dm;
	int ret = 0;

1867
	if (amdgpu_in_reset(adev)) {
1868
		mutex_lock(&dm->dc_lock);
1869 1870 1871 1872 1873

#if defined(CONFIG_DRM_AMD_DC_DCN)
		dc_allow_idle_optimizations(adev->dm.dc, false);
#endif

1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
		dm->cached_dc_state = dc_copy_state(dm->dc->current_state);

		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);

		amdgpu_dm_commit_zero_streams(dm->dc);

		amdgpu_dm_irq_suspend(adev);

		return ret;
	}
1884

1885 1886 1887
#ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
	amdgpu_dm_crtc_secure_display_suspend(adev);
#endif
1888
	WARN_ON(adev->dm.cached_state);
1889
	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
1890

1891
	s3_handle_mst(adev_to_drm(adev), true);
1892 1893 1894

	amdgpu_dm_irq_suspend(adev);

1895

1896
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
1897

1898
	return 0;
1899 1900
}

1901 1902 1903
static struct amdgpu_dm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
					     struct drm_crtc *crtc)
1904 1905
{
	uint32_t i;
1906
	struct drm_connector_state *new_con_state;
1907 1908 1909
	struct drm_connector *connector;
	struct drm_crtc *crtc_from_state;

1910 1911
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		crtc_from_state = new_con_state->crtc;
1912 1913

		if (crtc_from_state == crtc)
1914
			return to_amdgpu_dm_connector(connector);
1915 1916 1917 1918 1919
	}

	return NULL;
}

1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
static void emulated_link_detect(struct dc_link *link)
{
	struct dc_sink_init_data sink_init_data = { 0 };
	struct display_sink_capability sink_caps = { 0 };
	enum dc_edid_status edid_status;
	struct dc_context *dc_ctx = link->ctx;
	struct dc_sink *sink = NULL;
	struct dc_sink *prev_sink = NULL;

	link->type = dc_connection_none;
	prev_sink = link->local_sink;

1932 1933
	if (prev_sink)
		dc_sink_release(prev_sink);
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988

	switch (link->connector_signal) {
	case SIGNAL_TYPE_HDMI_TYPE_A: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
		break;
	}

	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
		break;
	}

	case SIGNAL_TYPE_DVI_DUAL_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
		break;
	}

	case SIGNAL_TYPE_LVDS: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_LVDS;
		break;
	}

	case SIGNAL_TYPE_EDP: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_EDP;
		break;
	}

	case SIGNAL_TYPE_DISPLAY_PORT: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
		break;
	}

	default:
		DC_ERROR("Invalid connector type! signal:%d\n",
			link->connector_signal);
		return;
	}

	sink_init_data.link = link;
	sink_init_data.sink_signal = sink_caps.signal;

	sink = dc_sink_create(&sink_init_data);
	if (!sink) {
		DC_ERROR("Failed to create sink!\n");
		return;
	}

1989
	/* dc_sink_create returns a new reference */
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	link->local_sink = sink;

	edid_status = dm_helpers_read_local_edid(
			link->ctx,
			link,
			sink);

	if (edid_status != EDID_OK)
		DC_ERROR("Failed to read EDID");

}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
static void dm_gpureset_commit_state(struct dc_state *dc_state,
				     struct amdgpu_display_manager *dm)
{
	struct {
		struct dc_surface_update surface_updates[MAX_SURFACES];
		struct dc_plane_info plane_infos[MAX_SURFACES];
		struct dc_scaling_info scaling_infos[MAX_SURFACES];
		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
		struct dc_stream_update stream_update;
	} * bundle;
	int k, m;

	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);

	if (!bundle) {
		dm_error("Failed to allocate update bundle\n");
		goto cleanup;
	}

	for (k = 0; k < dc_state->stream_count; k++) {
		bundle->stream_update.stream = dc_state->streams[k];

		for (m = 0; m < dc_state->stream_status->plane_count; m++) {
			bundle->surface_updates[m].surface =
				dc_state->stream_status->plane_states[m];
			bundle->surface_updates[m].surface->force_full_update =
				true;
		}
		dc_commit_updates_for_stream(
			dm->dc, bundle->surface_updates,
			dc_state->stream_status->plane_count,
2033
			dc_state->streams[k], &bundle->stream_update, dc_state);
2034 2035 2036 2037 2038 2039 2040 2041
	}

cleanup:
	kfree(bundle);

	return;
}

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
static void dm_set_dpms_off(struct dc_link *link)
{
	struct dc_stream_state *stream_state;
	struct amdgpu_dm_connector *aconnector = link->priv;
	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
	struct dc_stream_update stream_update;
	bool dpms_off = true;

	memset(&stream_update, 0, sizeof(stream_update));
	stream_update.dpms_off = &dpms_off;

	mutex_lock(&adev->dm.dc_lock);
	stream_state = dc_stream_find_from_link(link);

	if (stream_state == NULL) {
		DRM_DEBUG_DRIVER("Error finding stream state associated with link!\n");
		mutex_unlock(&adev->dm.dc_lock);
		return;
	}

	stream_update.stream = stream_state;
	dc_commit_updates_for_stream(stream_state->ctx->dc, NULL, 0,
2064 2065
				     stream_state, &stream_update,
				     stream_state->ctx->dc->current_state);
2066 2067 2068
	mutex_unlock(&adev->dm.dc_lock);
}

2069 2070 2071
static int dm_resume(void *handle)
{
	struct amdgpu_device *adev = handle;
2072
	struct drm_device *ddev = adev_to_drm(adev);
2073
	struct amdgpu_display_manager *dm = &adev->dm;
2074
	struct amdgpu_dm_connector *aconnector;
2075
	struct drm_connector *connector;
2076
	struct drm_connector_list_iter iter;
2077
	struct drm_crtc *crtc;
2078
	struct drm_crtc_state *new_crtc_state;
2079 2080 2081 2082
	struct dm_crtc_state *dm_new_crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *new_plane_state;
	struct dm_plane_state *dm_new_plane_state;
2083
	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
2084
	enum dc_connection_type new_connection_type = dc_connection_none;
2085 2086
	struct dc_state *dc_state;
	int i, r, j;
2087

2088
	if (amdgpu_in_reset(adev)) {
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
		dc_state = dm->cached_dc_state;

		r = dm_dmub_hw_init(adev);
		if (r)
			DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);

		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
		dc_resume(dm->dc);

		amdgpu_dm_irq_resume_early(adev);

		for (i = 0; i < dc_state->stream_count; i++) {
			dc_state->streams[i]->mode_changed = true;
			for (j = 0; j < dc_state->stream_status->plane_count; j++) {
				dc_state->stream_status->plane_states[j]->update_flags.raw
					= 0xffffffff;
			}
		}

		WARN_ON(!dc_commit_state(dm->dc, dc_state));
2109

2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
		dm_gpureset_commit_state(dm->cached_dc_state, dm);

		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);

		dc_release_state(dm->cached_dc_state);
		dm->cached_dc_state = NULL;

		amdgpu_dm_irq_resume_late(adev);

		mutex_unlock(&dm->dc_lock);

		return 0;
	}
2123 2124 2125 2126 2127 2128
	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
	dc_release_state(dm_state->context);
	dm_state->context = dc_create_state(dm->dc);
	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
	dc_resource_state_construct(dm->dc, dm_state->context);

2129 2130 2131 2132 2133
	/* Before powering on DC we need to re-initialize DMUB. */
	r = dm_dmub_hw_init(adev);
	if (r)
		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);

2134 2135 2136
	/* power on hardware */
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);

2137 2138 2139 2140 2141 2142 2143 2144 2145
	/* program HPD filter */
	dc_resume(dm->dc);

	/*
	 * early enable HPD Rx IRQ, should be done before set mode as short
	 * pulse interrupts are used for MST
	 */
	amdgpu_dm_irq_resume_early(adev);

2146
	/* On resume we need to rewrite the MSTM control bits to enable MST*/
2147 2148
	s3_handle_mst(ddev, false);

2149
	/* Do detection*/
2150 2151
	drm_connector_list_iter_begin(ddev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
2152
		aconnector = to_amdgpu_dm_connector(connector);
2153 2154 2155 2156 2157 2158 2159 2160

		/*
		 * this is the case when traversing through already created
		 * MST connectors, should be skipped
		 */
		if (aconnector->mst_port)
			continue;

2161
		mutex_lock(&aconnector->hpd_lock);
2162 2163 2164 2165 2166 2167 2168
		if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none)
			emulated_link_detect(aconnector->dc_link);
		else
			dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
R
Roman Li 已提交
2169 2170 2171 2172

		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
			aconnector->fake_enable = false;

2173 2174
		if (aconnector->dc_sink)
			dc_sink_release(aconnector->dc_sink);
2175 2176
		aconnector->dc_sink = NULL;
		amdgpu_dm_update_connector_after_detect(aconnector);
2177
		mutex_unlock(&aconnector->hpd_lock);
2178
	}
2179
	drm_connector_list_iter_end(&iter);
2180

2181
	/* Force mode set in atomic commit */
2182
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
2183
		new_crtc_state->active_changed = true;
2184

2185 2186 2187 2188 2189
	/*
	 * atomic_check is expected to create the dc states. We need to release
	 * them here, since they were duplicated as part of the suspend
	 * procedure.
	 */
2190
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
2191 2192 2193 2194 2195 2196 2197 2198
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (dm_new_crtc_state->stream) {
			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
			dc_stream_release(dm_new_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
		}
	}

2199
	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
2200 2201 2202 2203 2204 2205 2206 2207
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		if (dm_new_plane_state->dc_state) {
			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
			dc_plane_state_release(dm_new_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
		}
	}

2208
	drm_atomic_helper_resume(ddev, dm->cached_state);
2209

2210
	dm->cached_state = NULL;
2211

2212 2213 2214 2215
#ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
	amdgpu_dm_crtc_secure_display_resume(adev);
#endif

2216
	amdgpu_dm_irq_resume_late(adev);
2217

2218 2219
	amdgpu_dm_smu_write_watermarks_table(adev);

2220
	return 0;
2221 2222
}

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
/**
 * DOC: DM Lifecycle
 *
 * DM (and consequently DC) is registered in the amdgpu base driver as a IP
 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
 * the base driver's device list to be initialized and torn down accordingly.
 *
 * The functions to do so are provided as hooks in &struct amd_ip_funcs.
 */

2233 2234 2235
static const struct amd_ip_funcs amdgpu_dm_funcs = {
	.name = "dm",
	.early_init = dm_early_init,
2236
	.late_init = dm_late_init,
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
	.sw_init = dm_sw_init,
	.sw_fini = dm_sw_fini,
	.hw_init = dm_hw_init,
	.hw_fini = dm_hw_fini,
	.suspend = dm_suspend,
	.resume = dm_resume,
	.is_idle = dm_is_idle,
	.wait_for_idle = dm_wait_for_idle,
	.check_soft_reset = dm_check_soft_reset,
	.soft_reset = dm_soft_reset,
	.set_clockgating_state = dm_set_clockgating_state,
	.set_powergating_state = dm_set_powergating_state,
};

const struct amdgpu_ip_block_version dm_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_DCE,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &amdgpu_dm_funcs,
};

2260

2261 2262 2263 2264 2265
/**
 * DOC: atomic
 *
 * *WIP*
 */
2266

2267
static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
2268
	.fb_create = amdgpu_display_user_framebuffer_create,
2269
	.get_format_info = amd_get_format_info,
2270
	.output_poll_changed = drm_fb_helper_output_poll_changed,
2271
	.atomic_check = amdgpu_dm_atomic_check,
2272
	.atomic_commit = drm_atomic_helper_commit,
2273 2274 2275 2276
};

static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
2277 2278
};

2279 2280 2281 2282 2283 2284 2285
static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
{
	u32 max_cll, min_cll, max, min, q, r;
	struct amdgpu_dm_backlight_caps *caps;
	struct amdgpu_display_manager *dm;
	struct drm_connector *conn_base;
	struct amdgpu_device *adev;
2286
	struct dc_link *link = NULL;
2287 2288 2289 2290 2291 2292 2293
	static const u8 pre_computed_values[] = {
		50, 51, 52, 53, 55, 56, 57, 58, 59, 61, 62, 63, 65, 66, 68, 69,
		71, 72, 74, 75, 77, 79, 81, 82, 84, 86, 88, 90, 92, 94, 96, 98};

	if (!aconnector || !aconnector->dc_link)
		return;

2294 2295 2296 2297
	link = aconnector->dc_link;
	if (link->connector_signal != SIGNAL_TYPE_EDP)
		return;

2298
	conn_base = &aconnector->base;
2299
	adev = drm_to_adev(conn_base->dev);
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
	dm = &adev->dm;
	caps = &dm->backlight_caps;
	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
	caps->aux_support = false;
	max_cll = conn_base->hdr_sink_metadata.hdmi_type1.max_cll;
	min_cll = conn_base->hdr_sink_metadata.hdmi_type1.min_cll;

	if (caps->ext_caps->bits.oled == 1 ||
	    caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
	    caps->ext_caps->bits.hdr_aux_backlight_control == 1)
		caps->aux_support = true;

2312 2313 2314 2315 2316
	if (amdgpu_backlight == 0)
		caps->aux_support = false;
	else if (amdgpu_backlight == 1)
		caps->aux_support = true;

2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
	/* From the specification (CTA-861-G), for calculating the maximum
	 * luminance we need to use:
	 *	Luminance = 50*2**(CV/32)
	 * Where CV is a one-byte value.
	 * For calculating this expression we may need float point precision;
	 * to avoid this complexity level, we take advantage that CV is divided
	 * by a constant. From the Euclids division algorithm, we know that CV
	 * can be written as: CV = 32*q + r. Next, we replace CV in the
	 * Luminance expression and get 50*(2**q)*(2**(r/32)), hence we just
	 * need to pre-compute the value of r/32. For pre-computing the values
	 * We just used the following Ruby line:
	 *	(0...32).each {|cv| puts (50*2**(cv/32.0)).round}
	 * The results of the above expressions can be verified at
	 * pre_computed_values.
	 */
	q = max_cll >> 5;
	r = max_cll % 32;
	max = (1 << q) * pre_computed_values[r];

	// min luminance: maxLum * (CV/255)^2 / 100
	q = DIV_ROUND_CLOSEST(min_cll, 255);
	min = max * DIV_ROUND_CLOSEST((q * q), 100);

	caps->aux_max_input_signal = max;
	caps->aux_min_input_signal = min;
}

2344 2345
void amdgpu_dm_update_connector_after_detect(
		struct amdgpu_dm_connector *aconnector)
2346 2347 2348
{
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2349
	struct dc_sink *sink;
2350 2351 2352 2353 2354 2355

	/* MST handled by drm_mst framework */
	if (aconnector->mst_mgr.mst_state == true)
		return;

	sink = aconnector->dc_link->local_sink;
2356 2357
	if (sink)
		dc_sink_retain(sink);
2358

2359 2360
	/*
	 * Edid mgmt connector gets first update only in mode_valid hook and then
2361
	 * the connector sink is set to either fake or physical sink depends on link status.
2362
	 * Skip if already done during boot.
2363 2364 2365 2366
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
			&& aconnector->dc_em_sink) {

2367 2368 2369
		/*
		 * For S3 resume with headless use eml_sink to fake stream
		 * because on resume connector->sink is set to NULL
2370 2371 2372 2373
		 */
		mutex_lock(&dev->mode_config.mutex);

		if (sink) {
2374
			if (aconnector->dc_sink) {
2375
				amdgpu_dm_update_freesync_caps(connector, NULL);
2376 2377 2378 2379
				/*
				 * retain and release below are used to
				 * bump up refcount for sink because the link doesn't point
				 * to it anymore after disconnect, so on next crtc to connector
2380 2381
				 * reshuffle by UMD we will get into unwanted dc_sink release
				 */
2382
				dc_sink_release(aconnector->dc_sink);
2383
			}
2384
			aconnector->dc_sink = sink;
2385
			dc_sink_retain(aconnector->dc_sink);
2386 2387
			amdgpu_dm_update_freesync_caps(connector,
					aconnector->edid);
2388
		} else {
2389
			amdgpu_dm_update_freesync_caps(connector, NULL);
2390
			if (!aconnector->dc_sink) {
2391
				aconnector->dc_sink = aconnector->dc_em_sink;
2392
				dc_sink_retain(aconnector->dc_sink);
2393
			}
2394 2395 2396
		}

		mutex_unlock(&dev->mode_config.mutex);
2397 2398 2399

		if (sink)
			dc_sink_release(sink);
2400 2401 2402 2403 2404 2405 2406
		return;
	}

	/*
	 * TODO: temporary guard to look for proper fix
	 * if this sink is MST sink, we should not do anything
	 */
2407 2408
	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
		dc_sink_release(sink);
2409
		return;
2410
	}
2411 2412

	if (aconnector->dc_sink == sink) {
2413 2414 2415 2416
		/*
		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
		 * Do nothing!!
		 */
2417
		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
2418
				aconnector->connector_id);
2419 2420
		if (sink)
			dc_sink_release(sink);
2421 2422 2423
		return;
	}

2424
	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
2425 2426 2427 2428
		aconnector->connector_id, aconnector->dc_sink, sink);

	mutex_lock(&dev->mode_config.mutex);

2429 2430 2431 2432
	/*
	 * 1. Update status of the drm connector
	 * 2. Send an event and let userspace tell us what to do
	 */
2433
	if (sink) {
2434 2435 2436 2437
		/*
		 * TODO: check if we still need the S3 mode update workaround.
		 * If yes, put it here.
		 */
2438
		if (aconnector->dc_sink) {
2439
			amdgpu_dm_update_freesync_caps(connector, NULL);
2440 2441
			dc_sink_release(aconnector->dc_sink);
		}
2442 2443

		aconnector->dc_sink = sink;
2444
		dc_sink_retain(aconnector->dc_sink);
2445
		if (sink->dc_edid.length == 0) {
2446
			aconnector->edid = NULL;
2447 2448 2449 2450
			if (aconnector->dc_link->aux_mode) {
				drm_dp_cec_unset_edid(
					&aconnector->dm_dp_aux.aux);
			}
2451
		} else {
2452
			aconnector->edid =
2453
				(struct edid *)sink->dc_edid.raw_edid;
2454

2455
			drm_connector_update_edid_property(connector,
2456 2457 2458 2459
							   aconnector->edid);
			if (aconnector->dc_link->aux_mode)
				drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
						    aconnector->edid);
2460
		}
2461

2462
		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
2463
		update_connector_ext_caps(aconnector);
2464
	} else {
2465
		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
2466
		amdgpu_dm_update_freesync_caps(connector, NULL);
2467
		drm_connector_update_edid_property(connector, NULL);
2468
		aconnector->num_modes = 0;
2469
		dc_sink_release(aconnector->dc_sink);
2470
		aconnector->dc_sink = NULL;
2471
		aconnector->edid = NULL;
2472 2473 2474 2475 2476
#ifdef CONFIG_DRM_AMD_DC_HDCP
		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
#endif
2477 2478 2479
	}

	mutex_unlock(&dev->mode_config.mutex);
2480

2481 2482
	update_subconnector_property(aconnector);

2483 2484
	if (sink)
		dc_sink_release(sink);
2485 2486 2487 2488
}

static void handle_hpd_irq(void *param)
{
2489
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
2490 2491
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2492
	enum dc_connection_type new_connection_type = dc_connection_none;
2493
#ifdef CONFIG_DRM_AMD_DC_HDCP
2494
	struct amdgpu_device *adev = drm_to_adev(dev);
2495
	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
2496
#endif
2497

2498 2499 2500
	/*
	 * In case of failure or MST no need to update connector status or notify the OS
	 * since (for MST case) MST does this in its own context.
2501 2502
	 */
	mutex_lock(&aconnector->hpd_lock);
2503

2504
#ifdef CONFIG_DRM_AMD_DC_HDCP
2505
	if (adev->dm.hdcp_workqueue) {
2506
		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
2507 2508
		dm_con_state->update_hdcp = true;
	}
2509
#endif
2510 2511 2512
	if (aconnector->fake_enable)
		aconnector->fake_enable = false;

2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
	if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
		DRM_ERROR("KMS: Failed to detect connector\n");

	if (aconnector->base.force && new_connection_type == dc_connection_none) {
		emulated_link_detect(aconnector->dc_link);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);

	} else if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
2528 2529 2530
		if (new_connection_type == dc_connection_none &&
		    aconnector->dc_link->type == dc_connection_none)
			dm_set_dpms_off(aconnector->dc_link);
2531

2532
		amdgpu_dm_update_connector_after_detect(aconnector);
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544

		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);
	}
	mutex_unlock(&aconnector->hpd_lock);

}

2545
static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
{
	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
	uint8_t dret;
	bool new_irq_handled = false;
	int dpcd_addr;
	int dpcd_bytes_to_read;

	const int max_process_count = 30;
	int process_count = 0;

	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);

	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
		/* DPCD 0x200 - 0x201 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT;
	} else {
		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT_ESI;
	}

	dret = drm_dp_dpcd_read(
		&aconnector->dm_dp_aux.aux,
		dpcd_addr,
		esi,
		dpcd_bytes_to_read);

	while (dret == dpcd_bytes_to_read &&
		process_count < max_process_count) {
		uint8_t retry;
		dret = 0;

		process_count++;

2581
		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
		/* handle HPD short pulse irq */
		if (aconnector->mst_mgr.mst_state)
			drm_dp_mst_hpd_irq(
				&aconnector->mst_mgr,
				esi,
				&new_irq_handled);

		if (new_irq_handled) {
			/* ACK at DPCD to notify down stream */
			const int ack_dpcd_bytes_to_write =
				dpcd_bytes_to_read - 1;

			for (retry = 0; retry < 3; retry++) {
				uint8_t wret;

				wret = drm_dp_dpcd_write(
					&aconnector->dm_dp_aux.aux,
					dpcd_addr + 1,
					&esi[1],
					ack_dpcd_bytes_to_write);
				if (wret == ack_dpcd_bytes_to_write)
					break;
			}

2606
			/* check if there is new irq to be handled */
2607 2608 2609 2610 2611 2612 2613
			dret = drm_dp_dpcd_read(
				&aconnector->dm_dp_aux.aux,
				dpcd_addr,
				esi,
				dpcd_bytes_to_read);

			new_irq_handled = false;
2614
		} else {
2615
			break;
2616
		}
2617 2618 2619
	}

	if (process_count == max_process_count)
2620
		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
2621 2622 2623 2624
}

static void handle_hpd_rx_irq(void *param)
{
2625
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
2626 2627
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2628
	struct dc_link *dc_link = aconnector->dc_link;
2629
	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
2630
	bool result = false;
2631
	enum dc_connection_type new_connection_type = dc_connection_none;
2632
	struct amdgpu_device *adev = drm_to_adev(dev);
2633 2634 2635
	union hpd_irq_data hpd_irq_data;

	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
2636

2637 2638
	/*
	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
2639 2640 2641
	 * conflict, after implement i2c helper, this mutex should be
	 * retired.
	 */
2642
	if (dc_link->type != dc_connection_mst_branch)
2643 2644
		mutex_lock(&aconnector->hpd_lock);

2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
	read_hpd_rx_irq_data(dc_link, &hpd_irq_data);

	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
		(dc_link->type == dc_connection_mst_branch)) {
		if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY) {
			result = true;
			dm_handle_hpd_rx_irq(aconnector);
			goto out;
		} else if (hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
			result = false;
			dm_handle_hpd_rx_irq(aconnector);
			goto out;
		}
	}

2660
	mutex_lock(&adev->dm.dc_lock);
2661
#ifdef CONFIG_DRM_AMD_DC_HDCP
2662
	result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, NULL);
2663
#else
2664
	result = dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL);
2665
#endif
2666 2667
	mutex_unlock(&adev->dm.dc_lock);

2668
out:
2669
	if (result && !is_mst_root_connector) {
2670
		/* Downstream Port status changed. */
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
		if (!dc_link_detect_sink(dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(dc_link);

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		} else if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
2689 2690 2691 2692

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		}
	}
2703
#ifdef CONFIG_DRM_AMD_DC_HDCP
2704 2705 2706 2707
	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
		if (adev->dm.hdcp_workqueue)
			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
	}
2708
#endif
2709

2710 2711
	if (dc_link->type != dc_connection_mst_branch) {
		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
2712
		mutex_unlock(&aconnector->hpd_lock);
2713
	}
2714 2715 2716 2717
}

static void register_hpd_handlers(struct amdgpu_device *adev)
{
2718
	struct drm_device *dev = adev_to_drm(adev);
2719
	struct drm_connector *connector;
2720
	struct amdgpu_dm_connector *aconnector;
2721 2722 2723 2724 2725 2726 2727 2728 2729
	const struct dc_link *dc_link;
	struct dc_interrupt_params int_params = {0};

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	list_for_each_entry(connector,
			&dev->mode_config.connector_list, head)	{

2730
		aconnector = to_amdgpu_dm_connector(connector);
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
		dc_link = aconnector->dc_link;

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source = dc_link->irq_source_hpd;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_irq,
					(void *) aconnector);
		}

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {

			/* Also register for DP short pulse (hpd_rx). */
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source =	dc_link->irq_source_hpd_rx;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_rx_irq,
					(void *) aconnector);
		}
	}
}

2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
#if defined(CONFIG_DRM_AMD_DC_SI)
/* Register IRQ sources and initialize IRQ callbacks */
static int dce60_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	/*
	 * Actions of amdgpu_irq_add_id():
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

	/* Use VBLANK interrupt */
	for (i = 0; i < adev->mode_info.num_crtc; i++) {
		r = amdgpu_irq_add_id(adev, client_id, i+1 , &adev->crtc_irq);
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i+1 , 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

	/* Use GRPH_PFLIP interrupt */
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

2838 2839 2840 2841 2842 2843 2844 2845
/* Register IRQ sources and initialize IRQ callbacks */
static int dce110_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
2846
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
2847

2848
	if (adev->asic_type >= CHIP_VEGA10)
2849
		client_id = SOC15_IH_CLIENTID_DCE;
2850 2851 2852 2853

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

2854 2855
	/*
	 * Actions of amdgpu_irq_add_id():
2856 2857 2858 2859 2860 2861 2862 2863 2864
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

2865
	/* Use VBLANK interrupt */
2866
	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
2867
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
2868 2869 2870 2871 2872 2873 2874
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
2875
			dc_interrupt_to_irq_source(dc, i, 0);
2876

2877
		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
2878 2879 2880 2881 2882 2883 2884 2885

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
	/* Use VUPDATE interrupt */
	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_vupdate_high_irq, c_irq_params);
	}

2907
	/* Use GRPH_PFLIP interrupt */
2908 2909
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
2910
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
2931 2932
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}

2943
#if defined(CONFIG_DRM_AMD_DC_DCN)
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
/* Register IRQ sources and initialize IRQ callbacks */
static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

2956 2957
	/*
	 * Actions of amdgpu_irq_add_id():
2958 2959 2960 2961 2962 2963 2964 2965
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling.
2966
	 */
2967 2968 2969 2970 2971

	/* Use VSTARTUP interrupt */
	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
			i++) {
2972
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987

		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

2988 2989 2990 2991
		amdgpu_dm_irq_register_interrupt(
			adev, &int_params, dm_crtc_high_irq, c_irq_params);
	}

2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019
	/* Use otg vertical line interrupt */
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
	for (i = DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL;
			i <= DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL
					+ adev->mode_info.num_crtc - 1;
			i++) {
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vline0_irq);

		if (r) {
			DRM_ERROR("Failed to add vline0 irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vline0_params[int_params.irq_source
					- DC_IRQ_SOURCE_DC1_VLINE0];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_dcn_vertical_interrupt0_high_irq, c_irq_params);
	}
#endif

3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
	 * to trigger at end of each vblank, regardless of state of the lock,
	 * matching DCE behaviour.
	 */
	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
	     i++) {
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);

		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

3044
		amdgpu_dm_irq_register_interrupt(adev, &int_params,
3045
				dm_vupdate_high_irq, c_irq_params);
3046 3047
	}

3048 3049 3050 3051
	/* Use GRPH_PFLIP interrupt */
	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
			i++) {
3052
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
3073
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
			&adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
/*
 * Acquires the lock for the atomic state object and returns
 * the new atomic state.
 *
 * This should only be called during atomic check.
 */
static int dm_atomic_get_state(struct drm_atomic_state *state,
			       struct dm_atomic_state **dm_state)
{
	struct drm_device *dev = state->dev;
3096
	struct amdgpu_device *adev = drm_to_adev(dev);
3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_state *priv_state;

	if (*dm_state)
		return 0;

	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
	if (IS_ERR(priv_state))
		return PTR_ERR(priv_state);

	*dm_state = to_dm_atomic_state(priv_state);

	return 0;
}

3112
static struct dm_atomic_state *
3113 3114 3115
dm_atomic_get_new_state(struct drm_atomic_state *state)
{
	struct drm_device *dev = state->dev;
3116
	struct amdgpu_device *adev = drm_to_adev(dev);
3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_obj *obj;
	struct drm_private_state *new_obj_state;
	int i;

	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
		if (obj->funcs == dm->atomic_obj.funcs)
			return to_dm_atomic_state(new_obj_state);
	}

	return NULL;
}

static struct drm_private_state *
dm_atomic_duplicate_state(struct drm_private_obj *obj)
{
	struct dm_atomic_state *old_state, *new_state;

	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
	if (!new_state)
		return NULL;

	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);

3141 3142 3143 3144 3145
	old_state = to_dm_atomic_state(obj->state);

	if (old_state && old_state->context)
		new_state->context = dc_copy_state(old_state->context);

3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
	if (!new_state->context) {
		kfree(new_state);
		return NULL;
	}

	return &new_state->base;
}

static void dm_atomic_destroy_state(struct drm_private_obj *obj,
				    struct drm_private_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);

	if (dm_state && dm_state->context)
		dc_release_state(dm_state->context);

	kfree(dm_state);
}

static struct drm_private_state_funcs dm_atomic_state_funcs = {
	.atomic_duplicate_state = dm_atomic_duplicate_state,
	.atomic_destroy_state = dm_atomic_destroy_state,
};

3170 3171
static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
{
3172
	struct dm_atomic_state *state;
3173 3174 3175 3176
	int r;

	adev->mode_info.mode_config_initialized = true;

3177 3178
	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
3179

3180 3181
	adev_to_drm(adev)->mode_config.max_width = 16384;
	adev_to_drm(adev)->mode_config.max_height = 16384;
3182

3183 3184
	adev_to_drm(adev)->mode_config.preferred_depth = 24;
	adev_to_drm(adev)->mode_config.prefer_shadow = 1;
3185
	/* indicates support for immediate flip */
3186
	adev_to_drm(adev)->mode_config.async_page_flip = true;
3187

3188
	adev_to_drm(adev)->mode_config.fb_base = adev->gmc.aper_base;
3189

3190 3191 3192 3193
	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (!state)
		return -ENOMEM;

3194
	state->context = dc_create_state(adev->dm.dc);
3195 3196 3197 3198 3199 3200 3201
	if (!state->context) {
		kfree(state);
		return -ENOMEM;
	}

	dc_resource_state_copy_construct_current(adev->dm.dc, state->context);

3202
	drm_atomic_private_obj_init(adev_to_drm(adev),
3203
				    &adev->dm.atomic_obj,
3204 3205 3206
				    &state->base,
				    &dm_atomic_state_funcs);

3207
	r = amdgpu_display_modeset_create_props(adev);
3208 3209 3210
	if (r) {
		dc_release_state(state->context);
		kfree(state);
3211
		return r;
3212
	}
3213

3214
	r = amdgpu_dm_audio_init(adev);
3215 3216 3217
	if (r) {
		dc_release_state(state->context);
		kfree(state);
3218
		return r;
3219
	}
3220

3221 3222 3223
	return 0;
}

3224 3225
#define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
#define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
3226
#define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
3227

3228 3229 3230
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

3231 3232 3233 3234 3235
static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm)
{
#if defined(CONFIG_ACPI)
	struct amdgpu_dm_backlight_caps caps;

3236 3237
	memset(&caps, 0, sizeof(caps));

3238 3239 3240 3241 3242
	if (dm->backlight_caps.caps_valid)
		return;

	amdgpu_acpi_get_backlight_caps(dm->adev, &caps);
	if (caps.caps_valid) {
3243 3244 3245
		dm->backlight_caps.caps_valid = true;
		if (caps.aux_support)
			return;
3246 3247 3248 3249 3250 3251 3252 3253 3254
		dm->backlight_caps.min_input_signal = caps.min_input_signal;
		dm->backlight_caps.max_input_signal = caps.max_input_signal;
	} else {
		dm->backlight_caps.min_input_signal =
				AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
		dm->backlight_caps.max_input_signal =
				AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
	}
#else
3255 3256 3257
	if (dm->backlight_caps.aux_support)
		return;

3258 3259
	dm->backlight_caps.min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
	dm->backlight_caps.max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
3260 3261 3262
#endif
}

3263 3264
static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
				unsigned *min, unsigned *max)
3265 3266
{
	if (!caps)
3267
		return 0;
3268

3269 3270 3271 3272
	if (caps->aux_support) {
		// Firmware limits are in nits, DC API wants millinits.
		*max = 1000 * caps->aux_max_input_signal;
		*min = 1000 * caps->aux_min_input_signal;
3273
	} else {
3274 3275 3276
		// Firmware limits are 8-bit, PWM control is 16-bit.
		*max = 0x101 * caps->max_input_signal;
		*min = 0x101 * caps->min_input_signal;
3277
	}
3278 3279
	return 1;
}
3280

3281 3282 3283 3284
static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
					uint32_t brightness)
{
	unsigned min, max;
3285

3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306
	if (!get_brightness_range(caps, &min, &max))
		return brightness;

	// Rescale 0..255 to min..max
	return min + DIV_ROUND_CLOSEST((max - min) * brightness,
				       AMDGPU_MAX_BL_LEVEL);
}

static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
				      uint32_t brightness)
{
	unsigned min, max;

	if (!get_brightness_range(caps, &min, &max))
		return brightness;

	if (brightness < min)
		return 0;
	// Rescale min..max to 0..255
	return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min),
				 max - min);
3307 3308
}

3309 3310 3311
static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
{
	struct amdgpu_display_manager *dm = bl_get_data(bd);
3312
	struct amdgpu_dm_backlight_caps caps;
3313 3314 3315
	struct dc_link *link = NULL;
	u32 brightness;
	bool rc;
3316

3317 3318
	amdgpu_dm_update_backlight_caps(dm);
	caps = dm->backlight_caps;
3319 3320 3321

	link = (struct dc_link *)dm->backlight_link;

3322
	brightness = convert_brightness_from_user(&caps, bd->props.brightness);
3323 3324
	// Change brightness based on AUX property
	if (caps.aux_support)
3325 3326 3327 3328
		rc = dc_link_set_backlight_level_nits(link, true, brightness,
						      AUX_BL_DEFAULT_TRANSITION_TIME_MS);
	else
		rc = dc_link_set_backlight_level(dm->backlight_link, brightness, 0);
3329 3330

	return rc ? 0 : 1;
3331 3332 3333 3334
}

static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
{
3335
	struct amdgpu_display_manager *dm = bl_get_data(bd);
3336 3337 3338 3339
	struct amdgpu_dm_backlight_caps caps;

	amdgpu_dm_update_backlight_caps(dm);
	caps = dm->backlight_caps;
3340

3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
	if (caps.aux_support) {
		struct dc_link *link = (struct dc_link *)dm->backlight_link;
		u32 avg, peak;
		bool rc;

		rc = dc_link_get_backlight_level_nits(link, &avg, &peak);
		if (!rc)
			return bd->props.brightness;
		return convert_brightness_to_user(&caps, avg);
	} else {
		int ret = dc_link_get_backlight_level(dm->backlight_link);

		if (ret == DC_ERROR_UNEXPECTED)
			return bd->props.brightness;
		return convert_brightness_to_user(&caps, ret);
	}
3357 3358 3359
}

static const struct backlight_ops amdgpu_dm_backlight_ops = {
3360
	.options = BL_CORE_SUSPENDRESUME,
3361 3362 3363 3364
	.get_brightness = amdgpu_dm_backlight_get_brightness,
	.update_status	= amdgpu_dm_backlight_update_status,
};

3365 3366
static void
amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
3367 3368 3369 3370
{
	char bl_name[16];
	struct backlight_properties props = { 0 };

3371 3372
	amdgpu_dm_update_backlight_caps(dm);

3373
	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
3374
	props.brightness = AMDGPU_MAX_BL_LEVEL;
3375 3376 3377
	props.type = BACKLIGHT_RAW;

	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
3378
		 adev_to_drm(dm->adev)->primary->index);
3379 3380

	dm->backlight_dev = backlight_device_register(bl_name,
3381 3382 3383 3384
						      adev_to_drm(dm->adev)->dev,
						      dm,
						      &amdgpu_dm_backlight_ops,
						      &props);
3385

3386
	if (IS_ERR(dm->backlight_dev))
3387 3388
		DRM_ERROR("DM: Backlight registration failed!\n");
	else
3389
		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
3390 3391 3392 3393
}

#endif

3394
static int initialize_plane(struct amdgpu_display_manager *dm,
3395
			    struct amdgpu_mode_info *mode_info, int plane_id,
3396 3397
			    enum drm_plane_type plane_type,
			    const struct dc_plane_cap *plane_cap)
3398
{
H
Harry Wentland 已提交
3399
	struct drm_plane *plane;
3400 3401 3402
	unsigned long possible_crtcs;
	int ret = 0;

H
Harry Wentland 已提交
3403
	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
3404 3405 3406 3407
	if (!plane) {
		DRM_ERROR("KMS: Failed to allocate plane\n");
		return -ENOMEM;
	}
3408
	plane->type = plane_type;
3409 3410

	/*
3411 3412 3413 3414
	 * HACK: IGT tests expect that the primary plane for a CRTC
	 * can only have one possible CRTC. Only expose support for
	 * any CRTC if they're not going to be used as a primary plane
	 * for a CRTC - like overlay or underlay planes.
3415 3416 3417 3418 3419
	 */
	possible_crtcs = 1 << plane_id;
	if (plane_id >= dm->dc->caps.max_streams)
		possible_crtcs = 0xff;

3420
	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
3421 3422 3423

	if (ret) {
		DRM_ERROR("KMS: Failed to initialize plane\n");
3424
		kfree(plane);
3425 3426 3427
		return ret;
	}

3428 3429 3430
	if (mode_info)
		mode_info->planes[plane_id] = plane;

3431 3432 3433
	return ret;
}

3434 3435 3436 3437 3438 3439 3440 3441 3442

static void register_backlight_device(struct amdgpu_display_manager *dm,
				      struct dc_link *link)
{
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
	    link->type != dc_connection_none) {
3443 3444
		/*
		 * Event if registration failed, we should continue with
3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
		 * DM initialization because not having a backlight control
		 * is better then a black screen.
		 */
		amdgpu_dm_register_backlight_device(dm);

		if (dm->backlight_dev)
			dm->backlight_link = link;
	}
#endif
}


3457 3458
/*
 * In this architecture, the association
3459 3460 3461 3462 3463 3464
 * connector -> encoder -> crtc
 * id not really requried. The crtc and connector will hold the
 * display_index as an abstraction to use with DAL component
 *
 * Returns 0 on success
 */
3465
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
3466 3467
{
	struct amdgpu_display_manager *dm = &adev->dm;
3468
	int32_t i;
3469
	struct amdgpu_dm_connector *aconnector = NULL;
3470
	struct amdgpu_encoder *aencoder = NULL;
3471
	struct amdgpu_mode_info *mode_info = &adev->mode_info;
3472
	uint32_t link_cnt;
3473
	int32_t primary_planes;
3474
	enum dc_connection_type new_connection_type = dc_connection_none;
3475
	const struct dc_plane_cap *plane;
3476

3477 3478 3479 3480
	dm->display_indexes_num = dm->dc->caps.max_streams;
	/* Update the actual used number of crtc */
	adev->mode_info.num_crtc = adev->dm.display_indexes_num;

3481 3482 3483
	link_cnt = dm->dc->caps.max_links;
	if (amdgpu_dm_mode_config_init(dm->adev)) {
		DRM_ERROR("DM: Failed to initialize mode config\n");
3484
		return -EINVAL;
3485 3486
	}

3487 3488
	/* There is one primary plane per CRTC */
	primary_planes = dm->dc->caps.max_streams;
3489
	ASSERT(primary_planes <= AMDGPU_MAX_PLANES);
3490

3491 3492 3493 3494 3495
	/*
	 * Initialize primary planes, implicit planes for legacy IOCTLS.
	 * Order is reversed to match iteration order in atomic check.
	 */
	for (i = (primary_planes - 1); i >= 0; i--) {
3496 3497
		plane = &dm->dc->caps.planes[i];

3498
		if (initialize_plane(dm, mode_info, i,
3499
				     DRM_PLANE_TYPE_PRIMARY, plane)) {
3500
			DRM_ERROR("KMS: Failed to initialize primary plane\n");
3501
			goto fail;
3502
		}
3503
	}
3504

3505 3506 3507 3508 3509
	/*
	 * Initialize overlay planes, index starting after primary planes.
	 * These planes have a higher DRM index than the primary planes since
	 * they should be considered as having a higher z-order.
	 * Order is reversed to match iteration order in atomic check.
3510 3511 3512
	 *
	 * Only support DCN for now, and only expose one so we don't encourage
	 * userspace to use up all the pipes.
3513
	 */
3514 3515 3516 3517 3518 3519 3520 3521 3522
	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];

		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
			continue;

		if (!plane->blends_with_above || !plane->blends_with_below)
			continue;

3523
		if (!plane->pixel_format_support.argb8888)
3524 3525
			continue;

3526
		if (initialize_plane(dm, NULL, primary_planes + i,
3527
				     DRM_PLANE_TYPE_OVERLAY, plane)) {
3528
			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
3529
			goto fail;
3530
		}
3531 3532 3533

		/* Only create one overlay plane. */
		break;
3534
	}
3535

3536
	for (i = 0; i < dm->dc->caps.max_streams; i++)
H
Harry Wentland 已提交
3537
		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
3538
			DRM_ERROR("KMS: Failed to initialize crtc\n");
3539
			goto fail;
3540 3541 3542 3543
		}

	/* loops over all connectors on the board */
	for (i = 0; i < link_cnt; i++) {
3544
		struct dc_link *link = NULL;
3545 3546 3547 3548 3549 3550 3551 3552 3553 3554

		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
			DRM_ERROR(
				"KMS: Cannot support more than %d display indexes\n",
					AMDGPU_DM_MAX_DISPLAY_INDEX);
			continue;
		}

		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
		if (!aconnector)
3555
			goto fail;
3556 3557

		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
3558
		if (!aencoder)
3559
			goto fail;
3560 3561 3562

		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
			DRM_ERROR("KMS: Failed to initialize encoder\n");
3563
			goto fail;
3564 3565 3566 3567
		}

		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
			DRM_ERROR("KMS: Failed to initialize connector\n");
3568
			goto fail;
3569 3570
		}

3571 3572
		link = dc_get_link_at_index(dm->dc, i);

3573 3574 3575 3576 3577 3578 3579 3580
		if (!dc_link_detect_sink(link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(link);
			amdgpu_dm_update_connector_after_detect(aconnector);

		} else if (dc_link_detect(link, DETECT_REASON_BOOT)) {
3581
			amdgpu_dm_update_connector_after_detect(aconnector);
3582
			register_backlight_device(dm, link);
3583 3584
			if (amdgpu_dc_feature_mask & DC_PSR_MASK)
				amdgpu_dm_set_psr_caps(link);
3585 3586 3587
		}


3588 3589 3590 3591
	}

	/* Software is initialized. Now we can register interrupt handlers. */
	switch (adev->asic_type) {
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
		if (dce60_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
			goto fail;
		}
		break;
#endif
3603 3604
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
3605 3606 3607
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
3608 3609 3610 3611 3612 3613
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
3614
	case CHIP_POLARIS12:
3615
	case CHIP_VEGAM:
3616
	case CHIP_VEGA10:
3617
	case CHIP_VEGA12:
3618
	case CHIP_VEGA20:
3619 3620
		if (dce110_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
3621
			goto fail;
3622 3623
		}
		break;
3624
#if defined(CONFIG_DRM_AMD_DC_DCN)
3625
	case CHIP_RAVEN:
3626
	case CHIP_NAVI12:
3627
	case CHIP_NAVI10:
3628
	case CHIP_NAVI14:
3629
	case CHIP_RENOIR:
3630
	case CHIP_SIENNA_CICHLID:
3631
	case CHIP_NAVY_FLOUNDER:
3632
	case CHIP_DIMGREY_CAVEFISH:
3633
	case CHIP_VANGOGH:
3634 3635
		if (dcn10_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
3636
			goto fail;
3637 3638 3639
		}
		break;
#endif
3640
	default:
3641
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
3642
		goto fail;
3643 3644 3645
	}

	return 0;
3646
fail:
3647 3648
	kfree(aencoder);
	kfree(aconnector);
3649

3650
	return -EINVAL;
3651 3652
}

3653
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
3654 3655
{
	drm_mode_config_cleanup(dm->ddev);
3656
	drm_atomic_private_obj_fini(&dm->atomic_obj);
3657 3658 3659 3660 3661 3662 3663
	return;
}

/******************************************************************************
 * amdgpu_display_funcs functions
 *****************************************************************************/

3664
/*
3665 3666 3667 3668 3669 3670 3671 3672
 * dm_bandwidth_update - program display watermarks
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate and program the display watermarks and line buffer allocation.
 */
static void dm_bandwidth_update(struct amdgpu_device *adev)
{
3673
	/* TODO: implement later */
3674 3675
}

3676
static const struct amdgpu_display_funcs dm_display_funcs = {
3677 3678
	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
3679 3680
	.backlight_set_level = NULL, /* never called for DC */
	.backlight_get_level = NULL, /* never called for DC */
3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691
	.hpd_sense = NULL,/* called unconditionally */
	.hpd_set_polarity = NULL, /* called unconditionally */
	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
	.page_flip_get_scanoutpos =
		dm_crtc_get_scanoutpos,/* called unconditionally */
	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
};

#if defined(CONFIG_DEBUG_KERNEL_DC)

3692 3693 3694 3695
static ssize_t s3_debug_store(struct device *device,
			      struct device_attribute *attr,
			      const char *buf,
			      size_t count)
3696 3697 3698
{
	int ret;
	int s3_state;
3699
	struct drm_device *drm_dev = dev_get_drvdata(device);
3700
	struct amdgpu_device *adev = drm_to_adev(drm_dev);
3701 3702 3703 3704 3705 3706

	ret = kstrtoint(buf, 0, &s3_state);

	if (ret == 0) {
		if (s3_state) {
			dm_resume(adev);
3707
			drm_kms_helper_hotplug_event(adev_to_drm(adev));
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723
		} else
			dm_suspend(adev);
	}

	return ret == 0 ? count : 0;
}

DEVICE_ATTR_WO(s3_debug);

#endif

static int dm_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	switch (adev->asic_type) {
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
	case CHIP_OLAND:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 2;
		adev->mode_info.num_dig = 2;
		break;
#endif
3738 3739 3740 3741 3742 3743
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
	case CHIP_KAVERI:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_KABINI:
	case CHIP_MULLINS:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
	case CHIP_FIJI:
	case CHIP_TONGA:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_CARRIZO:
		adev->mode_info.num_crtc = 3;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_STONEY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_POLARIS11:
3772
	case CHIP_POLARIS12:
3773 3774 3775 3776 3777
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
	case CHIP_POLARIS10:
3778
	case CHIP_VEGAM:
3779 3780 3781 3782
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3783
	case CHIP_VEGA10:
3784
	case CHIP_VEGA12:
3785
	case CHIP_VEGA20:
3786 3787 3788 3789
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3790
#if defined(CONFIG_DRM_AMD_DC_DCN)
3791
	case CHIP_RAVEN:
3792 3793
	case CHIP_RENOIR:
	case CHIP_VANGOGH:
3794 3795 3796 3797
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
3798
	case CHIP_NAVI10:
3799
	case CHIP_NAVI12:
3800
	case CHIP_SIENNA_CICHLID:
3801
	case CHIP_NAVY_FLOUNDER:
3802 3803 3804 3805
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
3806
	case CHIP_NAVI14:
3807
	case CHIP_DIMGREY_CAVEFISH:
3808 3809 3810 3811
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
3812
#endif
3813
	default:
3814
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
3815 3816 3817
		return -EINVAL;
	}

3818 3819
	amdgpu_dm_set_irq_funcs(adev);

3820 3821 3822
	if (adev->mode_info.funcs == NULL)
		adev->mode_info.funcs = &dm_display_funcs;

3823 3824
	/*
	 * Note: Do NOT change adev->audio_endpt_rreg and
3825
	 * adev->audio_endpt_wreg because they are initialised in
3826 3827
	 * amdgpu_device_init()
	 */
3828 3829
#if defined(CONFIG_DEBUG_KERNEL_DC)
	device_create_file(
3830
		adev_to_drm(adev)->dev,
3831 3832 3833 3834 3835 3836
		&dev_attr_s3_debug);
#endif

	return 0;
}

3837
static bool modeset_required(struct drm_crtc_state *crtc_state,
3838 3839
			     struct dc_stream_state *new_stream,
			     struct dc_stream_state *old_stream)
3840
{
3841
	return crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
3842 3843 3844 3845
}

static bool modereset_required(struct drm_crtc_state *crtc_state)
{
3846
	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
3847 3848
}

3849
static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
	.destroy = amdgpu_dm_encoder_destroy,
};


3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
static void get_min_max_dc_plane_scaling(struct drm_device *dev,
					 struct drm_framebuffer *fb,
					 int *min_downscale, int *max_upscale)
{
	struct amdgpu_device *adev = drm_to_adev(dev);
	struct dc *dc = adev->dm.dc;
	/* Caps for all supported planes are the same on DCE and DCN 1 - 3 */
	struct dc_plane_cap *plane_cap = &dc->caps.planes[0];

	switch (fb->format->format) {
	case DRM_FORMAT_P010:
	case DRM_FORMAT_NV12:
	case DRM_FORMAT_NV21:
		*max_upscale = plane_cap->max_upscale_factor.nv12;
		*min_downscale = plane_cap->max_downscale_factor.nv12;
		break;

	case DRM_FORMAT_XRGB16161616F:
	case DRM_FORMAT_ARGB16161616F:
	case DRM_FORMAT_XBGR16161616F:
	case DRM_FORMAT_ABGR16161616F:
		*max_upscale = plane_cap->max_upscale_factor.fp16;
		*min_downscale = plane_cap->max_downscale_factor.fp16;
		break;

	default:
		*max_upscale = plane_cap->max_upscale_factor.argb8888;
		*min_downscale = plane_cap->max_downscale_factor.argb8888;
		break;
	}

	/*
	 * A factor of 1 in the plane_cap means to not allow scaling, ie. use a
	 * scaling factor of 1.0 == 1000 units.
	 */
	if (*max_upscale == 1)
		*max_upscale = 1000;

	if (*min_downscale == 1)
		*min_downscale = 1000;
}


3903 3904
static int fill_dc_scaling_info(const struct drm_plane_state *state,
				struct dc_scaling_info *scaling_info)
3905
{
3906
	int scale_w, scale_h, min_downscale, max_upscale;
3907

3908
	memset(scaling_info, 0, sizeof(*scaling_info));
3909

3910 3911 3912
	/* Source is fixed 16.16 but we ignore mantissa for now... */
	scaling_info->src_rect.x = state->src_x >> 16;
	scaling_info->src_rect.y = state->src_y >> 16;
3913

3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
	scaling_info->src_rect.width = state->src_w >> 16;
	if (scaling_info->src_rect.width == 0)
		return -EINVAL;

	scaling_info->src_rect.height = state->src_h >> 16;
	if (scaling_info->src_rect.height == 0)
		return -EINVAL;

	scaling_info->dst_rect.x = state->crtc_x;
	scaling_info->dst_rect.y = state->crtc_y;
3924 3925

	if (state->crtc_w == 0)
3926
		return -EINVAL;
3927

3928
	scaling_info->dst_rect.width = state->crtc_w;
3929 3930

	if (state->crtc_h == 0)
3931
		return -EINVAL;
3932

3933
	scaling_info->dst_rect.height = state->crtc_h;
3934

3935 3936
	/* DRM doesn't specify clipping on destination output. */
	scaling_info->clip_rect = scaling_info->dst_rect;
3937

3938 3939 3940 3941 3942 3943 3944 3945 3946
	/* Validate scaling per-format with DC plane caps */
	if (state->plane && state->plane->dev && state->fb) {
		get_min_max_dc_plane_scaling(state->plane->dev, state->fb,
					     &min_downscale, &max_upscale);
	} else {
		min_downscale = 250;
		max_upscale = 16000;
	}

3947 3948
	scale_w = scaling_info->dst_rect.width * 1000 /
		  scaling_info->src_rect.width;
3949

3950
	if (scale_w < min_downscale || scale_w > max_upscale)
3951 3952 3953 3954 3955
		return -EINVAL;

	scale_h = scaling_info->dst_rect.height * 1000 /
		  scaling_info->src_rect.height;

3956
	if (scale_h < min_downscale || scale_h > max_upscale)
3957 3958
		return -EINVAL;

3959 3960 3961 3962
	/*
	 * The "scaling_quality" can be ignored for now, quality = 0 has DC
	 * assume reasonable defaults based on the format.
	 */
3963

3964
	return 0;
3965
}
3966

3967 3968 3969
static void
fill_gfx8_tiling_info_from_flags(union dc_tiling_info *tiling_info,
				 uint64_t tiling_flags)
3970
{
3971 3972 3973
	/* Fill GFX8 params */
	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
3974

3975 3976 3977 3978 3979
		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
3980

3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993
		/* XXX fix me for VI */
		tiling_info->gfx8.num_banks = num_banks;
		tiling_info->gfx8.array_mode =
				DC_ARRAY_2D_TILED_THIN1;
		tiling_info->gfx8.tile_split = tile_split;
		tiling_info->gfx8.bank_width = bankw;
		tiling_info->gfx8.bank_height = bankh;
		tiling_info->gfx8.tile_aspect = mtaspect;
		tiling_info->gfx8.tile_mode =
				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
			== DC_ARRAY_1D_TILED_THIN1) {
		tiling_info->gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
3994 3995
	}

3996 3997
	tiling_info->gfx8.pipe_config =
			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
3998 3999
}

4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021
static void
fill_gfx9_tiling_info_from_device(const struct amdgpu_device *adev,
				  union dc_tiling_info *tiling_info)
{
	tiling_info->gfx9.num_pipes =
		adev->gfx.config.gb_addr_config_fields.num_pipes;
	tiling_info->gfx9.num_banks =
		adev->gfx.config.gb_addr_config_fields.num_banks;
	tiling_info->gfx9.pipe_interleave =
		adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
	tiling_info->gfx9.num_shader_engines =
		adev->gfx.config.gb_addr_config_fields.num_se;
	tiling_info->gfx9.max_compressed_frags =
		adev->gfx.config.gb_addr_config_fields.max_compress_frags;
	tiling_info->gfx9.num_rb_per_se =
		adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
	tiling_info->gfx9.shaderEnable = 1;
	if (adev->asic_type == CHIP_SIENNA_CICHLID ||
	    adev->asic_type == CHIP_NAVY_FLOUNDER ||
	    adev->asic_type == CHIP_DIMGREY_CAVEFISH ||
	    adev->asic_type == CHIP_VANGOGH)
		tiling_info->gfx9.num_pkrs = adev->gfx.config.gb_addr_config_fields.num_pkrs;
4022 4023
}

4024
static int
4025 4026 4027 4028 4029 4030 4031
validate_dcc(struct amdgpu_device *adev,
	     const enum surface_pixel_format format,
	     const enum dc_rotation_angle rotation,
	     const union dc_tiling_info *tiling_info,
	     const struct dc_plane_dcc_param *dcc,
	     const struct dc_plane_address *address,
	     const struct plane_size *plane_size)
4032 4033
{
	struct dc *dc = adev->dm.dc;
4034 4035
	struct dc_dcc_surface_param input;
	struct dc_surface_dcc_cap output;
4036

4037 4038 4039
	memset(&input, 0, sizeof(input));
	memset(&output, 0, sizeof(output));

4040
	if (!dcc->enable)
4041 4042
		return 0;

4043 4044
	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN ||
	    !dc->cap_funcs.get_dcc_compression_cap)
4045
		return -EINVAL;
4046

4047
	input.format = format;
4048 4049
	input.surface_size.width = plane_size->surface_size.width;
	input.surface_size.height = plane_size->surface_size.height;
4050
	input.swizzle_mode = tiling_info->gfx9.swizzle;
4051

4052
	if (rotation == ROTATION_ANGLE_0 || rotation == ROTATION_ANGLE_180)
4053
		input.scan = SCAN_DIRECTION_HORIZONTAL;
4054
	else if (rotation == ROTATION_ANGLE_90 || rotation == ROTATION_ANGLE_270)
4055 4056 4057
		input.scan = SCAN_DIRECTION_VERTICAL;

	if (!dc->cap_funcs.get_dcc_compression_cap(dc, &input, &output))
4058
		return -EINVAL;
4059 4060

	if (!output.capable)
4061
		return -EINVAL;
4062

4063 4064
	if (dcc->independent_64b_blks == 0 &&
	    output.grph.rgb.independent_64b_blks != 0)
4065
		return -EINVAL;
4066

4067 4068 4069
	return 0;
}

4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084
static bool
modifier_has_dcc(uint64_t modifier)
{
	return IS_AMD_FMT_MOD(modifier) && AMD_FMT_MOD_GET(DCC, modifier);
}

static unsigned
modifier_gfx9_swizzle_mode(uint64_t modifier)
{
	if (modifier == DRM_FORMAT_MOD_LINEAR)
		return 0;

	return AMD_FMT_MOD_GET(TILE, modifier);
}

4085 4086 4087
static const struct drm_format_info *
amd_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
{
4088
	return amdgpu_lookup_format_info(cmd->pixel_format, cmd->modifier[0]);
4089 4090
}

4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
static void
fill_gfx9_tiling_info_from_modifier(const struct amdgpu_device *adev,
				    union dc_tiling_info *tiling_info,
				    uint64_t modifier)
{
	unsigned int mod_bank_xor_bits = AMD_FMT_MOD_GET(BANK_XOR_BITS, modifier);
	unsigned int mod_pipe_xor_bits = AMD_FMT_MOD_GET(PIPE_XOR_BITS, modifier);
	unsigned int pkrs_log2 = AMD_FMT_MOD_GET(PACKERS, modifier);
	unsigned int pipes_log2 = min(4u, mod_pipe_xor_bits);

	fill_gfx9_tiling_info_from_device(adev, tiling_info);

	if (!IS_AMD_FMT_MOD(modifier))
		return;

	tiling_info->gfx9.num_pipes = 1u << pipes_log2;
	tiling_info->gfx9.num_shader_engines = 1u << (mod_pipe_xor_bits - pipes_log2);

	if (adev->family >= AMDGPU_FAMILY_NV) {
		tiling_info->gfx9.num_pkrs = 1u << pkrs_log2;
	} else {
		tiling_info->gfx9.num_banks = 1u << mod_bank_xor_bits;

		/* for DCC we know it isn't rb aligned, so rb_per_se doesn't matter. */
	}
}

4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
enum dm_micro_swizzle {
	MICRO_SWIZZLE_Z = 0,
	MICRO_SWIZZLE_S = 1,
	MICRO_SWIZZLE_D = 2,
	MICRO_SWIZZLE_R = 3
};

static bool dm_plane_format_mod_supported(struct drm_plane *plane,
					  uint32_t format,
					  uint64_t modifier)
{
	struct amdgpu_device *adev = drm_to_adev(plane->dev);
	const struct drm_format_info *info = drm_format_info(format);

	enum dm_micro_swizzle microtile = modifier_gfx9_swizzle_mode(modifier) & 3;

	if (!info)
		return false;

	/*
	 * We always have to allow this modifier, because core DRM still
	 * checks LINEAR support if userspace does not provide modifers.
	 */
	if (modifier == DRM_FORMAT_MOD_LINEAR)
		return true;

	/*
	 * The arbitrary tiling support for multiplane formats has not been hooked
	 * up.
	 */
	if (info->num_planes > 1)
		return false;

	/*
	 * For D swizzle the canonical modifier depends on the bpp, so check
	 * it here.
	 */
	if (AMD_FMT_MOD_GET(TILE_VERSION, modifier) == AMD_FMT_MOD_TILE_VER_GFX9 &&
	    adev->family >= AMDGPU_FAMILY_NV) {
		if (microtile == MICRO_SWIZZLE_D && info->cpp[0] == 4)
			return false;
	}

	if (adev->family >= AMDGPU_FAMILY_RV && microtile == MICRO_SWIZZLE_D &&
	    info->cpp[0] < 8)
		return false;

	if (modifier_has_dcc(modifier)) {
		/* Per radeonsi comments 16/64 bpp are more complicated. */
		if (info->cpp[0] != 4)
			return false;
	}

	return true;
}

static void
add_modifier(uint64_t **mods, uint64_t *size, uint64_t *cap, uint64_t mod)
{
	if (!*mods)
		return;

	if (*cap - *size < 1) {
		uint64_t new_cap = *cap * 2;
		uint64_t *new_mods = kmalloc(new_cap * sizeof(uint64_t), GFP_KERNEL);

		if (!new_mods) {
			kfree(*mods);
			*mods = NULL;
			return;
		}

		memcpy(new_mods, *mods, sizeof(uint64_t) * *size);
		kfree(*mods);
		*mods = new_mods;
		*cap = new_cap;
	}

	(*mods)[*size] = mod;
	*size += 1;
}

static void
add_gfx9_modifiers(const struct amdgpu_device *adev,
		   uint64_t **mods, uint64_t *size, uint64_t *capacity)
{
	int pipes = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);
	int pipe_xor_bits = min(8, pipes +
				ilog2(adev->gfx.config.gb_addr_config_fields.num_se));
	int bank_xor_bits = min(8 - pipe_xor_bits,
				ilog2(adev->gfx.config.gb_addr_config_fields.num_banks));
	int rb = ilog2(adev->gfx.config.gb_addr_config_fields.num_se) +
		 ilog2(adev->gfx.config.gb_addr_config_fields.num_rb_per_se);


	if (adev->family == AMDGPU_FAMILY_RV) {
		/* Raven2 and later */
		bool has_constant_encode = adev->asic_type > CHIP_RAVEN || adev->external_rev_id >= 0x81;

		/*
		 * No _D DCC swizzles yet because we only allow 32bpp, which
		 * doesn't support _D on DCN
		 */

		if (has_constant_encode) {
			add_modifier(mods, size, capacity, AMD_FMT_MOD |
				    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
				    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
				    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
				    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
				    AMD_FMT_MOD_SET(DCC, 1) |
				    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
				    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
				    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1));
		}

		add_modifier(mods, size, capacity, AMD_FMT_MOD |
			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
			    AMD_FMT_MOD_SET(DCC, 1) |
			    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
			    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
			    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 0));

		if (has_constant_encode) {
			add_modifier(mods, size, capacity, AMD_FMT_MOD |
				    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
				    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
				    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
				    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
				    AMD_FMT_MOD_SET(DCC, 1) |
				    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
				    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
				    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |

				    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
				    AMD_FMT_MOD_SET(RB, rb) |
				    AMD_FMT_MOD_SET(PIPE, pipes));
		}

		add_modifier(mods, size, capacity, AMD_FMT_MOD |
			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
			    AMD_FMT_MOD_SET(DCC, 1) |
			    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
			    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
			    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
			    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 0) |
			    AMD_FMT_MOD_SET(RB, rb) |
			    AMD_FMT_MOD_SET(PIPE, pipes));
	}

	/*
	 * Only supported for 64bpp on Raven, will be filtered on format in
	 * dm_plane_format_mod_supported.
	 */
	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits));

	if (adev->family == AMDGPU_FAMILY_RV) {
		add_modifier(mods, size, capacity, AMD_FMT_MOD |
			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits));
	}

	/*
	 * Only supported for 64bpp on Raven, will be filtered on format in
	 * dm_plane_format_mod_supported.
	 */
	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));

	if (adev->family == AMDGPU_FAMILY_RV) {
		add_modifier(mods, size, capacity, AMD_FMT_MOD |
			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
	}
}

static void
add_gfx10_1_modifiers(const struct amdgpu_device *adev,
		      uint64_t **mods, uint64_t *size, uint64_t *capacity)
{
	int pipe_xor_bits = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(DCC, 1) |
		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(DCC, 1) |
		    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits));


	/* Only supported for 64bpp, will be filtered in dm_plane_format_mod_supported */
	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
}

static void
add_gfx10_3_modifiers(const struct amdgpu_device *adev,
		      uint64_t **mods, uint64_t *size, uint64_t *capacity)
{
	int pipe_xor_bits = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);
	int pkrs = ilog2(adev->gfx.config.gb_addr_config_fields.num_pkrs);

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(PACKERS, pkrs) |
		    AMD_FMT_MOD_SET(DCC, 1) |
		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(PACKERS, pkrs) |
		    AMD_FMT_MOD_SET(DCC, 1) |
		    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(PACKERS, pkrs));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
		    AMD_FMT_MOD_SET(PACKERS, pkrs));

	/* Only supported for 64bpp, will be filtered in dm_plane_format_mod_supported */
	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));

	add_modifier(mods, size, capacity, AMD_FMT_MOD |
		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
}

static int
get_plane_modifiers(const struct amdgpu_device *adev, unsigned int plane_type, uint64_t **mods)
{
	uint64_t size = 0, capacity = 128;
	*mods = NULL;

	/* We have not hooked up any pre-GFX9 modifiers. */
	if (adev->family < AMDGPU_FAMILY_AI)
		return 0;

	*mods = kmalloc(capacity * sizeof(uint64_t), GFP_KERNEL);

	if (plane_type == DRM_PLANE_TYPE_CURSOR) {
		add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_LINEAR);
		add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_INVALID);
		return *mods ? 0 : -ENOMEM;
	}

	switch (adev->family) {
	case AMDGPU_FAMILY_AI:
	case AMDGPU_FAMILY_RV:
		add_gfx9_modifiers(adev, mods, &size, &capacity);
		break;
	case AMDGPU_FAMILY_NV:
	case AMDGPU_FAMILY_VGH:
		if (adev->asic_type >= CHIP_SIENNA_CICHLID)
			add_gfx10_3_modifiers(adev, mods, &size, &capacity);
		else
			add_gfx10_1_modifiers(adev, mods, &size, &capacity);
		break;
	}

	add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_LINEAR);

	/* INVALID marks the end of the list. */
	add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_INVALID);

	if (!*mods)
		return -ENOMEM;

	return 0;
}

4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478
static int
fill_gfx9_plane_attributes_from_modifiers(struct amdgpu_device *adev,
					  const struct amdgpu_framebuffer *afb,
					  const enum surface_pixel_format format,
					  const enum dc_rotation_angle rotation,
					  const struct plane_size *plane_size,
					  union dc_tiling_info *tiling_info,
					  struct dc_plane_dcc_param *dcc,
					  struct dc_plane_address *address,
					  const bool force_disable_dcc)
{
	const uint64_t modifier = afb->base.modifier;
	int ret;

	fill_gfx9_tiling_info_from_modifier(adev, tiling_info, modifier);
	tiling_info->gfx9.swizzle = modifier_gfx9_swizzle_mode(modifier);

	if (modifier_has_dcc(modifier) && !force_disable_dcc) {
		uint64_t dcc_address = afb->address + afb->base.offsets[1];

		dcc->enable = 1;
		dcc->meta_pitch = afb->base.pitches[1];
		dcc->independent_64b_blks = AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier);

		address->grph.meta_addr.low_part = lower_32_bits(dcc_address);
		address->grph.meta_addr.high_part = upper_32_bits(dcc_address);
	}

	ret = validate_dcc(adev, format, rotation, tiling_info, dcc, address, plane_size);
	if (ret)
		return ret;
4479

4480 4481 4482 4483
	return 0;
}

static int
4484
fill_plane_buffer_attributes(struct amdgpu_device *adev,
4485
			     const struct amdgpu_framebuffer *afb,
4486 4487 4488
			     const enum surface_pixel_format format,
			     const enum dc_rotation_angle rotation,
			     const uint64_t tiling_flags,
4489
			     union dc_tiling_info *tiling_info,
4490
			     struct plane_size *plane_size,
4491
			     struct dc_plane_dcc_param *dcc,
4492
			     struct dc_plane_address *address,
4493
			     bool tmz_surface,
4494
			     bool force_disable_dcc)
4495
{
4496
	const struct drm_framebuffer *fb = &afb->base;
4497 4498 4499
	int ret;

	memset(tiling_info, 0, sizeof(*tiling_info));
4500
	memset(plane_size, 0, sizeof(*plane_size));
4501
	memset(dcc, 0, sizeof(*dcc));
4502 4503
	memset(address, 0, sizeof(*address));

4504 4505
	address->tmz_surface = tmz_surface;

4506
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
4507 4508
		uint64_t addr = afb->address + fb->offsets[0];

4509 4510 4511 4512 4513
		plane_size->surface_size.x = 0;
		plane_size->surface_size.y = 0;
		plane_size->surface_size.width = fb->width;
		plane_size->surface_size.height = fb->height;
		plane_size->surface_pitch =
4514 4515
			fb->pitches[0] / fb->format->cpp[0];

4516
		address->type = PLN_ADDR_TYPE_GRAPHICS;
4517 4518
		address->grph.addr.low_part = lower_32_bits(addr);
		address->grph.addr.high_part = upper_32_bits(addr);
4519
	} else if (format < SURFACE_PIXEL_FORMAT_INVALID) {
4520
		uint64_t luma_addr = afb->address + fb->offsets[0];
4521
		uint64_t chroma_addr = afb->address + fb->offsets[1];
4522

4523 4524 4525 4526 4527
		plane_size->surface_size.x = 0;
		plane_size->surface_size.y = 0;
		plane_size->surface_size.width = fb->width;
		plane_size->surface_size.height = fb->height;
		plane_size->surface_pitch =
4528 4529
			fb->pitches[0] / fb->format->cpp[0];

4530 4531
		plane_size->chroma_size.x = 0;
		plane_size->chroma_size.y = 0;
4532
		/* TODO: set these based on surface format */
4533 4534
		plane_size->chroma_size.width = fb->width / 2;
		plane_size->chroma_size.height = fb->height / 2;
4535

4536
		plane_size->chroma_pitch =
4537 4538
			fb->pitches[1] / fb->format->cpp[1];

4539 4540
		address->type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
		address->video_progressive.luma_addr.low_part =
4541
			lower_32_bits(luma_addr);
4542
		address->video_progressive.luma_addr.high_part =
4543
			upper_32_bits(luma_addr);
4544 4545 4546 4547 4548
		address->video_progressive.chroma_addr.low_part =
			lower_32_bits(chroma_addr);
		address->video_progressive.chroma_addr.high_part =
			upper_32_bits(chroma_addr);
	}
4549

4550
	if (adev->family >= AMDGPU_FAMILY_AI) {
4551 4552 4553 4554 4555
		ret = fill_gfx9_plane_attributes_from_modifiers(adev, afb, format,
								rotation, plane_size,
								tiling_info, dcc,
								address,
								force_disable_dcc);
4556 4557
		if (ret)
			return ret;
4558 4559
	} else {
		fill_gfx8_tiling_info_from_flags(tiling_info, tiling_flags);
4560 4561 4562
	}

	return 0;
4563 4564
}

4565
static void
4566
fill_blending_from_plane_state(const struct drm_plane_state *plane_state,
4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599
			       bool *per_pixel_alpha, bool *global_alpha,
			       int *global_alpha_value)
{
	*per_pixel_alpha = false;
	*global_alpha = false;
	*global_alpha_value = 0xff;

	if (plane_state->plane->type != DRM_PLANE_TYPE_OVERLAY)
		return;

	if (plane_state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI) {
		static const uint32_t alpha_formats[] = {
			DRM_FORMAT_ARGB8888,
			DRM_FORMAT_RGBA8888,
			DRM_FORMAT_ABGR8888,
		};
		uint32_t format = plane_state->fb->format->format;
		unsigned int i;

		for (i = 0; i < ARRAY_SIZE(alpha_formats); ++i) {
			if (format == alpha_formats[i]) {
				*per_pixel_alpha = true;
				break;
			}
		}
	}

	if (plane_state->alpha < 0xffff) {
		*global_alpha = true;
		*global_alpha_value = plane_state->alpha >> 8;
	}
}

4600 4601
static int
fill_plane_color_attributes(const struct drm_plane_state *plane_state,
4602
			    const enum surface_pixel_format format,
4603 4604 4605 4606 4607 4608 4609
			    enum dc_color_space *color_space)
{
	bool full_range;

	*color_space = COLOR_SPACE_SRGB;

	/* DRM color properties only affect non-RGB formats. */
4610
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643
		return 0;

	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);

	switch (plane_state->color_encoding) {
	case DRM_COLOR_YCBCR_BT601:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR601;
		else
			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT709:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR709;
		else
			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT2020:
		if (full_range)
			*color_space = COLOR_SPACE_2020_YCBCR;
		else
			return -EINVAL;
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

4644 4645 4646 4647 4648
static int
fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
			    const struct drm_plane_state *plane_state,
			    const uint64_t tiling_flags,
			    struct dc_plane_info *plane_info,
4649
			    struct dc_plane_address *address,
4650
			    bool tmz_surface,
4651
			    bool force_disable_dcc)
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690
{
	const struct drm_framebuffer *fb = plane_state->fb;
	const struct amdgpu_framebuffer *afb =
		to_amdgpu_framebuffer(plane_state->fb);
	struct drm_format_name_buf format_name;
	int ret;

	memset(plane_info, 0, sizeof(*plane_info));

	switch (fb->format->format) {
	case DRM_FORMAT_C8:
		plane_info->format =
			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
		break;
	case DRM_FORMAT_RGB565:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
		break;
	case DRM_FORMAT_NV21:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
		break;
	case DRM_FORMAT_NV12:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
		break;
4691 4692 4693
	case DRM_FORMAT_P010:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
		break;
4694 4695 4696 4697
	case DRM_FORMAT_XRGB16161616F:
	case DRM_FORMAT_ARGB16161616F:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
		break;
4698 4699 4700 4701
	case DRM_FORMAT_XBGR16161616F:
	case DRM_FORMAT_ABGR16161616F:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
		break;
4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729
	default:
		DRM_ERROR(
			"Unsupported screen format %s\n",
			drm_get_format_name(fb->format->format, &format_name));
		return -EINVAL;
	}

	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
	case DRM_MODE_ROTATE_0:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	case DRM_MODE_ROTATE_90:
		plane_info->rotation = ROTATION_ANGLE_90;
		break;
	case DRM_MODE_ROTATE_180:
		plane_info->rotation = ROTATION_ANGLE_180;
		break;
	case DRM_MODE_ROTATE_270:
		plane_info->rotation = ROTATION_ANGLE_270;
		break;
	default:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	}

	plane_info->visible = true;
	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;

4730 4731
	plane_info->layer_index = 0;

4732 4733 4734 4735 4736 4737 4738 4739 4740
	ret = fill_plane_color_attributes(plane_state, plane_info->format,
					  &plane_info->color_space);
	if (ret)
		return ret;

	ret = fill_plane_buffer_attributes(adev, afb, plane_info->format,
					   plane_info->rotation, tiling_flags,
					   &plane_info->tiling_info,
					   &plane_info->plane_size,
4741
					   &plane_info->dcc, address, tmz_surface,
4742
					   force_disable_dcc);
4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756
	if (ret)
		return ret;

	fill_blending_from_plane_state(
		plane_state, &plane_info->per_pixel_alpha,
		&plane_info->global_alpha, &plane_info->global_alpha_value);

	return 0;
}

static int fill_dc_plane_attributes(struct amdgpu_device *adev,
				    struct dc_plane_state *dc_plane_state,
				    struct drm_plane_state *plane_state,
				    struct drm_crtc_state *crtc_state)
4757
{
4758
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
4759
	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
4760 4761 4762
	struct dc_scaling_info scaling_info;
	struct dc_plane_info plane_info;
	int ret;
4763
	bool force_disable_dcc = false;
4764

4765 4766 4767
	ret = fill_dc_scaling_info(plane_state, &scaling_info);
	if (ret)
		return ret;
4768

4769 4770 4771 4772
	dc_plane_state->src_rect = scaling_info.src_rect;
	dc_plane_state->dst_rect = scaling_info.dst_rect;
	dc_plane_state->clip_rect = scaling_info.clip_rect;
	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
4773

4774
	force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend;
4775
	ret = fill_dc_plane_info_and_addr(adev, plane_state,
4776
					  afb->tiling_flags,
4777
					  &plane_info,
4778
					  &dc_plane_state->address,
4779
					  afb->tmz_surface,
4780
					  force_disable_dcc);
4781 4782 4783
	if (ret)
		return ret;

4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796
	dc_plane_state->format = plane_info.format;
	dc_plane_state->color_space = plane_info.color_space;
	dc_plane_state->format = plane_info.format;
	dc_plane_state->plane_size = plane_info.plane_size;
	dc_plane_state->rotation = plane_info.rotation;
	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
	dc_plane_state->stereo_format = plane_info.stereo_format;
	dc_plane_state->tiling_info = plane_info.tiling_info;
	dc_plane_state->visible = plane_info.visible;
	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
	dc_plane_state->global_alpha = plane_info.global_alpha;
	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
	dc_plane_state->dcc = plane_info.dcc;
4797
	dc_plane_state->layer_index = plane_info.layer_index; // Always returns 0
4798
	dc_plane_state->flip_int_enabled = true;
4799

4800 4801 4802 4803
	/*
	 * Always set input transfer function, since plane state is refreshed
	 * every time.
	 */
4804 4805 4806
	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state);
	if (ret)
		return ret;
4807

4808
	return 0;
4809 4810
}

4811 4812 4813
static void update_stream_scaling_settings(const struct drm_display_mode *mode,
					   const struct dm_connector_state *dm_state,
					   struct dc_stream_state *stream)
4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829
{
	enum amdgpu_rmx_type rmx_type;

	struct rect src = { 0 }; /* viewport in composition space*/
	struct rect dst = { 0 }; /* stream addressable area */

	/* no mode. nothing to be done */
	if (!mode)
		return;

	/* Full screen scaling by default */
	src.width = mode->hdisplay;
	src.height = mode->vdisplay;
	dst.width = stream->timing.h_addressable;
	dst.height = stream->timing.v_addressable;

4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844
	if (dm_state) {
		rmx_type = dm_state->scaling;
		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
			if (src.width * dst.height <
					src.height * dst.width) {
				/* height needs less upscaling/more downscaling */
				dst.width = src.width *
						dst.height / src.height;
			} else {
				/* width needs less upscaling/more downscaling */
				dst.height = src.height *
						dst.width / src.width;
			}
		} else if (rmx_type == RMX_CENTER) {
			dst = src;
4845 4846
		}

4847 4848
		dst.x = (stream->timing.h_addressable - dst.width) / 2;
		dst.y = (stream->timing.v_addressable - dst.height) / 2;
4849

4850 4851 4852 4853 4854 4855
		if (dm_state->underscan_enable) {
			dst.x += dm_state->underscan_hborder / 2;
			dst.y += dm_state->underscan_vborder / 2;
			dst.width -= dm_state->underscan_hborder;
			dst.height -= dm_state->underscan_vborder;
		}
4856 4857 4858 4859 4860
	}

	stream->src = src;
	stream->dst = dst;

4861
	DRM_DEBUG_DRIVER("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
4862 4863 4864 4865
			dst.x, dst.y, dst.width, dst.height);

}

4866
static enum dc_color_depth
4867
convert_color_depth_from_display_info(const struct drm_connector *connector,
4868
				      bool is_y420, int requested_bpc)
4869
{
4870
	uint8_t bpc;
4871

4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886
	if (is_y420) {
		bpc = 8;

		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
			bpc = 16;
		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
			bpc = 12;
		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
			bpc = 10;
	} else {
		bpc = (uint8_t)connector->display_info.bpc;
		/* Assume 8 bpc by default if no bpc is specified. */
		bpc = bpc ? bpc : 8;
	}
4887

4888
	if (requested_bpc > 0) {
4889 4890 4891 4892 4893 4894 4895 4896
		/*
		 * Cap display bpc based on the user requested value.
		 *
		 * The value for state->max_bpc may not correctly updated
		 * depending on when the connector gets added to the state
		 * or if this was called outside of atomic check, so it
		 * can't be used directly.
		 */
4897
		bpc = min_t(u8, bpc, requested_bpc);
4898

4899 4900 4901
		/* Round down to the nearest even number. */
		bpc = bpc - (bpc & 1);
	}
4902

4903 4904
	switch (bpc) {
	case 0:
4905 4906
		/*
		 * Temporary Work around, DRM doesn't parse color depth for
4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927
		 * EDID revision before 1.4
		 * TODO: Fix edid parsing
		 */
		return COLOR_DEPTH_888;
	case 6:
		return COLOR_DEPTH_666;
	case 8:
		return COLOR_DEPTH_888;
	case 10:
		return COLOR_DEPTH_101010;
	case 12:
		return COLOR_DEPTH_121212;
	case 14:
		return COLOR_DEPTH_141414;
	case 16:
		return COLOR_DEPTH_161616;
	default:
		return COLOR_DEPTH_UNDEFINED;
	}
}

4928 4929
static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode *mode_in)
4930
{
4931 4932
	/* 1-1 mapping, since both enums follow the HDMI spec. */
	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
4933 4934
}

4935 4936
static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949
{
	enum dc_color_space color_space = COLOR_SPACE_SRGB;

	switch (dc_crtc_timing->pixel_encoding)	{
	case PIXEL_ENCODING_YCBCR422:
	case PIXEL_ENCODING_YCBCR444:
	case PIXEL_ENCODING_YCBCR420:
	{
		/*
		 * 27030khz is the separation point between HDTV and SDTV
		 * according to HDMI spec, we use YCbCr709 and YCbCr601
		 * respectively
		 */
4950
		if (dc_crtc_timing->pix_clk_100hz > 270300) {
4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR709_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR709;
		} else {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR601_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR601;
		}

	}
	break;
	case PIXEL_ENCODING_RGB:
		color_space = COLOR_SPACE_SRGB;
		break;

	default:
		WARN_ON(1);
		break;
	}

	return color_space;
}

4978 4979 4980
static bool adjust_colour_depth_from_display_info(
	struct dc_crtc_timing *timing_out,
	const struct drm_display_info *info)
4981
{
4982
	enum dc_color_depth depth = timing_out->display_color_depth;
4983 4984
	int normalized_clk;
	do {
4985
		normalized_clk = timing_out->pix_clk_100hz / 10;
4986 4987 4988 4989
		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
			normalized_clk /= 2;
		/* Adjusting pix clock following on HDMI spec based on colour depth */
4990 4991 4992
		switch (depth) {
		case COLOR_DEPTH_888:
			break;
4993 4994 4995 4996 4997 4998 4999 5000 5001 5002
		case COLOR_DEPTH_101010:
			normalized_clk = (normalized_clk * 30) / 24;
			break;
		case COLOR_DEPTH_121212:
			normalized_clk = (normalized_clk * 36) / 24;
			break;
		case COLOR_DEPTH_161616:
			normalized_clk = (normalized_clk * 48) / 24;
			break;
		default:
5003 5004
			/* The above depths are the only ones valid for HDMI. */
			return false;
5005
		}
5006 5007 5008 5009 5010 5011
		if (normalized_clk <= info->max_tmds_clock) {
			timing_out->display_color_depth = depth;
			return true;
		}
	} while (--depth > COLOR_DEPTH_666);
	return false;
5012
}
5013

5014 5015 5016 5017 5018
static void fill_stream_properties_from_drm_display_mode(
	struct dc_stream_state *stream,
	const struct drm_display_mode *mode_in,
	const struct drm_connector *connector,
	const struct drm_connector_state *connector_state,
5019 5020
	const struct dc_stream_state *old_stream,
	int requested_bpc)
5021 5022
{
	struct dc_crtc_timing *timing_out = &stream->timing;
5023
	const struct drm_display_info *info = &connector->display_info;
5024
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5025 5026
	struct hdmi_vendor_infoframe hv_frame;
	struct hdmi_avi_infoframe avi_frame;
5027

5028 5029 5030
	memset(&hv_frame, 0, sizeof(hv_frame));
	memset(&avi_frame, 0, sizeof(avi_frame));

5031 5032 5033 5034 5035
	timing_out->h_border_left = 0;
	timing_out->h_border_right = 0;
	timing_out->v_border_top = 0;
	timing_out->v_border_bottom = 0;
	/* TODO: un-hardcode */
5036
	if (drm_mode_is_420_only(info, mode_in)
5037
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5038
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5039 5040 5041
	else if (drm_mode_is_420_also(info, mode_in)
			&& aconnector->force_yuv420_output)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
5042
	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
5043
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5044 5045 5046 5047 5048 5049
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
	else
		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;

	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
	timing_out->display_color_depth = convert_color_depth_from_display_info(
5050 5051 5052
		connector,
		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
		requested_bpc);
5053 5054
	timing_out->scan_type = SCANNING_TYPE_NODATA;
	timing_out->hdmi_vic = 0;
5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066

	if(old_stream) {
		timing_out->vic = old_stream->timing.vic;
		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
	} else {
		timing_out->vic = drm_match_cea_mode(mode_in);
		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
	}
5067

5068 5069 5070 5071 5072 5073 5074
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
		drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in);
		timing_out->vic = avi_frame.video_code;
		drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in);
		timing_out->hdmi_vic = hv_frame.vic;
	}

5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087
	timing_out->h_addressable = mode_in->crtc_hdisplay;
	timing_out->h_total = mode_in->crtc_htotal;
	timing_out->h_sync_width =
		mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
	timing_out->h_front_porch =
		mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
	timing_out->v_total = mode_in->crtc_vtotal;
	timing_out->v_addressable = mode_in->crtc_vdisplay;
	timing_out->v_front_porch =
		mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
	timing_out->v_sync_width =
		mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
	timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
5088 5089 5090 5091
	timing_out->aspect_ratio = get_aspect_ratio(mode_in);

	stream->output_color_space = get_output_color_space(timing_out);

5092 5093
	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
5094 5095 5096 5097 5098 5099 5100 5101
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
		    drm_mode_is_420_also(info, mode_in) &&
		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
			adjust_colour_depth_from_display_info(timing_out, info);
		}
	}
5102 5103
}

5104 5105 5106
static void fill_audio_info(struct audio_info *audio_info,
			    const struct drm_connector *drm_connector,
			    const struct dc_sink *dc_sink)
5107 5108 5109 5110 5111 5112 5113 5114 5115 5116
{
	int i = 0;
	int cea_revision = 0;
	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;

	audio_info->manufacture_id = edid_caps->manufacturer_id;
	audio_info->product_id = edid_caps->product_id;

	cea_revision = drm_connector->display_info.cea_rev;

5117
	strscpy(audio_info->display_name,
5118
		edid_caps->display_name,
5119
		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
5120

5121
	if (cea_revision >= 3) {
5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139
		audio_info->mode_count = edid_caps->audio_mode_count;

		for (i = 0; i < audio_info->mode_count; ++i) {
			audio_info->modes[i].format_code =
					(enum audio_format_code)
					(edid_caps->audio_modes[i].format_code);
			audio_info->modes[i].channel_count =
					edid_caps->audio_modes[i].channel_count;
			audio_info->modes[i].sample_rates.all =
					edid_caps->audio_modes[i].sample_rate;
			audio_info->modes[i].sample_size =
					edid_caps->audio_modes[i].sample_size;
		}
	}

	audio_info->flags.all = edid_caps->speaker_flags;

	/* TODO: We only check for the progressive mode, check for interlace mode too */
5140
	if (drm_connector->latency_present[0]) {
5141 5142 5143 5144 5145 5146 5147 5148
		audio_info->video_latency = drm_connector->video_latency[0];
		audio_info->audio_latency = drm_connector->audio_latency[0];
	}

	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */

}

5149 5150 5151
static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
				      struct drm_display_mode *dst_mode)
5152 5153 5154 5155 5156 5157
{
	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
	dst_mode->crtc_clock = src_mode->crtc_clock;
	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
5158
	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
5159 5160 5161 5162 5163 5164 5165 5166 5167 5168
	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
	dst_mode->crtc_htotal = src_mode->crtc_htotal;
	dst_mode->crtc_hskew = src_mode->crtc_hskew;
	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
}

5169 5170 5171 5172
static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
					const struct drm_display_mode *native_mode,
					bool scale_enabled)
5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184
{
	if (scale_enabled) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else if (native_mode->clock == drm_mode->clock &&
			native_mode->htotal == drm_mode->htotal &&
			native_mode->vtotal == drm_mode->vtotal) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else {
		/* no scaling nor amdgpu inserted, no need to patch */
	}
}

5185 5186
static struct dc_sink *
create_fake_sink(struct amdgpu_dm_connector *aconnector)
5187 5188
{
	struct dc_sink_init_data sink_init_data = { 0 };
5189
	struct dc_sink *sink = NULL;
5190 5191 5192 5193
	sink_init_data.link = aconnector->dc_link;
	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;

	sink = dc_sink_create(&sink_init_data);
5194
	if (!sink) {
5195
		DRM_ERROR("Failed to create sink!\n");
5196
		return NULL;
5197
	}
5198
	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
5199

5200
	return sink;
5201 5202
}

5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220
static void set_multisync_trigger_params(
		struct dc_stream_state *stream)
{
	if (stream->triggered_crtc_reset.enabled) {
		stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
	}
}

static void set_master_stream(struct dc_stream_state *stream_set[],
			      int stream_count)
{
	int j, highest_rfr = 0, master_stream = 0;

	for (j = 0;  j < stream_count; j++) {
		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
			int refresh_rate = 0;

5221
			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
5222 5223 5224 5225 5226 5227 5228 5229
				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
			if (refresh_rate > highest_rfr) {
				highest_rfr = refresh_rate;
				master_stream = j;
			}
		}
	}
	for (j = 0;  j < stream_count; j++) {
5230
		if (stream_set[j])
5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243
			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
	}
}

static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
{
	int i = 0;

	if (context->stream_count < 2)
		return;
	for (i = 0; i < context->stream_count ; i++) {
		if (!context->streams[i])
			continue;
5244 5245
		/*
		 * TODO: add a function to read AMD VSDB bits and set
5246
		 * crtc_sync_master.multi_sync_enabled flag
5247
		 * For now it's set to false
5248 5249 5250 5251 5252 5253
		 */
		set_multisync_trigger_params(context->streams[i]);
	}
	set_master_stream(context->streams, context->stream_count);
}

5254 5255 5256
static struct dc_stream_state *
create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
		       const struct drm_display_mode *drm_mode,
5257
		       const struct dm_connector_state *dm_state,
5258 5259
		       const struct dc_stream_state *old_stream,
		       int requested_bpc)
5260 5261
{
	struct drm_display_mode *preferred_mode = NULL;
5262
	struct drm_connector *drm_connector;
5263 5264
	const struct drm_connector_state *con_state =
		dm_state ? &dm_state->base : NULL;
5265
	struct dc_stream_state *stream = NULL;
5266 5267
	struct drm_display_mode mode = *drm_mode;
	bool native_mode_found = false;
5268
	bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false;
5269
	int mode_refresh;
5270
	int preferred_refresh = 0;
5271
#if defined(CONFIG_DRM_AMD_DC_DCN)
5272 5273
	struct dsc_dec_dpcd_caps dsc_caps;
	uint32_t link_bandwidth_kbps;
5274
#endif
5275
	struct dc_sink *sink = NULL;
5276
	if (aconnector == NULL) {
5277
		DRM_ERROR("aconnector is NULL!\n");
5278
		return stream;
5279 5280 5281
	}

	drm_connector = &aconnector->base;
5282

5283
	if (!aconnector->dc_sink) {
5284 5285 5286
		sink = create_fake_sink(aconnector);
		if (!sink)
			return stream;
5287 5288
	} else {
		sink = aconnector->dc_sink;
5289
		dc_sink_retain(sink);
5290
	}
5291

5292
	stream = dc_create_stream_for_sink(sink);
5293

5294
	if (stream == NULL) {
5295
		DRM_ERROR("Failed to create stream for sink!\n");
5296
		goto finish;
5297 5298
	}

5299 5300
	stream->dm_stream_context = aconnector;

5301 5302 5303
	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
		drm_connector->display_info.hdmi.scdc.scrambling.low_rates;

5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316
	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
		/* Search for preferred mode */
		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
			native_mode_found = true;
			break;
		}
	}
	if (!native_mode_found)
		preferred_mode = list_first_entry_or_null(
				&aconnector->base.modes,
				struct drm_display_mode,
				head);

5317 5318
	mode_refresh = drm_mode_vrefresh(&mode);

5319
	if (preferred_mode == NULL) {
5320 5321
		/*
		 * This may not be an error, the use case is when we have no
5322 5323 5324 5325
		 * usermode calls to reset and set mode upon hotplug. In this
		 * case, we call set mode ourselves to restore the previous mode
		 * and the modelist may not be filled in in time.
		 */
5326
		DRM_DEBUG_DRIVER("No preferred mode found\n");
5327
	} else {
5328
		decide_crtc_timing_for_drm_display_mode(
5329
				&mode, preferred_mode,
5330
				dm_state ? (dm_state->scaling != RMX_OFF) : false);
5331
		preferred_refresh = drm_mode_vrefresh(preferred_mode);
5332 5333
	}

5334
	if (!dm_state)
5335 5336
		drm_mode_set_crtcinfo(&mode, 0);

5337
	/*
5338 5339 5340
	* If scaling is enabled and refresh rate didn't change
	* we copy the vic and polarities of the old timings
	*/
5341 5342 5343
	if (!scale || mode_refresh != preferred_refresh)
		fill_stream_properties_from_drm_display_mode(stream,
			&mode, &aconnector->base, con_state, NULL, requested_bpc);
5344
	else
5345 5346
		fill_stream_properties_from_drm_display_mode(stream,
			&mode, &aconnector->base, con_state, old_stream, requested_bpc);
5347

5348 5349 5350
	stream->timing.flags.DSC = 0;

	if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
5351
#if defined(CONFIG_DRM_AMD_DC_DCN)
5352 5353
		dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
5354
				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
5355 5356 5357 5358
				      &dsc_caps);
		link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
							     dc_link_get_link_cap(aconnector->dc_link));

5359
		if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) {
5360
			/* Set DSC policy according to dsc_clock_en */
5361 5362
			dc_dsc_policy_set_enable_dsc_when_not_needed(
				aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
5363

5364
			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
5365
						  &dsc_caps,
5366
						  aconnector->dc_link->ctx->dc->debug.dsc_min_slice_height_override,
5367
						  0,
5368 5369 5370 5371
						  link_bandwidth_kbps,
						  &stream->timing,
						  &stream->timing.dsc_cfg))
				stream->timing.flags.DSC = 1;
5372
			/* Overwrite the stream flag if DSC is enabled through debugfs */
5373
			if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
5374
				stream->timing.flags.DSC = 1;
5375

5376 5377
			if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
				stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
5378

5379 5380
			if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
				stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
5381 5382 5383

			if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
				stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
5384
		}
5385
#endif
5386
	}
5387

5388 5389 5390 5391 5392
	update_stream_scaling_settings(&mode, dm_state, stream);

	fill_audio_info(
		&stream->audio_info,
		drm_connector,
5393
		sink);
5394

5395
	update_stream_signal(stream, sink);
5396

5397
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
5398 5399
		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);

5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411
	if (stream->link->psr_settings.psr_feature_enabled) {
		//
		// should decide stream support vsc sdp colorimetry capability
		// before building vsc info packet
		//
		stream->use_vsc_sdp_for_colorimetry = false;
		if (aconnector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
			stream->use_vsc_sdp_for_colorimetry =
				aconnector->dc_sink->is_vsc_sdp_colorimetry_supported;
		} else {
			if (stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED)
				stream->use_vsc_sdp_for_colorimetry = true;
R
Roman Li 已提交
5412
		}
5413
		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket);
R
Roman Li 已提交
5414
	}
5415
finish:
5416
	dc_sink_release(sink);
5417

5418 5419 5420
	return stream;
}

5421
static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
5422 5423 5424 5425 5426 5427
{
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static void dm_crtc_destroy_state(struct drm_crtc *crtc,
5428
				  struct drm_crtc_state *state)
5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453
{
	struct dm_crtc_state *cur = to_dm_crtc_state(state);

	/* TODO Destroy dc_stream objects are stream object is flattened */
	if (cur->stream)
		dc_stream_release(cur->stream);


	__drm_atomic_helper_crtc_destroy_state(state);


	kfree(state);
}

static void dm_crtc_reset_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state;

	if (crtc->state)
		dm_crtc_destroy_state(crtc, crtc->state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (WARN_ON(!state))
		return;

5454
	__drm_atomic_helper_crtc_reset(crtc, &state->base);
5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466
}

static struct drm_crtc_state *
dm_crtc_duplicate_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state, *cur;

	cur = to_dm_crtc_state(crtc->state);

	if (WARN_ON(!crtc->state))
		return NULL;

5467
	state = kzalloc(sizeof(*state), GFP_KERNEL);
5468 5469
	if (!state)
		return NULL;
5470 5471 5472 5473 5474 5475 5476 5477

	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);

	if (cur->stream) {
		state->stream = cur->stream;
		dc_stream_retain(state->stream);
	}

5478
	state->active_planes = cur->active_planes;
5479
	state->vrr_infopacket = cur->vrr_infopacket;
5480
	state->abm_level = cur->abm_level;
5481 5482
	state->vrr_supported = cur->vrr_supported;
	state->freesync_config = cur->freesync_config;
5483 5484
	state->cm_has_degamma = cur->cm_has_degamma;
	state->cm_is_degamma_srgb = cur->cm_is_degamma_srgb;
5485 5486 5487 5488 5489
	/* TODO Duplicate dc_stream after objects are stream object is flattened */

	return &state->base;
}

5490 5491 5492 5493 5494 5495 5496 5497 5498
#ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
int amdgpu_dm_crtc_late_register(struct drm_crtc *crtc)
{
	crtc_debugfs_init(crtc);

	return 0;
}
#endif

5499 5500 5501 5502
static inline int dm_set_vupdate_irq(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
5503
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
5504 5505 5506 5507 5508 5509 5510 5511 5512 5513
	int rc;

	irq_source = IRQ_TYPE_VUPDATE + acrtc->otg_inst;

	rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;

	DRM_DEBUG_DRIVER("crtc %d - vupdate irq %sabling: r=%d\n",
			 acrtc->crtc_id, enable ? "en" : "dis", rc);
	return rc;
}
5514 5515 5516 5517 5518

static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
5519
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
5520
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
5521
#if defined(CONFIG_DRM_AMD_DC_DCN)
5522
	struct amdgpu_display_manager *dm = &adev->dm;
5523 5524
	unsigned long flags;
#endif
5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537
	int rc = 0;

	if (enable) {
		/* vblank irq on -> Only need vupdate irq in vrr mode */
		if (amdgpu_dm_vrr_active(acrtc_state))
			rc = dm_set_vupdate_irq(crtc, true);
	} else {
		/* vblank irq off -> vupdate irq off */
		rc = dm_set_vupdate_irq(crtc, false);
	}

	if (rc)
		return rc;
5538 5539

	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
5540 5541 5542 5543

	if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
		return -EBUSY;

5544 5545 5546
	if (amdgpu_in_reset(adev))
		return 0;

5547
#if defined(CONFIG_DRM_AMD_DC_DCN)
5548 5549 5550 5551 5552 5553
	spin_lock_irqsave(&dm->vblank_lock, flags);
	dm->vblank_workqueue->dm = dm;
	dm->vblank_workqueue->otg_inst = acrtc->otg_inst;
	dm->vblank_workqueue->enable = enable;
	spin_unlock_irqrestore(&dm->vblank_lock, flags);
	schedule_work(&dm->vblank_workqueue->mall_work);
5554
#endif
5555 5556

	return 0;
5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568
}

static int dm_enable_vblank(struct drm_crtc *crtc)
{
	return dm_set_vblank(crtc, true);
}

static void dm_disable_vblank(struct drm_crtc *crtc)
{
	dm_set_vblank(crtc, false);
}

5569 5570 5571 5572 5573 5574 5575 5576
/* Implemented only the options currently availible for the driver */
static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
	.reset = dm_crtc_reset_state,
	.destroy = amdgpu_dm_crtc_destroy,
	.set_config = drm_atomic_helper_set_config,
	.page_flip = drm_atomic_helper_page_flip,
	.atomic_duplicate_state = dm_crtc_duplicate_state,
	.atomic_destroy_state = dm_crtc_destroy_state,
5577
	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
5578
	.verify_crc_source = amdgpu_dm_crtc_verify_crc_source,
5579
	.get_crc_sources = amdgpu_dm_crtc_get_crc_sources,
5580
	.get_vblank_counter = amdgpu_get_vblank_counter_kms,
5581 5582
	.enable_vblank = dm_enable_vblank,
	.disable_vblank = dm_disable_vblank,
5583
	.get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
5584 5585 5586
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
	.late_register = amdgpu_dm_crtc_late_register,
#endif
5587 5588 5589 5590 5591 5592
};

static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
{
	bool connected;
5593
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5594

5595 5596
	/*
	 * Notes:
5597 5598
	 * 1. This interface is NOT called in context of HPD irq.
	 * 2. This interface *is called* in context of user-mode ioctl. Which
5599 5600
	 * makes it a bad place for *any* MST-related activity.
	 */
5601

5602 5603
	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
	    !aconnector->fake_enable)
5604 5605 5606 5607
		connected = (aconnector->dc_sink != NULL);
	else
		connected = (aconnector->base.force == DRM_FORCE_ON);

5608 5609
	update_subconnector_property(aconnector);

5610 5611 5612 5613
	return (connected ? connector_status_connected :
			connector_status_disconnected);
}

5614 5615 5616 5617
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *connector_state,
					    struct drm_property *property,
					    uint64_t val)
5618 5619
{
	struct drm_device *dev = connector->dev;
5620
	struct amdgpu_device *adev = drm_to_adev(dev);
5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660
	struct dm_connector_state *dm_old_state =
		to_dm_connector_state(connector->state);
	struct dm_connector_state *dm_new_state =
		to_dm_connector_state(connector_state);

	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		enum amdgpu_rmx_type rmx_type;

		switch (val) {
		case DRM_MODE_SCALE_CENTER:
			rmx_type = RMX_CENTER;
			break;
		case DRM_MODE_SCALE_ASPECT:
			rmx_type = RMX_ASPECT;
			break;
		case DRM_MODE_SCALE_FULLSCREEN:
			rmx_type = RMX_FULL;
			break;
		case DRM_MODE_SCALE_NONE:
		default:
			rmx_type = RMX_OFF;
			break;
		}

		if (dm_old_state->scaling == rmx_type)
			return 0;

		dm_new_state->scaling = rmx_type;
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		dm_new_state->underscan_hborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		dm_new_state->underscan_vborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		dm_new_state->underscan_enable = val;
		ret = 0;
5661 5662 5663
	} else if (property == adev->mode_info.abm_level_property) {
		dm_new_state->abm_level = val;
		ret = 0;
5664 5665 5666 5667 5668
	}

	return ret;
}

5669 5670 5671 5672
int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val)
5673 5674
{
	struct drm_device *dev = connector->dev;
5675
	struct amdgpu_device *adev = drm_to_adev(dev);
5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705
	struct dm_connector_state *dm_state =
		to_dm_connector_state(state);
	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		switch (dm_state->scaling) {
		case RMX_CENTER:
			*val = DRM_MODE_SCALE_CENTER;
			break;
		case RMX_ASPECT:
			*val = DRM_MODE_SCALE_ASPECT;
			break;
		case RMX_FULL:
			*val = DRM_MODE_SCALE_FULLSCREEN;
			break;
		case RMX_OFF:
		default:
			*val = DRM_MODE_SCALE_NONE;
			break;
		}
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		*val = dm_state->underscan_hborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		*val = dm_state->underscan_vborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		*val = dm_state->underscan_enable;
		ret = 0;
5706 5707 5708
	} else if (property == adev->mode_info.abm_level_property) {
		*val = dm_state->abm_level;
		ret = 0;
5709
	}
5710

5711 5712 5713
	return ret;
}

5714 5715 5716 5717 5718 5719 5720
static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
{
	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);

	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
}

5721
static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
5722
{
5723
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5724
	const struct dc_link *link = aconnector->dc_link;
5725
	struct amdgpu_device *adev = drm_to_adev(connector->dev);
5726
	struct amdgpu_display_manager *dm = &adev->dm;
5727

5728 5729 5730 5731 5732 5733 5734
	/*
	 * Call only if mst_mgr was iniitalized before since it's not done
	 * for all connector types.
	 */
	if (aconnector->mst_mgr.dev)
		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);

5735 5736 5737
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

5738
	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
5739 5740 5741 5742
	    link->type != dc_connection_none &&
	    dm->backlight_dev) {
		backlight_device_unregister(dm->backlight_dev);
		dm->backlight_dev = NULL;
5743 5744
	}
#endif
5745 5746 5747 5748 5749 5750 5751 5752

	if (aconnector->dc_em_sink)
		dc_sink_release(aconnector->dc_em_sink);
	aconnector->dc_em_sink = NULL;
	if (aconnector->dc_sink)
		dc_sink_release(aconnector->dc_sink);
	aconnector->dc_sink = NULL;

5753
	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
5754 5755
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);
5756 5757 5758 5759
	if (aconnector->i2c) {
		i2c_del_adapter(&aconnector->i2c->base);
		kfree(aconnector->i2c);
	}
5760
	kfree(aconnector->dm_dp_aux.aux.name);
5761

5762 5763 5764 5765 5766 5767 5768 5769
	kfree(connector);
}

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

5770 5771 5772
	if (connector->state)
		__drm_atomic_helper_connector_destroy_state(connector->state);

5773 5774 5775 5776 5777 5778 5779 5780 5781
	kfree(state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);

	if (state) {
		state->scaling = RMX_OFF;
		state->underscan_enable = false;
		state->underscan_hborder = 0;
		state->underscan_vborder = 0;
5782
		state->base.max_requested_bpc = 8;
5783 5784
		state->vcpi_slots = 0;
		state->pbn = 0;
5785 5786 5787
		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
			state->abm_level = amdgpu_dm_abm_level;

5788
		__drm_atomic_helper_connector_reset(connector, &state->base);
5789 5790 5791
	}
}

5792 5793
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
5794 5795 5796 5797 5798 5799 5800
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

	struct dm_connector_state *new_state =
			kmemdup(state, sizeof(*state), GFP_KERNEL);

5801 5802
	if (!new_state)
		return NULL;
5803

5804 5805 5806
	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);

	new_state->freesync_capable = state->freesync_capable;
5807
	new_state->abm_level = state->abm_level;
5808 5809 5810 5811
	new_state->scaling = state->scaling;
	new_state->underscan_enable = state->underscan_enable;
	new_state->underscan_hborder = state->underscan_hborder;
	new_state->underscan_vborder = state->underscan_vborder;
5812 5813
	new_state->vcpi_slots = state->vcpi_slots;
	new_state->pbn = state->pbn;
5814
	return &new_state->base;
5815 5816
}

5817 5818 5819 5820 5821
static int
amdgpu_dm_connector_late_register(struct drm_connector *connector)
{
	struct amdgpu_dm_connector *amdgpu_dm_connector =
		to_amdgpu_dm_connector(connector);
5822
	int r;
5823

5824 5825 5826 5827 5828 5829 5830 5831 5832
	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
		if (r)
			return r;
	}

#if defined(CONFIG_DEBUG_FS)
5833 5834 5835 5836 5837 5838
	connector_debugfs_init(amdgpu_dm_connector);
#endif

	return 0;
}

5839 5840 5841 5842 5843 5844 5845 5846
static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
	.reset = amdgpu_dm_connector_funcs_reset,
	.detect = amdgpu_dm_connector_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = amdgpu_dm_connector_destroy,
	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
5847
	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
5848
	.late_register = amdgpu_dm_connector_late_register,
5849
	.early_unregister = amdgpu_dm_connector_unregister
5850 5851 5852 5853 5854 5855 5856
};

static int get_modes(struct drm_connector *connector)
{
	return amdgpu_dm_connector_get_modes(connector);
}

5857
static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
5858 5859 5860 5861 5862
{
	struct dc_sink_init_data init_params = {
			.link = aconnector->dc_link,
			.sink_signal = SIGNAL_TYPE_VIRTUAL
	};
5863
	struct edid *edid;
5864

5865
	if (!aconnector->base.edid_blob_ptr) {
5866 5867 5868 5869 5870 5871 5872 5873
		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
				aconnector->base.name);

		aconnector->base.force = DRM_FORCE_OFF;
		aconnector->base.override_edid = false;
		return;
	}

5874 5875
	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;

5876 5877 5878 5879 5880 5881 5882 5883
	aconnector->edid = edid;

	aconnector->dc_em_sink = dc_link_add_remote_sink(
		aconnector->dc_link,
		(uint8_t *)edid,
		(edid->extensions + 1) * EDID_LENGTH,
		&init_params);

5884
	if (aconnector->base.force == DRM_FORCE_ON) {
5885 5886 5887
		aconnector->dc_sink = aconnector->dc_link->local_sink ?
		aconnector->dc_link->local_sink :
		aconnector->dc_em_sink;
5888 5889
		dc_sink_retain(aconnector->dc_sink);
	}
5890 5891
}

5892
static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
5893 5894 5895
{
	struct dc_link *link = (struct dc_link *)aconnector->dc_link;

5896 5897
	/*
	 * In case of headless boot with force on for DP managed connector
5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909
	 * Those settings have to be != 0 to get initial modeset
	 */
	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
	}


	aconnector->base.override_edid = true;
	create_eml_sink(aconnector);
}

5910 5911 5912 5913 5914 5915 5916
static struct dc_stream_state *
create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector,
				const struct drm_display_mode *drm_mode,
				const struct dm_connector_state *dm_state,
				const struct dc_stream_state *old_stream)
{
	struct drm_connector *connector = &aconnector->base;
5917
	struct amdgpu_device *adev = drm_to_adev(connector->dev);
5918
	struct dc_stream_state *stream;
5919 5920
	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934
	enum dc_status dc_result = DC_OK;

	do {
		stream = create_stream_for_sink(aconnector, drm_mode,
						dm_state, old_stream,
						requested_bpc);
		if (stream == NULL) {
			DRM_ERROR("Failed to create stream for sink!\n");
			break;
		}

		dc_result = dc_validate_stream(adev->dm.dc, stream);

		if (dc_result != DC_OK) {
5935
			DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n",
5936 5937 5938
				      drm_mode->hdisplay,
				      drm_mode->vdisplay,
				      drm_mode->clock,
5939 5940
				      dc_result,
				      dc_status_to_str(dc_result));
5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951

			dc_stream_release(stream);
			stream = NULL;
			requested_bpc -= 2; /* lower bpc to retry validation */
		}

	} while (stream == NULL && requested_bpc >= 6);

	return stream;
}

5952
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
5953
				   struct drm_display_mode *mode)
5954 5955 5956 5957
{
	int result = MODE_ERROR;
	struct dc_sink *dc_sink;
	/* TODO: Unhardcode stream count */
5958
	struct dc_stream_state *stream;
5959
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
5960 5961 5962 5963 5964

	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
		return result;

5965 5966
	/*
	 * Only run this the first time mode_valid is called to initilialize
5967 5968 5969 5970 5971 5972
	 * EDID mgmt
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
		!aconnector->dc_em_sink)
		handle_edid_mgmt(aconnector);

5973
	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
5974

5975 5976
	if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
				aconnector->base.force != DRM_FORCE_ON) {
5977 5978 5979 5980
		DRM_ERROR("dc_sink is NULL!\n");
		goto fail;
	}

5981 5982 5983
	stream = create_validate_stream_for_sink(aconnector, mode, NULL, NULL);
	if (stream) {
		dc_stream_release(stream);
5984
		result = MODE_OK;
5985
	}
5986 5987 5988 5989 5990 5991

fail:
	/* TODO: error handling*/
	return result;
}

5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071
static int fill_hdr_info_packet(const struct drm_connector_state *state,
				struct dc_info_packet *out)
{
	struct hdmi_drm_infoframe frame;
	unsigned char buf[30]; /* 26 + 4 */
	ssize_t len;
	int ret, i;

	memset(out, 0, sizeof(*out));

	if (!state->hdr_output_metadata)
		return 0;

	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
	if (ret)
		return ret;

	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
	if (len < 0)
		return (int)len;

	/* Static metadata is a fixed 26 bytes + 4 byte header. */
	if (len != 30)
		return -EINVAL;

	/* Prepare the infopacket for DC. */
	switch (state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		out->hb0 = 0x87; /* type */
		out->hb1 = 0x01; /* version */
		out->hb2 = 0x1A; /* length */
		out->sb[0] = buf[3]; /* checksum */
		i = 1;
		break;

	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
		out->hb0 = 0x00; /* sdp id, zero */
		out->hb1 = 0x87; /* type */
		out->hb2 = 0x1D; /* payload len - 1 */
		out->hb3 = (0x13 << 2); /* sdp version */
		out->sb[0] = 0x01; /* version */
		out->sb[1] = 0x1A; /* length */
		i = 2;
		break;

	default:
		return -EINVAL;
	}

	memcpy(&out->sb[i], &buf[4], 26);
	out->valid = true;

	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
		       sizeof(out->sb), false);

	return 0;
}

static bool
is_hdr_metadata_different(const struct drm_connector_state *old_state,
			  const struct drm_connector_state *new_state)
{
	struct drm_property_blob *old_blob = old_state->hdr_output_metadata;
	struct drm_property_blob *new_blob = new_state->hdr_output_metadata;

	if (old_blob != new_blob) {
		if (old_blob && new_blob &&
		    old_blob->length == new_blob->length)
			return memcmp(old_blob->data, new_blob->data,
				      old_blob->length);

		return true;
	}

	return false;
}

static int
amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
6072
				 struct drm_atomic_state *state)
6073
{
6074 6075
	struct drm_connector_state *new_con_state =
		drm_atomic_get_new_connector_state(state, conn);
6076 6077 6078 6079 6080 6081
	struct drm_connector_state *old_con_state =
		drm_atomic_get_old_connector_state(state, conn);
	struct drm_crtc *crtc = new_con_state->crtc;
	struct drm_crtc_state *new_crtc_state;
	int ret;

6082 6083
	trace_amdgpu_dm_connector_atomic_check(new_con_state);

6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101
	if (!crtc)
		return 0;

	if (is_hdr_metadata_different(old_con_state, new_con_state)) {
		struct dc_info_packet hdr_infopacket;

		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
		if (ret)
			return ret;

		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
		if (IS_ERR(new_crtc_state))
			return PTR_ERR(new_crtc_state);

		/*
		 * DC considers the stream backends changed if the
		 * static metadata changes. Forcing the modeset also
		 * gives a simple way for userspace to switch from
6102 6103 6104 6105 6106 6107
		 * 8bpc to 10bpc when setting the metadata to enter
		 * or exit HDR.
		 *
		 * Changing the static metadata after it's been
		 * set is permissible, however. So only force a
		 * modeset if we're entering or exiting HDR.
6108
		 */
6109 6110 6111
		new_crtc_state->mode_changed =
			!old_con_state->hdr_output_metadata ||
			!new_con_state->hdr_output_metadata;
6112 6113 6114 6115 6116
	}

	return 0;
}

6117 6118 6119
static const struct drm_connector_helper_funcs
amdgpu_dm_connector_helper_funcs = {
	/*
6120
	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
6121
	 * modes will be filtered by drm_mode_validate_size(), and those modes
6122
	 * are missing after user start lightdm. So we need to renew modes list.
6123 6124
	 * in get_modes call back, not just return the modes count
	 */
6125 6126
	.get_modes = get_modes,
	.mode_valid = amdgpu_dm_connector_mode_valid,
6127
	.atomic_check = amdgpu_dm_connector_atomic_check,
6128 6129 6130 6131 6132 6133
};

static void dm_crtc_helper_disable(struct drm_crtc *crtc)
{
}

6134
static int count_crtc_active_planes(struct drm_crtc_state *new_crtc_state)
6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162
{
	struct drm_atomic_state *state = new_crtc_state->state;
	struct drm_plane *plane;
	int num_active = 0;

	drm_for_each_plane_mask(plane, state->dev, new_crtc_state->plane_mask) {
		struct drm_plane_state *new_plane_state;

		/* Cursor planes are "fake". */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		new_plane_state = drm_atomic_get_new_plane_state(state, plane);

		if (!new_plane_state) {
			/*
			 * The plane is enable on the CRTC and hasn't changed
			 * state. This means that it previously passed
			 * validation and is therefore enabled.
			 */
			num_active += 1;
			continue;
		}

		/* We need a framebuffer to be considered enabled. */
		num_active += (new_plane_state->fb != NULL);
	}

6163 6164 6165
	return num_active;
}

6166 6167
static void dm_update_crtc_active_planes(struct drm_crtc *crtc,
					 struct drm_crtc_state *new_crtc_state)
6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178
{
	struct dm_crtc_state *dm_new_crtc_state =
		to_dm_crtc_state(new_crtc_state);

	dm_new_crtc_state->active_planes = 0;

	if (!dm_new_crtc_state->stream)
		return;

	dm_new_crtc_state->active_planes =
		count_crtc_active_planes(new_crtc_state);
6179 6180
}

6181
static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
6182
				       struct drm_atomic_state *state)
6183
{
6184 6185
	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
									  crtc);
6186
	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
6187
	struct dc *dc = adev->dm.dc;
6188
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6189 6190
	int ret = -EINVAL;

6191
	trace_amdgpu_dm_crtc_atomic_check(crtc_state);
6192

6193
	dm_update_crtc_active_planes(crtc, crtc_state);
6194

6195
	if (unlikely(!dm_crtc_state->stream &&
6196
		     modeset_required(crtc_state, NULL, dm_crtc_state->stream))) {
6197 6198 6199 6200
		WARN_ON(1);
		return ret;
	}

6201
	/*
6202 6203 6204 6205
	 * We require the primary plane to be enabled whenever the CRTC is, otherwise
	 * drm_mode_cursor_universal may end up trying to enable the cursor plane while all other
	 * planes are disabled, which is not supported by the hardware. And there is legacy
	 * userspace which stops using the HW cursor altogether in response to the resulting EINVAL.
6206
	 */
6207
	if (crtc_state->enable &&
6208 6209
	    !(crtc_state->plane_mask & drm_plane_mask(crtc->primary))) {
		DRM_DEBUG_ATOMIC("Can't enable a CRTC without enabling the primary plane\n");
6210
		return -EINVAL;
6211
	}
6212

6213 6214 6215 6216
	/* In some use cases, like reset, no stream is attached */
	if (!dm_crtc_state->stream)
		return 0;

6217
	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
6218 6219
		return 0;

6220
	DRM_DEBUG_ATOMIC("Failed DC stream validation\n");
6221 6222 6223
	return ret;
}

6224 6225 6226
static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
				      const struct drm_display_mode *mode,
				      struct drm_display_mode *adjusted_mode)
6227 6228 6229 6230 6231 6232 6233
{
	return true;
}

static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
	.disable = dm_crtc_helper_disable,
	.atomic_check = dm_crtc_helper_atomic_check,
6234 6235
	.mode_fixup = dm_crtc_helper_mode_fixup,
	.get_scanout_position = amdgpu_crtc_get_scanout_position,
6236 6237 6238 6239 6240 6241 6242
};

static void dm_encoder_helper_disable(struct drm_encoder *encoder)
{

}

6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263
static int convert_dc_color_depth_into_bpc (enum dc_color_depth display_color_depth)
{
	switch (display_color_depth) {
		case COLOR_DEPTH_666:
			return 6;
		case COLOR_DEPTH_888:
			return 8;
		case COLOR_DEPTH_101010:
			return 10;
		case COLOR_DEPTH_121212:
			return 12;
		case COLOR_DEPTH_141414:
			return 14;
		case COLOR_DEPTH_161616:
			return 16;
		default:
			break;
		}
	return 0;
}

6264 6265 6266
static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
					  struct drm_crtc_state *crtc_state,
					  struct drm_connector_state *conn_state)
6267
{
6268 6269 6270 6271 6272 6273 6274 6275 6276
	struct drm_atomic_state *state = crtc_state->state;
	struct drm_connector *connector = conn_state->connector;
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
	struct drm_dp_mst_topology_mgr *mst_mgr;
	struct drm_dp_mst_port *mst_port;
	enum dc_color_depth color_depth;
	int clock, bpp = 0;
6277
	bool is_y420 = false;
6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288

	if (!aconnector->port || !aconnector->dc_sink)
		return 0;

	mst_port = aconnector->port;
	mst_mgr = &aconnector->mst_port->mst_mgr;

	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
		return 0;

	if (!state->duplicated) {
6289
		int max_bpc = conn_state->max_requested_bpc;
6290 6291
		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
				aconnector->force_yuv420_output;
6292 6293 6294
		color_depth = convert_color_depth_from_display_info(connector,
								    is_y420,
								    max_bpc);
6295 6296
		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
		clock = adjusted_mode->clock;
6297
		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp, false);
6298 6299 6300 6301
	}
	dm_new_connector_state->vcpi_slots = drm_dp_atomic_find_vcpi_slots(state,
									   mst_mgr,
									   mst_port,
6302
									   dm_new_connector_state->pbn,
6303
									   dm_mst_get_pbn_divider(aconnector->dc_link));
6304 6305 6306 6307
	if (dm_new_connector_state->vcpi_slots < 0) {
		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
		return dm_new_connector_state->vcpi_slots;
	}
6308 6309 6310 6311 6312 6313 6314 6315
	return 0;
}

const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
	.disable = dm_encoder_helper_disable,
	.atomic_check = dm_encoder_helper_atomic_check
};

6316
#if defined(CONFIG_DRM_AMD_DC_DCN)
6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378
static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
					    struct dc_state *dc_state)
{
	struct dc_stream_state *stream = NULL;
	struct drm_connector *connector;
	struct drm_connector_state *new_con_state, *old_con_state;
	struct amdgpu_dm_connector *aconnector;
	struct dm_connector_state *dm_conn_state;
	int i, j, clock, bpp;
	int vcpi, pbn_div, pbn = 0;

	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {

		aconnector = to_amdgpu_dm_connector(connector);

		if (!aconnector->port)
			continue;

		if (!new_con_state || !new_con_state->crtc)
			continue;

		dm_conn_state = to_dm_connector_state(new_con_state);

		for (j = 0; j < dc_state->stream_count; j++) {
			stream = dc_state->streams[j];
			if (!stream)
				continue;

			if ((struct amdgpu_dm_connector*)stream->dm_stream_context == aconnector)
				break;

			stream = NULL;
		}

		if (!stream)
			continue;

		if (stream->timing.flags.DSC != 1) {
			drm_dp_mst_atomic_enable_dsc(state,
						     aconnector->port,
						     dm_conn_state->pbn,
						     0,
						     false);
			continue;
		}

		pbn_div = dm_mst_get_pbn_divider(stream->link);
		bpp = stream->timing.dsc_cfg.bits_per_pixel;
		clock = stream->timing.pix_clk_100hz / 10;
		pbn = drm_dp_calc_pbn_mode(clock, bpp, true);
		vcpi = drm_dp_mst_atomic_enable_dsc(state,
						    aconnector->port,
						    pbn, pbn_div,
						    true);
		if (vcpi < 0)
			return vcpi;

		dm_conn_state->pbn = pbn;
		dm_conn_state->vcpi_slots = vcpi;
	}
	return 0;
}
6379
#endif
6380

6381 6382 6383 6384 6385 6386 6387 6388
static void dm_drm_plane_reset(struct drm_plane *plane)
{
	struct dm_plane_state *amdgpu_state = NULL;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);

	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
6389
	WARN_ON(amdgpu_state == NULL);
6390

6391 6392
	if (amdgpu_state)
		__drm_atomic_helper_plane_reset(plane, &amdgpu_state->base);
6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405 6406
}

static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane *plane)
{
	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;

	old_dm_plane_state = to_dm_plane_state(plane->state);
	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
	if (!dm_plane_state)
		return NULL;

	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);

6407 6408 6409
	if (old_dm_plane_state->dc_state) {
		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
		dc_plane_state_retain(dm_plane_state->dc_state);
6410 6411 6412 6413 6414
	}

	return &dm_plane_state->base;
}

6415
static void dm_drm_plane_destroy_state(struct drm_plane *plane,
6416
				struct drm_plane_state *state)
6417 6418 6419
{
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

6420 6421
	if (dm_plane_state->dc_state)
		dc_plane_state_release(dm_plane_state->dc_state);
6422

6423
	drm_atomic_helper_plane_destroy_state(plane, state);
6424 6425 6426 6427 6428
}

static const struct drm_plane_funcs dm_plane_funcs = {
	.update_plane	= drm_atomic_helper_update_plane,
	.disable_plane	= drm_atomic_helper_disable_plane,
6429
	.destroy	= drm_primary_helper_destroy,
6430 6431 6432
	.reset = dm_drm_plane_reset,
	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
	.atomic_destroy_state = dm_drm_plane_destroy_state,
6433
	.format_mod_supported = dm_plane_format_mod_supported,
6434 6435
};

6436 6437
static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
				      struct drm_plane_state *new_state)
6438 6439 6440
{
	struct amdgpu_framebuffer *afb;
	struct drm_gem_object *obj;
6441
	struct amdgpu_device *adev;
6442 6443
	struct amdgpu_bo *rbo;
	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
6444 6445 6446
	struct list_head list;
	struct ttm_validate_buffer tv;
	struct ww_acquire_ctx ticket;
6447 6448
	uint32_t domain;
	int r;
6449 6450

	if (!new_state->fb) {
6451
		DRM_DEBUG_DRIVER("No FB bound\n");
6452 6453 6454 6455
		return 0;
	}

	afb = to_amdgpu_framebuffer(new_state->fb);
6456
	obj = new_state->fb->obj[0];
6457
	rbo = gem_to_amdgpu_bo(obj);
6458
	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
6459 6460 6461 6462 6463 6464
	INIT_LIST_HEAD(&list);

	tv.bo = &rbo->tbo;
	tv.num_shared = 1;
	list_add(&tv.head, &list);

6465
	r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
6466 6467
	if (r) {
		dev_err(adev->dev, "fail to reserve bo (%d)\n", r);
6468
		return r;
6469
	}
6470

6471
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
6472
		domain = amdgpu_display_supported_domains(adev, rbo->flags);
6473 6474
	else
		domain = AMDGPU_GEM_DOMAIN_VRAM;
6475

6476
	r = amdgpu_bo_pin(rbo, domain);
6477
	if (unlikely(r != 0)) {
6478 6479
		if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
6480
		ttm_eu_backoff_reservation(&ticket, &list);
6481 6482 6483
		return r;
	}

6484 6485 6486
	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
	if (unlikely(r != 0)) {
		amdgpu_bo_unpin(rbo);
6487
		ttm_eu_backoff_reservation(&ticket, &list);
6488
		DRM_ERROR("%p bind failed\n", rbo);
6489 6490
		return r;
	}
6491

6492
	ttm_eu_backoff_reservation(&ticket, &list);
6493

6494
	afb->address = amdgpu_bo_gpu_offset(rbo);
6495 6496 6497

	amdgpu_bo_ref(rbo);

6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508
	/**
	 * We don't do surface updates on planes that have been newly created,
	 * but we also don't have the afb->address during atomic check.
	 *
	 * Fill in buffer attributes depending on the address here, but only on
	 * newly created planes since they're not being used by DC yet and this
	 * won't modify global state.
	 */
	dm_plane_state_old = to_dm_plane_state(plane->state);
	dm_plane_state_new = to_dm_plane_state(new_state);

6509
	if (dm_plane_state_new->dc_state &&
6510 6511 6512 6513
	    dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
		struct dc_plane_state *plane_state =
			dm_plane_state_new->dc_state;
		bool force_disable_dcc = !plane_state->dcc.enable;
6514

6515
		fill_plane_buffer_attributes(
6516
			adev, afb, plane_state->format, plane_state->rotation,
6517
			afb->tiling_flags,
6518 6519
			&plane_state->tiling_info, &plane_state->plane_size,
			&plane_state->dcc, &plane_state->address,
6520
			afb->tmz_surface, force_disable_dcc);
6521 6522 6523 6524 6525
	}

	return 0;
}

6526 6527
static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
				       struct drm_plane_state *old_state)
6528 6529 6530 6531 6532 6533 6534
{
	struct amdgpu_bo *rbo;
	int r;

	if (!old_state->fb)
		return;

6535
	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
6536 6537 6538 6539
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r)) {
		DRM_ERROR("failed to reserve rbo before unpin\n");
		return;
6540 6541 6542 6543 6544
	}

	amdgpu_bo_unpin(rbo);
	amdgpu_bo_unreserve(rbo);
	amdgpu_bo_unref(&rbo);
6545 6546
}

6547 6548 6549
static int dm_plane_helper_check_state(struct drm_plane_state *state,
				       struct drm_crtc_state *new_crtc_state)
{
6550 6551 6552 6553 6554
	struct drm_framebuffer *fb = state->fb;
	int min_downscale, max_upscale;
	int min_scale = 0;
	int max_scale = INT_MAX;

6555
	/* Plane enabled? Validate viewport and get scaling factors from plane caps. */
6556
	if (fb && state->crtc) {
6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581
		/* Validate viewport to cover the case when only the position changes */
		if (state->plane->type != DRM_PLANE_TYPE_CURSOR) {
			int viewport_width = state->crtc_w;
			int viewport_height = state->crtc_h;

			if (state->crtc_x < 0)
				viewport_width += state->crtc_x;
			else if (state->crtc_x + state->crtc_w > new_crtc_state->mode.crtc_hdisplay)
				viewport_width = new_crtc_state->mode.crtc_hdisplay - state->crtc_x;

			if (state->crtc_y < 0)
				viewport_height += state->crtc_y;
			else if (state->crtc_y + state->crtc_h > new_crtc_state->mode.crtc_vdisplay)
				viewport_height = new_crtc_state->mode.crtc_vdisplay - state->crtc_y;

			/* If completely outside of screen, viewport_width and/or viewport_height will be negative,
			 * which is still OK to satisfy the condition below, thereby also covering these cases
			 * (when plane is completely outside of screen).
			 * x2 for width is because of pipe-split.
			 */
			if (viewport_width < MIN_VIEWPORT_SIZE*2 || viewport_height < MIN_VIEWPORT_SIZE)
				return -EINVAL;
		}

		/* Get min/max allowed scaling factors from plane caps. */
6582 6583 6584 6585 6586 6587 6588 6589 6590 6591
		get_min_max_dc_plane_scaling(state->crtc->dev, fb,
					     &min_downscale, &max_upscale);
		/*
		 * Convert to drm convention: 16.16 fixed point, instead of dc's
		 * 1.0 == 1000. Also drm scaling is src/dst instead of dc's
		 * dst/src, so min_scale = 1.0 / max_upscale, etc.
		 */
		min_scale = (1000 << 16) / max_upscale;
		max_scale = (1000 << 16) / min_downscale;
	}
6592 6593

	return drm_atomic_helper_check_plane_state(
6594
		state, new_crtc_state, min_scale, max_scale, true, true);
6595 6596
}

6597 6598
static int dm_plane_atomic_check(struct drm_plane *plane,
				 struct drm_plane_state *state)
6599
{
6600
	struct amdgpu_device *adev = drm_to_adev(plane->dev);
6601
	struct dc *dc = adev->dm.dc;
6602
	struct dm_plane_state *dm_plane_state;
6603
	struct dc_scaling_info scaling_info;
6604
	struct drm_crtc_state *new_crtc_state;
6605
	int ret;
6606

6607 6608
	trace_amdgpu_dm_plane_atomic_check(state);

6609
	dm_plane_state = to_dm_plane_state(state);
6610

6611
	if (!dm_plane_state->dc_state)
6612
		return 0;
6613

6614 6615 6616 6617 6618 6619 6620 6621 6622
	new_crtc_state =
		drm_atomic_get_new_crtc_state(state->state, state->crtc);
	if (!new_crtc_state)
		return -EINVAL;

	ret = dm_plane_helper_check_state(state, new_crtc_state);
	if (ret)
		return ret;

6623 6624 6625
	ret = fill_dc_scaling_info(state, &scaling_info);
	if (ret)
		return ret;
6626

6627
	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
6628 6629 6630 6631 6632
		return 0;

	return -EINVAL;
}

6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648
static int dm_plane_atomic_async_check(struct drm_plane *plane,
				       struct drm_plane_state *new_plane_state)
{
	/* Only support async updates on cursor planes. */
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
		return -EINVAL;

	return 0;
}

static void dm_plane_atomic_async_update(struct drm_plane *plane,
					 struct drm_plane_state *new_state)
{
	struct drm_plane_state *old_state =
		drm_atomic_get_old_plane_state(new_state->state, plane);

6649 6650
	trace_amdgpu_dm_atomic_update_cursor(new_state);

6651
	swap(plane->state->fb, new_state->fb);
6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664

	plane->state->src_x = new_state->src_x;
	plane->state->src_y = new_state->src_y;
	plane->state->src_w = new_state->src_w;
	plane->state->src_h = new_state->src_h;
	plane->state->crtc_x = new_state->crtc_x;
	plane->state->crtc_y = new_state->crtc_y;
	plane->state->crtc_w = new_state->crtc_w;
	plane->state->crtc_h = new_state->crtc_h;

	handle_cursor_update(plane, old_state);
}

6665 6666 6667
static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
	.prepare_fb = dm_plane_helper_prepare_fb,
	.cleanup_fb = dm_plane_helper_cleanup_fb,
6668
	.atomic_check = dm_plane_atomic_check,
6669 6670
	.atomic_async_check = dm_plane_atomic_async_check,
	.atomic_async_update = dm_plane_atomic_async_update
6671 6672 6673 6674 6675 6676
};

/*
 * TODO: these are currently initialized to rgb formats only.
 * For future use cases we should either initialize them dynamically based on
 * plane capabilities, or initialize this array to all formats, so internal drm
6677
 * check will succeed, and let DC implement proper check
6678
 */
D
Dave Airlie 已提交
6679
static const uint32_t rgb_formats[] = {
6680 6681 6682 6683 6684 6685 6686
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XRGB2101010,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ARGB2101010,
	DRM_FORMAT_ABGR2101010,
6687 6688
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
6689
	DRM_FORMAT_RGB565,
6690 6691
};

6692 6693 6694 6695 6696 6697
static const uint32_t overlay_formats[] = {
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
6698
	DRM_FORMAT_RGB565
6699 6700 6701 6702 6703 6704
};

static const u32 cursor_formats[] = {
	DRM_FORMAT_ARGB8888
};

6705 6706 6707
static int get_plane_formats(const struct drm_plane *plane,
			     const struct dc_plane_cap *plane_cap,
			     uint32_t *formats, int max_formats)
6708
{
6709 6710 6711 6712 6713 6714 6715
	int i, num_formats = 0;

	/*
	 * TODO: Query support for each group of formats directly from
	 * DC plane caps. This will require adding more formats to the
	 * caps list.
	 */
6716

H
Harry Wentland 已提交
6717
	switch (plane->type) {
6718
	case DRM_PLANE_TYPE_PRIMARY:
6719 6720 6721 6722 6723 6724 6725
		for (i = 0; i < ARRAY_SIZE(rgb_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = rgb_formats[i];
		}

6726
		if (plane_cap && plane_cap->pixel_format_support.nv12)
6727
			formats[num_formats++] = DRM_FORMAT_NV12;
6728 6729
		if (plane_cap && plane_cap->pixel_format_support.p010)
			formats[num_formats++] = DRM_FORMAT_P010;
6730 6731 6732
		if (plane_cap && plane_cap->pixel_format_support.fp16) {
			formats[num_formats++] = DRM_FORMAT_XRGB16161616F;
			formats[num_formats++] = DRM_FORMAT_ARGB16161616F;
6733 6734
			formats[num_formats++] = DRM_FORMAT_XBGR16161616F;
			formats[num_formats++] = DRM_FORMAT_ABGR16161616F;
6735
		}
6736
		break;
6737

6738
	case DRM_PLANE_TYPE_OVERLAY:
6739 6740 6741 6742 6743 6744
		for (i = 0; i < ARRAY_SIZE(overlay_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = overlay_formats[i];
		}
6745
		break;
6746

6747
	case DRM_PLANE_TYPE_CURSOR:
6748 6749 6750 6751 6752 6753
		for (i = 0; i < ARRAY_SIZE(cursor_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = cursor_formats[i];
		}
6754 6755 6756
		break;
	}

6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767
	return num_formats;
}

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct drm_plane *plane,
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap)
{
	uint32_t formats[32];
	int num_formats;
	int res = -EPERM;
6768
	unsigned int supported_rotations;
6769
	uint64_t *modifiers = NULL;
6770 6771 6772 6773

	num_formats = get_plane_formats(plane, plane_cap, formats,
					ARRAY_SIZE(formats));

6774 6775 6776 6777
	res = get_plane_modifiers(dm->adev, plane->type, &modifiers);
	if (res)
		return res;

6778
	res = drm_universal_plane_init(adev_to_drm(dm->adev), plane, possible_crtcs,
6779
				       &dm_plane_funcs, formats, num_formats,
6780 6781
				       modifiers, plane->type, NULL);
	kfree(modifiers);
6782 6783 6784
	if (res)
		return res;

6785 6786
	if (plane->type == DRM_PLANE_TYPE_OVERLAY &&
	    plane_cap && plane_cap->per_pixel_alpha) {
6787 6788 6789 6790 6791 6792 6793
		unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
					  BIT(DRM_MODE_BLEND_PREMULTI);

		drm_plane_create_alpha_property(plane);
		drm_plane_create_blend_mode_property(plane, blend_caps);
	}

6794
	if (plane->type == DRM_PLANE_TYPE_PRIMARY &&
6795 6796 6797
	    plane_cap &&
	    (plane_cap->pixel_format_support.nv12 ||
	     plane_cap->pixel_format_support.p010)) {
6798 6799 6800 6801
		/* This only affects YUV formats. */
		drm_plane_create_color_properties(
			plane,
			BIT(DRM_COLOR_YCBCR_BT601) |
6802 6803
			BIT(DRM_COLOR_YCBCR_BT709) |
			BIT(DRM_COLOR_YCBCR_BT2020),
6804 6805 6806 6807 6808
			BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
			BIT(DRM_COLOR_YCBCR_FULL_RANGE),
			DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_LIMITED_RANGE);
	}

6809 6810 6811 6812
	supported_rotations =
		DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
		DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;

6813 6814
	if (dm->adev->asic_type >= CHIP_BONAIRE &&
	    plane->type != DRM_PLANE_TYPE_CURSOR)
6815 6816
		drm_plane_create_rotation_property(plane, DRM_MODE_ROTATE_0,
						   supported_rotations);
6817

H
Harry Wentland 已提交
6818
	drm_plane_helper_add(plane, &dm_plane_helper_funcs);
6819

6820
	/* Create (reset) the plane state */
H
Harry Wentland 已提交
6821 6822
	if (plane->funcs->reset)
		plane->funcs->reset(plane);
6823

6824
	return 0;
6825 6826
}

6827 6828 6829
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t crtc_index)
6830 6831
{
	struct amdgpu_crtc *acrtc = NULL;
H
Harry Wentland 已提交
6832
	struct drm_plane *cursor_plane;
6833 6834 6835 6836 6837 6838 6839

	int res = -ENOMEM;

	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
	if (!cursor_plane)
		goto fail;

H
Harry Wentland 已提交
6840
	cursor_plane->type = DRM_PLANE_TYPE_CURSOR;
6841
	res = amdgpu_dm_plane_init(dm, cursor_plane, 0, NULL);
6842 6843 6844 6845 6846 6847 6848 6849 6850

	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
	if (!acrtc)
		goto fail;

	res = drm_crtc_init_with_planes(
			dm->ddev,
			&acrtc->base,
			plane,
H
Harry Wentland 已提交
6851
			cursor_plane,
6852 6853 6854 6855 6856 6857 6858
			&amdgpu_dm_crtc_funcs, NULL);

	if (res)
		goto fail;

	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);

6859 6860 6861 6862
	/* Create (reset) the plane state */
	if (acrtc->base.funcs->reset)
		acrtc->base.funcs->reset(&acrtc->base);

6863 6864 6865 6866 6867
	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;

	acrtc->crtc_id = crtc_index;
	acrtc->base.enabled = false;
6868
	acrtc->otg_inst = -1;
6869 6870

	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
6871 6872
	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
				   true, MAX_COLOR_LUT_ENTRIES);
6873
	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
6874

6875 6876 6877
	return 0;

fail:
6878 6879
	kfree(acrtc);
	kfree(cursor_plane);
6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890
	return res;
}


static int to_drm_connector_type(enum signal_type st)
{
	switch (st) {
	case SIGNAL_TYPE_HDMI_TYPE_A:
		return DRM_MODE_CONNECTOR_HDMIA;
	case SIGNAL_TYPE_EDP:
		return DRM_MODE_CONNECTOR_eDP;
6891 6892
	case SIGNAL_TYPE_LVDS:
		return DRM_MODE_CONNECTOR_LVDS;
6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907 6908
	case SIGNAL_TYPE_RGB:
		return DRM_MODE_CONNECTOR_VGA;
	case SIGNAL_TYPE_DISPLAY_PORT:
	case SIGNAL_TYPE_DISPLAY_PORT_MST:
		return DRM_MODE_CONNECTOR_DisplayPort;
	case SIGNAL_TYPE_DVI_DUAL_LINK:
	case SIGNAL_TYPE_DVI_SINGLE_LINK:
		return DRM_MODE_CONNECTOR_DVID;
	case SIGNAL_TYPE_VIRTUAL:
		return DRM_MODE_CONNECTOR_VIRTUAL;

	default:
		return DRM_MODE_CONNECTOR_Unknown;
	}
}

6909 6910
static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
{
6911 6912 6913 6914 6915 6916 6917
	struct drm_encoder *encoder;

	/* There is only one encoder per connector */
	drm_connector_for_each_possible_encoder(connector, encoder)
		return encoder;

	return NULL;
6918 6919
}

6920 6921 6922 6923 6924
static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
{
	struct drm_encoder *encoder;
	struct amdgpu_encoder *amdgpu_encoder;

6925
	encoder = amdgpu_dm_connector_to_encoder(connector);
6926 6927 6928 6929 6930 6931 6932 6933 6934 6935

	if (encoder == NULL)
		return;

	amdgpu_encoder = to_amdgpu_encoder(encoder);

	amdgpu_encoder->native_mode.clock = 0;

	if (!list_empty(&connector->probed_modes)) {
		struct drm_display_mode *preferred_mode = NULL;
6936

6937
		list_for_each_entry(preferred_mode,
6938 6939 6940 6941 6942
				    &connector->probed_modes,
				    head) {
			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
				amdgpu_encoder->native_mode = *preferred_mode;

6943 6944 6945 6946 6947 6948
			break;
		}

	}
}

6949 6950 6951 6952
static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
			     char *name,
			     int hdisplay, int vdisplay)
6953 6954 6955 6956 6957 6958 6959 6960
{
	struct drm_device *dev = encoder->dev;
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;

	mode = drm_mode_duplicate(dev, native_mode);

6961
	if (mode == NULL)
6962 6963 6964 6965 6966
		return NULL;

	mode->hdisplay = hdisplay;
	mode->vdisplay = vdisplay;
	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
6967
	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
6968 6969 6970 6971 6972 6973

	return mode;

}

static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
6974
						 struct drm_connector *connector)
6975 6976 6977 6978
{
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
6979 6980
	struct amdgpu_dm_connector *amdgpu_dm_connector =
				to_amdgpu_dm_connector(connector);
6981 6982 6983 6984 6985 6986
	int i;
	int n;
	struct mode_size {
		char name[DRM_DISPLAY_MODE_LEN];
		int w;
		int h;
6987
	} common_modes[] = {
6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000
		{  "640x480",  640,  480},
		{  "800x600",  800,  600},
		{ "1024x768", 1024,  768},
		{ "1280x720", 1280,  720},
		{ "1280x800", 1280,  800},
		{"1280x1024", 1280, 1024},
		{ "1440x900", 1440,  900},
		{"1680x1050", 1680, 1050},
		{"1600x1200", 1600, 1200},
		{"1920x1080", 1920, 1080},
		{"1920x1200", 1920, 1200}
	};

7001
	n = ARRAY_SIZE(common_modes);
7002 7003 7004 7005 7006 7007

	for (i = 0; i < n; i++) {
		struct drm_display_mode *curmode = NULL;
		bool mode_existed = false;

		if (common_modes[i].w > native_mode->hdisplay ||
7008 7009 7010 7011
		    common_modes[i].h > native_mode->vdisplay ||
		   (common_modes[i].w == native_mode->hdisplay &&
		    common_modes[i].h == native_mode->vdisplay))
			continue;
7012 7013 7014

		list_for_each_entry(curmode, &connector->probed_modes, head) {
			if (common_modes[i].w == curmode->hdisplay &&
7015
			    common_modes[i].h == curmode->vdisplay) {
7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027
				mode_existed = true;
				break;
			}
		}

		if (mode_existed)
			continue;

		mode = amdgpu_dm_create_common_mode(encoder,
				common_modes[i].name, common_modes[i].w,
				common_modes[i].h);
		drm_mode_probed_add(connector, mode);
7028
		amdgpu_dm_connector->num_modes++;
7029 7030 7031
	}
}

7032 7033
static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
					      struct edid *edid)
7034
{
7035 7036
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
7037 7038 7039 7040

	if (edid) {
		/* empty probed_modes */
		INIT_LIST_HEAD(&connector->probed_modes);
7041
		amdgpu_dm_connector->num_modes =
7042 7043
				drm_add_edid_modes(connector, edid);

7044 7045 7046 7047 7048 7049 7050 7051 7052
		/* sorting the probed modes before calling function
		 * amdgpu_dm_get_native_mode() since EDID can have
		 * more than one preferred mode. The modes that are
		 * later in the probed mode list could be of higher
		 * and preferred resolution. For example, 3840x2160
		 * resolution in base EDID preferred timing and 4096x2160
		 * preferred resolution in DID extension block later.
		 */
		drm_mode_sort(&connector->probed_modes);
7053
		amdgpu_dm_get_native_mode(connector);
7054 7055 7056 7057 7058 7059

		/* Freesync capabilities are reset by calling
		 * drm_add_edid_modes() and need to be
		 * restored here.
		 */
		amdgpu_dm_update_freesync_caps(connector, edid);
7060
	} else {
7061
		amdgpu_dm_connector->num_modes = 0;
7062
	}
7063 7064
}

7065
static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
7066
{
7067 7068
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
7069
	struct drm_encoder *encoder;
7070
	struct edid *edid = amdgpu_dm_connector->edid;
7071

7072
	encoder = amdgpu_dm_connector_to_encoder(connector);
7073

7074
	if (!drm_edid_is_valid(edid)) {
7075 7076
		amdgpu_dm_connector->num_modes =
				drm_add_modes_noedid(connector, 640, 480);
7077 7078 7079 7080
	} else {
		amdgpu_dm_connector_ddc_get_modes(connector, edid);
		amdgpu_dm_connector_add_common_modes(encoder, connector);
	}
7081
	amdgpu_dm_fbc_init(connector);
7082

7083
	return amdgpu_dm_connector->num_modes;
7084 7085
}

7086 7087 7088 7089 7090
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index)
7091
{
7092
	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
7093

7094 7095 7096 7097 7098 7099 7100
	/*
	 * Some of the properties below require access to state, like bpc.
	 * Allocate some default initial connector state with our reset helper.
	 */
	if (aconnector->base.funcs->reset)
		aconnector->base.funcs->reset(&aconnector->base);

7101 7102 7103 7104 7105 7106 7107
	aconnector->connector_id = link_index;
	aconnector->dc_link = link;
	aconnector->base.interlace_allowed = false;
	aconnector->base.doublescan_allowed = false;
	aconnector->base.stereo_allowed = false;
	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
7108
	aconnector->audio_inst = -1;
7109 7110
	mutex_init(&aconnector->hpd_lock);

7111 7112
	/*
	 * configure support HPD hot plug connector_>polled default value is 0
7113 7114
	 * which means HPD hot plug not supported
	 */
7115 7116 7117
	switch (connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7118
		aconnector->base.ycbcr_420_allowed =
7119
			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
7120 7121 7122
		break;
	case DRM_MODE_CONNECTOR_DisplayPort:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
7123
		aconnector->base.ycbcr_420_allowed =
7124
			link->link_enc->features.dp_ycbcr420_supported ? true : false;
7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145
		break;
	case DRM_MODE_CONNECTOR_DVID:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	default:
		break;
	}

	drm_object_attach_property(&aconnector->base.base,
				dm->ddev->mode_config.scaling_mode_property,
				DRM_MODE_SCALE_NONE);

	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_property,
				UNDERSCAN_OFF);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_hborder_property,
				0);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_vborder_property,
				0);
7146

7147 7148
	if (!aconnector->mst_port)
		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
7149

7150 7151 7152
	/* This defaults to the max in the range, but we want 8bpc for non-edp. */
	aconnector->base.state->max_bpc = (connector_type == DRM_MODE_CONNECTOR_eDP) ? 16 : 8;
	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
7153

7154
	if (connector_type == DRM_MODE_CONNECTOR_eDP &&
7155
	    (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) {
7156 7157 7158
		drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.abm_level_property, 0);
	}
7159 7160

	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
7161 7162
	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector_type == DRM_MODE_CONNECTOR_eDP) {
7163 7164 7165 7166
		drm_object_attach_property(
			&aconnector->base.base,
			dm->ddev->mode_config.hdr_output_metadata_property, 0);

7167 7168 7169
		if (!aconnector->mst_port)
			drm_connector_attach_vrr_capable_property(&aconnector->base);

7170
#ifdef CONFIG_DRM_AMD_DC_HDCP
7171
		if (adev->dm.hdcp_workqueue)
7172
			drm_connector_attach_content_protection_property(&aconnector->base, true);
7173
#endif
7174
	}
7175 7176
}

7177 7178
static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
			      struct i2c_msg *msgs, int num)
7179 7180 7181 7182 7183 7184 7185
{
	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
	struct ddc_service *ddc_service = i2c->ddc_service;
	struct i2c_command cmd;
	int i;
	int result = -EIO;

7186
	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201

	if (!cmd.payloads)
		return result;

	cmd.number_of_payloads = num;
	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
	cmd.speed = 100;

	for (i = 0; i < num; i++) {
		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
		cmd.payloads[i].address = msgs[i].addr;
		cmd.payloads[i].length = msgs[i].len;
		cmd.payloads[i].data = msgs[i].buf;
	}

7202 7203 7204
	if (dc_submit_i2c(
			ddc_service->ctx->dc,
			ddc_service->ddc_pin->hw_info.ddc_channel,
7205 7206 7207 7208 7209 7210 7211
			&cmd))
		result = num;

	kfree(cmd.payloads);
	return result;
}

7212
static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
7213 7214 7215 7216 7217 7218 7219 7220 7221
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
}

static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
	.master_xfer = amdgpu_dm_i2c_xfer,
	.functionality = amdgpu_dm_i2c_func,
};

7222 7223 7224 7225
static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service *ddc_service,
	   int link_index,
	   int *res)
7226 7227 7228 7229
{
	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
	struct amdgpu_i2c_adapter *i2c;

7230
	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
7231 7232
	if (!i2c)
		return NULL;
7233 7234 7235 7236
	i2c->base.owner = THIS_MODULE;
	i2c->base.class = I2C_CLASS_DDC;
	i2c->base.dev.parent = &adev->pdev->dev;
	i2c->base.algo = &amdgpu_dm_i2c_algo;
7237
	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
7238 7239
	i2c_set_adapdata(&i2c->base, i2c);
	i2c->ddc_service = ddc_service;
7240
	i2c->ddc_service->ddc_pin->hw_info.ddc_channel = link_index;
7241 7242 7243 7244

	return i2c;
}

7245

7246 7247
/*
 * Note: this function assumes that dc_link_detect() was called for the
7248 7249
 * dc_link which will be represented by this aconnector.
 */
7250 7251 7252 7253
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *aconnector,
				    uint32_t link_index,
				    struct amdgpu_encoder *aencoder)
7254 7255 7256 7257 7258 7259
{
	int res = 0;
	int connector_type;
	struct dc *dc = dm->dc;
	struct dc_link *link = dc_get_link_at_index(dc, link_index);
	struct amdgpu_i2c_adapter *i2c;
7260 7261

	link->priv = aconnector;
7262

7263
	DRM_DEBUG_DRIVER("%s()\n", __func__);
7264 7265

	i2c = create_i2c(link->ddc, link->link_index, &res);
7266 7267 7268 7269 7270
	if (!i2c) {
		DRM_ERROR("Failed to create i2c adapter data\n");
		return -ENOMEM;
	}

7271 7272 7273 7274 7275 7276 7277 7278 7279 7280
	aconnector->i2c = i2c;
	res = i2c_add_adapter(&i2c->base);

	if (res) {
		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
		goto out_free;
	}

	connector_type = to_drm_connector_type(link->connector_signal);

7281
	res = drm_connector_init_with_ddc(
7282 7283 7284
			dm->ddev,
			&aconnector->base,
			&amdgpu_dm_connector_funcs,
7285 7286
			connector_type,
			&i2c->base);
7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304

	if (res) {
		DRM_ERROR("connector_init failed\n");
		aconnector->connector_id = -1;
		goto out_free;
	}

	drm_connector_helper_add(
			&aconnector->base,
			&amdgpu_dm_connector_helper_funcs);

	amdgpu_dm_connector_init_helper(
		dm,
		aconnector,
		connector_type,
		link,
		link_index);

7305
	drm_connector_attach_encoder(
7306 7307 7308 7309
		&aconnector->base, &aencoder->base);

	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
		|| connector_type == DRM_MODE_CONNECTOR_eDP)
7310
		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338

out_free:
	if (res) {
		kfree(i2c);
		aconnector->i2c = NULL;
	}
	return res;
}

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
{
	switch (adev->mode_info.num_crtc) {
	case 1:
		return 0x1;
	case 2:
		return 0x3;
	case 3:
		return 0x7;
	case 4:
		return 0xf;
	case 5:
		return 0x1f;
	case 6:
	default:
		return 0x3f;
	}
}

7339 7340 7341
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index)
7342
{
7343
	struct amdgpu_device *adev = drm_to_adev(dev);
7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362

	int res = drm_encoder_init(dev,
				   &aencoder->base,
				   &amdgpu_dm_encoder_funcs,
				   DRM_MODE_ENCODER_TMDS,
				   NULL);

	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);

	if (!res)
		aencoder->encoder_id = link_index;
	else
		aencoder->encoder_id = -1;

	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);

	return res;
}

7363 7364 7365
static void manage_dm_interrupts(struct amdgpu_device *adev,
				 struct amdgpu_crtc *acrtc,
				 bool enable)
7366 7367
{
	/*
7368 7369 7370 7371
	 * We have no guarantee that the frontend index maps to the same
	 * backend index - some even map to more than one.
	 *
	 * TODO: Use a different interrupt or check DC itself for the mapping.
7372 7373
	 */
	int irq_type =
7374
		amdgpu_display_crtc_idx_to_irq_type(
7375 7376 7377 7378 7379 7380 7381 7382 7383
			adev,
			acrtc->crtc_id);

	if (enable) {
		drm_crtc_vblank_on(&acrtc->base);
		amdgpu_irq_get(
			adev,
			&adev->pageflip_irq,
			irq_type);
7384 7385 7386 7387 7388 7389
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
		amdgpu_irq_get(
			adev,
			&adev->vline0_irq,
			irq_type);
#endif
7390
	} else {
7391 7392 7393 7394 7395 7396
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
		amdgpu_irq_put(
			adev,
			&adev->vline0_irq,
			irq_type);
#endif
7397 7398 7399 7400 7401 7402 7403 7404
		amdgpu_irq_put(
			adev,
			&adev->pageflip_irq,
			irq_type);
		drm_crtc_vblank_off(&acrtc->base);
	}
}

7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417
static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
				      struct amdgpu_crtc *acrtc)
{
	int irq_type =
		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);

	/**
	 * This reads the current state for the IRQ and force reapplies
	 * the setting to hardware.
	 */
	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
}

7418 7419 7420
static bool
is_scaling_state_different(const struct dm_connector_state *dm_state,
			   const struct dm_connector_state *old_dm_state)
7421 7422 7423 7424 7425 7426 7427 7428 7429
{
	if (dm_state->scaling != old_dm_state->scaling)
		return true;
	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
			return true;
	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
			return true;
7430 7431 7432
	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
		return true;
7433 7434 7435
	return false;
}

7436 7437 7438 7439 7440 7441
#ifdef CONFIG_DRM_AMD_DC_HDCP
static bool is_content_protection_different(struct drm_connector_state *state,
					    const struct drm_connector_state *old_state,
					    const struct drm_connector *connector, struct hdcp_workqueue *hdcp_w)
{
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7442
	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
7443

7444
	/* Handle: Type0/1 change */
7445 7446 7447 7448 7449 7450
	if (old_state->hdcp_content_type != state->hdcp_content_type &&
	    state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
		return true;
	}

7451 7452 7453 7454
	/* CP is being re enabled, ignore this
	 *
	 * Handles:	ENABLED -> DESIRED
	 */
7455 7456 7457 7458 7459 7460
	if (old_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
	    state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
		return false;
	}

7461 7462 7463 7464
	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
	 *
	 * Handles:	UNDESIRED -> ENABLED
	 */
7465 7466 7467 7468 7469 7470
	if (old_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
	    state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;

	/* Check if something is connected/enabled, otherwise we start hdcp but nothing is connected/enabled
	 * hot-plug, headless s3, dpms
7471 7472
	 *
	 * Handles:	DESIRED -> DESIRED (Special case)
7473
	 */
7474 7475 7476
	if (dm_con_state->update_hdcp && state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
	    connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
		dm_con_state->update_hdcp = false;
7477
		return true;
7478
	}
7479

7480 7481 7482 7483 7484
	/*
	 * Handles:	UNDESIRED -> UNDESIRED
	 *		DESIRED -> DESIRED
	 *		ENABLED -> ENABLED
	 */
7485 7486 7487
	if (old_state->content_protection == state->content_protection)
		return false;

7488 7489 7490 7491 7492
	/*
	 * Handles:	UNDESIRED -> DESIRED
	 *		DESIRED -> UNDESIRED
	 *		ENABLED -> UNDESIRED
	 */
7493
	if (state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED)
7494 7495
		return true;

7496 7497 7498
	/*
	 * Handles:	DESIRED -> ENABLED
	 */
7499 7500 7501 7502
	return false;
}

#endif
7503 7504 7505
static void remove_stream(struct amdgpu_device *adev,
			  struct amdgpu_crtc *acrtc,
			  struct dc_stream_state *stream)
7506 7507 7508 7509 7510 7511 7512
{
	/* this is the update mode case */

	acrtc->otg_inst = -1;
	acrtc->enabled = false;
}

7513 7514
static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
			       struct dc_cursor_position *position)
7515
{
7516
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
7517 7518 7519
	int x, y;
	int xorigin = 0, yorigin = 0;

7520 7521 7522 7523 7524
	position->enable = false;
	position->x = 0;
	position->y = 0;

	if (!crtc || !plane->state->fb)
7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537
		return 0;

	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
			  __func__,
			  plane->state->crtc_w,
			  plane->state->crtc_h);
		return -EINVAL;
	}

	x = plane->state->crtc_x;
	y = plane->state->crtc_y;
7538

7539 7540 7541 7542
	if (x <= -amdgpu_crtc->max_cursor_width ||
	    y <= -amdgpu_crtc->max_cursor_height)
		return 0;

7543 7544 7545 7546 7547 7548 7549 7550 7551
	if (x < 0) {
		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
		x = 0;
	}
	if (y < 0) {
		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
		y = 0;
	}
	position->enable = true;
7552
	position->translate_by_source = true;
7553 7554 7555 7556 7557 7558 7559 7560
	position->x = x;
	position->y = y;
	position->x_hotspot = xorigin;
	position->y_hotspot = yorigin;

	return 0;
}

7561 7562
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state)
7563
{
7564
	struct amdgpu_device *adev = drm_to_adev(plane->dev);
7565 7566 7567 7568 7569 7570 7571 7572 7573
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
	uint64_t address = afb ? afb->address : 0;
	struct dc_cursor_position position;
	struct dc_cursor_attributes attributes;
	int ret;

7574 7575 7576
	if (!plane->state->fb && !old_plane_state->fb)
		return;

7577
	DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
7578 7579 7580 7581
			 __func__,
			 amdgpu_crtc->crtc_id,
			 plane->state->crtc_w,
			 plane->state->crtc_h);
7582 7583 7584 7585 7586 7587 7588

	ret = get_cursor_position(plane, crtc, &position);
	if (ret)
		return;

	if (!position.enable) {
		/* turn off cursor */
7589 7590
		if (crtc_state && crtc_state->stream) {
			mutex_lock(&adev->dm.dc_lock);
7591 7592
			dc_stream_set_cursor_position(crtc_state->stream,
						      &position);
7593 7594
			mutex_unlock(&adev->dm.dc_lock);
		}
7595
		return;
7596 7597
	}

7598 7599 7600
	amdgpu_crtc->cursor_width = plane->state->crtc_w;
	amdgpu_crtc->cursor_height = plane->state->crtc_h;

7601
	memset(&attributes, 0, sizeof(attributes));
7602 7603 7604 7605 7606 7607 7608 7609
	attributes.address.high_part = upper_32_bits(address);
	attributes.address.low_part  = lower_32_bits(address);
	attributes.width             = plane->state->crtc_w;
	attributes.height            = plane->state->crtc_h;
	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
	attributes.rotation_angle    = 0;
	attributes.attribute_flags.value = 0;

7610
	attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
7611

7612
	if (crtc_state->stream) {
7613
		mutex_lock(&adev->dm.dc_lock);
7614 7615 7616
		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
							 &attributes))
			DRM_ERROR("DC failed to set cursor attributes\n");
7617 7618 7619 7620

		if (!dc_stream_set_cursor_position(crtc_state->stream,
						   &position))
			DRM_ERROR("DC failed to set cursor position\n");
7621
		mutex_unlock(&adev->dm.dc_lock);
7622
	}
7623
}
7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642

static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
{

	assert_spin_locked(&acrtc->base.dev->event_lock);
	WARN_ON(acrtc->event);

	acrtc->event = acrtc->base.state->event;

	/* Set the flip status */
	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;

	/* Mark this event as consumed */
	acrtc->base.state->event = NULL;

	DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
						 acrtc->crtc_id);
}

7643 7644 7645
static void update_freesync_state_on_stream(
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state,
7646 7647 7648
	struct dc_stream_state *new_stream,
	struct dc_plane_state *surface,
	u32 flip_timestamp_in_us)
7649
{
7650
	struct mod_vrr_params vrr_params;
7651
	struct dc_info_packet vrr_infopacket = {0};
7652
	struct amdgpu_device *adev = dm->adev;
7653
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
7654
	unsigned long flags;
7655
	bool pack_sdp_v1_3 = false;
7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */

	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

7668
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
7669
        vrr_params = acrtc->dm_irq_params.vrr_params;
7670

7671 7672 7673 7674 7675 7676 7677
	if (surface) {
		mod_freesync_handle_preflip(
			dm->freesync_module,
			surface,
			new_stream,
			flip_timestamp_in_us,
			&vrr_params);
7678 7679 7680 7681 7682

		if (adev->family < AMDGPU_FAMILY_AI &&
		    amdgpu_dm_vrr_active(new_crtc_state)) {
			mod_freesync_handle_v_update(dm->freesync_module,
						     new_stream, &vrr_params);
7683 7684 7685 7686 7687

			/* Need to call this before the frame ends. */
			dc_stream_adjust_vmin_vmax(dm->dc,
						   new_crtc_state->stream,
						   &vrr_params.adjust);
7688
		}
7689
	}
7690 7691 7692 7693

	mod_freesync_build_vrr_infopacket(
		dm->freesync_module,
		new_stream,
7694
		&vrr_params,
7695 7696
		PACKET_TYPE_VRR,
		TRANSFER_FUNC_UNKNOWN,
7697 7698
		&vrr_infopacket,
		pack_sdp_v1_3);
7699

7700
	new_crtc_state->freesync_timing_changed |=
7701
		(memcmp(&acrtc->dm_irq_params.vrr_params.adjust,
7702 7703
			&vrr_params.adjust,
			sizeof(vrr_params.adjust)) != 0);
7704

7705
	new_crtc_state->freesync_vrr_info_changed |=
7706 7707 7708 7709
		(memcmp(&new_crtc_state->vrr_infopacket,
			&vrr_infopacket,
			sizeof(vrr_infopacket)) != 0);

7710
	acrtc->dm_irq_params.vrr_params = vrr_params;
7711 7712
	new_crtc_state->vrr_infopacket = vrr_infopacket;

7713
	new_stream->adjust = acrtc->dm_irq_params.vrr_params.adjust;
7714 7715 7716 7717 7718 7719
	new_stream->vrr_infopacket = vrr_infopacket;

	if (new_crtc_state->freesync_vrr_info_changed)
		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
			      new_crtc_state->base.crtc->base.id,
			      (int)new_crtc_state->base.vrr_enabled,
7720
			      (int)vrr_params.state);
7721

7722
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
7723 7724
}

7725
static void update_stream_irq_parameters(
7726 7727 7728 7729
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state)
{
	struct dc_stream_state *new_stream = new_crtc_state->stream;
7730
	struct mod_vrr_params vrr_params;
7731
	struct mod_freesync_config config = new_crtc_state->freesync_config;
7732
	struct amdgpu_device *adev = dm->adev;
7733
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
7734
	unsigned long flags;
7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */
	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

7746
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
7747
	vrr_params = acrtc->dm_irq_params.vrr_params;
7748

7749 7750 7751
	if (new_crtc_state->vrr_supported &&
	    config.min_refresh_in_uhz &&
	    config.max_refresh_in_uhz) {
7752 7753 7754
		config.state = new_crtc_state->base.vrr_enabled ?
			VRR_STATE_ACTIVE_VARIABLE :
			VRR_STATE_INACTIVE;
7755 7756 7757 7758 7759 7760 7761 7762 7763
	} else {
		config.state = VRR_STATE_UNSUPPORTED;
	}

	mod_freesync_build_vrr_params(dm->freesync_module,
				      new_stream,
				      &config, &vrr_params);

	new_crtc_state->freesync_timing_changed |=
7764 7765
		(memcmp(&acrtc->dm_irq_params.vrr_params.adjust,
			&vrr_params.adjust, sizeof(vrr_params.adjust)) != 0);
7766

7767 7768 7769 7770 7771
	new_crtc_state->freesync_config = config;
	/* Copy state for access from DM IRQ handler */
	acrtc->dm_irq_params.freesync_config = config;
	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
	acrtc->dm_irq_params.vrr_params = vrr_params;
7772
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
7773 7774
}

7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785
static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
					    struct dm_crtc_state *new_state)
{
	bool old_vrr_active = amdgpu_dm_vrr_active(old_state);
	bool new_vrr_active = amdgpu_dm_vrr_active(new_state);

	if (!old_vrr_active && new_vrr_active) {
		/* Transition VRR inactive -> active:
		 * While VRR is active, we must not disable vblank irq, as a
		 * reenable after disable would compute bogus vblank/pflip
		 * timestamps if it likely happened inside display front-porch.
7786 7787 7788
		 *
		 * We also need vupdate irq for the actual core vblank handling
		 * at end of vblank.
7789
		 */
7790
		dm_set_vupdate_irq(new_state->base.crtc, true);
7791 7792 7793 7794 7795 7796 7797
		drm_crtc_vblank_get(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	} else if (old_vrr_active && !new_vrr_active) {
		/* Transition VRR active -> inactive:
		 * Allow vblank irq disable again for fixed refresh rate.
		 */
7798
		dm_set_vupdate_irq(new_state->base.crtc, false);
7799 7800 7801 7802 7803 7804
		drm_crtc_vblank_put(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	}
}

7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820
static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
{
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
	int i;

	/*
	 * TODO: Make this per-stream so we don't issue redundant updates for
	 * commits with multiple streams.
	 */
	for_each_oldnew_plane_in_state(state, plane, old_plane_state,
				       new_plane_state, i)
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			handle_cursor_update(plane, old_plane_state);
}

7821
static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
7822
				    struct dc_state *dc_state,
7823 7824 7825
				    struct drm_device *dev,
				    struct amdgpu_display_manager *dm,
				    struct drm_crtc *pcrtc,
7826
				    bool wait_for_vblank)
7827
{
7828
	uint32_t i;
7829
	uint64_t timestamp_ns;
7830
	struct drm_plane *plane;
7831
	struct drm_plane_state *old_plane_state, *new_plane_state;
7832
	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
7833 7834 7835
	struct drm_crtc_state *new_pcrtc_state =
			drm_atomic_get_new_crtc_state(state, pcrtc);
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
7836 7837
	struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
7838
	int planes_count = 0, vpos, hpos;
7839
	long r;
7840
	unsigned long flags;
7841
	struct amdgpu_bo *abo;
7842 7843
	uint32_t target_vblank, last_flip_vblank;
	bool vrr_active = amdgpu_dm_vrr_active(acrtc_state);
7844
	bool pflip_present = false;
7845 7846 7847 7848
	struct {
		struct dc_surface_update surface_updates[MAX_SURFACES];
		struct dc_plane_info plane_infos[MAX_SURFACES];
		struct dc_scaling_info scaling_infos[MAX_SURFACES];
7849
		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
7850
		struct dc_stream_update stream_update;
7851
	} *bundle;
7852

7853
	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
7854

7855 7856
	if (!bundle) {
		dm_error("Failed to allocate update bundle\n");
7857 7858
		goto cleanup;
	}
7859

7860 7861 7862 7863 7864 7865 7866 7867
	/*
	 * Disable the cursor first if we're disabling all the planes.
	 * It'll remain on the screen after the planes are re-enabled
	 * if we don't.
	 */
	if (acrtc_state->active_planes == 0)
		amdgpu_dm_commit_cursors(state);

7868
	/* update planes when needed */
7869
	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
7870
		struct drm_crtc *crtc = new_plane_state->crtc;
7871
		struct drm_crtc_state *new_crtc_state;
7872
		struct drm_framebuffer *fb = new_plane_state->fb;
7873
		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
7874
		bool plane_needs_flip;
7875
		struct dc_plane_state *dc_plane;
7876
		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
7877

7878 7879
		/* Cursor plane is handled after stream updates */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
7880 7881
			continue;

7882 7883 7884 7885 7886
		if (!fb || !crtc || pcrtc != crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
		if (!new_crtc_state->active)
7887 7888
			continue;

7889
		dc_plane = dm_new_plane_state->dc_state;
7890

7891
		bundle->surface_updates[planes_count].surface = dc_plane;
7892
		if (new_pcrtc_state->color_mgmt_changed) {
7893 7894
			bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction;
			bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func;
7895
			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
7896
		}
7897

7898 7899
		fill_dc_scaling_info(new_plane_state,
				     &bundle->scaling_infos[planes_count]);
7900

7901 7902
		bundle->surface_updates[planes_count].scaling_info =
			&bundle->scaling_infos[planes_count];
7903

7904
		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
7905

7906
		pflip_present = pflip_present || plane_needs_flip;
7907

7908 7909 7910 7911
		if (!plane_needs_flip) {
			planes_count += 1;
			continue;
		}
7912

7913 7914
		abo = gem_to_amdgpu_bo(fb->obj[0]);

7915 7916 7917 7918 7919
		/*
		 * Wait for all fences on this FB. Do limited wait to avoid
		 * deadlock during GPU reset when this fence will not signal
		 * but we hold reservation lock for the BO.
		 */
7920
		r = dma_resv_wait_timeout_rcu(abo->tbo.base.resv, true,
7921
							false,
7922 7923
							msecs_to_jiffies(5000));
		if (unlikely(r <= 0))
7924
			DRM_ERROR("Waiting for fences timed out!");
7925

7926
		fill_dc_plane_info_and_addr(
7927
			dm->adev, new_plane_state,
7928
			afb->tiling_flags,
7929
			&bundle->plane_infos[planes_count],
7930
			&bundle->flip_addrs[planes_count].address,
7931
			afb->tmz_surface, false);
7932 7933 7934 7935

		DRM_DEBUG_DRIVER("plane: id=%d dcc_en=%d\n",
				 new_plane_state->plane->index,
				 bundle->plane_infos[planes_count].dcc.enable);
7936 7937 7938

		bundle->surface_updates[planes_count].plane_info =
			&bundle->plane_infos[planes_count];
7939

7940 7941 7942 7943
		/*
		 * Only allow immediate flips for fast updates that don't
		 * change FB pitch, DCC state, rotation or mirroing.
		 */
7944
		bundle->flip_addrs[planes_count].flip_immediate =
7945
			crtc->state->async_flip &&
7946
			acrtc_state->update_type == UPDATE_TYPE_FAST;
7947

7948 7949 7950 7951
		timestamp_ns = ktime_get_ns();
		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
		bundle->surface_updates[planes_count].surface = dc_plane;
7952

7953 7954 7955 7956
		if (!bundle->surface_updates[planes_count].surface) {
			DRM_ERROR("No surface for CRTC: id=%d\n",
					acrtc_attach->crtc_id);
			continue;
7957 7958
		}

7959 7960 7961 7962 7963 7964 7965
		if (plane == pcrtc->primary)
			update_freesync_state_on_stream(
				dm,
				acrtc_state,
				acrtc_state->stream,
				dc_plane,
				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
7966

7967 7968 7969 7970
		DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x\n",
				 __func__,
				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
7971 7972 7973

		planes_count += 1;

7974 7975
	}

7976
	if (pflip_present) {
7977 7978 7979 7980 7981 7982 7983
		if (!vrr_active) {
			/* Use old throttling in non-vrr fixed refresh rate mode
			 * to keep flip scheduling based on target vblank counts
			 * working in a backwards compatible way, e.g., for
			 * clients using the GLX_OML_sync_control extension or
			 * DRI3/Present extension with defined target_msc.
			 */
7984
			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995
		}
		else {
			/* For variable refresh rate mode only:
			 * Get vblank of last completed flip to avoid > 1 vrr
			 * flips per video frame by use of throttling, but allow
			 * flip programming anywhere in the possibly large
			 * variable vrr vblank interval for fine-grained flip
			 * timing control and more opportunity to avoid stutter
			 * on late submission of flips.
			 */
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
7996
			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
7997 7998 7999
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

8000
		target_vblank = last_flip_vblank + wait_for_vblank;
8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012

		/*
		 * Wait until we're out of the vertical blank period before the one
		 * targeted by the flip
		 */
		while ((acrtc_attach->enabled &&
			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
							    0, &vpos, &hpos, NULL,
							    NULL, &pcrtc->hwmode)
			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
			(int)(target_vblank -
8013
			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
8014 8015 8016
			usleep_range(1000, 1100);
		}

8017 8018 8019 8020 8021 8022 8023 8024 8025 8026
		/**
		 * Prepare the flip event for the pageflip interrupt to handle.
		 *
		 * This only works in the case where we've already turned on the
		 * appropriate hardware blocks (eg. HUBP) so in the transition case
		 * from 0 -> n planes we have to skip a hardware generated event
		 * and rely on sending it from software.
		 */
		if (acrtc_attach->base.state->event &&
		    acrtc_state->active_planes > 0) {
8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038
			drm_crtc_vblank_get(pcrtc);

			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);

			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
			prepare_flip_isr(acrtc_attach);

			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

		if (acrtc_state->stream) {
			if (acrtc_state->freesync_vrr_info_changed)
8039
				bundle->stream_update.vrr_infopacket =
8040
					&acrtc_state->stream->vrr_infopacket;
8041 8042 8043
		}
	}

8044
	/* Update the planes if changed or disable if we don't have any. */
8045 8046
	if ((planes_count || acrtc_state->active_planes == 0) &&
		acrtc_state->stream) {
8047
		bundle->stream_update.stream = acrtc_state->stream;
8048
		if (new_pcrtc_state->mode_changed) {
8049 8050
			bundle->stream_update.src = acrtc_state->stream->src;
			bundle->stream_update.dst = acrtc_state->stream->dst;
8051 8052
		}

8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064
		if (new_pcrtc_state->color_mgmt_changed) {
			/*
			 * TODO: This isn't fully correct since we've actually
			 * already modified the stream in place.
			 */
			bundle->stream_update.gamut_remap =
				&acrtc_state->stream->gamut_remap_matrix;
			bundle->stream_update.output_csc_transform =
				&acrtc_state->stream->csc_color_matrix;
			bundle->stream_update.out_transfer_func =
				acrtc_state->stream->out_transfer_func;
		}
8065

8066
		acrtc_state->stream->abm_level = acrtc_state->abm_level;
8067
		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
8068
			bundle->stream_update.abm_level = &acrtc_state->abm_level;
8069

8070 8071 8072 8073 8074
		/*
		 * If FreeSync state on the stream has changed then we need to
		 * re-adjust the min/max bounds now that DC doesn't handle this
		 * as part of commit.
		 */
8075 8076
		if (amdgpu_dm_vrr_active(dm_old_crtc_state) !=
		    amdgpu_dm_vrr_active(acrtc_state)) {
8077 8078 8079
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			dc_stream_adjust_vmin_vmax(
				dm->dc, acrtc_state->stream,
8080
				&acrtc_attach->dm_irq_params.vrr_params.adjust);
8081 8082
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}
8083
		mutex_lock(&dm->dc_lock);
R
Roman Li 已提交
8084
		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
8085
				acrtc_state->stream->link->psr_settings.psr_allow_active)
R
Roman Li 已提交
8086 8087
			amdgpu_dm_psr_disable(acrtc_state->stream);

8088
		dc_commit_updates_for_stream(dm->dc,
8089
						     bundle->surface_updates,
8090 8091
						     planes_count,
						     acrtc_state->stream,
8092 8093
						     &bundle->stream_update,
						     dc_state);
R
Roman Li 已提交
8094

8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108
		/**
		 * Enable or disable the interrupts on the backend.
		 *
		 * Most pipes are put into power gating when unused.
		 *
		 * When power gating is enabled on a pipe we lose the
		 * interrupt enablement state when power gating is disabled.
		 *
		 * So we need to update the IRQ control state in hardware
		 * whenever the pipe turns on (since it could be previously
		 * power gated) or off (since some pipes can't be power gated
		 * on some ASICs).
		 */
		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
8109 8110
			dm_update_pflip_irq_state(drm_to_adev(dev),
						  acrtc_attach);
8111

R
Roman Li 已提交
8112
		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
8113
				acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED &&
8114
				!acrtc_state->stream->link->psr_settings.psr_feature_enabled)
R
Roman Li 已提交
8115 8116
			amdgpu_dm_link_setup_psr(acrtc_state->stream);
		else if ((acrtc_state->update_type == UPDATE_TYPE_FAST) &&
8117 8118
				acrtc_state->stream->link->psr_settings.psr_feature_enabled &&
				!acrtc_state->stream->link->psr_settings.psr_allow_active) {
R
Roman Li 已提交
8119 8120 8121
			amdgpu_dm_psr_enable(acrtc_state->stream);
		}

8122
		mutex_unlock(&dm->dc_lock);
8123
	}
8124

8125 8126 8127 8128 8129 8130 8131
	/*
	 * Update cursor state *after* programming all the planes.
	 * This avoids redundant programming in the case where we're going
	 * to be disabling a single plane - those pipes are being disabled.
	 */
	if (acrtc_state->active_planes)
		amdgpu_dm_commit_cursors(state);
8132

8133
cleanup:
8134
	kfree(bundle);
8135 8136
}

8137 8138 8139
static void amdgpu_dm_commit_audio(struct drm_device *dev,
				   struct drm_atomic_state *state)
{
8140
	struct amdgpu_device *adev = drm_to_adev(dev);
8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211
	struct amdgpu_dm_connector *aconnector;
	struct drm_connector *connector;
	struct drm_connector_state *old_con_state, *new_con_state;
	struct drm_crtc_state *new_crtc_state;
	struct dm_crtc_state *new_dm_crtc_state;
	const struct dc_stream_status *status;
	int i, inst;

	/* Notify device removals. */
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		if (old_con_state->crtc != new_con_state->crtc) {
			/* CRTC changes require notification. */
			goto notify;
		}

		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(
			state, new_con_state->crtc);

		if (!new_crtc_state)
			continue;

		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			continue;

	notify:
		aconnector = to_amdgpu_dm_connector(connector);

		mutex_lock(&adev->dm.audio_lock);
		inst = aconnector->audio_inst;
		aconnector->audio_inst = -1;
		mutex_unlock(&adev->dm.audio_lock);

		amdgpu_dm_audio_eld_notify(adev, inst);
	}

	/* Notify audio device additions. */
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(
			state, new_con_state->crtc);

		if (!new_crtc_state)
			continue;

		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			continue;

		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (!new_dm_crtc_state->stream)
			continue;

		status = dc_stream_get_status(new_dm_crtc_state->stream);
		if (!status)
			continue;

		aconnector = to_amdgpu_dm_connector(connector);

		mutex_lock(&adev->dm.audio_lock);
		inst = status->audio_inst;
		aconnector->audio_inst = inst;
		mutex_unlock(&adev->dm.audio_lock);

		amdgpu_dm_audio_eld_notify(adev, inst);
	}
}

8212
/*
8213 8214 8215 8216 8217 8218 8219 8220 8221 8222
 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
 * @crtc_state: the DRM CRTC state
 * @stream_state: the DC stream state.
 *
 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
 */
static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
						struct dc_stream_state *stream_state)
{
8223
	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
8224
}
8225

8226 8227 8228 8229 8230 8231 8232 8233
/**
 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
 * @state: The atomic state to commit
 *
 * This will tell DC to commit the constructed DC state from atomic_check,
 * programming the hardware. Any failures here implies a hardware failure, since
 * atomic check should have filtered anything non-kosher.
 */
8234
static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
8235 8236
{
	struct drm_device *dev = state->dev;
8237
	struct amdgpu_device *adev = drm_to_adev(dev);
8238 8239
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dm_atomic_state *dm_state;
8240
	struct dc_state *dc_state = NULL, *dc_state_temp = NULL;
8241
	uint32_t i, j;
8242
	struct drm_crtc *crtc;
8243
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
8244 8245 8246
	unsigned long flags;
	bool wait_for_vblank = true;
	struct drm_connector *connector;
8247
	struct drm_connector_state *old_con_state, *new_con_state;
8248
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
8249
	int crtc_disable_count = 0;
8250
	bool mode_set_reset_required = false;
8251

8252 8253
	trace_amdgpu_dm_atomic_commit_tail_begin(state);

8254 8255
	drm_atomic_helper_update_legacy_modeset_state(dev, state);

8256 8257 8258 8259 8260
	dm_state = dm_atomic_get_new_state(state);
	if (dm_state && dm_state->context) {
		dc_state = dm_state->context;
	} else {
		/* No state changes, retain current state. */
8261
		dc_state_temp = dc_create_state(dm->dc);
8262 8263 8264 8265
		ASSERT(dc_state_temp);
		dc_state = dc_state_temp;
		dc_resource_state_copy_construct_current(dm->dc, dc_state);
	}
8266

8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280
	for_each_oldnew_crtc_in_state (state, crtc, old_crtc_state,
				       new_crtc_state, i) {
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

		if (old_crtc_state->active &&
		    (!new_crtc_state->active ||
		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
			manage_dm_interrupts(adev, acrtc, false);
			dc_stream_release(dm_old_crtc_state->stream);
		}
	}

8281 8282
	drm_atomic_helper_calc_timestamping_constants(state);

8283
	/* update changed items */
8284
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
8285
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8286

8287 8288
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8289

8290
		DRM_DEBUG_DRIVER(
8291 8292 8293 8294
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
8295 8296 8297 8298 8299 8300
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
8301

8302 8303 8304 8305 8306 8307 8308 8309 8310 8311
		/* Disable cursor if disabling crtc */
		if (old_crtc_state->active && !new_crtc_state->active) {
			struct dc_cursor_position position;

			memset(&position, 0, sizeof(position));
			mutex_lock(&dm->dc_lock);
			dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position);
			mutex_unlock(&dm->dc_lock);
		}

8312 8313 8314 8315 8316 8317
		/* Copy all transient state flags into dc state */
		if (dm_new_crtc_state->stream) {
			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
							    dm_new_crtc_state->stream);
		}

8318 8319 8320 8321
		/* handles headless hotplug case, updating new_state and
		 * aconnector as needed
		 */

8322
		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
8323

8324
			DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
8325

8326
			if (!dm_new_crtc_state->stream) {
8327
				/*
8328 8329 8330
				 * this could happen because of issues with
				 * userspace notifications delivery.
				 * In this case userspace tries to set mode on
8331 8332
				 * display which is disconnected in fact.
				 * dc_sink is NULL in this case on aconnector.
8333 8334 8335 8336 8337 8338 8339 8340 8341
				 * We expect reset mode will come soon.
				 *
				 * This can also happen when unplug is done
				 * during resume sequence ended
				 *
				 * In this case, we want to pretend we still
				 * have a sink to keep the pipe running so that
				 * hw state is consistent with the sw state
				 */
8342
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
8343 8344 8345 8346
						__func__, acrtc->base.base.id);
				continue;
			}

8347 8348
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
8349

8350 8351
			pm_runtime_get_noresume(dev->dev);

8352
			acrtc->enabled = true;
8353 8354
			acrtc->hw_mode = new_crtc_state->mode;
			crtc->hwmode = new_crtc_state->mode;
8355
			mode_set_reset_required = true;
8356
		} else if (modereset_required(new_crtc_state)) {
8357
			DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
8358
			/* i.e. reset mode */
8359
			if (dm_old_crtc_state->stream)
8360
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
8361
			mode_set_reset_required = true;
8362 8363 8364
		}
	} /* for_each_crtc_in_state() */

8365
	if (dc_state) {
8366 8367 8368 8369
		/* if there mode set or reset, disable eDP PSR */
		if (mode_set_reset_required)
			amdgpu_dm_psr_disable_all(dm);

8370
		dm_enable_per_frame_crtc_master_sync(dc_state);
8371
		mutex_lock(&dm->dc_lock);
8372
		WARN_ON(!dc_commit_state(dm->dc, dc_state));
8373
		mutex_unlock(&dm->dc_lock);
8374
	}
8375

8376
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
8377
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8378

8379
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8380

8381
		if (dm_new_crtc_state->stream != NULL) {
8382
			const struct dc_stream_status *status =
8383
					dc_stream_get_status(dm_new_crtc_state->stream);
8384

8385
			if (!status)
8386 8387
				status = dc_stream_get_status_from_state(dc_state,
									 dm_new_crtc_state->stream);
8388
			if (!status)
8389
				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
8390 8391 8392 8393
			else
				acrtc->otg_inst = status->primary_otg_inst;
		}
	}
8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410
#ifdef CONFIG_DRM_AMD_DC_HDCP
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
		struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);

		new_crtc_state = NULL;

		if (acrtc)
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);

		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);

		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8411
			dm_new_con_state->update_hdcp = true;
8412 8413 8414 8415
			continue;
		}

		if (is_content_protection_different(new_con_state, old_con_state, connector, adev->dm.hdcp_workqueue))
8416 8417
			hdcp_update_display(
				adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
8418
				new_con_state->hdcp_content_type,
8419
				new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED);
8420 8421
	}
#endif
8422

8423
	/* Handle connector state changes */
8424
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8425 8426 8427
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
8428
		struct dc_surface_update dummy_updates[MAX_SURFACES];
8429
		struct dc_stream_update stream_update;
8430
		struct dc_info_packet hdr_packet;
8431
		struct dc_stream_status *status = NULL;
8432
		bool abm_changed, hdr_changed, scaling_changed;
8433

8434
		memset(&dummy_updates, 0, sizeof(dummy_updates));
8435 8436
		memset(&stream_update, 0, sizeof(stream_update));

8437
		if (acrtc) {
8438
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
8439 8440
			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
		}
8441

8442
		/* Skip any modesets/resets */
8443
		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
8444 8445
			continue;

8446
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8447 8448
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

8449 8450 8451 8452 8453 8454 8455 8456 8457 8458
		scaling_changed = is_scaling_state_different(dm_new_con_state,
							     dm_old_con_state);

		abm_changed = dm_new_crtc_state->abm_level !=
			      dm_old_crtc_state->abm_level;

		hdr_changed =
			is_hdr_metadata_different(old_con_state, new_con_state);

		if (!scaling_changed && !abm_changed && !hdr_changed)
8459
			continue;
8460

8461
		stream_update.stream = dm_new_crtc_state->stream;
8462
		if (scaling_changed) {
8463
			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
8464
					dm_new_con_state, dm_new_crtc_state->stream);
8465

8466 8467 8468 8469
			stream_update.src = dm_new_crtc_state->stream->src;
			stream_update.dst = dm_new_crtc_state->stream->dst;
		}

8470
		if (abm_changed) {
8471 8472 8473 8474
			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;

			stream_update.abm_level = &dm_new_crtc_state->abm_level;
		}
8475

8476 8477 8478 8479 8480
		if (hdr_changed) {
			fill_hdr_info_packet(new_con_state, &hdr_packet);
			stream_update.hdr_static_metadata = &hdr_packet;
		}

8481
		status = dc_stream_get_status(dm_new_crtc_state->stream);
8482
		WARN_ON(!status);
8483
		WARN_ON(!status->plane_count);
8484

8485 8486 8487 8488 8489 8490
		/*
		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
		 * Here we create an empty update on each plane.
		 * To fix this, DC should permit updating only stream properties.
		 */
		for (j = 0; j < status->plane_count; j++)
8491
			dummy_updates[j].surface = status->plane_states[0];
8492 8493 8494 8495


		mutex_lock(&dm->dc_lock);
		dc_commit_updates_for_stream(dm->dc,
8496
						     dummy_updates,
8497 8498
						     status->plane_count,
						     dm_new_crtc_state->stream,
8499 8500
						     &stream_update,
						     dc_state);
8501
		mutex_unlock(&dm->dc_lock);
8502 8503
	}

8504
	/* Count number of newly disabled CRTCs for dropping PM refs later. */
8505
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
8506
				      new_crtc_state, i) {
8507 8508 8509
		if (old_crtc_state->active && !new_crtc_state->active)
			crtc_disable_count++;

8510
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8511
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
8512

8513 8514
		/* For freesync config update on crtc state and params for irq */
		update_stream_irq_parameters(dm, dm_new_crtc_state);
8515

8516 8517 8518
		/* Handle vrr on->off / off->on transitions */
		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state,
						dm_new_crtc_state);
8519 8520
	}

8521 8522 8523 8524 8525 8526 8527 8528
	/**
	 * Enable interrupts for CRTCs that are newly enabled or went through
	 * a modeset. It was intentionally deferred until after the front end
	 * state was modified to wait until the OTG was on and so the IRQ
	 * handlers didn't access stale or invalid state.
	 */
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
8529
#ifdef CONFIG_DEBUG_FS
8530
		bool configure_crc = false;
8531 8532
		enum amdgpu_dm_pipe_crc_source cur_crc_src;
#endif
8533 8534
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);

8535 8536 8537
		if (new_crtc_state->active &&
		    (!old_crtc_state->active ||
		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
8538 8539
			dc_stream_retain(dm_new_crtc_state->stream);
			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
8540
			manage_dm_interrupts(adev, acrtc, true);
8541

8542
#ifdef CONFIG_DEBUG_FS
8543 8544 8545 8546 8547
			/**
			 * Frontend may have changed so reapply the CRC capture
			 * settings for the stream.
			 */
			dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8548 8549 8550
			spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
			cur_crc_src = acrtc->dm_irq_params.crc_src;
			spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8551

8552
			if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
8553 8554 8555 8556 8557
				configure_crc = true;
#if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
				if (amdgpu_dm_crc_window_is_activated(crtc))
					configure_crc = false;
#endif
8558
			}
8559 8560 8561 8562

			if (configure_crc)
				amdgpu_dm_crtc_configure_crc_source(
					crtc, dm_new_crtc_state, cur_crc_src);
8563
#endif
8564 8565
		}
	}
8566

8567
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
8568
		if (new_crtc_state->async_flip)
8569 8570
			wait_for_vblank = false;

8571
	/* update planes when needed per crtc*/
8572
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
8573
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
8574

8575
		if (dm_new_crtc_state->stream)
8576
			amdgpu_dm_commit_planes(state, dc_state, dev,
8577
						dm, crtc, wait_for_vblank);
8578 8579
	}

8580 8581 8582
	/* Update audio instances for each connector. */
	amdgpu_dm_commit_audio(dev, state);

8583 8584 8585 8586
	/*
	 * send vblank event on all events not handled in flip and
	 * mark consumed event for drm_atomic_helper_commit_hw_done
	 */
8587
	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8588
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
8589

8590 8591
		if (new_crtc_state->event)
			drm_send_event_locked(dev, &new_crtc_state->event->base);
8592

8593
		new_crtc_state->event = NULL;
8594
	}
8595
	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
8596

8597 8598
	/* Signal HW programming completion */
	drm_atomic_helper_commit_hw_done(state);
8599 8600

	if (wait_for_vblank)
8601
		drm_atomic_helper_wait_for_flip_done(dev, state);
8602 8603

	drm_atomic_helper_cleanup_planes(dev, state);
8604

8605 8606 8607 8608 8609
	/* return the stolen vga memory back to VRAM */
	if (!adev->mman.keep_stolen_vga_memory)
		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);

8610 8611
	/*
	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
8612 8613 8614
	 * so we can put the GPU into runtime suspend if we're not driving any
	 * displays anymore
	 */
8615 8616
	for (i = 0; i < crtc_disable_count; i++)
		pm_runtime_put_autosuspend(dev->dev);
8617
	pm_runtime_mark_last_busy(dev->dev);
8618 8619 8620

	if (dc_state_temp)
		dc_release_state(dc_state_temp);
8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641 8642 8643 8644 8645 8646 8647 8648
}


static int dm_force_atomic_commit(struct drm_connector *connector)
{
	int ret = 0;
	struct drm_device *ddev = connector->dev;
	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
	struct drm_plane *plane = disconnected_acrtc->base.primary;
	struct drm_connector_state *conn_state;
	struct drm_crtc_state *crtc_state;
	struct drm_plane_state *plane_state;

	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ddev->mode_config.acquire_ctx;

	/* Construct an atomic state to restore previous display setting */

	/*
	 * Attach connectors to drm_atomic_state
	 */
	conn_state = drm_atomic_get_connector_state(state, connector);

	ret = PTR_ERR_OR_ZERO(conn_state);
	if (ret)
8649
		goto out;
8650 8651 8652 8653 8654 8655

	/* Attach crtc to drm_atomic_state*/
	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);

	ret = PTR_ERR_OR_ZERO(crtc_state);
	if (ret)
8656
		goto out;
8657 8658 8659 8660 8661 8662 8663 8664 8665

	/* force a restore */
	crtc_state->mode_changed = true;

	/* Attach plane to drm_atomic_state */
	plane_state = drm_atomic_get_plane_state(state, plane);

	ret = PTR_ERR_OR_ZERO(plane_state);
	if (ret)
8666
		goto out;
8667 8668 8669 8670

	/* Call commit internally with the state we just constructed */
	ret = drm_atomic_commit(state);

8671
out:
8672
	drm_atomic_state_put(state);
8673 8674
	if (ret)
		DRM_ERROR("Restoring old state failed with %i\n", ret);
8675 8676 8677 8678 8679

	return ret;
}

/*
8680 8681 8682
 * This function handles all cases when set mode does not come upon hotplug.
 * This includes when a display is unplugged then plugged back into the
 * same port and when running without usermode desktop manager supprot
8683
 */
8684 8685
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector)
8686
{
8687
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8688 8689 8690 8691 8692 8693 8694
	struct amdgpu_crtc *disconnected_acrtc;
	struct dm_crtc_state *acrtc_state;

	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
		return;

	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
8695 8696
	if (!disconnected_acrtc)
		return;
8697

8698 8699
	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
	if (!acrtc_state->stream)
8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710
		return;

	/*
	 * If the previous sink is not released and different from the current,
	 * we deduce we are in a state where we can not rely on usermode call
	 * to turn on the display, so we do it here
	 */
	if (acrtc_state->stream->sink != aconnector->dc_sink)
		dm_force_atomic_commit(&aconnector->base);
}

8711
/*
8712 8713 8714
 * Grabs all modesetting locks to serialize against any blocking commits,
 * Waits for completion of all non blocking commits.
 */
8715 8716
static int do_aquire_global_lock(struct drm_device *dev,
				 struct drm_atomic_state *state)
8717 8718 8719 8720 8721
{
	struct drm_crtc *crtc;
	struct drm_crtc_commit *commit;
	long ret;

8722 8723
	/*
	 * Adding all modeset locks to aquire_ctx will
8724 8725 8726 8727 8728 8729 8730 8731 8732 8733 8734 8735 8736 8737 8738 8739 8740 8741
	 * ensure that when the framework release it the
	 * extra locks we are locking here will get released to
	 */
	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
	if (ret)
		return ret;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		spin_lock(&crtc->commit_lock);
		commit = list_first_entry_or_null(&crtc->commit_list,
				struct drm_crtc_commit, commit_entry);
		if (commit)
			drm_crtc_commit_get(commit);
		spin_unlock(&crtc->commit_lock);

		if (!commit)
			continue;

8742 8743
		/*
		 * Make sure all pending HW programming completed and
8744 8745 8746 8747 8748 8749 8750 8751 8752 8753
		 * page flips done
		 */
		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);

		if (ret > 0)
			ret = wait_for_completion_interruptible_timeout(
					&commit->flip_done, 10*HZ);

		if (ret == 0)
			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
8754
				  "timed out\n", crtc->base.id, crtc->name);
8755 8756 8757 8758 8759 8760 8761

		drm_crtc_commit_put(commit);
	}

	return ret < 0 ? ret : 0;
}

8762 8763 8764
static void get_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state,
	struct dm_connector_state *new_con_state)
8765 8766 8767 8768
{
	struct mod_freesync_config config = {0};
	struct amdgpu_dm_connector *aconnector =
			to_amdgpu_dm_connector(new_con_state->base.connector);
8769
	struct drm_display_mode *mode = &new_crtc_state->base.mode;
8770
	int vrefresh = drm_mode_vrefresh(mode);
8771

8772
	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
8773 8774
					vrefresh >= aconnector->min_vfreq &&
					vrefresh <= aconnector->max_vfreq;
8775

8776 8777
	if (new_crtc_state->vrr_supported) {
		new_crtc_state->stream->ignore_msa_timing_param = true;
8778 8779 8780 8781 8782 8783 8784
		config.state = new_crtc_state->base.vrr_enabled ?
				VRR_STATE_ACTIVE_VARIABLE :
				VRR_STATE_INACTIVE;
		config.min_refresh_in_uhz =
				aconnector->min_vfreq * 1000000;
		config.max_refresh_in_uhz =
				aconnector->max_vfreq * 1000000;
8785
		config.vsif_supported = true;
8786
		config.btr = true;
8787
	}
8788

8789 8790
	new_crtc_state->freesync_config = config;
}
8791

8792 8793 8794 8795
static void reset_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state)
{
	new_crtc_state->vrr_supported = false;
8796

8797 8798
	memset(&new_crtc_state->vrr_infopacket, 0,
	       sizeof(new_crtc_state->vrr_infopacket));
8799 8800
}

8801 8802 8803 8804 8805 8806 8807
static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
				struct drm_atomic_state *state,
				struct drm_crtc *crtc,
				struct drm_crtc_state *old_crtc_state,
				struct drm_crtc_state *new_crtc_state,
				bool enable,
				bool *lock_and_validation_needed)
8808
{
8809
	struct dm_atomic_state *dm_state = NULL;
8810
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
8811
	struct dc_stream_state *new_stream;
8812
	int ret = 0;
8813

8814 8815 8816 8817
	/*
	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
	 * update changed items
	 */
8818 8819 8820 8821
	struct amdgpu_crtc *acrtc = NULL;
	struct amdgpu_dm_connector *aconnector = NULL;
	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
8822

8823
	new_stream = NULL;
8824

8825 8826 8827 8828
	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
	acrtc = to_amdgpu_crtc(crtc);
	aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
8829

8830 8831 8832 8833 8834 8835 8836
	/* TODO This hack should go away */
	if (aconnector && enable) {
		/* Make sure fake sink is created in plug-in scenario */
		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
							    &aconnector->base);
		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
							    &aconnector->base);
8837

8838 8839 8840 8841
		if (IS_ERR(drm_new_conn_state)) {
			ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
			goto fail;
		}
8842

8843 8844
		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
8845

8846 8847 8848
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			goto skip_modeset;

8849 8850 8851 8852
		new_stream = create_validate_stream_for_sink(aconnector,
							     &new_crtc_state->mode,
							     dm_new_conn_state,
							     dm_old_crtc_state->stream);
8853

8854 8855 8856 8857 8858 8859
		/*
		 * we can have no stream on ACTION_SET if a display
		 * was disconnected during S3, in this case it is not an
		 * error, the OS will be updated after detection, and
		 * will do the right thing on next atomic commit
		 */
8860

8861 8862 8863 8864 8865 8866
		if (!new_stream) {
			DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
					__func__, acrtc->base.base.id);
			ret = -ENOMEM;
			goto fail;
		}
8867

8868 8869 8870 8871 8872 8873 8874
		/*
		 * TODO: Check VSDB bits to decide whether this should
		 * be enabled or not.
		 */
		new_stream->triggered_crtc_reset.enabled =
			dm->force_timing_sync;

8875
		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
8876

8877 8878 8879 8880 8881
		ret = fill_hdr_info_packet(drm_new_conn_state,
					   &new_stream->hdr_static_metadata);
		if (ret)
			goto fail;

8882 8883 8884 8885 8886 8887 8888 8889 8890 8891 8892
		/*
		 * If we already removed the old stream from the context
		 * (and set the new stream to NULL) then we can't reuse
		 * the old stream even if the stream and scaling are unchanged.
		 * We'll hit the BUG_ON and black screen.
		 *
		 * TODO: Refactor this function to allow this check to work
		 * in all conditions.
		 */
		if (dm_new_crtc_state->stream &&
		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
8893 8894 8895 8896
		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
			new_crtc_state->mode_changed = false;
			DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
					 new_crtc_state->mode_changed);
8897
		}
8898
	}
8899

8900
	/* mode_changed flag may get updated above, need to check again */
8901 8902
	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
		goto skip_modeset;
8903

8904 8905 8906 8907 8908 8909 8910 8911 8912 8913 8914
	DRM_DEBUG_DRIVER(
		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
		"planes_changed:%d, mode_changed:%d,active_changed:%d,"
		"connectors_changed:%d\n",
		acrtc->crtc_id,
		new_crtc_state->enable,
		new_crtc_state->active,
		new_crtc_state->planes_changed,
		new_crtc_state->mode_changed,
		new_crtc_state->active_changed,
		new_crtc_state->connectors_changed);
8915

8916 8917
	/* Remove stream for any changed/disabled CRTC */
	if (!enable) {
8918

8919 8920
		if (!dm_old_crtc_state->stream)
			goto skip_modeset;
8921

8922 8923 8924
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
8925

8926 8927
		DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
				crtc->base.id);
8928

8929 8930 8931 8932 8933 8934 8935 8936
		/* i.e. reset mode */
		if (dc_remove_stream_from_ctx(
				dm->dc,
				dm_state->context,
				dm_old_crtc_state->stream) != DC_OK) {
			ret = -EINVAL;
			goto fail;
		}
8937

8938 8939
		dc_stream_release(dm_old_crtc_state->stream);
		dm_new_crtc_state->stream = NULL;
8940

8941
		reset_freesync_config_for_crtc(dm_new_crtc_state);
8942

8943
		*lock_and_validation_needed = true;
8944

8945 8946 8947 8948 8949 8950 8951 8952
	} else {/* Add stream for any updated/enabled CRTC */
		/*
		 * Quick fix to prevent NULL pointer on new_stream when
		 * added MST connectors not found in existing crtc_state in the chained mode
		 * TODO: need to dig out the root cause of that
		 */
		if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
			goto skip_modeset;
8953

8954 8955
		if (modereset_required(new_crtc_state))
			goto skip_modeset;
8956

8957 8958
		if (modeset_required(new_crtc_state, new_stream,
				     dm_old_crtc_state->stream)) {
8959

8960
			WARN_ON(dm_new_crtc_state->stream);
8961

8962 8963 8964
			ret = dm_atomic_get_state(state, &dm_state);
			if (ret)
				goto fail;
8965

8966
			dm_new_crtc_state->stream = new_stream;
8967

8968
			dc_stream_retain(new_stream);
8969

8970 8971
			DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
						crtc->base.id);
8972

8973 8974 8975 8976 8977 8978
			if (dc_add_stream_to_ctx(
					dm->dc,
					dm_state->context,
					dm_new_crtc_state->stream) != DC_OK) {
				ret = -EINVAL;
				goto fail;
8979 8980
			}

8981 8982 8983
			*lock_and_validation_needed = true;
		}
	}
8984

8985 8986 8987 8988
skip_modeset:
	/* Release extra reference */
	if (new_stream)
		 dc_stream_release(new_stream);
8989

8990 8991 8992 8993
	/*
	 * We want to do dc stream updates that do not require a
	 * full modeset below.
	 */
8994
	if (!(enable && aconnector && new_crtc_state->active))
8995 8996 8997 8998 8999 9000 9001 9002 9003 9004
		return 0;
	/*
	 * Given above conditions, the dc state cannot be NULL because:
	 * 1. We're in the process of enabling CRTCs (just been added
	 *    to the dc context, or already is on the context)
	 * 2. Has a valid connector attached, and
	 * 3. Is currently active and enabled.
	 * => The dc stream state currently exists.
	 */
	BUG_ON(dm_new_crtc_state->stream == NULL);
9005

9006 9007 9008 9009
	/* Scaling or underscan settings */
	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
		update_stream_scaling_settings(
			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
9010

9011 9012 9013
	/* ABM settings */
	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;

9014 9015 9016 9017 9018 9019
	/*
	 * Color management settings. We also update color properties
	 * when a modeset is needed, to ensure it gets reprogrammed.
	 */
	if (dm_new_crtc_state->base.color_mgmt_changed ||
	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
9020
		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
9021 9022
		if (ret)
			goto fail;
9023
	}
9024

9025 9026 9027 9028
	/* Update Freesync settings. */
	get_freesync_config_for_crtc(dm_new_crtc_state,
				     dm_new_conn_state);

9029
	return ret;
9030 9031 9032 9033 9034

fail:
	if (new_stream)
		dc_stream_release(new_stream);
	return ret;
9035
}
9036

9037 9038 9039 9040 9041 9042 9043 9044 9045 9046
static bool should_reset_plane(struct drm_atomic_state *state,
			       struct drm_plane *plane,
			       struct drm_plane_state *old_plane_state,
			       struct drm_plane_state *new_plane_state)
{
	struct drm_plane *other;
	struct drm_plane_state *old_other_state, *new_other_state;
	struct drm_crtc_state *new_crtc_state;
	int i;

9047 9048 9049 9050 9051 9052 9053 9054
	/*
	 * TODO: Remove this hack once the checks below are sufficient
	 * enough to determine when we need to reset all the planes on
	 * the stream.
	 */
	if (state->allow_modeset)
		return true;

9055 9056 9057 9058 9059 9060 9061 9062 9063 9064 9065 9066 9067 9068
	/* Exit early if we know that we're adding or removing the plane. */
	if (old_plane_state->crtc != new_plane_state->crtc)
		return true;

	/* old crtc == new_crtc == NULL, plane not in context. */
	if (!new_plane_state->crtc)
		return false;

	new_crtc_state =
		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);

	if (!new_crtc_state)
		return true;

9069 9070 9071 9072
	/* CRTC Degamma changes currently require us to recreate planes. */
	if (new_crtc_state->color_mgmt_changed)
		return true;

9073 9074 9075 9076 9077 9078 9079 9080 9081 9082 9083 9084
	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
		return true;

	/*
	 * If there are any new primary or overlay planes being added or
	 * removed then the z-order can potentially change. To ensure
	 * correct z-order and pipe acquisition the current DC architecture
	 * requires us to remove and recreate all existing planes.
	 *
	 * TODO: Come up with a more elegant solution for this.
	 */
	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
9085
		struct amdgpu_framebuffer *old_afb, *new_afb;
9086 9087 9088 9089 9090 9091 9092 9093 9094 9095
		if (other->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		if (old_other_state->crtc != new_plane_state->crtc &&
		    new_other_state->crtc != new_plane_state->crtc)
			continue;

		if (old_other_state->crtc != new_other_state->crtc)
			return true;

9096 9097 9098 9099 9100 9101 9102 9103 9104 9105 9106 9107 9108 9109 9110 9111 9112 9113 9114 9115 9116 9117 9118 9119 9120
		/* Src/dst size and scaling updates. */
		if (old_other_state->src_w != new_other_state->src_w ||
		    old_other_state->src_h != new_other_state->src_h ||
		    old_other_state->crtc_w != new_other_state->crtc_w ||
		    old_other_state->crtc_h != new_other_state->crtc_h)
			return true;

		/* Rotation / mirroring updates. */
		if (old_other_state->rotation != new_other_state->rotation)
			return true;

		/* Blending updates. */
		if (old_other_state->pixel_blend_mode !=
		    new_other_state->pixel_blend_mode)
			return true;

		/* Alpha updates. */
		if (old_other_state->alpha != new_other_state->alpha)
			return true;

		/* Colorspace changes. */
		if (old_other_state->color_range != new_other_state->color_range ||
		    old_other_state->color_encoding != new_other_state->color_encoding)
			return true;

9121 9122 9123 9124 9125 9126 9127 9128
		/* Framebuffer checks fall at the end. */
		if (!old_other_state->fb || !new_other_state->fb)
			continue;

		/* Pixel format changes can require bandwidth updates. */
		if (old_other_state->fb->format != new_other_state->fb->format)
			return true;

9129 9130
		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
9131 9132

		/* Tiling and DCC changes also require bandwidth updates. */
9133 9134
		if (old_afb->tiling_flags != new_afb->tiling_flags ||
		    old_afb->base.modifier != new_afb->base.modifier)
9135 9136 9137 9138 9139 9140
			return true;
	}

	return false;
}

9141 9142 9143 9144
static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
			      struct drm_plane_state *new_plane_state,
			      struct drm_framebuffer *fb)
{
9145 9146
	struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
9147
	unsigned int pitch;
9148
	bool linear;
9149 9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164 9165 9166 9167 9168 9169 9170 9171 9172 9173 9174 9175 9176 9177 9178 9179 9180 9181 9182

	if (fb->width > new_acrtc->max_cursor_width ||
	    fb->height > new_acrtc->max_cursor_height) {
		DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
				 new_plane_state->fb->width,
				 new_plane_state->fb->height);
		return -EINVAL;
	}
	if (new_plane_state->src_w != fb->width << 16 ||
	    new_plane_state->src_h != fb->height << 16) {
		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
		return -EINVAL;
	}

	/* Pitch in pixels */
	pitch = fb->pitches[0] / fb->format->cpp[0];

	if (fb->width != pitch) {
		DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
				 fb->width, pitch);
		return -EINVAL;
	}

	switch (pitch) {
	case 64:
	case 128:
	case 256:
		/* FB pitch is supported by cursor plane */
		break;
	default:
		DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
		return -EINVAL;
	}

9183 9184 9185 9186 9187 9188 9189 9190 9191 9192 9193 9194 9195 9196 9197 9198
	/* Core DRM takes care of checking FB modifiers, so we only need to
	 * check tiling flags when the FB doesn't have a modifier. */
	if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
		if (adev->family < AMDGPU_FAMILY_AI) {
			linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
			         AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
				 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
		} else {
			linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
		}
		if (!linear) {
			DRM_DEBUG_ATOMIC("Cursor FB not linear");
			return -EINVAL;
		}
	}

9199 9200 9201
	return 0;
}

9202 9203 9204 9205 9206 9207 9208
static int dm_update_plane_state(struct dc *dc,
				 struct drm_atomic_state *state,
				 struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state,
				 struct drm_plane_state *new_plane_state,
				 bool enable,
				 bool *lock_and_validation_needed)
9209
{
9210 9211

	struct dm_atomic_state *dm_state = NULL;
9212
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
9213
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9214 9215
	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
9216
	struct amdgpu_crtc *new_acrtc;
9217
	bool needs_reset;
9218
	int ret = 0;
9219

9220

9221 9222 9223 9224
	new_plane_crtc = new_plane_state->crtc;
	old_plane_crtc = old_plane_state->crtc;
	dm_new_plane_state = to_dm_plane_state(new_plane_state);
	dm_old_plane_state = to_dm_plane_state(old_plane_state);
9225

9226 9227 9228 9229 9230 9231 9232
	if (plane->type == DRM_PLANE_TYPE_CURSOR) {
		if (!enable || !new_plane_crtc ||
			drm_atomic_plane_disabling(plane->state, new_plane_state))
			return 0;

		new_acrtc = to_amdgpu_crtc(new_plane_crtc);

9233 9234 9235 9236 9237
		if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
			DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
			return -EINVAL;
		}

9238
		if (new_plane_state->fb) {
9239 9240 9241 9242
			ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
						 new_plane_state->fb);
			if (ret)
				return ret;
9243 9244
		}

9245
		return 0;
9246
	}
9247

9248 9249 9250
	needs_reset = should_reset_plane(state, plane, old_plane_state,
					 new_plane_state);

9251 9252
	/* Remove any changed/removed planes */
	if (!enable) {
9253
		if (!needs_reset)
9254
			return 0;
9255

9256 9257
		if (!old_plane_crtc)
			return 0;
9258

9259 9260 9261
		old_crtc_state = drm_atomic_get_old_crtc_state(
				state, old_plane_crtc);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9262

9263 9264
		if (!dm_old_crtc_state->stream)
			return 0;
9265

9266 9267
		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, old_plane_crtc->base.id);
9268

9269 9270 9271
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			return ret;
9272

9273 9274 9275 9276 9277
		if (!dc_remove_plane_from_context(
				dc,
				dm_old_crtc_state->stream,
				dm_old_plane_state->dc_state,
				dm_state->context)) {
9278

9279
			return -EINVAL;
9280
		}
9281

9282

9283 9284
		dc_plane_state_release(dm_old_plane_state->dc_state);
		dm_new_plane_state->dc_state = NULL;
9285

9286
		*lock_and_validation_needed = true;
9287

9288 9289
	} else { /* Add new planes */
		struct dc_plane_state *dc_new_plane_state;
9290

9291 9292
		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
			return 0;
9293

9294 9295
		if (!new_plane_crtc)
			return 0;
9296

9297 9298
		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9299

9300 9301
		if (!dm_new_crtc_state->stream)
			return 0;
9302

9303
		if (!needs_reset)
9304
			return 0;
9305

9306 9307 9308 9309
		ret = dm_plane_helper_check_state(new_plane_state, new_crtc_state);
		if (ret)
			return ret;

9310
		WARN_ON(dm_new_plane_state->dc_state);
9311

9312 9313 9314
		dc_new_plane_state = dc_create_plane_state(dc);
		if (!dc_new_plane_state)
			return -ENOMEM;
9315

9316 9317
		DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, new_plane_crtc->base.id);
9318

9319
		ret = fill_dc_plane_attributes(
9320
			drm_to_adev(new_plane_crtc->dev),
9321 9322 9323 9324 9325 9326 9327
			dc_new_plane_state,
			new_plane_state,
			new_crtc_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
9328

9329 9330 9331 9332 9333
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
9334

9335 9336 9337 9338 9339 9340 9341 9342 9343 9344 9345 9346
		/*
		 * Any atomic check errors that occur after this will
		 * not need a release. The plane state will be attached
		 * to the stream, and therefore part of the atomic
		 * state. It'll be released when the atomic state is
		 * cleaned.
		 */
		if (!dc_add_plane_to_context(
				dc,
				dm_new_crtc_state->stream,
				dc_new_plane_state,
				dm_state->context)) {
9347

9348 9349 9350
			dc_plane_state_release(dc_new_plane_state);
			return -EINVAL;
		}
9351

9352
		dm_new_plane_state->dc_state = dc_new_plane_state;
9353

9354 9355 9356 9357 9358 9359
		/* Tell DC to do a full surface update every time there
		 * is a plane change. Inefficient, but works for now.
		 */
		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;

		*lock_and_validation_needed = true;
9360
	}
9361 9362


9363 9364
	return ret;
}
9365

S
Simon Ser 已提交
9366 9367 9368 9369 9370 9371 9372 9373 9374 9375 9376 9377 9378 9379 9380 9381 9382 9383 9384 9385 9386 9387 9388 9389 9390 9391 9392 9393 9394 9395 9396 9397 9398 9399 9400 9401 9402
static int dm_check_crtc_cursor(struct drm_atomic_state *state,
				struct drm_crtc *crtc,
				struct drm_crtc_state *new_crtc_state)
{
	struct drm_plane_state *new_cursor_state, *new_primary_state;
	int cursor_scale_w, cursor_scale_h, primary_scale_w, primary_scale_h;

	/* On DCE and DCN there is no dedicated hardware cursor plane. We get a
	 * cursor per pipe but it's going to inherit the scaling and
	 * positioning from the underlying pipe. Check the cursor plane's
	 * blending properties match the primary plane's. */

	new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor);
	new_primary_state = drm_atomic_get_new_plane_state(state, crtc->primary);
	if (!new_cursor_state || !new_primary_state || !new_cursor_state->fb) {
		return 0;
	}

	cursor_scale_w = new_cursor_state->crtc_w * 1000 /
			 (new_cursor_state->src_w >> 16);
	cursor_scale_h = new_cursor_state->crtc_h * 1000 /
			 (new_cursor_state->src_h >> 16);

	primary_scale_w = new_primary_state->crtc_w * 1000 /
			 (new_primary_state->src_w >> 16);
	primary_scale_h = new_primary_state->crtc_h * 1000 /
			 (new_primary_state->src_h >> 16);

	if (cursor_scale_w != primary_scale_w ||
	    cursor_scale_h != primary_scale_h) {
		DRM_DEBUG_ATOMIC("Cursor plane scaling doesn't match primary plane\n");
		return -EINVAL;
	}

	return 0;
}

9403
#if defined(CONFIG_DRM_AMD_DC_DCN)
9404 9405 9406 9407 9408 9409 9410 9411 9412 9413 9414 9415 9416 9417 9418 9419 9420 9421 9422 9423 9424 9425
static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
{
	struct drm_connector *connector;
	struct drm_connector_state *conn_state;
	struct amdgpu_dm_connector *aconnector = NULL;
	int i;
	for_each_new_connector_in_state(state, connector, conn_state, i) {
		if (conn_state->crtc != crtc)
			continue;

		aconnector = to_amdgpu_dm_connector(connector);
		if (!aconnector->port || !aconnector->mst_port)
			aconnector = NULL;
		else
			break;
	}

	if (!aconnector)
		return 0;

	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_port->mst_mgr);
}
9426
#endif
9427

9428 9429 9430 9431 9432 9433 9434 9435 9436 9437 9438 9439 9440 9441 9442
/**
 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
 * @dev: The DRM device
 * @state: The atomic state to commit
 *
 * Validate that the given atomic state is programmable by DC into hardware.
 * This involves constructing a &struct dc_state reflecting the new hardware
 * state we wish to commit, then querying DC to see if it is programmable. It's
 * important not to modify the existing DC state. Otherwise, atomic_check
 * may unexpectedly commit hardware changes.
 *
 * When validating the DC state, it's important that the right locks are
 * acquired. For full updates case which removes/adds/updates streams on one
 * CRTC while flipping on another CRTC, acquiring global lock will guarantee
 * that any such full update commit will wait for completion of any outstanding
9443
 * flip using DRMs synchronization events.
9444 9445 9446 9447 9448 9449 9450 9451
 *
 * Note that DM adds the affected connectors for all CRTCs in state, when that
 * might not seem necessary. This is because DC stream creation requires the
 * DC sink, which is tied to the DRM connector state. Cleaning this up should
 * be possible but non-trivial - a possible TODO item.
 *
 * Return: -Error code if validation failed.
 */
9452 9453
static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state)
9454
{
9455
	struct amdgpu_device *adev = drm_to_adev(dev);
9456
	struct dm_atomic_state *dm_state = NULL;
9457 9458
	struct dc *dc = adev->dm.dc;
	struct drm_connector *connector;
9459
	struct drm_connector_state *old_con_state, *new_con_state;
9460
	struct drm_crtc *crtc;
9461
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9462 9463
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
9464
	enum dc_status status;
9465
	int ret, i;
9466
	bool lock_and_validation_needed = false;
9467
	struct dm_crtc_state *dm_old_crtc_state;
9468

9469
	trace_amdgpu_dm_atomic_check_begin(state);
9470

9471
	ret = drm_atomic_helper_check_modeset(dev, state);
9472 9473
	if (ret)
		goto fail;
9474

9475 9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488 9489 9490 9491 9492 9493 9494 9495 9496 9497
	/* Check connector changes */
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);

		/* Skip connectors that are disabled or part of modeset already. */
		if (!old_con_state->crtc && !new_con_state->crtc)
			continue;

		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
		if (IS_ERR(new_crtc_state)) {
			ret = PTR_ERR(new_crtc_state);
			goto fail;
		}

		if (dm_old_con_state->abm_level !=
		    dm_new_con_state->abm_level)
			new_crtc_state->connectors_changed = true;
	}

9498
#if defined(CONFIG_DRM_AMD_DC_DCN)
9499
	if (dc_resource_is_dsc_encoding_supported(dc)) {
9500 9501 9502 9503 9504 9505 9506 9507
		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
				ret = add_affected_mst_dsc_crtcs(state, crtc);
				if (ret)
					goto fail;
			}
		}
	}
9508
#endif
9509
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
9510 9511
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

9512
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
9513
		    !new_crtc_state->color_mgmt_changed &&
9514 9515
		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
			dm_old_crtc_state->dsc_force_changed == false)
9516
			continue;
9517

9518 9519
		if (!new_crtc_state->enable)
			continue;
9520

9521 9522 9523
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			return ret;
9524

9525 9526 9527
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
9528

9529
		if (dm_old_crtc_state->dsc_force_changed)
9530
			new_crtc_state->mode_changed = true;
9531 9532
	}

9533 9534 9535 9536 9537 9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558 9559 9560 9561 9562 9563 9564 9565 9566 9567 9568
	/*
	 * Add all primary and overlay planes on the CRTC to the state
	 * whenever a plane is enabled to maintain correct z-ordering
	 * and to enable fast surface updates.
	 */
	drm_for_each_crtc(crtc, dev) {
		bool modified = false;

		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			if (new_plane_state->crtc == crtc ||
			    old_plane_state->crtc == crtc) {
				modified = true;
				break;
			}
		}

		if (!modified)
			continue;

		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			new_plane_state =
				drm_atomic_get_plane_state(state, plane);

			if (IS_ERR(new_plane_state)) {
				ret = PTR_ERR(new_plane_state);
				goto fail;
			}
		}
	}

9569
	/* Remove exiting planes if they are modified */
9570 9571 9572 9573 9574 9575 9576 9577
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    false,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
9578 9579 9580
	}

	/* Disable all crtcs which require disable */
9581 9582 9583 9584 9585 9586 9587 9588
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   false,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
9589 9590 9591
	}

	/* Enable all crtcs which require enable */
9592 9593 9594 9595 9596 9597 9598 9599
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   true,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
9600 9601 9602
	}

	/* Add new/modified planes */
9603 9604 9605 9606 9607 9608 9609 9610
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    true,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
9611 9612
	}

9613 9614 9615 9616
	/* Run this here since we want to validate the streams we created */
	ret = drm_atomic_helper_check_planes(dev, state);
	if (ret)
		goto fail;
9617

S
Simon Ser 已提交
9618 9619 9620 9621 9622 9623 9624
	/* Check cursor planes scaling */
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
		ret = dm_check_crtc_cursor(state, crtc, new_crtc_state);
		if (ret)
			goto fail;
	}

9625 9626 9627 9628 9629 9630 9631 9632 9633 9634 9635 9636 9637 9638 9639 9640 9641 9642 9643 9644
	if (state->legacy_cursor_update) {
		/*
		 * This is a fast cursor update coming from the plane update
		 * helper, check if it can be done asynchronously for better
		 * performance.
		 */
		state->async_update =
			!drm_atomic_helper_async_check(dev, state);

		/*
		 * Skip the remaining global validation if this is an async
		 * update. Cursor updates can be done without affecting
		 * state or bandwidth calcs and this avoids the performance
		 * penalty of locking the private state object and
		 * allocating a new dc_state.
		 */
		if (state->async_update)
			return 0;
	}

L
Leo (Sunpeng) Li 已提交
9645
	/* Check scaling and underscan changes*/
9646
	/* TODO Removed scaling changes validation due to inability to commit
9647 9648 9649
	 * new stream into context w\o causing full reset. Need to
	 * decide how to handle.
	 */
9650
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
9651 9652 9653
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
9654 9655

		/* Skip any modesets/resets */
9656 9657
		if (!acrtc || drm_atomic_crtc_needs_modeset(
				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
9658 9659
			continue;

9660
		/* Skip any thing not scale or underscan changes */
9661
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
9662 9663 9664 9665 9666
			continue;

		lock_and_validation_needed = true;
	}

9667 9668 9669 9670 9671 9672 9673 9674 9675 9676 9677 9678
	/**
	 * Streams and planes are reset when there are changes that affect
	 * bandwidth. Anything that affects bandwidth needs to go through
	 * DC global validation to ensure that the configuration can be applied
	 * to hardware.
	 *
	 * We have to currently stall out here in atomic_check for outstanding
	 * commits to finish in this case because our IRQ handlers reference
	 * DRM state directly - we can end up disabling interrupts too early
	 * if we don't.
	 *
	 * TODO: Remove this stall and drop DM state private objects.
9679
	 */
9680
	if (lock_and_validation_needed) {
9681 9682 9683
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
9684 9685 9686 9687

		ret = do_aquire_global_lock(dev, state);
		if (ret)
			goto fail;
9688

9689
#if defined(CONFIG_DRM_AMD_DC_DCN)
9690 9691 9692
		if (!compute_mst_dsc_configs_for_state(state, dm_state->context))
			goto fail;

9693 9694 9695
		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context);
		if (ret)
			goto fail;
9696
#endif
9697

9698 9699 9700 9701 9702 9703 9704 9705 9706
		/*
		 * Perform validation of MST topology in the state:
		 * We need to perform MST atomic check before calling
		 * dc_validate_global_state(), or there is a chance
		 * to get stuck in an infinite loop and hang eventually.
		 */
		ret = drm_dp_mst_atomic_check(state);
		if (ret)
			goto fail;
9707 9708 9709 9710
		status = dc_validate_global_state(dc, dm_state->context, false);
		if (status != DC_OK) {
			DC_LOG_WARNING("DC global validation failure: %s (%d)",
				       dc_status_to_str(status), status);
9711 9712 9713
			ret = -EINVAL;
			goto fail;
		}
9714
	} else {
9715
		/*
9716 9717 9718 9719 9720 9721
		 * The commit is a fast update. Fast updates shouldn't change
		 * the DC context, affect global validation, and can have their
		 * commit work done in parallel with other commits not touching
		 * the same resource. If we have a new DC context as part of
		 * the DM atomic state from validation we need to free it and
		 * retain the existing one instead.
9722 9723 9724 9725 9726
		 *
		 * Furthermore, since the DM atomic state only contains the DC
		 * context and can safely be annulled, we can free the state
		 * and clear the associated private object now to free
		 * some memory and avoid a possible use-after-free later.
9727
		 */
9728

9729 9730
		for (i = 0; i < state->num_private_objs; i++) {
			struct drm_private_obj *obj = state->private_objs[i].ptr;
9731

9732 9733
			if (obj->funcs == adev->dm.atomic_obj.funcs) {
				int j = state->num_private_objs-1;
9734

9735 9736 9737 9738 9739 9740 9741 9742 9743 9744
				dm_atomic_destroy_state(obj,
						state->private_objs[i].state);

				/* If i is not at the end of the array then the
				 * last element needs to be moved to where i was
				 * before the array can safely be truncated.
				 */
				if (i != j)
					state->private_objs[i] =
						state->private_objs[j];
9745

9746 9747 9748 9749 9750 9751 9752 9753
				state->private_objs[j].ptr = NULL;
				state->private_objs[j].state = NULL;
				state->private_objs[j].old_state = NULL;
				state->private_objs[j].new_state = NULL;

				state->num_private_objs = j;
				break;
			}
9754
		}
9755 9756
	}

9757 9758 9759 9760 9761
	/* Store the overall update type for use later in atomic check. */
	for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) {
		struct dm_crtc_state *dm_new_crtc_state =
			to_dm_crtc_state(new_crtc_state);

9762 9763 9764
		dm_new_crtc_state->update_type = lock_and_validation_needed ?
							 UPDATE_TYPE_FULL :
							 UPDATE_TYPE_FAST;
9765 9766 9767 9768
	}

	/* Must be success */
	WARN_ON(ret);
9769 9770 9771

	trace_amdgpu_dm_atomic_check_finish(state, ret);

9772 9773 9774 9775
	return ret;

fail:
	if (ret == -EDEADLK)
9776
		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
9777
	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
9778
		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
9779
	else
9780
		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
9781

9782 9783
	trace_amdgpu_dm_atomic_check_finish(state, ret);

9784 9785 9786
	return ret;
}

9787 9788
static bool is_dp_capable_without_timing_msa(struct dc *dc,
					     struct amdgpu_dm_connector *amdgpu_dm_connector)
9789 9790 9791 9792
{
	uint8_t dpcd_data;
	bool capable = false;

9793
	if (amdgpu_dm_connector->dc_link &&
9794 9795
		dm_helpers_dp_read_dpcd(
				NULL,
9796
				amdgpu_dm_connector->dc_link,
9797 9798 9799 9800 9801 9802 9803 9804
				DP_DOWN_STREAM_PORT_COUNT,
				&dpcd_data,
				sizeof(dpcd_data))) {
		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
	}

	return capable;
}
9805 9806 9807 9808 9809 9810 9811 9812 9813 9814 9815 9816 9817 9818 9819 9820 9821 9822 9823 9824 9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840 9841 9842 9843 9844 9845 9846 9847 9848

static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
		uint8_t *edid_ext, int len,
		struct amdgpu_hdmi_vsdb_info *vsdb_info)
{
	int i;
	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
	struct dc *dc = adev->dm.dc;

	/* send extension block to DMCU for parsing */
	for (i = 0; i < len; i += 8) {
		bool res;
		int offset;

		/* send 8 bytes a time */
		if (!dc_edid_parser_send_cea(dc, i, len, &edid_ext[i], 8))
			return false;

		if (i+8 == len) {
			/* EDID block sent completed, expect result */
			int version, min_rate, max_rate;

			res = dc_edid_parser_recv_amd_vsdb(dc, &version, &min_rate, &max_rate);
			if (res) {
				/* amd vsdb found */
				vsdb_info->freesync_supported = 1;
				vsdb_info->amd_vsdb_version = version;
				vsdb_info->min_refresh_rate_hz = min_rate;
				vsdb_info->max_refresh_rate_hz = max_rate;
				return true;
			}
			/* not amd vsdb */
			return false;
		}

		/* check for ack*/
		res = dc_edid_parser_recv_cea_ack(dc, &offset);
		if (!res)
			return false;
	}

	return false;
}

9849
static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
9850 9851 9852 9853 9854 9855 9856 9857 9858
		struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
{
	uint8_t *edid_ext = NULL;
	int i;
	bool valid_vsdb_found = false;

	/*----- drm_find_cea_extension() -----*/
	/* No EDID or EDID extensions */
	if (edid == NULL || edid->extensions == 0)
9859
		return -ENODEV;
9860 9861 9862 9863 9864 9865 9866 9867 9868

	/* Find CEA extension */
	for (i = 0; i < edid->extensions; i++) {
		edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
		if (edid_ext[0] == CEA_EXT)
			break;
	}

	if (i == edid->extensions)
9869
		return -ENODEV;
9870 9871 9872

	/*----- cea_db_offsets() -----*/
	if (edid_ext[0] != CEA_EXT)
9873
		return -ENODEV;
9874 9875

	valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
9876 9877

	return valid_vsdb_found ? i : -ENODEV;
9878 9879
}

9880 9881
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid)
9882
{
9883
	int i = 0;
9884 9885 9886
	struct detailed_timing *timing;
	struct detailed_non_pixel *data;
	struct detailed_data_monitor_range *range;
9887 9888
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
9889
	struct dm_connector_state *dm_con_state = NULL;
9890 9891

	struct drm_device *dev = connector->dev;
9892
	struct amdgpu_device *adev = drm_to_adev(dev);
9893
	bool freesync_capable = false;
9894
	struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
9895

9896 9897
	if (!connector->state) {
		DRM_ERROR("%s - Connector has no state", __func__);
9898
		goto update;
9899 9900
	}

9901 9902 9903 9904 9905 9906 9907
	if (!edid) {
		dm_con_state = to_dm_connector_state(connector->state);

		amdgpu_dm_connector->min_vfreq = 0;
		amdgpu_dm_connector->max_vfreq = 0;
		amdgpu_dm_connector->pixel_clock_mhz = 0;

9908
		goto update;
9909 9910
	}

9911 9912
	dm_con_state = to_dm_connector_state(connector->state);

9913
	if (!amdgpu_dm_connector->dc_sink) {
9914
		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
9915
		goto update;
9916 9917
	}
	if (!adev->dm.freesync_module)
9918
		goto update;
9919 9920 9921 9922 9923 9924 9925


	if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
		|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
		bool edid_check_required = false;

		if (edid) {
9926 9927
			edid_check_required = is_dp_capable_without_timing_msa(
						adev->dm.dc,
9928
						amdgpu_dm_connector);
9929 9930
		}

9931 9932 9933 9934 9935 9936 9937 9938 9939 9940 9941 9942 9943 9944 9945 9946 9947 9948 9949 9950
		if (edid_check_required == true && (edid->version > 1 ||
		   (edid->version == 1 && edid->revision > 1))) {
			for (i = 0; i < 4; i++) {

				timing	= &edid->detailed_timings[i];
				data	= &timing->data.other_data;
				range	= &data->data.range;
				/*
				 * Check if monitor has continuous frequency mode
				 */
				if (data->type != EDID_DETAIL_MONITOR_RANGE)
					continue;
				/*
				 * Check for flag range limits only. If flag == 1 then
				 * no additional timing information provided.
				 * Default GTF, GTF Secondary curve and CVT are not
				 * supported
				 */
				if (range->flags != 1)
					continue;
9951

9952 9953 9954 9955
				amdgpu_dm_connector->min_vfreq = range->min_vfreq;
				amdgpu_dm_connector->max_vfreq = range->max_vfreq;
				amdgpu_dm_connector->pixel_clock_mhz =
					range->pixel_clock_mhz * 10;
9956

9957 9958
				connector->display_info.monitor_range.min_vfreq = range->min_vfreq;
				connector->display_info.monitor_range.max_vfreq = range->max_vfreq;
9959

9960 9961
				break;
			}
9962

9963 9964
			if (amdgpu_dm_connector->max_vfreq -
			    amdgpu_dm_connector->min_vfreq > 10) {
9965

9966 9967 9968 9969
				freesync_capable = true;
			}
		}
	} else if (edid && amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
9970 9971
		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
		if (i >= 0 && vsdb_info.freesync_supported) {
9972 9973 9974 9975 9976 9977 9978 9979 9980 9981
			timing  = &edid->detailed_timings[i];
			data    = &timing->data.other_data;

			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
				freesync_capable = true;

			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
9982 9983
		}
	}
9984 9985 9986 9987 9988 9989 9990 9991

update:
	if (dm_con_state)
		dm_con_state->freesync_capable = freesync_capable;

	if (connector->vrr_capable_property)
		drm_connector_set_vrr_capable_property(connector,
						       freesync_capable);
9992 9993
}

R
Roman Li 已提交
9994 9995 9996 9997 9998 9999 10000 10001 10002 10003
static void amdgpu_dm_set_psr_caps(struct dc_link *link)
{
	uint8_t dpcd_data[EDP_PSR_RECEIVER_CAP_SIZE];

	if (!(link->connector_signal & SIGNAL_TYPE_EDP))
		return;
	if (link->type == dc_connection_none)
		return;
	if (dm_helpers_dp_read_dpcd(NULL, link, DP_PSR_SUPPORT,
					dpcd_data, sizeof(dpcd_data))) {
10004 10005 10006
		link->dpcd_caps.psr_caps.psr_version = dpcd_data[0];

		if (dpcd_data[0] == 0) {
10007
			link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
10008 10009
			link->psr_settings.psr_feature_enabled = false;
		} else {
10010
			link->psr_settings.psr_version = DC_PSR_VERSION_1;
10011 10012 10013 10014
			link->psr_settings.psr_feature_enabled = true;
		}

		DRM_INFO("PSR support:%d\n", link->psr_settings.psr_feature_enabled);
R
Roman Li 已提交
10015 10016 10017 10018 10019 10020 10021 10022 10023 10024 10025 10026 10027 10028 10029 10030 10031 10032 10033 10034 10035
	}
}

/*
 * amdgpu_dm_link_setup_psr() - configure psr link
 * @stream: stream state
 *
 * Return: true if success
 */
static bool amdgpu_dm_link_setup_psr(struct dc_stream_state *stream)
{
	struct dc_link *link = NULL;
	struct psr_config psr_config = {0};
	struct psr_context psr_context = {0};
	bool ret = false;

	if (stream == NULL)
		return false;

	link = stream->link;

10036
	psr_config.psr_version = link->dpcd_caps.psr_caps.psr_version;
R
Roman Li 已提交
10037 10038 10039 10040 10041 10042 10043 10044 10045 10046 10047

	if (psr_config.psr_version > 0) {
		psr_config.psr_exit_link_training_required = 0x1;
		psr_config.psr_frame_capture_indication_req = 0;
		psr_config.psr_rfb_setup_time = 0x37;
		psr_config.psr_sdp_transmit_line_num_deadline = 0x20;
		psr_config.allow_smu_optimizations = 0x0;

		ret = dc_link_setup_psr(link, stream, &psr_config, &psr_context);

	}
10048
	DRM_DEBUG_DRIVER("PSR link: %d\n",	link->psr_settings.psr_feature_enabled);
R
Roman Li 已提交
10049 10050 10051 10052 10053 10054 10055 10056 10057 10058 10059 10060 10061

	return ret;
}

/*
 * amdgpu_dm_psr_enable() - enable psr f/w
 * @stream: stream state
 *
 * Return: true if success
 */
bool amdgpu_dm_psr_enable(struct dc_stream_state *stream)
{
	struct dc_link *link = stream->link;
10062 10063 10064 10065 10066 10067 10068
	unsigned int vsync_rate_hz = 0;
	struct dc_static_screen_params params = {0};
	/* Calculate number of static frames before generating interrupt to
	 * enter PSR.
	 */
	// Init fail safe of 2 frames static
	unsigned int num_frames_static = 2;
R
Roman Li 已提交
10069 10070 10071

	DRM_DEBUG_DRIVER("Enabling psr...\n");

10072 10073 10074 10075 10076 10077 10078 10079 10080
	vsync_rate_hz = div64_u64(div64_u64((
			stream->timing.pix_clk_100hz * 100),
			stream->timing.v_total),
			stream->timing.h_total);

	/* Round up
	 * Calculate number of frames such that at least 30 ms of time has
	 * passed.
	 */
10081 10082
	if (vsync_rate_hz != 0) {
		unsigned int frame_time_microsec = 1000000 / vsync_rate_hz;
10083
		num_frames_static = (30000 / frame_time_microsec) + 1;
10084
	}
10085 10086 10087 10088 10089

	params.triggers.cursor_update = true;
	params.triggers.overlay_update = true;
	params.triggers.surface_update = true;
	params.num_frames = num_frames_static;
R
Roman Li 已提交
10090

10091
	dc_stream_set_static_screen_params(link->ctx->dc,
R
Roman Li 已提交
10092
					   &stream, 1,
10093
					   &params);
R
Roman Li 已提交
10094

10095
	return dc_link_set_psr_allow_active(link, true, false, false);
R
Roman Li 已提交
10096 10097 10098 10099 10100 10101 10102 10103 10104 10105 10106 10107 10108
}

/*
 * amdgpu_dm_psr_disable() - disable psr f/w
 * @stream:  stream state
 *
 * Return: true if success
 */
static bool amdgpu_dm_psr_disable(struct dc_stream_state *stream)
{

	DRM_DEBUG_DRIVER("Disabling psr...\n");

10109
	return dc_link_set_psr_allow_active(stream->link, false, true, false);
R
Roman Li 已提交
10110
}
10111

10112 10113 10114 10115 10116 10117 10118 10119 10120 10121 10122 10123
/*
 * amdgpu_dm_psr_disable() - disable psr f/w
 * if psr is enabled on any stream
 *
 * Return: true if success
 */
static bool amdgpu_dm_psr_disable_all(struct amdgpu_display_manager *dm)
{
	DRM_DEBUG_DRIVER("Disabling psr if psr is enabled on any stream\n");
	return dc_set_psr_allow_active(dm->dc, false);
}

10124 10125
void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
{
10126
	struct amdgpu_device *adev = drm_to_adev(dev);
10127 10128 10129 10130 10131 10132 10133 10134 10135 10136 10137 10138 10139 10140 10141
	struct dc *dc = adev->dm.dc;
	int i;

	mutex_lock(&adev->dm.dc_lock);
	if (dc->current_state) {
		for (i = 0; i < dc->current_state->stream_count; ++i)
			dc->current_state->streams[i]
				->triggered_crtc_reset.enabled =
				adev->dm.force_timing_sync;

		dm_enable_per_frame_crtc_master_sync(dc->current_state);
		dc_trigger_sync(dc, dc->current_state);
	}
	mutex_unlock(&adev->dm.dc_lock);
}
10142 10143 10144 10145 10146 10147 10148 10149 10150 10151 10152 10153 10154 10155 10156 10157 10158 10159 10160 10161 10162 10163 10164 10165 10166 10167 10168 10169 10170 10171 10172 10173 10174 10175 10176 10177 10178 10179

void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
		       uint32_t value, const char *func_name)
{
#ifdef DM_CHECK_ADDR_0
	if (address == 0) {
		DC_ERR("invalid register write. address = 0");
		return;
	}
#endif
	cgs_write_register(ctx->cgs_device, address, value);
	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
}

uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
			  const char *func_name)
{
	uint32_t value;
#ifdef DM_CHECK_ADDR_0
	if (address == 0) {
		DC_ERR("invalid register read; address = 0\n");
		return 0;
	}
#endif

	if (ctx->dmub_srv &&
	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
		ASSERT(false);
		return 0;
	}

	value = cgs_read_register(ctx->cgs_device, address);

	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);

	return value;
}