amdgpu_dm.c 230.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

D
David Francis 已提交
26 27 28
/* The caprices of the preprocessor require that this be declared right here */
#define CREATE_TRACE_POINTS

29 30
#include "dm_services_types.h"
#include "dc.h"
31
#include "dc/inc/core_types.h"
32
#include "dal_asic_id.h"
33 34 35
#include "dmub/inc/dmub_srv.h"
#include "dc/inc/hw/dmcu.h"
#include "dc/inc/hw/abm.h"
36
#include "dc/dc_dmub_srv.h"
37 38 39

#include "vid.h"
#include "amdgpu.h"
40
#include "amdgpu_display.h"
D
David Francis 已提交
41
#include "amdgpu_ucode.h"
42 43
#include "atom.h"
#include "amdgpu_dm.h"
44 45
#ifdef CONFIG_DRM_AMD_DC_HDCP
#include "amdgpu_dm_hdcp.h"
46
#include <drm/drm_hdcp.h>
47
#endif
48
#include "amdgpu_pm.h"
49 50 51 52

#include "amd_shared.h"
#include "amdgpu_dm_irq.h"
#include "dm_helpers.h"
53
#include "amdgpu_dm_mst_types.h"
54 55 56
#if defined(CONFIG_DEBUG_FS)
#include "amdgpu_dm_debugfs.h"
#endif
57 58 59 60 61 62

#include "ivsrcid/ivsrcid_vislands30.h"

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/version.h>
63
#include <linux/types.h>
64
#include <linux/pm_runtime.h>
65
#include <linux/pci.h>
D
David Francis 已提交
66
#include <linux/firmware.h>
67
#include <linux/component.h>
68 69

#include <drm/drm_atomic.h>
70
#include <drm/drm_atomic_uapi.h>
71 72
#include <drm/drm_atomic_helper.h>
#include <drm/drm_dp_mst_helper.h>
73
#include <drm/drm_fb_helper.h>
74
#include <drm/drm_fourcc.h>
75
#include <drm/drm_edid.h>
76
#include <drm/drm_vblank.h>
77
#include <drm/drm_audio_component.h>
78
#include <drm/drm_hdcp.h>
79

80
#if defined(CONFIG_DRM_AMD_DC_DCN)
81
#include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
82

83 84
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
85 86
#include "soc15_hw_ip.h"
#include "vega10_ip_offset.h"
87 88 89 90

#include "soc15_common.h"
#endif

91
#include "modules/inc/mod_freesync.h"
D
David Francis 已提交
92
#include "modules/power/power_helpers.h"
93
#include "modules/inc/mod_info_packet.h"
94

95 96
#define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
97

D
David Francis 已提交
98 99
#define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
100

101 102 103 104 105 106
/* Number of bytes in PSP header for firmware. */
#define PSP_HEADER_BYTES 0x100

/* Number of bytes in PSP footer for firmware. */
#define PSP_FOOTER_BYTES 0x100

107 108 109 110 111 112 113 114 115 116
/**
 * DOC: overview
 *
 * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
 * **dm**) sits between DRM and DC. It acts as a liason, converting DRM
 * requests into DC requests, and DC responses into DRM responses.
 *
 * The root control structure is &struct amdgpu_display_manager.
 */

117 118 119 120
/* basic init/fini API */
static int amdgpu_dm_init(struct amdgpu_device *adev);
static void amdgpu_dm_fini(struct amdgpu_device *adev);

121 122
/*
 * initializes drm_device display related structures, based on the information
123 124 125 126 127 128 129 130 131 132 133 134 135
 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
 * drm_encoder, drm_mode_config
 *
 * Returns 0 on success
 */
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
/* removes and deallocates the drm structures, created by the above function */
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);

static void
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
H
Harry Wentland 已提交
136
				struct drm_plane *plane,
137 138
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap);
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t link_index);
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *amdgpu_dm_connector,
				    uint32_t link_index,
				    struct amdgpu_encoder *amdgpu_encoder);
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index);

static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);

static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock);

static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);

static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state);

161 162
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state);
163

R
Roman Li 已提交
164 165 166 167 168 169
static void amdgpu_dm_set_psr_caps(struct dc_link *link);
static bool amdgpu_dm_psr_enable(struct dc_stream_state *stream);
static bool amdgpu_dm_link_setup_psr(struct dc_stream_state *stream);
static bool amdgpu_dm_psr_disable(struct dc_stream_state *stream);


170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
/*
 * dm_vblank_get_counter
 *
 * @brief
 * Get counter for number of vertical blanks
 *
 * @param
 * struct amdgpu_device *adev - [in] desired amdgpu device
 * int disp_idx - [in] which CRTC to get the counter from
 *
 * @return
 * Counter for vertical blanks
 */
static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
{
	if (crtc >= adev->mode_info.num_crtc)
		return 0;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
189 190
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
				acrtc->base.state);
191

192 193

		if (acrtc_state->stream == NULL) {
194 195
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
196 197 198
			return 0;
		}

199
		return dc_stream_get_vblank_counter(acrtc_state->stream);
200 201 202 203
	}
}

static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
204
				  u32 *vbl, u32 *position)
205
{
206 207
	uint32_t v_blank_start, v_blank_end, h_position, v_position;

208 209 210 211
	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
		return -EINVAL;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
212 213
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
						acrtc->base.state);
214

215
		if (acrtc_state->stream ==  NULL) {
216 217
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
218 219 220
			return 0;
		}

221 222 223 224
		/*
		 * TODO rework base driver to use values directly.
		 * for now parse it back into reg-format
		 */
225
		dc_stream_get_scanoutpos(acrtc_state->stream,
226 227 228 229 230
					 &v_blank_start,
					 &v_blank_end,
					 &h_position,
					 &v_position);

231 232
		*position = v_position | (h_position << 16);
		*vbl = v_blank_start | (v_blank_end << 16);
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	}

	return 0;
}

static bool dm_is_idle(void *handle)
{
	/* XXX todo */
	return true;
}

static int dm_wait_for_idle(void *handle)
{
	/* XXX todo */
	return 0;
}

static bool dm_check_soft_reset(void *handle)
{
	return false;
}

static int dm_soft_reset(void *handle)
{
	/* XXX todo */
	return 0;
}

261 262 263
static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device *adev,
		     int otg_inst)
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
{
	struct drm_device *dev = adev->ddev;
	struct drm_crtc *crtc;
	struct amdgpu_crtc *amdgpu_crtc;

	if (otg_inst == -1) {
		WARN_ON(1);
		return adev->mode_info.crtcs[0];
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->otg_inst == otg_inst)
			return amdgpu_crtc;
	}

	return NULL;
}

284 285 286 287 288 289
static inline bool amdgpu_dm_vrr_active(struct dm_crtc_state *dm_state)
{
	return dm_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE ||
	       dm_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
}

290 291 292 293 294 295 296
/**
 * dm_pflip_high_irq() - Handle pageflip interrupt
 * @interrupt_params: ignored
 *
 * Handles the pageflip interrupt by notifying all interested parties
 * that the pageflip has been completed.
 */
297 298 299 300 301 302
static void dm_pflip_high_irq(void *interrupt_params)
{
	struct amdgpu_crtc *amdgpu_crtc;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	unsigned long flags;
303 304 305 306
	struct drm_pending_vblank_event *e;
	struct dm_crtc_state *acrtc_state;
	uint32_t vpos, hpos, v_blank_start, v_blank_end;
	bool vrr_active;
307 308 309 310

	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);

	/* IRQ could occur when in initial stage */
311
	/* TODO work and BO cleanup */
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	if (amdgpu_crtc == NULL) {
		DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
		return;
	}

	spin_lock_irqsave(&adev->ddev->event_lock, flags);

	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
						 amdgpu_crtc->pflip_status,
						 AMDGPU_FLIP_SUBMITTED,
						 amdgpu_crtc->crtc_id,
						 amdgpu_crtc);
		spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
		return;
	}

329 330 331
	/* page flip completed. */
	e = amdgpu_crtc->event;
	amdgpu_crtc->event = NULL;
332

333 334
	if (!e)
		WARN_ON(1);
335

336 337 338 339 340 341 342 343 344 345 346 347 348
	acrtc_state = to_dm_crtc_state(amdgpu_crtc->base.state);
	vrr_active = amdgpu_dm_vrr_active(acrtc_state);

	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
	if (!vrr_active ||
	    !dc_stream_get_scanoutpos(acrtc_state->stream, &v_blank_start,
				      &v_blank_end, &hpos, &vpos) ||
	    (vpos < v_blank_start)) {
		/* Update to correct count and vblank timestamp if racing with
		 * vblank irq. This also updates to the correct vblank timestamp
		 * even in VRR mode, as scanout is past the front-porch atm.
		 */
		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
349

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
		/* Wake up userspace by sending the pageflip event with proper
		 * count and timestamp of vblank of flip completion.
		 */
		if (e) {
			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);

			/* Event sent, so done with vblank for this flip */
			drm_crtc_vblank_put(&amdgpu_crtc->base);
		}
	} else if (e) {
		/* VRR active and inside front-porch: vblank count and
		 * timestamp for pageflip event will only be up to date after
		 * drm_crtc_handle_vblank() has been executed from late vblank
		 * irq handler after start of back-porch (vline 0). We queue the
		 * pageflip event for send-out by drm_crtc_handle_vblank() with
		 * updated timestamp and count, once it runs after us.
		 *
		 * We need to open-code this instead of using the helper
		 * drm_crtc_arm_vblank_event(), as that helper would
		 * call drm_crtc_accurate_vblank_count(), which we must
		 * not call in VRR mode while we are in front-porch!
		 */

		/* sequence will be replaced by real count during send-out. */
		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
		e->pipe = amdgpu_crtc->crtc_id;

		list_add_tail(&e->base.link, &adev->ddev->vblank_event_list);
		e = NULL;
	}
380

381 382 383 384 385 386 387 388
	/* Keep track of vblank of this flip for flip throttling. We use the
	 * cooked hw counter, as that one incremented at start of this vblank
	 * of pageflip completion, so last_flip_vblank is the forbidden count
	 * for queueing new pageflips if vsync + VRR is enabled.
	 */
	amdgpu_crtc->last_flip_vblank = amdgpu_get_vblank_counter_kms(adev->ddev,
							amdgpu_crtc->crtc_id);

389
	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
390 391
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

392 393 394
	DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
			 amdgpu_crtc->crtc_id, amdgpu_crtc,
			 vrr_active, (int) !e);
395 396
}

397 398 399 400 401 402
static void dm_vupdate_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
	struct dm_crtc_state *acrtc_state;
403
	unsigned long flags;
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418

	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);

	if (acrtc) {
		acrtc_state = to_dm_crtc_state(acrtc->base.state);

		DRM_DEBUG_DRIVER("crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
				 amdgpu_dm_vrr_active(acrtc_state));

		/* Core vblank handling is done here after end of front-porch in
		 * vrr mode, as vblank timestamping will give valid results
		 * while now done after front-porch. This will also deliver
		 * page-flip completion events that have been queued to us
		 * if a pageflip happened inside front-porch.
		 */
419
		if (amdgpu_dm_vrr_active(acrtc_state)) {
420
			drm_crtc_handle_vblank(&acrtc->base);
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

			/* BTR processing for pre-DCE12 ASICs */
			if (acrtc_state->stream &&
			    adev->family < AMDGPU_FAMILY_AI) {
				spin_lock_irqsave(&adev->ddev->event_lock, flags);
				mod_freesync_handle_v_update(
				    adev->dm.freesync_module,
				    acrtc_state->stream,
				    &acrtc_state->vrr_params);

				dc_stream_adjust_vmin_vmax(
				    adev->dm.dc,
				    acrtc_state->stream,
				    &acrtc_state->vrr_params.adjust);
				spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
			}
		}
438 439 440
	}
}

441 442 443 444 445 446 447
/**
 * dm_crtc_high_irq() - Handles CRTC interrupt
 * @interrupt_params: ignored
 *
 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
 * event handler.
 */
448 449 450 451 452
static void dm_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
453
	struct dm_crtc_state *acrtc_state;
454
	unsigned long flags;
455

456
	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
457

458
	if (acrtc) {
459 460
		acrtc_state = to_dm_crtc_state(acrtc->base.state);

461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
		DRM_DEBUG_DRIVER("crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
				 amdgpu_dm_vrr_active(acrtc_state));

		/* Core vblank handling at start of front-porch is only possible
		 * in non-vrr mode, as only there vblank timestamping will give
		 * valid results while done in front-porch. Otherwise defer it
		 * to dm_vupdate_high_irq after end of front-porch.
		 */
		if (!amdgpu_dm_vrr_active(acrtc_state))
			drm_crtc_handle_vblank(&acrtc->base);

		/* Following stuff must happen at start of vblank, for crc
		 * computation and below-the-range btr support in vrr mode.
		 */
		amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);

477
		if (acrtc_state->stream && adev->family >= AMDGPU_FAMILY_AI &&
478 479
		    acrtc_state->vrr_params.supported &&
		    acrtc_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE) {
480
			spin_lock_irqsave(&adev->ddev->event_lock, flags);
481 482 483 484 485 486 487 488 489
			mod_freesync_handle_v_update(
				adev->dm.freesync_module,
				acrtc_state->stream,
				&acrtc_state->vrr_params);

			dc_stream_adjust_vmin_vmax(
				adev->dm.dc,
				acrtc_state->stream,
				&acrtc_state->vrr_params.adjust);
490
			spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
491
		}
492
	}
493 494
}

495
#if defined(CONFIG_DRM_AMD_DC_DCN)
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
/**
 * dm_dcn_crtc_high_irq() - Handles VStartup interrupt for DCN generation ASICs
 * @interrupt params - interrupt parameters
 *
 * Notify DRM's vblank event handler at VSTARTUP
 *
 * Unlike DCE hardware, we trigger the handler at VSTARTUP. at which:
 * * We are close enough to VUPDATE - the point of no return for hw
 * * We are in the fixed portion of variable front porch when vrr is enabled
 * * We are before VUPDATE, where double-buffered vrr registers are swapped
 *
 * It is therefore the correct place to signal vblank, send user flip events,
 * and update VRR.
 */
static void dm_dcn_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;
	struct dm_crtc_state *acrtc_state;
	unsigned long flags;

	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);

	if (!acrtc)
		return;

	acrtc_state = to_dm_crtc_state(acrtc->base.state);

	DRM_DEBUG_DRIVER("crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
				amdgpu_dm_vrr_active(acrtc_state));

	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
	drm_crtc_handle_vblank(&acrtc->base);

	spin_lock_irqsave(&adev->ddev->event_lock, flags);

	if (acrtc_state->vrr_params.supported &&
	    acrtc_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE) {
		mod_freesync_handle_v_update(
		adev->dm.freesync_module,
		acrtc_state->stream,
		&acrtc_state->vrr_params);

		dc_stream_adjust_vmin_vmax(
			adev->dm.dc,
			acrtc_state->stream,
			&acrtc_state->vrr_params.adjust);
	}

	if (acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED) {
		if (acrtc->event) {
			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
			acrtc->event = NULL;
			drm_crtc_vblank_put(&acrtc->base);
		}
		acrtc->pflip_status = AMDGPU_FLIP_NONE;
	}

	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
}
557
#endif
558

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
static int dm_set_clockgating_state(void *handle,
		  enum amd_clockgating_state state)
{
	return 0;
}

static int dm_set_powergating_state(void *handle,
		  enum amd_powergating_state state)
{
	return 0;
}

/* Prototypes of private functions */
static int dm_early_init(void* handle);

574
/* Allocate memory for FBC compressed data  */
575
static void amdgpu_dm_fbc_init(struct drm_connector *connector)
576
{
577 578
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
579
	struct dm_comressor_info *compressor = &adev->dm.compressor;
580 581
	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
	struct drm_display_mode *mode;
582 583 584 585
	unsigned long max_size = 0;

	if (adev->dm.dc->fbc_compressor == NULL)
		return;
586

587
	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
588 589
		return;

590 591
	if (compressor->bo_ptr)
		return;
592 593


594 595 596
	list_for_each_entry(mode, &connector->modes, head) {
		if (max_size < mode->htotal * mode->vtotal)
			max_size = mode->htotal * mode->vtotal;
597 598 599 600
	}

	if (max_size) {
		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
601
			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
602
			    &compressor->gpu_addr, &compressor->cpu_addr);
603 604

		if (r)
605 606 607 608 609 610
			DRM_ERROR("DM: Failed to initialize FBC\n");
		else {
			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
		}

611 612 613 614
	}

}

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
					  int pipe, bool *enabled,
					  unsigned char *buf, int max_bytes)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
	struct amdgpu_device *adev = dev->dev_private;
	struct drm_connector *connector;
	struct drm_connector_list_iter conn_iter;
	struct amdgpu_dm_connector *aconnector;
	int ret = 0;

	*enabled = false;

	mutex_lock(&adev->dm.audio_lock);

	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->audio_inst != port)
			continue;

		*enabled = true;
		ret = drm_eld_size(connector->eld);
		memcpy(buf, connector->eld, min(max_bytes, ret));

		break;
	}
	drm_connector_list_iter_end(&conn_iter);

	mutex_unlock(&adev->dm.audio_lock);

	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);

	return ret;
}

static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
	.get_eld = amdgpu_dm_audio_component_get_eld,
};

static int amdgpu_dm_audio_component_bind(struct device *kdev,
				       struct device *hda_kdev, void *data)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
	struct amdgpu_device *adev = dev->dev_private;
	struct drm_audio_component *acomp = data;

	acomp->ops = &amdgpu_dm_audio_component_ops;
	acomp->dev = kdev;
	adev->dm.audio_component = acomp;

	return 0;
}

static void amdgpu_dm_audio_component_unbind(struct device *kdev,
					  struct device *hda_kdev, void *data)
{
	struct drm_device *dev = dev_get_drvdata(kdev);
	struct amdgpu_device *adev = dev->dev_private;
	struct drm_audio_component *acomp = data;

	acomp->ops = NULL;
	acomp->dev = NULL;
	adev->dm.audio_component = NULL;
}

static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
	.bind	= amdgpu_dm_audio_component_bind,
	.unbind	= amdgpu_dm_audio_component_unbind,
};

static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
{
	int i, ret;

	if (!amdgpu_audio)
		return 0;

	adev->mode_info.audio.enabled = true;

	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;

	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
		adev->mode_info.audio.pin[i].channels = -1;
		adev->mode_info.audio.pin[i].rate = -1;
		adev->mode_info.audio.pin[i].bits_per_sample = -1;
		adev->mode_info.audio.pin[i].status_bits = 0;
		adev->mode_info.audio.pin[i].category_code = 0;
		adev->mode_info.audio.pin[i].connected = false;
		adev->mode_info.audio.pin[i].id =
			adev->dm.dc->res_pool->audios[i]->inst;
		adev->mode_info.audio.pin[i].offset = 0;
	}

	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
	if (ret < 0)
		return ret;

	adev->dm.audio_registered = true;

	return 0;
}

static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
{
	if (!amdgpu_audio)
		return;

	if (!adev->mode_info.audio.enabled)
		return;

	if (adev->dm.audio_registered) {
		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
		adev->dm.audio_registered = false;
	}

	/* TODO: Disable audio? */

	adev->mode_info.audio.enabled = false;
}

void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
{
	struct drm_audio_component *acomp = adev->dm.audio_component;

	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);

		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 pin, -1);
	}
}

748 749 750 751
static int dm_dmub_hw_init(struct amdgpu_device *adev)
{
	const struct dmcub_firmware_header_v1_0 *hdr;
	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
752
	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
753 754 755 756 757 758
	const struct firmware *dmub_fw = adev->dm.dmub_fw;
	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
	struct abm *abm = adev->dm.dc->res_pool->abm;
	struct dmub_srv_hw_params hw_params;
	enum dmub_status status;
	const unsigned char *fw_inst_const, *fw_bss_data;
759
	uint32_t i, fw_inst_const_size, fw_bss_data_size;
760 761 762 763 764 765
	bool has_hw_support;

	if (!dmub_srv)
		/* DMUB isn't supported on the ASIC. */
		return 0;

766 767 768 769 770
	if (!fb_info) {
		DRM_ERROR("No framebuffer info for DMUB service.\n");
		return -EINVAL;
	}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
	if (!dmub_fw) {
		/* Firmware required for DMUB support. */
		DRM_ERROR("No firmware provided for DMUB.\n");
		return -EINVAL;
	}

	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error checking HW support for DMUB: %d\n", status);
		return -EINVAL;
	}

	if (!has_hw_support) {
		DRM_INFO("DMUB unsupported on ASIC\n");
		return 0;
	}

	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;

	fw_inst_const = dmub_fw->data +
			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
792
			PSP_HEADER_BYTES;
793 794 795 796 797 798

	fw_bss_data = dmub_fw->data +
		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
		      le32_to_cpu(hdr->inst_const_bytes);

	/* Copy firmware and bios info into FB memory. */
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;

	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);

	memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
	       fw_inst_const_size);
	memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, fw_bss_data,
	       fw_bss_data_size);
	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
	       adev->bios_size);

	/* Reset regions that need to be reset. */
	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);

	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);

	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
820 821 822 823 824 825 826 827 828

	/* Initialize hardware. */
	memset(&hw_params, 0, sizeof(hw_params));
	hw_params.fb_base = adev->gmc.fb_start;
	hw_params.fb_offset = adev->gmc.aper_base;

	if (dmcu)
		hw_params.psp_version = dmcu->psp_version;

829 830
	for (i = 0; i < fb_info->num_fb; ++i)
		hw_params.fb[i] = &fb_info->fb[i];
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848

	status = dmub_srv_hw_init(dmub_srv, &hw_params);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error initializing DMUB HW: %d\n", status);
		return -EINVAL;
	}

	/* Wait for firmware load to finish. */
	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
	if (status != DMUB_STATUS_OK)
		DRM_WARN("Wait for DMUB auto-load failed: %d\n", status);

	/* Init DMCU and ABM if available. */
	if (dmcu && abm) {
		dmcu->funcs->dmcu_init(dmcu);
		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
	}

849 850 851 852 853 854
	adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
	if (!adev->dm.dc->ctx->dmub_srv) {
		DRM_ERROR("Couldn't allocate DC DMUB server!\n");
		return -ENOMEM;
	}

855 856 857 858 859 860
	DRM_INFO("DMUB hardware initialized: version=0x%08X\n",
		 adev->dm.dmcub_fw_version);

	return 0;
}

861
static int amdgpu_dm_init(struct amdgpu_device *adev)
862 863
{
	struct dc_init_data init_data;
864 865 866
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct dc_callback_init init_params;
#endif
867
	int r;
868

869 870 871 872 873
	adev->dm.ddev = adev->ddev;
	adev->dm.adev = adev;

	/* Zero all the fields */
	memset(&init_data, 0, sizeof(init_data));
874 875 876
#ifdef CONFIG_DRM_AMD_DC_HDCP
	memset(&init_params, 0, sizeof(init_params));
#endif
877

878
	mutex_init(&adev->dm.dc_lock);
879
	mutex_init(&adev->dm.audio_lock);
880

881 882 883 884 885 886 887 888 889 890
	if(amdgpu_dm_irq_init(adev)) {
		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
		goto error;
	}

	init_data.asic_id.chip_family = adev->family;

	init_data.asic_id.pci_revision_id = adev->rev_id;
	init_data.asic_id.hw_internal_rev = adev->external_rev_id;

891
	init_data.asic_id.vram_width = adev->gmc.vram_width;
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
	init_data.asic_id.atombios_base_address =
		adev->mode_info.atom_context->bios;

	init_data.driver = adev;

	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);

	if (!adev->dm.cgs_device) {
		DRM_ERROR("amdgpu: failed to create cgs device.\n");
		goto error;
	}

	init_data.cgs_device = adev->dm.cgs_device;

	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;

909 910 911 912 913
	/*
	 * TODO debug why this doesn't work on Raven
	 */
	if (adev->flags & AMD_IS_APU &&
	    adev->asic_type >= CHIP_CARRIZO &&
914
	    adev->asic_type < CHIP_RAVEN)
915 916
		init_data.flags.gpu_vm_support = true;

917 918 919
	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
		init_data.flags.fbc_support = true;

920 921 922
	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
		init_data.flags.multi_mon_pp_mclk_switch = true;

923 924 925
	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
		init_data.flags.disable_fractional_pwm = true;

926
	init_data.flags.power_down_display_on_boot = true;
927

928
	init_data.soc_bounding_box = adev->dm.soc_bounding_box;
929

930 931 932
	/* Display Core create. */
	adev->dm.dc = dc_create(&init_data);

933
	if (adev->dm.dc) {
934
		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
935
	} else {
936
		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
937 938
		goto error;
	}
939

940 941
	dc_hardware_init(adev->dm.dc);

942 943 944 945 946 947
	r = dm_dmub_hw_init(adev);
	if (r) {
		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);
		goto error;
	}

948 949 950 951 952
	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
	if (!adev->dm.freesync_module) {
		DRM_ERROR(
		"amdgpu: failed to initialize freesync_module.\n");
	} else
953
		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
954 955
				adev->dm.freesync_module);

956 957
	amdgpu_dm_init_color_mod();

958
#ifdef CONFIG_DRM_AMD_DC_HDCP
959 960
	if (adev->asic_type >= CHIP_RAVEN) {
		adev->dm.hdcp_workqueue = hdcp_create_workqueue(&adev->psp, &init_params.cp_psp, adev->dm.dc);
961

962 963 964 965
		if (!adev->dm.hdcp_workqueue)
			DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n");
		else
			DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
966

967 968
		dc_init_callbacks(adev->dm.dc, &init_params);
	}
969
#endif
970 971 972 973 974 975 976 977 978 979 980 981
	if (amdgpu_dm_initialize_drm_device(adev)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

	/* Update the actual used number of crtc */
	adev->mode_info.num_crtc = adev->dm.display_indexes_num;

	/* TODO: Add_display_info? */

	/* TODO use dynamic cursor width */
982 983
	adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
	adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
984 985 986 987 988 989 990

	if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

991 992 993 994 995
#if defined(CONFIG_DEBUG_FS)
	if (dtn_debugfs_init(adev))
		DRM_ERROR("amdgpu: failed initialize dtn debugfs support.\n");
#endif

996
	DRM_DEBUG_DRIVER("KMS initialized.\n");
997 998 999 1000 1001

	return 0;
error:
	amdgpu_dm_fini(adev);

1002
	return -EINVAL;
1003 1004
}

1005
static void amdgpu_dm_fini(struct amdgpu_device *adev)
1006
{
1007 1008
	amdgpu_dm_audio_fini(adev);

1009
	amdgpu_dm_destroy_drm_device(&adev->dm);
E
Emily Deng 已提交
1010

1011 1012 1013 1014 1015 1016 1017 1018 1019
#ifdef CONFIG_DRM_AMD_DC_HDCP
	if (adev->dm.hdcp_workqueue) {
		hdcp_destroy(adev->dm.hdcp_workqueue);
		adev->dm.hdcp_workqueue = NULL;
	}

	if (adev->dm.dc)
		dc_deinit_callbacks(adev->dm.dc);
#endif
1020 1021 1022 1023 1024
	if (adev->dm.dc->ctx->dmub_srv) {
		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
		adev->dm.dc->ctx->dmub_srv = NULL;
	}

1025 1026 1027 1028
	if (adev->dm.dmub_bo)
		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
				      &adev->dm.dmub_bo_gpu_addr,
				      &adev->dm.dmub_bo_cpu_addr);
1029

E
Emily Deng 已提交
1030 1031 1032
	/* DC Destroy TODO: Replace destroy DAL */
	if (adev->dm.dc)
		dc_destroy(&adev->dm.dc);
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	/*
	 * TODO: pageflip, vlank interrupt
	 *
	 * amdgpu_dm_irq_fini(adev);
	 */

	if (adev->dm.cgs_device) {
		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
		adev->dm.cgs_device = NULL;
	}
	if (adev->dm.freesync_module) {
		mod_freesync_destroy(adev->dm.freesync_module);
		adev->dm.freesync_module = NULL;
	}
1047

1048
	mutex_destroy(&adev->dm.audio_lock);
1049 1050
	mutex_destroy(&adev->dm.dc_lock);

1051 1052 1053
	return;
}

D
David Francis 已提交
1054
static int load_dmcu_fw(struct amdgpu_device *adev)
1055
{
1056
	const char *fw_name_dmcu = NULL;
D
David Francis 已提交
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	int r;
	const struct dmcu_firmware_header_v1_0 *hdr;

	switch(adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_VEGA10:
	case CHIP_VEGA12:
	case CHIP_VEGA20:
1077
	case CHIP_NAVI10:
1078
	case CHIP_NAVI14:
1079
	case CHIP_NAVI12:
1080
	case CHIP_RENOIR:
D
David Francis 已提交
1081 1082
		return 0;
	case CHIP_RAVEN:
1083 1084 1085 1086 1087 1088
		if (ASICREV_IS_PICASSO(adev->external_rev_id))
			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		else
			return 0;
D
David Francis 已提交
1089 1090 1091
		break;
	default:
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1092
		return -EINVAL;
D
David Francis 已提交
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	}

	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
		return 0;
	}

	r = request_firmware_direct(&adev->dm.fw_dmcu, fw_name_dmcu, adev->dev);
	if (r == -ENOENT) {
		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
		adev->dm.fw_dmcu = NULL;
		return 0;
	}
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't load firmware \"%s\"\n",
			fw_name_dmcu);
		return r;
	}

	r = amdgpu_ucode_validate(adev->dm.fw_dmcu);
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
			fw_name_dmcu);
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
		return r;
	}

	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

1133 1134
	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);

D
David Francis 已提交
1135 1136
	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");

1137 1138 1139
	return 0;
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
{
	struct amdgpu_device *adev = ctx;

	return dm_read_reg(adev->dm.dc->ctx, address);
}

static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
				     uint32_t value)
{
	struct amdgpu_device *adev = ctx;

	return dm_write_reg(adev->dm.dc->ctx, address, value);
}

static int dm_dmub_sw_init(struct amdgpu_device *adev)
{
	struct dmub_srv_create_params create_params;
1158 1159 1160 1161 1162
	struct dmub_srv_region_params region_params;
	struct dmub_srv_region_info region_info;
	struct dmub_srv_fb_params fb_params;
	struct dmub_srv_fb_info *fb_info;
	struct dmub_srv *dmub_srv;
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	const struct dmcub_firmware_header_v1_0 *hdr;
	const char *fw_name_dmub;
	enum dmub_asic dmub_asic;
	enum dmub_status status;
	int r;

	switch (adev->asic_type) {
	case CHIP_RENOIR:
		dmub_asic = DMUB_ASIC_DCN21;
		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
		break;

	default:
		/* ASIC doesn't support DMUB. */
		return 0;
	}

	r = request_firmware_direct(&adev->dm.dmub_fw, fw_name_dmub, adev->dev);
	if (r) {
		DRM_ERROR("DMUB firmware loading failed: %d\n", r);
		return 0;
	}

	r = amdgpu_ucode_validate(adev->dm.dmub_fw);
	if (r) {
		DRM_ERROR("Couldn't validate DMUB firmware: %d\n", r);
		return 0;
	}

	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		DRM_WARN("Only PSP firmware loading is supported for DMUB\n");
		return 0;
	}

	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
		AMDGPU_UCODE_ID_DMCUB;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = adev->dm.dmub_fw;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);

	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);

	DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n",
		 adev->dm.dmcub_fw_version);

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
	dmub_srv = adev->dm.dmub_srv;

	if (!dmub_srv) {
		DRM_ERROR("Failed to allocate DMUB service!\n");
		return -ENOMEM;
	}

	memset(&create_params, 0, sizeof(create_params));
	create_params.user_ctx = adev;
	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
	create_params.asic = dmub_asic;

	/* Create the DMUB service. */
	status = dmub_srv_create(dmub_srv, &create_params);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error creating DMUB service: %d\n", status);
		return -EINVAL;
	}

	/* Calculate the size of all the regions for the DMUB service. */
	memset(&region_params, 0, sizeof(region_params));

	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
	region_params.vbios_size = adev->bios_size;
1237 1238 1239 1240
	region_params.fw_bss_data =
		adev->dm.dmub_fw->data +
		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
		le32_to_cpu(hdr->inst_const_bytes);
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282

	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
					   &region_info);

	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error calculating DMUB region info: %d\n", status);
		return -EINVAL;
	}

	/*
	 * Allocate a framebuffer based on the total size of all the regions.
	 * TODO: Move this into GART.
	 */
	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
				    AMDGPU_GEM_DOMAIN_VRAM, &adev->dm.dmub_bo,
				    &adev->dm.dmub_bo_gpu_addr,
				    &adev->dm.dmub_bo_cpu_addr);
	if (r)
		return r;

	/* Rebase the regions on the framebuffer address. */
	memset(&fb_params, 0, sizeof(fb_params));
	fb_params.cpu_addr = adev->dm.dmub_bo_cpu_addr;
	fb_params.gpu_addr = adev->dm.dmub_bo_gpu_addr;
	fb_params.region_info = &region_info;

	adev->dm.dmub_fb_info =
		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
	fb_info = adev->dm.dmub_fb_info;

	if (!fb_info) {
		DRM_ERROR(
			"Failed to allocate framebuffer info for DMUB service!\n");
		return -ENOMEM;
	}

	status = dmub_srv_calc_fb_info(dmub_srv, &fb_params, fb_info);
	if (status != DMUB_STATUS_OK) {
		DRM_ERROR("Error calculating DMUB FB info: %d\n", status);
		return -EINVAL;
	}

1283 1284 1285
	return 0;
}

D
David Francis 已提交
1286 1287 1288
static int dm_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1289 1290 1291 1292 1293
	int r;

	r = dm_dmub_sw_init(adev);
	if (r)
		return r;
D
David Francis 已提交
1294 1295 1296 1297

	return load_dmcu_fw(adev);
}

1298 1299
static int dm_sw_fini(void *handle)
{
D
David Francis 已提交
1300 1301
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1302 1303 1304
	kfree(adev->dm.dmub_fb_info);
	adev->dm.dmub_fb_info = NULL;

1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
	if (adev->dm.dmub_srv) {
		dmub_srv_destroy(adev->dm.dmub_srv);
		adev->dm.dmub_srv = NULL;
	}

	if (adev->dm.dmub_fw) {
		release_firmware(adev->dm.dmub_fw);
		adev->dm.dmub_fw = NULL;
	}

D
David Francis 已提交
1315 1316 1317 1318 1319
	if(adev->dm.fw_dmcu) {
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
	}

1320 1321 1322
	return 0;
}

1323
static int detect_mst_link_for_all_connectors(struct drm_device *dev)
1324
{
1325
	struct amdgpu_dm_connector *aconnector;
1326
	struct drm_connector *connector;
1327
	struct drm_connector_list_iter iter;
1328
	int ret = 0;
1329

1330 1331
	drm_connector_list_iter_begin(dev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1332
		aconnector = to_amdgpu_dm_connector(connector);
1333 1334
		if (aconnector->dc_link->type == dc_connection_mst_branch &&
		    aconnector->mst_mgr.aux) {
1335
			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
1336 1337
					 aconnector,
					 aconnector->base.base.id);
1338 1339 1340 1341

			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
			if (ret < 0) {
				DRM_ERROR("DM_MST: Failed to start MST\n");
1342 1343 1344
				aconnector->dc_link->type =
					dc_connection_single;
				break;
1345
			}
1346
		}
1347
	}
1348
	drm_connector_list_iter_end(&iter);
1349

1350 1351 1352 1353 1354
	return ret;
}

static int dm_late_init(void *handle)
{
1355
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1356

D
David Francis 已提交
1357 1358 1359 1360
	struct dmcu_iram_parameters params;
	unsigned int linear_lut[16];
	int i;
	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1361
	bool ret = false;
D
David Francis 已提交
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371

	for (i = 0; i < 16; i++)
		linear_lut[i] = 0xFFFF * i / 15;

	params.set = 0;
	params.backlight_ramping_start = 0xCCCC;
	params.backlight_ramping_reduction = 0xCCCCCCCC;
	params.backlight_lut_array_size = 16;
	params.backlight_lut_array = linear_lut;

1372 1373 1374 1375 1376
	/* Min backlight level after ABM reduction,  Don't allow below 1%
	 * 0xFFFF x 0.01 = 0x28F
	 */
	params.min_abm_backlight = 0x28F;

1377 1378 1379
	/* todo will enable for navi10 */
	if (adev->asic_type <= CHIP_RAVEN) {
		ret = dmcu_load_iram(dmcu, params);
D
David Francis 已提交
1380

1381 1382 1383
		if (!ret)
			return -EINVAL;
	}
D
David Francis 已提交
1384

1385
	return detect_mst_link_for_all_connectors(adev->ddev);
1386 1387 1388 1389
}

static void s3_handle_mst(struct drm_device *dev, bool suspend)
{
1390
	struct amdgpu_dm_connector *aconnector;
1391
	struct drm_connector *connector;
1392
	struct drm_connector_list_iter iter;
1393 1394 1395
	struct drm_dp_mst_topology_mgr *mgr;
	int ret;
	bool need_hotplug = false;
1396

1397 1398
	drm_connector_list_iter_begin(dev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
		aconnector = to_amdgpu_dm_connector(connector);
		if (aconnector->dc_link->type != dc_connection_mst_branch ||
		    aconnector->mst_port)
			continue;

		mgr = &aconnector->mst_mgr;

		if (suspend) {
			drm_dp_mst_topology_mgr_suspend(mgr);
		} else {
1409
			ret = drm_dp_mst_topology_mgr_resume(mgr, true);
1410 1411 1412 1413 1414
			if (ret < 0) {
				drm_dp_mst_topology_mgr_set_mst(mgr, false);
				need_hotplug = true;
			}
		}
1415
	}
1416
	drm_connector_list_iter_end(&iter);
1417 1418 1419

	if (need_hotplug)
		drm_kms_helper_hotplug_event(dev);
1420 1421
}

1422 1423
/**
 * dm_hw_init() - Initialize DC device
1424
 * @handle: The base driver device containing the amdgpu_dm device.
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
 *
 * Initialize the &struct amdgpu_display_manager device. This involves calling
 * the initializers of each DM component, then populating the struct with them.
 *
 * Although the function implies hardware initialization, both hardware and
 * software are initialized here. Splitting them out to their relevant init
 * hooks is a future TODO item.
 *
 * Some notable things that are initialized here:
 *
 * - Display Core, both software and hardware
 * - DC modules that we need (freesync and color management)
 * - DRM software states
 * - Interrupt sources and handlers
 * - Vblank support
 * - Debug FS entries, if enabled
 */
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
static int dm_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	/* Create DAL display manager */
	amdgpu_dm_init(adev);
	amdgpu_dm_hpd_init(adev);

	return 0;
}

1452 1453
/**
 * dm_hw_fini() - Teardown DC device
1454
 * @handle: The base driver device containing the amdgpu_dm device.
1455 1456 1457 1458 1459
 *
 * Teardown components within &struct amdgpu_display_manager that require
 * cleanup. This involves cleaning up the DRM device, DC, and any modules that
 * were loaded. Also flush IRQ workqueues and disable them.
 */
1460 1461 1462 1463 1464 1465 1466
static int dm_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_hpd_fini(adev);

	amdgpu_dm_irq_fini(adev);
1467
	amdgpu_dm_fini(adev);
1468 1469 1470 1471 1472 1473 1474 1475 1476
	return 0;
}

static int dm_suspend(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct amdgpu_display_manager *dm = &adev->dm;
	int ret = 0;

1477 1478 1479
	WARN_ON(adev->dm.cached_state);
	adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);

1480 1481 1482 1483
	s3_handle_mst(adev->ddev, true);

	amdgpu_dm_irq_suspend(adev);

1484

1485
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
1486 1487 1488 1489

	return ret;
}

1490 1491 1492
static struct amdgpu_dm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
					     struct drm_crtc *crtc)
1493 1494
{
	uint32_t i;
1495
	struct drm_connector_state *new_con_state;
1496 1497 1498
	struct drm_connector *connector;
	struct drm_crtc *crtc_from_state;

1499 1500
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		crtc_from_state = new_con_state->crtc;
1501 1502

		if (crtc_from_state == crtc)
1503
			return to_amdgpu_dm_connector(connector);
1504 1505 1506 1507 1508
	}

	return NULL;
}

1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
static void emulated_link_detect(struct dc_link *link)
{
	struct dc_sink_init_data sink_init_data = { 0 };
	struct display_sink_capability sink_caps = { 0 };
	enum dc_edid_status edid_status;
	struct dc_context *dc_ctx = link->ctx;
	struct dc_sink *sink = NULL;
	struct dc_sink *prev_sink = NULL;

	link->type = dc_connection_none;
	prev_sink = link->local_sink;

	if (prev_sink != NULL)
		dc_sink_retain(prev_sink);

	switch (link->connector_signal) {
	case SIGNAL_TYPE_HDMI_TYPE_A: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
		break;
	}

	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
		break;
	}

	case SIGNAL_TYPE_DVI_DUAL_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
		break;
	}

	case SIGNAL_TYPE_LVDS: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_LVDS;
		break;
	}

	case SIGNAL_TYPE_EDP: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_EDP;
		break;
	}

	case SIGNAL_TYPE_DISPLAY_PORT: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
		break;
	}

	default:
		DC_ERROR("Invalid connector type! signal:%d\n",
			link->connector_signal);
		return;
	}

	sink_init_data.link = link;
	sink_init_data.sink_signal = sink_caps.signal;

	sink = dc_sink_create(&sink_init_data);
	if (!sink) {
		DC_ERROR("Failed to create sink!\n");
		return;
	}

1578
	/* dc_sink_create returns a new reference */
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
	link->local_sink = sink;

	edid_status = dm_helpers_read_local_edid(
			link->ctx,
			link,
			sink);

	if (edid_status != EDID_OK)
		DC_ERROR("Failed to read EDID");

}

1591 1592 1593 1594 1595
static int dm_resume(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct drm_device *ddev = adev->ddev;
	struct amdgpu_display_manager *dm = &adev->dm;
1596
	struct amdgpu_dm_connector *aconnector;
1597
	struct drm_connector *connector;
1598
	struct drm_connector_list_iter iter;
1599
	struct drm_crtc *crtc;
1600
	struct drm_crtc_state *new_crtc_state;
1601 1602 1603 1604
	struct dm_crtc_state *dm_new_crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *new_plane_state;
	struct dm_plane_state *dm_new_plane_state;
1605
	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
1606
	enum dc_connection_type new_connection_type = dc_connection_none;
1607
	int i, r;
1608

1609 1610 1611 1612 1613 1614
	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
	dc_release_state(dm_state->context);
	dm_state->context = dc_create_state(dm->dc);
	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
	dc_resource_state_construct(dm->dc, dm_state->context);

1615 1616 1617 1618 1619
	/* Before powering on DC we need to re-initialize DMUB. */
	r = dm_dmub_hw_init(adev);
	if (r)
		DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r);

1620 1621 1622
	/* power on hardware */
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);

1623 1624 1625 1626 1627 1628 1629 1630 1631
	/* program HPD filter */
	dc_resume(dm->dc);

	/*
	 * early enable HPD Rx IRQ, should be done before set mode as short
	 * pulse interrupts are used for MST
	 */
	amdgpu_dm_irq_resume_early(adev);

1632
	/* On resume we need to rewrite the MSTM control bits to enable MST*/
1633 1634
	s3_handle_mst(ddev, false);

1635
	/* Do detection*/
1636 1637
	drm_connector_list_iter_begin(ddev, &iter);
	drm_for_each_connector_iter(connector, &iter) {
1638
		aconnector = to_amdgpu_dm_connector(connector);
1639 1640 1641 1642 1643 1644 1645 1646

		/*
		 * this is the case when traversing through already created
		 * MST connectors, should be skipped
		 */
		if (aconnector->mst_port)
			continue;

1647
		mutex_lock(&aconnector->hpd_lock);
1648 1649 1650 1651 1652 1653 1654
		if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none)
			emulated_link_detect(aconnector->dc_link);
		else
			dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
R
Roman Li 已提交
1655 1656 1657 1658

		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
			aconnector->fake_enable = false;

1659 1660
		if (aconnector->dc_sink)
			dc_sink_release(aconnector->dc_sink);
1661 1662
		aconnector->dc_sink = NULL;
		amdgpu_dm_update_connector_after_detect(aconnector);
1663
		mutex_unlock(&aconnector->hpd_lock);
1664
	}
1665
	drm_connector_list_iter_end(&iter);
1666

1667
	/* Force mode set in atomic commit */
1668
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
1669
		new_crtc_state->active_changed = true;
1670

1671 1672 1673 1674 1675
	/*
	 * atomic_check is expected to create the dc states. We need to release
	 * them here, since they were duplicated as part of the suspend
	 * procedure.
	 */
1676
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
1677 1678 1679 1680 1681 1682 1683 1684
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (dm_new_crtc_state->stream) {
			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
			dc_stream_release(dm_new_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
		}
	}

1685
	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
1686 1687 1688 1689 1690 1691 1692 1693
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		if (dm_new_plane_state->dc_state) {
			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
			dc_plane_state_release(dm_new_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
		}
	}

1694
	drm_atomic_helper_resume(ddev, dm->cached_state);
1695

1696
	dm->cached_state = NULL;
1697

1698
	amdgpu_dm_irq_resume_late(adev);
1699

1700
	return 0;
1701 1702
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
/**
 * DOC: DM Lifecycle
 *
 * DM (and consequently DC) is registered in the amdgpu base driver as a IP
 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
 * the base driver's device list to be initialized and torn down accordingly.
 *
 * The functions to do so are provided as hooks in &struct amd_ip_funcs.
 */

1713 1714 1715
static const struct amd_ip_funcs amdgpu_dm_funcs = {
	.name = "dm",
	.early_init = dm_early_init,
1716
	.late_init = dm_late_init,
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
	.sw_init = dm_sw_init,
	.sw_fini = dm_sw_fini,
	.hw_init = dm_hw_init,
	.hw_fini = dm_hw_fini,
	.suspend = dm_suspend,
	.resume = dm_resume,
	.is_idle = dm_is_idle,
	.wait_for_idle = dm_wait_for_idle,
	.check_soft_reset = dm_check_soft_reset,
	.soft_reset = dm_soft_reset,
	.set_clockgating_state = dm_set_clockgating_state,
	.set_powergating_state = dm_set_powergating_state,
};

const struct amdgpu_ip_block_version dm_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_DCE,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &amdgpu_dm_funcs,
};

1740

1741 1742 1743 1744 1745
/**
 * DOC: atomic
 *
 * *WIP*
 */
1746

1747
static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
1748
	.fb_create = amdgpu_display_user_framebuffer_create,
1749
	.output_poll_changed = drm_fb_helper_output_poll_changed,
1750
	.atomic_check = amdgpu_dm_atomic_check,
1751
	.atomic_commit = amdgpu_dm_atomic_commit,
1752 1753 1754 1755
};

static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
1756 1757
};

1758
static void
1759
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
1760 1761 1762
{
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1763
	struct dc_sink *sink;
1764 1765 1766 1767 1768 1769 1770

	/* MST handled by drm_mst framework */
	if (aconnector->mst_mgr.mst_state == true)
		return;


	sink = aconnector->dc_link->local_sink;
1771 1772
	if (sink)
		dc_sink_retain(sink);
1773

1774 1775
	/*
	 * Edid mgmt connector gets first update only in mode_valid hook and then
1776
	 * the connector sink is set to either fake or physical sink depends on link status.
1777
	 * Skip if already done during boot.
1778 1779 1780 1781
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
			&& aconnector->dc_em_sink) {

1782 1783 1784
		/*
		 * For S3 resume with headless use eml_sink to fake stream
		 * because on resume connector->sink is set to NULL
1785 1786 1787 1788
		 */
		mutex_lock(&dev->mode_config.mutex);

		if (sink) {
1789
			if (aconnector->dc_sink) {
1790
				amdgpu_dm_update_freesync_caps(connector, NULL);
1791 1792 1793 1794
				/*
				 * retain and release below are used to
				 * bump up refcount for sink because the link doesn't point
				 * to it anymore after disconnect, so on next crtc to connector
1795 1796
				 * reshuffle by UMD we will get into unwanted dc_sink release
				 */
1797
				dc_sink_release(aconnector->dc_sink);
1798
			}
1799
			aconnector->dc_sink = sink;
1800
			dc_sink_retain(aconnector->dc_sink);
1801 1802
			amdgpu_dm_update_freesync_caps(connector,
					aconnector->edid);
1803
		} else {
1804
			amdgpu_dm_update_freesync_caps(connector, NULL);
1805
			if (!aconnector->dc_sink) {
1806
				aconnector->dc_sink = aconnector->dc_em_sink;
1807
				dc_sink_retain(aconnector->dc_sink);
1808
			}
1809 1810 1811
		}

		mutex_unlock(&dev->mode_config.mutex);
1812 1813 1814

		if (sink)
			dc_sink_release(sink);
1815 1816 1817 1818 1819 1820 1821
		return;
	}

	/*
	 * TODO: temporary guard to look for proper fix
	 * if this sink is MST sink, we should not do anything
	 */
1822 1823
	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
		dc_sink_release(sink);
1824
		return;
1825
	}
1826 1827

	if (aconnector->dc_sink == sink) {
1828 1829 1830 1831
		/*
		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
		 * Do nothing!!
		 */
1832
		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
1833
				aconnector->connector_id);
1834 1835
		if (sink)
			dc_sink_release(sink);
1836 1837 1838
		return;
	}

1839
	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
1840 1841 1842 1843
		aconnector->connector_id, aconnector->dc_sink, sink);

	mutex_lock(&dev->mode_config.mutex);

1844 1845 1846 1847
	/*
	 * 1. Update status of the drm connector
	 * 2. Send an event and let userspace tell us what to do
	 */
1848
	if (sink) {
1849 1850 1851 1852
		/*
		 * TODO: check if we still need the S3 mode update workaround.
		 * If yes, put it here.
		 */
1853
		if (aconnector->dc_sink)
1854
			amdgpu_dm_update_freesync_caps(connector, NULL);
1855 1856

		aconnector->dc_sink = sink;
1857
		dc_sink_retain(aconnector->dc_sink);
1858
		if (sink->dc_edid.length == 0) {
1859
			aconnector->edid = NULL;
1860
			drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
1861
		} else {
1862 1863 1864 1865
			aconnector->edid =
				(struct edid *) sink->dc_edid.raw_edid;


1866
			drm_connector_update_edid_property(connector,
1867
					aconnector->edid);
1868 1869
			drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
					    aconnector->edid);
1870
		}
1871
		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
1872 1873

	} else {
1874
		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
1875
		amdgpu_dm_update_freesync_caps(connector, NULL);
1876
		drm_connector_update_edid_property(connector, NULL);
1877
		aconnector->num_modes = 0;
1878
		dc_sink_release(aconnector->dc_sink);
1879
		aconnector->dc_sink = NULL;
1880
		aconnector->edid = NULL;
1881 1882 1883 1884 1885
#ifdef CONFIG_DRM_AMD_DC_HDCP
		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
#endif
1886 1887 1888
	}

	mutex_unlock(&dev->mode_config.mutex);
1889 1890 1891

	if (sink)
		dc_sink_release(sink);
1892 1893 1894 1895
}

static void handle_hpd_irq(void *param)
{
1896
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1897 1898
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1899
	enum dc_connection_type new_connection_type = dc_connection_none;
1900 1901 1902
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct amdgpu_device *adev = dev->dev_private;
#endif
1903

1904 1905 1906
	/*
	 * In case of failure or MST no need to update connector status or notify the OS
	 * since (for MST case) MST does this in its own context.
1907 1908
	 */
	mutex_lock(&aconnector->hpd_lock);
1909

1910
#ifdef CONFIG_DRM_AMD_DC_HDCP
1911 1912
	if (adev->asic_type >= CHIP_RAVEN)
		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
1913
#endif
1914 1915 1916
	if (aconnector->fake_enable)
		aconnector->fake_enable = false;

1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
	if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
		DRM_ERROR("KMS: Failed to detect connector\n");

	if (aconnector->base.force && new_connection_type == dc_connection_none) {
		emulated_link_detect(aconnector->dc_link);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);

	} else if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
		amdgpu_dm_update_connector_after_detect(aconnector);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);
	}
	mutex_unlock(&aconnector->hpd_lock);

}

1946
static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
{
	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
	uint8_t dret;
	bool new_irq_handled = false;
	int dpcd_addr;
	int dpcd_bytes_to_read;

	const int max_process_count = 30;
	int process_count = 0;

	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);

	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
		/* DPCD 0x200 - 0x201 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT;
	} else {
		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT_ESI;
	}

	dret = drm_dp_dpcd_read(
		&aconnector->dm_dp_aux.aux,
		dpcd_addr,
		esi,
		dpcd_bytes_to_read);

	while (dret == dpcd_bytes_to_read &&
		process_count < max_process_count) {
		uint8_t retry;
		dret = 0;

		process_count++;

1982
		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
		/* handle HPD short pulse irq */
		if (aconnector->mst_mgr.mst_state)
			drm_dp_mst_hpd_irq(
				&aconnector->mst_mgr,
				esi,
				&new_irq_handled);

		if (new_irq_handled) {
			/* ACK at DPCD to notify down stream */
			const int ack_dpcd_bytes_to_write =
				dpcd_bytes_to_read - 1;

			for (retry = 0; retry < 3; retry++) {
				uint8_t wret;

				wret = drm_dp_dpcd_write(
					&aconnector->dm_dp_aux.aux,
					dpcd_addr + 1,
					&esi[1],
					ack_dpcd_bytes_to_write);
				if (wret == ack_dpcd_bytes_to_write)
					break;
			}

2007
			/* check if there is new irq to be handled */
2008 2009 2010 2011 2012 2013 2014
			dret = drm_dp_dpcd_read(
				&aconnector->dm_dp_aux.aux,
				dpcd_addr,
				esi,
				dpcd_bytes_to_read);

			new_irq_handled = false;
2015
		} else {
2016
			break;
2017
		}
2018 2019 2020
	}

	if (process_count == max_process_count)
2021
		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
2022 2023 2024 2025
}

static void handle_hpd_rx_irq(void *param)
{
2026
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
2027 2028
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
2029
	struct dc_link *dc_link = aconnector->dc_link;
2030
	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
2031
	enum dc_connection_type new_connection_type = dc_connection_none;
2032 2033 2034 2035 2036 2037
#ifdef CONFIG_DRM_AMD_DC_HDCP
	union hpd_irq_data hpd_irq_data;
	struct amdgpu_device *adev = dev->dev_private;

	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
#endif
2038

2039 2040
	/*
	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
2041 2042 2043
	 * conflict, after implement i2c helper, this mutex should be
	 * retired.
	 */
2044
	if (dc_link->type != dc_connection_mst_branch)
2045 2046
		mutex_lock(&aconnector->hpd_lock);

2047 2048 2049 2050

#ifdef CONFIG_DRM_AMD_DC_HDCP
	if (dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, NULL) &&
#else
2051
	if (dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL) &&
2052
#endif
2053 2054
			!is_mst_root_connector) {
		/* Downstream Port status changed. */
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
		if (!dc_link_detect_sink(dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(dc_link);

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		} else if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
2073 2074 2075 2076

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		}
	}
2087 2088 2089 2090
#ifdef CONFIG_DRM_AMD_DC_HDCP
	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ)
		hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
#endif
2091
	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
2092
	    (dc_link->type == dc_connection_mst_branch))
2093 2094
		dm_handle_hpd_rx_irq(aconnector);

2095 2096
	if (dc_link->type != dc_connection_mst_branch) {
		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
2097
		mutex_unlock(&aconnector->hpd_lock);
2098
	}
2099 2100 2101 2102 2103 2104
}

static void register_hpd_handlers(struct amdgpu_device *adev)
{
	struct drm_device *dev = adev->ddev;
	struct drm_connector *connector;
2105
	struct amdgpu_dm_connector *aconnector;
2106 2107 2108 2109 2110 2111 2112 2113 2114
	const struct dc_link *dc_link;
	struct dc_interrupt_params int_params = {0};

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	list_for_each_entry(connector,
			&dev->mode_config.connector_list, head)	{

2115
		aconnector = to_amdgpu_dm_connector(connector);
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
		dc_link = aconnector->dc_link;

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source = dc_link->irq_source_hpd;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_irq,
					(void *) aconnector);
		}

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {

			/* Also register for DP short pulse (hpd_rx). */
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source =	dc_link->irq_source_hpd_rx;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_rx_irq,
					(void *) aconnector);
		}
	}
}

/* Register IRQ sources and initialize IRQ callbacks */
static int dce110_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
2148
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
2149

2150
	if (adev->asic_type >= CHIP_VEGA10)
2151
		client_id = SOC15_IH_CLIENTID_DCE;
2152 2153 2154 2155

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

2156 2157
	/*
	 * Actions of amdgpu_irq_add_id():
2158 2159 2160 2161 2162 2163 2164 2165 2166
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

2167
	/* Use VBLANK interrupt */
2168
	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
2169
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
2170 2171 2172 2173 2174 2175 2176
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
2177
			dc_interrupt_to_irq_source(dc, i, 0);
2178

2179
		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
2180 2181 2182 2183 2184 2185 2186 2187

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
	/* Use VUPDATE interrupt */
	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
		if (r) {
			DRM_ERROR("Failed to add vupdate irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_vupdate_high_irq, c_irq_params);
	}

2209
	/* Use GRPH_PFLIP interrupt */
2210 2211
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
2212
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
2233 2234
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}

2245
#if defined(CONFIG_DRM_AMD_DC_DCN)
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
/* Register IRQ sources and initialize IRQ callbacks */
static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

2258 2259
	/*
	 * Actions of amdgpu_irq_add_id():
2260 2261 2262 2263 2264 2265 2266 2267
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling.
2268
	 */
2269 2270 2271 2272 2273

	/* Use VSTARTUP interrupt */
	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
			i++) {
2274
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290

		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
2291
				dm_dcn_crtc_high_irq, c_irq_params);
2292 2293
	}

2294 2295 2296 2297
	/* Use GRPH_PFLIP interrupt */
	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
			i++) {
2298
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
2319
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
			&adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
/*
 * Acquires the lock for the atomic state object and returns
 * the new atomic state.
 *
 * This should only be called during atomic check.
 */
static int dm_atomic_get_state(struct drm_atomic_state *state,
			       struct dm_atomic_state **dm_state)
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_state *priv_state;

	if (*dm_state)
		return 0;

	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
	if (IS_ERR(priv_state))
		return PTR_ERR(priv_state);

	*dm_state = to_dm_atomic_state(priv_state);

	return 0;
}

struct dm_atomic_state *
dm_atomic_get_new_state(struct drm_atomic_state *state)
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_obj *obj;
	struct drm_private_state *new_obj_state;
	int i;

	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
		if (obj->funcs == dm->atomic_obj.funcs)
			return to_dm_atomic_state(new_obj_state);
	}

	return NULL;
}

struct dm_atomic_state *
dm_atomic_get_old_state(struct drm_atomic_state *state)
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct drm_private_obj *obj;
	struct drm_private_state *old_obj_state;
	int i;

	for_each_old_private_obj_in_state(state, obj, old_obj_state, i) {
		if (obj->funcs == dm->atomic_obj.funcs)
			return to_dm_atomic_state(old_obj_state);
	}

	return NULL;
}

static struct drm_private_state *
dm_atomic_duplicate_state(struct drm_private_obj *obj)
{
	struct dm_atomic_state *old_state, *new_state;

	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
	if (!new_state)
		return NULL;

	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);

2405 2406 2407 2408 2409
	old_state = to_dm_atomic_state(obj->state);

	if (old_state && old_state->context)
		new_state->context = dc_copy_state(old_state->context);

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
	if (!new_state->context) {
		kfree(new_state);
		return NULL;
	}

	return &new_state->base;
}

static void dm_atomic_destroy_state(struct drm_private_obj *obj,
				    struct drm_private_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);

	if (dm_state && dm_state->context)
		dc_release_state(dm_state->context);

	kfree(dm_state);
}

static struct drm_private_state_funcs dm_atomic_state_funcs = {
	.atomic_duplicate_state = dm_atomic_duplicate_state,
	.atomic_destroy_state = dm_atomic_destroy_state,
};

2434 2435
static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
{
2436
	struct dm_atomic_state *state;
2437 2438 2439 2440 2441
	int r;

	adev->mode_info.mode_config_initialized = true;

	adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
2442
	adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
2443 2444 2445 2446 2447 2448

	adev->ddev->mode_config.max_width = 16384;
	adev->ddev->mode_config.max_height = 16384;

	adev->ddev->mode_config.preferred_depth = 24;
	adev->ddev->mode_config.prefer_shadow = 1;
2449
	/* indicates support for immediate flip */
2450 2451
	adev->ddev->mode_config.async_page_flip = true;

2452
	adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
2453

2454 2455 2456 2457
	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (!state)
		return -ENOMEM;

2458
	state->context = dc_create_state(adev->dm.dc);
2459 2460 2461 2462 2463 2464 2465
	if (!state->context) {
		kfree(state);
		return -ENOMEM;
	}

	dc_resource_state_copy_construct_current(adev->dm.dc, state->context);

2466 2467
	drm_atomic_private_obj_init(adev->ddev,
				    &adev->dm.atomic_obj,
2468 2469 2470
				    &state->base,
				    &dm_atomic_state_funcs);

2471
	r = amdgpu_display_modeset_create_props(adev);
2472 2473 2474
	if (r)
		return r;

2475 2476 2477 2478
	r = amdgpu_dm_audio_init(adev);
	if (r)
		return r;

2479 2480 2481
	return 0;
}

2482 2483 2484
#define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
#define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255

2485 2486 2487
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm)
{
#if defined(CONFIG_ACPI)
	struct amdgpu_dm_backlight_caps caps;

	if (dm->backlight_caps.caps_valid)
		return;

	amdgpu_acpi_get_backlight_caps(dm->adev, &caps);
	if (caps.caps_valid) {
		dm->backlight_caps.min_input_signal = caps.min_input_signal;
		dm->backlight_caps.max_input_signal = caps.max_input_signal;
		dm->backlight_caps.caps_valid = true;
	} else {
		dm->backlight_caps.min_input_signal =
				AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
		dm->backlight_caps.max_input_signal =
				AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
	}
#else
2508 2509
	dm->backlight_caps.min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
	dm->backlight_caps.max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
2510 2511 2512
#endif
}

2513 2514 2515
static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
{
	struct amdgpu_display_manager *dm = bl_get_data(bd);
2516 2517
	struct amdgpu_dm_backlight_caps caps;
	uint32_t brightness = bd->props.brightness;
2518

2519 2520
	amdgpu_dm_update_backlight_caps(dm);
	caps = dm->backlight_caps;
2521
	/*
2522 2523 2524 2525 2526 2527 2528
	 * The brightness input is in the range 0-255
	 * It needs to be rescaled to be between the
	 * requested min and max input signal
	 *
	 * It also needs to be scaled up by 0x101 to
	 * match the DC interface which has a range of
	 * 0 to 0xffff
2529
	 */
2530 2531 2532 2533 2534 2535
	brightness =
		brightness
		* 0x101
		* (caps.max_input_signal - caps.min_input_signal)
		/ AMDGPU_MAX_BL_LEVEL
		+ caps.min_input_signal * 0x101;
2536 2537

	if (dc_link_set_backlight_level(dm->backlight_link,
2538
			brightness, 0))
2539 2540 2541 2542 2543 2544 2545
		return 0;
	else
		return 1;
}

static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
{
2546 2547 2548 2549 2550 2551
	struct amdgpu_display_manager *dm = bl_get_data(bd);
	int ret = dc_link_get_backlight_level(dm->backlight_link);

	if (ret == DC_ERROR_UNEXPECTED)
		return bd->props.brightness;
	return ret;
2552 2553 2554
}

static const struct backlight_ops amdgpu_dm_backlight_ops = {
2555
	.options = BL_CORE_SUSPENDRESUME,
2556 2557 2558 2559
	.get_brightness = amdgpu_dm_backlight_get_brightness,
	.update_status	= amdgpu_dm_backlight_update_status,
};

2560 2561
static void
amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
2562 2563 2564 2565
{
	char bl_name[16];
	struct backlight_properties props = { 0 };

2566 2567
	amdgpu_dm_update_backlight_caps(dm);

2568
	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
2569
	props.brightness = AMDGPU_MAX_BL_LEVEL;
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
	props.type = BACKLIGHT_RAW;

	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
			dm->adev->ddev->primary->index);

	dm->backlight_dev = backlight_device_register(bl_name,
			dm->adev->ddev->dev,
			dm,
			&amdgpu_dm_backlight_ops,
			&props);

2581
	if (IS_ERR(dm->backlight_dev))
2582 2583
		DRM_ERROR("DM: Backlight registration failed!\n");
	else
2584
		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
2585 2586 2587 2588
}

#endif

2589
static int initialize_plane(struct amdgpu_display_manager *dm,
2590
			    struct amdgpu_mode_info *mode_info, int plane_id,
2591 2592
			    enum drm_plane_type plane_type,
			    const struct dc_plane_cap *plane_cap)
2593
{
H
Harry Wentland 已提交
2594
	struct drm_plane *plane;
2595 2596 2597
	unsigned long possible_crtcs;
	int ret = 0;

H
Harry Wentland 已提交
2598
	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
2599 2600 2601 2602
	if (!plane) {
		DRM_ERROR("KMS: Failed to allocate plane\n");
		return -ENOMEM;
	}
2603
	plane->type = plane_type;
2604 2605

	/*
2606 2607 2608 2609
	 * HACK: IGT tests expect that the primary plane for a CRTC
	 * can only have one possible CRTC. Only expose support for
	 * any CRTC if they're not going to be used as a primary plane
	 * for a CRTC - like overlay or underlay planes.
2610 2611 2612 2613 2614
	 */
	possible_crtcs = 1 << plane_id;
	if (plane_id >= dm->dc->caps.max_streams)
		possible_crtcs = 0xff;

2615
	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
2616 2617 2618

	if (ret) {
		DRM_ERROR("KMS: Failed to initialize plane\n");
2619
		kfree(plane);
2620 2621 2622
		return ret;
	}

2623 2624 2625
	if (mode_info)
		mode_info->planes[plane_id] = plane;

2626 2627 2628
	return ret;
}

2629 2630 2631 2632 2633 2634 2635 2636 2637

static void register_backlight_device(struct amdgpu_display_manager *dm,
				      struct dc_link *link)
{
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
	    link->type != dc_connection_none) {
2638 2639
		/*
		 * Event if registration failed, we should continue with
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
		 * DM initialization because not having a backlight control
		 * is better then a black screen.
		 */
		amdgpu_dm_register_backlight_device(dm);

		if (dm->backlight_dev)
			dm->backlight_link = link;
	}
#endif
}


2652 2653
/*
 * In this architecture, the association
2654 2655 2656 2657 2658 2659
 * connector -> encoder -> crtc
 * id not really requried. The crtc and connector will hold the
 * display_index as an abstraction to use with DAL component
 *
 * Returns 0 on success
 */
2660
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
2661 2662
{
	struct amdgpu_display_manager *dm = &adev->dm;
2663
	int32_t i;
2664
	struct amdgpu_dm_connector *aconnector = NULL;
2665
	struct amdgpu_encoder *aencoder = NULL;
2666
	struct amdgpu_mode_info *mode_info = &adev->mode_info;
2667
	uint32_t link_cnt;
2668
	int32_t primary_planes;
2669
	enum dc_connection_type new_connection_type = dc_connection_none;
2670
	const struct dc_plane_cap *plane;
2671 2672 2673 2674

	link_cnt = dm->dc->caps.max_links;
	if (amdgpu_dm_mode_config_init(dm->adev)) {
		DRM_ERROR("DM: Failed to initialize mode config\n");
2675
		return -EINVAL;
2676 2677
	}

2678 2679
	/* There is one primary plane per CRTC */
	primary_planes = dm->dc->caps.max_streams;
2680
	ASSERT(primary_planes <= AMDGPU_MAX_PLANES);
2681

2682 2683 2684 2685 2686
	/*
	 * Initialize primary planes, implicit planes for legacy IOCTLS.
	 * Order is reversed to match iteration order in atomic check.
	 */
	for (i = (primary_planes - 1); i >= 0; i--) {
2687 2688
		plane = &dm->dc->caps.planes[i];

2689
		if (initialize_plane(dm, mode_info, i,
2690
				     DRM_PLANE_TYPE_PRIMARY, plane)) {
2691
			DRM_ERROR("KMS: Failed to initialize primary plane\n");
2692
			goto fail;
2693
		}
2694
	}
2695

2696 2697 2698 2699 2700
	/*
	 * Initialize overlay planes, index starting after primary planes.
	 * These planes have a higher DRM index than the primary planes since
	 * they should be considered as having a higher z-order.
	 * Order is reversed to match iteration order in atomic check.
2701 2702 2703
	 *
	 * Only support DCN for now, and only expose one so we don't encourage
	 * userspace to use up all the pipes.
2704
	 */
2705 2706 2707 2708 2709 2710 2711 2712 2713
	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];

		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
			continue;

		if (!plane->blends_with_above || !plane->blends_with_below)
			continue;

2714
		if (!plane->pixel_format_support.argb8888)
2715 2716
			continue;

2717
		if (initialize_plane(dm, NULL, primary_planes + i,
2718
				     DRM_PLANE_TYPE_OVERLAY, plane)) {
2719
			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
2720
			goto fail;
2721
		}
2722 2723 2724

		/* Only create one overlay plane. */
		break;
2725
	}
2726

2727
	for (i = 0; i < dm->dc->caps.max_streams; i++)
H
Harry Wentland 已提交
2728
		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
2729
			DRM_ERROR("KMS: Failed to initialize crtc\n");
2730
			goto fail;
2731 2732
		}

2733
	dm->display_indexes_num = dm->dc->caps.max_streams;
2734 2735 2736

	/* loops over all connectors on the board */
	for (i = 0; i < link_cnt; i++) {
2737
		struct dc_link *link = NULL;
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747

		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
			DRM_ERROR(
				"KMS: Cannot support more than %d display indexes\n",
					AMDGPU_DM_MAX_DISPLAY_INDEX);
			continue;
		}

		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
		if (!aconnector)
2748
			goto fail;
2749 2750

		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
2751
		if (!aencoder)
2752
			goto fail;
2753 2754 2755

		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
			DRM_ERROR("KMS: Failed to initialize encoder\n");
2756
			goto fail;
2757 2758 2759 2760
		}

		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
			DRM_ERROR("KMS: Failed to initialize connector\n");
2761
			goto fail;
2762 2763
		}

2764 2765
		link = dc_get_link_at_index(dm->dc, i);

2766 2767 2768 2769 2770 2771 2772 2773
		if (!dc_link_detect_sink(link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(link);
			amdgpu_dm_update_connector_after_detect(aconnector);

		} else if (dc_link_detect(link, DETECT_REASON_BOOT)) {
2774
			amdgpu_dm_update_connector_after_detect(aconnector);
2775
			register_backlight_device(dm, link);
2776 2777
			if (amdgpu_dc_feature_mask & DC_PSR_MASK)
				amdgpu_dm_set_psr_caps(link);
2778 2779 2780
		}


2781 2782 2783 2784 2785 2786
	}

	/* Software is initialized. Now we can register interrupt handlers. */
	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
2787 2788 2789
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
2790 2791 2792 2793 2794 2795
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
2796
	case CHIP_POLARIS12:
2797
	case CHIP_VEGAM:
2798
	case CHIP_VEGA10:
2799
	case CHIP_VEGA12:
2800
	case CHIP_VEGA20:
2801 2802
		if (dce110_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
2803
			goto fail;
2804 2805
		}
		break;
2806
#if defined(CONFIG_DRM_AMD_DC_DCN)
2807
	case CHIP_RAVEN:
2808
	case CHIP_NAVI12:
2809
	case CHIP_NAVI10:
2810
	case CHIP_NAVI14:
2811
	case CHIP_RENOIR:
2812 2813
		if (dcn10_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
2814
			goto fail;
2815 2816 2817
		}
		break;
#endif
2818
	default:
2819
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2820
		goto fail;
2821 2822
	}

2823 2824 2825
	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
		dm->dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;

2826
	return 0;
2827
fail:
2828 2829
	kfree(aencoder);
	kfree(aconnector);
2830

2831
	return -EINVAL;
2832 2833
}

2834
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
2835 2836
{
	drm_mode_config_cleanup(dm->ddev);
2837
	drm_atomic_private_obj_fini(&dm->atomic_obj);
2838 2839 2840 2841 2842 2843 2844
	return;
}

/******************************************************************************
 * amdgpu_display_funcs functions
 *****************************************************************************/

2845
/*
2846 2847 2848 2849 2850 2851 2852 2853
 * dm_bandwidth_update - program display watermarks
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate and program the display watermarks and line buffer allocation.
 */
static void dm_bandwidth_update(struct amdgpu_device *adev)
{
2854
	/* TODO: implement later */
2855 2856
}

2857
static const struct amdgpu_display_funcs dm_display_funcs = {
2858 2859
	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
2860 2861
	.backlight_set_level = NULL, /* never called for DC */
	.backlight_get_level = NULL, /* never called for DC */
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
	.hpd_sense = NULL,/* called unconditionally */
	.hpd_set_polarity = NULL, /* called unconditionally */
	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
	.page_flip_get_scanoutpos =
		dm_crtc_get_scanoutpos,/* called unconditionally */
	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
};

#if defined(CONFIG_DEBUG_KERNEL_DC)

2873 2874 2875 2876
static ssize_t s3_debug_store(struct device *device,
			      struct device_attribute *attr,
			      const char *buf,
			      size_t count)
2877 2878 2879
{
	int ret;
	int s3_state;
2880
	struct drm_device *drm_dev = dev_get_drvdata(device);
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
	struct amdgpu_device *adev = drm_dev->dev_private;

	ret = kstrtoint(buf, 0, &s3_state);

	if (ret == 0) {
		if (s3_state) {
			dm_resume(adev);
			drm_kms_helper_hotplug_event(adev->ddev);
		} else
			dm_suspend(adev);
	}

	return ret == 0 ? count : 0;
}

DEVICE_ATTR_WO(s3_debug);

#endif

static int dm_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	case CHIP_KAVERI:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_KABINI:
	case CHIP_MULLINS:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
	case CHIP_FIJI:
	case CHIP_TONGA:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		break;
	case CHIP_CARRIZO:
		adev->mode_info.num_crtc = 3;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_STONEY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
		break;
	case CHIP_POLARIS11:
2939
	case CHIP_POLARIS12:
2940 2941 2942 2943 2944
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
	case CHIP_POLARIS10:
2945
	case CHIP_VEGAM:
2946 2947 2948 2949
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2950
	case CHIP_VEGA10:
2951
	case CHIP_VEGA12:
2952
	case CHIP_VEGA20:
2953 2954 2955 2956
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2957
#if defined(CONFIG_DRM_AMD_DC_DCN)
2958 2959 2960 2961 2962
	case CHIP_RAVEN:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
2963 2964
#endif
	case CHIP_NAVI10:
2965
	case CHIP_NAVI12:
2966 2967 2968 2969
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		break;
2970 2971 2972 2973 2974
	case CHIP_NAVI14:
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
		break;
2975 2976 2977 2978 2979
	case CHIP_RENOIR:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
		break;
2980
	default:
2981
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2982 2983 2984
		return -EINVAL;
	}

2985 2986
	amdgpu_dm_set_irq_funcs(adev);

2987 2988 2989
	if (adev->mode_info.funcs == NULL)
		adev->mode_info.funcs = &dm_display_funcs;

2990 2991
	/*
	 * Note: Do NOT change adev->audio_endpt_rreg and
2992
	 * adev->audio_endpt_wreg because they are initialised in
2993 2994
	 * amdgpu_device_init()
	 */
2995 2996 2997 2998 2999 3000 3001 3002 3003
#if defined(CONFIG_DEBUG_KERNEL_DC)
	device_create_file(
		adev->ddev->dev,
		&dev_attr_s3_debug);
#endif

	return 0;
}

3004
static bool modeset_required(struct drm_crtc_state *crtc_state,
3005 3006
			     struct dc_stream_state *new_stream,
			     struct dc_stream_state *old_stream)
3007
{
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	if (!crtc_state->enable)
		return false;

	return crtc_state->active;
}

static bool modereset_required(struct drm_crtc_state *crtc_state)
{
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	return !crtc_state->enable || !crtc_state->active;
}

3025
static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
	.destroy = amdgpu_dm_encoder_destroy,
};


3036 3037
static int fill_dc_scaling_info(const struct drm_plane_state *state,
				struct dc_scaling_info *scaling_info)
3038
{
3039
	int scale_w, scale_h;
3040

3041
	memset(scaling_info, 0, sizeof(*scaling_info));
3042

3043 3044 3045
	/* Source is fixed 16.16 but we ignore mantissa for now... */
	scaling_info->src_rect.x = state->src_x >> 16;
	scaling_info->src_rect.y = state->src_y >> 16;
3046

3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
	scaling_info->src_rect.width = state->src_w >> 16;
	if (scaling_info->src_rect.width == 0)
		return -EINVAL;

	scaling_info->src_rect.height = state->src_h >> 16;
	if (scaling_info->src_rect.height == 0)
		return -EINVAL;

	scaling_info->dst_rect.x = state->crtc_x;
	scaling_info->dst_rect.y = state->crtc_y;
3057 3058

	if (state->crtc_w == 0)
3059
		return -EINVAL;
3060

3061
	scaling_info->dst_rect.width = state->crtc_w;
3062 3063

	if (state->crtc_h == 0)
3064
		return -EINVAL;
3065

3066
	scaling_info->dst_rect.height = state->crtc_h;
3067

3068 3069
	/* DRM doesn't specify clipping on destination output. */
	scaling_info->clip_rect = scaling_info->dst_rect;
3070

3071 3072 3073
	/* TODO: Validate scaling per-format with DC plane caps */
	scale_w = scaling_info->dst_rect.width * 1000 /
		  scaling_info->src_rect.width;
3074

3075 3076 3077 3078 3079 3080 3081 3082 3083
	if (scale_w < 250 || scale_w > 16000)
		return -EINVAL;

	scale_h = scaling_info->dst_rect.height * 1000 /
		  scaling_info->src_rect.height;

	if (scale_h < 250 || scale_h > 16000)
		return -EINVAL;

3084 3085 3086 3087
	/*
	 * The "scaling_quality" can be ignored for now, quality = 0 has DC
	 * assume reasonable defaults based on the format.
	 */
3088

3089
	return 0;
3090
}
3091

3092
static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
3093
		       uint64_t *tiling_flags)
3094
{
3095
	struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->base.obj[0]);
3096
	int r = amdgpu_bo_reserve(rbo, false);
3097

3098
	if (unlikely(r)) {
3099
		/* Don't show error message when returning -ERESTARTSYS */
3100 3101
		if (r != -ERESTARTSYS)
			DRM_ERROR("Unable to reserve buffer: %d\n", r);
3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
		return r;
	}

	if (tiling_flags)
		amdgpu_bo_get_tiling_flags(rbo, tiling_flags);

	amdgpu_bo_unreserve(rbo);

	return r;
}

3113 3114 3115 3116 3117 3118 3119
static inline uint64_t get_dcc_address(uint64_t address, uint64_t tiling_flags)
{
	uint32_t offset = AMDGPU_TILING_GET(tiling_flags, DCC_OFFSET_256B);

	return offset ? (address + offset * 256) : 0;
}

3120 3121 3122 3123 3124
static int
fill_plane_dcc_attributes(struct amdgpu_device *adev,
			  const struct amdgpu_framebuffer *afb,
			  const enum surface_pixel_format format,
			  const enum dc_rotation_angle rotation,
3125
			  const struct plane_size *plane_size,
3126 3127 3128 3129
			  const union dc_tiling_info *tiling_info,
			  const uint64_t info,
			  struct dc_plane_dcc_param *dcc,
			  struct dc_plane_address *address)
3130 3131
{
	struct dc *dc = adev->dm.dc;
3132 3133
	struct dc_dcc_surface_param input;
	struct dc_surface_dcc_cap output;
3134 3135 3136 3137
	uint32_t offset = AMDGPU_TILING_GET(info, DCC_OFFSET_256B);
	uint32_t i64b = AMDGPU_TILING_GET(info, DCC_INDEPENDENT_64B) != 0;
	uint64_t dcc_address;

3138 3139 3140
	memset(&input, 0, sizeof(input));
	memset(&output, 0, sizeof(output));

3141
	if (!offset)
3142 3143
		return 0;

3144
	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
3145
		return 0;
3146 3147

	if (!dc->cap_funcs.get_dcc_compression_cap)
3148
		return -EINVAL;
3149

3150
	input.format = format;
3151 3152
	input.surface_size.width = plane_size->surface_size.width;
	input.surface_size.height = plane_size->surface_size.height;
3153
	input.swizzle_mode = tiling_info->gfx9.swizzle;
3154

3155
	if (rotation == ROTATION_ANGLE_0 || rotation == ROTATION_ANGLE_180)
3156
		input.scan = SCAN_DIRECTION_HORIZONTAL;
3157
	else if (rotation == ROTATION_ANGLE_90 || rotation == ROTATION_ANGLE_270)
3158 3159 3160
		input.scan = SCAN_DIRECTION_VERTICAL;

	if (!dc->cap_funcs.get_dcc_compression_cap(dc, &input, &output))
3161
		return -EINVAL;
3162 3163

	if (!output.capable)
3164
		return -EINVAL;
3165 3166

	if (i64b == 0 && output.grph.rgb.independent_64b_blks != 0)
3167
		return -EINVAL;
3168

3169
	dcc->enable = 1;
3170
	dcc->meta_pitch =
3171
		AMDGPU_TILING_GET(info, DCC_PITCH_MAX) + 1;
3172
	dcc->independent_64b_blks = i64b;
3173 3174

	dcc_address = get_dcc_address(afb->address, info);
3175 3176
	address->grph.meta_addr.low_part = lower_32_bits(dcc_address);
	address->grph.meta_addr.high_part = upper_32_bits(dcc_address);
3177

3178 3179 3180 3181
	return 0;
}

static int
3182
fill_plane_buffer_attributes(struct amdgpu_device *adev,
3183
			     const struct amdgpu_framebuffer *afb,
3184 3185 3186
			     const enum surface_pixel_format format,
			     const enum dc_rotation_angle rotation,
			     const uint64_t tiling_flags,
3187
			     union dc_tiling_info *tiling_info,
3188
			     struct plane_size *plane_size,
3189
			     struct dc_plane_dcc_param *dcc,
3190
			     struct dc_plane_address *address)
3191
{
3192
	const struct drm_framebuffer *fb = &afb->base;
3193 3194 3195
	int ret;

	memset(tiling_info, 0, sizeof(*tiling_info));
3196
	memset(plane_size, 0, sizeof(*plane_size));
3197
	memset(dcc, 0, sizeof(*dcc));
3198 3199
	memset(address, 0, sizeof(*address));

3200
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
3201 3202 3203 3204 3205
		plane_size->surface_size.x = 0;
		plane_size->surface_size.y = 0;
		plane_size->surface_size.width = fb->width;
		plane_size->surface_size.height = fb->height;
		plane_size->surface_pitch =
3206 3207
			fb->pitches[0] / fb->format->cpp[0];

3208 3209 3210
		address->type = PLN_ADDR_TYPE_GRAPHICS;
		address->grph.addr.low_part = lower_32_bits(afb->address);
		address->grph.addr.high_part = upper_32_bits(afb->address);
3211
	} else if (format < SURFACE_PIXEL_FORMAT_INVALID) {
3212
		uint64_t chroma_addr = afb->address + fb->offsets[1];
3213

3214 3215 3216 3217 3218
		plane_size->surface_size.x = 0;
		plane_size->surface_size.y = 0;
		plane_size->surface_size.width = fb->width;
		plane_size->surface_size.height = fb->height;
		plane_size->surface_pitch =
3219 3220
			fb->pitches[0] / fb->format->cpp[0];

3221 3222
		plane_size->chroma_size.x = 0;
		plane_size->chroma_size.y = 0;
3223
		/* TODO: set these based on surface format */
3224 3225
		plane_size->chroma_size.width = fb->width / 2;
		plane_size->chroma_size.height = fb->height / 2;
3226

3227
		plane_size->chroma_pitch =
3228 3229
			fb->pitches[1] / fb->format->cpp[1];

3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
		address->type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
		address->video_progressive.luma_addr.low_part =
			lower_32_bits(afb->address);
		address->video_progressive.luma_addr.high_part =
			upper_32_bits(afb->address);
		address->video_progressive.chroma_addr.low_part =
			lower_32_bits(chroma_addr);
		address->video_progressive.chroma_addr.high_part =
			upper_32_bits(chroma_addr);
	}
3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271

	/* Fill GFX8 params */
	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;

		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);

		/* XXX fix me for VI */
		tiling_info->gfx8.num_banks = num_banks;
		tiling_info->gfx8.array_mode =
				DC_ARRAY_2D_TILED_THIN1;
		tiling_info->gfx8.tile_split = tile_split;
		tiling_info->gfx8.bank_width = bankw;
		tiling_info->gfx8.bank_height = bankh;
		tiling_info->gfx8.tile_aspect = mtaspect;
		tiling_info->gfx8.tile_mode =
				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
			== DC_ARRAY_1D_TILED_THIN1) {
		tiling_info->gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
	}

	tiling_info->gfx8.pipe_config =
			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);

	if (adev->asic_type == CHIP_VEGA10 ||
	    adev->asic_type == CHIP_VEGA12 ||
	    adev->asic_type == CHIP_VEGA20 ||
3272
	    adev->asic_type == CHIP_NAVI10 ||
3273
	    adev->asic_type == CHIP_NAVI14 ||
3274
	    adev->asic_type == CHIP_NAVI12 ||
3275
	    adev->asic_type == CHIP_RENOIR ||
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293
	    adev->asic_type == CHIP_RAVEN) {
		/* Fill GFX9 params */
		tiling_info->gfx9.num_pipes =
			adev->gfx.config.gb_addr_config_fields.num_pipes;
		tiling_info->gfx9.num_banks =
			adev->gfx.config.gb_addr_config_fields.num_banks;
		tiling_info->gfx9.pipe_interleave =
			adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
		tiling_info->gfx9.num_shader_engines =
			adev->gfx.config.gb_addr_config_fields.num_se;
		tiling_info->gfx9.max_compressed_frags =
			adev->gfx.config.gb_addr_config_fields.max_compress_frags;
		tiling_info->gfx9.num_rb_per_se =
			adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
		tiling_info->gfx9.swizzle =
			AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
		tiling_info->gfx9.shaderEnable = 1;

3294 3295 3296
		ret = fill_plane_dcc_attributes(adev, afb, format, rotation,
						plane_size, tiling_info,
						tiling_flags, dcc, address);
3297 3298 3299 3300 3301
		if (ret)
			return ret;
	}

	return 0;
3302 3303
}

3304
static void
3305
fill_blending_from_plane_state(const struct drm_plane_state *plane_state,
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
			       bool *per_pixel_alpha, bool *global_alpha,
			       int *global_alpha_value)
{
	*per_pixel_alpha = false;
	*global_alpha = false;
	*global_alpha_value = 0xff;

	if (plane_state->plane->type != DRM_PLANE_TYPE_OVERLAY)
		return;

	if (plane_state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI) {
		static const uint32_t alpha_formats[] = {
			DRM_FORMAT_ARGB8888,
			DRM_FORMAT_RGBA8888,
			DRM_FORMAT_ABGR8888,
		};
		uint32_t format = plane_state->fb->format->format;
		unsigned int i;

		for (i = 0; i < ARRAY_SIZE(alpha_formats); ++i) {
			if (format == alpha_formats[i]) {
				*per_pixel_alpha = true;
				break;
			}
		}
	}

	if (plane_state->alpha < 0xffff) {
		*global_alpha = true;
		*global_alpha_value = plane_state->alpha >> 8;
	}
}

3339 3340
static int
fill_plane_color_attributes(const struct drm_plane_state *plane_state,
3341
			    const enum surface_pixel_format format,
3342 3343 3344 3345 3346 3347 3348
			    enum dc_color_space *color_space)
{
	bool full_range;

	*color_space = COLOR_SPACE_SRGB;

	/* DRM color properties only affect non-RGB formats. */
3349
	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
		return 0;

	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);

	switch (plane_state->color_encoding) {
	case DRM_COLOR_YCBCR_BT601:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR601;
		else
			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT709:
		if (full_range)
			*color_space = COLOR_SPACE_YCBCR709;
		else
			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
		break;

	case DRM_COLOR_YCBCR_BT2020:
		if (full_range)
			*color_space = COLOR_SPACE_2020_YCBCR;
		else
			return -EINVAL;
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
static int
fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
			    const struct drm_plane_state *plane_state,
			    const uint64_t tiling_flags,
			    struct dc_plane_info *plane_info,
			    struct dc_plane_address *address)
{
	const struct drm_framebuffer *fb = plane_state->fb;
	const struct amdgpu_framebuffer *afb =
		to_amdgpu_framebuffer(plane_state->fb);
	struct drm_format_name_buf format_name;
	int ret;

	memset(plane_info, 0, sizeof(*plane_info));

	switch (fb->format->format) {
	case DRM_FORMAT_C8:
		plane_info->format =
			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
		break;
	case DRM_FORMAT_RGB565:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
		break;
	case DRM_FORMAT_NV21:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
		break;
	case DRM_FORMAT_NV12:
		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
		break;
	default:
		DRM_ERROR(
			"Unsupported screen format %s\n",
			drm_get_format_name(fb->format->format, &format_name));
		return -EINVAL;
	}

	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
	case DRM_MODE_ROTATE_0:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	case DRM_MODE_ROTATE_90:
		plane_info->rotation = ROTATION_ANGLE_90;
		break;
	case DRM_MODE_ROTATE_180:
		plane_info->rotation = ROTATION_ANGLE_180;
		break;
	case DRM_MODE_ROTATE_270:
		plane_info->rotation = ROTATION_ANGLE_270;
		break;
	default:
		plane_info->rotation = ROTATION_ANGLE_0;
		break;
	}

	plane_info->visible = true;
	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;

3456 3457
	plane_info->layer_index = 0;

3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481
	ret = fill_plane_color_attributes(plane_state, plane_info->format,
					  &plane_info->color_space);
	if (ret)
		return ret;

	ret = fill_plane_buffer_attributes(adev, afb, plane_info->format,
					   plane_info->rotation, tiling_flags,
					   &plane_info->tiling_info,
					   &plane_info->plane_size,
					   &plane_info->dcc, address);
	if (ret)
		return ret;

	fill_blending_from_plane_state(
		plane_state, &plane_info->per_pixel_alpha,
		&plane_info->global_alpha, &plane_info->global_alpha_value);

	return 0;
}

static int fill_dc_plane_attributes(struct amdgpu_device *adev,
				    struct dc_plane_state *dc_plane_state,
				    struct drm_plane_state *plane_state,
				    struct drm_crtc_state *crtc_state)
3482
{
3483
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
3484 3485
	const struct amdgpu_framebuffer *amdgpu_fb =
		to_amdgpu_framebuffer(plane_state->fb);
3486 3487 3488 3489
	struct dc_scaling_info scaling_info;
	struct dc_plane_info plane_info;
	uint64_t tiling_flags;
	int ret;
3490

3491 3492 3493
	ret = fill_dc_scaling_info(plane_state, &scaling_info);
	if (ret)
		return ret;
3494

3495 3496 3497 3498
	dc_plane_state->src_rect = scaling_info.src_rect;
	dc_plane_state->dst_rect = scaling_info.dst_rect;
	dc_plane_state->clip_rect = scaling_info.clip_rect;
	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
3499

3500
	ret = get_fb_info(amdgpu_fb, &tiling_flags);
3501 3502 3503
	if (ret)
		return ret;

3504 3505 3506
	ret = fill_dc_plane_info_and_addr(adev, plane_state, tiling_flags,
					  &plane_info,
					  &dc_plane_state->address);
3507 3508 3509
	if (ret)
		return ret;

3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
	dc_plane_state->format = plane_info.format;
	dc_plane_state->color_space = plane_info.color_space;
	dc_plane_state->format = plane_info.format;
	dc_plane_state->plane_size = plane_info.plane_size;
	dc_plane_state->rotation = plane_info.rotation;
	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
	dc_plane_state->stereo_format = plane_info.stereo_format;
	dc_plane_state->tiling_info = plane_info.tiling_info;
	dc_plane_state->visible = plane_info.visible;
	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
	dc_plane_state->global_alpha = plane_info.global_alpha;
	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
	dc_plane_state->dcc = plane_info.dcc;
3523
	dc_plane_state->layer_index = plane_info.layer_index; // Always returns 0
3524

3525 3526 3527 3528
	/*
	 * Always set input transfer function, since plane state is refreshed
	 * every time.
	 */
3529 3530 3531
	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state);
	if (ret)
		return ret;
3532

3533
	return 0;
3534 3535
}

3536 3537 3538
static void update_stream_scaling_settings(const struct drm_display_mode *mode,
					   const struct dm_connector_state *dm_state,
					   struct dc_stream_state *stream)
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554
{
	enum amdgpu_rmx_type rmx_type;

	struct rect src = { 0 }; /* viewport in composition space*/
	struct rect dst = { 0 }; /* stream addressable area */

	/* no mode. nothing to be done */
	if (!mode)
		return;

	/* Full screen scaling by default */
	src.width = mode->hdisplay;
	src.height = mode->vdisplay;
	dst.width = stream->timing.h_addressable;
	dst.height = stream->timing.v_addressable;

3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
	if (dm_state) {
		rmx_type = dm_state->scaling;
		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
			if (src.width * dst.height <
					src.height * dst.width) {
				/* height needs less upscaling/more downscaling */
				dst.width = src.width *
						dst.height / src.height;
			} else {
				/* width needs less upscaling/more downscaling */
				dst.height = src.height *
						dst.width / src.width;
			}
		} else if (rmx_type == RMX_CENTER) {
			dst = src;
3570 3571
		}

3572 3573
		dst.x = (stream->timing.h_addressable - dst.width) / 2;
		dst.y = (stream->timing.v_addressable - dst.height) / 2;
3574

3575 3576 3577 3578 3579 3580
		if (dm_state->underscan_enable) {
			dst.x += dm_state->underscan_hborder / 2;
			dst.y += dm_state->underscan_vborder / 2;
			dst.width -= dm_state->underscan_hborder;
			dst.height -= dm_state->underscan_vborder;
		}
3581 3582 3583 3584 3585
	}

	stream->src = src;
	stream->dst = dst;

3586
	DRM_DEBUG_DRIVER("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
3587 3588 3589 3590
			dst.x, dst.y, dst.width, dst.height);

}

3591
static enum dc_color_depth
3592
convert_color_depth_from_display_info(const struct drm_connector *connector,
3593 3594
				      const struct drm_connector_state *state,
				      bool is_y420)
3595
{
3596
	uint8_t bpc;
3597

3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
	if (is_y420) {
		bpc = 8;

		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
			bpc = 16;
		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
			bpc = 12;
		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
			bpc = 10;
	} else {
		bpc = (uint8_t)connector->display_info.bpc;
		/* Assume 8 bpc by default if no bpc is specified. */
		bpc = bpc ? bpc : 8;
	}
3613

3614 3615 3616
	if (!state)
		state = connector->state;

3617
	if (state) {
3618 3619 3620 3621 3622 3623 3624 3625 3626 3627
		/*
		 * Cap display bpc based on the user requested value.
		 *
		 * The value for state->max_bpc may not correctly updated
		 * depending on when the connector gets added to the state
		 * or if this was called outside of atomic check, so it
		 * can't be used directly.
		 */
		bpc = min(bpc, state->max_requested_bpc);

3628 3629 3630
		/* Round down to the nearest even number. */
		bpc = bpc - (bpc & 1);
	}
3631

3632 3633
	switch (bpc) {
	case 0:
3634 3635
		/*
		 * Temporary Work around, DRM doesn't parse color depth for
3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656
		 * EDID revision before 1.4
		 * TODO: Fix edid parsing
		 */
		return COLOR_DEPTH_888;
	case 6:
		return COLOR_DEPTH_666;
	case 8:
		return COLOR_DEPTH_888;
	case 10:
		return COLOR_DEPTH_101010;
	case 12:
		return COLOR_DEPTH_121212;
	case 14:
		return COLOR_DEPTH_141414;
	case 16:
		return COLOR_DEPTH_161616;
	default:
		return COLOR_DEPTH_UNDEFINED;
	}
}

3657 3658
static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode *mode_in)
3659
{
3660 3661
	/* 1-1 mapping, since both enums follow the HDMI spec. */
	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
3662 3663
}

3664 3665
static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678
{
	enum dc_color_space color_space = COLOR_SPACE_SRGB;

	switch (dc_crtc_timing->pixel_encoding)	{
	case PIXEL_ENCODING_YCBCR422:
	case PIXEL_ENCODING_YCBCR444:
	case PIXEL_ENCODING_YCBCR420:
	{
		/*
		 * 27030khz is the separation point between HDTV and SDTV
		 * according to HDMI spec, we use YCbCr709 and YCbCr601
		 * respectively
		 */
3679
		if (dc_crtc_timing->pix_clk_100hz > 270300) {
3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR709_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR709;
		} else {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR601_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR601;
		}

	}
	break;
	case PIXEL_ENCODING_RGB:
		color_space = COLOR_SPACE_SRGB;
		break;

	default:
		WARN_ON(1);
		break;
	}

	return color_space;
}

3707 3708 3709
static bool adjust_colour_depth_from_display_info(
	struct dc_crtc_timing *timing_out,
	const struct drm_display_info *info)
3710
{
3711
	enum dc_color_depth depth = timing_out->display_color_depth;
3712 3713
	int normalized_clk;
	do {
3714
		normalized_clk = timing_out->pix_clk_100hz / 10;
3715 3716 3717 3718
		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
			normalized_clk /= 2;
		/* Adjusting pix clock following on HDMI spec based on colour depth */
3719 3720 3721
		switch (depth) {
		case COLOR_DEPTH_888:
			break;
3722 3723 3724 3725 3726 3727 3728 3729 3730 3731
		case COLOR_DEPTH_101010:
			normalized_clk = (normalized_clk * 30) / 24;
			break;
		case COLOR_DEPTH_121212:
			normalized_clk = (normalized_clk * 36) / 24;
			break;
		case COLOR_DEPTH_161616:
			normalized_clk = (normalized_clk * 48) / 24;
			break;
		default:
3732 3733
			/* The above depths are the only ones valid for HDMI. */
			return false;
3734
		}
3735 3736 3737 3738 3739 3740
		if (normalized_clk <= info->max_tmds_clock) {
			timing_out->display_color_depth = depth;
			return true;
		}
	} while (--depth > COLOR_DEPTH_666);
	return false;
3741
}
3742

3743 3744 3745 3746 3747 3748
static void fill_stream_properties_from_drm_display_mode(
	struct dc_stream_state *stream,
	const struct drm_display_mode *mode_in,
	const struct drm_connector *connector,
	const struct drm_connector_state *connector_state,
	const struct dc_stream_state *old_stream)
3749 3750
{
	struct dc_crtc_timing *timing_out = &stream->timing;
3751
	const struct drm_display_info *info = &connector->display_info;
3752
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
3753 3754
	struct hdmi_vendor_infoframe hv_frame;
	struct hdmi_avi_infoframe avi_frame;
3755

3756 3757 3758
	memset(&hv_frame, 0, sizeof(hv_frame));
	memset(&avi_frame, 0, sizeof(avi_frame));

3759 3760 3761 3762 3763
	timing_out->h_border_left = 0;
	timing_out->h_border_right = 0;
	timing_out->v_border_top = 0;
	timing_out->v_border_bottom = 0;
	/* TODO: un-hardcode */
3764
	if (drm_mode_is_420_only(info, mode_in)
3765
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
3766
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
3767 3768 3769
	else if (drm_mode_is_420_also(info, mode_in)
			&& aconnector->force_yuv420_output)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
3770
	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
3771
			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
3772 3773 3774 3775 3776 3777
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
	else
		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;

	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
	timing_out->display_color_depth = convert_color_depth_from_display_info(
3778 3779
		connector, connector_state,
		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420));
3780 3781
	timing_out->scan_type = SCANNING_TYPE_NODATA;
	timing_out->hdmi_vic = 0;
3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793

	if(old_stream) {
		timing_out->vic = old_stream->timing.vic;
		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
	} else {
		timing_out->vic = drm_match_cea_mode(mode_in);
		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
	}
3794

3795 3796 3797 3798 3799 3800 3801
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
		drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in);
		timing_out->vic = avi_frame.video_code;
		drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in);
		timing_out->hdmi_vic = hv_frame.vic;
	}

3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813
	timing_out->h_addressable = mode_in->crtc_hdisplay;
	timing_out->h_total = mode_in->crtc_htotal;
	timing_out->h_sync_width =
		mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
	timing_out->h_front_porch =
		mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
	timing_out->v_total = mode_in->crtc_vtotal;
	timing_out->v_addressable = mode_in->crtc_vdisplay;
	timing_out->v_front_porch =
		mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
	timing_out->v_sync_width =
		mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
3814
	timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
3815 3816 3817 3818
	timing_out->aspect_ratio = get_aspect_ratio(mode_in);

	stream->output_color_space = get_output_color_space(timing_out);

3819 3820
	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
3821 3822 3823 3824 3825 3826 3827 3828
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
		    drm_mode_is_420_also(info, mode_in) &&
		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
			adjust_colour_depth_from_display_info(timing_out, info);
		}
	}
3829 3830
}

3831 3832 3833
static void fill_audio_info(struct audio_info *audio_info,
			    const struct drm_connector *drm_connector,
			    const struct dc_sink *dc_sink)
3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
{
	int i = 0;
	int cea_revision = 0;
	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;

	audio_info->manufacture_id = edid_caps->manufacturer_id;
	audio_info->product_id = edid_caps->product_id;

	cea_revision = drm_connector->display_info.cea_rev;

3844
	strscpy(audio_info->display_name,
3845
		edid_caps->display_name,
3846
		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
3847

3848
	if (cea_revision >= 3) {
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
		audio_info->mode_count = edid_caps->audio_mode_count;

		for (i = 0; i < audio_info->mode_count; ++i) {
			audio_info->modes[i].format_code =
					(enum audio_format_code)
					(edid_caps->audio_modes[i].format_code);
			audio_info->modes[i].channel_count =
					edid_caps->audio_modes[i].channel_count;
			audio_info->modes[i].sample_rates.all =
					edid_caps->audio_modes[i].sample_rate;
			audio_info->modes[i].sample_size =
					edid_caps->audio_modes[i].sample_size;
		}
	}

	audio_info->flags.all = edid_caps->speaker_flags;

	/* TODO: We only check for the progressive mode, check for interlace mode too */
3867
	if (drm_connector->latency_present[0]) {
3868 3869 3870 3871 3872 3873 3874 3875
		audio_info->video_latency = drm_connector->video_latency[0];
		audio_info->audio_latency = drm_connector->audio_latency[0];
	}

	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */

}

3876 3877 3878
static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
				      struct drm_display_mode *dst_mode)
3879 3880 3881 3882 3883 3884
{
	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
	dst_mode->crtc_clock = src_mode->crtc_clock;
	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
3885
	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
3886 3887 3888 3889 3890 3891 3892 3893 3894 3895
	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
	dst_mode->crtc_htotal = src_mode->crtc_htotal;
	dst_mode->crtc_hskew = src_mode->crtc_hskew;
	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
}

3896 3897 3898 3899
static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
					const struct drm_display_mode *native_mode,
					bool scale_enabled)
3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911
{
	if (scale_enabled) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else if (native_mode->clock == drm_mode->clock &&
			native_mode->htotal == drm_mode->htotal &&
			native_mode->vtotal == drm_mode->vtotal) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else {
		/* no scaling nor amdgpu inserted, no need to patch */
	}
}

3912 3913
static struct dc_sink *
create_fake_sink(struct amdgpu_dm_connector *aconnector)
3914 3915
{
	struct dc_sink_init_data sink_init_data = { 0 };
3916
	struct dc_sink *sink = NULL;
3917 3918 3919 3920
	sink_init_data.link = aconnector->dc_link;
	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;

	sink = dc_sink_create(&sink_init_data);
3921
	if (!sink) {
3922
		DRM_ERROR("Failed to create sink!\n");
3923
		return NULL;
3924
	}
3925
	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
3926

3927
	return sink;
3928 3929
}

3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947
static void set_multisync_trigger_params(
		struct dc_stream_state *stream)
{
	if (stream->triggered_crtc_reset.enabled) {
		stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
	}
}

static void set_master_stream(struct dc_stream_state *stream_set[],
			      int stream_count)
{
	int j, highest_rfr = 0, master_stream = 0;

	for (j = 0;  j < stream_count; j++) {
		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
			int refresh_rate = 0;

3948
			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
3949 3950 3951 3952 3953 3954 3955 3956
				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
			if (refresh_rate > highest_rfr) {
				highest_rfr = refresh_rate;
				master_stream = j;
			}
		}
	}
	for (j = 0;  j < stream_count; j++) {
3957
		if (stream_set[j])
3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
	}
}

static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
{
	int i = 0;

	if (context->stream_count < 2)
		return;
	for (i = 0; i < context->stream_count ; i++) {
		if (!context->streams[i])
			continue;
3971 3972
		/*
		 * TODO: add a function to read AMD VSDB bits and set
3973
		 * crtc_sync_master.multi_sync_enabled flag
3974
		 * For now it's set to false
3975 3976 3977 3978 3979 3980
		 */
		set_multisync_trigger_params(context->streams[i]);
	}
	set_master_stream(context->streams, context->stream_count);
}

3981 3982 3983
static struct dc_stream_state *
create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
		       const struct drm_display_mode *drm_mode,
3984 3985
		       const struct dm_connector_state *dm_state,
		       const struct dc_stream_state *old_stream)
3986 3987
{
	struct drm_display_mode *preferred_mode = NULL;
3988
	struct drm_connector *drm_connector;
3989 3990
	const struct drm_connector_state *con_state =
		dm_state ? &dm_state->base : NULL;
3991
	struct dc_stream_state *stream = NULL;
3992 3993
	struct drm_display_mode mode = *drm_mode;
	bool native_mode_found = false;
3994 3995
	bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false;
	int mode_refresh;
3996
	int preferred_refresh = 0;
3997
#if defined(CONFIG_DRM_AMD_DC_DCN)
3998 3999 4000
	struct dsc_dec_dpcd_caps dsc_caps;
#endif
	uint32_t link_bandwidth_kbps;
4001

4002
	struct dc_sink *sink = NULL;
4003
	if (aconnector == NULL) {
4004
		DRM_ERROR("aconnector is NULL!\n");
4005
		return stream;
4006 4007 4008
	}

	drm_connector = &aconnector->base;
4009

4010
	if (!aconnector->dc_sink) {
4011 4012 4013
		sink = create_fake_sink(aconnector);
		if (!sink)
			return stream;
4014 4015
	} else {
		sink = aconnector->dc_sink;
4016
		dc_sink_retain(sink);
4017
	}
4018

4019
	stream = dc_create_stream_for_sink(sink);
4020

4021
	if (stream == NULL) {
4022
		DRM_ERROR("Failed to create stream for sink!\n");
4023
		goto finish;
4024 4025
	}

4026 4027
	stream->dm_stream_context = aconnector;

4028 4029 4030
	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
		drm_connector->display_info.hdmi.scdc.scrambling.low_rates;

4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043
	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
		/* Search for preferred mode */
		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
			native_mode_found = true;
			break;
		}
	}
	if (!native_mode_found)
		preferred_mode = list_first_entry_or_null(
				&aconnector->base.modes,
				struct drm_display_mode,
				head);

4044 4045
	mode_refresh = drm_mode_vrefresh(&mode);

4046
	if (preferred_mode == NULL) {
4047 4048
		/*
		 * This may not be an error, the use case is when we have no
4049 4050 4051 4052
		 * usermode calls to reset and set mode upon hotplug. In this
		 * case, we call set mode ourselves to restore the previous mode
		 * and the modelist may not be filled in in time.
		 */
4053
		DRM_DEBUG_DRIVER("No preferred mode found\n");
4054 4055 4056
	} else {
		decide_crtc_timing_for_drm_display_mode(
				&mode, preferred_mode,
4057
				dm_state ? (dm_state->scaling != RMX_OFF) : false);
4058
		preferred_refresh = drm_mode_vrefresh(preferred_mode);
4059 4060
	}

4061 4062 4063
	if (!dm_state)
		drm_mode_set_crtcinfo(&mode, 0);

4064 4065 4066 4067 4068 4069
	/*
	* If scaling is enabled and refresh rate didn't change
	* we copy the vic and polarities of the old timings
	*/
	if (!scale || mode_refresh != preferred_refresh)
		fill_stream_properties_from_drm_display_mode(stream,
4070
			&mode, &aconnector->base, con_state, NULL);
4071 4072
	else
		fill_stream_properties_from_drm_display_mode(stream,
4073
			&mode, &aconnector->base, con_state, old_stream);
4074

4075 4076 4077
	stream->timing.flags.DSC = 0;

	if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
4078
#if defined(CONFIG_DRM_AMD_DC_DCN)
4079 4080
		dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
4081 4082
				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_ext_caps.raw,
				      &dsc_caps);
4083
#endif
4084 4085 4086
		link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
							     dc_link_get_link_cap(aconnector->dc_link));

4087
#if defined(CONFIG_DRM_AMD_DC_DCN)
4088
		if (dsc_caps.is_dsc_supported)
4089
			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
4090
						  &dsc_caps,
4091
						  aconnector->dc_link->ctx->dc->debug.dsc_min_slice_height_override,
4092 4093 4094 4095
						  link_bandwidth_kbps,
						  &stream->timing,
						  &stream->timing.dsc_cfg))
				stream->timing.flags.DSC = 1;
4096
#endif
4097
	}
4098

4099 4100 4101 4102 4103
	update_stream_scaling_settings(&mode, dm_state, stream);

	fill_audio_info(
		&stream->audio_info,
		drm_connector,
4104
		sink);
4105

4106
	update_stream_signal(stream, sink);
4107

4108 4109
	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket, false, false);
R
Roman Li 已提交
4110 4111
	if (stream->link->psr_feature_enabled)	{
		struct dc  *core_dc = stream->link->ctx->dc;
4112

R
Roman Li 已提交
4113 4114 4115 4116
		if (dc_is_dmcu_initialized(core_dc)) {
			struct dmcu *dmcu = core_dc->res_pool->dmcu;

			stream->psr_version = dmcu->dmcu_version.psr_version;
4117 4118 4119
			mod_build_vsc_infopacket(stream,
					&stream->vsc_infopacket,
					&stream->use_vsc_sdp_for_colorimetry);
R
Roman Li 已提交
4120 4121
		}
	}
4122
finish:
4123
	dc_sink_release(sink);
4124

4125 4126 4127
	return stream;
}

4128
static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
4129 4130 4131 4132 4133 4134
{
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static void dm_crtc_destroy_state(struct drm_crtc *crtc,
4135
				  struct drm_crtc_state *state)
4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175
{
	struct dm_crtc_state *cur = to_dm_crtc_state(state);

	/* TODO Destroy dc_stream objects are stream object is flattened */
	if (cur->stream)
		dc_stream_release(cur->stream);


	__drm_atomic_helper_crtc_destroy_state(state);


	kfree(state);
}

static void dm_crtc_reset_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state;

	if (crtc->state)
		dm_crtc_destroy_state(crtc, crtc->state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (WARN_ON(!state))
		return;

	crtc->state = &state->base;
	crtc->state->crtc = crtc;

}

static struct drm_crtc_state *
dm_crtc_duplicate_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state, *cur;

	cur = to_dm_crtc_state(crtc->state);

	if (WARN_ON(!crtc->state))
		return NULL;

4176
	state = kzalloc(sizeof(*state), GFP_KERNEL);
4177 4178
	if (!state)
		return NULL;
4179 4180 4181 4182 4183 4184 4185 4186

	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);

	if (cur->stream) {
		state->stream = cur->stream;
		dc_stream_retain(state->stream);
	}

4187 4188
	state->active_planes = cur->active_planes;
	state->interrupts_enabled = cur->interrupts_enabled;
4189
	state->vrr_params = cur->vrr_params;
4190
	state->vrr_infopacket = cur->vrr_infopacket;
4191
	state->abm_level = cur->abm_level;
4192 4193
	state->vrr_supported = cur->vrr_supported;
	state->freesync_config = cur->freesync_config;
4194
	state->crc_src = cur->crc_src;
4195 4196
	state->cm_has_degamma = cur->cm_has_degamma;
	state->cm_is_degamma_srgb = cur->cm_is_degamma_srgb;
4197

4198 4199 4200 4201 4202
	/* TODO Duplicate dc_stream after objects are stream object is flattened */

	return &state->base;
}

4203 4204 4205 4206 4207 4208 4209
static inline int dm_set_vupdate_irq(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_device *adev = crtc->dev->dev_private;
	int rc;

4210 4211 4212 4213
	/* Do not set vupdate for DCN hardware */
	if (adev->family > AMDGPU_FAMILY_AI)
		return 0;

4214 4215 4216 4217 4218 4219 4220 4221
	irq_source = IRQ_TYPE_VUPDATE + acrtc->otg_inst;

	rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;

	DRM_DEBUG_DRIVER("crtc %d - vupdate irq %sabling: r=%d\n",
			 acrtc->crtc_id, enable ? "en" : "dis", rc);
	return rc;
}
4222 4223 4224 4225 4226 4227

static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_device *adev = crtc->dev->dev_private;
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
	int rc = 0;

	if (enable) {
		/* vblank irq on -> Only need vupdate irq in vrr mode */
		if (amdgpu_dm_vrr_active(acrtc_state))
			rc = dm_set_vupdate_irq(crtc, true);
	} else {
		/* vblank irq off -> vupdate irq off */
		rc = dm_set_vupdate_irq(crtc, false);
	}

	if (rc)
		return rc;
4242 4243

	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
4244
	return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256
}

static int dm_enable_vblank(struct drm_crtc *crtc)
{
	return dm_set_vblank(crtc, true);
}

static void dm_disable_vblank(struct drm_crtc *crtc)
{
	dm_set_vblank(crtc, false);
}

4257 4258 4259 4260 4261 4262 4263 4264 4265
/* Implemented only the options currently availible for the driver */
static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
	.reset = dm_crtc_reset_state,
	.destroy = amdgpu_dm_crtc_destroy,
	.gamma_set = drm_atomic_helper_legacy_gamma_set,
	.set_config = drm_atomic_helper_set_config,
	.page_flip = drm_atomic_helper_page_flip,
	.atomic_duplicate_state = dm_crtc_duplicate_state,
	.atomic_destroy_state = dm_crtc_destroy_state,
4266
	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
4267
	.verify_crc_source = amdgpu_dm_crtc_verify_crc_source,
4268
	.get_crc_sources = amdgpu_dm_crtc_get_crc_sources,
4269 4270
	.enable_vblank = dm_enable_vblank,
	.disable_vblank = dm_disable_vblank,
4271 4272 4273 4274 4275 4276
};

static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
{
	bool connected;
4277
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
4278

4279 4280
	/*
	 * Notes:
4281 4282
	 * 1. This interface is NOT called in context of HPD irq.
	 * 2. This interface *is called* in context of user-mode ioctl. Which
4283 4284
	 * makes it a bad place for *any* MST-related activity.
	 */
4285

4286 4287
	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
	    !aconnector->fake_enable)
4288 4289 4290 4291 4292 4293 4294 4295
		connected = (aconnector->dc_sink != NULL);
	else
		connected = (aconnector->base.force == DRM_FORCE_ON);

	return (connected ? connector_status_connected :
			connector_status_disconnected);
}

4296 4297 4298 4299
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *connector_state,
					    struct drm_property *property,
					    uint64_t val)
4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_old_state =
		to_dm_connector_state(connector->state);
	struct dm_connector_state *dm_new_state =
		to_dm_connector_state(connector_state);

	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		enum amdgpu_rmx_type rmx_type;

		switch (val) {
		case DRM_MODE_SCALE_CENTER:
			rmx_type = RMX_CENTER;
			break;
		case DRM_MODE_SCALE_ASPECT:
			rmx_type = RMX_ASPECT;
			break;
		case DRM_MODE_SCALE_FULLSCREEN:
			rmx_type = RMX_FULL;
			break;
		case DRM_MODE_SCALE_NONE:
		default:
			rmx_type = RMX_OFF;
			break;
		}

		if (dm_old_state->scaling == rmx_type)
			return 0;

		dm_new_state->scaling = rmx_type;
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		dm_new_state->underscan_hborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		dm_new_state->underscan_vborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		dm_new_state->underscan_enable = val;
		ret = 0;
4343 4344 4345
	} else if (property == adev->mode_info.abm_level_property) {
		dm_new_state->abm_level = val;
		ret = 0;
4346 4347 4348 4349 4350
	}

	return ret;
}

4351 4352 4353 4354
int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val)
4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_state =
		to_dm_connector_state(state);
	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		switch (dm_state->scaling) {
		case RMX_CENTER:
			*val = DRM_MODE_SCALE_CENTER;
			break;
		case RMX_ASPECT:
			*val = DRM_MODE_SCALE_ASPECT;
			break;
		case RMX_FULL:
			*val = DRM_MODE_SCALE_FULLSCREEN;
			break;
		case RMX_OFF:
		default:
			*val = DRM_MODE_SCALE_NONE;
			break;
		}
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		*val = dm_state->underscan_hborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		*val = dm_state->underscan_vborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		*val = dm_state->underscan_enable;
		ret = 0;
4388 4389 4390
	} else if (property == adev->mode_info.abm_level_property) {
		*val = dm_state->abm_level;
		ret = 0;
4391
	}
4392

4393 4394 4395
	return ret;
}

4396 4397 4398 4399 4400 4401 4402
static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
{
	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);

	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
}

4403
static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
4404
{
4405
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
4406 4407 4408
	const struct dc_link *link = aconnector->dc_link;
	struct amdgpu_device *adev = connector->dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
4409

4410 4411 4412
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

4413
	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
4414 4415 4416 4417
	    link->type != dc_connection_none &&
	    dm->backlight_dev) {
		backlight_device_unregister(dm->backlight_dev);
		dm->backlight_dev = NULL;
4418 4419
	}
#endif
4420 4421 4422 4423 4424 4425 4426 4427

	if (aconnector->dc_em_sink)
		dc_sink_release(aconnector->dc_em_sink);
	aconnector->dc_em_sink = NULL;
	if (aconnector->dc_sink)
		dc_sink_release(aconnector->dc_sink);
	aconnector->dc_sink = NULL;

4428
	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
4429 4430
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);
4431 4432 4433 4434 4435
	if (aconnector->i2c) {
		i2c_del_adapter(&aconnector->i2c->base);
		kfree(aconnector->i2c);
	}

4436 4437 4438 4439 4440 4441 4442 4443
	kfree(connector);
}

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

4444 4445 4446
	if (connector->state)
		__drm_atomic_helper_connector_destroy_state(connector->state);

4447 4448 4449 4450 4451 4452 4453 4454 4455
	kfree(state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);

	if (state) {
		state->scaling = RMX_OFF;
		state->underscan_enable = false;
		state->underscan_hborder = 0;
		state->underscan_vborder = 0;
4456
		state->base.max_requested_bpc = 8;
4457 4458
		state->vcpi_slots = 0;
		state->pbn = 0;
4459 4460 4461
		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
			state->abm_level = amdgpu_dm_abm_level;

4462
		__drm_atomic_helper_connector_reset(connector, &state->base);
4463 4464 4465
	}
}

4466 4467
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
4468 4469 4470 4471 4472 4473 4474
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

	struct dm_connector_state *new_state =
			kmemdup(state, sizeof(*state), GFP_KERNEL);

4475 4476
	if (!new_state)
		return NULL;
4477

4478 4479 4480
	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);

	new_state->freesync_capable = state->freesync_capable;
4481
	new_state->abm_level = state->abm_level;
4482 4483 4484 4485
	new_state->scaling = state->scaling;
	new_state->underscan_enable = state->underscan_enable;
	new_state->underscan_hborder = state->underscan_hborder;
	new_state->underscan_vborder = state->underscan_vborder;
4486 4487
	new_state->vcpi_slots = state->vcpi_slots;
	new_state->pbn = state->pbn;
4488
	return &new_state->base;
4489 4490 4491 4492 4493 4494 4495 4496 4497 4498
}

static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
	.reset = amdgpu_dm_connector_funcs_reset,
	.detect = amdgpu_dm_connector_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = amdgpu_dm_connector_destroy,
	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
4499 4500
	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
	.early_unregister = amdgpu_dm_connector_unregister
4501 4502 4503 4504 4505 4506 4507
};

static int get_modes(struct drm_connector *connector)
{
	return amdgpu_dm_connector_get_modes(connector);
}

4508
static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
4509 4510 4511 4512 4513
{
	struct dc_sink_init_data init_params = {
			.link = aconnector->dc_link,
			.sink_signal = SIGNAL_TYPE_VIRTUAL
	};
4514
	struct edid *edid;
4515

4516
	if (!aconnector->base.edid_blob_ptr) {
4517 4518 4519 4520 4521 4522 4523 4524
		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
				aconnector->base.name);

		aconnector->base.force = DRM_FORCE_OFF;
		aconnector->base.override_edid = false;
		return;
	}

4525 4526
	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;

4527 4528 4529 4530 4531 4532 4533 4534
	aconnector->edid = edid;

	aconnector->dc_em_sink = dc_link_add_remote_sink(
		aconnector->dc_link,
		(uint8_t *)edid,
		(edid->extensions + 1) * EDID_LENGTH,
		&init_params);

4535
	if (aconnector->base.force == DRM_FORCE_ON) {
4536 4537 4538
		aconnector->dc_sink = aconnector->dc_link->local_sink ?
		aconnector->dc_link->local_sink :
		aconnector->dc_em_sink;
4539 4540
		dc_sink_retain(aconnector->dc_sink);
	}
4541 4542
}

4543
static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
4544 4545 4546
{
	struct dc_link *link = (struct dc_link *)aconnector->dc_link;

4547 4548
	/*
	 * In case of headless boot with force on for DP managed connector
4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
	 * Those settings have to be != 0 to get initial modeset
	 */
	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
	}


	aconnector->base.override_edid = true;
	create_eml_sink(aconnector);
}

4561
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
4562
				   struct drm_display_mode *mode)
4563 4564 4565 4566 4567
{
	int result = MODE_ERROR;
	struct dc_sink *dc_sink;
	struct amdgpu_device *adev = connector->dev->dev_private;
	/* TODO: Unhardcode stream count */
4568
	struct dc_stream_state *stream;
4569
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
4570
	enum dc_status dc_result = DC_OK;
4571 4572 4573 4574 4575

	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
		return result;

4576 4577
	/*
	 * Only run this the first time mode_valid is called to initilialize
4578 4579 4580 4581 4582 4583
	 * EDID mgmt
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
		!aconnector->dc_em_sink)
		handle_edid_mgmt(aconnector);

4584
	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
4585

4586
	if (dc_sink == NULL) {
4587 4588 4589 4590
		DRM_ERROR("dc_sink is NULL!\n");
		goto fail;
	}

4591
	stream = create_stream_for_sink(aconnector, mode, NULL, NULL);
4592
	if (stream == NULL) {
4593 4594 4595 4596
		DRM_ERROR("Failed to create stream for sink!\n");
		goto fail;
	}

4597 4598 4599
	dc_result = dc_validate_stream(adev->dm.dc, stream);

	if (dc_result == DC_OK)
4600
		result = MODE_OK;
4601
	else
4602
		DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d\n",
4603
			      mode->hdisplay,
4604
			      mode->vdisplay,
4605 4606
			      mode->clock,
			      dc_result);
4607 4608 4609 4610 4611 4612 4613 4614

	dc_stream_release(stream);

fail:
	/* TODO: error handling*/
	return result;
}

4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694
static int fill_hdr_info_packet(const struct drm_connector_state *state,
				struct dc_info_packet *out)
{
	struct hdmi_drm_infoframe frame;
	unsigned char buf[30]; /* 26 + 4 */
	ssize_t len;
	int ret, i;

	memset(out, 0, sizeof(*out));

	if (!state->hdr_output_metadata)
		return 0;

	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
	if (ret)
		return ret;

	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
	if (len < 0)
		return (int)len;

	/* Static metadata is a fixed 26 bytes + 4 byte header. */
	if (len != 30)
		return -EINVAL;

	/* Prepare the infopacket for DC. */
	switch (state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		out->hb0 = 0x87; /* type */
		out->hb1 = 0x01; /* version */
		out->hb2 = 0x1A; /* length */
		out->sb[0] = buf[3]; /* checksum */
		i = 1;
		break;

	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
		out->hb0 = 0x00; /* sdp id, zero */
		out->hb1 = 0x87; /* type */
		out->hb2 = 0x1D; /* payload len - 1 */
		out->hb3 = (0x13 << 2); /* sdp version */
		out->sb[0] = 0x01; /* version */
		out->sb[1] = 0x1A; /* length */
		i = 2;
		break;

	default:
		return -EINVAL;
	}

	memcpy(&out->sb[i], &buf[4], 26);
	out->valid = true;

	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
		       sizeof(out->sb), false);

	return 0;
}

static bool
is_hdr_metadata_different(const struct drm_connector_state *old_state,
			  const struct drm_connector_state *new_state)
{
	struct drm_property_blob *old_blob = old_state->hdr_output_metadata;
	struct drm_property_blob *new_blob = new_state->hdr_output_metadata;

	if (old_blob != new_blob) {
		if (old_blob && new_blob &&
		    old_blob->length == new_blob->length)
			return memcmp(old_blob->data, new_blob->data,
				      old_blob->length);

		return true;
	}

	return false;
}

static int
amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
4695
				 struct drm_atomic_state *state)
4696
{
4697 4698
	struct drm_connector_state *new_con_state =
		drm_atomic_get_new_connector_state(state, conn);
4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722
	struct drm_connector_state *old_con_state =
		drm_atomic_get_old_connector_state(state, conn);
	struct drm_crtc *crtc = new_con_state->crtc;
	struct drm_crtc_state *new_crtc_state;
	int ret;

	if (!crtc)
		return 0;

	if (is_hdr_metadata_different(old_con_state, new_con_state)) {
		struct dc_info_packet hdr_infopacket;

		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
		if (ret)
			return ret;

		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
		if (IS_ERR(new_crtc_state))
			return PTR_ERR(new_crtc_state);

		/*
		 * DC considers the stream backends changed if the
		 * static metadata changes. Forcing the modeset also
		 * gives a simple way for userspace to switch from
4723 4724 4725 4726 4727 4728
		 * 8bpc to 10bpc when setting the metadata to enter
		 * or exit HDR.
		 *
		 * Changing the static metadata after it's been
		 * set is permissible, however. So only force a
		 * modeset if we're entering or exiting HDR.
4729
		 */
4730 4731 4732
		new_crtc_state->mode_changed =
			!old_con_state->hdr_output_metadata ||
			!new_con_state->hdr_output_metadata;
4733 4734 4735 4736 4737
	}

	return 0;
}

4738 4739 4740
static const struct drm_connector_helper_funcs
amdgpu_dm_connector_helper_funcs = {
	/*
4741
	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
4742
	 * modes will be filtered by drm_mode_validate_size(), and those modes
4743
	 * are missing after user start lightdm. So we need to renew modes list.
4744 4745
	 * in get_modes call back, not just return the modes count
	 */
4746 4747
	.get_modes = get_modes,
	.mode_valid = amdgpu_dm_connector_mode_valid,
4748
	.atomic_check = amdgpu_dm_connector_atomic_check,
4749 4750 4751 4752 4753 4754
};

static void dm_crtc_helper_disable(struct drm_crtc *crtc)
{
}

4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767
static bool does_crtc_have_active_cursor(struct drm_crtc_state *new_crtc_state)
{
	struct drm_device *dev = new_crtc_state->crtc->dev;
	struct drm_plane *plane;

	drm_for_each_plane_mask(plane, dev, new_crtc_state->plane_mask) {
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			return true;
	}

	return false;
}

4768
static int count_crtc_active_planes(struct drm_crtc_state *new_crtc_state)
4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796
{
	struct drm_atomic_state *state = new_crtc_state->state;
	struct drm_plane *plane;
	int num_active = 0;

	drm_for_each_plane_mask(plane, state->dev, new_crtc_state->plane_mask) {
		struct drm_plane_state *new_plane_state;

		/* Cursor planes are "fake". */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		new_plane_state = drm_atomic_get_new_plane_state(state, plane);

		if (!new_plane_state) {
			/*
			 * The plane is enable on the CRTC and hasn't changed
			 * state. This means that it previously passed
			 * validation and is therefore enabled.
			 */
			num_active += 1;
			continue;
		}

		/* We need a framebuffer to be considered enabled. */
		num_active += (new_plane_state->fb != NULL);
	}

4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822
	return num_active;
}

/*
 * Sets whether interrupts should be enabled on a specific CRTC.
 * We require that the stream be enabled and that there exist active
 * DC planes on the stream.
 */
static void
dm_update_crtc_interrupt_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *new_crtc_state)
{
	struct dm_crtc_state *dm_new_crtc_state =
		to_dm_crtc_state(new_crtc_state);

	dm_new_crtc_state->active_planes = 0;
	dm_new_crtc_state->interrupts_enabled = false;

	if (!dm_new_crtc_state->stream)
		return;

	dm_new_crtc_state->active_planes =
		count_crtc_active_planes(new_crtc_state);

	dm_new_crtc_state->interrupts_enabled =
		dm_new_crtc_state->active_planes > 0;
4823 4824
}

4825 4826
static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
				       struct drm_crtc_state *state)
4827 4828 4829 4830 4831 4832
{
	struct amdgpu_device *adev = crtc->dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
	int ret = -EINVAL;

4833 4834 4835 4836 4837 4838 4839 4840
	/*
	 * Update interrupt state for the CRTC. This needs to happen whenever
	 * the CRTC has changed or whenever any of its planes have changed.
	 * Atomic check satisfies both of these requirements since the CRTC
	 * is added to the state by DRM during drm_atomic_helper_check_planes.
	 */
	dm_update_crtc_interrupt_state(crtc, state);

4841 4842
	if (unlikely(!dm_crtc_state->stream &&
		     modeset_required(state, NULL, dm_crtc_state->stream))) {
4843 4844 4845 4846
		WARN_ON(1);
		return ret;
	}

4847
	/* In some use cases, like reset, no stream is attached */
4848 4849 4850
	if (!dm_crtc_state->stream)
		return 0;

4851 4852 4853 4854
	/*
	 * We want at least one hardware plane enabled to use
	 * the stream with a cursor enabled.
	 */
4855
	if (state->enable && state->active &&
4856
	    does_crtc_have_active_cursor(state) &&
4857
	    dm_crtc_state->active_planes == 0)
4858 4859
		return -EINVAL;

4860
	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
4861 4862 4863 4864 4865
		return 0;

	return ret;
}

4866 4867 4868
static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
				      const struct drm_display_mode *mode,
				      struct drm_display_mode *adjusted_mode)
4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883
{
	return true;
}

static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
	.disable = dm_crtc_helper_disable,
	.atomic_check = dm_crtc_helper_atomic_check,
	.mode_fixup = dm_crtc_helper_mode_fixup
};

static void dm_encoder_helper_disable(struct drm_encoder *encoder)
{

}

4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904
static int convert_dc_color_depth_into_bpc (enum dc_color_depth display_color_depth)
{
	switch (display_color_depth) {
		case COLOR_DEPTH_666:
			return 6;
		case COLOR_DEPTH_888:
			return 8;
		case COLOR_DEPTH_101010:
			return 10;
		case COLOR_DEPTH_121212:
			return 12;
		case COLOR_DEPTH_141414:
			return 14;
		case COLOR_DEPTH_161616:
			return 16;
		default:
			break;
		}
	return 0;
}

4905 4906 4907
static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
					  struct drm_crtc_state *crtc_state,
					  struct drm_connector_state *conn_state)
4908
{
4909 4910 4911 4912 4913 4914 4915 4916 4917
	struct drm_atomic_state *state = crtc_state->state;
	struct drm_connector *connector = conn_state->connector;
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
	struct drm_dp_mst_topology_mgr *mst_mgr;
	struct drm_dp_mst_port *mst_port;
	enum dc_color_depth color_depth;
	int clock, bpp = 0;
4918
	bool is_y420 = false;
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929

	if (!aconnector->port || !aconnector->dc_sink)
		return 0;

	mst_port = aconnector->port;
	mst_mgr = &aconnector->mst_port->mst_mgr;

	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
		return 0;

	if (!state->duplicated) {
4930 4931 4932 4933
		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
				aconnector->force_yuv420_output;
		color_depth = convert_color_depth_from_display_info(connector, conn_state,
								    is_y420);
4934 4935
		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
		clock = adjusted_mode->clock;
4936
		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp, false);
4937 4938 4939 4940
	}
	dm_new_connector_state->vcpi_slots = drm_dp_atomic_find_vcpi_slots(state,
									   mst_mgr,
									   mst_port,
4941 4942
									   dm_new_connector_state->pbn,
									   0);
4943 4944 4945 4946
	if (dm_new_connector_state->vcpi_slots < 0) {
		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
		return dm_new_connector_state->vcpi_slots;
	}
4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962
	return 0;
}

const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
	.disable = dm_encoder_helper_disable,
	.atomic_check = dm_encoder_helper_atomic_check
};

static void dm_drm_plane_reset(struct drm_plane *plane)
{
	struct dm_plane_state *amdgpu_state = NULL;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);

	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
4963
	WARN_ON(amdgpu_state == NULL);
4964

4965 4966
	if (amdgpu_state)
		__drm_atomic_helper_plane_reset(plane, &amdgpu_state->base);
4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980
}

static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane *plane)
{
	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;

	old_dm_plane_state = to_dm_plane_state(plane->state);
	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
	if (!dm_plane_state)
		return NULL;

	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);

4981 4982 4983
	if (old_dm_plane_state->dc_state) {
		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
		dc_plane_state_retain(dm_plane_state->dc_state);
4984 4985 4986 4987 4988 4989
	}

	return &dm_plane_state->base;
}

void dm_drm_plane_destroy_state(struct drm_plane *plane,
4990
				struct drm_plane_state *state)
4991 4992 4993
{
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

4994 4995
	if (dm_plane_state->dc_state)
		dc_plane_state_release(dm_plane_state->dc_state);
4996

4997
	drm_atomic_helper_plane_destroy_state(plane, state);
4998 4999 5000 5001 5002
}

static const struct drm_plane_funcs dm_plane_funcs = {
	.update_plane	= drm_atomic_helper_update_plane,
	.disable_plane	= drm_atomic_helper_disable_plane,
5003
	.destroy	= drm_primary_helper_destroy,
5004 5005 5006 5007 5008
	.reset = dm_drm_plane_reset,
	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
	.atomic_destroy_state = dm_drm_plane_destroy_state,
};

5009 5010
static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
				      struct drm_plane_state *new_state)
5011 5012 5013
{
	struct amdgpu_framebuffer *afb;
	struct drm_gem_object *obj;
5014
	struct amdgpu_device *adev;
5015 5016
	struct amdgpu_bo *rbo;
	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
5017 5018 5019
	struct list_head list;
	struct ttm_validate_buffer tv;
	struct ww_acquire_ctx ticket;
5020
	uint64_t tiling_flags;
5021 5022
	uint32_t domain;
	int r;
5023 5024 5025 5026 5027

	dm_plane_state_old = to_dm_plane_state(plane->state);
	dm_plane_state_new = to_dm_plane_state(new_state);

	if (!new_state->fb) {
5028
		DRM_DEBUG_DRIVER("No FB bound\n");
5029 5030 5031 5032
		return 0;
	}

	afb = to_amdgpu_framebuffer(new_state->fb);
5033
	obj = new_state->fb->obj[0];
5034
	rbo = gem_to_amdgpu_bo(obj);
5035
	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
5036 5037 5038 5039 5040 5041
	INIT_LIST_HEAD(&list);

	tv.bo = &rbo->tbo;
	tv.num_shared = 1;
	list_add(&tv.head, &list);

5042
	r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
5043 5044
	if (r) {
		dev_err(adev->dev, "fail to reserve bo (%d)\n", r);
5045
		return r;
5046
	}
5047

5048
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
5049
		domain = amdgpu_display_supported_domains(adev, rbo->flags);
5050 5051
	else
		domain = AMDGPU_GEM_DOMAIN_VRAM;
5052

5053
	r = amdgpu_bo_pin(rbo, domain);
5054
	if (unlikely(r != 0)) {
5055 5056
		if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
5057
		ttm_eu_backoff_reservation(&ticket, &list);
5058 5059 5060
		return r;
	}

5061 5062 5063
	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
	if (unlikely(r != 0)) {
		amdgpu_bo_unpin(rbo);
5064
		ttm_eu_backoff_reservation(&ticket, &list);
5065
		DRM_ERROR("%p bind failed\n", rbo);
5066 5067
		return r;
	}
5068 5069 5070

	amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);

5071
	ttm_eu_backoff_reservation(&ticket, &list);
5072

5073
	afb->address = amdgpu_bo_gpu_offset(rbo);
5074 5075 5076

	amdgpu_bo_ref(rbo);

5077 5078 5079
	if (dm_plane_state_new->dc_state &&
			dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
		struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
5080

5081
		fill_plane_buffer_attributes(
5082 5083
			adev, afb, plane_state->format, plane_state->rotation,
			tiling_flags, &plane_state->tiling_info,
5084
			&plane_state->plane_size, &plane_state->dcc,
5085
			&plane_state->address);
5086 5087 5088 5089 5090
	}

	return 0;
}

5091 5092
static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
				       struct drm_plane_state *old_state)
5093 5094 5095 5096 5097 5098 5099
{
	struct amdgpu_bo *rbo;
	int r;

	if (!old_state->fb)
		return;

5100
	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
5101 5102 5103 5104
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r)) {
		DRM_ERROR("failed to reserve rbo before unpin\n");
		return;
5105 5106 5107 5108 5109
	}

	amdgpu_bo_unpin(rbo);
	amdgpu_bo_unreserve(rbo);
	amdgpu_bo_unref(&rbo);
5110 5111
}

5112 5113
static int dm_plane_atomic_check(struct drm_plane *plane,
				 struct drm_plane_state *state)
5114 5115 5116
{
	struct amdgpu_device *adev = plane->dev->dev_private;
	struct dc *dc = adev->dm.dc;
5117
	struct dm_plane_state *dm_plane_state;
5118 5119
	struct dc_scaling_info scaling_info;
	int ret;
5120 5121

	dm_plane_state = to_dm_plane_state(state);
5122

5123
	if (!dm_plane_state->dc_state)
5124
		return 0;
5125

5126 5127 5128
	ret = fill_dc_scaling_info(state, &scaling_info);
	if (ret)
		return ret;
5129

5130
	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
5131 5132 5133 5134 5135
		return 0;

	return -EINVAL;
}

5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151
static int dm_plane_atomic_async_check(struct drm_plane *plane,
				       struct drm_plane_state *new_plane_state)
{
	/* Only support async updates on cursor planes. */
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
		return -EINVAL;

	return 0;
}

static void dm_plane_atomic_async_update(struct drm_plane *plane,
					 struct drm_plane_state *new_state)
{
	struct drm_plane_state *old_state =
		drm_atomic_get_old_plane_state(new_state->state, plane);

5152
	swap(plane->state->fb, new_state->fb);
5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165

	plane->state->src_x = new_state->src_x;
	plane->state->src_y = new_state->src_y;
	plane->state->src_w = new_state->src_w;
	plane->state->src_h = new_state->src_h;
	plane->state->crtc_x = new_state->crtc_x;
	plane->state->crtc_y = new_state->crtc_y;
	plane->state->crtc_w = new_state->crtc_w;
	plane->state->crtc_h = new_state->crtc_h;

	handle_cursor_update(plane, old_state);
}

5166 5167 5168
static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
	.prepare_fb = dm_plane_helper_prepare_fb,
	.cleanup_fb = dm_plane_helper_cleanup_fb,
5169
	.atomic_check = dm_plane_atomic_check,
5170 5171
	.atomic_async_check = dm_plane_atomic_async_check,
	.atomic_async_update = dm_plane_atomic_async_update
5172 5173 5174 5175 5176 5177
};

/*
 * TODO: these are currently initialized to rgb formats only.
 * For future use cases we should either initialize them dynamically based on
 * plane capabilities, or initialize this array to all formats, so internal drm
5178
 * check will succeed, and let DC implement proper check
5179
 */
D
Dave Airlie 已提交
5180
static const uint32_t rgb_formats[] = {
5181 5182 5183 5184 5185 5186 5187
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XRGB2101010,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ARGB2101010,
	DRM_FORMAT_ABGR2101010,
5188 5189
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
5190
	DRM_FORMAT_RGB565,
5191 5192
};

5193 5194 5195 5196 5197 5198
static const uint32_t overlay_formats[] = {
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
5199
	DRM_FORMAT_RGB565
5200 5201 5202 5203 5204 5205
};

static const u32 cursor_formats[] = {
	DRM_FORMAT_ARGB8888
};

5206 5207 5208
static int get_plane_formats(const struct drm_plane *plane,
			     const struct dc_plane_cap *plane_cap,
			     uint32_t *formats, int max_formats)
5209
{
5210 5211 5212 5213 5214 5215 5216
	int i, num_formats = 0;

	/*
	 * TODO: Query support for each group of formats directly from
	 * DC plane caps. This will require adding more formats to the
	 * caps list.
	 */
5217

H
Harry Wentland 已提交
5218
	switch (plane->type) {
5219
	case DRM_PLANE_TYPE_PRIMARY:
5220 5221 5222 5223 5224 5225 5226
		for (i = 0; i < ARRAY_SIZE(rgb_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = rgb_formats[i];
		}

5227
		if (plane_cap && plane_cap->pixel_format_support.nv12)
5228
			formats[num_formats++] = DRM_FORMAT_NV12;
5229
		break;
5230

5231
	case DRM_PLANE_TYPE_OVERLAY:
5232 5233 5234 5235 5236 5237
		for (i = 0; i < ARRAY_SIZE(overlay_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = overlay_formats[i];
		}
5238
		break;
5239

5240
	case DRM_PLANE_TYPE_CURSOR:
5241 5242 5243 5244 5245 5246
		for (i = 0; i < ARRAY_SIZE(cursor_formats); ++i) {
			if (num_formats >= max_formats)
				break;

			formats[num_formats++] = cursor_formats[i];
		}
5247 5248 5249
		break;
	}

5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270
	return num_formats;
}

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct drm_plane *plane,
				unsigned long possible_crtcs,
				const struct dc_plane_cap *plane_cap)
{
	uint32_t formats[32];
	int num_formats;
	int res = -EPERM;

	num_formats = get_plane_formats(plane, plane_cap, formats,
					ARRAY_SIZE(formats));

	res = drm_universal_plane_init(dm->adev->ddev, plane, possible_crtcs,
				       &dm_plane_funcs, formats, num_formats,
				       NULL, plane->type, NULL);
	if (res)
		return res;

5271 5272
	if (plane->type == DRM_PLANE_TYPE_OVERLAY &&
	    plane_cap && plane_cap->per_pixel_alpha) {
5273 5274 5275 5276 5277 5278 5279
		unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
					  BIT(DRM_MODE_BLEND_PREMULTI);

		drm_plane_create_alpha_property(plane);
		drm_plane_create_blend_mode_property(plane, blend_caps);
	}

5280
	if (plane->type == DRM_PLANE_TYPE_PRIMARY &&
5281
	    plane_cap && plane_cap->pixel_format_support.nv12) {
5282 5283 5284 5285 5286 5287 5288 5289 5290 5291
		/* This only affects YUV formats. */
		drm_plane_create_color_properties(
			plane,
			BIT(DRM_COLOR_YCBCR_BT601) |
			BIT(DRM_COLOR_YCBCR_BT709),
			BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
			BIT(DRM_COLOR_YCBCR_FULL_RANGE),
			DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_LIMITED_RANGE);
	}

H
Harry Wentland 已提交
5292
	drm_plane_helper_add(plane, &dm_plane_helper_funcs);
5293

5294
	/* Create (reset) the plane state */
H
Harry Wentland 已提交
5295 5296
	if (plane->funcs->reset)
		plane->funcs->reset(plane);
5297

5298
	return 0;
5299 5300
}

5301 5302 5303
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t crtc_index)
5304 5305
{
	struct amdgpu_crtc *acrtc = NULL;
H
Harry Wentland 已提交
5306
	struct drm_plane *cursor_plane;
5307 5308 5309 5310 5311 5312 5313

	int res = -ENOMEM;

	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
	if (!cursor_plane)
		goto fail;

H
Harry Wentland 已提交
5314
	cursor_plane->type = DRM_PLANE_TYPE_CURSOR;
5315
	res = amdgpu_dm_plane_init(dm, cursor_plane, 0, NULL);
5316 5317 5318 5319 5320 5321 5322 5323 5324

	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
	if (!acrtc)
		goto fail;

	res = drm_crtc_init_with_planes(
			dm->ddev,
			&acrtc->base,
			plane,
H
Harry Wentland 已提交
5325
			cursor_plane,
5326 5327 5328 5329 5330 5331 5332
			&amdgpu_dm_crtc_funcs, NULL);

	if (res)
		goto fail;

	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);

5333 5334 5335 5336
	/* Create (reset) the plane state */
	if (acrtc->base.funcs->reset)
		acrtc->base.funcs->reset(&acrtc->base);

5337 5338 5339 5340 5341
	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;

	acrtc->crtc_id = crtc_index;
	acrtc->base.enabled = false;
5342
	acrtc->otg_inst = -1;
5343 5344

	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
5345 5346
	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
				   true, MAX_COLOR_LUT_ENTRIES);
5347
	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
5348 5349 5350 5351

	return 0;

fail:
5352 5353
	kfree(acrtc);
	kfree(cursor_plane);
5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364
	return res;
}


static int to_drm_connector_type(enum signal_type st)
{
	switch (st) {
	case SIGNAL_TYPE_HDMI_TYPE_A:
		return DRM_MODE_CONNECTOR_HDMIA;
	case SIGNAL_TYPE_EDP:
		return DRM_MODE_CONNECTOR_eDP;
5365 5366
	case SIGNAL_TYPE_LVDS:
		return DRM_MODE_CONNECTOR_LVDS;
5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382
	case SIGNAL_TYPE_RGB:
		return DRM_MODE_CONNECTOR_VGA;
	case SIGNAL_TYPE_DISPLAY_PORT:
	case SIGNAL_TYPE_DISPLAY_PORT_MST:
		return DRM_MODE_CONNECTOR_DisplayPort;
	case SIGNAL_TYPE_DVI_DUAL_LINK:
	case SIGNAL_TYPE_DVI_SINGLE_LINK:
		return DRM_MODE_CONNECTOR_DVID;
	case SIGNAL_TYPE_VIRTUAL:
		return DRM_MODE_CONNECTOR_VIRTUAL;

	default:
		return DRM_MODE_CONNECTOR_Unknown;
	}
}

5383 5384
static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
{
5385 5386 5387 5388 5389 5390 5391
	struct drm_encoder *encoder;

	/* There is only one encoder per connector */
	drm_connector_for_each_possible_encoder(connector, encoder)
		return encoder;

	return NULL;
5392 5393
}

5394 5395 5396 5397 5398
static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
{
	struct drm_encoder *encoder;
	struct amdgpu_encoder *amdgpu_encoder;

5399
	encoder = amdgpu_dm_connector_to_encoder(connector);
5400 5401 5402 5403 5404 5405 5406 5407 5408 5409

	if (encoder == NULL)
		return;

	amdgpu_encoder = to_amdgpu_encoder(encoder);

	amdgpu_encoder->native_mode.clock = 0;

	if (!list_empty(&connector->probed_modes)) {
		struct drm_display_mode *preferred_mode = NULL;
5410

5411
		list_for_each_entry(preferred_mode,
5412 5413 5414 5415 5416
				    &connector->probed_modes,
				    head) {
			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
				amdgpu_encoder->native_mode = *preferred_mode;

5417 5418 5419 5420 5421 5422
			break;
		}

	}
}

5423 5424 5425 5426
static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
			     char *name,
			     int hdisplay, int vdisplay)
5427 5428 5429 5430 5431 5432 5433 5434
{
	struct drm_device *dev = encoder->dev;
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;

	mode = drm_mode_duplicate(dev, native_mode);

5435
	if (mode == NULL)
5436 5437 5438 5439 5440
		return NULL;

	mode->hdisplay = hdisplay;
	mode->vdisplay = vdisplay;
	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
5441
	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
5442 5443 5444 5445 5446 5447

	return mode;

}

static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
5448
						 struct drm_connector *connector)
5449 5450 5451 5452
{
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
5453 5454
	struct amdgpu_dm_connector *amdgpu_dm_connector =
				to_amdgpu_dm_connector(connector);
5455 5456 5457 5458 5459 5460
	int i;
	int n;
	struct mode_size {
		char name[DRM_DISPLAY_MODE_LEN];
		int w;
		int h;
5461
	} common_modes[] = {
5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474
		{  "640x480",  640,  480},
		{  "800x600",  800,  600},
		{ "1024x768", 1024,  768},
		{ "1280x720", 1280,  720},
		{ "1280x800", 1280,  800},
		{"1280x1024", 1280, 1024},
		{ "1440x900", 1440,  900},
		{"1680x1050", 1680, 1050},
		{"1600x1200", 1600, 1200},
		{"1920x1080", 1920, 1080},
		{"1920x1200", 1920, 1200}
	};

5475
	n = ARRAY_SIZE(common_modes);
5476 5477 5478 5479 5480 5481

	for (i = 0; i < n; i++) {
		struct drm_display_mode *curmode = NULL;
		bool mode_existed = false;

		if (common_modes[i].w > native_mode->hdisplay ||
5482 5483 5484 5485
		    common_modes[i].h > native_mode->vdisplay ||
		   (common_modes[i].w == native_mode->hdisplay &&
		    common_modes[i].h == native_mode->vdisplay))
			continue;
5486 5487 5488

		list_for_each_entry(curmode, &connector->probed_modes, head) {
			if (common_modes[i].w == curmode->hdisplay &&
5489
			    common_modes[i].h == curmode->vdisplay) {
5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501
				mode_existed = true;
				break;
			}
		}

		if (mode_existed)
			continue;

		mode = amdgpu_dm_create_common_mode(encoder,
				common_modes[i].name, common_modes[i].w,
				common_modes[i].h);
		drm_mode_probed_add(connector, mode);
5502
		amdgpu_dm_connector->num_modes++;
5503 5504 5505
	}
}

5506 5507
static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
					      struct edid *edid)
5508
{
5509 5510
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
5511 5512 5513 5514

	if (edid) {
		/* empty probed_modes */
		INIT_LIST_HEAD(&connector->probed_modes);
5515
		amdgpu_dm_connector->num_modes =
5516 5517
				drm_add_edid_modes(connector, edid);

5518 5519 5520 5521 5522 5523 5524 5525 5526
		/* sorting the probed modes before calling function
		 * amdgpu_dm_get_native_mode() since EDID can have
		 * more than one preferred mode. The modes that are
		 * later in the probed mode list could be of higher
		 * and preferred resolution. For example, 3840x2160
		 * resolution in base EDID preferred timing and 4096x2160
		 * preferred resolution in DID extension block later.
		 */
		drm_mode_sort(&connector->probed_modes);
5527
		amdgpu_dm_get_native_mode(connector);
5528
	} else {
5529
		amdgpu_dm_connector->num_modes = 0;
5530
	}
5531 5532
}

5533
static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
5534
{
5535 5536
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
5537
	struct drm_encoder *encoder;
5538
	struct edid *edid = amdgpu_dm_connector->edid;
5539

5540
	encoder = amdgpu_dm_connector_to_encoder(connector);
5541

5542
	if (!edid || !drm_edid_is_valid(edid)) {
5543 5544
		amdgpu_dm_connector->num_modes =
				drm_add_modes_noedid(connector, 640, 480);
5545 5546 5547 5548
	} else {
		amdgpu_dm_connector_ddc_get_modes(connector, edid);
		amdgpu_dm_connector_add_common_modes(encoder, connector);
	}
5549
	amdgpu_dm_fbc_init(connector);
5550

5551
	return amdgpu_dm_connector->num_modes;
5552 5553
}

5554 5555 5556 5557 5558
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index)
5559 5560 5561
{
	struct amdgpu_device *adev = dm->ddev->dev_private;

5562 5563 5564 5565 5566 5567 5568
	/*
	 * Some of the properties below require access to state, like bpc.
	 * Allocate some default initial connector state with our reset helper.
	 */
	if (aconnector->base.funcs->reset)
		aconnector->base.funcs->reset(&aconnector->base);

5569 5570 5571 5572 5573 5574 5575
	aconnector->connector_id = link_index;
	aconnector->dc_link = link;
	aconnector->base.interlace_allowed = false;
	aconnector->base.doublescan_allowed = false;
	aconnector->base.stereo_allowed = false;
	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
5576
	aconnector->audio_inst = -1;
5577 5578
	mutex_init(&aconnector->hpd_lock);

5579 5580
	/*
	 * configure support HPD hot plug connector_>polled default value is 0
5581 5582
	 * which means HPD hot plug not supported
	 */
5583 5584 5585
	switch (connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
5586
		aconnector->base.ycbcr_420_allowed =
5587
			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
5588 5589 5590
		break;
	case DRM_MODE_CONNECTOR_DisplayPort:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
5591
		aconnector->base.ycbcr_420_allowed =
5592
			link->link_enc->features.dp_ycbcr420_supported ? true : false;
5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613
		break;
	case DRM_MODE_CONNECTOR_DVID:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	default:
		break;
	}

	drm_object_attach_property(&aconnector->base.base,
				dm->ddev->mode_config.scaling_mode_property,
				DRM_MODE_SCALE_NONE);

	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_property,
				UNDERSCAN_OFF);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_hborder_property,
				0);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_vborder_property,
				0);
5614 5615 5616

	drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);

5617 5618 5619
	/* This defaults to the max in the range, but we want 8bpc for non-edp. */
	aconnector->base.state->max_bpc = (connector_type == DRM_MODE_CONNECTOR_eDP) ? 16 : 8;
	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
5620

5621 5622 5623 5624 5625
	if (connector_type == DRM_MODE_CONNECTOR_eDP &&
	    dc_is_dmcu_initialized(adev->dm.dc)) {
		drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.abm_level_property, 0);
	}
5626 5627

	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
5628 5629
	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector_type == DRM_MODE_CONNECTOR_eDP) {
5630 5631 5632 5633
		drm_object_attach_property(
			&aconnector->base.base,
			dm->ddev->mode_config.hdr_output_metadata_property, 0);

5634 5635
		drm_connector_attach_vrr_capable_property(
			&aconnector->base);
5636
#ifdef CONFIG_DRM_AMD_DC_HDCP
5637
		if (adev->asic_type >= CHIP_RAVEN)
5638
			drm_connector_attach_content_protection_property(&aconnector->base, true);
5639
#endif
5640
	}
5641 5642
}

5643 5644
static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
			      struct i2c_msg *msgs, int num)
5645 5646 5647 5648 5649 5650 5651
{
	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
	struct ddc_service *ddc_service = i2c->ddc_service;
	struct i2c_command cmd;
	int i;
	int result = -EIO;

5652
	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667

	if (!cmd.payloads)
		return result;

	cmd.number_of_payloads = num;
	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
	cmd.speed = 100;

	for (i = 0; i < num; i++) {
		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
		cmd.payloads[i].address = msgs[i].addr;
		cmd.payloads[i].length = msgs[i].len;
		cmd.payloads[i].data = msgs[i].buf;
	}

5668 5669 5670
	if (dc_submit_i2c(
			ddc_service->ctx->dc,
			ddc_service->ddc_pin->hw_info.ddc_channel,
5671 5672 5673 5674 5675 5676 5677
			&cmd))
		result = num;

	kfree(cmd.payloads);
	return result;
}

5678
static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
5679 5680 5681 5682 5683 5684 5685 5686 5687
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
}

static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
	.master_xfer = amdgpu_dm_i2c_xfer,
	.functionality = amdgpu_dm_i2c_func,
};

5688 5689 5690 5691
static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service *ddc_service,
	   int link_index,
	   int *res)
5692 5693 5694 5695
{
	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
	struct amdgpu_i2c_adapter *i2c;

5696
	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
5697 5698
	if (!i2c)
		return NULL;
5699 5700 5701 5702
	i2c->base.owner = THIS_MODULE;
	i2c->base.class = I2C_CLASS_DDC;
	i2c->base.dev.parent = &adev->pdev->dev;
	i2c->base.algo = &amdgpu_dm_i2c_algo;
5703
	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
5704 5705
	i2c_set_adapdata(&i2c->base, i2c);
	i2c->ddc_service = ddc_service;
5706
	i2c->ddc_service->ddc_pin->hw_info.ddc_channel = link_index;
5707 5708 5709 5710

	return i2c;
}

5711

5712 5713
/*
 * Note: this function assumes that dc_link_detect() was called for the
5714 5715
 * dc_link which will be represented by this aconnector.
 */
5716 5717 5718 5719
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *aconnector,
				    uint32_t link_index,
				    struct amdgpu_encoder *aencoder)
5720 5721 5722 5723 5724 5725
{
	int res = 0;
	int connector_type;
	struct dc *dc = dm->dc;
	struct dc_link *link = dc_get_link_at_index(dc, link_index);
	struct amdgpu_i2c_adapter *i2c;
5726 5727

	link->priv = aconnector;
5728

5729
	DRM_DEBUG_DRIVER("%s()\n", __func__);
5730 5731

	i2c = create_i2c(link->ddc, link->link_index, &res);
5732 5733 5734 5735 5736
	if (!i2c) {
		DRM_ERROR("Failed to create i2c adapter data\n");
		return -ENOMEM;
	}

5737 5738 5739 5740 5741 5742 5743 5744 5745 5746
	aconnector->i2c = i2c;
	res = i2c_add_adapter(&i2c->base);

	if (res) {
		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
		goto out_free;
	}

	connector_type = to_drm_connector_type(link->connector_signal);

5747
	res = drm_connector_init_with_ddc(
5748 5749 5750
			dm->ddev,
			&aconnector->base,
			&amdgpu_dm_connector_funcs,
5751 5752
			connector_type,
			&i2c->base);
5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770

	if (res) {
		DRM_ERROR("connector_init failed\n");
		aconnector->connector_id = -1;
		goto out_free;
	}

	drm_connector_helper_add(
			&aconnector->base,
			&amdgpu_dm_connector_helper_funcs);

	amdgpu_dm_connector_init_helper(
		dm,
		aconnector,
		connector_type,
		link,
		link_index);

5771
	drm_connector_attach_encoder(
5772 5773 5774
		&aconnector->base, &aencoder->base);

	drm_connector_register(&aconnector->base);
5775
#if defined(CONFIG_DEBUG_FS)
5776
	connector_debugfs_init(aconnector);
5777 5778
	aconnector->debugfs_dpcd_address = 0;
	aconnector->debugfs_dpcd_size = 0;
5779
#endif
5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811

	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
		|| connector_type == DRM_MODE_CONNECTOR_eDP)
		amdgpu_dm_initialize_dp_connector(dm, aconnector);

out_free:
	if (res) {
		kfree(i2c);
		aconnector->i2c = NULL;
	}
	return res;
}

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
{
	switch (adev->mode_info.num_crtc) {
	case 1:
		return 0x1;
	case 2:
		return 0x3;
	case 3:
		return 0x7;
	case 4:
		return 0xf;
	case 5:
		return 0x1f;
	case 6:
	default:
		return 0x3f;
	}
}

5812 5813 5814
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index)
5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835
{
	struct amdgpu_device *adev = dev->dev_private;

	int res = drm_encoder_init(dev,
				   &aencoder->base,
				   &amdgpu_dm_encoder_funcs,
				   DRM_MODE_ENCODER_TMDS,
				   NULL);

	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);

	if (!res)
		aencoder->encoder_id = link_index;
	else
		aencoder->encoder_id = -1;

	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);

	return res;
}

5836 5837 5838
static void manage_dm_interrupts(struct amdgpu_device *adev,
				 struct amdgpu_crtc *acrtc,
				 bool enable)
5839 5840 5841 5842 5843 5844
{
	/*
	 * this is not correct translation but will work as soon as VBLANK
	 * constant is the same as PFLIP
	 */
	int irq_type =
5845
		amdgpu_display_crtc_idx_to_irq_type(
5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864
			adev,
			acrtc->crtc_id);

	if (enable) {
		drm_crtc_vblank_on(&acrtc->base);
		amdgpu_irq_get(
			adev,
			&adev->pageflip_irq,
			irq_type);
	} else {

		amdgpu_irq_put(
			adev,
			&adev->pageflip_irq,
			irq_type);
		drm_crtc_vblank_off(&acrtc->base);
	}
}

5865 5866 5867
static bool
is_scaling_state_different(const struct dm_connector_state *dm_state,
			   const struct dm_connector_state *old_dm_state)
5868 5869 5870 5871 5872 5873 5874 5875 5876
{
	if (dm_state->scaling != old_dm_state->scaling)
		return true;
	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
			return true;
	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
			return true;
5877 5878 5879
	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
		return true;
5880 5881 5882
	return false;
}

5883 5884 5885 5886 5887 5888 5889
#ifdef CONFIG_DRM_AMD_DC_HDCP
static bool is_content_protection_different(struct drm_connector_state *state,
					    const struct drm_connector_state *old_state,
					    const struct drm_connector *connector, struct hdcp_workqueue *hdcp_w)
{
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);

5890 5891 5892 5893 5894 5895
	if (old_state->hdcp_content_type != state->hdcp_content_type &&
	    state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
		return true;
	}

5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924
	/* CP is being re enabled, ignore this */
	if (old_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
	    state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
		return false;
	}

	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED */
	if (old_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
	    state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
		state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;

	/* Check if something is connected/enabled, otherwise we start hdcp but nothing is connected/enabled
	 * hot-plug, headless s3, dpms
	 */
	if (state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && connector->dpms == DRM_MODE_DPMS_ON &&
	    aconnector->dc_sink != NULL)
		return true;

	if (old_state->content_protection == state->content_protection)
		return false;

	if (state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED)
		return true;

	return false;
}

#endif
5925 5926 5927
static void remove_stream(struct amdgpu_device *adev,
			  struct amdgpu_crtc *acrtc,
			  struct dc_stream_state *stream)
5928 5929 5930 5931 5932 5933 5934
{
	/* this is the update mode case */

	acrtc->otg_inst = -1;
	acrtc->enabled = false;
}

5935 5936
static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
			       struct dc_cursor_position *position)
5937
{
5938
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
5939 5940 5941
	int x, y;
	int xorigin = 0, yorigin = 0;

5942 5943 5944 5945 5946
	position->enable = false;
	position->x = 0;
	position->y = 0;

	if (!crtc || !plane->state->fb)
5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959
		return 0;

	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
			  __func__,
			  plane->state->crtc_w,
			  plane->state->crtc_h);
		return -EINVAL;
	}

	x = plane->state->crtc_x;
	y = plane->state->crtc_y;
5960

5961 5962 5963 5964
	if (x <= -amdgpu_crtc->max_cursor_width ||
	    y <= -amdgpu_crtc->max_cursor_height)
		return 0;

5965 5966 5967 5968 5969 5970
	if (crtc->primary->state) {
		/* avivo cursor are offset into the total surface */
		x += crtc->primary->state->src_x >> 16;
		y += crtc->primary->state->src_y >> 16;
	}

5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987
	if (x < 0) {
		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
		x = 0;
	}
	if (y < 0) {
		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
		y = 0;
	}
	position->enable = true;
	position->x = x;
	position->y = y;
	position->x_hotspot = xorigin;
	position->y_hotspot = yorigin;

	return 0;
}

5988 5989
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state)
5990
{
5991
	struct amdgpu_device *adev = plane->dev->dev_private;
5992 5993 5994 5995 5996 5997 5998 5999 6000
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
	uint64_t address = afb ? afb->address : 0;
	struct dc_cursor_position position;
	struct dc_cursor_attributes attributes;
	int ret;

6001 6002 6003
	if (!plane->state->fb && !old_plane_state->fb)
		return;

6004
	DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
6005 6006 6007 6008
			 __func__,
			 amdgpu_crtc->crtc_id,
			 plane->state->crtc_w,
			 plane->state->crtc_h);
6009 6010 6011 6012 6013 6014 6015

	ret = get_cursor_position(plane, crtc, &position);
	if (ret)
		return;

	if (!position.enable) {
		/* turn off cursor */
6016 6017
		if (crtc_state && crtc_state->stream) {
			mutex_lock(&adev->dm.dc_lock);
6018 6019
			dc_stream_set_cursor_position(crtc_state->stream,
						      &position);
6020 6021
			mutex_unlock(&adev->dm.dc_lock);
		}
6022
		return;
6023 6024
	}

6025 6026 6027
	amdgpu_crtc->cursor_width = plane->state->crtc_w;
	amdgpu_crtc->cursor_height = plane->state->crtc_h;

6028
	memset(&attributes, 0, sizeof(attributes));
6029 6030 6031 6032 6033 6034 6035 6036 6037 6038
	attributes.address.high_part = upper_32_bits(address);
	attributes.address.low_part  = lower_32_bits(address);
	attributes.width             = plane->state->crtc_w;
	attributes.height            = plane->state->crtc_h;
	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
	attributes.rotation_angle    = 0;
	attributes.attribute_flags.value = 0;

	attributes.pitch = attributes.width;

6039
	if (crtc_state->stream) {
6040
		mutex_lock(&adev->dm.dc_lock);
6041 6042 6043
		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
							 &attributes))
			DRM_ERROR("DC failed to set cursor attributes\n");
6044 6045 6046 6047

		if (!dc_stream_set_cursor_position(crtc_state->stream,
						   &position))
			DRM_ERROR("DC failed to set cursor position\n");
6048
		mutex_unlock(&adev->dm.dc_lock);
6049
	}
6050
}
6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069

static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
{

	assert_spin_locked(&acrtc->base.dev->event_lock);
	WARN_ON(acrtc->event);

	acrtc->event = acrtc->base.state->event;

	/* Set the flip status */
	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;

	/* Mark this event as consumed */
	acrtc->base.state->event = NULL;

	DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
						 acrtc->crtc_id);
}

6070 6071 6072
static void update_freesync_state_on_stream(
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state,
6073 6074 6075
	struct dc_stream_state *new_stream,
	struct dc_plane_state *surface,
	u32 flip_timestamp_in_us)
6076
{
6077
	struct mod_vrr_params vrr_params;
6078
	struct dc_info_packet vrr_infopacket = {0};
6079 6080
	struct amdgpu_device *adev = dm->adev;
	unsigned long flags;
6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */

	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

6093 6094 6095
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
	vrr_params = new_crtc_state->vrr_params;

6096 6097 6098 6099 6100 6101 6102
	if (surface) {
		mod_freesync_handle_preflip(
			dm->freesync_module,
			surface,
			new_stream,
			flip_timestamp_in_us,
			&vrr_params);
6103 6104 6105 6106 6107

		if (adev->family < AMDGPU_FAMILY_AI &&
		    amdgpu_dm_vrr_active(new_crtc_state)) {
			mod_freesync_handle_v_update(dm->freesync_module,
						     new_stream, &vrr_params);
6108 6109 6110 6111 6112

			/* Need to call this before the frame ends. */
			dc_stream_adjust_vmin_vmax(dm->dc,
						   new_crtc_state->stream,
						   &vrr_params.adjust);
6113
		}
6114
	}
6115 6116 6117 6118

	mod_freesync_build_vrr_infopacket(
		dm->freesync_module,
		new_stream,
6119
		&vrr_params,
6120 6121
		PACKET_TYPE_VRR,
		TRANSFER_FUNC_UNKNOWN,
6122 6123
		&vrr_infopacket);

6124
	new_crtc_state->freesync_timing_changed |=
6125 6126 6127
		(memcmp(&new_crtc_state->vrr_params.adjust,
			&vrr_params.adjust,
			sizeof(vrr_params.adjust)) != 0);
6128

6129
	new_crtc_state->freesync_vrr_info_changed |=
6130 6131 6132 6133
		(memcmp(&new_crtc_state->vrr_infopacket,
			&vrr_infopacket,
			sizeof(vrr_infopacket)) != 0);

6134
	new_crtc_state->vrr_params = vrr_params;
6135 6136
	new_crtc_state->vrr_infopacket = vrr_infopacket;

6137
	new_stream->adjust = new_crtc_state->vrr_params.adjust;
6138 6139 6140 6141 6142 6143
	new_stream->vrr_infopacket = vrr_infopacket;

	if (new_crtc_state->freesync_vrr_info_changed)
		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
			      new_crtc_state->base.crtc->base.id,
			      (int)new_crtc_state->base.vrr_enabled,
6144
			      (int)vrr_params.state);
6145 6146

	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
6147 6148
}

6149 6150 6151 6152 6153
static void pre_update_freesync_state_on_stream(
	struct amdgpu_display_manager *dm,
	struct dm_crtc_state *new_crtc_state)
{
	struct dc_stream_state *new_stream = new_crtc_state->stream;
6154
	struct mod_vrr_params vrr_params;
6155
	struct mod_freesync_config config = new_crtc_state->freesync_config;
6156 6157
	struct amdgpu_device *adev = dm->adev;
	unsigned long flags;
6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168

	if (!new_stream)
		return;

	/*
	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
	 * For now it's sufficient to just guard against these conditions.
	 */
	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
		return;

6169 6170 6171
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
	vrr_params = new_crtc_state->vrr_params;

6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191
	if (new_crtc_state->vrr_supported &&
	    config.min_refresh_in_uhz &&
	    config.max_refresh_in_uhz) {
		config.state = new_crtc_state->base.vrr_enabled ?
			VRR_STATE_ACTIVE_VARIABLE :
			VRR_STATE_INACTIVE;
	} else {
		config.state = VRR_STATE_UNSUPPORTED;
	}

	mod_freesync_build_vrr_params(dm->freesync_module,
				      new_stream,
				      &config, &vrr_params);

	new_crtc_state->freesync_timing_changed |=
		(memcmp(&new_crtc_state->vrr_params.adjust,
			&vrr_params.adjust,
			sizeof(vrr_params.adjust)) != 0);

	new_crtc_state->vrr_params = vrr_params;
6192
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
6193 6194
}

6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205
static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
					    struct dm_crtc_state *new_state)
{
	bool old_vrr_active = amdgpu_dm_vrr_active(old_state);
	bool new_vrr_active = amdgpu_dm_vrr_active(new_state);

	if (!old_vrr_active && new_vrr_active) {
		/* Transition VRR inactive -> active:
		 * While VRR is active, we must not disable vblank irq, as a
		 * reenable after disable would compute bogus vblank/pflip
		 * timestamps if it likely happened inside display front-porch.
6206 6207 6208
		 *
		 * We also need vupdate irq for the actual core vblank handling
		 * at end of vblank.
6209
		 */
6210
		dm_set_vupdate_irq(new_state->base.crtc, true);
6211 6212 6213 6214 6215 6216 6217
		drm_crtc_vblank_get(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	} else if (old_vrr_active && !new_vrr_active) {
		/* Transition VRR active -> inactive:
		 * Allow vblank irq disable again for fixed refresh rate.
		 */
6218
		dm_set_vupdate_irq(new_state->base.crtc, false);
6219 6220 6221 6222 6223 6224
		drm_crtc_vblank_put(new_state->base.crtc);
		DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n",
				 __func__, new_state->base.crtc->base.id);
	}
}

6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240
static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
{
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
	int i;

	/*
	 * TODO: Make this per-stream so we don't issue redundant updates for
	 * commits with multiple streams.
	 */
	for_each_oldnew_plane_in_state(state, plane, old_plane_state,
				       new_plane_state, i)
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			handle_cursor_update(plane, old_plane_state);
}

6241
static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
6242
				    struct dc_state *dc_state,
6243 6244 6245
				    struct drm_device *dev,
				    struct amdgpu_display_manager *dm,
				    struct drm_crtc *pcrtc,
6246
				    bool wait_for_vblank)
6247
{
6248
	uint32_t i;
6249
	uint64_t timestamp_ns;
6250
	struct drm_plane *plane;
6251
	struct drm_plane_state *old_plane_state, *new_plane_state;
6252
	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
6253 6254 6255
	struct drm_crtc_state *new_pcrtc_state =
			drm_atomic_get_new_crtc_state(state, pcrtc);
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
6256 6257
	struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
6258
	int planes_count = 0, vpos, hpos;
6259
	long r;
6260
	unsigned long flags;
6261
	struct amdgpu_bo *abo;
6262
	uint64_t tiling_flags;
6263 6264
	uint32_t target_vblank, last_flip_vblank;
	bool vrr_active = amdgpu_dm_vrr_active(acrtc_state);
6265
	bool pflip_present = false;
R
Roman Li 已提交
6266
	bool swizzle = true;
6267 6268 6269 6270
	struct {
		struct dc_surface_update surface_updates[MAX_SURFACES];
		struct dc_plane_info plane_infos[MAX_SURFACES];
		struct dc_scaling_info scaling_infos[MAX_SURFACES];
6271
		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
6272
		struct dc_stream_update stream_update;
6273
	} *bundle;
6274

6275
	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
6276

6277 6278
	if (!bundle) {
		dm_error("Failed to allocate update bundle\n");
6279 6280
		goto cleanup;
	}
6281

6282 6283 6284 6285 6286 6287 6288 6289
	/*
	 * Disable the cursor first if we're disabling all the planes.
	 * It'll remain on the screen after the planes are re-enabled
	 * if we don't.
	 */
	if (acrtc_state->active_planes == 0)
		amdgpu_dm_commit_cursors(state);

6290
	/* update planes when needed */
6291 6292
	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
		struct drm_crtc *crtc = new_plane_state->crtc;
6293
		struct drm_crtc_state *new_crtc_state;
6294
		struct drm_framebuffer *fb = new_plane_state->fb;
6295
		bool plane_needs_flip;
6296
		struct dc_plane_state *dc_plane;
6297
		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
6298

6299 6300
		/* Cursor plane is handled after stream updates */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
6301 6302
			continue;

6303 6304 6305 6306 6307
		if (!fb || !crtc || pcrtc != crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
		if (!new_crtc_state->active)
6308 6309
			continue;

6310
		dc_plane = dm_new_plane_state->dc_state;
6311

R
Roman Li 已提交
6312 6313 6314
		if (dc_plane && !dc_plane->tiling_info.gfx9.swizzle)
			swizzle = false;

6315
		bundle->surface_updates[planes_count].surface = dc_plane;
6316
		if (new_pcrtc_state->color_mgmt_changed) {
6317 6318
			bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction;
			bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func;
6319
		}
6320

6321 6322
		fill_dc_scaling_info(new_plane_state,
				     &bundle->scaling_infos[planes_count]);
6323

6324 6325
		bundle->surface_updates[planes_count].scaling_info =
			&bundle->scaling_infos[planes_count];
6326

6327
		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
6328

6329
		pflip_present = pflip_present || plane_needs_flip;
6330

6331 6332 6333 6334
		if (!plane_needs_flip) {
			planes_count += 1;
			continue;
		}
6335

6336 6337
		abo = gem_to_amdgpu_bo(fb->obj[0]);

6338 6339 6340 6341 6342
		/*
		 * Wait for all fences on this FB. Do limited wait to avoid
		 * deadlock during GPU reset when this fence will not signal
		 * but we hold reservation lock for the BO.
		 */
6343
		r = dma_resv_wait_timeout_rcu(abo->tbo.base.resv, true,
6344
							false,
6345 6346
							msecs_to_jiffies(5000));
		if (unlikely(r <= 0))
6347
			DRM_ERROR("Waiting for fences timed out!");
6348

6349 6350 6351 6352 6353 6354 6355
		/*
		 * TODO This might fail and hence better not used, wait
		 * explicitly on fences instead
		 * and in general should be called for
		 * blocking commit to as per framework helpers
		 */
		r = amdgpu_bo_reserve(abo, true);
6356
		if (unlikely(r != 0))
6357
			DRM_ERROR("failed to reserve buffer before flip\n");
6358

6359
		amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
6360

6361
		amdgpu_bo_unreserve(abo);
6362

6363 6364 6365 6366 6367 6368 6369
		fill_dc_plane_info_and_addr(
			dm->adev, new_plane_state, tiling_flags,
			&bundle->plane_infos[planes_count],
			&bundle->flip_addrs[planes_count].address);

		bundle->surface_updates[planes_count].plane_info =
			&bundle->plane_infos[planes_count];
6370

6371 6372 6373 6374
		/*
		 * Only allow immediate flips for fast updates that don't
		 * change FB pitch, DCC state, rotation or mirroing.
		 */
6375
		bundle->flip_addrs[planes_count].flip_immediate =
6376
			crtc->state->async_flip &&
6377
			acrtc_state->update_type == UPDATE_TYPE_FAST;
6378

6379 6380 6381 6382
		timestamp_ns = ktime_get_ns();
		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
		bundle->surface_updates[planes_count].surface = dc_plane;
6383

6384 6385 6386 6387
		if (!bundle->surface_updates[planes_count].surface) {
			DRM_ERROR("No surface for CRTC: id=%d\n",
					acrtc_attach->crtc_id);
			continue;
6388 6389
		}

6390 6391 6392 6393 6394 6395 6396
		if (plane == pcrtc->primary)
			update_freesync_state_on_stream(
				dm,
				acrtc_state,
				acrtc_state->stream,
				dc_plane,
				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
6397

6398 6399 6400 6401
		DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x\n",
				 __func__,
				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
6402 6403 6404

		planes_count += 1;

6405 6406
	}

6407
	if (pflip_present) {
6408 6409 6410 6411 6412 6413 6414
		if (!vrr_active) {
			/* Use old throttling in non-vrr fixed refresh rate mode
			 * to keep flip scheduling based on target vblank counts
			 * working in a backwards compatible way, e.g., for
			 * clients using the GLX_OML_sync_control extension or
			 * DRI3/Present extension with defined target_msc.
			 */
6415
			last_flip_vblank = amdgpu_get_vblank_counter_kms(dm->ddev, acrtc_attach->crtc_id);
6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430
		}
		else {
			/* For variable refresh rate mode only:
			 * Get vblank of last completed flip to avoid > 1 vrr
			 * flips per video frame by use of throttling, but allow
			 * flip programming anywhere in the possibly large
			 * variable vrr vblank interval for fine-grained flip
			 * timing control and more opportunity to avoid stutter
			 * on late submission of flips.
			 */
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			last_flip_vblank = acrtc_attach->last_flip_vblank;
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

6431
		target_vblank = last_flip_vblank + wait_for_vblank;
6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460

		/*
		 * Wait until we're out of the vertical blank period before the one
		 * targeted by the flip
		 */
		while ((acrtc_attach->enabled &&
			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
							    0, &vpos, &hpos, NULL,
							    NULL, &pcrtc->hwmode)
			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
			(int)(target_vblank -
			  amdgpu_get_vblank_counter_kms(dm->ddev, acrtc_attach->crtc_id)) > 0)) {
			usleep_range(1000, 1100);
		}

		if (acrtc_attach->base.state->event) {
			drm_crtc_vblank_get(pcrtc);

			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);

			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
			prepare_flip_isr(acrtc_attach);

			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

		if (acrtc_state->stream) {
			if (acrtc_state->freesync_vrr_info_changed)
6461
				bundle->stream_update.vrr_infopacket =
6462
					&acrtc_state->stream->vrr_infopacket;
6463 6464 6465
		}
	}

6466
	/* Update the planes if changed or disable if we don't have any. */
6467 6468
	if ((planes_count || acrtc_state->active_planes == 0) &&
		acrtc_state->stream) {
6469
		bundle->stream_update.stream = acrtc_state->stream;
6470
		if (new_pcrtc_state->mode_changed) {
6471 6472
			bundle->stream_update.src = acrtc_state->stream->src;
			bundle->stream_update.dst = acrtc_state->stream->dst;
6473 6474
		}

6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486
		if (new_pcrtc_state->color_mgmt_changed) {
			/*
			 * TODO: This isn't fully correct since we've actually
			 * already modified the stream in place.
			 */
			bundle->stream_update.gamut_remap =
				&acrtc_state->stream->gamut_remap_matrix;
			bundle->stream_update.output_csc_transform =
				&acrtc_state->stream->csc_color_matrix;
			bundle->stream_update.out_transfer_func =
				acrtc_state->stream->out_transfer_func;
		}
6487

6488
		acrtc_state->stream->abm_level = acrtc_state->abm_level;
6489
		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
6490
			bundle->stream_update.abm_level = &acrtc_state->abm_level;
6491

6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504
		/*
		 * If FreeSync state on the stream has changed then we need to
		 * re-adjust the min/max bounds now that DC doesn't handle this
		 * as part of commit.
		 */
		if (amdgpu_dm_vrr_active(dm_old_crtc_state) !=
		    amdgpu_dm_vrr_active(acrtc_state)) {
			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			dc_stream_adjust_vmin_vmax(
				dm->dc, acrtc_state->stream,
				&acrtc_state->vrr_params.adjust);
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}
6505
		mutex_lock(&dm->dc_lock);
R
Roman Li 已提交
6506 6507 6508 6509
		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
				acrtc_state->stream->link->psr_allow_active)
			amdgpu_dm_psr_disable(acrtc_state->stream);

6510
		dc_commit_updates_for_stream(dm->dc,
6511
						     bundle->surface_updates,
6512 6513
						     planes_count,
						     acrtc_state->stream,
6514
						     &bundle->stream_update,
6515
						     dc_state);
R
Roman Li 已提交
6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527

		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) &&
						acrtc_state->stream->psr_version &&
						!acrtc_state->stream->link->psr_feature_enabled)
			amdgpu_dm_link_setup_psr(acrtc_state->stream);
		else if ((acrtc_state->update_type == UPDATE_TYPE_FAST) &&
						acrtc_state->stream->link->psr_feature_enabled &&
						!acrtc_state->stream->link->psr_allow_active &&
						swizzle) {
			amdgpu_dm_psr_enable(acrtc_state->stream);
		}

6528
		mutex_unlock(&dm->dc_lock);
6529
	}
6530

6531 6532 6533 6534 6535 6536 6537
	/*
	 * Update cursor state *after* programming all the planes.
	 * This avoids redundant programming in the case where we're going
	 * to be disabling a single plane - those pipes are being disabled.
	 */
	if (acrtc_state->active_planes)
		amdgpu_dm_commit_cursors(state);
6538

6539
cleanup:
6540
	kfree(bundle);
6541 6542
}

6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617
static void amdgpu_dm_commit_audio(struct drm_device *dev,
				   struct drm_atomic_state *state)
{
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_dm_connector *aconnector;
	struct drm_connector *connector;
	struct drm_connector_state *old_con_state, *new_con_state;
	struct drm_crtc_state *new_crtc_state;
	struct dm_crtc_state *new_dm_crtc_state;
	const struct dc_stream_status *status;
	int i, inst;

	/* Notify device removals. */
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		if (old_con_state->crtc != new_con_state->crtc) {
			/* CRTC changes require notification. */
			goto notify;
		}

		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(
			state, new_con_state->crtc);

		if (!new_crtc_state)
			continue;

		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			continue;

	notify:
		aconnector = to_amdgpu_dm_connector(connector);

		mutex_lock(&adev->dm.audio_lock);
		inst = aconnector->audio_inst;
		aconnector->audio_inst = -1;
		mutex_unlock(&adev->dm.audio_lock);

		amdgpu_dm_audio_eld_notify(adev, inst);
	}

	/* Notify audio device additions. */
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		if (!new_con_state->crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(
			state, new_con_state->crtc);

		if (!new_crtc_state)
			continue;

		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			continue;

		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (!new_dm_crtc_state->stream)
			continue;

		status = dc_stream_get_status(new_dm_crtc_state->stream);
		if (!status)
			continue;

		aconnector = to_amdgpu_dm_connector(connector);

		mutex_lock(&adev->dm.audio_lock);
		inst = status->audio_inst;
		aconnector->audio_inst = inst;
		mutex_unlock(&adev->dm.audio_lock);

		amdgpu_dm_audio_eld_notify(adev, inst);
	}
}

6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637
/*
 * Enable interrupts on CRTCs that are newly active, undergone
 * a modeset, or have active planes again.
 *
 * Done in two passes, based on the for_modeset flag:
 * Pass 1: For CRTCs going through modeset
 * Pass 2: For CRTCs going from 0 to n active planes
 *
 * Interrupts can only be enabled after the planes are programmed,
 * so this requires a two-pass approach since we don't want to
 * just defer the interrupts until after commit planes every time.
 */
static void amdgpu_dm_enable_crtc_interrupts(struct drm_device *dev,
					     struct drm_atomic_state *state,
					     bool for_modeset)
{
	struct amdgpu_device *adev = dev->dev_private;
	struct drm_crtc *crtc;
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
	int i;
6638
#ifdef CONFIG_DEBUG_FS
6639
	enum amdgpu_dm_pipe_crc_source source;
6640
#endif
6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665

	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
				      new_crtc_state, i) {
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
		struct dm_crtc_state *dm_new_crtc_state =
			to_dm_crtc_state(new_crtc_state);
		struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(old_crtc_state);
		bool modeset = drm_atomic_crtc_needs_modeset(new_crtc_state);
		bool run_pass;

		run_pass = (for_modeset && modeset) ||
			   (!for_modeset && !modeset &&
			    !dm_old_crtc_state->interrupts_enabled);

		if (!run_pass)
			continue;

		if (!dm_new_crtc_state->interrupts_enabled)
			continue;

		manage_dm_interrupts(adev, acrtc, true);

#ifdef CONFIG_DEBUG_FS
		/* The stream has changed so CRC capture needs to re-enabled. */
6666 6667
		source = dm_new_crtc_state->crc_src;
		if (amdgpu_dm_is_valid_crc_source(source)) {
6668 6669 6670
			amdgpu_dm_crtc_configure_crc_source(
				crtc, dm_new_crtc_state,
				dm_new_crtc_state->crc_src);
6671 6672 6673 6674 6675
		}
#endif
	}
}

6676
/*
6677 6678 6679 6680 6681 6682 6683 6684 6685 6686
 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
 * @crtc_state: the DRM CRTC state
 * @stream_state: the DC stream state.
 *
 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
 */
static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
						struct dc_stream_state *stream_state)
{
6687
	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
6688
}
6689

6690 6691 6692
static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock)
6693 6694
{
	struct drm_crtc *crtc;
6695
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
6696 6697 6698 6699
	struct amdgpu_device *adev = dev->dev_private;
	int i;

	/*
6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712
	 * We evade vblank and pflip interrupts on CRTCs that are undergoing
	 * a modeset, being disabled, or have no active planes.
	 *
	 * It's done in atomic commit rather than commit tail for now since
	 * some of these interrupt handlers access the current CRTC state and
	 * potentially the stream pointer itself.
	 *
	 * Since the atomic state is swapped within atomic commit and not within
	 * commit tail this would leave to new state (that hasn't been committed yet)
	 * being accesssed from within the handlers.
	 *
	 * TODO: Fix this so we can do this in commit tail and not have to block
	 * in atomic check.
6713
	 */
6714
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
6715
		struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6716
		struct dm_crtc_state *dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6717 6718
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

6719 6720
		if (dm_old_crtc_state->interrupts_enabled &&
		    (!dm_new_crtc_state->interrupts_enabled ||
6721
		     drm_atomic_crtc_needs_modeset(new_crtc_state)))
6722 6723
			manage_dm_interrupts(adev, acrtc, false);
	}
6724 6725 6726 6727
	/*
	 * Add check here for SoC's that support hardware cursor plane, to
	 * unset legacy_cursor_update
	 */
6728 6729 6730 6731 6732 6733

	return drm_atomic_helper_commit(dev, state, nonblock);

	/*TODO Handle EINTR, reenable IRQ*/
}

6734 6735 6736 6737 6738 6739 6740 6741
/**
 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
 * @state: The atomic state to commit
 *
 * This will tell DC to commit the constructed DC state from atomic_check,
 * programming the hardware. Any failures here implies a hardware failure, since
 * atomic check should have filtered anything non-kosher.
 */
6742
static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
6743 6744 6745 6746 6747
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dm_atomic_state *dm_state;
6748
	struct dc_state *dc_state = NULL, *dc_state_temp = NULL;
6749
	uint32_t i, j;
6750
	struct drm_crtc *crtc;
6751
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
6752 6753 6754
	unsigned long flags;
	bool wait_for_vblank = true;
	struct drm_connector *connector;
6755
	struct drm_connector_state *old_con_state, *new_con_state;
6756
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
6757
	int crtc_disable_count = 0;
6758 6759 6760

	drm_atomic_helper_update_legacy_modeset_state(dev, state);

6761 6762 6763 6764 6765
	dm_state = dm_atomic_get_new_state(state);
	if (dm_state && dm_state->context) {
		dc_state = dm_state->context;
	} else {
		/* No state changes, retain current state. */
6766
		dc_state_temp = dc_create_state(dm->dc);
6767 6768 6769 6770
		ASSERT(dc_state_temp);
		dc_state = dc_state_temp;
		dc_resource_state_copy_construct_current(dm->dc, dc_state);
	}
6771 6772

	/* update changed items */
6773
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
6774
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
6775

6776 6777
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6778

6779
		DRM_DEBUG_DRIVER(
6780 6781 6782 6783
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
6784 6785 6786 6787 6788 6789
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
6790

6791 6792 6793 6794 6795 6796
		/* Copy all transient state flags into dc state */
		if (dm_new_crtc_state->stream) {
			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
							    dm_new_crtc_state->stream);
		}

6797 6798 6799 6800
		/* handles headless hotplug case, updating new_state and
		 * aconnector as needed
		 */

6801
		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
6802

6803
			DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
6804

6805
			if (!dm_new_crtc_state->stream) {
6806
				/*
6807 6808 6809
				 * this could happen because of issues with
				 * userspace notifications delivery.
				 * In this case userspace tries to set mode on
6810 6811
				 * display which is disconnected in fact.
				 * dc_sink is NULL in this case on aconnector.
6812 6813 6814 6815 6816 6817 6818 6819 6820
				 * We expect reset mode will come soon.
				 *
				 * This can also happen when unplug is done
				 * during resume sequence ended
				 *
				 * In this case, we want to pretend we still
				 * have a sink to keep the pipe running so that
				 * hw state is consistent with the sw state
				 */
6821
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
6822 6823 6824 6825
						__func__, acrtc->base.base.id);
				continue;
			}

6826 6827
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
6828

6829 6830
			pm_runtime_get_noresume(dev->dev);

6831
			acrtc->enabled = true;
6832 6833 6834
			acrtc->hw_mode = new_crtc_state->mode;
			crtc->hwmode = new_crtc_state->mode;
		} else if (modereset_required(new_crtc_state)) {
6835
			DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
6836
			/* i.e. reset mode */
R
Roman Li 已提交
6837 6838 6839 6840
			if (dm_old_crtc_state->stream) {
				if (dm_old_crtc_state->stream->link->psr_allow_active)
					amdgpu_dm_psr_disable(dm_old_crtc_state->stream);

6841
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
R
Roman Li 已提交
6842
			}
6843 6844 6845
		}
	} /* for_each_crtc_in_state() */

6846 6847
	if (dc_state) {
		dm_enable_per_frame_crtc_master_sync(dc_state);
6848
		mutex_lock(&dm->dc_lock);
6849
		WARN_ON(!dc_commit_state(dm->dc, dc_state));
6850
		mutex_unlock(&dm->dc_lock);
6851
	}
6852

6853
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
6854
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
6855

6856
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6857

6858
		if (dm_new_crtc_state->stream != NULL) {
6859
			const struct dc_stream_status *status =
6860
					dc_stream_get_status(dm_new_crtc_state->stream);
6861

6862
			if (!status)
6863 6864
				status = dc_stream_get_status_from_state(dc_state,
									 dm_new_crtc_state->stream);
6865

6866
			if (!status)
6867
				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
6868 6869 6870 6871
			else
				acrtc->otg_inst = status->primary_otg_inst;
		}
	}
6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892
#ifdef CONFIG_DRM_AMD_DC_HDCP
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
		struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);

		new_crtc_state = NULL;

		if (acrtc)
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);

		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);

		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
			continue;
		}

		if (is_content_protection_different(new_con_state, old_con_state, connector, adev->dm.hdcp_workqueue))
6893 6894
			hdcp_update_display(
				adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
6895
				new_con_state->hdcp_content_type,
6896 6897
				new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED ? true
													 : false);
6898 6899
	}
#endif
6900

6901
	/* Handle connector state changes */
6902
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
6903 6904 6905
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
6906 6907
		struct dc_surface_update dummy_updates[MAX_SURFACES];
		struct dc_stream_update stream_update;
6908
		struct dc_info_packet hdr_packet;
6909
		struct dc_stream_status *status = NULL;
6910
		bool abm_changed, hdr_changed, scaling_changed;
6911

6912 6913 6914
		memset(&dummy_updates, 0, sizeof(dummy_updates));
		memset(&stream_update, 0, sizeof(stream_update));

6915
		if (acrtc) {
6916
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
6917 6918
			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
		}
6919

6920
		/* Skip any modesets/resets */
6921
		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
6922 6923
			continue;

6924
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6925 6926
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);

6927 6928 6929 6930 6931 6932 6933 6934 6935 6936
		scaling_changed = is_scaling_state_different(dm_new_con_state,
							     dm_old_con_state);

		abm_changed = dm_new_crtc_state->abm_level !=
			      dm_old_crtc_state->abm_level;

		hdr_changed =
			is_hdr_metadata_different(old_con_state, new_con_state);

		if (!scaling_changed && !abm_changed && !hdr_changed)
6937
			continue;
6938

6939
		stream_update.stream = dm_new_crtc_state->stream;
6940
		if (scaling_changed) {
6941
			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
6942
					dm_new_con_state, dm_new_crtc_state->stream);
6943

6944 6945 6946 6947
			stream_update.src = dm_new_crtc_state->stream->src;
			stream_update.dst = dm_new_crtc_state->stream->dst;
		}

6948
		if (abm_changed) {
6949 6950 6951 6952
			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;

			stream_update.abm_level = &dm_new_crtc_state->abm_level;
		}
6953

6954 6955 6956 6957 6958
		if (hdr_changed) {
			fill_hdr_info_packet(new_con_state, &hdr_packet);
			stream_update.hdr_static_metadata = &hdr_packet;
		}

6959
		status = dc_stream_get_status(dm_new_crtc_state->stream);
6960
		WARN_ON(!status);
6961
		WARN_ON(!status->plane_count);
6962

6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979
		/*
		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
		 * Here we create an empty update on each plane.
		 * To fix this, DC should permit updating only stream properties.
		 */
		for (j = 0; j < status->plane_count; j++)
			dummy_updates[j].surface = status->plane_states[0];


		mutex_lock(&dm->dc_lock);
		dc_commit_updates_for_stream(dm->dc,
						     dummy_updates,
						     status->plane_count,
						     dm_new_crtc_state->stream,
						     &stream_update,
						     dc_state);
		mutex_unlock(&dm->dc_lock);
6980 6981
	}

6982
	/* Count number of newly disabled CRTCs for dropping PM refs later. */
6983
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
6984
				      new_crtc_state, i) {
6985 6986 6987
		if (old_crtc_state->active && !new_crtc_state->active)
			crtc_disable_count++;

6988
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6989
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6990

6991 6992 6993
		/* Update freesync active state. */
		pre_update_freesync_state_on_stream(dm, dm_new_crtc_state);

6994 6995 6996
		/* Handle vrr on->off / off->on transitions */
		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state,
						dm_new_crtc_state);
6997 6998
	}

6999 7000
	/* Enable interrupts for CRTCs going through a modeset. */
	amdgpu_dm_enable_crtc_interrupts(dev, state, true);
7001

7002
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
7003
		if (new_crtc_state->async_flip)
7004 7005
			wait_for_vblank = false;

7006
	/* update planes when needed per crtc*/
7007
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
7008
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
7009

7010
		if (dm_new_crtc_state->stream)
7011
			amdgpu_dm_commit_planes(state, dc_state, dev,
7012
						dm, crtc, wait_for_vblank);
7013 7014
	}

7015 7016
	/* Enable interrupts for CRTCs going from 0 to n active planes. */
	amdgpu_dm_enable_crtc_interrupts(dev, state, false);
7017

7018 7019 7020
	/* Update audio instances for each connector. */
	amdgpu_dm_commit_audio(dev, state);

7021 7022 7023 7024 7025
	/*
	 * send vblank event on all events not handled in flip and
	 * mark consumed event for drm_atomic_helper_commit_hw_done
	 */
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
7026
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
7027

7028 7029
		if (new_crtc_state->event)
			drm_send_event_locked(dev, &new_crtc_state->event->base);
7030

7031
		new_crtc_state->event = NULL;
7032 7033 7034
	}
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

7035 7036
	/* Signal HW programming completion */
	drm_atomic_helper_commit_hw_done(state);
7037 7038

	if (wait_for_vblank)
7039
		drm_atomic_helper_wait_for_flip_done(dev, state);
7040 7041

	drm_atomic_helper_cleanup_planes(dev, state);
7042

7043 7044
	/*
	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
7045 7046 7047
	 * so we can put the GPU into runtime suspend if we're not driving any
	 * displays anymore
	 */
7048 7049
	for (i = 0; i < crtc_disable_count; i++)
		pm_runtime_put_autosuspend(dev->dev);
7050
	pm_runtime_mark_last_busy(dev->dev);
7051 7052 7053

	if (dc_state_temp)
		dc_release_state(dc_state_temp);
7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114
}


static int dm_force_atomic_commit(struct drm_connector *connector)
{
	int ret = 0;
	struct drm_device *ddev = connector->dev;
	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
	struct drm_plane *plane = disconnected_acrtc->base.primary;
	struct drm_connector_state *conn_state;
	struct drm_crtc_state *crtc_state;
	struct drm_plane_state *plane_state;

	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ddev->mode_config.acquire_ctx;

	/* Construct an atomic state to restore previous display setting */

	/*
	 * Attach connectors to drm_atomic_state
	 */
	conn_state = drm_atomic_get_connector_state(state, connector);

	ret = PTR_ERR_OR_ZERO(conn_state);
	if (ret)
		goto err;

	/* Attach crtc to drm_atomic_state*/
	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);

	ret = PTR_ERR_OR_ZERO(crtc_state);
	if (ret)
		goto err;

	/* force a restore */
	crtc_state->mode_changed = true;

	/* Attach plane to drm_atomic_state */
	plane_state = drm_atomic_get_plane_state(state, plane);

	ret = PTR_ERR_OR_ZERO(plane_state);
	if (ret)
		goto err;


	/* Call commit internally with the state we just constructed */
	ret = drm_atomic_commit(state);
	if (!ret)
		return 0;

err:
	DRM_ERROR("Restoring old state failed with %i\n", ret);
	drm_atomic_state_put(state);

	return ret;
}

/*
7115 7116 7117
 * This function handles all cases when set mode does not come upon hotplug.
 * This includes when a display is unplugged then plugged back into the
 * same port and when running without usermode desktop manager supprot
7118
 */
7119 7120
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector)
7121
{
7122
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7123 7124 7125 7126 7127 7128 7129
	struct amdgpu_crtc *disconnected_acrtc;
	struct dm_crtc_state *acrtc_state;

	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
		return;

	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
7130 7131
	if (!disconnected_acrtc)
		return;
7132

7133 7134
	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
	if (!acrtc_state->stream)
7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145
		return;

	/*
	 * If the previous sink is not released and different from the current,
	 * we deduce we are in a state where we can not rely on usermode call
	 * to turn on the display, so we do it here
	 */
	if (acrtc_state->stream->sink != aconnector->dc_sink)
		dm_force_atomic_commit(&aconnector->base);
}

7146
/*
7147 7148 7149
 * Grabs all modesetting locks to serialize against any blocking commits,
 * Waits for completion of all non blocking commits.
 */
7150 7151
static int do_aquire_global_lock(struct drm_device *dev,
				 struct drm_atomic_state *state)
7152 7153 7154 7155 7156
{
	struct drm_crtc *crtc;
	struct drm_crtc_commit *commit;
	long ret;

7157 7158
	/*
	 * Adding all modeset locks to aquire_ctx will
7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176
	 * ensure that when the framework release it the
	 * extra locks we are locking here will get released to
	 */
	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
	if (ret)
		return ret;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		spin_lock(&crtc->commit_lock);
		commit = list_first_entry_or_null(&crtc->commit_list,
				struct drm_crtc_commit, commit_entry);
		if (commit)
			drm_crtc_commit_get(commit);
		spin_unlock(&crtc->commit_lock);

		if (!commit)
			continue;

7177 7178
		/*
		 * Make sure all pending HW programming completed and
7179 7180 7181 7182 7183 7184 7185 7186 7187 7188
		 * page flips done
		 */
		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);

		if (ret > 0)
			ret = wait_for_completion_interruptible_timeout(
					&commit->flip_done, 10*HZ);

		if (ret == 0)
			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
7189
				  "timed out\n", crtc->base.id, crtc->name);
7190 7191 7192 7193 7194 7195 7196

		drm_crtc_commit_put(commit);
	}

	return ret < 0 ? ret : 0;
}

7197 7198 7199
static void get_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state,
	struct dm_connector_state *new_con_state)
7200 7201 7202 7203
{
	struct mod_freesync_config config = {0};
	struct amdgpu_dm_connector *aconnector =
			to_amdgpu_dm_connector(new_con_state->base.connector);
7204
	struct drm_display_mode *mode = &new_crtc_state->base.mode;
7205
	int vrefresh = drm_mode_vrefresh(mode);
7206

7207
	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
7208 7209
					vrefresh >= aconnector->min_vfreq &&
					vrefresh <= aconnector->max_vfreq;
7210

7211 7212
	if (new_crtc_state->vrr_supported) {
		new_crtc_state->stream->ignore_msa_timing_param = true;
7213
		config.state = new_crtc_state->base.vrr_enabled ?
7214 7215 7216 7217 7218 7219
				VRR_STATE_ACTIVE_VARIABLE :
				VRR_STATE_INACTIVE;
		config.min_refresh_in_uhz =
				aconnector->min_vfreq * 1000000;
		config.max_refresh_in_uhz =
				aconnector->max_vfreq * 1000000;
7220
		config.vsif_supported = true;
7221
		config.btr = true;
7222 7223
	}

7224 7225
	new_crtc_state->freesync_config = config;
}
7226

7227 7228 7229 7230
static void reset_freesync_config_for_crtc(
	struct dm_crtc_state *new_crtc_state)
{
	new_crtc_state->vrr_supported = false;
7231

7232 7233
	memset(&new_crtc_state->vrr_params, 0,
	       sizeof(new_crtc_state->vrr_params));
7234 7235
	memset(&new_crtc_state->vrr_infopacket, 0,
	       sizeof(new_crtc_state->vrr_infopacket));
7236 7237
}

7238 7239 7240 7241 7242 7243 7244
static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
				struct drm_atomic_state *state,
				struct drm_crtc *crtc,
				struct drm_crtc_state *old_crtc_state,
				struct drm_crtc_state *new_crtc_state,
				bool enable,
				bool *lock_and_validation_needed)
7245
{
7246
	struct dm_atomic_state *dm_state = NULL;
7247
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
7248
	struct dc_stream_state *new_stream;
7249
	int ret = 0;
7250

7251 7252 7253 7254
	/*
	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
	 * update changed items
	 */
7255 7256 7257 7258
	struct amdgpu_crtc *acrtc = NULL;
	struct amdgpu_dm_connector *aconnector = NULL;
	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
7259

7260
	new_stream = NULL;
7261

7262 7263 7264 7265
	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
	acrtc = to_amdgpu_crtc(crtc);
	aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
7266

7267 7268 7269 7270 7271 7272 7273
	/* TODO This hack should go away */
	if (aconnector && enable) {
		/* Make sure fake sink is created in plug-in scenario */
		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
							    &aconnector->base);
		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
							    &aconnector->base);
7274

7275 7276 7277 7278
		if (IS_ERR(drm_new_conn_state)) {
			ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
			goto fail;
		}
7279

7280 7281
		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
7282

7283 7284 7285
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
			goto skip_modeset;

7286 7287 7288 7289
		new_stream = create_stream_for_sink(aconnector,
						     &new_crtc_state->mode,
						    dm_new_conn_state,
						    dm_old_crtc_state->stream);
7290

7291 7292 7293 7294 7295 7296
		/*
		 * we can have no stream on ACTION_SET if a display
		 * was disconnected during S3, in this case it is not an
		 * error, the OS will be updated after detection, and
		 * will do the right thing on next atomic commit
		 */
7297

7298 7299 7300 7301 7302 7303
		if (!new_stream) {
			DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
					__func__, acrtc->base.base.id);
			ret = -ENOMEM;
			goto fail;
		}
7304

7305
		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
7306

7307 7308 7309 7310 7311
		ret = fill_hdr_info_packet(drm_new_conn_state,
					   &new_stream->hdr_static_metadata);
		if (ret)
			goto fail;

7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322
		/*
		 * If we already removed the old stream from the context
		 * (and set the new stream to NULL) then we can't reuse
		 * the old stream even if the stream and scaling are unchanged.
		 * We'll hit the BUG_ON and black screen.
		 *
		 * TODO: Refactor this function to allow this check to work
		 * in all conditions.
		 */
		if (dm_new_crtc_state->stream &&
		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
7323 7324 7325 7326
		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
			new_crtc_state->mode_changed = false;
			DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
					 new_crtc_state->mode_changed);
7327
		}
7328
	}
7329

7330
	/* mode_changed flag may get updated above, need to check again */
7331 7332
	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
		goto skip_modeset;
7333

7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344
	DRM_DEBUG_DRIVER(
		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
		"planes_changed:%d, mode_changed:%d,active_changed:%d,"
		"connectors_changed:%d\n",
		acrtc->crtc_id,
		new_crtc_state->enable,
		new_crtc_state->active,
		new_crtc_state->planes_changed,
		new_crtc_state->mode_changed,
		new_crtc_state->active_changed,
		new_crtc_state->connectors_changed);
7345

7346 7347
	/* Remove stream for any changed/disabled CRTC */
	if (!enable) {
7348

7349 7350
		if (!dm_old_crtc_state->stream)
			goto skip_modeset;
7351

7352 7353 7354
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
7355

7356 7357
		DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
				crtc->base.id);
7358

7359 7360 7361 7362 7363 7364 7365 7366
		/* i.e. reset mode */
		if (dc_remove_stream_from_ctx(
				dm->dc,
				dm_state->context,
				dm_old_crtc_state->stream) != DC_OK) {
			ret = -EINVAL;
			goto fail;
		}
7367

7368 7369
		dc_stream_release(dm_old_crtc_state->stream);
		dm_new_crtc_state->stream = NULL;
7370

7371
		reset_freesync_config_for_crtc(dm_new_crtc_state);
7372

7373
		*lock_and_validation_needed = true;
7374

7375 7376 7377 7378 7379 7380 7381 7382
	} else {/* Add stream for any updated/enabled CRTC */
		/*
		 * Quick fix to prevent NULL pointer on new_stream when
		 * added MST connectors not found in existing crtc_state in the chained mode
		 * TODO: need to dig out the root cause of that
		 */
		if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
			goto skip_modeset;
7383

7384 7385
		if (modereset_required(new_crtc_state))
			goto skip_modeset;
7386

7387 7388
		if (modeset_required(new_crtc_state, new_stream,
				     dm_old_crtc_state->stream)) {
7389

7390
			WARN_ON(dm_new_crtc_state->stream);
7391

7392 7393 7394
			ret = dm_atomic_get_state(state, &dm_state);
			if (ret)
				goto fail;
7395

7396
			dm_new_crtc_state->stream = new_stream;
7397

7398
			dc_stream_retain(new_stream);
7399

7400 7401
			DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
						crtc->base.id);
7402

7403 7404 7405 7406 7407 7408
			if (dc_add_stream_to_ctx(
					dm->dc,
					dm_state->context,
					dm_new_crtc_state->stream) != DC_OK) {
				ret = -EINVAL;
				goto fail;
7409 7410
			}

7411 7412 7413
			*lock_and_validation_needed = true;
		}
	}
7414

7415 7416 7417 7418
skip_modeset:
	/* Release extra reference */
	if (new_stream)
		 dc_stream_release(new_stream);
7419

7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435
	/*
	 * We want to do dc stream updates that do not require a
	 * full modeset below.
	 */
	if (!(enable && aconnector && new_crtc_state->enable &&
	      new_crtc_state->active))
		return 0;
	/*
	 * Given above conditions, the dc state cannot be NULL because:
	 * 1. We're in the process of enabling CRTCs (just been added
	 *    to the dc context, or already is on the context)
	 * 2. Has a valid connector attached, and
	 * 3. Is currently active and enabled.
	 * => The dc stream state currently exists.
	 */
	BUG_ON(dm_new_crtc_state->stream == NULL);
7436

7437 7438 7439 7440
	/* Scaling or underscan settings */
	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
		update_stream_scaling_settings(
			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
7441

7442 7443 7444
	/* ABM settings */
	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;

7445 7446 7447 7448 7449 7450
	/*
	 * Color management settings. We also update color properties
	 * when a modeset is needed, to ensure it gets reprogrammed.
	 */
	if (dm_new_crtc_state->base.color_mgmt_changed ||
	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
7451
		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
7452 7453
		if (ret)
			goto fail;
7454
	}
7455

7456 7457 7458 7459
	/* Update Freesync settings. */
	get_freesync_config_for_crtc(dm_new_crtc_state,
				     dm_new_conn_state);

7460
	return ret;
7461 7462 7463 7464 7465

fail:
	if (new_stream)
		dc_stream_release(new_stream);
	return ret;
7466
}
7467

7468 7469 7470 7471 7472 7473 7474 7475 7476 7477
static bool should_reset_plane(struct drm_atomic_state *state,
			       struct drm_plane *plane,
			       struct drm_plane_state *old_plane_state,
			       struct drm_plane_state *new_plane_state)
{
	struct drm_plane *other;
	struct drm_plane_state *old_other_state, *new_other_state;
	struct drm_crtc_state *new_crtc_state;
	int i;

7478 7479 7480 7481 7482 7483 7484 7485
	/*
	 * TODO: Remove this hack once the checks below are sufficient
	 * enough to determine when we need to reset all the planes on
	 * the stream.
	 */
	if (state->allow_modeset)
		return true;

7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499
	/* Exit early if we know that we're adding or removing the plane. */
	if (old_plane_state->crtc != new_plane_state->crtc)
		return true;

	/* old crtc == new_crtc == NULL, plane not in context. */
	if (!new_plane_state->crtc)
		return false;

	new_crtc_state =
		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);

	if (!new_crtc_state)
		return true;

7500 7501 7502 7503
	/* CRTC Degamma changes currently require us to recreate planes. */
	if (new_crtc_state->color_mgmt_changed)
		return true;

7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534
	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
		return true;

	/*
	 * If there are any new primary or overlay planes being added or
	 * removed then the z-order can potentially change. To ensure
	 * correct z-order and pipe acquisition the current DC architecture
	 * requires us to remove and recreate all existing planes.
	 *
	 * TODO: Come up with a more elegant solution for this.
	 */
	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
		if (other->type == DRM_PLANE_TYPE_CURSOR)
			continue;

		if (old_other_state->crtc != new_plane_state->crtc &&
		    new_other_state->crtc != new_plane_state->crtc)
			continue;

		if (old_other_state->crtc != new_other_state->crtc)
			return true;

		/* TODO: Remove this once we can handle fast format changes. */
		if (old_other_state->fb && new_other_state->fb &&
		    old_other_state->fb->format != new_other_state->fb->format)
			return true;
	}

	return false;
}

7535 7536 7537 7538 7539 7540 7541
static int dm_update_plane_state(struct dc *dc,
				 struct drm_atomic_state *state,
				 struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state,
				 struct drm_plane_state *new_plane_state,
				 bool enable,
				 bool *lock_and_validation_needed)
7542
{
7543 7544

	struct dm_atomic_state *dm_state = NULL;
7545
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
7546
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
7547 7548
	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
7549
	bool needs_reset;
7550
	int ret = 0;
7551

7552

7553 7554 7555 7556
	new_plane_crtc = new_plane_state->crtc;
	old_plane_crtc = old_plane_state->crtc;
	dm_new_plane_state = to_dm_plane_state(new_plane_state);
	dm_old_plane_state = to_dm_plane_state(old_plane_state);
7557

7558 7559 7560
	/*TODO Implement atomic check for cursor plane */
	if (plane->type == DRM_PLANE_TYPE_CURSOR)
		return 0;
7561

7562 7563 7564
	needs_reset = should_reset_plane(state, plane, old_plane_state,
					 new_plane_state);

7565 7566
	/* Remove any changed/removed planes */
	if (!enable) {
7567
		if (!needs_reset)
7568
			return 0;
7569

7570 7571
		if (!old_plane_crtc)
			return 0;
7572

7573 7574 7575
		old_crtc_state = drm_atomic_get_old_crtc_state(
				state, old_plane_crtc);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
7576

7577 7578
		if (!dm_old_crtc_state->stream)
			return 0;
7579

7580 7581
		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, old_plane_crtc->base.id);
7582

7583 7584 7585
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			return ret;
7586

7587 7588 7589 7590 7591
		if (!dc_remove_plane_from_context(
				dc,
				dm_old_crtc_state->stream,
				dm_old_plane_state->dc_state,
				dm_state->context)) {
7592

7593 7594 7595
			ret = EINVAL;
			return ret;
		}
7596

7597

7598 7599
		dc_plane_state_release(dm_old_plane_state->dc_state);
		dm_new_plane_state->dc_state = NULL;
7600

7601
		*lock_and_validation_needed = true;
7602

7603 7604
	} else { /* Add new planes */
		struct dc_plane_state *dc_new_plane_state;
7605

7606 7607
		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
			return 0;
7608

7609 7610
		if (!new_plane_crtc)
			return 0;
7611

7612 7613
		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
7614

7615 7616
		if (!dm_new_crtc_state->stream)
			return 0;
7617

7618
		if (!needs_reset)
7619
			return 0;
7620

7621
		WARN_ON(dm_new_plane_state->dc_state);
7622

7623 7624 7625
		dc_new_plane_state = dc_create_plane_state(dc);
		if (!dc_new_plane_state)
			return -ENOMEM;
7626

7627 7628
		DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
				plane->base.id, new_plane_crtc->base.id);
7629

7630
		ret = fill_dc_plane_attributes(
7631 7632 7633 7634 7635 7636 7637 7638
			new_plane_crtc->dev->dev_private,
			dc_new_plane_state,
			new_plane_state,
			new_crtc_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
7639

7640 7641 7642 7643 7644
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret) {
			dc_plane_state_release(dc_new_plane_state);
			return ret;
		}
7645

7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657
		/*
		 * Any atomic check errors that occur after this will
		 * not need a release. The plane state will be attached
		 * to the stream, and therefore part of the atomic
		 * state. It'll be released when the atomic state is
		 * cleaned.
		 */
		if (!dc_add_plane_to_context(
				dc,
				dm_new_crtc_state->stream,
				dc_new_plane_state,
				dm_state->context)) {
7658

7659 7660 7661
			dc_plane_state_release(dc_new_plane_state);
			return -EINVAL;
		}
7662

7663
		dm_new_plane_state->dc_state = dc_new_plane_state;
7664

7665 7666 7667 7668 7669 7670
		/* Tell DC to do a full surface update every time there
		 * is a plane change. Inefficient, but works for now.
		 */
		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;

		*lock_and_validation_needed = true;
7671
	}
7672 7673


7674 7675
	return ret;
}
7676

7677
static int
7678
dm_determine_update_type_for_commit(struct amdgpu_display_manager *dm,
7679 7680 7681
				    struct drm_atomic_state *state,
				    enum surface_update_type *out_type)
{
7682
	struct dc *dc = dm->dc;
7683 7684
	struct dm_atomic_state *dm_state = NULL, *old_dm_state = NULL;
	int i, j, num_plane, ret = 0;
7685 7686
	struct drm_plane_state *old_plane_state, *new_plane_state;
	struct dm_plane_state *new_dm_plane_state, *old_dm_plane_state;
7687
	struct drm_crtc *new_plane_crtc;
7688 7689 7690 7691 7692 7693 7694
	struct drm_plane *plane;

	struct drm_crtc *crtc;
	struct drm_crtc_state *new_crtc_state, *old_crtc_state;
	struct dm_crtc_state *new_dm_crtc_state, *old_dm_crtc_state;
	struct dc_stream_status *status = NULL;

7695
	struct dc_surface_update *updates;
7696 7697
	enum surface_update_type update_type = UPDATE_TYPE_FAST;

7698 7699
	updates = kcalloc(MAX_SURFACES, sizeof(*updates), GFP_KERNEL);

7700 7701
	if (!updates) {
		DRM_ERROR("Failed to allocate plane updates\n");
7702 7703
		/* Set type to FULL to avoid crashing in DC*/
		update_type = UPDATE_TYPE_FULL;
7704
		goto cleanup;
7705
	}
7706 7707

	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
7708
		struct dc_scaling_info scaling_info;
7709 7710 7711
		struct dc_stream_update stream_update;

		memset(&stream_update, 0, sizeof(stream_update));
7712

7713 7714 7715 7716
		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
		old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
		num_plane = 0;

7717 7718 7719 7720
		if (new_dm_crtc_state->stream != old_dm_crtc_state->stream) {
			update_type = UPDATE_TYPE_FULL;
			goto cleanup;
		}
7721

7722
		if (!new_dm_crtc_state->stream)
7723
			continue;
7724

7725
		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, j) {
7726 7727 7728 7729 7730 7731
			const struct amdgpu_framebuffer *amdgpu_fb =
				to_amdgpu_framebuffer(new_plane_state->fb);
			struct dc_plane_info plane_info;
			struct dc_flip_addrs flip_addr;
			uint64_t tiling_flags;

7732 7733 7734
			new_plane_crtc = new_plane_state->crtc;
			new_dm_plane_state = to_dm_plane_state(new_plane_state);
			old_dm_plane_state = to_dm_plane_state(old_plane_state);
7735

7736 7737
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;
7738

7739 7740 7741 7742 7743
			if (new_dm_plane_state->dc_state != old_dm_plane_state->dc_state) {
				update_type = UPDATE_TYPE_FULL;
				goto cleanup;
			}

7744 7745 7746
			if (crtc != new_plane_crtc)
				continue;

7747
			updates[num_plane].surface = new_dm_plane_state->dc_state;
7748 7749 7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760

			if (new_crtc_state->mode_changed) {
				stream_update.dst = new_dm_crtc_state->stream->dst;
				stream_update.src = new_dm_crtc_state->stream->src;
			}

			if (new_crtc_state->color_mgmt_changed) {
				updates[num_plane].gamma =
						new_dm_plane_state->dc_state->gamma_correction;
				updates[num_plane].in_transfer_func =
						new_dm_plane_state->dc_state->in_transfer_func;
				stream_update.gamut_remap =
						&new_dm_crtc_state->stream->gamut_remap_matrix;
7761 7762
				stream_update.output_csc_transform =
						&new_dm_crtc_state->stream->csc_color_matrix;
7763 7764
				stream_update.out_transfer_func =
						new_dm_crtc_state->stream->out_transfer_func;
7765 7766
			}

7767 7768 7769 7770 7771 7772 7773
			ret = fill_dc_scaling_info(new_plane_state,
						   &scaling_info);
			if (ret)
				goto cleanup;

			updates[num_plane].scaling_info = &scaling_info;

7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791
			if (amdgpu_fb) {
				ret = get_fb_info(amdgpu_fb, &tiling_flags);
				if (ret)
					goto cleanup;

				memset(&flip_addr, 0, sizeof(flip_addr));

				ret = fill_dc_plane_info_and_addr(
					dm->adev, new_plane_state, tiling_flags,
					&plane_info,
					&flip_addr.address);
				if (ret)
					goto cleanup;

				updates[num_plane].plane_info = &plane_info;
				updates[num_plane].flip_addr = &flip_addr;
			}

7792 7793 7794 7795 7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809
			num_plane++;
		}

		if (num_plane == 0)
			continue;

		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto cleanup;

		old_dm_state = dm_atomic_get_old_state(state);
		if (!old_dm_state) {
			ret = -EINVAL;
			goto cleanup;
		}

		status = dc_stream_get_status_from_state(old_dm_state->context,
							 new_dm_crtc_state->stream);
7810
		stream_update.stream = new_dm_crtc_state->stream;
7811 7812 7813 7814 7815
		/*
		 * TODO: DC modifies the surface during this call so we need
		 * to lock here - find a way to do this without locking.
		 */
		mutex_lock(&dm->dc_lock);
7816 7817
		update_type = dc_check_update_surfaces_for_stream(dc, updates, num_plane,
								  &stream_update, status);
7818
		mutex_unlock(&dm->dc_lock);
7819 7820

		if (update_type > UPDATE_TYPE_MED) {
7821
			update_type = UPDATE_TYPE_FULL;
7822
			goto cleanup;
7823 7824 7825
		}
	}

7826
cleanup:
7827 7828
	kfree(updates);

7829 7830
	*out_type = update_type;
	return ret;
7831
}
7832

7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857
/**
 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
 * @dev: The DRM device
 * @state: The atomic state to commit
 *
 * Validate that the given atomic state is programmable by DC into hardware.
 * This involves constructing a &struct dc_state reflecting the new hardware
 * state we wish to commit, then querying DC to see if it is programmable. It's
 * important not to modify the existing DC state. Otherwise, atomic_check
 * may unexpectedly commit hardware changes.
 *
 * When validating the DC state, it's important that the right locks are
 * acquired. For full updates case which removes/adds/updates streams on one
 * CRTC while flipping on another CRTC, acquiring global lock will guarantee
 * that any such full update commit will wait for completion of any outstanding
 * flip using DRMs synchronization events. See
 * dm_determine_update_type_for_commit()
 *
 * Note that DM adds the affected connectors for all CRTCs in state, when that
 * might not seem necessary. This is because DC stream creation requires the
 * DC sink, which is tied to the DRM connector state. Cleaning this up should
 * be possible but non-trivial - a possible TODO item.
 *
 * Return: -Error code if validation failed.
 */
7858 7859
static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state)
7860 7861
{
	struct amdgpu_device *adev = dev->dev_private;
7862
	struct dm_atomic_state *dm_state = NULL;
7863 7864
	struct dc *dc = adev->dm.dc;
	struct drm_connector *connector;
7865
	struct drm_connector_state *old_con_state, *new_con_state;
7866
	struct drm_crtc *crtc;
7867
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
7868 7869
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
7870 7871 7872
	enum surface_update_type update_type = UPDATE_TYPE_FAST;
	enum surface_update_type overall_update_type = UPDATE_TYPE_FAST;

7873
	int ret, i;
7874

7875 7876 7877 7878 7879 7880 7881
	/*
	 * This bool will be set for true for any modeset/reset
	 * or plane update which implies non fast surface update.
	 */
	bool lock_and_validation_needed = false;

	ret = drm_atomic_helper_check_modeset(dev, state);
7882 7883
	if (ret)
		goto fail;
7884

7885 7886
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
7887
		    !new_crtc_state->color_mgmt_changed &&
7888
		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled)
7889
			continue;
7890

7891 7892
		if (!new_crtc_state->enable)
			continue;
7893

7894 7895 7896
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			return ret;
7897

7898 7899 7900
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
7901 7902
	}

7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935 7936 7937 7938
	/*
	 * Add all primary and overlay planes on the CRTC to the state
	 * whenever a plane is enabled to maintain correct z-ordering
	 * and to enable fast surface updates.
	 */
	drm_for_each_crtc(crtc, dev) {
		bool modified = false;

		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			if (new_plane_state->crtc == crtc ||
			    old_plane_state->crtc == crtc) {
				modified = true;
				break;
			}
		}

		if (!modified)
			continue;

		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
			if (plane->type == DRM_PLANE_TYPE_CURSOR)
				continue;

			new_plane_state =
				drm_atomic_get_plane_state(state, plane);

			if (IS_ERR(new_plane_state)) {
				ret = PTR_ERR(new_plane_state);
				goto fail;
			}
		}
	}

7939
	/* Remove exiting planes if they are modified */
7940 7941 7942 7943 7944 7945 7946 7947
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    false,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
7948 7949 7950
	}

	/* Disable all crtcs which require disable */
7951 7952 7953 7954 7955 7956 7957 7958
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   false,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
7959 7960 7961
	}

	/* Enable all crtcs which require enable */
7962 7963 7964 7965 7966 7967 7968 7969
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		ret = dm_update_crtc_state(&adev->dm, state, crtc,
					   old_crtc_state,
					   new_crtc_state,
					   true,
					   &lock_and_validation_needed);
		if (ret)
			goto fail;
7970 7971 7972
	}

	/* Add new/modified planes */
7973 7974 7975 7976 7977 7978 7979 7980
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
		ret = dm_update_plane_state(dc, state, plane,
					    old_plane_state,
					    new_plane_state,
					    true,
					    &lock_and_validation_needed);
		if (ret)
			goto fail;
7981 7982
	}

7983 7984 7985 7986
	/* Run this here since we want to validate the streams we created */
	ret = drm_atomic_helper_check_planes(dev, state);
	if (ret)
		goto fail;
7987

7988 7989 7990 7991 7992
	/* Perform validation of MST topology in the state*/
	ret = drm_dp_mst_atomic_check(state);
	if (ret)
		goto fail;

7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012
	if (state->legacy_cursor_update) {
		/*
		 * This is a fast cursor update coming from the plane update
		 * helper, check if it can be done asynchronously for better
		 * performance.
		 */
		state->async_update =
			!drm_atomic_helper_async_check(dev, state);

		/*
		 * Skip the remaining global validation if this is an async
		 * update. Cursor updates can be done without affecting
		 * state or bandwidth calcs and this avoids the performance
		 * penalty of locking the private state object and
		 * allocating a new dc_state.
		 */
		if (state->async_update)
			return 0;
	}

L
Leo (Sunpeng) Li 已提交
8013
	/* Check scaling and underscan changes*/
8014
	/* TODO Removed scaling changes validation due to inability to commit
8015 8016 8017
	 * new stream into context w\o causing full reset. Need to
	 * decide how to handle.
	 */
8018
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
8019 8020 8021
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
8022 8023

		/* Skip any modesets/resets */
8024 8025
		if (!acrtc || drm_atomic_crtc_needs_modeset(
				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
8026 8027
			continue;

8028
		/* Skip any thing not scale or underscan changes */
8029
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
8030 8031
			continue;

8032
		overall_update_type = UPDATE_TYPE_FULL;
8033 8034 8035
		lock_and_validation_needed = true;
	}

8036
	ret = dm_determine_update_type_for_commit(&adev->dm, state, &update_type);
8037 8038
	if (ret)
		goto fail;
8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050

	if (overall_update_type < update_type)
		overall_update_type = update_type;

	/*
	 * lock_and_validation_needed was an old way to determine if we need to set
	 * the global lock. Leaving it in to check if we broke any corner cases
	 * lock_and_validation_needed true = UPDATE_TYPE_FULL or UPDATE_TYPE_MED
	 * lock_and_validation_needed false = UPDATE_TYPE_FAST
	 */
	if (lock_and_validation_needed && overall_update_type <= UPDATE_TYPE_FAST)
		WARN(1, "Global lock should be Set, overall_update_type should be UPDATE_TYPE_MED or UPDATE_TYPE_FULL");
8051

8052
	if (overall_update_type > UPDATE_TYPE_FAST) {
8053 8054 8055
		ret = dm_atomic_get_state(state, &dm_state);
		if (ret)
			goto fail;
8056 8057 8058 8059

		ret = do_aquire_global_lock(dev, state);
		if (ret)
			goto fail;
8060

8061
		if (dc_validate_global_state(dc, dm_state->context, false) != DC_OK) {
8062 8063 8064
			ret = -EINVAL;
			goto fail;
		}
8065
	} else {
8066
		/*
8067 8068 8069 8070 8071 8072
		 * The commit is a fast update. Fast updates shouldn't change
		 * the DC context, affect global validation, and can have their
		 * commit work done in parallel with other commits not touching
		 * the same resource. If we have a new DC context as part of
		 * the DM atomic state from validation we need to free it and
		 * retain the existing one instead.
8073
		 */
8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087
		struct dm_atomic_state *new_dm_state, *old_dm_state;

		new_dm_state = dm_atomic_get_new_state(state);
		old_dm_state = dm_atomic_get_old_state(state);

		if (new_dm_state && old_dm_state) {
			if (new_dm_state->context)
				dc_release_state(new_dm_state->context);

			new_dm_state->context = old_dm_state->context;

			if (old_dm_state->context)
				dc_retain_state(old_dm_state->context);
		}
8088 8089
	}

8090 8091 8092 8093 8094 8095
	/* Store the overall update type for use later in atomic check. */
	for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) {
		struct dm_crtc_state *dm_new_crtc_state =
			to_dm_crtc_state(new_crtc_state);

		dm_new_crtc_state->update_type = (int)overall_update_type;
8096 8097 8098 8099 8100 8101 8102 8103
	}

	/* Must be success */
	WARN_ON(ret);
	return ret;

fail:
	if (ret == -EDEADLK)
8104
		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
8105
	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
8106
		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
8107
	else
8108
		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
8109 8110 8111 8112

	return ret;
}

8113 8114
static bool is_dp_capable_without_timing_msa(struct dc *dc,
					     struct amdgpu_dm_connector *amdgpu_dm_connector)
8115 8116 8117 8118
{
	uint8_t dpcd_data;
	bool capable = false;

8119
	if (amdgpu_dm_connector->dc_link &&
8120 8121
		dm_helpers_dp_read_dpcd(
				NULL,
8122
				amdgpu_dm_connector->dc_link,
8123 8124 8125 8126 8127 8128 8129 8130
				DP_DOWN_STREAM_PORT_COUNT,
				&dpcd_data,
				sizeof(dpcd_data))) {
		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
	}

	return capable;
}
8131 8132
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid)
8133 8134 8135 8136 8137 8138
{
	int i;
	bool edid_check_required;
	struct detailed_timing *timing;
	struct detailed_non_pixel *data;
	struct detailed_data_monitor_range *range;
8139 8140
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
8141
	struct dm_connector_state *dm_con_state = NULL;
8142 8143 8144

	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
8145
	bool freesync_capable = false;
8146

8147 8148
	if (!connector->state) {
		DRM_ERROR("%s - Connector has no state", __func__);
8149
		goto update;
8150 8151
	}

8152 8153 8154 8155 8156 8157 8158
	if (!edid) {
		dm_con_state = to_dm_connector_state(connector->state);

		amdgpu_dm_connector->min_vfreq = 0;
		amdgpu_dm_connector->max_vfreq = 0;
		amdgpu_dm_connector->pixel_clock_mhz = 0;

8159
		goto update;
8160 8161
	}

8162 8163
	dm_con_state = to_dm_connector_state(connector->state);

8164
	edid_check_required = false;
8165
	if (!amdgpu_dm_connector->dc_sink) {
8166
		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
8167
		goto update;
8168 8169
	}
	if (!adev->dm.freesync_module)
8170
		goto update;
8171 8172 8173 8174
	/*
	 * if edid non zero restrict freesync only for dp and edp
	 */
	if (edid) {
8175 8176
		if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
			|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
8177 8178
			edid_check_required = is_dp_capable_without_timing_msa(
						adev->dm.dc,
8179
						amdgpu_dm_connector);
8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202
		}
	}
	if (edid_check_required == true && (edid->version > 1 ||
	   (edid->version == 1 && edid->revision > 1))) {
		for (i = 0; i < 4; i++) {

			timing	= &edid->detailed_timings[i];
			data	= &timing->data.other_data;
			range	= &data->data.range;
			/*
			 * Check if monitor has continuous frequency mode
			 */
			if (data->type != EDID_DETAIL_MONITOR_RANGE)
				continue;
			/*
			 * Check for flag range limits only. If flag == 1 then
			 * no additional timing information provided.
			 * Default GTF, GTF Secondary curve and CVT are not
			 * supported
			 */
			if (range->flags != 1)
				continue;

8203 8204 8205
			amdgpu_dm_connector->min_vfreq = range->min_vfreq;
			amdgpu_dm_connector->max_vfreq = range->max_vfreq;
			amdgpu_dm_connector->pixel_clock_mhz =
8206 8207 8208 8209
				range->pixel_clock_mhz * 10;
			break;
		}

8210
		if (amdgpu_dm_connector->max_vfreq -
8211 8212
		    amdgpu_dm_connector->min_vfreq > 10) {

8213
			freesync_capable = true;
8214 8215
		}
	}
8216 8217 8218 8219 8220 8221 8222 8223

update:
	if (dm_con_state)
		dm_con_state->freesync_capable = freesync_capable;

	if (connector->vrr_capable_property)
		drm_connector_set_vrr_capable_property(connector,
						       freesync_capable);
8224 8225
}

R
Roman Li 已提交
8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314
static void amdgpu_dm_set_psr_caps(struct dc_link *link)
{
	uint8_t dpcd_data[EDP_PSR_RECEIVER_CAP_SIZE];

	if (!(link->connector_signal & SIGNAL_TYPE_EDP))
		return;
	if (link->type == dc_connection_none)
		return;
	if (dm_helpers_dp_read_dpcd(NULL, link, DP_PSR_SUPPORT,
					dpcd_data, sizeof(dpcd_data))) {
		link->psr_feature_enabled = dpcd_data[0] ? true:false;
		DRM_INFO("PSR support:%d\n", link->psr_feature_enabled);
	}
}

/*
 * amdgpu_dm_link_setup_psr() - configure psr link
 * @stream: stream state
 *
 * Return: true if success
 */
static bool amdgpu_dm_link_setup_psr(struct dc_stream_state *stream)
{
	struct dc_link *link = NULL;
	struct psr_config psr_config = {0};
	struct psr_context psr_context = {0};
	struct dc *dc = NULL;
	bool ret = false;

	if (stream == NULL)
		return false;

	link = stream->link;
	dc = link->ctx->dc;

	psr_config.psr_version = dc->res_pool->dmcu->dmcu_version.psr_version;

	if (psr_config.psr_version > 0) {
		psr_config.psr_exit_link_training_required = 0x1;
		psr_config.psr_frame_capture_indication_req = 0;
		psr_config.psr_rfb_setup_time = 0x37;
		psr_config.psr_sdp_transmit_line_num_deadline = 0x20;
		psr_config.allow_smu_optimizations = 0x0;

		ret = dc_link_setup_psr(link, stream, &psr_config, &psr_context);

	}
	DRM_DEBUG_DRIVER("PSR link: %d\n",	link->psr_feature_enabled);

	return ret;
}

/*
 * amdgpu_dm_psr_enable() - enable psr f/w
 * @stream: stream state
 *
 * Return: true if success
 */
bool amdgpu_dm_psr_enable(struct dc_stream_state *stream)
{
	struct dc_link *link = stream->link;
	struct dc_static_screen_events triggers = {0};

	DRM_DEBUG_DRIVER("Enabling psr...\n");

	triggers.cursor_update = true;
	triggers.overlay_update = true;
	triggers.surface_update = true;

	dc_stream_set_static_screen_events(link->ctx->dc,
					   &stream, 1,
					   &triggers);

	return dc_link_set_psr_allow_active(link, true, false);
}

/*
 * amdgpu_dm_psr_disable() - disable psr f/w
 * @stream:  stream state
 *
 * Return: true if success
 */
static bool amdgpu_dm_psr_disable(struct dc_stream_state *stream)
{

	DRM_DEBUG_DRIVER("Disabling psr...\n");

	return dc_link_set_psr_allow_active(stream->link, false, true);
}