“6a600fc9b5938ed97d11f301d0656ffc3ec5ec81”上不存在“git@gitcode.net:dcloud/uni-starter.git”
amdgpu_device.c 154.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/power_supply.h>
29
#include <linux/kthread.h>
30
#include <linux/module.h>
A
Alex Deucher 已提交
31 32
#include <linux/console.h>
#include <linux/slab.h>
33
#include <linux/iommu.h>
34

35
#include <drm/drm_atomic_helper.h>
36
#include <drm/drm_probe_helper.h>
A
Alex Deucher 已提交
37 38 39 40 41
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
42
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
43 44 45
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
46
#include "amdgpu_atomfirmware.h"
47
#include "amd_pcie.h"
K
Ken Wang 已提交
48 49 50
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
51 52 53
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
54
#include "vi.h"
55
#include "soc15.h"
56
#include "nv.h"
A
Alex Deucher 已提交
57
#include "bif/bif_4_1_d.h"
58
#include <linux/pci.h>
59
#include <linux/firmware.h>
60
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
61

62
#include "amdgpu_amdkfd.h"
63
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
64

65
#include "amdgpu_xgmi.h"
66
#include "amdgpu_ras.h"
J
Jonathan Kim 已提交
67
#include "amdgpu_pmu.h"
68
#include "amdgpu_fru_eeprom.h"
69
#include "amdgpu_reset.h"
70

71
#include <linux/suspend.h>
72
#include <drm/task_barrier.h>
73
#include <linux/pm_runtime.h>
74

75 76
#include <drm/drm_drv.h>

77
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
78
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
79
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
80
MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
81
MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
82
MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
83
MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
84
MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
85
MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
86
MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
87
MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin");
88
MODULE_FIRMWARE("amdgpu/yellow_carp_gpu_info.bin");
89

90 91
#define AMDGPU_RESUME_MS		2000

92
const char *amdgpu_asic_name[] = {
93 94 95 96 97
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
98 99 100 101 102 103 104
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
105
	"FIJI",
A
Alex Deucher 已提交
106
	"CARRIZO",
S
Samuel Li 已提交
107
	"STONEY",
108 109
	"POLARIS10",
	"POLARIS11",
110
	"POLARIS12",
L
Leo Liu 已提交
111
	"VEGAM",
K
Ken Wang 已提交
112
	"VEGA10",
113
	"VEGA12",
114
	"VEGA20",
115
	"RAVEN",
L
Le Ma 已提交
116
	"ARCTURUS",
117
	"RENOIR",
L
Le Ma 已提交
118
	"ALDEBARAN",
H
Huang Rui 已提交
119
	"NAVI10",
120
	"CYAN_SKILLFISH",
X
Xiaojie Yuan 已提交
121
	"NAVI14",
X
Xiaojie Yuan 已提交
122
	"NAVI12",
123
	"SIENNA_CICHLID",
124
	"NAVY_FLOUNDER",
125
	"VANGOGH",
126
	"DIMGREY_CAVEFISH",
127
	"BEIGE_GOBY",
128
	"YELLOW_CARP",
129
	"IP DISCOVERY",
A
Alex Deucher 已提交
130 131 132
	"LAST",
};

133 134 135 136 137 138 139 140 141 142 143 144 145
/**
 * DOC: pcie_replay_count
 *
 * The amdgpu driver provides a sysfs API for reporting the total number
 * of PCIe replays (NAKs)
 * The file pcie_replay_count is used for this and returns the total
 * number of replays as a sum of the NAKs generated and NAKs received
 */

static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
146
	struct amdgpu_device *adev = drm_to_adev(ddev);
147 148
	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);

149
	return sysfs_emit(buf, "%llu\n", cnt);
150 151 152 153 154
}

static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
		amdgpu_device_get_pcie_replay_count, NULL);

155 156
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

157 158 159 160 161 162 163 164 165 166 167 168 169 170
/**
 * DOC: product_name
 *
 * The amdgpu driver provides a sysfs API for reporting the product name
 * for the device
 * The file serial_number is used for this and returns the product name
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_name(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
171
	struct amdgpu_device *adev = drm_to_adev(ddev);
172

173
	return sysfs_emit(buf, "%s\n", adev->product_name);
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
}

static DEVICE_ATTR(product_name, S_IRUGO,
		amdgpu_device_get_product_name, NULL);

/**
 * DOC: product_number
 *
 * The amdgpu driver provides a sysfs API for reporting the part number
 * for the device
 * The file serial_number is used for this and returns the part number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
193
	struct amdgpu_device *adev = drm_to_adev(ddev);
194

195
	return sysfs_emit(buf, "%s\n", adev->product_number);
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
}

static DEVICE_ATTR(product_number, S_IRUGO,
		amdgpu_device_get_product_number, NULL);

/**
 * DOC: serial_number
 *
 * The amdgpu driver provides a sysfs API for reporting the serial number
 * for the device
 * The file serial_number is used for this and returns the serial number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_serial_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
215
	struct amdgpu_device *adev = drm_to_adev(ddev);
216

217
	return sysfs_emit(buf, "%s\n", adev->serial);
218 219 220 221 222
}

static DEVICE_ATTR(serial_number, S_IRUGO,
		amdgpu_device_get_serial_number, NULL);

223
/**
224
 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
225 226 227
 *
 * @dev: drm_device pointer
 *
228
 * Returns true if the device is a dGPU with ATPX power control,
229 230
 * otherwise return false.
 */
231
bool amdgpu_device_supports_px(struct drm_device *dev)
232 233 234
{
	struct amdgpu_device *adev = drm_to_adev(dev);

235
	if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
236 237 238 239
		return true;
	return false;
}

240
/**
241
 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
242 243 244
 *
 * @dev: drm_device pointer
 *
245
 * Returns true if the device is a dGPU with ACPI power control,
246 247
 * otherwise return false.
 */
248
bool amdgpu_device_supports_boco(struct drm_device *dev)
A
Alex Deucher 已提交
249
{
250
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
251

252 253
	if (adev->has_pr3 ||
	    ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
A
Alex Deucher 已提交
254 255 256 257
		return true;
	return false;
}

258 259 260 261 262 263 264 265 266 267
/**
 * amdgpu_device_supports_baco - Does the device support BACO
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device supporte BACO,
 * otherwise return false.
 */
bool amdgpu_device_supports_baco(struct drm_device *dev)
{
268
	struct amdgpu_device *adev = drm_to_adev(dev);
269 270 271 272

	return amdgpu_asic_supports_baco(adev);
}

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
/**
 * amdgpu_device_supports_smart_shift - Is the device dGPU with
 * smart shift support
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device is a dGPU with Smart Shift support,
 * otherwise returns false.
 */
bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
{
	return (amdgpu_device_supports_boco(dev) &&
		amdgpu_acpi_is_power_shift_control_supported());
}

288 289 290 291
/*
 * VRAM access helper functions
 */

292
/**
293
 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
294 295 296 297 298 299 300
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
301 302
void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
			     void *buf, size_t size, bool write)
303 304
{
	unsigned long flags;
305 306
	uint32_t hi = ~0, tmp = 0;
	uint32_t *data = buf;
307
	uint64_t last;
308
	int idx;
309

310
	if (!drm_dev_enter(adev_to_drm(adev), &idx))
311
		return;
312

313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));

	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
	for (last = pos + size; pos < last; pos += 4) {
		tmp = pos >> 31;

		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
		if (tmp != hi) {
			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
			hi = tmp;
		}
		if (write)
			WREG32_NO_KIQ(mmMM_DATA, *data++);
		else
			*data++ = RREG32_NO_KIQ(mmMM_DATA);
	}

	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	drm_dev_exit(idx);
}

/**
335
 * amdgpu_device_aper_access - access vram by vram aperature
336 337 338 339 340 341 342 343 344 345 346 347
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 *
 * The return value means how many bytes have been transferred.
 */
size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
				 void *buf, size_t size, bool write)
{
348
#ifdef CONFIG_64BIT
349 350 351 352 353 354 355
	void __iomem *addr;
	size_t count = 0;
	uint64_t last;

	if (!adev->mman.aper_base_kaddr)
		return 0;

356 357
	last = min(pos + size, adev->gmc.visible_vram_size);
	if (last > pos) {
358 359
		addr = adev->mman.aper_base_kaddr + pos;
		count = last - pos;
360 361 362 363

		if (write) {
			memcpy_toio(addr, buf, count);
			mb();
364
			amdgpu_device_flush_hdp(adev, NULL);
365
		} else {
366
			amdgpu_device_invalidate_hdp(adev, NULL);
367 368 369 370 371
			mb();
			memcpy_fromio(buf, addr, count);
		}

	}
372 373 374 375

	return count;
#else
	return 0;
376
#endif
377
}
378

379 380 381 382 383 384 385 386 387 388 389 390 391
/**
 * amdgpu_device_vram_access - read/write a buffer in vram
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       void *buf, size_t size, bool write)
{
	size_t count;
392

393 394 395 396 397 398 399 400
	/* try to using vram apreature to access vram first */
	count = amdgpu_device_aper_access(adev, pos, buf, size, write);
	size -= count;
	if (size) {
		/* using MM to access rest vram */
		pos += count;
		buf += count;
		amdgpu_device_mm_access(adev, pos, buf, size, write);
401 402 403
	}
}

A
Alex Deucher 已提交
404
/*
405
 * register access helper functions.
A
Alex Deucher 已提交
406
 */
407 408 409 410

/* Check if hw access should be skipped because of hotplug or device error */
bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
{
411
	if (adev->no_hw_access)
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
		return true;

#ifdef CONFIG_LOCKDEP
	/*
	 * This is a bit complicated to understand, so worth a comment. What we assert
	 * here is that the GPU reset is not running on another thread in parallel.
	 *
	 * For this we trylock the read side of the reset semaphore, if that succeeds
	 * we know that the reset is not running in paralell.
	 *
	 * If the trylock fails we assert that we are either already holding the read
	 * side of the lock or are the reset thread itself and hold the write side of
	 * the lock.
	 */
	if (in_task()) {
		if (down_read_trylock(&adev->reset_sem))
			up_read(&adev->reset_sem);
		else
			lockdep_assert_held(&adev->reset_sem);
	}
#endif
	return false;
}

436
/**
437
 * amdgpu_device_rreg - read a memory mapped IO or indirect register
438 439 440 441 442 443 444
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
445 446
uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
			    uint32_t reg, uint32_t acc_flags)
A
Alex Deucher 已提交
447
{
448 449
	uint32_t ret;

450
	if (amdgpu_device_skip_hw_access(adev))
451 452
		return 0;

453 454 455 456 457 458 459 460 461 462 463
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
		    down_read_trylock(&adev->reset_sem)) {
			ret = amdgpu_kiq_rreg(adev, reg);
			up_read(&adev->reset_sem);
		} else {
			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		ret = adev->pcie_rreg(adev, reg * 4);
464
	}
465

466
	trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
467

468
	return ret;
A
Alex Deucher 已提交
469 470
}

471 472 473 474 475 476
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

477 478 479 480 481 482 483 484
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
485 486
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
{
487
	if (amdgpu_device_skip_hw_access(adev))
488 489
		return 0;

490 491 492 493 494 495 496 497 498 499 500
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
501 502 503 504 505 506 507 508 509
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
510 511
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
{
512
	if (amdgpu_device_skip_hw_access(adev))
513 514
		return;

515 516 517 518 519 520
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

521
/**
522
 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
523 524 525 526 527 528 529 530
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
531 532 533
void amdgpu_device_wreg(struct amdgpu_device *adev,
			uint32_t reg, uint32_t v,
			uint32_t acc_flags)
A
Alex Deucher 已提交
534
{
535
	if (amdgpu_device_skip_hw_access(adev))
536 537
		return;

538 539 540 541 542 543 544 545 546 547 548
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
		    down_read_trylock(&adev->reset_sem)) {
			amdgpu_kiq_wreg(adev, reg, v);
			up_read(&adev->reset_sem);
		} else {
			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		adev->pcie_wreg(adev, reg * 4, v);
549
	}
550

551
	trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
M
Monk Liu 已提交
552
}
A
Alex Deucher 已提交
553

Y
Yann Dirson 已提交
554
/**
555
 * amdgpu_mm_wreg_mmio_rlc -  write register either with direct/indirect mmio or with RLC path if in range
M
Monk Liu 已提交
556 557
 *
 * this function is invoked only the debugfs register access
Y
Yann Dirson 已提交
558
 */
559 560
void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
			     uint32_t reg, uint32_t v)
M
Monk Liu 已提交
561
{
562
	if (amdgpu_device_skip_hw_access(adev))
563 564
		return;

M
Monk Liu 已提交
565
	if (amdgpu_sriov_fullaccess(adev) &&
566 567
	    adev->gfx.rlc.funcs &&
	    adev->gfx.rlc.funcs->is_rlcg_access_range) {
M
Monk Liu 已提交
568
		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
569
			return adev->gfx.rlc.funcs->sriov_wreg(adev, reg, v, 0, 0);
570 571
	} else if ((reg * 4) >= adev->rmmio_size) {
		adev->pcie_wreg(adev, reg * 4, v);
572 573
	} else {
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
574
	}
A
Alex Deucher 已提交
575 576 577 578 579 580 581 582 583 584 585 586 587
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
588
	if (amdgpu_device_skip_hw_access(adev))
589 590
		return 0;

A
Alex Deucher 已提交
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
611
	if (amdgpu_device_skip_hw_access(adev))
612 613
		return;

A
Alex Deucher 已提交
614 615 616 617 618 619 620
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

621 622 623 624 625 626 627 628 629 630 631
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
632
	if (amdgpu_device_skip_hw_access(adev))
633 634
		return 0;

635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
655
	if (amdgpu_device_skip_hw_access(adev))
656 657
		return;

658 659 660 661 662 663 664
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

665 666 667 668 669 670
/**
 * amdgpu_device_indirect_rreg - read an indirect register
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
671
 * @reg_addr: indirect register address to read from
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
 *
 * Returns the value of indirect register @reg_addr
 */
u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
				u32 pcie_index, u32 pcie_data,
				u32 reg_addr)
{
	unsigned long flags;
	u32 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
702
 * @reg_addr: indirect register address to read from
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
 *
 * Returns the value of indirect register @reg_addr
 */
u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
				  u32 pcie_index, u32 pcie_data,
				  u32 reg_addr)
{
	unsigned long flags;
	u64 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* read low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	/* read high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	r |= ((u64)readl(pcie_data_offset) << 32);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_wreg - write an indirect register address
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
				 u32 pcie_index, u32 pcie_data,
				 u32 reg_addr, u32 reg_data)
{
	unsigned long flags;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel(reg_data, pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

/**
 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
				   u32 pcie_index, u32 pcie_data,
				   u32 reg_addr, u64 reg_data)
{
	unsigned long flags;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* write low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
	readl(pcie_data_offset);
	/* write high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data >> 32), pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

A
Alex Deucher 已提交
796 797 798
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
799
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
816
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
817 818 819 820 821 822 823 824 825 826 827 828 829
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

830 831 832
/**
 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
 *
833
 * @adev: amdgpu_device pointer
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg64 - dummy reg write function
 *
850
 * @adev: amdgpu_device pointer
851 852 853 854 855 856 857 858 859 860 861 862 863
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
{
	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
		  reg, v);
	BUG();
}

A
Alex Deucher 已提交
864 865 866
/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
867
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
887
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

904 905 906
/**
 * amdgpu_device_asic_init - Wrapper for atom asic_init
 *
907
 * @adev: amdgpu_device pointer
908 909 910 911 912 913 914 915 916 917
 *
 * Does any asic specific work and then calls atom asic init.
 */
static int amdgpu_device_asic_init(struct amdgpu_device *adev)
{
	amdgpu_asic_pre_asic_init(adev);

	return amdgpu_atom_asic_init(adev->mode_info.atom_context);
}

918 919 920
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
921
 * @adev: amdgpu_device pointer
922 923 924 925
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
926
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
927
{
928 929 930 931 932
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
933 934
}

935 936 937
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
938
 * @adev: amdgpu_device pointer
939 940 941
 *
 * Frees the VRAM scratch page.
 */
942
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
943
{
944
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
945 946 947
}

/**
948
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
949 950 951 952 953 954 955 956
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
957 958 959
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
977 978 979 980
			if (adev->family >= AMDGPU_FAMILY_AI)
				tmp |= (or_mask & and_mask);
			else
				tmp |= or_mask;
A
Alex Deucher 已提交
981 982 983 984 985
		}
		WREG32(reg, tmp);
	}
}

986 987 988 989 990 991 992 993
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
994
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
995 996 997 998
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
/**
 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
 */
int amdgpu_device_pci_reset(struct amdgpu_device *adev)
{
	return pci_reset_function(adev->pdev);
}

A
Alex Deucher 已提交
1011 1012 1013 1014
/*
 * GPU doorbell aperture helpers function.
 */
/**
1015
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
1016 1017 1018 1019 1020 1021
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
1022
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1023
{
1024

1025 1026 1027 1028 1029 1030 1031 1032 1033
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

1034 1035 1036
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

1037 1038
	amdgpu_asic_init_doorbell_index(adev);

A
Alex Deucher 已提交
1039 1040 1041 1042
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

1043
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
1044
					     adev->doorbell_index.max_assignment+1);
A
Alex Deucher 已提交
1045 1046 1047
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

1048
	/* For Vega, reserve and map two pages on doorbell BAR since SDMA
1049 1050 1051 1052
	 * paging queue doorbell use the second page. The
	 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
	 * doorbells are in the first page. So with paging queue enabled,
	 * the max num_doorbells should + 1 page (0x400 in dword)
1053 1054
	 */
	if (adev->asic_type >= CHIP_VEGA10)
1055
		adev->doorbell.num_doorbells += 0x400;
1056

1057 1058 1059 1060
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
1061 1062 1063 1064 1065 1066
		return -ENOMEM;

	return 0;
}

/**
1067
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
1068 1069 1070 1071 1072
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
1073
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1074 1075 1076 1077 1078
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

1079

A
Alex Deucher 已提交
1080 1081

/*
1082
 * amdgpu_device_wb_*()
1083
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
1084
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
1085 1086 1087
 */

/**
1088
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
1089 1090 1091 1092 1093 1094
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
1095
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1096 1097
{
	if (adev->wb.wb_obj) {
1098 1099 1100
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1101 1102 1103 1104 1105
		adev->wb.wb_obj = NULL;
	}
}

/**
Y
Yann Dirson 已提交
1106
 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
1107 1108 1109
 *
 * @adev: amdgpu_device pointer
 *
1110
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
1111 1112 1113
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
1114
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1115 1116 1117 1118
{
	int r;

	if (adev->wb.wb_obj == NULL) {
1119 1120
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1121 1122 1123
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1124 1125 1126 1127 1128 1129 1130 1131 1132
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
1133
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
1134 1135 1136 1137 1138 1139
	}

	return 0;
}

/**
1140
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
1141 1142 1143 1144 1145 1146 1147
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
1148
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
1149 1150 1151
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

1152
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
1153
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
1154
		*wb = offset << 3; /* convert to dw offset */
1155 1156 1157 1158 1159 1160
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
1161
/**
1162
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
1163 1164 1165 1166 1167 1168
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
1169
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
1170
{
M
Monk Liu 已提交
1171
	wb >>= 3;
A
Alex Deucher 已提交
1172
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
1173
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
1174 1175
}

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
1187
	int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1188 1189 1190
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
1191 1192 1193
	u16 cmd;
	int r;

1194 1195 1196 1197
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

1198 1199 1200 1201 1202
	/* skip if the bios has already enabled large BAR */
	if (adev->gmc.real_vram_size &&
	    (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
		return 0;

1203 1204 1205 1206 1207 1208
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
1209
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1210 1211 1212 1213 1214 1215 1216 1217
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

1218 1219 1220 1221
	/* Limit the BAR size to what is available */
	rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
			rbar_size);

1222 1223 1224 1225 1226 1227
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
1228
	amdgpu_device_doorbell_fini(adev);
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
1245
	r = amdgpu_device_doorbell_init(adev);
1246 1247 1248 1249 1250 1251 1252
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
1253

A
Alex Deucher 已提交
1254 1255 1256 1257
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
1258
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
1259 1260 1261
 *
 * @adev: amdgpu_device pointer
 *
1262 1263 1264
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
1265
 */
A
Alex Deucher 已提交
1266
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1267 1268 1269
{
	uint32_t reg;

1270 1271 1272 1273
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
1274 1275 1276 1277
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
1288 1289
			if (fw_ver < 0x00160e00)
				return true;
1290 1291
		}
	}
1292

1293 1294 1295 1296
	/* Don't post if we need to reset whole hive on init */
	if (adev->gmc.xgmi.pending_reset)
		return false;

1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
1313 1314
}

A
Alex Deucher 已提交
1315 1316
/* if we get transitioned to only one device, take VGA back */
/**
1317
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
1318
 *
1319
 * @pdev: PCI device pointer
A
Alex Deucher 已提交
1320 1321 1322 1323 1324
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
1325 1326
static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
		bool state)
A
Alex Deucher 已提交
1327
{
1328
	struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
A
Alex Deucher 已提交
1329 1330 1331 1332 1333 1334 1335 1336
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
1347
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1348 1349 1350 1351
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
1352 1353
	if (amdgpu_vm_block_size == -1)
		return;
1354

1355
	if (amdgpu_vm_block_size < 9) {
1356 1357
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
1358
		amdgpu_vm_block_size = -1;
1359 1360 1361
	}
}

1362 1363 1364 1365 1366 1367 1368 1369
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
1370
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1371
{
1372 1373 1374 1375
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

1376 1377 1378
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
1379
		amdgpu_vm_size = -1;
1380 1381 1382
	}
}

1383 1384 1385
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
1386
	bool is_os_64 = (sizeof(void *) == 8);
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
{
	if (!(adev->flags & AMD_IS_APU) ||
	    adev->asic_type < CHIP_RAVEN)
		return 0;

	switch (adev->asic_type) {
	case CHIP_RAVEN:
		if (adev->pdev->device == 0x15dd)
			adev->apu_flags |= AMD_APU_IS_RAVEN;
		if (adev->pdev->device == 0x15d8)
			adev->apu_flags |= AMD_APU_IS_PICASSO;
		break;
	case CHIP_RENOIR:
		if ((adev->pdev->device == 0x1636) ||
		    (adev->pdev->device == 0x164c))
			adev->apu_flags |= AMD_APU_IS_RENOIR;
		else
			adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
		break;
	case CHIP_VANGOGH:
		adev->apu_flags |= AMD_APU_IS_VANGOGH;
		break;
	case CHIP_YELLOW_CARP:
		break;
1448 1449 1450 1451
	case CHIP_CYAN_SKILLFISH:
		if (adev->pdev->device == 0x13FE)
			adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
		break;
1452
	default:
1453
		break;
1454 1455 1456 1457 1458
	}

	return 0;
}

A
Alex Deucher 已提交
1459
/**
1460
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
1461 1462 1463 1464 1465 1466
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
1467
static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1468
{
1469 1470 1471 1472
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
1473
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
1474 1475 1476 1477
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
1478

1479
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1480 1481 1482
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
1483
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
1484 1485
	}

1486
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1487
		/* gtt size must be greater or equal to 32M */
1488 1489 1490
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
1491 1492
	}

1493 1494 1495 1496 1497 1498 1499
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
	if (amdgpu_sched_hw_submission < 2) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = 2;
	} else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
	}

1510 1511
	amdgpu_device_check_smu_prv_buffer_size(adev);

1512
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
1513

1514
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
1515

1516
	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1517

1518
	amdgpu_gmc_tmz_set(adev);
1519

1520 1521
	amdgpu_gmc_noretry_set(adev);

1522
	return 0;
A
Alex Deucher 已提交
1523 1524 1525 1526 1527 1528
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1529
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1530 1531 1532 1533
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
1534 1535
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
					enum vga_switcheroo_state state)
A
Alex Deucher 已提交
1536 1537
{
	struct drm_device *dev = pci_get_drvdata(pdev);
1538
	int r;
A
Alex Deucher 已提交
1539

1540
	if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
A
Alex Deucher 已提交
1541 1542 1543
		return;

	if (state == VGA_SWITCHEROO_ON) {
1544
		pr_info("switched on\n");
A
Alex Deucher 已提交
1545 1546 1547
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1548 1549 1550
		pci_set_power_state(pdev, PCI_D0);
		amdgpu_device_load_pci_state(pdev);
		r = pci_enable_device(pdev);
1551 1552 1553
		if (r)
			DRM_WARN("pci_enable_device failed (%d)\n", r);
		amdgpu_device_resume(dev, true);
A
Alex Deucher 已提交
1554 1555 1556

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
	} else {
1557
		pr_info("switched off\n");
A
Alex Deucher 已提交
1558
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1559
		amdgpu_device_suspend(dev, true);
1560
		amdgpu_device_cache_pci_state(pdev);
1561
		/* Shut down the device */
1562 1563
		pci_disable_device(pdev);
		pci_set_power_state(pdev, PCI_D3cold);
A
Alex Deucher 已提交
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
1586
	return atomic_read(&dev->open_count) == 0;
A
Alex Deucher 已提交
1587 1588 1589 1590 1591 1592 1593 1594
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1595 1596 1597
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
1598
 * @dev: amdgpu_device pointer
1599 1600 1601 1602 1603 1604 1605
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1606
int amdgpu_device_ip_set_clockgating_state(void *dev,
1607 1608
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1609
{
1610
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1611 1612 1613
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1614
		if (!adev->ip_blocks[i].status.valid)
1615
			continue;
1616 1617 1618 1619 1620 1621 1622 1623 1624
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1625 1626 1627 1628
	}
	return r;
}

1629 1630 1631
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
1632
 * @dev: amdgpu_device pointer
1633 1634 1635 1636 1637 1638 1639
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1640
int amdgpu_device_ip_set_powergating_state(void *dev,
1641 1642
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1643
{
1644
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1645 1646 1647
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1648
		if (!adev->ip_blocks[i].status.valid)
1649
			continue;
1650 1651 1652 1653 1654 1655 1656 1657 1658
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1659 1660 1661 1662
	}
	return r;
}

1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1674 1675
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1687 1688 1689 1690 1691 1692 1693 1694 1695
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1696 1697
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1698 1699 1700 1701
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1702
		if (!adev->ip_blocks[i].status.valid)
1703
			continue;
1704 1705
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1706 1707 1708 1709 1710 1711 1712 1713 1714
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1715 1716 1717 1718 1719 1720 1721 1722 1723
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1724 1725
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1726 1727 1728 1729
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1730
		if (!adev->ip_blocks[i].status.valid)
1731
			continue;
1732 1733
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1734 1735 1736 1737 1738
	}
	return true;

}

1739 1740 1741 1742
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
1743
 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1744 1745 1746 1747
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1748 1749 1750
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1751 1752 1753 1754
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1755
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1756 1757 1758 1759 1760 1761
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1762
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1763 1764
 *
 * @adev: amdgpu_device pointer
1765
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1766 1767 1768 1769 1770 1771
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1772 1773 1774
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1775
{
1776
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1777

1778 1779 1780
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1781 1782 1783 1784 1785
		return 0;

	return 1;
}

1786
/**
1787
 * amdgpu_device_ip_block_add
1788 1789 1790 1791 1792 1793 1794
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1795 1796
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1797 1798 1799 1800
{
	if (!ip_block_version)
		return -EINVAL;

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
	switch (ip_block_version->type) {
	case AMD_IP_BLOCK_TYPE_VCN:
		if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
			return 0;
		break;
	case AMD_IP_BLOCK_TYPE_JPEG:
		if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
			return 0;
		break;
	default:
		break;
	}

1814
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1815 1816
		  ip_block_version->funcs->name);

1817 1818 1819 1820 1821
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1834
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1835 1836 1837 1838
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
1839
		const char *pci_address_name = pci_name(adev->pdev);
1840
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1841 1842 1843

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1844 1845
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1846 1847
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1848 1849 1850
				long num_crtc;
				int res = -1;

1851
				adev->enable_virtual_display = true;
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1866 1867 1868 1869
				break;
			}
		}

1870 1871 1872
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1873 1874 1875 1876 1877

		kfree(pciaddstr);
	}
}

1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1888 1889 1890
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
1891
	char fw_name[40];
1892 1893 1894
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1895 1896
	adev->firmware.gpu_info_fw = NULL;

1897
	if (adev->mman.discovery_bin) {
1898
		amdgpu_discovery_get_gfx_info(adev);
1899 1900 1901 1902 1903 1904 1905 1906

		/*
		 * FIXME: The bounding box is still needed by Navi12, so
		 * temporarily read it from gpu_info firmware. Should be droped
		 * when DAL no longer needs it.
		 */
		if (adev->asic_type != CHIP_NAVI12)
			return 0;
1907 1908
	}

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
	switch (adev->asic_type) {
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
1924 1925 1926 1927 1928 1929 1930 1931 1932
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
1933
	case CHIP_VEGA20:
1934
	case CHIP_ALDEBARAN:
1935 1936
	case CHIP_SIENNA_CICHLID:
	case CHIP_NAVY_FLOUNDER:
1937
	case CHIP_DIMGREY_CAVEFISH:
1938
	case CHIP_BEIGE_GOBY:
1939 1940 1941 1942 1943
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1944 1945 1946
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1947
	case CHIP_RAVEN:
A
Alex Deucher 已提交
1948
		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1949
			chip_name = "raven2";
A
Alex Deucher 已提交
1950
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1951
			chip_name = "picasso";
1952 1953
		else
			chip_name = "raven";
1954
		break;
1955 1956 1957
	case CHIP_ARCTURUS:
		chip_name = "arcturus";
		break;
1958
	case CHIP_RENOIR:
1959 1960 1961 1962
		if (adev->apu_flags & AMD_APU_IS_RENOIR)
			chip_name = "renoir";
		else
			chip_name = "green_sardine";
1963
		break;
1964 1965 1966
	case CHIP_NAVI10:
		chip_name = "navi10";
		break;
1967 1968 1969
	case CHIP_NAVI14:
		chip_name = "navi14";
		break;
1970 1971 1972
	case CHIP_NAVI12:
		chip_name = "navi12";
		break;
1973 1974 1975
	case CHIP_VANGOGH:
		chip_name = "vangogh";
		break;
1976 1977 1978
	case CHIP_YELLOW_CARP:
		chip_name = "yellow_carp";
		break;
1979 1980 1981
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1982
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1983 1984 1985 1986 1987 1988
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1989
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1990 1991 1992 1993 1994 1995 1996
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1997
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1998 1999 2000 2001 2002 2003
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
2004
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
2005 2006
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

2007 2008 2009 2010
		/*
		 * Should be droped when DAL no longer needs it.
		 */
		if (adev->asic_type == CHIP_NAVI12)
2011 2012
			goto parse_soc_bounding_box;

2013 2014 2015 2016
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
2017
		adev->gfx.config.max_texture_channel_caches =
2018 2019 2020 2021 2022
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
2023
		adev->gfx.config.double_offchip_lds_buf =
2024 2025
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
2026 2027 2028 2029 2030
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
2031
		if (hdr->version_minor >= 1) {
2032 2033 2034 2035 2036 2037 2038 2039
			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->gfx.config.num_sc_per_sh =
				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
			adev->gfx.config.num_packer_per_sc =
				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
		}
2040 2041 2042 2043

parse_soc_bounding_box:
		/*
		 * soc bounding box info is not integrated in disocovery table,
2044
		 * we always need to parse it from gpu info firmware if needed.
2045
		 */
2046 2047 2048 2049 2050 2051
		if (hdr->version_minor == 2) {
			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
		}
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
2074
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2075
{
2076
	int i, r;
A
Alex Deucher 已提交
2077

2078
	amdgpu_device_enable_virtual_display(adev);
2079

2080 2081
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
2082 2083
		if (r)
			return r;
2084 2085
	}

A
Alex Deucher 已提交
2086
	switch (adev->asic_type) {
K
Ken Wang 已提交
2087 2088 2089 2090 2091 2092
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
2093
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
2094 2095 2096 2097 2098
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
2099 2100 2101 2102 2103 2104
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
2105
		if (adev->flags & AMD_IS_APU)
2106
			adev->family = AMDGPU_FAMILY_KV;
2107 2108
		else
			adev->family = AMDGPU_FAMILY_CI;
2109 2110 2111 2112 2113 2114

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
		if (adev->flags & AMD_IS_APU)
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
2133
	default:
2134 2135 2136 2137
		r = amdgpu_discovery_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
2138 2139
	}

2140 2141
	amdgpu_amdkfd_device_probe(adev);

2142
	adev->pm.pp_feature = amdgpu_pp_feature_mask;
2143
	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2144
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2145 2146
	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
		adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2147

A
Alex Deucher 已提交
2148 2149
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2150 2151
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
2152
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2153
		} else {
2154 2155
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2156
				if (r == -ENOENT) {
2157
					adev->ip_blocks[i].status.valid = false;
2158
				} else if (r) {
2159 2160
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2161
					return r;
2162
				} else {
2163
					adev->ip_blocks[i].status.valid = true;
2164
				}
2165
			} else {
2166
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
2167 2168
			}
		}
2169 2170
		/* get the vbios after the asic_funcs are set up */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2171 2172 2173 2174
			r = amdgpu_device_parse_gpu_info_fw(adev);
			if (r)
				return r;

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
			/* Read BIOS */
			if (!amdgpu_get_bios(adev))
				return -EINVAL;

			r = amdgpu_atombios_init(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
				return r;
			}
2185 2186 2187 2188 2189

			/*get pf2vf msg info at it's earliest time*/
			if (amdgpu_sriov_vf(adev))
				amdgpu_virt_init_data_exchange(adev);

2190
		}
A
Alex Deucher 已提交
2191 2192
	}

2193 2194 2195
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
2196 2197 2198
	return 0;
}

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2209
		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
			if (r) {
				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.hw = true;
		}
	}

	return 0;
}

static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
		if (r) {
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
		}
		adev->ip_blocks[i].status.hw = true;
	}

	return 0;
}

2245 2246 2247 2248
static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
{
	int r = 0;
	int i;
2249
	uint32_t smu_version;
2250 2251 2252

	if (adev->asic_type >= CHIP_VEGA10) {
		for (i = 0; i < adev->num_ip_blocks; i++) {
2253 2254 2255
			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
				continue;

2256 2257 2258
			if (!adev->ip_blocks[i].status.sw)
				continue;

2259 2260 2261 2262
			/* no need to do the fw loading again if already done*/
			if (adev->ip_blocks[i].status.hw == true)
				break;

2263
			if (amdgpu_in_reset(adev) || adev->in_suspend) {
2264 2265 2266
				r = adev->ip_blocks[i].version->funcs->resume(adev);
				if (r) {
					DRM_ERROR("resume of IP block <%s> failed %d\n",
2267
							  adev->ip_blocks[i].version->funcs->name, r);
2268 2269 2270 2271 2272 2273 2274 2275
					return r;
				}
			} else {
				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
				if (r) {
					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
							  adev->ip_blocks[i].version->funcs->name, r);
					return r;
2276 2277
				}
			}
2278 2279 2280

			adev->ip_blocks[i].status.hw = true;
			break;
2281 2282
		}
	}
2283

2284 2285
	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2286

2287
	return r;
2288 2289
}

2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
2301
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2302 2303 2304
{
	int i, r;

2305 2306 2307 2308
	r = amdgpu_ras_init(adev);
	if (r)
		return r;

A
Alex Deucher 已提交
2309
	for (i = 0; i < adev->num_ip_blocks; i++) {
2310
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2311
			continue;
2312
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2313
		if (r) {
2314 2315
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2316
			goto init_failed;
2317
		}
2318
		adev->ip_blocks[i].status.sw = true;
2319

A
Alex Deucher 已提交
2320
		/* need to do gmc hw init early so we can allocate gpu mem */
2321
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2322 2323 2324 2325
			/* Try to reserve bad pages early */
			if (amdgpu_sriov_vf(adev))
				amdgpu_virt_exchange_data(adev);

2326
			r = amdgpu_device_vram_scratch_init(adev);
2327 2328
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
2329
				goto init_failed;
2330
			}
2331
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2332 2333
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
2334
				goto init_failed;
2335
			}
2336
			r = amdgpu_device_wb_init(adev);
2337
			if (r) {
2338
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2339
				goto init_failed;
2340
			}
2341
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
2342 2343

			/* right after GMC hw init, we create CSA */
2344
			if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
R
Rex Zhu 已提交
2345 2346 2347
				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
								AMDGPU_GEM_DOMAIN_VRAM,
								AMDGPU_CSA_SIZE);
M
Monk Liu 已提交
2348 2349
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
2350
					goto init_failed;
M
Monk Liu 已提交
2351 2352
				}
			}
A
Alex Deucher 已提交
2353 2354 2355
		}
	}

2356
	if (amdgpu_sriov_vf(adev))
2357
		amdgpu_virt_init_data_exchange(adev);
2358

2359 2360 2361 2362 2363 2364 2365
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
		goto init_failed;
	}

2366 2367
	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
	if (r)
2368
		goto init_failed;
2369 2370 2371

	r = amdgpu_device_ip_hw_init_phase1(adev);
	if (r)
2372
		goto init_failed;
2373

2374 2375
	r = amdgpu_device_fw_loading(adev);
	if (r)
2376
		goto init_failed;
2377

2378 2379
	r = amdgpu_device_ip_hw_init_phase2(adev);
	if (r)
2380
		goto init_failed;
A
Alex Deucher 已提交
2381

2382 2383 2384 2385 2386
	/*
	 * retired pages will be loaded from eeprom and reserved here,
	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
	 * for I2C communication which only true at this point.
2387 2388 2389 2390 2391 2392
	 *
	 * amdgpu_ras_recovery_init may fail, but the upper only cares the
	 * failure from bad gpu situation and stop amdgpu init process
	 * accordingly. For other failed cases, it will still release all
	 * the resource and print error message, rather than returning one
	 * negative value to upper level.
2393 2394 2395 2396
	 *
	 * Note: theoretically, this should be called before all vram allocations
	 * to protect retired page from abusing
	 */
2397 2398 2399
	r = amdgpu_ras_recovery_init(adev);
	if (r)
		goto init_failed;
2400

2401 2402 2403
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		struct amdgpu_hive_info *hive;

2404
		amdgpu_xgmi_add_device(adev);
2405

2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
		hive = amdgpu_get_xgmi_hive(adev);
		if (!hive || !hive->reset_domain.wq) {
			DRM_ERROR("Failed to obtain reset domain info for XGMI hive:%llx", hive->hive_id);
			r = -EINVAL;
			goto init_failed;
		}

		adev->reset_domain.wq = hive->reset_domain.wq;
	} else {
		adev->reset_domain.wq = alloc_ordered_workqueue("amdgpu-reset-dev", 0);
		if (!adev->reset_domain.wq) {
			r = -ENOMEM;
			goto init_failed;
		}
	}

2422 2423 2424
	/* Don't init kfd if whole hive need to be reset during init */
	if (!adev->gmc.xgmi.pending_reset)
		amdgpu_amdkfd_device_init(adev);
2425

2426 2427
	amdgpu_fru_get_product_info(adev);

2428
init_failed:
2429
	if (amdgpu_sriov_vf(adev))
2430 2431
		amdgpu_virt_release_full_gpu(adev, true);

2432
	return r;
A
Alex Deucher 已提交
2433 2434
}

2435 2436 2437 2438 2439 2440 2441 2442 2443
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
2444
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2445 2446 2447 2448
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
2459
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2460
{
2461 2462 2463 2464
	if (memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM))
		return true;

2465
	if (!amdgpu_in_reset(adev))
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
		return false;

	/*
	 * For all ASICs with baco/mode1 reset, the VRAM is
	 * always assumed to be lost.
	 */
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_BACO:
	case AMD_RESET_METHOD_MODE1:
		return true;
	default:
		return false;
	}
2479 2480
}

2481
/**
2482
 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2483 2484
 *
 * @adev: amdgpu_device pointer
2485
 * @state: clockgating state (gate or ungate)
2486 2487
 *
 * The list of all the hardware IPs that make up the asic is walked and the
2488 2489 2490
 * set_clockgating_state callbacks are run.
 * Late initialization pass enabling clockgating for hardware IPs.
 * Fini or suspend, pass disabling clockgating for hardware IPs.
2491 2492
 * Returns 0 on success, negative error code on failure.
 */
2493

2494 2495
int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
			       enum amd_clockgating_state state)
A
Alex Deucher 已提交
2496
{
2497
	int i, j, r;
A
Alex Deucher 已提交
2498

2499 2500 2501
	if (amdgpu_emu_mode == 1)
		return 0;

2502 2503
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2504
		if (!adev->ip_blocks[i].status.late_initialized)
A
Alex Deucher 已提交
2505
			continue;
2506 2507 2508 2509
		/* skip CG for GFX on S0ix */
		if (adev->in_s0ix &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
			continue;
2510
		/* skip CG for VCE/UVD, it's handled specially */
2511
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2512
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2513
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2514
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2515
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2516
			/* enable clockgating to save power */
2517
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2518
										     state);
2519 2520
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2521
					  adev->ip_blocks[i].version->funcs->name, r);
2522 2523
				return r;
			}
2524
		}
A
Alex Deucher 已提交
2525
	}
2526

2527 2528 2529
	return 0;
}

2530 2531
int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
			       enum amd_powergating_state state)
2532
{
2533
	int i, j, r;
2534

2535 2536 2537
	if (amdgpu_emu_mode == 1)
		return 0;

2538 2539
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2540
		if (!adev->ip_blocks[i].status.late_initialized)
2541
			continue;
2542 2543 2544 2545
		/* skip PG for GFX on S0ix */
		if (adev->in_s0ix &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
			continue;
2546 2547 2548 2549
		/* skip CG for VCE/UVD, it's handled specially */
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2550
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2551 2552 2553
		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
			/* enable powergating to save power */
			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2554
											state);
2555 2556 2557 2558 2559 2560 2561
			if (r) {
				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
	}
2562 2563 2564
	return 0;
}

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
static int amdgpu_device_enable_mgpu_fan_boost(void)
{
	struct amdgpu_gpu_instance *gpu_ins;
	struct amdgpu_device *adev;
	int i, ret = 0;

	mutex_lock(&mgpu_info.mutex);

	/*
	 * MGPU fan boost feature should be enabled
	 * only when there are two or more dGPUs in
	 * the system
	 */
	if (mgpu_info.num_dgpu < 2)
		goto out;

	for (i = 0; i < mgpu_info.num_dgpu; i++) {
		gpu_ins = &(mgpu_info.gpu_ins[i]);
		adev = gpu_ins->adev;
		if (!(adev->flags & AMD_IS_APU) &&
2585
		    !gpu_ins->mgpu_fan_enabled) {
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
			if (ret)
				break;

			gpu_ins->mgpu_fan_enabled = 1;
		}
	}

out:
	mutex_unlock(&mgpu_info.mutex);

	return ret;
}

2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
2612
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2613
{
2614
	struct amdgpu_gpu_instance *gpu_instance;
2615 2616 2617
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2618
		if (!adev->ip_blocks[i].status.hw)
2619 2620 2621 2622 2623 2624 2625 2626 2627
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
2628
		adev->ip_blocks[i].status.late_initialized = true;
2629 2630
	}

2631 2632
	amdgpu_ras_set_error_query_ready(adev, true);

2633 2634
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2635

2636
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
2637

2638 2639 2640 2641
	r = amdgpu_device_enable_mgpu_fan_boost();
	if (r)
		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);

2642 2643 2644 2645
	/* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
	if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)||
			       adev->asic_type == CHIP_ALDEBARAN ))
		smu_handle_passthrough_sbr(&adev->smu, true);
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		mutex_lock(&mgpu_info.mutex);

		/*
		 * Reset device p-state to low as this was booted with high.
		 *
		 * This should be performed only after all devices from the same
		 * hive get initialized.
		 *
		 * However, it's unknown how many device in the hive in advance.
		 * As this is counted one by one during devices initializations.
		 *
		 * So, we wait for all XGMI interlinked devices initialized.
		 * This may bring some delays as those devices may come from
		 * different hives. But that should be OK.
		 */
		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
			for (i = 0; i < mgpu_info.num_gpu; i++) {
				gpu_instance = &(mgpu_info.gpu_ins[i]);
				if (gpu_instance->adev->flags & AMD_IS_APU)
					continue;

2669 2670
				r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
						AMDGPU_XGMI_PSTATE_MIN);
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
				if (r) {
					DRM_ERROR("pstate setting failed (%d).\n", r);
					break;
				}
			}
		}

		mutex_unlock(&mgpu_info.mutex);
	}

A
Alex Deucher 已提交
2681 2682 2683
	return 0;
}

2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
/**
 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
 *
 * @adev: amdgpu_device pointer
 *
 * For ASICs need to disable SMC first
 */
static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
{
	int i, r;

	if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
		return;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
			}
			adev->ip_blocks[i].status.hw = false;
			break;
		}
	}
}

2714
static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2715 2716 2717
{
	int i, r;

2718 2719 2720
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].version->funcs->early_fini)
			continue;
2721

2722 2723 2724 2725 2726 2727
		r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
		if (r) {
			DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
		}
	}
2728

2729
	amdgpu_amdkfd_suspend(adev, false);
2730

2731
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2732 2733
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

2734 2735
	/* Workaroud for ASICs need to disable SMC first */
	amdgpu_device_smu_fini_early(adev);
2736

A
Alex Deucher 已提交
2737
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2738
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2739
			continue;
2740

2741
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
2742
		/* XXX handle errors */
2743
		if (r) {
2744 2745
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2746
		}
2747

2748
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2749 2750
	}

2751 2752 2753 2754 2755
	if (amdgpu_sriov_vf(adev)) {
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
	}

2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
	return 0;
}

/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
{
	int i, r;

	if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
		amdgpu_virt_release_ras_err_handler_data(adev);

	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_remove_device(adev);

	amdgpu_amdkfd_device_fini_sw(adev);
2781

A
Alex Deucher 已提交
2782
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2783
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
2784
			continue;
2785 2786

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2787
			amdgpu_ucode_free_bo(adev);
R
Rex Zhu 已提交
2788
			amdgpu_free_static_csa(&adev->virt.csa_obj);
2789 2790
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
2791
			amdgpu_ib_pool_fini(adev);
2792 2793
		}

2794
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
2795
		/* XXX handle errors */
2796
		if (r) {
2797 2798
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2799
		}
2800 2801
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2802 2803
	}

M
Monk Liu 已提交
2804
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2805
		if (!adev->ip_blocks[i].status.late_initialized)
2806
			continue;
2807 2808 2809
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
2810 2811
	}

2812 2813
	amdgpu_ras_fini(adev);

A
Alex Deucher 已提交
2814 2815 2816
	return 0;
}

2817
/**
2818
 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2819
 *
2820
 * @work: work_struct.
2821
 */
2822
static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2823 2824
{
	struct amdgpu_device *adev =
2825
		container_of(work, struct amdgpu_device, delayed_init_work.work);
2826 2827 2828 2829 2830
	int r;

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);
2831 2832
}

2833 2834 2835 2836 2837
static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);

2838 2839 2840 2841 2842
	WARN_ON_ONCE(adev->gfx.gfx_off_state);
	WARN_ON_ONCE(adev->gfx.gfx_off_req_count);

	if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
		adev->gfx.gfx_off_state = true;
2843 2844
}

2845
/**
2846
 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2847 2848 2849 2850 2851 2852 2853 2854 2855
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
2856 2857 2858 2859
static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
{
	int i, r;

2860 2861
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2862

2863 2864 2865
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
2866

2867
		/* displays are handled separately */
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
			continue;

		/* XXX handle errors */
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
		/* XXX handle errors */
		if (r) {
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
2878
		}
2879 2880

		adev->ip_blocks[i].status.hw = false;
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
	}

	return 0;
}

/**
 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2898 2899 2900
{
	int i, r;

2901
	if (adev->in_s0ix)
2902 2903
		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry);

A
Alex Deucher 已提交
2904
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2905
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2906
			continue;
2907 2908 2909
		/* displays are handled in phase1 */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
			continue;
2910 2911 2912 2913 2914 2915
		/* PSP lost connection when err_event_athub occurs */
		if (amdgpu_ras_intr_triggered() &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2916 2917 2918 2919 2920 2921 2922 2923 2924 2925

		/* skip unnecessary suspend if we do not initialize them yet */
		if (adev->gmc.xgmi.pending_reset &&
		    !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2926

2927 2928 2929 2930 2931
		/* skip suspend of gfx and psp for S0ix
		 * gfx is in gfxoff state, so on resume it will exit gfxoff just
		 * like at runtime. PSP is also part of the always on hardware
		 * so no need to suspend it.
		 */
2932
		if (adev->in_s0ix &&
2933 2934
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
2935 2936
			continue;

A
Alex Deucher 已提交
2937
		/* XXX handle errors */
2938
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
2939
		/* XXX handle errors */
2940
		if (r) {
2941 2942
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2943
		}
2944
		adev->ip_blocks[i].status.hw = false;
2945
		/* handle putting the SMC in the appropriate state */
2946 2947 2948 2949 2950 2951 2952 2953
		if(!amdgpu_sriov_vf(adev)){
			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
				if (r) {
					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
							adev->mp1_state, r);
					return r;
				}
2954 2955
			}
		}
A
Alex Deucher 已提交
2956 2957 2958 2959 2960
	}

	return 0;
}

2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
{
	int r;

2976 2977
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_fini_data_exchange(adev);
2978
		amdgpu_virt_request_full_gpu(adev, false);
2979
	}
2980

2981 2982 2983 2984 2985
	r = amdgpu_device_ip_suspend_phase1(adev);
	if (r)
		return r;
	r = amdgpu_device_ip_suspend_phase2(adev);

2986 2987 2988
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

2989 2990 2991
	return r;
}

2992
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
2993 2994 2995
{
	int i, r;

2996 2997 2998
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
2999
		AMD_IP_BLOCK_TYPE_PSP,
3000 3001
		AMD_IP_BLOCK_TYPE_IH,
	};
3002

3003
	for (i = 0; i < adev->num_ip_blocks; i++) {
3004 3005
		int j;
		struct amdgpu_ip_block *block;
3006

3007 3008
		block = &adev->ip_blocks[i];
		block->status.hw = false;
3009

3010
		for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3011

3012
			if (block->version->type != ip_order[j] ||
3013 3014 3015 3016
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
3017
			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3018 3019
			if (r)
				return r;
3020
			block->status.hw = true;
3021 3022 3023 3024 3025 3026
		}
	}

	return 0;
}

3027
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3028 3029 3030
{
	int i, r;

3031 3032 3033 3034 3035
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
3036
		AMD_IP_BLOCK_TYPE_UVD,
3037 3038
		AMD_IP_BLOCK_TYPE_VCE,
		AMD_IP_BLOCK_TYPE_VCN
3039
	};
3040

3041 3042 3043
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
3044

3045 3046 3047 3048
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
3049 3050
				!block->status.valid ||
				block->status.hw)
3051 3052
				continue;

3053 3054 3055 3056 3057
			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
				r = block->version->funcs->resume(adev);
			else
				r = block->version->funcs->hw_init(adev);

3058
			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3059 3060
			if (r)
				return r;
3061
			block->status.hw = true;
3062 3063 3064 3065 3066 3067
		}
	}

	return 0;
}

3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
3080
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3081 3082 3083
{
	int i, r;

3084
	for (i = 0; i < adev->num_ip_blocks; i++) {
3085
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3086 3087
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3088 3089
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
3090

3091 3092 3093 3094 3095 3096
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
3097
			adev->ip_blocks[i].status.hw = true;
3098 3099 3100 3101 3102 3103
		}
	}

	return 0;
}

3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
3117
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3118 3119 3120 3121
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3122
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
3123
			continue;
3124
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3125
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3126 3127
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3128
			continue;
3129
		r = adev->ip_blocks[i].version->funcs->resume(adev);
3130
		if (r) {
3131 3132
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
3133
			return r;
3134
		}
3135
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
3136 3137 3138 3139 3140
	}

	return 0;
}

3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
3153
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3154 3155 3156
{
	int r;

3157 3158 3159 3160
	r = amdgpu_amdkfd_resume_iommu(adev);
	if (r)
		return r;

3161
	r = amdgpu_device_ip_resume_phase1(adev);
3162 3163
	if (r)
		return r;
3164 3165 3166 3167 3168

	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

3169
	r = amdgpu_device_ip_resume_phase2(adev);
3170 3171 3172 3173

	return r;
}

3174 3175 3176 3177 3178 3179 3180
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
3181
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3182
{
M
Monk Liu 已提交
3183 3184
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
3185
			if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
M
Monk Liu 已提交
3186 3187 3188 3189 3190 3191 3192 3193
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3194
	}
3195 3196
}

3197 3198 3199 3200 3201 3202 3203 3204
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
3205 3206 3207
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
3208 3209 3210 3211 3212 3213
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_HAINAN:
#endif
	case CHIP_TOPAZ:
		/* chips with no display hardware */
		return false;
3214
#if defined(CONFIG_DRM_AMD_DC)
3215 3216 3217 3218
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
#if defined(CONFIG_DRM_AMD_DC_SI)
		return amdgpu_dc > 0;
#else
		return false;
3230
#endif
3231
	case CHIP_BONAIRE:
3232
	case CHIP_KAVERI:
3233 3234
	case CHIP_KABINI:
	case CHIP_MULLINS:
3235 3236 3237 3238 3239 3240 3241 3242 3243
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
		return amdgpu_dc > 0;
	case CHIP_HAWAII:
3244 3245 3246
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS10:
L
Leo Liu 已提交
3247
	case CHIP_POLARIS11:
3248
	case CHIP_POLARIS12:
L
Leo Liu 已提交
3249
	case CHIP_VEGAM:
3250 3251
	case CHIP_TONGA:
	case CHIP_FIJI:
3252
	case CHIP_VEGA10:
3253
	case CHIP_VEGA12:
3254
	case CHIP_VEGA20:
3255
#if defined(CONFIG_DRM_AMD_DC_DCN)
3256
	case CHIP_RAVEN:
3257
	case CHIP_NAVI10:
3258
	case CHIP_NAVI14:
L
Leo Li 已提交
3259
	case CHIP_NAVI12:
R
Roman Li 已提交
3260
	case CHIP_RENOIR:
3261
	case CHIP_CYAN_SKILLFISH:
3262
	case CHIP_SIENNA_CICHLID:
3263
	case CHIP_NAVY_FLOUNDER:
3264
	case CHIP_DIMGREY_CAVEFISH:
3265
	case CHIP_BEIGE_GOBY:
3266
	case CHIP_VANGOGH:
3267
	case CHIP_YELLOW_CARP:
3268
#endif
3269
	default:
3270
		return amdgpu_dc != 0;
3271
#else
3272
	default:
3273
		if (amdgpu_dc > 0)
3274
			DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3275
					 "but isn't supported by ASIC, ignoring\n");
3276
		return false;
3277
#endif
3278 3279 3280 3281 3282 3283
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
3284
 * @adev: amdgpu_device pointer
3285 3286 3287 3288 3289
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
3290 3291 3292
	if (amdgpu_sriov_vf(adev) || 
	    adev->enable_virtual_display ||
	    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
X
Xiangliang Yu 已提交
3293 3294
		return false;

3295 3296 3297
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

3298 3299 3300 3301
static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
{
	struct amdgpu_device *adev =
		container_of(__work, struct amdgpu_device, xgmi_reset_work);
3302
	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3303

3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316
	/* It's a bug to not have a hive within this function */
	if (WARN_ON(!hive))
		return;

	/*
	 * Use task barrier to synchronize all xgmi reset works across the
	 * hive. task_barrier_enter and task_barrier_exit will block
	 * until all the threads running the xgmi reset works reach
	 * those points. task_barrier_full will do both blocks.
	 */
	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {

		task_barrier_enter(&hive->tb);
3317
		adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3318 3319 3320 3321 3322

		if (adev->asic_reset_res)
			goto fail;

		task_barrier_exit(&hive->tb);
3323
		adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3324 3325 3326

		if (adev->asic_reset_res)
			goto fail;
3327

3328 3329 3330
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
3331 3332 3333 3334 3335
	} else {

		task_barrier_full(&hive->tb);
		adev->asic_reset_res =  amdgpu_asic_reset(adev);
	}
3336

3337
fail:
3338
	if (adev->asic_reset_res)
E
Evan Quan 已提交
3339
		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3340
			 adev->asic_reset_res, adev_to_drm(adev)->unique);
3341
	amdgpu_put_xgmi_hive(hive);
3342 3343
}

3344 3345 3346 3347 3348 3349 3350 3351 3352
static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
{
	char *input = amdgpu_lockup_timeout;
	char *timeout_setting = NULL;
	int index = 0;
	long timeout;
	int ret = 0;

	/*
3353 3354
	 * By default timeout for non compute jobs is 10000
	 * and 60000 for compute jobs.
3355
	 * In SR-IOV or passthrough mode, timeout for compute
J
Jiawei 已提交
3356
	 * jobs are 60000 by default.
3357 3358 3359
	 */
	adev->gfx_timeout = msecs_to_jiffies(10000);
	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3360 3361 3362
	if (amdgpu_sriov_vf(adev))
		adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
					msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3363
	else
3364
		adev->compute_timeout =  msecs_to_jiffies(60000);
3365

3366
	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3367
		while ((timeout_setting = strsep(&input, ",")) &&
3368
				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3369 3370 3371 3372 3373 3374 3375 3376 3377
			ret = kstrtol(timeout_setting, 0, &timeout);
			if (ret)
				return ret;

			if (timeout == 0) {
				index++;
				continue;
			} else if (timeout < 0) {
				timeout = MAX_SCHEDULE_TIMEOUT;
3378 3379
				dev_warn(adev->dev, "lockup timeout disabled");
				add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404
			} else {
				timeout = msecs_to_jiffies(timeout);
			}

			switch (index++) {
			case 0:
				adev->gfx_timeout = timeout;
				break;
			case 1:
				adev->compute_timeout = timeout;
				break;
			case 2:
				adev->sdma_timeout = timeout;
				break;
			case 3:
				adev->video_timeout = timeout;
				break;
			default:
				break;
			}
		}
		/*
		 * There is only one value specified and
		 * it should apply to all non-compute jobs.
		 */
3405
		if (index == 1) {
3406
			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3407 3408 3409
			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
				adev->compute_timeout = adev->gfx_timeout;
		}
3410 3411 3412 3413
	}

	return ret;
}
3414

3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430
/**
 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
 *
 * @adev: amdgpu_device pointer
 *
 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
 */
static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
{
	struct iommu_domain *domain;

	domain = iommu_get_domain_for_dev(adev->dev);
	if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
		adev->ram_is_direct_mapped = true;
}

3431 3432 3433 3434 3435 3436 3437 3438
static const struct attribute *amdgpu_dev_attributes[] = {
	&dev_attr_product_name.attr,
	&dev_attr_product_number.attr,
	&dev_attr_serial_number.attr,
	&dev_attr_pcie_replay_count.attr,
	NULL
};

A
Alex Deucher 已提交
3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       uint32_t flags)
{
3452 3453
	struct drm_device *ddev = adev_to_drm(adev);
	struct pci_dev *pdev = adev->pdev;
A
Alex Deucher 已提交
3454
	int r, i;
3455
	bool px = false;
3456
	u32 max_MBps;
A
Alex Deucher 已提交
3457 3458 3459

	adev->shutdown = false;
	adev->flags = flags;
3460 3461 3462 3463 3464 3465

	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
		adev->asic_type = amdgpu_force_asic_type;
	else
		adev->asic_type = flags & AMD_ASIC_MASK;

A
Alex Deucher 已提交
3466
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3467
	if (amdgpu_emu_mode == 1)
3468
		adev->usec_timeout *= 10;
3469
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
3470 3471 3472 3473 3474
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
3475
	adev->vm_manager.vm_pte_num_scheds = 0;
3476
	adev->gmc.gmc_funcs = NULL;
3477
	adev->harvest_ip_mask = 0x0;
3478
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3479
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
3480 3481 3482 3483 3484

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
3485 3486
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
3487 3488
	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
A
Alex Deucher 已提交
3489 3490 3491 3492
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
3493 3494
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
3495 3496 3497
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

3498 3499 3500
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
3501 3502 3503

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
3504
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
3505 3506 3507
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
3508
	mutex_init(&adev->gfx.pipe_reserve_mutex);
3509
	mutex_init(&adev->gfx.gfx_off_mutex);
A
Alex Deucher 已提交
3510 3511
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
3512
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
3513
	hash_init(adev->mn_hash);
3514
	atomic_set(&adev->in_gpu_reset, 0);
3515
	init_rwsem(&adev->reset_sem);
3516
	mutex_init(&adev->psp.mutex);
3517
	mutex_init(&adev->notifier_lock);
A
Alex Deucher 已提交
3518

3519
	 amdgpu_device_init_apu_flags(adev);
3520

3521 3522 3523
	r = amdgpu_device_check_arguments(adev);
	if (r)
		return r;
A
Alex Deucher 已提交
3524 3525 3526 3527 3528 3529

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
3530
	spin_lock_init(&adev->gc_cac_idx_lock);
3531
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
3532
	spin_lock_init(&adev->audio_endpt_idx_lock);
3533
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
3534

3535 3536 3537
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

3538 3539
	INIT_LIST_HEAD(&adev->reset_list);

3540 3541
	INIT_DELAYED_WORK(&adev->delayed_init_work,
			  amdgpu_device_delayed_init_work_handler);
3542 3543
	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
			  amdgpu_device_delay_enable_gfx_off);
3544

3545 3546
	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);

3547
	adev->gfx.gfx_off_req_count = 1;
3548
	adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3549

3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
	atomic_set(&adev->throttling_logging_enabled, 1);
	/*
	 * If throttling continues, logging will be performed every minute
	 * to avoid log flooding. "-1" is subtracted since the thermal
	 * throttling interrupt comes every second. Thus, the total logging
	 * interval is 59 seconds(retelimited printk interval) + 1(waiting
	 * for throttling interrupt) = 60 seconds.
	 */
	ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
	ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);

3561 3562
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
3563 3564 3565 3566 3567 3568 3569
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
3570

3571 3572 3573
	for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
		atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);

A
Alex Deucher 已提交
3574 3575 3576 3577 3578 3579 3580
	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

3581 3582
	amdgpu_device_get_pcie_info(adev);

3583 3584 3585
	if (amdgpu_mcbp)
		DRM_INFO("MCBP is enabled\n");

3586 3587 3588
	if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
		adev->enable_mes = true;

3589 3590 3591
	/* detect hw virtualization here */
	amdgpu_detect_virtualization(adev);

3592 3593 3594
	r = amdgpu_device_get_job_timeout_settings(adev);
	if (r) {
		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3595
		return r;
3596 3597
	}

A
Alex Deucher 已提交
3598
	/* early init functions */
3599
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
3600
	if (r)
3601
		return r;
A
Alex Deucher 已提交
3602

3603 3604 3605 3606 3607 3608 3609
	/* Need to get xgmi info early to decide the reset behavior*/
	if (adev->gmc.xgmi.supported) {
		r = adev->gfxhub.funcs->get_xgmi_info(adev);
		if (r)
			return r;
	}

3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622
	/* enable PCIE atomic ops */
	if (amdgpu_sriov_vf(adev))
		adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
			adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_enabled_flags ==
			(PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
	else
		adev->have_atomics_support =
			!pci_enable_atomic_ops_to_root(adev->pdev,
					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
	if (!adev->have_atomics_support)
		dev_info(adev->dev, "PCIE atomic ops is not supported\n");

3623 3624 3625
	/* doorbell bar mapping and doorbell index init*/
	amdgpu_device_doorbell_init(adev);

3626 3627 3628
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
3629
		goto fence_driver_init;
3630
	}
3631

3632 3633
	amdgpu_reset_init(adev);

3634 3635
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
3636

3637 3638 3639
	/* check if we need to reset the asic
	 *  E.g., driver was not cleanly unloaded previously, etc.
	 */
3640
	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
		if (adev->gmc.xgmi.num_physical_nodes) {
			dev_info(adev->dev, "Pending hive reset.\n");
			adev->gmc.xgmi.pending_reset = true;
			/* Only need to init necessary block for SMU to handle the reset */
			for (i = 0; i < adev->num_ip_blocks; i++) {
				if (!adev->ip_blocks[i].status.valid)
					continue;
				if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3652
					DRM_DEBUG("IP %s disabled for hw_init.\n",
3653 3654 3655 3656 3657 3658 3659 3660 3661 3662
						adev->ip_blocks[i].version->funcs->name);
					adev->ip_blocks[i].status.hw = true;
				}
			}
		} else {
			r = amdgpu_asic_reset(adev);
			if (r) {
				dev_err(adev->dev, "asic reset on init failed\n");
				goto failed;
			}
3663 3664 3665
		}
	}

3666
	pci_enable_pcie_error_reporting(adev->pdev);
3667

A
Alex Deucher 已提交
3668
	/* Post card if necessary */
A
Alex Deucher 已提交
3669
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
3670
		if (!adev->bios) {
3671
			dev_err(adev->dev, "no vBIOS found\n");
3672 3673
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
3674
		}
3675
		DRM_INFO("GPU posting now...\n");
3676
		r = amdgpu_device_asic_init(adev);
3677 3678 3679 3680
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
3681 3682
	}

3683 3684 3685 3686 3687
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
3688
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3689 3690 3691
			goto failed;
		}
	} else {
3692 3693 3694 3695
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
3696
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3697
			goto failed;
3698 3699
		}
		/* init i2c buses */
3700 3701
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
3702
	}
A
Alex Deucher 已提交
3703

3704
fence_driver_init:
A
Alex Deucher 已提交
3705
	/* Fence driver */
3706
	r = amdgpu_fence_driver_sw_init(adev);
3707
	if (r) {
3708
		dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
A
Alex Deucher 已提交
3709
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3710
		goto failed;
3711
	}
A
Alex Deucher 已提交
3712 3713

	/* init the mode config */
3714
	drm_mode_config_init(adev_to_drm(adev));
A
Alex Deucher 已提交
3715

3716
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
3717
	if (r) {
3718 3719 3720 3721 3722 3723
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
3724 3725 3726
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
3727
			r = -EAGAIN;
3728
			goto release_ras_con;
3729
		}
3730
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
3731
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3732
		goto release_ras_con;
A
Alex Deucher 已提交
3733 3734
	}

3735 3736
	amdgpu_fence_driver_hw_init(adev);

3737 3738
	dev_info(adev->dev,
		"SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
Y
Yong Zhao 已提交
3739 3740 3741 3742 3743
			adev->gfx.config.max_shader_engines,
			adev->gfx.config.max_sh_per_se,
			adev->gfx.config.max_cu_per_sh,
			adev->gfx.cu_info.number);

A
Alex Deucher 已提交
3744 3745
	adev->accel_working = true;

3746 3747
	amdgpu_vm_check_compute_bug(adev);

3748 3749 3750 3751 3752 3753 3754 3755
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

3756
	r = amdgpu_pm_sysfs_init(adev);
3757 3758
	if (r) {
		adev->pm_sysfs_en = false;
3759
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3760 3761
	} else
		adev->pm_sysfs_en = true;
3762

3763
	r = amdgpu_ucode_sysfs_init(adev);
3764 3765
	if (r) {
		adev->ucode_sysfs_en = false;
3766
		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3767 3768
	} else
		adev->ucode_sysfs_en = true;
3769

A
Alex Deucher 已提交
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

3783 3784 3785 3786 3787 3788 3789
	/*
	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
	 * Otherwise the mgpu fan boost feature will be skipped due to the
	 * gpu instance is counted less.
	 */
	amdgpu_register_gpu_instance(adev);

A
Alex Deucher 已提交
3790 3791 3792
	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
3793 3794 3795 3796 3797
	if (!adev->gmc.xgmi.pending_reset) {
		r = amdgpu_device_ip_late_init(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3798
			goto release_ras_con;
3799 3800 3801 3802 3803
		}
		/* must succeed. */
		amdgpu_ras_resume(adev);
		queue_delayed_work(system_wq, &adev->delayed_init_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));
3804
	}
A
Alex Deucher 已提交
3805

3806 3807 3808
	if (amdgpu_sriov_vf(adev))
		flush_delayed_work(&adev->delayed_init_work);

3809
	r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3810
	if (r)
3811
		dev_err(adev->dev, "Could not create amdgpu device attr\n");
3812

3813 3814
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		r = amdgpu_pmu_init(adev);
J
Jonathan Kim 已提交
3815 3816 3817
	if (r)
		dev_err(adev->dev, "amdgpu_pmu_init failed\n");

3818 3819 3820 3821
	/* Have stored pci confspace at hand for restore in sudden PCI error */
	if (amdgpu_device_cache_pci_state(adev->pdev))
		pci_restore_state(pdev);

3822 3823 3824 3825
	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3826
		vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
3827 3828 3829 3830 3831 3832 3833 3834

	if (amdgpu_device_supports_px(ddev)) {
		px = true;
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, px);
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
	}

3835 3836 3837 3838
	if (adev->gmc.xgmi.pending_reset)
		queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));

3839 3840
	amdgpu_device_check_iommu_direct_map(adev);

A
Alex Deucher 已提交
3841
	return 0;
3842

3843 3844 3845
release_ras_con:
	amdgpu_release_ras_context(adev);

3846
failed:
3847
	amdgpu_vf_error_trans_all(adev);
3848

3849
	return r;
A
Alex Deucher 已提交
3850 3851
}

3852 3853
static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
{
3854

3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873
	/* Clear all CPU mappings pointing to this device */
	unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);

	/* Unmap all mapped bars - Doorbell, registers and VRAM */
	amdgpu_device_doorbell_fini(adev);

	iounmap(adev->rmmio);
	adev->rmmio = NULL;
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;

	/* Memory manager related */
	if (!adev->gmc.xgmi.connected_to_cpu) {
		arch_phys_wc_del(adev->gmc.vram_mtrr);
		arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
	}
}

A
Alex Deucher 已提交
3874
/**
3875
 * amdgpu_device_fini_hw - tear down the driver
A
Alex Deucher 已提交
3876 3877 3878 3879 3880 3881
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
3882
void amdgpu_device_fini_hw(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3883
{
3884
	dev_info(adev->dev, "amdgpu: finishing device.\n");
3885
	flush_delayed_work(&adev->delayed_init_work);
3886 3887
	if (adev->mman.initialized) {
		flush_delayed_work(&adev->mman.bdev.wq);
3888
		ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3889
	}
3890
	adev->shutdown = true;
3891

M
Monk Liu 已提交
3892 3893 3894
	/* make sure IB test finished before entering exclusive mode
	 * to avoid preemption on IB test
	 * */
3895
	if (amdgpu_sriov_vf(adev)) {
M
Monk Liu 已提交
3896
		amdgpu_virt_request_full_gpu(adev, false);
3897 3898
		amdgpu_virt_fini_data_exchange(adev);
	}
M
Monk Liu 已提交
3899

3900 3901
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
3902
	if (adev->mode_info.mode_config_initialized){
3903
		if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
3904
			drm_helper_force_disable_all(adev_to_drm(adev));
3905
		else
3906
			drm_atomic_helper_shutdown(adev_to_drm(adev));
3907
	}
3908
	amdgpu_fence_driver_hw_fini(adev);
3909

3910 3911
	if (adev->pm_sysfs_en)
		amdgpu_pm_sysfs_fini(adev);
3912 3913 3914 3915
	if (adev->ucode_sysfs_en)
		amdgpu_ucode_sysfs_fini(adev);
	sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);

3916 3917 3918
	/* disable ras feature must before hw fini */
	amdgpu_ras_pre_fini(adev);

3919
	amdgpu_device_ip_fini_early(adev);
3920

3921 3922
	amdgpu_irq_fini_hw(adev);

3923 3924
	if (adev->mman.initialized)
		ttm_device_clear_dma_mappings(&adev->mman.bdev);
3925

3926
	amdgpu_gart_dummy_page_fini(adev);
3927

3928 3929 3930
	if (drm_dev_is_unplugged(adev_to_drm(adev)))
		amdgpu_device_unmap_mmio(adev);

3931 3932 3933 3934
}

void amdgpu_device_fini_sw(struct amdgpu_device *adev)
{
3935 3936
	int idx;

3937
	amdgpu_fence_driver_sw_fini(adev);
3938
	amdgpu_device_ip_fini(adev);
3939 3940
	release_firmware(adev->firmware.gpu_info_fw);
	adev->firmware.gpu_info_fw = NULL;
A
Alex Deucher 已提交
3941
	adev->accel_working = false;
3942 3943 3944

	amdgpu_reset_fini(adev);

A
Alex Deucher 已提交
3945
	/* free i2c buses */
3946 3947
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
3948 3949 3950 3951

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
3952 3953
	kfree(adev->bios);
	adev->bios = NULL;
3954
	if (amdgpu_device_supports_px(adev_to_drm(adev))) {
3955
		vga_switcheroo_unregister_client(adev->pdev);
3956
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
3957
	}
3958
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3959
		vga_client_unregister(adev->pdev);
3960

3961 3962 3963 3964 3965 3966 3967 3968
	if (drm_dev_enter(adev_to_drm(adev), &idx)) {

		iounmap(adev->rmmio);
		adev->rmmio = NULL;
		amdgpu_device_doorbell_fini(adev);
		drm_dev_exit(idx);
	}

3969 3970
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		amdgpu_pmu_fini(adev);
3971
	if (adev->mman.discovery_bin)
3972
		amdgpu_discovery_fini(adev);
3973 3974 3975

	kfree(adev->pci_state);

A
Alex Deucher 已提交
3976 3977
}

3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
/**
 * amdgpu_device_evict_resources - evict device resources
 * @adev: amdgpu device object
 *
 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
 * of the vram memory type. Mainly used for evicting device resources
 * at suspend time.
 *
 */
static void amdgpu_device_evict_resources(struct amdgpu_device *adev)
{
3989 3990
	/* No need to evict vram on APUs for suspend to ram or s2idle */
	if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
3991 3992 3993 3994 3995 3996
		return;

	if (amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM))
		DRM_WARN("evicting device resources failed\n");

}
A
Alex Deucher 已提交
3997 3998 3999 4000 4001

/*
 * Suspend & resume.
 */
/**
4002
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
4003
 *
4004 4005
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of suspend
A
Alex Deucher 已提交
4006 4007 4008 4009 4010
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
4011
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
4012
{
4013
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
4014 4015 4016 4017

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

4018
	adev->in_suspend = true;
4019 4020 4021 4022

	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
		DRM_WARN("smart shift update failed\n");

A
Alex Deucher 已提交
4023 4024
	drm_kms_helper_poll_disable(dev);

4025
	if (fbcon)
4026
		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
4027

4028
	cancel_delayed_work_sync(&adev->delayed_init_work);
4029

4030 4031
	amdgpu_ras_suspend(adev);

4032
	amdgpu_device_ip_suspend_phase1(adev);
4033

4034 4035
	if (!adev->in_s0ix)
		amdgpu_amdkfd_suspend(adev, adev->in_runpm);
4036

4037
	amdgpu_device_evict_resources(adev);
A
Alex Deucher 已提交
4038

4039
	amdgpu_fence_driver_hw_fini(adev);
A
Alex Deucher 已提交
4040

4041
	amdgpu_device_ip_suspend_phase2(adev);
A
Alex Deucher 已提交
4042 4043 4044 4045 4046

	return 0;
}

/**
4047
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
4048
 *
4049 4050
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of resume
A
Alex Deucher 已提交
4051 4052 4053 4054 4055
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
4056
int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
4057
{
4058
	struct amdgpu_device *adev = drm_to_adev(dev);
4059
	int r = 0;
A
Alex Deucher 已提交
4060 4061 4062 4063

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

4064
	if (adev->in_s0ix)
4065 4066
		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry);

A
Alex Deucher 已提交
4067
	/* post card */
A
Alex Deucher 已提交
4068
	if (amdgpu_device_need_post(adev)) {
4069
		r = amdgpu_device_asic_init(adev);
J
jimqu 已提交
4070
		if (r)
4071
			dev_err(adev->dev, "amdgpu asic init failed\n");
J
jimqu 已提交
4072
	}
A
Alex Deucher 已提交
4073

4074
	r = amdgpu_device_ip_resume(adev);
4075
	if (r) {
4076
		dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4077
		return r;
4078
	}
4079
	amdgpu_fence_driver_hw_init(adev);
4080

4081
	r = amdgpu_device_ip_late_init(adev);
4082
	if (r)
4083
		return r;
A
Alex Deucher 已提交
4084

4085 4086 4087
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

4088 4089 4090 4091 4092
	if (!adev->in_s0ix) {
		r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
		if (r)
			return r;
	}
4093

4094
	/* Make sure IB tests flushed */
4095
	flush_delayed_work(&adev->delayed_init_work);
4096

4097
	if (fbcon)
4098
		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
A
Alex Deucher 已提交
4099 4100

	drm_kms_helper_poll_enable(dev);
4101

4102 4103
	amdgpu_ras_resume(adev);

4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115
	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
4116 4117 4118 4119
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
4120 4121 4122
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
4123 4124
	adev->in_suspend = false;

4125 4126 4127
	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
		DRM_WARN("smart shift update failed\n");

4128
	return 0;
A
Alex Deucher 已提交
4129 4130
}

4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
4141
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
4142 4143 4144 4145
{
	int i;
	bool asic_hang = false;

4146 4147 4148
	if (amdgpu_sriov_vf(adev))
		return true;

4149 4150 4151
	if (amdgpu_asic_need_full_reset(adev))
		return true;

4152
	for (i = 0; i < adev->num_ip_blocks; i++) {
4153
		if (!adev->ip_blocks[i].status.valid)
4154
			continue;
4155 4156 4157 4158
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
4159
			dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
4160 4161 4162 4163 4164 4165
			asic_hang = true;
		}
	}
	return asic_hang;
}

4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
4177
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
4178 4179 4180 4181
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4182
		if (!adev->ip_blocks[i].status.valid)
4183
			continue;
4184 4185 4186
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4187 4188 4189 4190 4191 4192 4193 4194
			if (r)
				return r;
		}
	}

	return 0;
}

4195 4196 4197 4198 4199 4200 4201 4202 4203
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
4204
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4205
{
4206 4207
	int i;

4208 4209 4210
	if (amdgpu_asic_need_full_reset(adev))
		return true;

4211
	for (i = 0; i < adev->num_ip_blocks; i++) {
4212
		if (!adev->ip_blocks[i].status.valid)
4213
			continue;
4214 4215 4216
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4217 4218
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4219
			if (adev->ip_blocks[i].status.hang) {
4220
				dev_info(adev->dev, "Some block need full reset!\n");
4221 4222 4223
				return true;
			}
		}
4224 4225 4226 4227
	}
	return false;
}

4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
4239
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4240 4241 4242 4243
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4244
		if (!adev->ip_blocks[i].status.valid)
4245
			continue;
4246 4247 4248
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4249 4250 4251 4252 4253 4254 4255 4256
			if (r)
				return r;
		}
	}

	return 0;
}

4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
4268
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4269 4270 4271 4272
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4273
		if (!adev->ip_blocks[i].status.valid)
4274
			continue;
4275 4276 4277
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4278 4279 4280 4281 4282 4283 4284
		if (r)
			return r;
	}

	return 0;
}

4285
/**
4286
 * amdgpu_device_recover_vram - Recover some VRAM contents
4287 4288 4289 4290 4291 4292
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
4293 4294 4295
 *
 * Returns:
 * 0 on success, negative error code on failure.
4296
 */
4297
static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4298 4299
{
	struct dma_fence *fence = NULL, *next = NULL;
4300
	struct amdgpu_bo *shadow;
4301
	struct amdgpu_bo_vm *vmbo;
4302
	long r = 1, tmo;
4303 4304

	if (amdgpu_sriov_runtime(adev))
4305
		tmo = msecs_to_jiffies(8000);
4306 4307 4308
	else
		tmo = msecs_to_jiffies(100);

4309
	dev_info(adev->dev, "recover vram bo from shadow start\n");
4310
	mutex_lock(&adev->shadow_list_lock);
4311 4312
	list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
		shadow = &vmbo->bo;
4313
		/* No need to recover an evicted BO */
4314 4315 4316
		if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
		    shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
		    shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
4317 4318 4319 4320 4321 4322
			continue;

		r = amdgpu_bo_restore_shadow(shadow, &next);
		if (r)
			break;

4323
		if (fence) {
4324
			tmo = dma_fence_wait_timeout(fence, false, tmo);
4325 4326
			dma_fence_put(fence);
			fence = next;
4327 4328
			if (tmo == 0) {
				r = -ETIMEDOUT;
4329
				break;
4330 4331 4332 4333
			} else if (tmo < 0) {
				r = tmo;
				break;
			}
4334 4335
		} else {
			fence = next;
4336 4337 4338 4339
		}
	}
	mutex_unlock(&adev->shadow_list_lock);

4340 4341
	if (fence)
		tmo = dma_fence_wait_timeout(fence, false, tmo);
4342 4343
	dma_fence_put(fence);

4344
	if (r < 0 || tmo <= 0) {
4345
		dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4346 4347
		return -EIO;
	}
4348

4349
	dev_info(adev->dev, "recover vram bo from shadow done\n");
4350
	return 0;
4351 4352
}

4353

4354
/**
4355
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4356
 *
4357
 * @adev: amdgpu_device pointer
4358
 * @from_hypervisor: request from hypervisor
4359 4360
 *
 * do VF FLR and reinitialize Asic
4361
 * return 0 means succeeded otherwise failed
4362 4363 4364
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
4365 4366
{
	int r;
4367
	struct amdgpu_hive_info *hive = NULL;
4368

4369
	amdgpu_amdkfd_pre_reset(adev);
4370

4371 4372
	amdgpu_amdkfd_pre_reset(adev);

4373 4374 4375 4376 4377 4378
	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
4379 4380

	/* Resume IP prior to SMC */
4381
	r = amdgpu_device_ip_reinit_early_sriov(adev);
4382 4383
	if (r)
		goto error;
4384

4385
	amdgpu_virt_init_data_exchange(adev);
4386

4387 4388 4389 4390
	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

4391
	/* now we are okay to resume SMC/CP/SDMA */
4392
	r = amdgpu_device_ip_reinit_late_sriov(adev);
4393 4394
	if (r)
		goto error;
4395

4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408
	hive = amdgpu_get_xgmi_hive(adev);
	/* Update PSP FW topology after reset */
	if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
		r = amdgpu_xgmi_update_topology(hive, adev);

	if (hive)
		amdgpu_put_xgmi_hive(hive);

	if (!r) {
		amdgpu_irq_gpu_reset_resume_helper(adev);
		r = amdgpu_ib_ring_tests(adev);
		amdgpu_amdkfd_post_reset(adev);
	}
4409

4410
error:
4411
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4412
		amdgpu_inc_vram_lost(adev);
4413
		r = amdgpu_device_recover_vram(adev);
4414
	}
4415
	amdgpu_virt_release_full_gpu(adev, true);
4416 4417 4418 4419

	return r;
}

J
jqdeng 已提交
4420 4421 4422
/**
 * amdgpu_device_has_job_running - check if there is any job in mirror list
 *
4423
 * @adev: amdgpu_device pointer
J
jqdeng 已提交
4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438
 *
 * check if there is any job in mirror list
 */
bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
{
	int i;
	struct drm_sched_job *job;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		spin_lock(&ring->sched.job_list_lock);
4439 4440
		job = list_first_entry_or_null(&ring->sched.pending_list,
					       struct drm_sched_job, list);
J
jqdeng 已提交
4441 4442 4443 4444 4445 4446 4447
		spin_unlock(&ring->sched.job_list_lock);
		if (job)
			return true;
	}
	return false;
}

4448 4449 4450
/**
 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
 *
4451
 * @adev: amdgpu_device pointer
4452 4453 4454 4455 4456 4457 4458
 *
 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
 * a hung GPU.
 */
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
{
	if (!amdgpu_device_ip_check_soft_reset(adev)) {
4459
		dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
4460 4461 4462
		return false;
	}

4463 4464 4465 4466 4467 4468 4469 4470
	if (amdgpu_gpu_recovery == 0)
		goto disabled;

	if (amdgpu_sriov_vf(adev))
		return true;

	if (amdgpu_gpu_recovery == -1) {
		switch (adev->asic_type) {
4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485
#ifdef CONFIG_DRM_AMDGPU_SI
		case CHIP_VERDE:
		case CHIP_TAHITI:
		case CHIP_PITCAIRN:
		case CHIP_OLAND:
		case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
		case CHIP_KAVERI:
		case CHIP_KABINI:
		case CHIP_MULLINS:
#endif
		case CHIP_CARRIZO:
		case CHIP_STONEY:
		case CHIP_CYAN_SKILLFISH:
4486
			goto disabled;
4487 4488
		default:
			break;
4489
		}
4490 4491 4492
	}

	return true;
4493 4494

disabled:
4495
		dev_info(adev->dev, "GPU recovery disabled.\n");
4496
		return false;
4497 4498
}

4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537
int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
{
        u32 i;
        int ret = 0;

        amdgpu_atombios_scratch_regs_engine_hung(adev, true);

        dev_info(adev->dev, "GPU mode1 reset\n");

        /* disable BM */
        pci_clear_master(adev->pdev);

        amdgpu_device_cache_pci_state(adev->pdev);

        if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
                dev_info(adev->dev, "GPU smu mode1 reset\n");
                ret = amdgpu_dpm_mode1_reset(adev);
        } else {
                dev_info(adev->dev, "GPU psp mode1 reset\n");
                ret = psp_gpu_reset(adev);
        }

        if (ret)
                dev_err(adev->dev, "GPU mode1 reset failed\n");

        amdgpu_device_load_pci_state(adev->pdev);

        /* wait for asic to come out of reset */
        for (i = 0; i < adev->usec_timeout; i++) {
                u32 memsize = adev->nbio.funcs->get_memsize(adev);

                if (memsize != 0xffffffff)
                        break;
                udelay(1);
        }

        amdgpu_atombios_scratch_regs_engine_hung(adev, false);
        return ret;
}
4538

4539
int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4540
				 struct amdgpu_reset_context *reset_context)
4541
{
4542
	int i, r = 0;
4543 4544 4545 4546 4547 4548
	struct amdgpu_job *job = NULL;
	bool need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);

	if (reset_context->reset_req_dev == adev)
		job = reset_context->job;
4549

4550 4551 4552 4553 4554
	if (amdgpu_sriov_vf(adev)) {
		/* stop the data exchange thread */
		amdgpu_virt_fini_data_exchange(adev);
	}

4555
	/* block all schedulers and reset given job's ring */
4556 4557 4558
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
4559
		if (!ring || !ring->sched.thread)
4560
			continue;
4561

4562 4563
		/*clear job fence from fence drv to avoid force_completion
		 *leave NULL and vm flush fence in fence drv */
4564
		amdgpu_fence_driver_clear_job_fences(ring);
4565

M
Monk Liu 已提交
4566 4567
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
4568
	}
A
Alex Deucher 已提交
4569

4570
	if (job && job->vm)
4571 4572
		drm_sched_increase_karma(&job->base);

4573
	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4574 4575 4576 4577
	/* If reset handler not implemented, continue; otherwise return */
	if (r == -ENOSYS)
		r = 0;
	else
4578 4579
		return r;

4580
	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4581 4582 4583 4584 4585 4586 4587 4588 4589 4590
	if (!amdgpu_sriov_vf(adev)) {

		if (!need_full_reset)
			need_full_reset = amdgpu_device_ip_need_full_reset(adev);

		if (!need_full_reset) {
			amdgpu_device_ip_pre_soft_reset(adev);
			r = amdgpu_device_ip_soft_reset(adev);
			amdgpu_device_ip_post_soft_reset(adev);
			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4591
				dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4592 4593 4594 4595 4596 4597
				need_full_reset = true;
			}
		}

		if (need_full_reset)
			r = amdgpu_device_ip_suspend(adev);
4598 4599 4600 4601 4602
		if (need_full_reset)
			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
		else
			clear_bit(AMDGPU_NEED_FULL_RESET,
				  &reset_context->flags);
4603 4604 4605 4606 4607
	}

	return r;
}

4608 4609
int amdgpu_do_asic_reset(struct list_head *device_list_handle,
			 struct amdgpu_reset_context *reset_context)
4610 4611
{
	struct amdgpu_device *tmp_adev = NULL;
4612
	bool need_full_reset, skip_hw_reset, vram_lost = false;
4613 4614
	int r = 0;

4615 4616 4617 4618
	/* Try reset handler method first */
	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
				    reset_list);
	r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4619 4620 4621 4622
	/* If reset handler not implemented, continue; otherwise return */
	if (r == -ENOSYS)
		r = 0;
	else
4623 4624 4625 4626 4627 4628 4629
		return r;

	/* Reset handler not implemented, use the default method */
	need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);

4630
	/*
4631
	 * ASIC reset has to be done on all XGMI hive nodes ASAP
4632 4633
	 * to allow proper links negotiation in FW (within 1 sec)
	 */
4634
	if (!skip_hw_reset && need_full_reset) {
4635
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4636
			/* For XGMI run all resets in parallel to speed up the process */
4637
			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4638
				tmp_adev->gmc.xgmi.pending_reset = false;
4639
				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4640 4641 4642 4643
					r = -EALREADY;
			} else
				r = amdgpu_asic_reset(tmp_adev);

4644
			if (r) {
4645
				dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4646
					 r, adev_to_drm(tmp_adev)->unique);
4647
				break;
4648 4649 4650
			}
		}

4651 4652
		/* For XGMI wait for all resets to complete before proceed */
		if (!r) {
4653
			list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4654 4655 4656 4657 4658 4659 4660 4661 4662
				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
					flush_work(&tmp_adev->xgmi_reset_work);
					r = tmp_adev->asic_reset_res;
					if (r)
						break;
				}
			}
		}
	}
4663

4664
	if (!r && amdgpu_ras_intr_triggered()) {
4665
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4666 4667 4668
			if (tmp_adev->mmhub.ras_funcs &&
			    tmp_adev->mmhub.ras_funcs->reset_ras_error_count)
				tmp_adev->mmhub.ras_funcs->reset_ras_error_count(tmp_adev);
4669 4670
		}

4671
		amdgpu_ras_intr_cleared();
4672
	}
4673

4674
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4675 4676
		if (need_full_reset) {
			/* post card */
4677 4678
			r = amdgpu_device_asic_init(tmp_adev);
			if (r) {
4679
				dev_warn(tmp_adev->dev, "asic atom init failed!");
4680
			} else {
4681
				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
4682 4683 4684 4685
				r = amdgpu_amdkfd_resume_iommu(tmp_adev);
				if (r)
					goto out;

4686 4687 4688 4689 4690 4691
				r = amdgpu_device_ip_resume_phase1(tmp_adev);
				if (r)
					goto out;

				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
				if (vram_lost) {
4692
					DRM_INFO("VRAM is lost due to GPU reset!\n");
4693
					amdgpu_inc_vram_lost(tmp_adev);
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706
				}

				r = amdgpu_device_fw_loading(tmp_adev);
				if (r)
					return r;

				r = amdgpu_device_ip_resume_phase2(tmp_adev);
				if (r)
					goto out;

				if (vram_lost)
					amdgpu_device_fill_reset_magic(tmp_adev);

4707 4708 4709 4710 4711 4712
				/*
				 * Add this ASIC as tracked as reset was already
				 * complete successfully.
				 */
				amdgpu_register_gpu_instance(tmp_adev);

4713 4714
				if (!reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4715 4716
					amdgpu_xgmi_add_device(tmp_adev);

4717 4718 4719 4720
				r = amdgpu_device_ip_late_init(tmp_adev);
				if (r)
					goto out;

4721
				drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
4722

4723 4724 4725 4726 4727 4728 4729 4730 4731 4732
				/*
				 * The GPU enters bad state once faulty pages
				 * by ECC has reached the threshold, and ras
				 * recovery is scheduled next. So add one check
				 * here to break recovery if it indeed exceeds
				 * bad page threshold, and remind user to
				 * retire this GPU or setting one bigger
				 * bad_page_threshold value to fix this once
				 * probing driver again.
				 */
4733
				if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
4734 4735 4736 4737 4738 4739
					/* must succeed. */
					amdgpu_ras_resume(tmp_adev);
				} else {
					r = -EINVAL;
					goto out;
				}
4740

4741
				/* Update PSP FW topology after reset */
4742 4743 4744 4745
				if (reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
					r = amdgpu_xgmi_update_topology(
						reset_context->hive, tmp_adev);
4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767
			}
		}

out:
		if (!r) {
			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
			r = amdgpu_ib_ring_tests(tmp_adev);
			if (r) {
				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
				need_full_reset = true;
				r = -EAGAIN;
				goto end;
			}
		}

		if (!r)
			r = amdgpu_device_recover_vram(tmp_adev);
		else
			tmp_adev->asic_reset_res = r;
	}

end:
4768 4769 4770 4771
	if (need_full_reset)
		set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	else
		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4772 4773 4774
	return r;
}

4775 4776
static bool amdgpu_device_lock_adev(struct amdgpu_device *adev,
				struct amdgpu_hive_info *hive)
4777
{
4778 4779 4780
	if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0)
		return false;

4781 4782 4783 4784 4785
	if (hive) {
		down_write_nest_lock(&adev->reset_sem, &hive->hive_lock);
	} else {
		down_write(&adev->reset_sem);
	}
4786

4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_MODE1:
		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
		break;
	case AMD_RESET_METHOD_MODE2:
		adev->mp1_state = PP_MP1_STATE_RESET;
		break;
	default:
		adev->mp1_state = PP_MP1_STATE_NONE;
		break;
	}
4798 4799

	return true;
4800
}
A
Alex Deucher 已提交
4801

4802 4803
static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
{
4804
	amdgpu_vf_error_trans_all(adev);
4805
	adev->mp1_state = PP_MP1_STATE_NONE;
4806
	atomic_set(&adev->in_gpu_reset, 0);
4807
	up_write(&adev->reset_sem);
4808 4809
}

4810 4811 4812 4813 4814 4815 4816 4817 4818 4819
/*
 * to lockup a list of amdgpu devices in a hive safely, if not a hive
 * with multiple nodes, it will be similar as amdgpu_device_lock_adev.
 *
 * unlock won't require roll back.
 */
static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive)
{
	struct amdgpu_device *tmp_adev = NULL;

4820
	if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849
		if (!hive) {
			dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes");
			return -ENODEV;
		}
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
			if (!amdgpu_device_lock_adev(tmp_adev, hive))
				goto roll_back;
		}
	} else if (!amdgpu_device_lock_adev(adev, hive))
		return -EAGAIN;

	return 0;
roll_back:
	if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) {
		/*
		 * if the lockup iteration break in the middle of a hive,
		 * it may means there may has a race issue,
		 * or a hive device locked up independently.
		 * we may be in trouble and may not, so will try to roll back
		 * the lock and give out a warnning.
		 */
		dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock");
		list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) {
			amdgpu_device_unlock_adev(tmp_adev);
		}
	}
	return -EAGAIN;
}

4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889
static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
{
	struct pci_dev *p = NULL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (p) {
		pm_runtime_enable(&(p->dev));
		pm_runtime_resume(&(p->dev));
	}
}

static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
{
	enum amd_reset_method reset_method;
	struct pci_dev *p = NULL;
	u64 expires;

	/*
	 * For now, only BACO and mode1 reset are confirmed
	 * to suffer the audio issue without proper suspended.
	 */
	reset_method = amdgpu_asic_reset_method(adev);
	if ((reset_method != AMD_RESET_METHOD_BACO) &&
	     (reset_method != AMD_RESET_METHOD_MODE1))
		return -EINVAL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (!p)
		return -ENODEV;

	expires = pm_runtime_autosuspend_expiration(&(p->dev));
	if (!expires)
		/*
		 * If we cannot get the audio device autosuspend delay,
		 * a fixed 4S interval will be used. Considering 3S is
		 * the audio controller default autosuspend delay setting.
		 * 4S used here is guaranteed to cover that.
		 */
4890
		expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907

	while (!pm_runtime_status_suspended(&(p->dev))) {
		if (!pm_runtime_suspend(&(p->dev)))
			break;

		if (expires < ktime_get_mono_fast_ns()) {
			dev_warn(adev->dev, "failed to suspend display audio\n");
			/* TODO: abort the succeeding gpu reset? */
			return -ETIMEDOUT;
		}
	}

	pm_runtime_disable(&(p->dev));

	return 0;
}

4908
static void amdgpu_device_recheck_guilty_jobs(
4909 4910
	struct amdgpu_device *adev, struct list_head *device_list_handle,
	struct amdgpu_reset_context *reset_context)
4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928
{
	int i, r = 0;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];
		int ret = 0;
		struct drm_sched_job *s_job;

		if (!ring || !ring->sched.thread)
			continue;

		s_job = list_first_entry_or_null(&ring->sched.pending_list,
				struct drm_sched_job, list);
		if (s_job == NULL)
			continue;

		/* clear job's guilty and depend the folowing step to decide the real one */
		drm_sched_reset_karma(s_job);
4929 4930 4931
		/* for the real bad job, it will be resubmitted twice, adding a dma_fence_get
		 * to make sure fence is balanced */
		dma_fence_get(s_job->s_fence->parent);
4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948
		drm_sched_resubmit_jobs_ext(&ring->sched, 1);

		ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
		if (ret == 0) { /* timeout */
			DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
						ring->sched.name, s_job->id);

			/* set guilty */
			drm_sched_increase_karma(s_job);
retry:
			/* do hw reset */
			if (amdgpu_sriov_vf(adev)) {
				amdgpu_virt_fini_data_exchange(adev);
				r = amdgpu_device_reset_sriov(adev, false);
				if (r)
					adev->asic_reset_res = r;
			} else {
4949 4950 4951 4952
				clear_bit(AMDGPU_SKIP_HW_RESET,
					  &reset_context->flags);
				r = amdgpu_do_asic_reset(device_list_handle,
							 reset_context);
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966
				if (r && r == -EAGAIN)
					goto retry;
			}

			/*
			 * add reset counter so that the following
			 * resubmitted job could flush vmid
			 */
			atomic_inc(&adev->gpu_reset_counter);
			continue;
		}

		/* got the hw fence, signal finished fence */
		atomic_dec(ring->sched.score);
4967
		dma_fence_put(s_job->s_fence->parent);
4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979
		dma_fence_get(&s_job->s_fence->finished);
		dma_fence_signal(&s_job->s_fence->finished);
		dma_fence_put(&s_job->s_fence->finished);

		/* remove node from list and free the job */
		spin_lock(&ring->sched.job_list_lock);
		list_del_init(&s_job->list);
		spin_unlock(&ring->sched.job_list_lock);
		ring->sched.ops->free_job(s_job);
	}
}

4980 4981 4982
/**
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
 *
4983
 * @adev: amdgpu_device pointer
4984 4985 4986 4987 4988 4989 4990 4991 4992 4993
 * @job: which job trigger hang
 *
 * Attempt to reset the GPU if it has hung (all asics).
 * Attempt to do soft-reset or full-reset and reinitialize Asic
 * Returns 0 for success or an error on failure.
 */

int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job)
{
4994
	struct list_head device_list, *device_list_handle =  NULL;
4995
	bool job_signaled = false;
4996 4997
	struct amdgpu_hive_info *hive = NULL;
	struct amdgpu_device *tmp_adev = NULL;
4998
	int i, r = 0;
4999
	bool need_emergency_restart = false;
5000
	bool audio_suspended = false;
5001
	int tmp_vram_lost_counter;
5002 5003 5004
	struct amdgpu_reset_context reset_context;

	memset(&reset_context, 0, sizeof(reset_context));
5005

5006
	/*
5007 5008 5009 5010
	 * Special case: RAS triggered and full reset isn't supported
	 */
	need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);

5011 5012 5013 5014
	/*
	 * Flush RAM to disk so that after reboot
	 * the user can read log and see why the system rebooted.
	 */
5015
	if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
5016 5017 5018 5019 5020 5021
		DRM_WARN("Emergency reboot.");

		ksys_sync_helper();
		emergency_restart();
	}

5022
	dev_info(adev->dev, "GPU %s begin!\n",
5023
		need_emergency_restart ? "jobs stop":"reset");
5024 5025

	/*
5026 5027 5028 5029 5030
	 * Here we trylock to avoid chain of resets executing from
	 * either trigger by jobs on different adevs in XGMI hive or jobs on
	 * different schedulers for same device while this TO handler is running.
	 * We always reset all schedulers for device and all devices for XGMI
	 * hive so that should take care of them too.
5031
	 */
5032 5033
	if (!amdgpu_sriov_vf(adev))
		hive = amdgpu_get_xgmi_hive(adev);
5034 5035 5036 5037
	if (hive) {
		if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) {
			DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
				job ? job->base.id : -1, hive->hive_id);
5038
			amdgpu_put_xgmi_hive(hive);
5039
			if (job && job->vm)
5040
				drm_sched_increase_karma(&job->base);
5041 5042 5043
			return 0;
		}
		mutex_lock(&hive->hive_lock);
5044
	}
5045

5046 5047 5048 5049 5050 5051
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	reset_context.job = job;
	reset_context.hive = hive;
	clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);

5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062
	/*
	 * lock the device before we try to operate the linked list
	 * if didn't get the device lock, don't touch the linked list since
	 * others may iterating it.
	 */
	r = amdgpu_device_lock_hive_adev(adev, hive);
	if (r) {
		dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress",
					job ? job->base.id : -1);

		/* even we skipped this reset, still need to set the job to guilty */
5063
		if (job && job->vm)
5064 5065 5066 5067
			drm_sched_increase_karma(&job->base);
		goto skip_recovery;
	}

5068 5069 5070 5071 5072 5073
	/*
	 * Build list of devices to reset.
	 * In case we are in XGMI hive mode, resort the device list
	 * to put adev in the 1st position.
	 */
	INIT_LIST_HEAD(&device_list);
5074
	if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
5075 5076 5077 5078 5079
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
			list_add_tail(&tmp_adev->reset_list, &device_list);
		if (!list_is_first(&adev->reset_list, &device_list))
			list_rotate_to_front(&adev->reset_list, &device_list);
		device_list_handle = &device_list;
5080
	} else {
5081
		list_add_tail(&adev->reset_list, &device_list);
5082 5083 5084
		device_list_handle = &device_list;
	}

5085
	/* block all schedulers and reset given job's ring */
5086
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099
		/*
		 * Try to put the audio codec into suspend state
		 * before gpu reset started.
		 *
		 * Due to the power domain of the graphics device
		 * is shared with AZ power domain. Without this,
		 * we may change the audio hardware from behind
		 * the audio driver's back. That will trigger
		 * some audio codec errors.
		 */
		if (!amdgpu_device_suspend_display_audio(tmp_adev))
			audio_suspended = true;

5100 5101
		amdgpu_ras_set_error_query_ready(tmp_adev, false);

5102 5103
		cancel_delayed_work_sync(&tmp_adev->delayed_init_work);

5104 5105
		if (!amdgpu_sriov_vf(tmp_adev))
			amdgpu_amdkfd_pre_reset(tmp_adev);
5106

5107 5108 5109 5110 5111 5112
		/*
		 * Mark these ASICs to be reseted as untracked first
		 * And add them back after reset completed
		 */
		amdgpu_unregister_gpu_instance(tmp_adev);

5113
		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
5114

5115
		/* disable ras on ALL IPs */
5116
		if (!need_emergency_restart &&
5117
		      amdgpu_device_ip_need_full_reset(tmp_adev))
5118 5119
			amdgpu_ras_suspend(tmp_adev);

5120 5121 5122 5123 5124 5125
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

5126
			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
5127

5128
			if (need_emergency_restart)
5129
				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
5130
		}
5131
		atomic_inc(&tmp_adev->gpu_reset_counter);
5132 5133
	}

5134
	if (need_emergency_restart)
5135 5136
		goto skip_sched_resume;

5137 5138 5139 5140 5141 5142 5143
	/*
	 * Must check guilty signal here since after this point all old
	 * HW fences are force signaled.
	 *
	 * job->base holds a reference to parent fence
	 */
	if (job && job->base.s_fence->parent &&
5144
	    dma_fence_is_signaled(job->base.s_fence->parent)) {
5145 5146 5147 5148 5149
		job_signaled = true;
		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
		goto skip_hw_reset;
	}

5150
retry:	/* Rest of adevs pre asic reset from XGMI hive. */
5151
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5152
		r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
5153 5154
		/*TODO Should we stop ?*/
		if (r) {
5155
			dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
5156
				  r, adev_to_drm(tmp_adev)->unique);
5157 5158 5159 5160
			tmp_adev->asic_reset_res = r;
		}
	}

5161
	tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
5162
	/* Actual ASIC resets if needed.*/
5163
	/* Host driver will handle XGMI hive reset for SRIOV */
5164 5165 5166 5167 5168
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
		if (r)
			adev->asic_reset_res = r;
	} else {
5169
		r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
5170 5171 5172 5173
		if (r && r == -EAGAIN)
			goto retry;
	}

5174 5175
skip_hw_reset:

5176
	/* Post ASIC reset for all devs .*/
5177
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5178

5179 5180 5181 5182 5183 5184 5185 5186 5187
		/*
		 * Sometimes a later bad compute job can block a good gfx job as gfx
		 * and compute ring share internal GC HW mutually. We add an additional
		 * guilty jobs recheck step to find the real guilty job, it synchronously
		 * submits and pends for the first job being signaled. If it gets timeout,
		 * we identify it as a real guilty job.
		 */
		if (amdgpu_gpu_recovery == 2 &&
			!(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
5188 5189
			amdgpu_device_recheck_guilty_jobs(
				tmp_adev, device_list_handle, &reset_context);
5190

5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* No point to resubmit jobs if we didn't HW reset*/
			if (!tmp_adev->asic_reset_res && !job_signaled)
				drm_sched_resubmit_jobs(&ring->sched);

			drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
		}

5204
		if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
5205
			drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5206 5207 5208
		}

		tmp_adev->asic_reset_res = 0;
5209 5210 5211

		if (r) {
			/* bad news, how to tell it to userspace ? */
5212
			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5213 5214
			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
		} else {
5215
			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5216 5217
			if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
				DRM_WARN("smart shift update failed\n");
5218
		}
5219
	}
5220

5221
skip_sched_resume:
5222
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5223 5224 5225
		/* unlock kfd: SRIOV would do it separately */
		if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
			amdgpu_amdkfd_post_reset(tmp_adev);
5226 5227 5228 5229 5230 5231 5232

		/* kfd_post_reset will do nothing if kfd device is not initialized,
		 * need to bring up kfd here if it's not be initialized before
		 */
		if (!adev->kfd.init_complete)
			amdgpu_amdkfd_device_init(adev);

5233 5234
		if (audio_suspended)
			amdgpu_device_resume_display_audio(tmp_adev);
5235 5236 5237
		amdgpu_device_unlock_adev(tmp_adev);
	}

5238
skip_recovery:
5239
	if (hive) {
5240
		atomic_set(&hive->in_reset, 0);
5241
		mutex_unlock(&hive->hive_lock);
5242
		amdgpu_put_xgmi_hive(hive);
5243
	}
5244

5245
	if (r && r != -EAGAIN)
5246
		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
A
Alex Deucher 已提交
5247 5248 5249
	return r;
}

5250 5251 5252 5253 5254 5255 5256 5257 5258
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
5259
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5260
{
5261
	struct pci_dev *pdev;
5262 5263
	enum pci_bus_speed speed_cap, platform_speed_cap;
	enum pcie_link_width platform_link_width;
5264

5265 5266
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5267

5268 5269
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5270

5271 5272 5273 5274 5275 5276
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5277
		return;
5278
	}
5279

5280 5281 5282
	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
		return;

5283 5284
	pcie_bandwidth_available(adev->pdev, NULL,
				 &platform_speed_cap, &platform_link_width);
5285

5286
	if (adev->pm.pcie_gen_mask == 0) {
5287 5288 5289 5290 5291
		/* asic caps */
		pdev = adev->pdev;
		speed_cap = pcie_get_speed_cap(pdev);
		if (speed_cap == PCI_SPEED_UNKNOWN) {
			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5292 5293 5294
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
		} else {
5295 5296 5297 5298 5299 5300 5301
			if (speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (speed_cap == PCIE_SPEED_16_0GT)
5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
			else if (speed_cap == PCIE_SPEED_8_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
			else if (speed_cap == PCIE_SPEED_5_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
		}
		/* platform caps */
5317
		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5318 5319 5320
			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
		} else {
5321 5322 5323 5324 5325 5326 5327
			if (platform_speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5328 5329 5330 5331
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5332
			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5333 5334 5335
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5336
			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5337 5338 5339 5340 5341
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;

5342 5343 5344
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
5345
		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5346 5347
			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
		} else {
5348
			switch (platform_link_width) {
5349
			case PCIE_LNK_X32:
5350 5351 5352 5353 5354 5355 5356 5357
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5358
			case PCIE_LNK_X16:
5359 5360 5361 5362 5363 5364 5365
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5366
			case PCIE_LNK_X12:
5367 5368 5369 5370 5371 5372
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5373
			case PCIE_LNK_X8:
5374 5375 5376 5377 5378
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5379
			case PCIE_LNK_X4:
5380 5381 5382 5383
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5384
			case PCIE_LNK_X2:
5385 5386 5387
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5388
			case PCIE_LNK_X1:
5389 5390 5391 5392 5393
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
5394 5395 5396
		}
	}
}
A
Alex Deucher 已提交
5397

5398 5399
int amdgpu_device_baco_enter(struct drm_device *dev)
{
5400
	struct amdgpu_device *adev = drm_to_adev(dev);
5401
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5402

5403
	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5404 5405
		return -ENOTSUPP;

5406
	if (ras && adev->ras_enabled &&
5407
	    adev->nbio.funcs->enable_doorbell_interrupt)
5408 5409
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

5410
	return amdgpu_dpm_baco_enter(adev);
5411 5412 5413 5414
}

int amdgpu_device_baco_exit(struct drm_device *dev)
{
5415
	struct amdgpu_device *adev = drm_to_adev(dev);
5416
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5417
	int ret = 0;
5418

5419
	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5420 5421
		return -ENOTSUPP;

5422 5423 5424
	ret = amdgpu_dpm_baco_exit(adev);
	if (ret)
		return ret;
5425

5426
	if (ras && adev->ras_enabled &&
5427
	    adev->nbio.funcs->enable_doorbell_interrupt)
5428 5429
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

5430 5431 5432 5433
	if (amdgpu_passthrough(adev) &&
	    adev->nbio.funcs->clear_doorbell_interrupt)
		adev->nbio.funcs->clear_doorbell_interrupt(adev);

5434
	return 0;
5435
}
5436

5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450
static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev)
{
	int i;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		cancel_delayed_work_sync(&ring->sched.work_tdr);
	}
}

5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463
/**
 * amdgpu_pci_error_detected - Called when a PCI error is detected.
 * @pdev: PCI device struct
 * @state: PCI channel state
 *
 * Description: Called when a PCI error is detected.
 *
 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
 */
pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5464
	int i;
5465 5466 5467

	DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);

5468 5469 5470 5471 5472
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		DRM_WARN("No support for XGMI hive yet...");
		return PCI_ERS_RESULT_DISCONNECT;
	}

5473 5474
	adev->pci_channel_state = state;

5475 5476 5477
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
5478
	/* Fatal error, prepare for slot reset */
5479 5480
	case pci_channel_io_frozen:
		/*
5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501
		 * Cancel and wait for all TDRs in progress if failing to
		 * set  adev->in_gpu_reset in amdgpu_device_lock_adev
		 *
		 * Locking adev->reset_sem will prevent any external access
		 * to GPU during PCI error recovery
		 */
		while (!amdgpu_device_lock_adev(adev, NULL))
			amdgpu_cancel_all_tdr(adev);

		/*
		 * Block any work scheduling as we do for regular GPU reset
		 * for the duration of the recovery
		 */
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			drm_sched_stop(&ring->sched, NULL);
		}
5502
		atomic_inc(&adev->gpu_reset_counter);
5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
		/* Permanent error, prepare for device removal */
		return PCI_ERS_RESULT_DISCONNECT;
	}

	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
 * @pdev: pointer to PCI device
 */
pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
{

	DRM_INFO("PCI error: mmio enabled callback!!\n");

	/* TODO - dump whatever for debugging purposes */

	/* This called only if amdgpu_pci_error_detected returns
	 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
	 * works, no need to reset slot.
	 */

	return PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
 * @pdev: PCI device struct
 *
 * Description: This routine is called by the pci error recovery
 * code after the PCI slot has been reset, just before we
 * should resume normal operations.
 */
pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5543
	int r, i;
5544
	struct amdgpu_reset_context reset_context;
5545
	u32 memsize;
5546
	struct list_head device_list;
5547 5548 5549

	DRM_INFO("PCI error: slot reset callback!!\n");

5550 5551
	memset(&reset_context, 0, sizeof(reset_context));

5552
	INIT_LIST_HEAD(&device_list);
5553
	list_add_tail(&adev->reset_list, &device_list);
5554

5555 5556 5557
	/* wait for asic to come out of reset */
	msleep(500);

5558
	/* Restore PCI confspace */
5559
	amdgpu_device_load_pci_state(pdev);
5560

5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573
	/* confirm  ASIC came out of reset */
	for (i = 0; i < adev->usec_timeout; i++) {
		memsize = amdgpu_asic_get_config_memsize(adev);

		if (memsize != 0xffffffff)
			break;
		udelay(1);
	}
	if (memsize == 0xffffffff) {
		r = -ETIME;
		goto out;
	}

5574 5575 5576 5577 5578
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);

5579
	adev->no_hw_access = true;
5580
	r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5581
	adev->no_hw_access = false;
5582 5583 5584
	if (r)
		goto out;

5585
	r = amdgpu_do_asic_reset(&device_list, &reset_context);
5586 5587 5588

out:
	if (!r) {
5589 5590 5591
		if (amdgpu_device_cache_pci_state(adev->pdev))
			pci_restore_state(adev->pdev);

5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605
		DRM_INFO("PCIe error recovery succeeded\n");
	} else {
		DRM_ERROR("PCIe error recovery failed, err:%d", r);
		amdgpu_device_unlock_adev(adev);
	}

	return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_resume() - resume normal ops after PCI reset
 * @pdev: pointer to PCI device
 *
 * Called when the error recovery driver tells us that its
5606
 * OK to resume normal operation.
5607 5608 5609 5610 5611
 */
void amdgpu_pci_resume(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5612
	int i;
5613 5614 5615


	DRM_INFO("PCI error: resume callback!!\n");
5616

5617 5618 5619 5620
	/* Only continue execution for the case of pci_channel_io_frozen */
	if (adev->pci_channel_state != pci_channel_io_frozen)
		return;

5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;


		drm_sched_resubmit_jobs(&ring->sched);
		drm_sched_start(&ring->sched, true);
	}

	amdgpu_device_unlock_adev(adev);
5633
}
5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679

bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	r = pci_save_state(pdev);
	if (!r) {
		kfree(adev->pci_state);

		adev->pci_state = pci_store_saved_state(pdev);

		if (!adev->pci_state) {
			DRM_ERROR("Failed to store PCI saved state");
			return false;
		}
	} else {
		DRM_WARN("Failed to save PCI state, err:%d\n", r);
		return false;
	}

	return true;
}

bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	if (!adev->pci_state)
		return false;

	r = pci_load_saved_state(pdev, adev->pci_state);

	if (!r) {
		pci_restore_state(pdev);
	} else {
		DRM_WARN("Failed to load PCI state, err:%d\n", r);
		return false;
	}

	return true;
}

5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694
void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
		struct amdgpu_ring *ring)
{
#ifdef CONFIG_X86_64
	if (adev->flags & AMD_IS_APU)
		return;
#endif
	if (adev->gmc.xgmi.connected_to_cpu)
		return;

	if (ring && ring->funcs->emit_hdp_flush)
		amdgpu_ring_emit_hdp_flush(ring);
	else
		amdgpu_asic_flush_hdp(adev, ring);
}
5695

5696 5697 5698 5699 5700 5701 5702 5703 5704
void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
		struct amdgpu_ring *ring)
{
#ifdef CONFIG_X86_64
	if (adev->flags & AMD_IS_APU)
		return;
#endif
	if (adev->gmc.xgmi.connected_to_cpu)
		return;
5705

5706 5707
	amdgpu_asic_invalidate_hdp(adev, ring);
}
5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731

/**
 * amdgpu_device_halt() - bring hardware to some kind of halt state
 *
 * @adev: amdgpu_device pointer
 *
 * Bring hardware to some kind of halt state so that no one can touch it
 * any more. It will help to maintain error context when error occurred.
 * Compare to a simple hang, the system will keep stable at least for SSH
 * access. Then it should be trivial to inspect the hardware state and
 * see what's going on. Implemented as following:
 *
 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
 *    clears all CPU mappings to device, disallows remappings through page faults
 * 2. amdgpu_irq_disable_all() disables all interrupts
 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
 *    flush any in flight DMA operations
 */
void amdgpu_device_halt(struct amdgpu_device *adev)
{
	struct pci_dev *pdev = adev->pdev;
5732
	struct drm_device *ddev = adev_to_drm(adev);
5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746

	drm_dev_unplug(ddev);

	amdgpu_irq_disable_all(adev);

	amdgpu_fence_driver_hw_fini(adev);

	adev->no_hw_access = true;

	amdgpu_device_unmap_mmio(adev);

	pci_disable_device(pdev);
	pci_wait_for_pending_transaction(pdev);
}