amdgpu_device.c 145.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/power_supply.h>
29
#include <linux/kthread.h>
30
#include <linux/module.h>
A
Alex Deucher 已提交
31 32
#include <linux/console.h>
#include <linux/slab.h>
33

34
#include <drm/drm_atomic_helper.h>
35
#include <drm/drm_probe_helper.h>
A
Alex Deucher 已提交
36 37 38 39 40
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
41
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
42 43 44
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
45
#include "amdgpu_atomfirmware.h"
46
#include "amd_pcie.h"
K
Ken Wang 已提交
47 48 49
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
50 51 52
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
53
#include "vi.h"
54
#include "soc15.h"
55
#include "nv.h"
A
Alex Deucher 已提交
56
#include "bif/bif_4_1_d.h"
57
#include <linux/pci.h>
58
#include <linux/firmware.h>
59
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
60

61
#include "amdgpu_amdkfd.h"
62
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
63

64
#include "amdgpu_xgmi.h"
65
#include "amdgpu_ras.h"
J
Jonathan Kim 已提交
66
#include "amdgpu_pmu.h"
67
#include "amdgpu_fru_eeprom.h"
68
#include "amdgpu_reset.h"
69

70
#include <linux/suspend.h>
71
#include <drm/task_barrier.h>
72
#include <linux/pm_runtime.h>
73

74 75
#include <drm/drm_drv.h>

76
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
77
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
78
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
79
MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
80
MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
81
MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
82
MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
83
MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
84
MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
85
MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
86
MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin");
87

88 89
#define AMDGPU_RESUME_MS		2000

90
const char *amdgpu_asic_name[] = {
91 92 93 94 95
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
96 97 98 99 100 101 102
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
103
	"FIJI",
A
Alex Deucher 已提交
104
	"CARRIZO",
S
Samuel Li 已提交
105
	"STONEY",
106 107
	"POLARIS10",
	"POLARIS11",
108
	"POLARIS12",
L
Leo Liu 已提交
109
	"VEGAM",
K
Ken Wang 已提交
110
	"VEGA10",
111
	"VEGA12",
112
	"VEGA20",
113
	"RAVEN",
L
Le Ma 已提交
114
	"ARCTURUS",
115
	"RENOIR",
L
Le Ma 已提交
116
	"ALDEBARAN",
H
Huang Rui 已提交
117
	"NAVI10",
X
Xiaojie Yuan 已提交
118
	"NAVI14",
X
Xiaojie Yuan 已提交
119
	"NAVI12",
120
	"SIENNA_CICHLID",
121
	"NAVY_FLOUNDER",
122
	"VANGOGH",
123
	"DIMGREY_CAVEFISH",
A
Alex Deucher 已提交
124 125 126
	"LAST",
};

127 128 129 130 131 132 133 134 135 136 137 138 139
/**
 * DOC: pcie_replay_count
 *
 * The amdgpu driver provides a sysfs API for reporting the total number
 * of PCIe replays (NAKs)
 * The file pcie_replay_count is used for this and returns the total
 * number of replays as a sum of the NAKs generated and NAKs received
 */

static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
140
	struct amdgpu_device *adev = drm_to_adev(ddev);
141 142
	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);

143
	return sysfs_emit(buf, "%llu\n", cnt);
144 145 146 147 148
}

static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
		amdgpu_device_get_pcie_replay_count, NULL);

149 150
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

151 152 153 154 155 156 157 158 159 160 161 162 163 164
/**
 * DOC: product_name
 *
 * The amdgpu driver provides a sysfs API for reporting the product name
 * for the device
 * The file serial_number is used for this and returns the product name
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_name(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
165
	struct amdgpu_device *adev = drm_to_adev(ddev);
166

167
	return sysfs_emit(buf, "%s\n", adev->product_name);
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
}

static DEVICE_ATTR(product_name, S_IRUGO,
		amdgpu_device_get_product_name, NULL);

/**
 * DOC: product_number
 *
 * The amdgpu driver provides a sysfs API for reporting the part number
 * for the device
 * The file serial_number is used for this and returns the part number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
187
	struct amdgpu_device *adev = drm_to_adev(ddev);
188

189
	return sysfs_emit(buf, "%s\n", adev->product_number);
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
}

static DEVICE_ATTR(product_number, S_IRUGO,
		amdgpu_device_get_product_number, NULL);

/**
 * DOC: serial_number
 *
 * The amdgpu driver provides a sysfs API for reporting the serial number
 * for the device
 * The file serial_number is used for this and returns the serial number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_serial_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
209
	struct amdgpu_device *adev = drm_to_adev(ddev);
210

211
	return sysfs_emit(buf, "%s\n", adev->serial);
212 213 214 215 216
}

static DEVICE_ATTR(serial_number, S_IRUGO,
		amdgpu_device_get_serial_number, NULL);

217
/**
218
 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
219 220 221
 *
 * @dev: drm_device pointer
 *
222
 * Returns true if the device is a dGPU with ATPX power control,
223 224
 * otherwise return false.
 */
225
bool amdgpu_device_supports_px(struct drm_device *dev)
226 227 228
{
	struct amdgpu_device *adev = drm_to_adev(dev);

229
	if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
230 231 232 233
		return true;
	return false;
}

234
/**
235
 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
236 237 238
 *
 * @dev: drm_device pointer
 *
239
 * Returns true if the device is a dGPU with ACPI power control,
240 241
 * otherwise return false.
 */
242
bool amdgpu_device_supports_boco(struct drm_device *dev)
A
Alex Deucher 已提交
243
{
244
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
245

246 247
	if (adev->has_pr3 ||
	    ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
A
Alex Deucher 已提交
248 249 250 251
		return true;
	return false;
}

252 253 254 255 256 257 258 259 260 261
/**
 * amdgpu_device_supports_baco - Does the device support BACO
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device supporte BACO,
 * otherwise return false.
 */
bool amdgpu_device_supports_baco(struct drm_device *dev)
{
262
	struct amdgpu_device *adev = drm_to_adev(dev);
263 264 265 266

	return amdgpu_asic_supports_baco(adev);
}

267 268 269 270
/*
 * VRAM access helper functions
 */

271 272 273 274 275 276 277 278 279 280 281 282 283
/**
 * amdgpu_device_vram_access - read/write a buffer in vram
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       uint32_t *buf, size_t size, bool write)
{
	unsigned long flags;
284 285
	uint32_t hi = ~0;
	uint64_t last;
286
	int idx;
287

288 289
	if (!drm_dev_enter(&adev->ddev, &idx))
		return;
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307

#ifdef CONFIG_64BIT
	last = min(pos + size, adev->gmc.visible_vram_size);
	if (last > pos) {
		void __iomem *addr = adev->mman.aper_base_kaddr + pos;
		size_t count = last - pos;

		if (write) {
			memcpy_toio(addr, buf, count);
			mb();
			amdgpu_asic_flush_hdp(adev, NULL);
		} else {
			amdgpu_asic_invalidate_hdp(adev, NULL);
			mb();
			memcpy_fromio(buf, addr, count);
		}

		if (count == size)
308
			goto exit;
309 310 311 312 313 314 315

		pos += count;
		buf += count / 4;
		size -= count;
	}
#endif

316 317 318
	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
	for (last = pos + size; pos < last; pos += 4) {
		uint32_t tmp = pos >> 31;
319 320

		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
321 322 323 324
		if (tmp != hi) {
			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
			hi = tmp;
		}
325 326 327 328 329
		if (write)
			WREG32_NO_KIQ(mmMM_DATA, *buf++);
		else
			*buf++ = RREG32_NO_KIQ(mmMM_DATA);
	}
330
	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
331 332 333

exit:
	drm_dev_exit(idx);
334 335
}

A
Alex Deucher 已提交
336
/*
337
 * register access helper functions.
A
Alex Deucher 已提交
338
 */
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367

/* Check if hw access should be skipped because of hotplug or device error */
bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
{
	if (adev->in_pci_err_recovery)
		return true;

#ifdef CONFIG_LOCKDEP
	/*
	 * This is a bit complicated to understand, so worth a comment. What we assert
	 * here is that the GPU reset is not running on another thread in parallel.
	 *
	 * For this we trylock the read side of the reset semaphore, if that succeeds
	 * we know that the reset is not running in paralell.
	 *
	 * If the trylock fails we assert that we are either already holding the read
	 * side of the lock or are the reset thread itself and hold the write side of
	 * the lock.
	 */
	if (in_task()) {
		if (down_read_trylock(&adev->reset_sem))
			up_read(&adev->reset_sem);
		else
			lockdep_assert_held(&adev->reset_sem);
	}
#endif
	return false;
}

368
/**
369
 * amdgpu_device_rreg - read a memory mapped IO or indirect register
370 371 372 373 374 375 376
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
377 378
uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
			    uint32_t reg, uint32_t acc_flags)
A
Alex Deucher 已提交
379
{
380 381
	uint32_t ret;

382
	if (amdgpu_device_skip_hw_access(adev))
383 384
		return 0;

385 386 387 388 389 390 391 392 393 394 395
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
		    down_read_trylock(&adev->reset_sem)) {
			ret = amdgpu_kiq_rreg(adev, reg);
			up_read(&adev->reset_sem);
		} else {
			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		ret = adev->pcie_rreg(adev, reg * 4);
396
	}
397

398
	trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
399

400
	return ret;
A
Alex Deucher 已提交
401 402
}

403 404 405 406 407 408
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

409 410 411 412 413 414 415 416
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
417 418
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
{
419
	if (amdgpu_device_skip_hw_access(adev))
420 421
		return 0;

422 423 424 425 426 427 428 429 430 431 432
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
433 434 435 436 437 438 439 440 441
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
442 443
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
{
444
	if (amdgpu_device_skip_hw_access(adev))
445 446
		return;

447 448 449 450 451 452
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

453
/**
454
 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
455 456 457 458 459 460 461 462
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
463 464 465
void amdgpu_device_wreg(struct amdgpu_device *adev,
			uint32_t reg, uint32_t v,
			uint32_t acc_flags)
A
Alex Deucher 已提交
466
{
467
	if (amdgpu_device_skip_hw_access(adev))
468 469
		return;

470 471 472 473 474 475 476 477 478 479 480
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
		    down_read_trylock(&adev->reset_sem)) {
			amdgpu_kiq_wreg(adev, reg, v);
			up_read(&adev->reset_sem);
		} else {
			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		adev->pcie_wreg(adev, reg * 4, v);
481
	}
482

483
	trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
M
Monk Liu 已提交
484
}
A
Alex Deucher 已提交
485

M
Monk Liu 已提交
486 487 488 489 490
/*
 * amdgpu_mm_wreg_mmio_rlc -  write register either with mmio or with RLC path if in range
 *
 * this function is invoked only the debugfs register access
 * */
491 492
void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
			     uint32_t reg, uint32_t v)
M
Monk Liu 已提交
493
{
494
	if (amdgpu_device_skip_hw_access(adev))
495 496
		return;

M
Monk Liu 已提交
497
	if (amdgpu_sriov_fullaccess(adev) &&
498 499
	    adev->gfx.rlc.funcs &&
	    adev->gfx.rlc.funcs->is_rlcg_access_range) {
M
Monk Liu 已提交
500
		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
501
			return adev->gfx.rlc.funcs->rlcg_wreg(adev, reg, v, 0);
502 503
	} else {
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
504
	}
A
Alex Deucher 已提交
505 506 507 508 509 510 511 512 513 514 515 516 517
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
518
	if (amdgpu_device_skip_hw_access(adev))
519 520
		return 0;

A
Alex Deucher 已提交
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
541
	if (amdgpu_device_skip_hw_access(adev))
542 543
		return;

A
Alex Deucher 已提交
544 545 546 547 548 549 550
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

551 552 553 554 555 556 557 558 559 560 561
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
562
	if (amdgpu_device_skip_hw_access(adev))
563 564
		return 0;

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
585
	if (amdgpu_device_skip_hw_access(adev))
586 587
		return;

588 589 590 591 592 593 594
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

595 596 597 598 599 600
/**
 * amdgpu_device_indirect_rreg - read an indirect register
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
601
 * @reg_addr: indirect register address to read from
602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
 *
 * Returns the value of indirect register @reg_addr
 */
u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
				u32 pcie_index, u32 pcie_data,
				u32 reg_addr)
{
	unsigned long flags;
	u32 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
632
 * @reg_addr: indirect register address to read from
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
 *
 * Returns the value of indirect register @reg_addr
 */
u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
				  u32 pcie_index, u32 pcie_data,
				  u32 reg_addr)
{
	unsigned long flags;
	u64 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* read low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	/* read high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	r |= ((u64)readl(pcie_data_offset) << 32);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_wreg - write an indirect register address
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
				 u32 pcie_index, u32 pcie_data,
				 u32 reg_addr, u32 reg_data)
{
	unsigned long flags;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel(reg_data, pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

/**
 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
				   u32 pcie_index, u32 pcie_data,
				   u32 reg_addr, u64 reg_data)
{
	unsigned long flags;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* write low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
	readl(pcie_data_offset);
	/* write high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data >> 32), pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

A
Alex Deucher 已提交
726 727 728
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
729
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
746
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
747 748 749 750 751 752 753 754 755 756 757 758 759
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

760 761 762
/**
 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
 *
763
 * @adev: amdgpu_device pointer
764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg64 - dummy reg write function
 *
780
 * @adev: amdgpu_device pointer
781 782 783 784 785 786 787 788 789 790 791 792 793
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
{
	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
		  reg, v);
	BUG();
}

A
Alex Deucher 已提交
794 795 796
/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
797
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
817
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

834 835 836
/**
 * amdgpu_device_asic_init - Wrapper for atom asic_init
 *
837
 * @adev: amdgpu_device pointer
838 839 840 841 842 843 844 845 846 847
 *
 * Does any asic specific work and then calls atom asic init.
 */
static int amdgpu_device_asic_init(struct amdgpu_device *adev)
{
	amdgpu_asic_pre_asic_init(adev);

	return amdgpu_atom_asic_init(adev->mode_info.atom_context);
}

848 849 850
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
851
 * @adev: amdgpu_device pointer
852 853 854 855
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
856
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
857
{
858 859 860 861 862
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
863 864
}

865 866 867
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
868
 * @adev: amdgpu_device pointer
869 870 871
 *
 * Frees the VRAM scratch page.
 */
872
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
873
{
874
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
875 876 877
}

/**
878
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
879 880 881 882 883 884 885 886
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
887 888 889
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
907 908 909 910
			if (adev->family >= AMDGPU_FAMILY_AI)
				tmp |= (or_mask & and_mask);
			else
				tmp |= or_mask;
A
Alex Deucher 已提交
911 912 913 914 915
		}
		WREG32(reg, tmp);
	}
}

916 917 918 919 920 921 922 923
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
924
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
925 926 927 928
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

929 930 931 932 933 934 935 936 937 938 939 940
/**
 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
 */
int amdgpu_device_pci_reset(struct amdgpu_device *adev)
{
	return pci_reset_function(adev->pdev);
}

A
Alex Deucher 已提交
941 942 943 944
/*
 * GPU doorbell aperture helpers function.
 */
/**
945
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
946 947 948 949 950 951
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
952
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
953
{
954

955 956 957 958 959 960 961 962 963
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

964 965 966
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

967 968
	amdgpu_asic_init_doorbell_index(adev);

A
Alex Deucher 已提交
969 970 971 972
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

973
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
974
					     adev->doorbell_index.max_assignment+1);
A
Alex Deucher 已提交
975 976 977
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

978
	/* For Vega, reserve and map two pages on doorbell BAR since SDMA
979 980 981 982
	 * paging queue doorbell use the second page. The
	 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
	 * doorbells are in the first page. So with paging queue enabled,
	 * the max num_doorbells should + 1 page (0x400 in dword)
983 984
	 */
	if (adev->asic_type >= CHIP_VEGA10)
985
		adev->doorbell.num_doorbells += 0x400;
986

987 988 989 990
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
991 992 993 994 995 996
		return -ENOMEM;

	return 0;
}

/**
997
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
998 999 1000 1001 1002
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
1003
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1004 1005 1006 1007 1008
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

1009

A
Alex Deucher 已提交
1010 1011

/*
1012
 * amdgpu_device_wb_*()
1013
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
1014
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
1015 1016 1017
 */

/**
1018
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
1019 1020 1021 1022 1023 1024
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
1025
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1026 1027
{
	if (adev->wb.wb_obj) {
1028 1029 1030
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1031 1032 1033 1034 1035
		adev->wb.wb_obj = NULL;
	}
}

/**
1036
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
1037 1038 1039
 *
 * @adev: amdgpu_device pointer
 *
1040
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
1041 1042 1043
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
1044
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1045 1046 1047 1048
{
	int r;

	if (adev->wb.wb_obj == NULL) {
1049 1050
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1051 1052 1053
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1054 1055 1056 1057 1058 1059 1060 1061 1062
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
1063
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
1064 1065 1066 1067 1068 1069
	}

	return 0;
}

/**
1070
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
1071 1072 1073 1074 1075 1076 1077
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
1078
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
1079 1080 1081
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

1082
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
1083
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
1084
		*wb = offset << 3; /* convert to dw offset */
1085 1086 1087 1088 1089 1090
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
1091
/**
1092
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
1093 1094 1095 1096 1097 1098
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
1099
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
1100
{
M
Monk Liu 已提交
1101
	wb >>= 3;
A
Alex Deucher 已提交
1102
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
1103
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
1104 1105
}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
1117
	int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1118 1119 1120
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
1121 1122 1123
	u16 cmd;
	int r;

1124 1125 1126 1127
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

1128 1129 1130 1131 1132
	/* skip if the bios has already enabled large BAR */
	if (adev->gmc.real_vram_size &&
	    (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
		return 0;

1133 1134 1135 1136 1137 1138
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
1139
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1140 1141 1142 1143 1144 1145 1146 1147
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

1148 1149 1150 1151
	/* Limit the BAR size to what is available */
	rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
			rbar_size);

1152 1153 1154 1155 1156 1157
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
1158
	amdgpu_device_doorbell_fini(adev);
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
1175
	r = amdgpu_device_doorbell_init(adev);
1176 1177 1178 1179 1180 1181 1182
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
1183

A
Alex Deucher 已提交
1184 1185 1186 1187
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
1188
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
1189 1190 1191
 *
 * @adev: amdgpu_device pointer
 *
1192 1193 1194
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
1195
 */
A
Alex Deucher 已提交
1196
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1197 1198 1199
{
	uint32_t reg;

1200 1201 1202 1203
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
1204 1205 1206 1207
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
1218 1219
			if (fw_ver < 0x00160e00)
				return true;
1220 1221
		}
	}
1222

1223 1224 1225 1226
	/* Don't post if we need to reset whole hive on init */
	if (adev->gmc.xgmi.pending_reset)
		return false;

1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
1243 1244
}

A
Alex Deucher 已提交
1245 1246
/* if we get transitioned to only one device, take VGA back */
/**
1247
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
1248 1249 1250 1251 1252 1253 1254
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
1255
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
1276
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1277 1278 1279 1280
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
1281 1282
	if (amdgpu_vm_block_size == -1)
		return;
1283

1284
	if (amdgpu_vm_block_size < 9) {
1285 1286
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
1287
		amdgpu_vm_block_size = -1;
1288 1289 1290
	}
}

1291 1292 1293 1294 1295 1296 1297 1298
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
1299
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1300
{
1301 1302 1303 1304
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

1305 1306 1307
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
1308
		amdgpu_vm_size = -1;
1309 1310 1311
	}
}

1312 1313 1314
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
1315
	bool is_os_64 = (sizeof(void *) == 8);
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

A
Alex Deucher 已提交
1352
/**
1353
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
1354 1355 1356 1357 1358 1359
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
1360
static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1361
{
1362 1363 1364 1365
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
1366
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
1367 1368 1369 1370
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
1371

1372
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1373 1374 1375
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
1376
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
1377 1378
	}

1379
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1380
		/* gtt size must be greater or equal to 32M */
1381 1382 1383
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
1384 1385
	}

1386 1387 1388 1389 1390 1391 1392
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
	if (amdgpu_sched_hw_submission < 2) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = 2;
	} else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
	}

1403 1404
	amdgpu_device_check_smu_prv_buffer_size(adev);

1405
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
1406

1407
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
1408

1409
	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1410

1411
	amdgpu_gmc_tmz_set(adev);
1412

1413 1414
	amdgpu_gmc_noretry_set(adev);

1415
	return 0;
A
Alex Deucher 已提交
1416 1417 1418 1419 1420 1421
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1422
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1423 1424 1425 1426
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
1427 1428
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
					enum vga_switcheroo_state state)
A
Alex Deucher 已提交
1429 1430
{
	struct drm_device *dev = pci_get_drvdata(pdev);
1431
	int r;
A
Alex Deucher 已提交
1432

1433
	if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
A
Alex Deucher 已提交
1434 1435 1436
		return;

	if (state == VGA_SWITCHEROO_ON) {
1437
		pr_info("switched on\n");
A
Alex Deucher 已提交
1438 1439 1440
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1441 1442 1443
		pci_set_power_state(pdev, PCI_D0);
		amdgpu_device_load_pci_state(pdev);
		r = pci_enable_device(pdev);
1444 1445 1446
		if (r)
			DRM_WARN("pci_enable_device failed (%d)\n", r);
		amdgpu_device_resume(dev, true);
A
Alex Deucher 已提交
1447 1448 1449

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
	} else {
1450
		pr_info("switched off\n");
A
Alex Deucher 已提交
1451
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1452
		amdgpu_device_suspend(dev, true);
1453
		amdgpu_device_cache_pci_state(pdev);
1454
		/* Shut down the device */
1455 1456
		pci_disable_device(pdev);
		pci_set_power_state(pdev, PCI_D3cold);
A
Alex Deucher 已提交
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
1479
	return atomic_read(&dev->open_count) == 0;
A
Alex Deucher 已提交
1480 1481 1482 1483 1484 1485 1486 1487
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1488 1489 1490
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
1491
 * @dev: amdgpu_device pointer
1492 1493 1494 1495 1496 1497 1498
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1499
int amdgpu_device_ip_set_clockgating_state(void *dev,
1500 1501
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1502
{
1503
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1504 1505 1506
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1507
		if (!adev->ip_blocks[i].status.valid)
1508
			continue;
1509 1510 1511 1512 1513 1514 1515 1516 1517
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1518 1519 1520 1521
	}
	return r;
}

1522 1523 1524
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
1525
 * @dev: amdgpu_device pointer
1526 1527 1528 1529 1530 1531 1532
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1533
int amdgpu_device_ip_set_powergating_state(void *dev,
1534 1535
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1536
{
1537
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1538 1539 1540
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1541
		if (!adev->ip_blocks[i].status.valid)
1542
			continue;
1543 1544 1545 1546 1547 1548 1549 1550 1551
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1552 1553 1554 1555
	}
	return r;
}

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1567 1568
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1580 1581 1582 1583 1584 1585 1586 1587 1588
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1589 1590
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1591 1592 1593 1594
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1595
		if (!adev->ip_blocks[i].status.valid)
1596
			continue;
1597 1598
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1599 1600 1601 1602 1603 1604 1605 1606 1607
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1608 1609 1610 1611 1612 1613 1614 1615 1616
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1617 1618
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1619 1620 1621 1622
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1623
		if (!adev->ip_blocks[i].status.valid)
1624
			continue;
1625 1626
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1627 1628 1629 1630 1631
	}
	return true;

}

1632 1633 1634 1635
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
1636
 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1637 1638 1639 1640
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1641 1642 1643
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1644 1645 1646 1647
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1648
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1649 1650 1651 1652 1653 1654
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1655
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1656 1657
 *
 * @adev: amdgpu_device pointer
1658
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1659 1660 1661 1662 1663 1664
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1665 1666 1667
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1668
{
1669
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1670

1671 1672 1673
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1674 1675 1676 1677 1678
		return 0;

	return 1;
}

1679
/**
1680
 * amdgpu_device_ip_block_add
1681 1682 1683 1684 1685 1686 1687
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1688 1689
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1690 1691 1692 1693
{
	if (!ip_block_version)
		return -EINVAL;

1694
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1695 1696
		  ip_block_version->funcs->name);

1697 1698 1699 1700 1701
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1714
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1715 1716 1717 1718
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
1719
		const char *pci_address_name = pci_name(adev->pdev);
1720
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1721 1722 1723

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1724 1725
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1726 1727
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1728 1729 1730
				long num_crtc;
				int res = -1;

1731
				adev->enable_virtual_display = true;
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1746 1747 1748 1749
				break;
			}
		}

1750 1751 1752
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1753 1754 1755 1756 1757

		kfree(pciaddstr);
	}
}

1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1768 1769 1770
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
1771
	char fw_name[40];
1772 1773 1774
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1775 1776
	adev->firmware.gpu_info_fw = NULL;

1777
	if (adev->mman.discovery_bin) {
1778
		amdgpu_discovery_get_gfx_info(adev);
1779 1780 1781 1782 1783 1784 1785 1786

		/*
		 * FIXME: The bounding box is still needed by Navi12, so
		 * temporarily read it from gpu_info firmware. Should be droped
		 * when DAL no longer needs it.
		 */
		if (adev->asic_type != CHIP_NAVI12)
			return 0;
1787 1788
	}

1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
	switch (adev->asic_type) {
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
1804 1805 1806 1807 1808 1809 1810 1811 1812
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
1813
	case CHIP_VEGA20:
1814
	case CHIP_ALDEBARAN:
1815 1816
	case CHIP_SIENNA_CICHLID:
	case CHIP_NAVY_FLOUNDER:
1817
	case CHIP_DIMGREY_CAVEFISH:
1818 1819 1820 1821 1822
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1823 1824 1825
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1826
	case CHIP_RAVEN:
A
Alex Deucher 已提交
1827
		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1828
			chip_name = "raven2";
A
Alex Deucher 已提交
1829
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1830
			chip_name = "picasso";
1831 1832
		else
			chip_name = "raven";
1833
		break;
1834 1835 1836
	case CHIP_ARCTURUS:
		chip_name = "arcturus";
		break;
1837
	case CHIP_RENOIR:
1838 1839 1840 1841
		if (adev->apu_flags & AMD_APU_IS_RENOIR)
			chip_name = "renoir";
		else
			chip_name = "green_sardine";
1842
		break;
1843 1844 1845
	case CHIP_NAVI10:
		chip_name = "navi10";
		break;
1846 1847 1848
	case CHIP_NAVI14:
		chip_name = "navi14";
		break;
1849 1850 1851
	case CHIP_NAVI12:
		chip_name = "navi12";
		break;
1852 1853 1854
	case CHIP_VANGOGH:
		chip_name = "vangogh";
		break;
1855 1856 1857
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1858
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1859 1860 1861 1862 1863 1864
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1865
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1866 1867 1868 1869 1870 1871 1872
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1873
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1874 1875 1876 1877 1878 1879
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1880
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1881 1882
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1883 1884 1885 1886
		/*
		 * Should be droped when DAL no longer needs it.
		 */
		if (adev->asic_type == CHIP_NAVI12)
1887 1888
			goto parse_soc_bounding_box;

1889 1890 1891 1892
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1893
		adev->gfx.config.max_texture_channel_caches =
1894 1895 1896 1897 1898
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1899
		adev->gfx.config.double_offchip_lds_buf =
1900 1901
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1902 1903 1904 1905 1906
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1907
		if (hdr->version_minor >= 1) {
1908 1909 1910 1911 1912 1913 1914 1915
			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->gfx.config.num_sc_per_sh =
				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
			adev->gfx.config.num_packer_per_sc =
				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
		}
1916 1917 1918 1919

parse_soc_bounding_box:
		/*
		 * soc bounding box info is not integrated in disocovery table,
1920
		 * we always need to parse it from gpu info firmware if needed.
1921
		 */
1922 1923 1924 1925 1926 1927
		if (hdr->version_minor == 2) {
			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
		}
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
1950
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1951
{
1952
	int i, r;
A
Alex Deucher 已提交
1953

1954
	amdgpu_device_enable_virtual_display(adev);
1955

1956 1957
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
1958 1959
		if (r)
			return r;
1960 1961
	}

A
Alex Deucher 已提交
1962
	switch (adev->asic_type) {
K
Ken Wang 已提交
1963 1964 1965 1966 1967 1968
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
1969
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
1970 1971 1972 1973 1974
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1975 1976 1977 1978 1979 1980
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
1981
		if (adev->flags & AMD_IS_APU)
1982
			adev->family = AMDGPU_FAMILY_KV;
1983 1984
		else
			adev->family = AMDGPU_FAMILY_CI;
1985 1986 1987 1988 1989 1990

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
		if (adev->flags & AMD_IS_APU)
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
2009 2010
	case CHIP_VEGA10:
	case CHIP_VEGA12:
2011
	case CHIP_VEGA20:
2012
	case CHIP_RAVEN:
2013
	case CHIP_ARCTURUS:
2014
	case CHIP_RENOIR:
L
Le Ma 已提交
2015
	case CHIP_ALDEBARAN:
2016
		if (adev->flags & AMD_IS_APU)
2017 2018 2019
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
2020 2021 2022 2023 2024

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
2025
	case  CHIP_NAVI10:
2026
	case  CHIP_NAVI14:
2027
	case  CHIP_NAVI12:
2028
	case  CHIP_SIENNA_CICHLID:
2029
	case  CHIP_NAVY_FLOUNDER:
2030
	case  CHIP_DIMGREY_CAVEFISH:
2031 2032 2033 2034 2035
	case CHIP_VANGOGH:
		if (adev->asic_type == CHIP_VANGOGH)
			adev->family = AMDGPU_FAMILY_VGH;
		else
			adev->family = AMDGPU_FAMILY_NV;
2036 2037 2038 2039 2040

		r = nv_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
2041 2042 2043 2044 2045
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

2046 2047
	amdgpu_amdkfd_device_probe(adev);

2048
	adev->pm.pp_feature = amdgpu_pp_feature_mask;
2049
	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2050
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2051 2052
	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
		adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2053

A
Alex Deucher 已提交
2054 2055
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2056 2057
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
2058
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2059
		} else {
2060 2061
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2062
				if (r == -ENOENT) {
2063
					adev->ip_blocks[i].status.valid = false;
2064
				} else if (r) {
2065 2066
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2067
					return r;
2068
				} else {
2069
					adev->ip_blocks[i].status.valid = true;
2070
				}
2071
			} else {
2072
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
2073 2074
			}
		}
2075 2076
		/* get the vbios after the asic_funcs are set up */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2077 2078 2079 2080
			r = amdgpu_device_parse_gpu_info_fw(adev);
			if (r)
				return r;

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
			/* Read BIOS */
			if (!amdgpu_get_bios(adev))
				return -EINVAL;

			r = amdgpu_atombios_init(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
				return r;
			}
2091 2092 2093 2094 2095

			/*get pf2vf msg info at it's earliest time*/
			if (amdgpu_sriov_vf(adev))
				amdgpu_virt_init_data_exchange(adev);

2096
		}
A
Alex Deucher 已提交
2097 2098
	}

2099 2100 2101
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
2102 2103 2104
	return 0;
}

2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2115
		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
			if (r) {
				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.hw = true;
		}
	}

	return 0;
}

static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
		if (r) {
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
		}
		adev->ip_blocks[i].status.hw = true;
	}

	return 0;
}

2151 2152 2153 2154
static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
{
	int r = 0;
	int i;
2155
	uint32_t smu_version;
2156 2157 2158

	if (adev->asic_type >= CHIP_VEGA10) {
		for (i = 0; i < adev->num_ip_blocks; i++) {
2159 2160 2161
			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
				continue;

2162 2163 2164
			if (!adev->ip_blocks[i].status.sw)
				continue;

2165 2166 2167 2168
			/* no need to do the fw loading again if already done*/
			if (adev->ip_blocks[i].status.hw == true)
				break;

2169
			if (amdgpu_in_reset(adev) || adev->in_suspend) {
2170 2171 2172
				r = adev->ip_blocks[i].version->funcs->resume(adev);
				if (r) {
					DRM_ERROR("resume of IP block <%s> failed %d\n",
2173
							  adev->ip_blocks[i].version->funcs->name, r);
2174 2175 2176 2177 2178 2179 2180 2181
					return r;
				}
			} else {
				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
				if (r) {
					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
							  adev->ip_blocks[i].version->funcs->name, r);
					return r;
2182 2183
				}
			}
2184 2185 2186

			adev->ip_blocks[i].status.hw = true;
			break;
2187 2188
		}
	}
2189

2190 2191
	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2192

2193
	return r;
2194 2195
}

2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
2207
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2208 2209 2210
{
	int i, r;

2211 2212 2213 2214
	r = amdgpu_ras_init(adev);
	if (r)
		return r;

A
Alex Deucher 已提交
2215
	for (i = 0; i < adev->num_ip_blocks; i++) {
2216
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2217
			continue;
2218
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2219
		if (r) {
2220 2221
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2222
			goto init_failed;
2223
		}
2224
		adev->ip_blocks[i].status.sw = true;
2225

A
Alex Deucher 已提交
2226
		/* need to do gmc hw init early so we can allocate gpu mem */
2227
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2228
			r = amdgpu_device_vram_scratch_init(adev);
2229 2230
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
2231
				goto init_failed;
2232
			}
2233
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2234 2235
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
2236
				goto init_failed;
2237
			}
2238
			r = amdgpu_device_wb_init(adev);
2239
			if (r) {
2240
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2241
				goto init_failed;
2242
			}
2243
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
2244 2245

			/* right after GMC hw init, we create CSA */
2246
			if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
R
Rex Zhu 已提交
2247 2248 2249
				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
								AMDGPU_GEM_DOMAIN_VRAM,
								AMDGPU_CSA_SIZE);
M
Monk Liu 已提交
2250 2251
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
2252
					goto init_failed;
M
Monk Liu 已提交
2253 2254
				}
			}
A
Alex Deucher 已提交
2255 2256 2257
		}
	}

2258 2259 2260
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

2261 2262 2263 2264 2265 2266 2267
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
		goto init_failed;
	}

2268 2269
	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
	if (r)
2270
		goto init_failed;
2271 2272 2273

	r = amdgpu_device_ip_hw_init_phase1(adev);
	if (r)
2274
		goto init_failed;
2275

2276 2277
	r = amdgpu_device_fw_loading(adev);
	if (r)
2278
		goto init_failed;
2279

2280 2281
	r = amdgpu_device_ip_hw_init_phase2(adev);
	if (r)
2282
		goto init_failed;
A
Alex Deucher 已提交
2283

2284 2285 2286 2287 2288
	/*
	 * retired pages will be loaded from eeprom and reserved here,
	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
	 * for I2C communication which only true at this point.
2289 2290 2291 2292 2293 2294
	 *
	 * amdgpu_ras_recovery_init may fail, but the upper only cares the
	 * failure from bad gpu situation and stop amdgpu init process
	 * accordingly. For other failed cases, it will still release all
	 * the resource and print error message, rather than returning one
	 * negative value to upper level.
2295 2296 2297 2298
	 *
	 * Note: theoretically, this should be called before all vram allocations
	 * to protect retired page from abusing
	 */
2299 2300 2301
	r = amdgpu_ras_recovery_init(adev);
	if (r)
		goto init_failed;
2302

2303 2304
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_add_device(adev);
2305 2306 2307 2308

	/* Don't init kfd if whole hive need to be reset during init */
	if (!adev->gmc.xgmi.pending_reset)
		amdgpu_amdkfd_device_init(adev);
2309

2310 2311
	amdgpu_fru_get_product_info(adev);

2312
init_failed:
2313
	if (amdgpu_sriov_vf(adev))
2314 2315
		amdgpu_virt_release_full_gpu(adev, true);

2316
	return r;
A
Alex Deucher 已提交
2317 2318
}

2319 2320 2321 2322 2323 2324 2325 2326 2327
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
2328
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2329 2330 2331 2332
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
2343
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2344
{
2345 2346 2347 2348
	if (memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM))
		return true;

2349
	if (!amdgpu_in_reset(adev))
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
		return false;

	/*
	 * For all ASICs with baco/mode1 reset, the VRAM is
	 * always assumed to be lost.
	 */
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_BACO:
	case AMD_RESET_METHOD_MODE1:
		return true;
	default:
		return false;
	}
2363 2364
}

2365
/**
2366
 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2367 2368
 *
 * @adev: amdgpu_device pointer
2369
 * @state: clockgating state (gate or ungate)
2370 2371
 *
 * The list of all the hardware IPs that make up the asic is walked and the
2372 2373 2374
 * set_clockgating_state callbacks are run.
 * Late initialization pass enabling clockgating for hardware IPs.
 * Fini or suspend, pass disabling clockgating for hardware IPs.
2375 2376
 * Returns 0 on success, negative error code on failure.
 */
2377

2378 2379
int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
			       enum amd_clockgating_state state)
A
Alex Deucher 已提交
2380
{
2381
	int i, j, r;
A
Alex Deucher 已提交
2382

2383 2384 2385
	if (amdgpu_emu_mode == 1)
		return 0;

2386 2387
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2388
		if (!adev->ip_blocks[i].status.late_initialized)
A
Alex Deucher 已提交
2389
			continue;
2390 2391 2392 2393
		/* skip CG for GFX on S0ix */
		if (adev->in_s0ix &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
			continue;
2394
		/* skip CG for VCE/UVD, it's handled specially */
2395
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2396
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2397
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2398
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2399
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2400
			/* enable clockgating to save power */
2401
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2402
										     state);
2403 2404
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2405
					  adev->ip_blocks[i].version->funcs->name, r);
2406 2407
				return r;
			}
2408
		}
A
Alex Deucher 已提交
2409
	}
2410

2411 2412 2413
	return 0;
}

2414 2415
int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
			       enum amd_powergating_state state)
2416
{
2417
	int i, j, r;
2418

2419 2420 2421
	if (amdgpu_emu_mode == 1)
		return 0;

2422 2423
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2424
		if (!adev->ip_blocks[i].status.late_initialized)
2425
			continue;
2426 2427 2428 2429
		/* skip PG for GFX on S0ix */
		if (adev->in_s0ix &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
			continue;
2430 2431 2432 2433
		/* skip CG for VCE/UVD, it's handled specially */
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2434
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2435 2436 2437
		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
			/* enable powergating to save power */
			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2438
											state);
2439 2440 2441 2442 2443 2444 2445
			if (r) {
				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
	}
2446 2447 2448
	return 0;
}

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
static int amdgpu_device_enable_mgpu_fan_boost(void)
{
	struct amdgpu_gpu_instance *gpu_ins;
	struct amdgpu_device *adev;
	int i, ret = 0;

	mutex_lock(&mgpu_info.mutex);

	/*
	 * MGPU fan boost feature should be enabled
	 * only when there are two or more dGPUs in
	 * the system
	 */
	if (mgpu_info.num_dgpu < 2)
		goto out;

	for (i = 0; i < mgpu_info.num_dgpu; i++) {
		gpu_ins = &(mgpu_info.gpu_ins[i]);
		adev = gpu_ins->adev;
		if (!(adev->flags & AMD_IS_APU) &&
2469
		    !gpu_ins->mgpu_fan_enabled) {
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
			if (ret)
				break;

			gpu_ins->mgpu_fan_enabled = 1;
		}
	}

out:
	mutex_unlock(&mgpu_info.mutex);

	return ret;
}

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
2496
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2497
{
2498
	struct amdgpu_gpu_instance *gpu_instance;
2499 2500 2501
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2502
		if (!adev->ip_blocks[i].status.hw)
2503 2504 2505 2506 2507 2508 2509 2510 2511
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
2512
		adev->ip_blocks[i].status.late_initialized = true;
2513 2514
	}

2515 2516
	amdgpu_ras_set_error_query_ready(adev, true);

2517 2518
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2519

2520
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
2521

2522 2523 2524 2525
	r = amdgpu_device_enable_mgpu_fan_boost();
	if (r)
		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);

2526 2527 2528 2529 2530
	/* For XGMI + passthrough configuration on arcturus, enable light SBR */
	if (adev->asic_type == CHIP_ARCTURUS &&
	    amdgpu_passthrough(adev) &&
	    adev->gmc.xgmi.num_physical_nodes > 1)
		smu_set_light_sbr(&adev->smu, true);
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		mutex_lock(&mgpu_info.mutex);

		/*
		 * Reset device p-state to low as this was booted with high.
		 *
		 * This should be performed only after all devices from the same
		 * hive get initialized.
		 *
		 * However, it's unknown how many device in the hive in advance.
		 * As this is counted one by one during devices initializations.
		 *
		 * So, we wait for all XGMI interlinked devices initialized.
		 * This may bring some delays as those devices may come from
		 * different hives. But that should be OK.
		 */
		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
			for (i = 0; i < mgpu_info.num_gpu; i++) {
				gpu_instance = &(mgpu_info.gpu_ins[i]);
				if (gpu_instance->adev->flags & AMD_IS_APU)
					continue;

2554 2555
				r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
						AMDGPU_XGMI_PSTATE_MIN);
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
				if (r) {
					DRM_ERROR("pstate setting failed (%d).\n", r);
					break;
				}
			}
		}

		mutex_unlock(&mgpu_info.mutex);
	}

A
Alex Deucher 已提交
2566 2567 2568
	return 0;
}

2569
static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2570 2571 2572
{
	int i, r;

2573 2574 2575
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].version->funcs->early_fini)
			continue;
2576

2577 2578 2579 2580 2581 2582
		r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
		if (r) {
			DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
		}
	}
2583

2584
	amdgpu_amdkfd_suspend(adev, false);
2585

2586
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2587 2588
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

2589 2590
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
2591
		if (!adev->ip_blocks[i].status.hw)
2592
			continue;
2593
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2594
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2595 2596 2597
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2598
					  adev->ip_blocks[i].version->funcs->name, r);
2599
			}
2600
			adev->ip_blocks[i].status.hw = false;
2601 2602 2603 2604
			break;
		}
	}

A
Alex Deucher 已提交
2605
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2606
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2607
			continue;
2608

2609
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
2610
		/* XXX handle errors */
2611
		if (r) {
2612 2613
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2614
		}
2615

2616
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2617 2618
	}

2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
	return 0;
}

/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
{
	int i, r;

	if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
		amdgpu_virt_release_ras_err_handler_data(adev);

	amdgpu_ras_pre_fini(adev);

	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_remove_device(adev);

	amdgpu_amdkfd_device_fini_sw(adev);
2646

A
Alex Deucher 已提交
2647
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2648
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
2649
			continue;
2650 2651

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2652
			amdgpu_ucode_free_bo(adev);
R
Rex Zhu 已提交
2653
			amdgpu_free_static_csa(&adev->virt.csa_obj);
2654 2655
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
2656
			amdgpu_ib_pool_fini(adev);
2657 2658
		}

2659
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
2660
		/* XXX handle errors */
2661
		if (r) {
2662 2663
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2664
		}
2665 2666
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2667 2668
	}

M
Monk Liu 已提交
2669
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2670
		if (!adev->ip_blocks[i].status.late_initialized)
2671
			continue;
2672 2673 2674
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
2675 2676
	}

2677 2678
	amdgpu_ras_fini(adev);

2679
	if (amdgpu_sriov_vf(adev))
2680 2681
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
2682

A
Alex Deucher 已提交
2683 2684 2685
	return 0;
}

2686
/**
2687
 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2688
 *
2689
 * @work: work_struct.
2690
 */
2691
static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2692 2693
{
	struct amdgpu_device *adev =
2694
		container_of(work, struct amdgpu_device, delayed_init_work.work);
2695 2696 2697 2698 2699
	int r;

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);
2700 2701
}

2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);

	mutex_lock(&adev->gfx.gfx_off_mutex);
	if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
		if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
			adev->gfx.gfx_off_state = true;
	}
	mutex_unlock(&adev->gfx.gfx_off_mutex);
}

2715
/**
2716
 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2717 2718 2719 2720 2721 2722 2723 2724 2725
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
2726 2727 2728 2729
static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
{
	int i, r;

2730 2731
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2732

2733 2734 2735
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
2736

2737
		/* displays are handled separately */
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
			continue;

		/* XXX handle errors */
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
		/* XXX handle errors */
		if (r) {
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
2748
		}
2749 2750

		adev->ip_blocks[i].status.hw = false;
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
	}

	return 0;
}

/**
 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2768 2769 2770
{
	int i, r;

2771
	if (adev->in_s0ix)
2772 2773
		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry);

A
Alex Deucher 已提交
2774
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2775
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2776
			continue;
2777 2778 2779
		/* displays are handled in phase1 */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
			continue;
2780 2781 2782 2783 2784 2785
		/* PSP lost connection when err_event_athub occurs */
		if (amdgpu_ras_intr_triggered() &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795

		/* skip unnecessary suspend if we do not initialize them yet */
		if (adev->gmc.xgmi.pending_reset &&
		    !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2796

2797 2798 2799 2800 2801
		/* skip suspend of gfx and psp for S0ix
		 * gfx is in gfxoff state, so on resume it will exit gfxoff just
		 * like at runtime. PSP is also part of the always on hardware
		 * so no need to suspend it.
		 */
2802
		if (adev->in_s0ix &&
2803 2804
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
2805 2806
			continue;

A
Alex Deucher 已提交
2807
		/* XXX handle errors */
2808
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
2809
		/* XXX handle errors */
2810
		if (r) {
2811 2812
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2813
		}
2814
		adev->ip_blocks[i].status.hw = false;
2815
		/* handle putting the SMC in the appropriate state */
2816 2817 2818 2819 2820 2821 2822 2823
		if(!amdgpu_sriov_vf(adev)){
			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
				if (r) {
					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
							adev->mp1_state, r);
					return r;
				}
2824 2825
			}
		}
A
Alex Deucher 已提交
2826 2827 2828 2829 2830
	}

	return 0;
}

2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
{
	int r;

2846 2847
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_fini_data_exchange(adev);
2848
		amdgpu_virt_request_full_gpu(adev, false);
2849
	}
2850

2851 2852 2853 2854 2855
	r = amdgpu_device_ip_suspend_phase1(adev);
	if (r)
		return r;
	r = amdgpu_device_ip_suspend_phase2(adev);

2856 2857 2858
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

2859 2860 2861
	return r;
}

2862
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
2863 2864 2865
{
	int i, r;

2866 2867 2868
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
2869
		AMD_IP_BLOCK_TYPE_PSP,
2870 2871
		AMD_IP_BLOCK_TYPE_IH,
	};
2872

2873 2874 2875
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2876

2877 2878
		block = &adev->ip_blocks[i];
		block->status.hw = false;
2879

2880
		for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2881

2882
			if (block->version->type != ip_order[j] ||
2883 2884 2885 2886
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
2887
			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2888 2889
			if (r)
				return r;
2890
			block->status.hw = true;
2891 2892 2893 2894 2895 2896
		}
	}

	return 0;
}

2897
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
2898 2899 2900
{
	int i, r;

2901 2902 2903 2904 2905
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
2906
		AMD_IP_BLOCK_TYPE_UVD,
2907 2908
		AMD_IP_BLOCK_TYPE_VCE,
		AMD_IP_BLOCK_TYPE_VCN
2909
	};
2910

2911 2912 2913
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2914

2915 2916 2917 2918
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
2919 2920
				!block->status.valid ||
				block->status.hw)
2921 2922
				continue;

2923 2924 2925 2926 2927
			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
				r = block->version->funcs->resume(adev);
			else
				r = block->version->funcs->hw_init(adev);

2928
			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2929 2930
			if (r)
				return r;
2931
			block->status.hw = true;
2932 2933 2934 2935 2936 2937
		}
	}

	return 0;
}

2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
2950
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2951 2952 2953
{
	int i, r;

2954
	for (i = 0; i < adev->num_ip_blocks; i++) {
2955
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
2956 2957
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2958 2959
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2960

2961 2962 2963 2964 2965 2966
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
2967
			adev->ip_blocks[i].status.hw = true;
2968 2969 2970 2971 2972 2973
		}
	}

	return 0;
}

2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
2987
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2988 2989 2990 2991
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2992
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2993
			continue;
2994
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2995
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2996 2997
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
2998
			continue;
2999
		r = adev->ip_blocks[i].version->funcs->resume(adev);
3000
		if (r) {
3001 3002
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
3003
			return r;
3004
		}
3005
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
3006 3007 3008 3009 3010
	}

	return 0;
}

3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
3023
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3024 3025 3026
{
	int r;

3027
	r = amdgpu_device_ip_resume_phase1(adev);
3028 3029
	if (r)
		return r;
3030 3031 3032 3033 3034

	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

3035
	r = amdgpu_device_ip_resume_phase2(adev);
3036 3037 3038 3039

	return r;
}

3040 3041 3042 3043 3044 3045 3046
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
3047
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3048
{
M
Monk Liu 已提交
3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3060
	}
3061 3062
}

3063 3064 3065 3066 3067 3068 3069 3070
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
3071 3072 3073 3074
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
3075 3076 3077 3078 3079 3080
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
#endif
3081
	case CHIP_BONAIRE:
3082
	case CHIP_KAVERI:
3083 3084
	case CHIP_KABINI:
	case CHIP_MULLINS:
3085 3086 3087 3088 3089 3090 3091 3092 3093
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
		return amdgpu_dc > 0;
	case CHIP_HAWAII:
3094 3095 3096
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS10:
L
Leo Liu 已提交
3097
	case CHIP_POLARIS11:
3098
	case CHIP_POLARIS12:
L
Leo Liu 已提交
3099
	case CHIP_VEGAM:
3100 3101
	case CHIP_TONGA:
	case CHIP_FIJI:
3102
	case CHIP_VEGA10:
3103
	case CHIP_VEGA12:
3104
	case CHIP_VEGA20:
3105
#if defined(CONFIG_DRM_AMD_DC_DCN)
3106
	case CHIP_RAVEN:
3107
	case CHIP_NAVI10:
3108
	case CHIP_NAVI14:
L
Leo Li 已提交
3109
	case CHIP_NAVI12:
R
Roman Li 已提交
3110
	case CHIP_RENOIR:
3111
	case CHIP_SIENNA_CICHLID:
3112
	case CHIP_NAVY_FLOUNDER:
3113
	case CHIP_DIMGREY_CAVEFISH:
3114
	case CHIP_VANGOGH:
3115
#endif
3116
		return amdgpu_dc != 0;
3117 3118
#endif
	default:
3119
		if (amdgpu_dc > 0)
3120
			DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3121
					 "but isn't supported by ASIC, ignoring\n");
3122 3123 3124 3125 3126 3127 3128
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
3129
 * @adev: amdgpu_device pointer
3130 3131 3132 3133 3134
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
3135
	if (amdgpu_sriov_vf(adev) || adev->enable_virtual_display)
X
Xiangliang Yu 已提交
3136 3137
		return false;

3138 3139 3140
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

3141 3142 3143 3144 3145

static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
{
	struct amdgpu_device *adev =
		container_of(__work, struct amdgpu_device, xgmi_reset_work);
3146
	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3147

3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
	/* It's a bug to not have a hive within this function */
	if (WARN_ON(!hive))
		return;

	/*
	 * Use task barrier to synchronize all xgmi reset works across the
	 * hive. task_barrier_enter and task_barrier_exit will block
	 * until all the threads running the xgmi reset works reach
	 * those points. task_barrier_full will do both blocks.
	 */
	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {

		task_barrier_enter(&hive->tb);
3161
		adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3162 3163 3164 3165 3166

		if (adev->asic_reset_res)
			goto fail;

		task_barrier_exit(&hive->tb);
3167
		adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3168 3169 3170

		if (adev->asic_reset_res)
			goto fail;
3171

3172 3173 3174
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
3175 3176 3177 3178 3179
	} else {

		task_barrier_full(&hive->tb);
		adev->asic_reset_res =  amdgpu_asic_reset(adev);
	}
3180

3181
fail:
3182
	if (adev->asic_reset_res)
E
Evan Quan 已提交
3183
		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3184
			 adev->asic_reset_res, adev_to_drm(adev)->unique);
3185
	amdgpu_put_xgmi_hive(hive);
3186 3187
}

3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
{
	char *input = amdgpu_lockup_timeout;
	char *timeout_setting = NULL;
	int index = 0;
	long timeout;
	int ret = 0;

	/*
	 * By default timeout for non compute jobs is 10000.
	 * And there is no timeout enforced on compute jobs.
	 * In SR-IOV or passthrough mode, timeout for compute
J
Jiawei 已提交
3200
	 * jobs are 60000 by default.
3201 3202 3203
	 */
	adev->gfx_timeout = msecs_to_jiffies(10000);
	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3204 3205 3206 3207
	if (amdgpu_sriov_vf(adev))
		adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
					msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
	else if (amdgpu_passthrough(adev))
J
Jiawei 已提交
3208
		adev->compute_timeout =  msecs_to_jiffies(60000);
3209 3210 3211
	else
		adev->compute_timeout = MAX_SCHEDULE_TIMEOUT;

3212
	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3213
		while ((timeout_setting = strsep(&input, ",")) &&
3214
				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
			ret = kstrtol(timeout_setting, 0, &timeout);
			if (ret)
				return ret;

			if (timeout == 0) {
				index++;
				continue;
			} else if (timeout < 0) {
				timeout = MAX_SCHEDULE_TIMEOUT;
			} else {
				timeout = msecs_to_jiffies(timeout);
			}

			switch (index++) {
			case 0:
				adev->gfx_timeout = timeout;
				break;
			case 1:
				adev->compute_timeout = timeout;
				break;
			case 2:
				adev->sdma_timeout = timeout;
				break;
			case 3:
				adev->video_timeout = timeout;
				break;
			default:
				break;
			}
		}
		/*
		 * There is only one value specified and
		 * it should apply to all non-compute jobs.
		 */
3249
		if (index == 1) {
3250
			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3251 3252 3253
			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
				adev->compute_timeout = adev->gfx_timeout;
		}
3254 3255 3256 3257
	}

	return ret;
}
3258

3259 3260 3261 3262 3263 3264 3265 3266
static const struct attribute *amdgpu_dev_attributes[] = {
	&dev_attr_product_name.attr,
	&dev_attr_product_number.attr,
	&dev_attr_serial_number.attr,
	&dev_attr_pcie_replay_count.attr,
	NULL
};

A
Alex Deucher 已提交
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       uint32_t flags)
{
3280 3281
	struct drm_device *ddev = adev_to_drm(adev);
	struct pci_dev *pdev = adev->pdev;
A
Alex Deucher 已提交
3282
	int r, i;
3283
	bool px = false;
3284
	u32 max_MBps;
A
Alex Deucher 已提交
3285 3286 3287

	adev->shutdown = false;
	adev->flags = flags;
3288 3289 3290 3291 3292 3293

	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
		adev->asic_type = amdgpu_force_asic_type;
	else
		adev->asic_type = flags & AMD_ASIC_MASK;

A
Alex Deucher 已提交
3294
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3295
	if (amdgpu_emu_mode == 1)
3296
		adev->usec_timeout *= 10;
3297
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
3298 3299 3300 3301 3302
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
3303
	adev->vm_manager.vm_pte_num_scheds = 0;
3304
	adev->gmc.gmc_funcs = NULL;
3305
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3306
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
3307 3308 3309 3310 3311

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
3312 3313
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
3314 3315
	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
A
Alex Deucher 已提交
3316 3317 3318 3319
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
3320 3321
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
3322 3323 3324
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

3325 3326 3327
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
3328 3329 3330

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
3331
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
3332 3333 3334
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
3335
	mutex_init(&adev->gfx.pipe_reserve_mutex);
3336
	mutex_init(&adev->gfx.gfx_off_mutex);
A
Alex Deucher 已提交
3337 3338
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
3339
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
3340
	hash_init(adev->mn_hash);
3341
	atomic_set(&adev->in_gpu_reset, 0);
3342
	init_rwsem(&adev->reset_sem);
3343
	mutex_init(&adev->psp.mutex);
3344
	mutex_init(&adev->notifier_lock);
A
Alex Deucher 已提交
3345

3346 3347 3348
	r = amdgpu_device_check_arguments(adev);
	if (r)
		return r;
A
Alex Deucher 已提交
3349 3350 3351 3352 3353 3354

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
3355
	spin_lock_init(&adev->gc_cac_idx_lock);
3356
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
3357
	spin_lock_init(&adev->audio_endpt_idx_lock);
3358
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
3359

3360 3361 3362
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

3363 3364
	INIT_LIST_HEAD(&adev->reset_list);

3365 3366
	INIT_DELAYED_WORK(&adev->delayed_init_work,
			  amdgpu_device_delayed_init_work_handler);
3367 3368
	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
			  amdgpu_device_delay_enable_gfx_off);
3369

3370 3371
	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);

3372
	adev->gfx.gfx_off_req_count = 1;
3373
	adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3374

3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385
	atomic_set(&adev->throttling_logging_enabled, 1);
	/*
	 * If throttling continues, logging will be performed every minute
	 * to avoid log flooding. "-1" is subtracted since the thermal
	 * throttling interrupt comes every second. Thus, the total logging
	 * interval is 59 seconds(retelimited printk interval) + 1(waiting
	 * for throttling interrupt) = 60 seconds.
	 */
	ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
	ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);

3386 3387
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
3388 3389 3390 3391 3392 3393 3394
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
3395 3396 3397 3398 3399 3400 3401 3402

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413
	/* enable PCIE atomic ops */
	r = pci_enable_atomic_ops_to_root(adev->pdev,
					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
	if (r) {
		adev->have_atomics_support = false;
		DRM_INFO("PCIE atomic ops is not supported\n");
	} else {
		adev->have_atomics_support = true;
	}

3414 3415
	amdgpu_device_get_pcie_info(adev);

3416 3417 3418
	if (amdgpu_mcbp)
		DRM_INFO("MCBP is enabled\n");

3419 3420 3421
	if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
		adev->enable_mes = true;

3422 3423 3424
	/* detect hw virtualization here */
	amdgpu_detect_virtualization(adev);

3425 3426 3427
	r = amdgpu_device_get_job_timeout_settings(adev);
	if (r) {
		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3428
		goto failed_unmap;
3429 3430
	}

A
Alex Deucher 已提交
3431
	/* early init functions */
3432
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
3433
	if (r)
3434
		goto failed_unmap;
A
Alex Deucher 已提交
3435

3436 3437 3438
	/* doorbell bar mapping and doorbell index init*/
	amdgpu_device_doorbell_init(adev);

3439 3440 3441
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
3442
		goto fence_driver_init;
3443
	}
3444

3445 3446
	amdgpu_reset_init(adev);

3447 3448
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
3449

3450 3451 3452
	/* check if we need to reset the asic
	 *  E.g., driver was not cleanly unloaded previously, etc.
	 */
3453
	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464
		if (adev->gmc.xgmi.num_physical_nodes) {
			dev_info(adev->dev, "Pending hive reset.\n");
			adev->gmc.xgmi.pending_reset = true;
			/* Only need to init necessary block for SMU to handle the reset */
			for (i = 0; i < adev->num_ip_blocks; i++) {
				if (!adev->ip_blocks[i].status.valid)
					continue;
				if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3465
					DRM_DEBUG("IP %s disabled for hw_init.\n",
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
						adev->ip_blocks[i].version->funcs->name);
					adev->ip_blocks[i].status.hw = true;
				}
			}
		} else {
			r = amdgpu_asic_reset(adev);
			if (r) {
				dev_err(adev->dev, "asic reset on init failed\n");
				goto failed;
			}
3476 3477 3478
		}
	}

3479
	pci_enable_pcie_error_reporting(adev->pdev);
3480

A
Alex Deucher 已提交
3481
	/* Post card if necessary */
A
Alex Deucher 已提交
3482
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
3483
		if (!adev->bios) {
3484
			dev_err(adev->dev, "no vBIOS found\n");
3485 3486
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
3487
		}
3488
		DRM_INFO("GPU posting now...\n");
3489
		r = amdgpu_device_asic_init(adev);
3490 3491 3492 3493
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
3494 3495
	}

3496 3497 3498 3499 3500
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
3501
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3502 3503 3504
			goto failed;
		}
	} else {
3505 3506 3507 3508
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
3509
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3510
			goto failed;
3511 3512
		}
		/* init i2c buses */
3513 3514
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
3515
	}
A
Alex Deucher 已提交
3516

3517
fence_driver_init:
A
Alex Deucher 已提交
3518 3519
	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
3520 3521
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
3522
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3523
		goto failed;
3524
	}
A
Alex Deucher 已提交
3525 3526

	/* init the mode config */
3527
	drm_mode_config_init(adev_to_drm(adev));
A
Alex Deucher 已提交
3528

3529
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
3530
	if (r) {
3531 3532 3533 3534 3535 3536
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
3537 3538 3539
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
3540
			r = -EAGAIN;
3541
			goto release_ras_con;
3542
		}
3543
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
3544
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3545
		goto release_ras_con;
A
Alex Deucher 已提交
3546 3547
	}

3548 3549
	dev_info(adev->dev,
		"SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
Y
Yong Zhao 已提交
3550 3551 3552 3553 3554
			adev->gfx.config.max_shader_engines,
			adev->gfx.config.max_sh_per_se,
			adev->gfx.config.max_cu_per_sh,
			adev->gfx.cu_info.number);

A
Alex Deucher 已提交
3555 3556
	adev->accel_working = true;

3557 3558
	amdgpu_vm_check_compute_bug(adev);

3559 3560 3561 3562 3563 3564 3565 3566
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

3567 3568
	amdgpu_fbdev_init(adev);

3569
	r = amdgpu_pm_sysfs_init(adev);
3570 3571
	if (r) {
		adev->pm_sysfs_en = false;
3572
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3573 3574
	} else
		adev->pm_sysfs_en = true;
3575

3576
	r = amdgpu_ucode_sysfs_init(adev);
3577 3578
	if (r) {
		adev->ucode_sysfs_en = false;
3579
		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3580 3581
	} else
		adev->ucode_sysfs_en = true;
3582

A
Alex Deucher 已提交
3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

3596 3597 3598 3599 3600 3601 3602
	/*
	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
	 * Otherwise the mgpu fan boost feature will be skipped due to the
	 * gpu instance is counted less.
	 */
	amdgpu_register_gpu_instance(adev);

A
Alex Deucher 已提交
3603 3604 3605
	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
3606 3607 3608 3609 3610
	if (!adev->gmc.xgmi.pending_reset) {
		r = amdgpu_device_ip_late_init(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3611
			goto release_ras_con;
3612 3613 3614 3615 3616
		}
		/* must succeed. */
		amdgpu_ras_resume(adev);
		queue_delayed_work(system_wq, &adev->delayed_init_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));
3617
	}
A
Alex Deucher 已提交
3618

3619 3620 3621
	if (amdgpu_sriov_vf(adev))
		flush_delayed_work(&adev->delayed_init_work);

3622
	r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3623
	if (r)
3624
		dev_err(adev->dev, "Could not create amdgpu device attr\n");
3625

3626 3627
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		r = amdgpu_pmu_init(adev);
J
Jonathan Kim 已提交
3628 3629 3630
	if (r)
		dev_err(adev->dev, "amdgpu_pmu_init failed\n");

3631 3632 3633 3634
	/* Have stored pci confspace at hand for restore in sudden PCI error */
	if (amdgpu_device_cache_pci_state(adev->pdev))
		pci_restore_state(pdev);

3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
		vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);

	if (amdgpu_device_supports_px(ddev)) {
		px = true;
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, px);
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
	}

3648 3649 3650 3651
	if (adev->gmc.xgmi.pending_reset)
		queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));

A
Alex Deucher 已提交
3652
	return 0;
3653

3654 3655 3656
release_ras_con:
	amdgpu_release_ras_context(adev);

3657
failed:
3658
	amdgpu_vf_error_trans_all(adev);
3659

3660 3661 3662 3663
failed_unmap:
	iounmap(adev->rmmio);
	adev->rmmio = NULL;

3664
	return r;
A
Alex Deucher 已提交
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
3675
void amdgpu_device_fini_hw(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3676
{
3677
	dev_info(adev->dev, "amdgpu: finishing device.\n");
3678
	flush_delayed_work(&adev->delayed_init_work);
3679
	ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3680
	adev->shutdown = true;
3681

M
Monk Liu 已提交
3682 3683 3684
	/* make sure IB test finished before entering exclusive mode
	 * to avoid preemption on IB test
	 * */
3685
	if (amdgpu_sriov_vf(adev)) {
M
Monk Liu 已提交
3686
		amdgpu_virt_request_full_gpu(adev, false);
3687 3688
		amdgpu_virt_fini_data_exchange(adev);
	}
M
Monk Liu 已提交
3689

3690 3691
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
3692 3693
	if (adev->mode_info.mode_config_initialized){
		if (!amdgpu_device_has_dc_support(adev))
3694
			drm_helper_force_disable_all(adev_to_drm(adev));
3695
		else
3696
			drm_atomic_helper_shutdown(adev_to_drm(adev));
3697
	}
3698 3699
	amdgpu_fence_driver_fini_hw(adev);

3700 3701
	if (adev->pm_sysfs_en)
		amdgpu_pm_sysfs_fini(adev);
3702 3703 3704 3705
	if (adev->ucode_sysfs_en)
		amdgpu_ucode_sysfs_fini(adev);
	sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);

A
Alex Deucher 已提交
3706
	amdgpu_fbdev_fini(adev);
3707 3708

	amdgpu_irq_fini_hw(adev);
3709 3710

	amdgpu_device_ip_fini_early(adev);
3711 3712

	amdgpu_gart_dummy_page_fini(adev);
3713 3714 3715 3716
}

void amdgpu_device_fini_sw(struct amdgpu_device *adev)
{
N
Nirmoy Das 已提交
3717
	amdgpu_device_ip_fini(adev);
3718
	amdgpu_fence_driver_fini_sw(adev);
3719 3720
	release_firmware(adev->firmware.gpu_info_fw);
	adev->firmware.gpu_info_fw = NULL;
A
Alex Deucher 已提交
3721
	adev->accel_working = false;
3722 3723 3724

	amdgpu_reset_fini(adev);

A
Alex Deucher 已提交
3725
	/* free i2c buses */
3726 3727
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
3728 3729 3730 3731

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
3732 3733
	kfree(adev->bios);
	adev->bios = NULL;
3734
	if (amdgpu_device_supports_px(adev_to_drm(adev))) {
3735
		vga_switcheroo_unregister_client(adev->pdev);
3736
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
3737
	}
3738 3739
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
		vga_client_register(adev->pdev, NULL, NULL, NULL);
A
Alex Deucher 已提交
3740 3741
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
3742
	amdgpu_device_doorbell_fini(adev);
3743

3744 3745
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		amdgpu_pmu_fini(adev);
3746
	if (adev->mman.discovery_bin)
3747
		amdgpu_discovery_fini(adev);
3748 3749 3750

	kfree(adev->pci_state);

A
Alex Deucher 已提交
3751 3752 3753 3754 3755 3756 3757
}


/*
 * Suspend & resume.
 */
/**
3758
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
3759
 *
3760 3761
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of suspend
A
Alex Deucher 已提交
3762 3763 3764 3765 3766
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
3767
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3768
{
3769
	struct amdgpu_device *adev = drm_to_adev(dev);
3770
	int r;
A
Alex Deucher 已提交
3771 3772 3773 3774

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

3775
	adev->in_suspend = true;
A
Alex Deucher 已提交
3776 3777
	drm_kms_helper_poll_disable(dev);

3778 3779 3780
	if (fbcon)
		amdgpu_fbdev_set_suspend(adev, 1);

3781
	cancel_delayed_work_sync(&adev->delayed_init_work);
3782

3783 3784
	amdgpu_ras_suspend(adev);

3785 3786
	r = amdgpu_device_ip_suspend_phase1(adev);

3787 3788
	if (!adev->in_s0ix)
		amdgpu_amdkfd_suspend(adev, adev->in_runpm);
3789

A
Alex Deucher 已提交
3790 3791 3792
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

3793
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
3794

3795
	r = amdgpu_device_ip_suspend_phase2(adev);
3796 3797 3798 3799
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
3800 3801 3802 3803 3804 3805
	amdgpu_bo_evict_vram(adev);

	return 0;
}

/**
3806
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
3807
 *
3808 3809
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of resume
A
Alex Deucher 已提交
3810 3811 3812 3813 3814
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
3815
int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3816
{
3817
	struct amdgpu_device *adev = drm_to_adev(dev);
3818
	int r = 0;
A
Alex Deucher 已提交
3819 3820 3821 3822

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

3823
	if (adev->in_s0ix)
3824 3825
		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry);

A
Alex Deucher 已提交
3826
	/* post card */
A
Alex Deucher 已提交
3827
	if (amdgpu_device_need_post(adev)) {
3828
		r = amdgpu_device_asic_init(adev);
J
jimqu 已提交
3829
		if (r)
3830
			dev_err(adev->dev, "amdgpu asic init failed\n");
J
jimqu 已提交
3831
	}
A
Alex Deucher 已提交
3832

3833
	r = amdgpu_device_ip_resume(adev);
3834
	if (r) {
3835
		dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
3836
		return r;
3837
	}
3838 3839
	amdgpu_fence_driver_resume(adev);

A
Alex Deucher 已提交
3840

3841
	r = amdgpu_device_ip_late_init(adev);
3842
	if (r)
3843
		return r;
A
Alex Deucher 已提交
3844

3845 3846 3847
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

3848 3849 3850 3851 3852
	if (!adev->in_s0ix) {
		r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
		if (r)
			return r;
	}
3853

3854
	/* Make sure IB tests flushed */
3855
	flush_delayed_work(&adev->delayed_init_work);
3856

3857
	if (fbcon)
3858
		amdgpu_fbdev_set_suspend(adev, 0);
A
Alex Deucher 已提交
3859 3860

	drm_kms_helper_poll_enable(dev);
3861

3862 3863
	amdgpu_ras_resume(adev);

3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875
	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
3876 3877 3878 3879
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
3880 3881 3882
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
3883 3884
	adev->in_suspend = false;

3885
	return 0;
A
Alex Deucher 已提交
3886 3887
}

3888 3889 3890 3891 3892 3893 3894 3895 3896 3897
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
3898
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
3899 3900 3901 3902
{
	int i;
	bool asic_hang = false;

3903 3904 3905
	if (amdgpu_sriov_vf(adev))
		return true;

3906 3907 3908
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3909
	for (i = 0; i < adev->num_ip_blocks; i++) {
3910
		if (!adev->ip_blocks[i].status.valid)
3911
			continue;
3912 3913 3914 3915
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
3916
			dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
3917 3918 3919 3920 3921 3922
			asic_hang = true;
		}
	}
	return asic_hang;
}

3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
3934
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
3935 3936 3937 3938
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3939
		if (!adev->ip_blocks[i].status.valid)
3940
			continue;
3941 3942 3943
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
3944 3945 3946 3947 3948 3949 3950 3951
			if (r)
				return r;
		}
	}

	return 0;
}

3952 3953 3954 3955 3956 3957 3958 3959 3960
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
3961
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
3962
{
3963 3964
	int i;

3965 3966 3967
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3968
	for (i = 0; i < adev->num_ip_blocks; i++) {
3969
		if (!adev->ip_blocks[i].status.valid)
3970
			continue;
3971 3972 3973
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
3974 3975
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3976
			if (adev->ip_blocks[i].status.hang) {
3977
				dev_info(adev->dev, "Some block need full reset!\n");
3978 3979 3980
				return true;
			}
		}
3981 3982 3983 3984
	}
	return false;
}

3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
3996
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
3997 3998 3999 4000
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4001
		if (!adev->ip_blocks[i].status.valid)
4002
			continue;
4003 4004 4005
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4006 4007 4008 4009 4010 4011 4012 4013
			if (r)
				return r;
		}
	}

	return 0;
}

4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
4025
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4026 4027 4028 4029
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4030
		if (!adev->ip_blocks[i].status.valid)
4031
			continue;
4032 4033 4034
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4035 4036 4037 4038 4039 4040 4041
		if (r)
			return r;
	}

	return 0;
}

4042
/**
4043
 * amdgpu_device_recover_vram - Recover some VRAM contents
4044 4045 4046 4047 4048 4049
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
4050 4051 4052
 *
 * Returns:
 * 0 on success, negative error code on failure.
4053
 */
4054
static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4055 4056
{
	struct dma_fence *fence = NULL, *next = NULL;
4057 4058
	struct amdgpu_bo *shadow;
	long r = 1, tmo;
4059 4060

	if (amdgpu_sriov_runtime(adev))
4061
		tmo = msecs_to_jiffies(8000);
4062 4063 4064
	else
		tmo = msecs_to_jiffies(100);

4065
	dev_info(adev->dev, "recover vram bo from shadow start\n");
4066
	mutex_lock(&adev->shadow_list_lock);
4067 4068 4069 4070
	list_for_each_entry(shadow, &adev->shadow_list, shadow_list) {

		/* No need to recover an evicted BO */
		if (shadow->tbo.mem.mem_type != TTM_PL_TT ||
4071
		    shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET ||
4072 4073 4074 4075 4076 4077 4078
		    shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM)
			continue;

		r = amdgpu_bo_restore_shadow(shadow, &next);
		if (r)
			break;

4079
		if (fence) {
4080
			tmo = dma_fence_wait_timeout(fence, false, tmo);
4081 4082
			dma_fence_put(fence);
			fence = next;
4083 4084
			if (tmo == 0) {
				r = -ETIMEDOUT;
4085
				break;
4086 4087 4088 4089
			} else if (tmo < 0) {
				r = tmo;
				break;
			}
4090 4091
		} else {
			fence = next;
4092 4093 4094 4095
		}
	}
	mutex_unlock(&adev->shadow_list_lock);

4096 4097
	if (fence)
		tmo = dma_fence_wait_timeout(fence, false, tmo);
4098 4099
	dma_fence_put(fence);

4100
	if (r < 0 || tmo <= 0) {
4101
		dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4102 4103
		return -EIO;
	}
4104

4105
	dev_info(adev->dev, "recover vram bo from shadow done\n");
4106
	return 0;
4107 4108
}

4109

4110
/**
4111
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4112
 *
4113
 * @adev: amdgpu_device pointer
4114
 * @from_hypervisor: request from hypervisor
4115 4116
 *
 * do VF FLR and reinitialize Asic
4117
 * return 0 means succeeded otherwise failed
4118 4119 4120
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
4121 4122 4123 4124 4125 4126 4127 4128 4129
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
4130

4131 4132
	amdgpu_amdkfd_pre_reset(adev);

4133
	/* Resume IP prior to SMC */
4134
	r = amdgpu_device_ip_reinit_early_sriov(adev);
4135 4136
	if (r)
		goto error;
4137

4138
	amdgpu_virt_init_data_exchange(adev);
4139
	/* we need recover gart prior to run SMC/CP/SDMA resume */
4140
	amdgpu_gtt_mgr_recover(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT));
4141

4142 4143 4144 4145
	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

4146
	/* now we are okay to resume SMC/CP/SDMA */
4147
	r = amdgpu_device_ip_reinit_late_sriov(adev);
4148 4149
	if (r)
		goto error;
4150 4151

	amdgpu_irq_gpu_reset_resume_helper(adev);
4152
	r = amdgpu_ib_ring_tests(adev);
4153
	amdgpu_amdkfd_post_reset(adev);
4154

4155
error:
4156
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4157
		amdgpu_inc_vram_lost(adev);
4158
		r = amdgpu_device_recover_vram(adev);
4159
	}
4160
	amdgpu_virt_release_full_gpu(adev, true);
4161 4162 4163 4164

	return r;
}

J
jqdeng 已提交
4165 4166 4167
/**
 * amdgpu_device_has_job_running - check if there is any job in mirror list
 *
4168
 * @adev: amdgpu_device pointer
J
jqdeng 已提交
4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183
 *
 * check if there is any job in mirror list
 */
bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
{
	int i;
	struct drm_sched_job *job;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		spin_lock(&ring->sched.job_list_lock);
4184 4185
		job = list_first_entry_or_null(&ring->sched.pending_list,
					       struct drm_sched_job, list);
J
jqdeng 已提交
4186 4187 4188 4189 4190 4191 4192
		spin_unlock(&ring->sched.job_list_lock);
		if (job)
			return true;
	}
	return false;
}

4193 4194 4195
/**
 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
 *
4196
 * @adev: amdgpu_device pointer
4197 4198 4199 4200 4201 4202 4203
 *
 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
 * a hung GPU.
 */
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
{
	if (!amdgpu_device_ip_check_soft_reset(adev)) {
4204
		dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
4205 4206 4207
		return false;
	}

4208 4209 4210 4211 4212 4213 4214 4215
	if (amdgpu_gpu_recovery == 0)
		goto disabled;

	if (amdgpu_sriov_vf(adev))
		return true;

	if (amdgpu_gpu_recovery == -1) {
		switch (adev->asic_type) {
4216 4217
		case CHIP_BONAIRE:
		case CHIP_HAWAII:
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
		case CHIP_TOPAZ:
		case CHIP_TONGA:
		case CHIP_FIJI:
		case CHIP_POLARIS10:
		case CHIP_POLARIS11:
		case CHIP_POLARIS12:
		case CHIP_VEGAM:
		case CHIP_VEGA20:
		case CHIP_VEGA10:
		case CHIP_VEGA12:
4228
		case CHIP_RAVEN:
4229
		case CHIP_ARCTURUS:
4230
		case CHIP_RENOIR:
4231 4232 4233
		case CHIP_NAVI10:
		case CHIP_NAVI14:
		case CHIP_NAVI12:
4234
		case CHIP_SIENNA_CICHLID:
4235
		case CHIP_NAVY_FLOUNDER:
4236
		case CHIP_DIMGREY_CAVEFISH:
4237
		case CHIP_VANGOGH:
4238
		case CHIP_ALDEBARAN:
4239 4240 4241 4242
			break;
		default:
			goto disabled;
		}
4243 4244 4245
	}

	return true;
4246 4247

disabled:
4248
		dev_info(adev->dev, "GPU recovery disabled.\n");
4249
		return false;
4250 4251
}

4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
{
        u32 i;
        int ret = 0;

        amdgpu_atombios_scratch_regs_engine_hung(adev, true);

        dev_info(adev->dev, "GPU mode1 reset\n");

        /* disable BM */
        pci_clear_master(adev->pdev);

        amdgpu_device_cache_pci_state(adev->pdev);

        if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
                dev_info(adev->dev, "GPU smu mode1 reset\n");
                ret = amdgpu_dpm_mode1_reset(adev);
        } else {
                dev_info(adev->dev, "GPU psp mode1 reset\n");
                ret = psp_gpu_reset(adev);
        }

        if (ret)
                dev_err(adev->dev, "GPU mode1 reset failed\n");

        amdgpu_device_load_pci_state(adev->pdev);

        /* wait for asic to come out of reset */
        for (i = 0; i < adev->usec_timeout; i++) {
                u32 memsize = adev->nbio.funcs->get_memsize(adev);

                if (memsize != 0xffffffff)
                        break;
                udelay(1);
        }

        amdgpu_atombios_scratch_regs_engine_hung(adev, false);
        return ret;
}
4291

4292
int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4293
				 struct amdgpu_reset_context *reset_context)
4294 4295
{
	int i, r = 0;
4296 4297 4298 4299 4300 4301
	struct amdgpu_job *job = NULL;
	bool need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);

	if (reset_context->reset_req_dev == adev)
		job = reset_context->job;
4302

4303 4304 4305
	/* no need to dump if device is not in good state during probe period */
	if (!adev->gmc.xgmi.pending_reset)
		amdgpu_debugfs_wait_dump(adev);
4306

4307 4308 4309 4310 4311
	if (amdgpu_sriov_vf(adev)) {
		/* stop the data exchange thread */
		amdgpu_virt_fini_data_exchange(adev);
	}

4312
	/* block all schedulers and reset given job's ring */
4313 4314 4315
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
4316
		if (!ring || !ring->sched.thread)
4317
			continue;
4318

M
Monk Liu 已提交
4319 4320
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
4321
	}
A
Alex Deucher 已提交
4322

4323 4324 4325
	if(job)
		drm_sched_increase_karma(&job->base);

4326
	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4327 4328 4329 4330
	/* If reset handler not implemented, continue; otherwise return */
	if (r == -ENOSYS)
		r = 0;
	else
4331 4332
		return r;

4333
	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4334 4335 4336 4337 4338 4339 4340 4341 4342 4343
	if (!amdgpu_sriov_vf(adev)) {

		if (!need_full_reset)
			need_full_reset = amdgpu_device_ip_need_full_reset(adev);

		if (!need_full_reset) {
			amdgpu_device_ip_pre_soft_reset(adev);
			r = amdgpu_device_ip_soft_reset(adev);
			amdgpu_device_ip_post_soft_reset(adev);
			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4344
				dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4345 4346 4347 4348 4349 4350
				need_full_reset = true;
			}
		}

		if (need_full_reset)
			r = amdgpu_device_ip_suspend(adev);
4351 4352 4353 4354 4355
		if (need_full_reset)
			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
		else
			clear_bit(AMDGPU_NEED_FULL_RESET,
				  &reset_context->flags);
4356 4357 4358 4359 4360
	}

	return r;
}

4361 4362
int amdgpu_do_asic_reset(struct list_head *device_list_handle,
			 struct amdgpu_reset_context *reset_context)
4363 4364
{
	struct amdgpu_device *tmp_adev = NULL;
4365
	bool need_full_reset, skip_hw_reset, vram_lost = false;
4366 4367
	int r = 0;

4368 4369 4370 4371
	/* Try reset handler method first */
	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
				    reset_list);
	r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4372 4373 4374 4375
	/* If reset handler not implemented, continue; otherwise return */
	if (r == -ENOSYS)
		r = 0;
	else
4376 4377 4378 4379 4380 4381 4382
		return r;

	/* Reset handler not implemented, use the default method */
	need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);

4383
	/*
4384
	 * ASIC reset has to be done on all XGMI hive nodes ASAP
4385 4386
	 * to allow proper links negotiation in FW (within 1 sec)
	 */
4387
	if (!skip_hw_reset && need_full_reset) {
4388
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4389
			/* For XGMI run all resets in parallel to speed up the process */
4390
			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4391
				tmp_adev->gmc.xgmi.pending_reset = false;
4392
				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4393 4394 4395 4396
					r = -EALREADY;
			} else
				r = amdgpu_asic_reset(tmp_adev);

4397
			if (r) {
4398
				dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4399
					 r, adev_to_drm(tmp_adev)->unique);
4400
				break;
4401 4402 4403
			}
		}

4404 4405
		/* For XGMI wait for all resets to complete before proceed */
		if (!r) {
4406
			list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4407 4408 4409 4410 4411 4412 4413 4414 4415
				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
					flush_work(&tmp_adev->xgmi_reset_work);
					r = tmp_adev->asic_reset_res;
					if (r)
						break;
				}
			}
		}
	}
4416

4417
	if (!r && amdgpu_ras_intr_triggered()) {
4418
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4419 4420 4421
			if (tmp_adev->mmhub.ras_funcs &&
			    tmp_adev->mmhub.ras_funcs->reset_ras_error_count)
				tmp_adev->mmhub.ras_funcs->reset_ras_error_count(tmp_adev);
4422 4423
		}

4424
		amdgpu_ras_intr_cleared();
4425
	}
4426

4427
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4428 4429
		if (need_full_reset) {
			/* post card */
4430 4431
			r = amdgpu_device_asic_init(tmp_adev);
			if (r) {
4432
				dev_warn(tmp_adev->dev, "asic atom init failed!");
4433
			} else {
4434 4435 4436 4437 4438 4439 4440
				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
				r = amdgpu_device_ip_resume_phase1(tmp_adev);
				if (r)
					goto out;

				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
				if (vram_lost) {
4441
					DRM_INFO("VRAM is lost due to GPU reset!\n");
4442
					amdgpu_inc_vram_lost(tmp_adev);
4443 4444
				}

4445
				r = amdgpu_gtt_mgr_recover(ttm_manager_type(&tmp_adev->mman.bdev, TTM_PL_TT));
4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
				if (r)
					goto out;

				r = amdgpu_device_fw_loading(tmp_adev);
				if (r)
					return r;

				r = amdgpu_device_ip_resume_phase2(tmp_adev);
				if (r)
					goto out;

				if (vram_lost)
					amdgpu_device_fill_reset_magic(tmp_adev);

4460 4461 4462 4463 4464 4465
				/*
				 * Add this ASIC as tracked as reset was already
				 * complete successfully.
				 */
				amdgpu_register_gpu_instance(tmp_adev);

4466 4467
				if (!reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4468 4469
					amdgpu_xgmi_add_device(tmp_adev);

4470 4471 4472 4473
				r = amdgpu_device_ip_late_init(tmp_adev);
				if (r)
					goto out;

4474 4475
				amdgpu_fbdev_set_suspend(tmp_adev, 0);

4476 4477 4478 4479 4480 4481 4482 4483 4484 4485
				/*
				 * The GPU enters bad state once faulty pages
				 * by ECC has reached the threshold, and ras
				 * recovery is scheduled next. So add one check
				 * here to break recovery if it indeed exceeds
				 * bad page threshold, and remind user to
				 * retire this GPU or setting one bigger
				 * bad_page_threshold value to fix this once
				 * probing driver again.
				 */
4486
				if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
4487 4488 4489 4490 4491 4492
					/* must succeed. */
					amdgpu_ras_resume(tmp_adev);
				} else {
					r = -EINVAL;
					goto out;
				}
4493

4494
				/* Update PSP FW topology after reset */
4495 4496 4497 4498
				if (reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
					r = amdgpu_xgmi_update_topology(
						reset_context->hive, tmp_adev);
4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
			}
		}

out:
		if (!r) {
			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
			r = amdgpu_ib_ring_tests(tmp_adev);
			if (r) {
				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
				r = amdgpu_device_ip_suspend(tmp_adev);
				need_full_reset = true;
				r = -EAGAIN;
				goto end;
			}
		}

		if (!r)
			r = amdgpu_device_recover_vram(tmp_adev);
		else
			tmp_adev->asic_reset_res = r;
	}

end:
4522 4523 4524 4525
	if (need_full_reset)
		set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	else
		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4526 4527 4528
	return r;
}

4529 4530
static bool amdgpu_device_lock_adev(struct amdgpu_device *adev,
				struct amdgpu_hive_info *hive)
4531
{
4532 4533 4534
	if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0)
		return false;

4535 4536 4537 4538 4539
	if (hive) {
		down_write_nest_lock(&adev->reset_sem, &hive->hive_lock);
	} else {
		down_write(&adev->reset_sem);
	}
4540

4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_MODE1:
		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
		break;
	case AMD_RESET_METHOD_MODE2:
		adev->mp1_state = PP_MP1_STATE_RESET;
		break;
	default:
		adev->mp1_state = PP_MP1_STATE_NONE;
		break;
	}
4552 4553

	return true;
4554
}
A
Alex Deucher 已提交
4555

4556 4557
static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
{
4558
	amdgpu_vf_error_trans_all(adev);
4559
	adev->mp1_state = PP_MP1_STATE_NONE;
4560
	atomic_set(&adev->in_gpu_reset, 0);
4561
	up_write(&adev->reset_sem);
4562 4563
}

4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603
/*
 * to lockup a list of amdgpu devices in a hive safely, if not a hive
 * with multiple nodes, it will be similar as amdgpu_device_lock_adev.
 *
 * unlock won't require roll back.
 */
static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive)
{
	struct amdgpu_device *tmp_adev = NULL;

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		if (!hive) {
			dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes");
			return -ENODEV;
		}
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
			if (!amdgpu_device_lock_adev(tmp_adev, hive))
				goto roll_back;
		}
	} else if (!amdgpu_device_lock_adev(adev, hive))
		return -EAGAIN;

	return 0;
roll_back:
	if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) {
		/*
		 * if the lockup iteration break in the middle of a hive,
		 * it may means there may has a race issue,
		 * or a hive device locked up independently.
		 * we may be in trouble and may not, so will try to roll back
		 * the lock and give out a warnning.
		 */
		dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock");
		list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) {
			amdgpu_device_unlock_adev(tmp_adev);
		}
	}
	return -EAGAIN;
}

4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643
static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
{
	struct pci_dev *p = NULL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (p) {
		pm_runtime_enable(&(p->dev));
		pm_runtime_resume(&(p->dev));
	}
}

static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
{
	enum amd_reset_method reset_method;
	struct pci_dev *p = NULL;
	u64 expires;

	/*
	 * For now, only BACO and mode1 reset are confirmed
	 * to suffer the audio issue without proper suspended.
	 */
	reset_method = amdgpu_asic_reset_method(adev);
	if ((reset_method != AMD_RESET_METHOD_BACO) &&
	     (reset_method != AMD_RESET_METHOD_MODE1))
		return -EINVAL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (!p)
		return -ENODEV;

	expires = pm_runtime_autosuspend_expiration(&(p->dev));
	if (!expires)
		/*
		 * If we cannot get the audio device autosuspend delay,
		 * a fixed 4S interval will be used. Considering 3S is
		 * the audio controller default autosuspend delay setting.
		 * 4S used here is guaranteed to cover that.
		 */
4644
		expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661

	while (!pm_runtime_status_suspended(&(p->dev))) {
		if (!pm_runtime_suspend(&(p->dev)))
			break;

		if (expires < ktime_get_mono_fast_ns()) {
			dev_warn(adev->dev, "failed to suspend display audio\n");
			/* TODO: abort the succeeding gpu reset? */
			return -ETIMEDOUT;
		}
	}

	pm_runtime_disable(&(p->dev));

	return 0;
}

4662 4663 4664
void amdgpu_device_recheck_guilty_jobs(
	struct amdgpu_device *adev, struct list_head *device_list_handle,
	struct amdgpu_reset_context *reset_context)
4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699
{
	int i, r = 0;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];
		int ret = 0;
		struct drm_sched_job *s_job;

		if (!ring || !ring->sched.thread)
			continue;

		s_job = list_first_entry_or_null(&ring->sched.pending_list,
				struct drm_sched_job, list);
		if (s_job == NULL)
			continue;

		/* clear job's guilty and depend the folowing step to decide the real one */
		drm_sched_reset_karma(s_job);
		drm_sched_resubmit_jobs_ext(&ring->sched, 1);

		ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
		if (ret == 0) { /* timeout */
			DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
						ring->sched.name, s_job->id);

			/* set guilty */
			drm_sched_increase_karma(s_job);
retry:
			/* do hw reset */
			if (amdgpu_sriov_vf(adev)) {
				amdgpu_virt_fini_data_exchange(adev);
				r = amdgpu_device_reset_sriov(adev, false);
				if (r)
					adev->asic_reset_res = r;
			} else {
4700 4701 4702 4703
				clear_bit(AMDGPU_SKIP_HW_RESET,
					  &reset_context->flags);
				r = amdgpu_do_asic_reset(device_list_handle,
							 reset_context);
4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729
				if (r && r == -EAGAIN)
					goto retry;
			}

			/*
			 * add reset counter so that the following
			 * resubmitted job could flush vmid
			 */
			atomic_inc(&adev->gpu_reset_counter);
			continue;
		}

		/* got the hw fence, signal finished fence */
		atomic_dec(ring->sched.score);
		dma_fence_get(&s_job->s_fence->finished);
		dma_fence_signal(&s_job->s_fence->finished);
		dma_fence_put(&s_job->s_fence->finished);

		/* remove node from list and free the job */
		spin_lock(&ring->sched.job_list_lock);
		list_del_init(&s_job->list);
		spin_unlock(&ring->sched.job_list_lock);
		ring->sched.ops->free_job(s_job);
	}
}

4730 4731 4732
/**
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
 *
4733
 * @adev: amdgpu_device pointer
4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
 * @job: which job trigger hang
 *
 * Attempt to reset the GPU if it has hung (all asics).
 * Attempt to do soft-reset or full-reset and reinitialize Asic
 * Returns 0 for success or an error on failure.
 */

int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job)
{
4744
	struct list_head device_list, *device_list_handle =  NULL;
4745
	bool job_signaled = false;
4746 4747
	struct amdgpu_hive_info *hive = NULL;
	struct amdgpu_device *tmp_adev = NULL;
4748
	int i, r = 0;
4749
	bool need_emergency_restart = false;
4750
	bool audio_suspended = false;
4751
	int tmp_vram_lost_counter;
4752 4753 4754
	struct amdgpu_reset_context reset_context;

	memset(&reset_context, 0, sizeof(reset_context));
4755

4756
	/*
4757 4758 4759 4760
	 * Special case: RAS triggered and full reset isn't supported
	 */
	need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);

4761 4762 4763 4764
	/*
	 * Flush RAM to disk so that after reboot
	 * the user can read log and see why the system rebooted.
	 */
4765
	if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
4766 4767 4768 4769 4770 4771
		DRM_WARN("Emergency reboot.");

		ksys_sync_helper();
		emergency_restart();
	}

4772
	dev_info(adev->dev, "GPU %s begin!\n",
4773
		need_emergency_restart ? "jobs stop":"reset");
4774 4775

	/*
4776 4777 4778 4779 4780
	 * Here we trylock to avoid chain of resets executing from
	 * either trigger by jobs on different adevs in XGMI hive or jobs on
	 * different schedulers for same device while this TO handler is running.
	 * We always reset all schedulers for device and all devices for XGMI
	 * hive so that should take care of them too.
4781
	 */
4782
	hive = amdgpu_get_xgmi_hive(adev);
4783 4784 4785 4786
	if (hive) {
		if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) {
			DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
				job ? job->base.id : -1, hive->hive_id);
4787
			amdgpu_put_xgmi_hive(hive);
4788 4789
			if (job)
				drm_sched_increase_karma(&job->base);
4790 4791 4792
			return 0;
		}
		mutex_lock(&hive->hive_lock);
4793
	}
4794

4795 4796 4797 4798 4799 4800
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	reset_context.job = job;
	reset_context.hive = hive;
	clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);

4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816
	/*
	 * lock the device before we try to operate the linked list
	 * if didn't get the device lock, don't touch the linked list since
	 * others may iterating it.
	 */
	r = amdgpu_device_lock_hive_adev(adev, hive);
	if (r) {
		dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress",
					job ? job->base.id : -1);

		/* even we skipped this reset, still need to set the job to guilty */
		if (job)
			drm_sched_increase_karma(&job->base);
		goto skip_recovery;
	}

4817 4818 4819 4820 4821 4822 4823
	/*
	 * Build list of devices to reset.
	 * In case we are in XGMI hive mode, resort the device list
	 * to put adev in the 1st position.
	 */
	INIT_LIST_HEAD(&device_list);
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
4824 4825 4826 4827 4828
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
			list_add_tail(&tmp_adev->reset_list, &device_list);
		if (!list_is_first(&adev->reset_list, &device_list))
			list_rotate_to_front(&adev->reset_list, &device_list);
		device_list_handle = &device_list;
4829
	} else {
4830
		list_add_tail(&adev->reset_list, &device_list);
4831 4832 4833
		device_list_handle = &device_list;
	}

4834
	/* block all schedulers and reset given job's ring */
4835
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848
		/*
		 * Try to put the audio codec into suspend state
		 * before gpu reset started.
		 *
		 * Due to the power domain of the graphics device
		 * is shared with AZ power domain. Without this,
		 * we may change the audio hardware from behind
		 * the audio driver's back. That will trigger
		 * some audio codec errors.
		 */
		if (!amdgpu_device_suspend_display_audio(tmp_adev))
			audio_suspended = true;

4849 4850
		amdgpu_ras_set_error_query_ready(tmp_adev, false);

4851 4852
		cancel_delayed_work_sync(&tmp_adev->delayed_init_work);

4853 4854 4855
		if (!amdgpu_sriov_vf(tmp_adev))
			amdgpu_amdkfd_pre_reset(tmp_adev);

4856 4857 4858 4859 4860 4861
		/*
		 * Mark these ASICs to be reseted as untracked first
		 * And add them back after reset completed
		 */
		amdgpu_unregister_gpu_instance(tmp_adev);

4862
		amdgpu_fbdev_set_suspend(tmp_adev, 1);
4863

4864
		/* disable ras on ALL IPs */
4865
		if (!need_emergency_restart &&
4866
		      amdgpu_device_ip_need_full_reset(tmp_adev))
4867 4868
			amdgpu_ras_suspend(tmp_adev);

4869 4870 4871 4872 4873 4874
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

4875
			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
4876

4877
			if (need_emergency_restart)
4878
				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
4879
		}
4880
		atomic_inc(&tmp_adev->gpu_reset_counter);
4881 4882
	}

4883
	if (need_emergency_restart)
4884 4885
		goto skip_sched_resume;

4886 4887 4888 4889 4890 4891 4892
	/*
	 * Must check guilty signal here since after this point all old
	 * HW fences are force signaled.
	 *
	 * job->base holds a reference to parent fence
	 */
	if (job && job->base.s_fence->parent &&
4893
	    dma_fence_is_signaled(job->base.s_fence->parent)) {
4894 4895 4896 4897 4898
		job_signaled = true;
		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
		goto skip_hw_reset;
	}

4899
retry:	/* Rest of adevs pre asic reset from XGMI hive. */
4900
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4901
		r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
4902 4903
		/*TODO Should we stop ?*/
		if (r) {
4904
			dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4905
				  r, adev_to_drm(tmp_adev)->unique);
4906 4907 4908 4909
			tmp_adev->asic_reset_res = r;
		}
	}

4910
	tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
4911 4912 4913 4914 4915 4916 4917
	/* Actual ASIC resets if needed.*/
	/* TODO Implement XGMI hive reset logic for SRIOV */
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
		if (r)
			adev->asic_reset_res = r;
	} else {
4918
		r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
4919 4920 4921 4922
		if (r && r == -EAGAIN)
			goto retry;
	}

4923 4924
skip_hw_reset:

4925
	/* Post ASIC reset for all devs .*/
4926
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4927

4928 4929 4930 4931 4932 4933 4934 4935 4936
		/*
		 * Sometimes a later bad compute job can block a good gfx job as gfx
		 * and compute ring share internal GC HW mutually. We add an additional
		 * guilty jobs recheck step to find the real guilty job, it synchronously
		 * submits and pends for the first job being signaled. If it gets timeout,
		 * we identify it as a real guilty job.
		 */
		if (amdgpu_gpu_recovery == 2 &&
			!(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
4937 4938
			amdgpu_device_recheck_guilty_jobs(
				tmp_adev, device_list_handle, &reset_context);
4939

4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* No point to resubmit jobs if we didn't HW reset*/
			if (!tmp_adev->asic_reset_res && !job_signaled)
				drm_sched_resubmit_jobs(&ring->sched);

			drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
		}

		if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
4954
			drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
4955 4956 4957
		}

		tmp_adev->asic_reset_res = 0;
4958 4959 4960

		if (r) {
			/* bad news, how to tell it to userspace ? */
4961
			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
4962 4963
			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
		} else {
4964
			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
4965
		}
4966
	}
4967

4968
skip_sched_resume:
4969
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4970
		/* unlock kfd: SRIOV would do it separately */
4971
		if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
4972
	                amdgpu_amdkfd_post_reset(tmp_adev);
4973 4974 4975 4976 4977 4978 4979

		/* kfd_post_reset will do nothing if kfd device is not initialized,
		 * need to bring up kfd here if it's not be initialized before
		 */
		if (!adev->kfd.init_complete)
			amdgpu_amdkfd_device_init(adev);

4980 4981
		if (audio_suspended)
			amdgpu_device_resume_display_audio(tmp_adev);
4982 4983 4984
		amdgpu_device_unlock_adev(tmp_adev);
	}

4985
skip_recovery:
4986
	if (hive) {
4987
		atomic_set(&hive->in_reset, 0);
4988
		mutex_unlock(&hive->hive_lock);
4989
		amdgpu_put_xgmi_hive(hive);
4990
	}
4991

4992
	if (r && r != -EAGAIN)
4993
		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
A
Alex Deucher 已提交
4994 4995 4996
	return r;
}

4997 4998 4999 5000 5001 5002 5003 5004 5005
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
5006
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5007
{
5008
	struct pci_dev *pdev;
5009 5010
	enum pci_bus_speed speed_cap, platform_speed_cap;
	enum pcie_link_width platform_link_width;
5011

5012 5013
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5014

5015 5016
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5017

5018 5019 5020 5021 5022 5023
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5024
		return;
5025
	}
5026

5027 5028 5029
	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
		return;

5030 5031
	pcie_bandwidth_available(adev->pdev, NULL,
				 &platform_speed_cap, &platform_link_width);
5032

5033
	if (adev->pm.pcie_gen_mask == 0) {
5034 5035 5036 5037 5038
		/* asic caps */
		pdev = adev->pdev;
		speed_cap = pcie_get_speed_cap(pdev);
		if (speed_cap == PCI_SPEED_UNKNOWN) {
			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5039 5040 5041
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
		} else {
5042 5043 5044 5045 5046 5047 5048
			if (speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (speed_cap == PCIE_SPEED_16_0GT)
5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
			else if (speed_cap == PCIE_SPEED_8_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
			else if (speed_cap == PCIE_SPEED_5_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
		}
		/* platform caps */
5064
		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5065 5066 5067
			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
		} else {
5068 5069 5070 5071 5072 5073 5074
			if (platform_speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5075 5076 5077 5078
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5079
			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5080 5081 5082
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5083
			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5084 5085 5086 5087 5088
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;

5089 5090 5091
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
5092
		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5093 5094
			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
		} else {
5095
			switch (platform_link_width) {
5096
			case PCIE_LNK_X32:
5097 5098 5099 5100 5101 5102 5103 5104
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5105
			case PCIE_LNK_X16:
5106 5107 5108 5109 5110 5111 5112
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5113
			case PCIE_LNK_X12:
5114 5115 5116 5117 5118 5119
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5120
			case PCIE_LNK_X8:
5121 5122 5123 5124 5125
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5126
			case PCIE_LNK_X4:
5127 5128 5129 5130
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5131
			case PCIE_LNK_X2:
5132 5133 5134
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5135
			case PCIE_LNK_X1:
5136 5137 5138 5139 5140
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
5141 5142 5143
		}
	}
}
A
Alex Deucher 已提交
5144

5145 5146
int amdgpu_device_baco_enter(struct drm_device *dev)
{
5147
	struct amdgpu_device *adev = drm_to_adev(dev);
5148
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5149

5150
	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5151 5152
		return -ENOTSUPP;

5153
	if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt)
5154 5155
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

5156
	return amdgpu_dpm_baco_enter(adev);
5157 5158 5159 5160
}

int amdgpu_device_baco_exit(struct drm_device *dev)
{
5161
	struct amdgpu_device *adev = drm_to_adev(dev);
5162
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5163
	int ret = 0;
5164

5165
	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5166 5167
		return -ENOTSUPP;

5168 5169 5170
	ret = amdgpu_dpm_baco_exit(adev);
	if (ret)
		return ret;
5171

5172
	if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt)
5173 5174 5175
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

	return 0;
5176
}
5177

5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191
static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev)
{
	int i;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		cancel_delayed_work_sync(&ring->sched.work_tdr);
	}
}

5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204
/**
 * amdgpu_pci_error_detected - Called when a PCI error is detected.
 * @pdev: PCI device struct
 * @state: PCI channel state
 *
 * Description: Called when a PCI error is detected.
 *
 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
 */
pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5205
	int i;
5206 5207 5208

	DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);

5209 5210 5211 5212 5213
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		DRM_WARN("No support for XGMI hive yet...");
		return PCI_ERS_RESULT_DISCONNECT;
	}

5214 5215 5216
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
5217
	/* Fatal error, prepare for slot reset */
5218 5219
	case pci_channel_io_frozen:
		/*
5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240
		 * Cancel and wait for all TDRs in progress if failing to
		 * set  adev->in_gpu_reset in amdgpu_device_lock_adev
		 *
		 * Locking adev->reset_sem will prevent any external access
		 * to GPU during PCI error recovery
		 */
		while (!amdgpu_device_lock_adev(adev, NULL))
			amdgpu_cancel_all_tdr(adev);

		/*
		 * Block any work scheduling as we do for regular GPU reset
		 * for the duration of the recovery
		 */
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			drm_sched_stop(&ring->sched, NULL);
		}
5241
		atomic_inc(&adev->gpu_reset_counter);
5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
		/* Permanent error, prepare for device removal */
		return PCI_ERS_RESULT_DISCONNECT;
	}

	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
 * @pdev: pointer to PCI device
 */
pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
{

	DRM_INFO("PCI error: mmio enabled callback!!\n");

	/* TODO - dump whatever for debugging purposes */

	/* This called only if amdgpu_pci_error_detected returns
	 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
	 * works, no need to reset slot.
	 */

	return PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
 * @pdev: PCI device struct
 *
 * Description: This routine is called by the pci error recovery
 * code after the PCI slot has been reset, just before we
 * should resume normal operations.
 */
pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5282
	int r, i;
5283
	struct amdgpu_reset_context reset_context;
5284
	u32 memsize;
5285
	struct list_head device_list;
5286 5287 5288

	DRM_INFO("PCI error: slot reset callback!!\n");

5289 5290
	memset(&reset_context, 0, sizeof(reset_context));

5291
	INIT_LIST_HEAD(&device_list);
5292
	list_add_tail(&adev->reset_list, &device_list);
5293

5294 5295 5296
	/* wait for asic to come out of reset */
	msleep(500);

5297
	/* Restore PCI confspace */
5298
	amdgpu_device_load_pci_state(pdev);
5299

5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312
	/* confirm  ASIC came out of reset */
	for (i = 0; i < adev->usec_timeout; i++) {
		memsize = amdgpu_asic_get_config_memsize(adev);

		if (memsize != 0xffffffff)
			break;
		udelay(1);
	}
	if (memsize == 0xffffffff) {
		r = -ETIME;
		goto out;
	}

5313 5314 5315 5316 5317
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);

5318
	adev->in_pci_err_recovery = true;
5319
	r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5320
	adev->in_pci_err_recovery = false;
5321 5322 5323
	if (r)
		goto out;

5324
	r = amdgpu_do_asic_reset(&device_list, &reset_context);
5325 5326 5327

out:
	if (!r) {
5328 5329 5330
		if (amdgpu_device_cache_pci_state(adev->pdev))
			pci_restore_state(adev->pdev);

5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344
		DRM_INFO("PCIe error recovery succeeded\n");
	} else {
		DRM_ERROR("PCIe error recovery failed, err:%d", r);
		amdgpu_device_unlock_adev(adev);
	}

	return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_resume() - resume normal ops after PCI reset
 * @pdev: pointer to PCI device
 *
 * Called when the error recovery driver tells us that its
5345
 * OK to resume normal operation.
5346 5347 5348 5349 5350
 */
void amdgpu_pci_resume(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5351
	int i;
5352 5353 5354


	DRM_INFO("PCI error: resume callback!!\n");
5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;


		drm_sched_resubmit_jobs(&ring->sched);
		drm_sched_start(&ring->sched, true);
	}

	amdgpu_device_unlock_adev(adev);
5368
}
5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415

bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	r = pci_save_state(pdev);
	if (!r) {
		kfree(adev->pci_state);

		adev->pci_state = pci_store_saved_state(pdev);

		if (!adev->pci_state) {
			DRM_ERROR("Failed to store PCI saved state");
			return false;
		}
	} else {
		DRM_WARN("Failed to save PCI state, err:%d\n", r);
		return false;
	}

	return true;
}

bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	if (!adev->pci_state)
		return false;

	r = pci_load_saved_state(pdev, adev->pci_state);

	if (!r) {
		pci_restore_state(pdev);
	} else {
		DRM_WARN("Failed to load PCI state, err:%d\n", r);
		return false;
	}

	return true;
}