amdgpu_device.c 88.5 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/kthread.h>
A
Alex Deucher 已提交
29 30 31 32
#include <linux/console.h>
#include <linux/slab.h>
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
33
#include <drm/drm_atomic_helper.h>
A
Alex Deucher 已提交
34 35 36 37 38
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
39
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
40 41 42
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
43
#include "amdgpu_atomfirmware.h"
44
#include "amd_pcie.h"
K
Ken Wang 已提交
45 46 47
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
48 49 50
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
51
#include "vi.h"
52
#include "soc15.h"
A
Alex Deucher 已提交
53
#include "bif/bif_4_1_d.h"
54
#include <linux/pci.h>
55
#include <linux/firmware.h>
56
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
57

58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
60

61
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
62
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
63
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
64

65 66
#define AMDGPU_RESUME_MS		2000

A
Alex Deucher 已提交
67
static const char *amdgpu_asic_name[] = {
68 69 70 71 72
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
73 74 75 76 77 78 79
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
80
	"FIJI",
A
Alex Deucher 已提交
81
	"CARRIZO",
S
Samuel Li 已提交
82
	"STONEY",
83 84
	"POLARIS10",
	"POLARIS11",
85
	"POLARIS12",
K
Ken Wang 已提交
86
	"VEGA10",
87
	"VEGA12",
88
	"RAVEN",
A
Alex Deucher 已提交
89 90 91
	"LAST",
};

92 93
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

94 95 96 97 98 99 100 101
/**
 * amdgpu_device_is_px - Is the device is a dGPU with HG/PX power control
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device is a dGPU with HG/PX power control,
 * otherwise return false.
 */
A
Alex Deucher 已提交
102 103 104 105
bool amdgpu_device_is_px(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;

106
	if (adev->flags & AMD_IS_PX)
A
Alex Deucher 已提交
107 108 109 110 111 112 113
		return true;
	return false;
}

/*
 * MMIO register access helper functions.
 */
114 115 116 117 118 119 120 121 122
/**
 * amdgpu_mm_rreg - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
A
Alex Deucher 已提交
123
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
124
			uint32_t acc_flags)
A
Alex Deucher 已提交
125
{
126 127
	uint32_t ret;

128
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
129 130
		return amdgpu_virt_kiq_rreg(adev, reg);

M
Monk Liu 已提交
131
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
132
		ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
A
Alex Deucher 已提交
133 134 135 136 137 138 139 140
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
141 142
	trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
	return ret;
A
Alex Deucher 已提交
143 144
}

145 146 147 148 149 150
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

151 152 153 154 155 156 157 158
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
159 160 161 162 163 164 165 166 167 168 169 170
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
171 172 173 174 175 176 177 178 179
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
180 181 182 183 184 185 186
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) {
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

187 188 189 190 191 192 193 194 195 196
/**
 * amdgpu_mm_wreg - write to a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
A
Alex Deucher 已提交
197
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
198
		    uint32_t acc_flags)
A
Alex Deucher 已提交
199
{
200
	trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
201

202 203 204 205
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}

206
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
207 208
		return amdgpu_virt_kiq_wreg(adev, reg, v);

M
Monk Liu 已提交
209
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
A
Alex Deucher 已提交
210 211 212 213 214 215 216 217 218
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
219 220 221 222

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
223 224
}

225 226 227 228 229 230 231 232
/**
 * amdgpu_io_rreg - read an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 *
 * Returns the 32 bit value from the offset specified.
 */
A
Alex Deucher 已提交
233 234 235 236 237 238 239 240 241 242
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
{
	if ((reg * 4) < adev->rio_mem_size)
		return ioread32(adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		return ioread32(adev->rio_mem + (mmMM_DATA * 4));
	}
}

243 244 245 246 247 248 249 250 251
/**
 * amdgpu_io_wreg - write to an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 *
 * Writes the value specified to the offset specified.
 */
A
Alex Deucher 已提交
252 253
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
254 255 256
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}
A
Alex Deucher 已提交
257 258 259 260 261 262 263

	if ((reg * 4) < adev->rio_mem_size)
		iowrite32(v, adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
	}
264 265 266 267

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

A
Alex Deucher 已提交
346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

420 421 422 423 424 425 426 427
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
428
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
429
{
430 431 432 433 434
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
435 436
}

437 438 439 440 441 442 443
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Frees the VRAM scratch page.
 */
444
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
445
{
446
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
447 448 449
}

/**
450
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
451 452 453 454 455 456 457 458
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
459 460 461
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
			tmp |= or_mask;
		}
		WREG32(reg, tmp);
	}
}

485 486 487 488 489 490 491 492
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
493
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
494 495 496 497 498 499 500 501
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

/*
 * GPU doorbell aperture helpers function.
 */
/**
502
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
503 504 505 506 507 508
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
509
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
510
{
511 512 513 514 515 516 517 518 519
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

520 521 522
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

A
Alex Deucher 已提交
523 524 525 526
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

527
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
A
Alex Deucher 已提交
528 529 530 531
					     AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

532 533 534 535
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
536 537 538 539 540 541
		return -ENOMEM;

	return 0;
}

/**
542
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
543 544 545 546 547
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
548
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
549 550 551 552 553
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

554

A
Alex Deucher 已提交
555 556

/*
557
 * amdgpu_device_wb_*()
558
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
559
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
560 561 562
 */

/**
563
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
564 565 566 567 568 569
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
570
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
571 572
{
	if (adev->wb.wb_obj) {
573 574 575
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
576 577 578 579 580
		adev->wb.wb_obj = NULL;
	}
}

/**
581
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
582 583 584
 *
 * @adev: amdgpu_device pointer
 *
585
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
586 587 588
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
589
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
590 591 592 593
{
	int r;

	if (adev->wb.wb_obj == NULL) {
594 595
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
596 597 598
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
599 600 601 602 603 604 605 606 607
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
608
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
609 610 611 612 613 614
	}

	return 0;
}

/**
615
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
616 617 618 619 620 621 622
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
623
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
624 625 626
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

627
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
628
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
629
		*wb = offset << 3; /* convert to dw offset */
630 631 632 633 634 635
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
636
/**
637
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
638 639 640 641 642 643
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
644
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
645
{
M
Monk Liu 已提交
646
	wb >>= 3;
A
Alex Deucher 已提交
647
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
648
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
649 650 651
}

/**
652
 * amdgpu_device_vram_location - try to find VRAM location
653
 *
A
Alex Deucher 已提交
654 655 656 657
 * @adev: amdgpu device structure holding all necessary informations
 * @mc: memory controller structure holding memory informations
 * @base: base address at which to put VRAM
 *
658
 * Function will try to place VRAM at base address provided
659
 * as parameter.
A
Alex Deucher 已提交
660
 */
661
void amdgpu_device_vram_location(struct amdgpu_device *adev,
662
				 struct amdgpu_gmc *mc, u64 base)
A
Alex Deucher 已提交
663 664 665 666 667 668 669 670 671 672 673 674 675
{
	uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;

	mc->vram_start = base;
	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
	if (limit && limit < mc->real_vram_size)
		mc->real_vram_size = limit;
	dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
			mc->mc_vram_size >> 20, mc->vram_start,
			mc->vram_end, mc->real_vram_size >> 20);
}

/**
676
 * amdgpu_device_gart_location - try to find GTT location
677
 *
A
Alex Deucher 已提交
678 679 680 681 682 683 684 685 686 687
 * @adev: amdgpu device structure holding all necessary informations
 * @mc: memory controller structure holding memory informations
 *
 * Function will place try to place GTT before or after VRAM.
 *
 * If GTT size is bigger than space left then we ajust GTT size.
 * Thus function will never fails.
 *
 * FIXME: when reducing GTT size align new size on power of 2.
 */
688
void amdgpu_device_gart_location(struct amdgpu_device *adev,
689
				 struct amdgpu_gmc *mc)
A
Alex Deucher 已提交
690 691 692
{
	u64 size_af, size_bf;

693
	size_af = adev->gmc.mc_mask - mc->vram_end;
694
	size_bf = mc->vram_start;
A
Alex Deucher 已提交
695
	if (size_bf > size_af) {
696
		if (mc->gart_size > size_bf) {
A
Alex Deucher 已提交
697
			dev_warn(adev->dev, "limiting GTT\n");
698
			mc->gart_size = size_bf;
A
Alex Deucher 已提交
699
		}
700
		mc->gart_start = 0;
A
Alex Deucher 已提交
701
	} else {
702
		if (mc->gart_size > size_af) {
A
Alex Deucher 已提交
703
			dev_warn(adev->dev, "limiting GTT\n");
704
			mc->gart_size = size_af;
A
Alex Deucher 已提交
705
		}
706 707 708 709
		/* VCE doesn't like it when BOs cross a 4GB segment, so align
		 * the GART base on a 4GB boundary as well.
		 */
		mc->gart_start = ALIGN(mc->vram_end + 1, 0x100000000ULL);
A
Alex Deucher 已提交
710
	}
711
	mc->gart_end = mc->gart_start + mc->gart_size - 1;
A
Alex Deucher 已提交
712
	dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
713
			mc->gart_size >> 20, mc->gart_start, mc->gart_end);
A
Alex Deucher 已提交
714 715
}

716 717 718 719 720 721 722 723 724 725 726
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
727
	u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size);
728
	u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
729 730 731
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
732 733 734
	u16 cmd;
	int r;

735 736 737 738
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

739 740 741 742 743 744
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
745
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
746 747 748 749 750 751 752 753
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

754 755 756 757 758 759
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
760
	amdgpu_device_doorbell_fini(adev);
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
777
	r = amdgpu_device_doorbell_init(adev);
778 779 780 781 782 783 784
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
785

A
Alex Deucher 已提交
786 787 788 789
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
790
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
791 792 793
 *
 * @adev: amdgpu_device pointer
 *
794 795 796
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
797
 */
A
Alex Deucher 已提交
798
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
799 800 801
{
	uint32_t reg;

802 803 804 805
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
806 807 808 809
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
810 811 812 813 814 815 816 817 818 819
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
820 821
			if (fw_ver < 0x00160e00)
				return true;
822 823
		}
	}
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840

	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
841 842
}

A
Alex Deucher 已提交
843 844
/* if we get transitioned to only one device, take VGA back */
/**
845
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
846 847 848 849 850 851 852
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
853
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
854 855 856 857 858 859 860 861 862 863
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

864 865 866 867 868 869 870 871 872 873
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
874
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
875 876 877 878
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
879 880
	if (amdgpu_vm_block_size == -1)
		return;
881

882
	if (amdgpu_vm_block_size < 9) {
883 884
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
885
		amdgpu_vm_block_size = -1;
886 887 888
	}
}

889 890 891 892 893 894 895 896
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
897
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
898
{
899 900 901 902
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

903 904 905
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
906
		amdgpu_vm_size = -1;
907 908 909
	}
}

A
Alex Deucher 已提交
910
/**
911
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
912 913 914 915 916 917
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
918
static void amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
919
{
920 921 922 923
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
924
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
925 926 927 928
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
929

930
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
931 932 933
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
934
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
935 936
	}

937
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
938
		/* gtt size must be greater or equal to 32M */
939 940 941
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
942 943
	}

944 945 946 947 948 949 950
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

951
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
952

953
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
954

955
	if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
956
	    !is_power_of_2(amdgpu_vram_page_split))) {
C
Christian König 已提交
957 958 959 960
		dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
			 amdgpu_vram_page_split);
		amdgpu_vram_page_split = 1024;
	}
961 962 963 964 965

	if (amdgpu_lockup_timeout == 0) {
		dev_warn(adev->dev, "lockup_timeout msut be > 0, adjusting to 10000\n");
		amdgpu_lockup_timeout = 10000;
	}
966 967

	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
A
Alex Deucher 已提交
968 969 970 971 972 973
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
974
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
975 976 977 978 979 980 981 982 983 984 985 986
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
		return;

	if (state == VGA_SWITCHEROO_ON) {
987
		pr_info("amdgpu: switched on\n");
A
Alex Deucher 已提交
988 989 990
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

991
		amdgpu_device_resume(dev, true, true);
A
Alex Deucher 已提交
992 993 994 995

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
		drm_kms_helper_poll_enable(dev);
	} else {
996
		pr_info("amdgpu: switched off\n");
A
Alex Deucher 已提交
997 998
		drm_kms_helper_poll_disable(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
999
		amdgpu_device_suspend(dev, true, true);
A
Alex Deucher 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
	return dev->open_count == 0;
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1042
int amdgpu_device_ip_set_clockgating_state(void *dev,
1043 1044
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1045
{
1046
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1047 1048 1049
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1050
		if (!adev->ip_blocks[i].status.valid)
1051
			continue;
1052 1053 1054 1055 1056 1057 1058 1059 1060
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1061 1062 1063 1064
	}
	return r;
}

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1076
int amdgpu_device_ip_set_powergating_state(void *dev,
1077 1078
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1079
{
1080
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1081 1082 1083
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1084
		if (!adev->ip_blocks[i].status.valid)
1085
			continue;
1086 1087 1088 1089 1090 1091 1092 1093 1094
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1095 1096 1097 1098
	}
	return r;
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1110 1111
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1123 1124 1125 1126 1127 1128 1129 1130 1131
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1132 1133
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1134 1135 1136 1137
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1138
		if (!adev->ip_blocks[i].status.valid)
1139
			continue;
1140 1141
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1142 1143 1144 1145 1146 1147 1148 1149 1150
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1151 1152 1153 1154 1155 1156 1157 1158 1159
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1160 1161
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1162 1163 1164 1165
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1166
		if (!adev->ip_blocks[i].status.valid)
1167
			continue;
1168 1169
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1170 1171 1172 1173 1174
	}
	return true;

}

1175 1176 1177 1178 1179 1180 1181 1182 1183
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1184 1185 1186
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1187 1188 1189 1190
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1191
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1192 1193 1194 1195 1196 1197
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1198
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1199 1200
 *
 * @adev: amdgpu_device pointer
1201
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1202 1203 1204 1205 1206 1207
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1208 1209 1210
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1211
{
1212
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1213

1214 1215 1216
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1217 1218 1219 1220 1221
		return 0;

	return 1;
}

1222
/**
1223
 * amdgpu_device_ip_block_add
1224 1225 1226 1227 1228 1229 1230
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1231 1232
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1233 1234 1235 1236
{
	if (!ip_block_version)
		return -EINVAL;

1237
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1238 1239
		  ip_block_version->funcs->name);

1240 1241 1242 1243 1244
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1257
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1258 1259 1260 1261 1262 1263
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
		struct drm_device *ddev = adev->ddev;
		const char *pci_address_name = pci_name(ddev->pdev);
1264
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1265 1266 1267

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1268 1269
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1270 1271
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1272 1273 1274
				long num_crtc;
				int res = -1;

1275
				adev->enable_virtual_display = true;
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1290 1291 1292 1293
				break;
			}
		}

1294 1295 1296
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1297 1298 1299 1300 1301

		kfree(pciaddstr);
	}
}

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1312 1313 1314 1315 1316 1317 1318
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
	char fw_name[30];
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1319 1320
	adev->firmware.gpu_info_fw = NULL;

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	switch (adev->asic_type) {
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1349 1350 1351
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1352 1353 1354
	case CHIP_RAVEN:
		chip_name = "raven";
		break;
1355 1356 1357
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1358
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1359 1360 1361 1362 1363 1364
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1365
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1366 1367 1368 1369 1370 1371 1372
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1373
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1374 1375 1376 1377 1378 1379
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1380
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1381 1382
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1383 1384 1385 1386
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1387
		adev->gfx.config.max_texture_channel_caches =
1388 1389 1390 1391 1392
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1393
		adev->gfx.config.double_offchip_lds_buf =
1394 1395
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1396 1397 1398 1399 1400
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
1423
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1424
{
1425
	int i, r;
A
Alex Deucher 已提交
1426

1427
	amdgpu_device_enable_virtual_display(adev);
1428

A
Alex Deucher 已提交
1429
	switch (adev->asic_type) {
1430 1431
	case CHIP_TOPAZ:
	case CHIP_TONGA:
1432
	case CHIP_FIJI:
1433 1434
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1435
	case CHIP_POLARIS12:
1436
	case CHIP_CARRIZO:
1437 1438
	case CHIP_STONEY:
		if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1439 1440 1441 1442 1443 1444 1445 1446
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
K
Ken Wang 已提交
1447 1448 1449 1450 1451 1452
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
1453
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
1454 1455 1456 1457 1458
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
		if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
			adev->family = AMDGPU_FAMILY_CI;
		else
			adev->family = AMDGPU_FAMILY_KV;

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1475 1476 1477
	case CHIP_VEGA10:
	case CHIP_VEGA12:
	case CHIP_RAVEN:
1478 1479 1480 1481
		if (adev->asic_type == CHIP_RAVEN)
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
1482 1483 1484 1485 1486

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
1487 1488 1489 1490 1491
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1492 1493 1494 1495
	r = amdgpu_device_parse_gpu_info_fw(adev);
	if (r)
		return r;

1496 1497
	amdgpu_amdkfd_device_probe(adev);

1498 1499 1500
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
1501
			return -EAGAIN;
1502 1503
	}

A
Alex Deucher 已提交
1504 1505
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1506 1507
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
1508
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1509
		} else {
1510 1511
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1512
				if (r == -ENOENT) {
1513
					adev->ip_blocks[i].status.valid = false;
1514
				} else if (r) {
1515 1516
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1517
					return r;
1518
				} else {
1519
					adev->ip_blocks[i].status.valid = true;
1520
				}
1521
			} else {
1522
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
1523 1524 1525 1526
			}
		}
	}

1527 1528 1529
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
1530 1531 1532
	return 0;
}

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
1544
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1545 1546 1547 1548
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1549
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1550
			continue;
1551
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1552
		if (r) {
1553 1554
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1555
			return r;
1556
		}
1557
		adev->ip_blocks[i].status.sw = true;
1558

A
Alex Deucher 已提交
1559
		/* need to do gmc hw init early so we can allocate gpu mem */
1560
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1561
			r = amdgpu_device_vram_scratch_init(adev);
1562 1563
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
A
Alex Deucher 已提交
1564
				return r;
1565
			}
1566
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1567 1568
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
A
Alex Deucher 已提交
1569
				return r;
1570
			}
1571
			r = amdgpu_device_wb_init(adev);
1572
			if (r) {
1573
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
A
Alex Deucher 已提交
1574
				return r;
1575
			}
1576
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
1577 1578 1579 1580 1581 1582 1583 1584 1585

			/* right after GMC hw init, we create CSA */
			if (amdgpu_sriov_vf(adev)) {
				r = amdgpu_allocate_static_csa(adev);
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
					return r;
				}
			}
A
Alex Deucher 已提交
1586 1587 1588 1589
		}
	}

	for (i = 0; i < adev->num_ip_blocks; i++) {
1590
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
1591
			continue;
1592
		if (adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
1593
			continue;
1594
		r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1595
		if (r) {
1596 1597
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1598
			return r;
1599
		}
1600
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
1601 1602
	}

1603
	amdgpu_amdkfd_device_init(adev);
1604 1605 1606 1607

	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, true);

A
Alex Deucher 已提交
1608 1609 1610
	return 0;
}

1611 1612 1613 1614 1615 1616 1617 1618 1619
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
1620
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
1621 1622 1623 1624
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
1635
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
1636 1637 1638 1639 1640
{
	return !!memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM);
}

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
/**
 * amdgpu_device_ip_late_set_cg_state - late init for clockgating
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass enabling clockgating for hardware IPs.
 * The list of all the hardware IPs that make up the asic is walked and the
 * set_clockgating_state callbacks are run.  This stage is run late
 * in the init process.
 * Returns 0 on success, negative error code on failure.
 */
1652
static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1653 1654 1655
{
	int i = 0, r;

1656 1657 1658
	if (amdgpu_emu_mode == 1)
		return 0;

1659 1660 1661 1662
	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);

A
Alex Deucher 已提交
1663
	for (i = 0; i < adev->num_ip_blocks; i++) {
1664
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1665
			continue;
1666
		/* skip CG for VCE/UVD, it's handled specially */
1667
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1668 1669
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1670
			/* enable clockgating to save power */
1671 1672
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_GATE);
1673 1674
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1675
					  adev->ip_blocks[i].version->funcs->name, r);
1676 1677
				return r;
			}
1678
		}
A
Alex Deucher 已提交
1679
	}
1680 1681 1682
	return 0;
}

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
1695
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
{
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.late_initialized = true;
		}
	}

1713 1714
	queue_delayed_work(system_wq, &adev->late_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));
A
Alex Deucher 已提交
1715

1716
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
1717 1718 1719 1720

	return 0;
}

1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
1732
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1733 1734 1735
{
	int i, r;

1736
	amdgpu_amdkfd_device_fini(adev);
1737 1738
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
1739
		if (!adev->ip_blocks[i].status.hw)
1740
			continue;
1741 1742
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC &&
			adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1743
			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
1744 1745
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
1746 1747
			if (r) {
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1748
					  adev->ip_blocks[i].version->funcs->name, r);
1749 1750
				return r;
			}
1751
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1752 1753 1754
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1755
					  adev->ip_blocks[i].version->funcs->name, r);
1756
			}
1757
			adev->ip_blocks[i].status.hw = false;
1758 1759 1760 1761
			break;
		}
	}

A
Alex Deucher 已提交
1762
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1763
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
1764
			continue;
1765 1766

		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1767 1768
			adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
			adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1769 1770 1771 1772 1773 1774 1775 1776
			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
			if (r) {
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
1777
		}
1778

1779
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
1780
		/* XXX handle errors */
1781
		if (r) {
1782 1783
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1784
		}
1785

1786
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
1787 1788
	}

1789

A
Alex Deucher 已提交
1790
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1791
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
1792
			continue;
1793 1794 1795 1796 1797 1798 1799

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
			amdgpu_free_static_csa(adev);
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
		}

1800
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
1801
		/* XXX handle errors */
1802
		if (r) {
1803 1804
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1805
		}
1806 1807
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1808 1809
	}

M
Monk Liu 已提交
1810
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1811
		if (!adev->ip_blocks[i].status.late_initialized)
1812
			continue;
1813 1814 1815
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
1816 1817
	}

1818
	if (amdgpu_sriov_vf(adev))
1819 1820
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
1821

A
Alex Deucher 已提交
1822 1823 1824
	return 0;
}

1825 1826 1827 1828 1829 1830 1831 1832 1833
/**
 * amdgpu_device_ip_late_init_func_handler - work handler for clockgating
 *
 * @work: work_struct
 *
 * Work handler for amdgpu_device_ip_late_set_cg_state.  We put the
 * clockgating setup into a worker thread to speed up driver init and
 * resume from suspend.
 */
1834
static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
1835 1836 1837
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, late_init_work.work);
1838
	amdgpu_device_ip_late_set_cg_state(adev);
1839 1840
}

1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
1852
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1853 1854 1855
{
	int i, r;

1856 1857 1858
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

1859
	/* ungate SMC block first */
1860 1861
	r = amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
						   AMD_CG_STATE_UNGATE);
1862
	if (r) {
1863
		DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n", r);
1864 1865
	}

A
Alex Deucher 已提交
1866
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1867
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1868 1869
			continue;
		/* ungate blocks so that suspend can properly shut them down */
1870
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_SMC &&
1871
			adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1872 1873
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
1874
			if (r) {
1875 1876
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
1877
			}
1878
		}
A
Alex Deucher 已提交
1879
		/* XXX handle errors */
1880
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
1881
		/* XXX handle errors */
1882
		if (r) {
1883 1884
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1885
		}
A
Alex Deucher 已提交
1886 1887
	}

1888 1889 1890
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

A
Alex Deucher 已提交
1891 1892 1893
	return 0;
}

1894
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
1895 1896 1897
{
	int i, r;

1898 1899 1900 1901 1902
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
		AMD_IP_BLOCK_TYPE_IH,
	};
1903

1904 1905 1906
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
1907

1908 1909 1910 1911 1912 1913 1914 1915 1916
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
			DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1917 1918
			if (r)
				return r;
1919 1920 1921 1922 1923 1924
		}
	}

	return 0;
}

1925
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
1926 1927 1928
{
	int i, r;

1929 1930
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
M
Monk Liu 已提交
1931
		AMD_IP_BLOCK_TYPE_PSP,
1932 1933 1934
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
1935 1936
		AMD_IP_BLOCK_TYPE_UVD,
		AMD_IP_BLOCK_TYPE_VCE
1937
	};
1938

1939 1940 1941
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
1942

1943 1944 1945 1946 1947 1948 1949 1950 1951
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
			DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1952 1953
			if (r)
				return r;
1954 1955 1956 1957 1958 1959
		}
	}

	return 0;
}

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
1972
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1973 1974 1975
{
	int i, r;

1976 1977 1978 1979
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1980 1981
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
1982 1983 1984 1985 1986 1987
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
1988 1989 1990 1991 1992 1993
		}
	}

	return 0;
}

1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
2007
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2008 2009 2010 2011
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2012
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2013
			continue;
2014
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2015 2016
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
2017
			continue;
2018
		r = adev->ip_blocks[i].version->funcs->resume(adev);
2019
		if (r) {
2020 2021
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2022
			return r;
2023
		}
A
Alex Deucher 已提交
2024 2025 2026 2027 2028
	}

	return 0;
}

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
2041
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
2042 2043 2044
{
	int r;

2045
	r = amdgpu_device_ip_resume_phase1(adev);
2046 2047
	if (r)
		return r;
2048
	r = amdgpu_device_ip_resume_phase2(adev);
2049 2050 2051 2052

	return r;
}

2053 2054 2055 2056 2057 2058 2059
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
2060
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
2061
{
M
Monk Liu 已提交
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2073
	}
2074 2075
}

2076 2077 2078 2079 2080 2081 2082 2083
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
2084 2085 2086 2087 2088 2089
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
2090
	case CHIP_KAVERI:
2091 2092
	case CHIP_KABINI:
	case CHIP_MULLINS:
2093 2094 2095 2096
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
2097
	case CHIP_POLARIS12:
2098 2099
	case CHIP_TONGA:
	case CHIP_FIJI:
2100
	case CHIP_VEGA10:
2101
	case CHIP_VEGA12:
2102
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
2103
	case CHIP_RAVEN:
2104
#endif
2105
		return amdgpu_dc != 0;
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
#endif
	default:
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
 * @adev: amdgpu_device_pointer
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
X
Xiangliang Yu 已提交
2121 2122 2123
	if (amdgpu_sriov_vf(adev))
		return false;

2124 2125 2126
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

A
Alex Deucher 已提交
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @pdev: drm dev pointer
 * @pdev: pci dev pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags)
{
	int r, i;
	bool runtime = false;
2146
	u32 max_MBps;
A
Alex Deucher 已提交
2147 2148 2149 2150 2151 2152

	adev->shutdown = false;
	adev->dev = &pdev->dev;
	adev->ddev = ddev;
	adev->pdev = pdev;
	adev->flags = flags;
2153
	adev->asic_type = flags & AMD_ASIC_MASK;
A
Alex Deucher 已提交
2154
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
2155 2156
	if (amdgpu_emu_mode == 1)
		adev->usec_timeout *= 2;
2157
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
2158 2159 2160 2161 2162
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
2163
	adev->vm_manager.vm_pte_num_rings = 0;
2164
	adev->gmc.gmc_funcs = NULL;
2165
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2166
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
2167 2168 2169 2170 2171

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
2172 2173
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
2174 2175 2176 2177
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
2178 2179
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
2180 2181 2182
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

2183 2184 2185
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
2186 2187 2188 2189

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
	atomic_set(&adev->irq.ih.lock, 0);
2190
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
2191 2192 2193
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
2194
	mutex_init(&adev->gfx.pipe_reserve_mutex);
A
Alex Deucher 已提交
2195 2196
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
2197
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
2198
	hash_init(adev->mn_hash);
2199
	mutex_init(&adev->lock_reset);
A
Alex Deucher 已提交
2200

2201
	amdgpu_device_check_arguments(adev);
A
Alex Deucher 已提交
2202 2203 2204 2205 2206 2207

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
2208
	spin_lock_init(&adev->gc_cac_idx_lock);
2209
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
2210
	spin_lock_init(&adev->audio_endpt_idx_lock);
2211
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
2212

2213 2214 2215
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

2216 2217 2218
	INIT_LIST_HEAD(&adev->ring_lru_list);
	spin_lock_init(&adev->ring_lru_list_lock);

2219 2220
	INIT_DELAYED_WORK(&adev->late_init_work,
			  amdgpu_device_ip_late_init_func_handler);
2221

2222 2223
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
2224 2225 2226 2227 2228 2229 2230
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
2231 2232 2233 2234 2235 2236 2237 2238

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

2239
	/* doorbell bar mapping */
2240
	amdgpu_device_doorbell_init(adev);
A
Alex Deucher 已提交
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250

	/* io port mapping */
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
			adev->rio_mem_size = pci_resource_len(adev->pdev, i);
			adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
			break;
		}
	}
	if (adev->rio_mem == NULL)
2251
		DRM_INFO("PCI I/O BAR is not found.\n");
A
Alex Deucher 已提交
2252

2253 2254
	amdgpu_device_get_pcie_info(adev);

A
Alex Deucher 已提交
2255
	/* early init functions */
2256
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
2257 2258 2259 2260 2261 2262
	if (r)
		return r;

	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
2263
	vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
A
Alex Deucher 已提交
2264

2265
	if (amdgpu_device_is_px(ddev))
A
Alex Deucher 已提交
2266
		runtime = true;
2267 2268 2269
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, runtime);
A
Alex Deucher 已提交
2270 2271 2272
	if (runtime)
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);

2273 2274 2275
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
2276
		goto fence_driver_init;
2277
	}
2278

A
Alex Deucher 已提交
2279
	/* Read BIOS */
2280 2281 2282 2283
	if (!amdgpu_get_bios(adev)) {
		r = -EINVAL;
		goto failed;
	}
2284

A
Alex Deucher 已提交
2285
	r = amdgpu_atombios_init(adev);
2286 2287
	if (r) {
		dev_err(adev->dev, "amdgpu_atombios_init failed\n");
A
Alex Deucher 已提交
2288
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2289
		goto failed;
2290
	}
A
Alex Deucher 已提交
2291

2292 2293
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
2294

A
Alex Deucher 已提交
2295
	/* Post card if necessary */
A
Alex Deucher 已提交
2296
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
2297
		if (!adev->bios) {
2298
			dev_err(adev->dev, "no vBIOS found\n");
2299 2300
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
2301
		}
2302
		DRM_INFO("GPU posting now...\n");
2303 2304 2305 2306 2307
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
2308 2309
	}

2310 2311 2312 2313 2314
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
2315
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2316 2317 2318
			goto failed;
		}
	} else {
2319 2320 2321 2322
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
2323
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2324
			goto failed;
2325 2326
		}
		/* init i2c buses */
2327 2328
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
2329
	}
A
Alex Deucher 已提交
2330

2331
fence_driver_init:
A
Alex Deucher 已提交
2332 2333
	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
2334 2335
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
2336
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2337
		goto failed;
2338
	}
A
Alex Deucher 已提交
2339 2340 2341 2342

	/* init the mode config */
	drm_mode_config_init(adev->ddev);

2343
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
2344
	if (r) {
2345 2346 2347 2348 2349 2350
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
2351 2352 2353
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
2354 2355 2356
			r = -EAGAIN;
			goto failed;
		}
2357
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
2358
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2359
		goto failed;
A
Alex Deucher 已提交
2360 2361 2362 2363
	}

	adev->accel_working = true;

2364 2365
	amdgpu_vm_check_compute_bug(adev);

2366 2367 2368 2369 2370 2371 2372 2373
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

A
Alex Deucher 已提交
2374 2375 2376
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
A
Alex Deucher 已提交
2377
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2378
		goto failed;
A
Alex Deucher 已提交
2379 2380
	}

2381 2382 2383
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

2384 2385
	amdgpu_fbdev_init(adev);

2386 2387 2388 2389
	r = amdgpu_pm_sysfs_init(adev);
	if (r)
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);

2390
	r = amdgpu_debugfs_gem_init(adev);
M
Monk Liu 已提交
2391
	if (r)
A
Alex Deucher 已提交
2392 2393 2394
		DRM_ERROR("registering gem debugfs failed (%d).\n", r);

	r = amdgpu_debugfs_regs_init(adev);
M
Monk Liu 已提交
2395
	if (r)
A
Alex Deucher 已提交
2396 2397
		DRM_ERROR("registering register debugfs failed (%d).\n", r);

2398
	r = amdgpu_debugfs_firmware_init(adev);
M
Monk Liu 已提交
2399
	if (r)
2400 2401
		DRM_ERROR("registering firmware debugfs failed (%d).\n", r);

2402
	r = amdgpu_debugfs_init(adev);
2403
	if (r)
2404
		DRM_ERROR("Creating debugfs files failed (%d).\n", r);
2405

A
Alex Deucher 已提交
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
2422
	r = amdgpu_device_ip_late_init(adev);
2423
	if (r) {
2424
		dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
A
Alex Deucher 已提交
2425
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2426
		goto failed;
2427
	}
A
Alex Deucher 已提交
2428 2429

	return 0;
2430 2431

failed:
2432
	amdgpu_vf_error_trans_all(adev);
2433 2434
	if (runtime)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
2435

2436
	return r;
A
Alex Deucher 已提交
2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
void amdgpu_device_fini(struct amdgpu_device *adev)
{
	int r;

	DRM_INFO("amdgpu: finishing device.\n");
	adev->shutdown = true;
2453 2454
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
2455 2456 2457 2458 2459 2460
	if (adev->mode_info.mode_config_initialized){
		if (!amdgpu_device_has_dc_support(adev))
			drm_crtc_force_disable_all(adev->ddev);
		else
			drm_atomic_helper_shutdown(adev->ddev);
	}
A
Alex Deucher 已提交
2461 2462
	amdgpu_ib_pool_fini(adev);
	amdgpu_fence_driver_fini(adev);
2463
	amdgpu_pm_sysfs_fini(adev);
A
Alex Deucher 已提交
2464
	amdgpu_fbdev_fini(adev);
2465
	r = amdgpu_device_ip_fini(adev);
2466 2467 2468 2469
	if (adev->firmware.gpu_info_fw) {
		release_firmware(adev->firmware.gpu_info_fw);
		adev->firmware.gpu_info_fw = NULL;
	}
A
Alex Deucher 已提交
2470
	adev->accel_working = false;
2471
	cancel_delayed_work_sync(&adev->late_init_work);
A
Alex Deucher 已提交
2472
	/* free i2c buses */
2473 2474
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
2475 2476 2477 2478

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
2479 2480
	kfree(adev->bios);
	adev->bios = NULL;
2481 2482
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_unregister_client(adev->pdev);
2483 2484
	if (adev->flags & AMD_IS_PX)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
A
Alex Deucher 已提交
2485 2486 2487 2488 2489 2490
	vga_client_register(adev->pdev, NULL, NULL, NULL);
	if (adev->rio_mem)
		pci_iounmap(adev->pdev, adev->rio_mem);
	adev->rio_mem = NULL;
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
2491
	amdgpu_device_doorbell_fini(adev);
A
Alex Deucher 已提交
2492 2493 2494 2495 2496 2497 2498 2499
	amdgpu_debugfs_regs_cleanup(adev);
}


/*
 * Suspend & resume.
 */
/**
2500
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
2501 2502 2503 2504 2505 2506 2507 2508
 *
 * @pdev: drm dev pointer
 * @state: suspend state
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
2509
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
A
Alex Deucher 已提交
2510 2511 2512 2513
{
	struct amdgpu_device *adev;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
2514
	int r;
A
Alex Deucher 已提交
2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526

	if (dev == NULL || dev->dev_private == NULL) {
		return -ENODEV;
	}

	adev = dev->dev_private;

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	drm_kms_helper_poll_disable(dev);

2527 2528 2529 2530 2531 2532 2533
	if (!amdgpu_device_has_dc_support(adev)) {
		/* turn off display hw */
		drm_modeset_lock_all(dev);
		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
		}
		drm_modeset_unlock_all(dev);
A
Alex Deucher 已提交
2534 2535
	}

2536 2537
	amdgpu_amdkfd_suspend(adev);

2538
	/* unpin the front buffers and cursors */
A
Alex Deucher 已提交
2539
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2540
		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2541
		struct drm_framebuffer *fb = crtc->primary->fb;
A
Alex Deucher 已提交
2542 2543
		struct amdgpu_bo *robj;

2544 2545
		if (amdgpu_crtc->cursor_bo) {
			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2546
			r = amdgpu_bo_reserve(aobj, true);
2547 2548 2549 2550 2551 2552
			if (r == 0) {
				amdgpu_bo_unpin(aobj);
				amdgpu_bo_unreserve(aobj);
			}
		}

2553
		if (fb == NULL || fb->obj[0] == NULL) {
A
Alex Deucher 已提交
2554 2555
			continue;
		}
2556
		robj = gem_to_amdgpu_bo(fb->obj[0]);
A
Alex Deucher 已提交
2557 2558
		/* don't unpin kernel fb objects */
		if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2559
			r = amdgpu_bo_reserve(robj, true);
A
Alex Deucher 已提交
2560 2561 2562 2563 2564 2565 2566 2567 2568
			if (r == 0) {
				amdgpu_bo_unpin(robj);
				amdgpu_bo_unreserve(robj);
			}
		}
	}
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

2569
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
2570

2571
	r = amdgpu_device_ip_suspend(adev);
A
Alex Deucher 已提交
2572

2573 2574 2575 2576
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
2577 2578 2579 2580 2581 2582 2583
	amdgpu_bo_evict_vram(adev);

	pci_save_state(dev->pdev);
	if (suspend) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
J
jimqu 已提交
2584 2585 2586 2587
	} else {
		r = amdgpu_asic_reset(adev);
		if (r)
			DRM_ERROR("amdgpu asic reset failed\n");
A
Alex Deucher 已提交
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
	}

	if (fbcon) {
		console_lock();
		amdgpu_fbdev_set_suspend(adev, 1);
		console_unlock();
	}
	return 0;
}

/**
2599
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
2600 2601 2602 2603 2604 2605 2606
 *
 * @pdev: drm dev pointer
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
2607
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
A
Alex Deucher 已提交
2608 2609 2610
{
	struct drm_connector *connector;
	struct amdgpu_device *adev = dev->dev_private;
2611
	struct drm_crtc *crtc;
2612
	int r = 0;
A
Alex Deucher 已提交
2613 2614 2615 2616

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

J
jimqu 已提交
2617
	if (fbcon)
A
Alex Deucher 已提交
2618
		console_lock();
J
jimqu 已提交
2619

A
Alex Deucher 已提交
2620 2621 2622
	if (resume) {
		pci_set_power_state(dev->pdev, PCI_D0);
		pci_restore_state(dev->pdev);
J
jimqu 已提交
2623
		r = pci_enable_device(dev->pdev);
2624 2625
		if (r)
			goto unlock;
A
Alex Deucher 已提交
2626 2627 2628
	}

	/* post card */
A
Alex Deucher 已提交
2629
	if (amdgpu_device_need_post(adev)) {
J
jimqu 已提交
2630 2631 2632 2633
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r)
			DRM_ERROR("amdgpu asic init failed\n");
	}
A
Alex Deucher 已提交
2634

2635
	r = amdgpu_device_ip_resume(adev);
2636
	if (r) {
2637
		DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
2638
		goto unlock;
2639
	}
2640 2641
	amdgpu_fence_driver_resume(adev);

A
Alex Deucher 已提交
2642

2643
	r = amdgpu_device_ip_late_init(adev);
2644 2645
	if (r)
		goto unlock;
A
Alex Deucher 已提交
2646

2647 2648 2649 2650 2651 2652
	/* pin cursors */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->cursor_bo) {
			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2653
			r = amdgpu_bo_reserve(aobj, true);
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
			if (r == 0) {
				r = amdgpu_bo_pin(aobj,
						  AMDGPU_GEM_DOMAIN_VRAM,
						  &amdgpu_crtc->cursor_addr);
				if (r != 0)
					DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
				amdgpu_bo_unreserve(aobj);
			}
		}
	}
2664 2665 2666
	r = amdgpu_amdkfd_resume(adev);
	if (r)
		return r;
2667

A
Alex Deucher 已提交
2668 2669
	/* blat the mode back in */
	if (fbcon) {
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
		if (!amdgpu_device_has_dc_support(adev)) {
			/* pre DCE11 */
			drm_helper_resume_force_mode(dev);

			/* turn on display hw */
			drm_modeset_lock_all(dev);
			list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
				drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
			}
			drm_modeset_unlock_all(dev);
A
Alex Deucher 已提交
2680 2681 2682 2683
		}
	}

	drm_kms_helper_poll_enable(dev);
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696

	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
2697 2698 2699 2700
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
2701 2702 2703
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
A
Alex Deucher 已提交
2704

2705
	if (fbcon)
A
Alex Deucher 已提交
2706
		amdgpu_fbdev_set_suspend(adev, 0);
2707 2708 2709

unlock:
	if (fbcon)
A
Alex Deucher 已提交
2710 2711
		console_unlock();

2712
	return r;
A
Alex Deucher 已提交
2713 2714
}

2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
2725
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
2726 2727 2728 2729
{
	int i;
	bool asic_hang = false;

2730 2731 2732
	if (amdgpu_sriov_vf(adev))
		return true;

2733 2734 2735
	if (amdgpu_asic_need_full_reset(adev))
		return true;

2736
	for (i = 0; i < adev->num_ip_blocks; i++) {
2737
		if (!adev->ip_blocks[i].status.valid)
2738
			continue;
2739 2740 2741 2742 2743
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
			DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2744 2745 2746 2747 2748 2749
			asic_hang = true;
		}
	}
	return asic_hang;
}

2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
2761
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
2762 2763 2764 2765
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2766
		if (!adev->ip_blocks[i].status.valid)
2767
			continue;
2768 2769 2770
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2771 2772 2773 2774 2775 2776 2777 2778
			if (r)
				return r;
		}
	}

	return 0;
}

2779 2780 2781 2782 2783 2784 2785 2786 2787
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
2788
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
2789
{
2790 2791
	int i;

2792 2793 2794
	if (amdgpu_asic_need_full_reset(adev))
		return true;

2795
	for (i = 0; i < adev->num_ip_blocks; i++) {
2796
		if (!adev->ip_blocks[i].status.valid)
2797
			continue;
2798 2799 2800
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2801 2802
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2803
			if (adev->ip_blocks[i].status.hang) {
2804 2805 2806 2807
				DRM_INFO("Some block need full reset!\n");
				return true;
			}
		}
2808 2809 2810 2811
	}
	return false;
}

2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
2823
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
2824 2825 2826 2827
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2828
		if (!adev->ip_blocks[i].status.valid)
2829
			continue;
2830 2831 2832
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2833 2834 2835 2836 2837 2838 2839 2840
			if (r)
				return r;
		}
	}

	return 0;
}

2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
2852
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
2853 2854 2855 2856
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2857
		if (!adev->ip_blocks[i].status.valid)
2858
			continue;
2859 2860 2861
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2862 2863 2864 2865 2866 2867 2868
		if (r)
			return r;
	}

	return 0;
}

2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
/**
 * amdgpu_device_recover_vram_from_shadow - restore shadowed VRAM buffers
 *
 * @adev: amdgpu_device pointer
 * @ring: amdgpu_ring for the engine handling the buffer operations
 * @bo: amdgpu_bo buffer whose shadow is being restored
 * @fence: dma_fence associated with the operation
 *
 * Restores the VRAM buffer contents from the shadow in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
 * Returns 0 on success, negative error code on failure.
 */
2882 2883 2884 2885
static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev,
						  struct amdgpu_ring *ring,
						  struct amdgpu_bo *bo,
						  struct dma_fence **fence)
2886 2887 2888 2889
{
	uint32_t domain;
	int r;

R
Roger.He 已提交
2890 2891 2892
	if (!bo->shadow)
		return 0;

2893
	r = amdgpu_bo_reserve(bo, true);
R
Roger.He 已提交
2894 2895 2896 2897 2898
	if (r)
		return r;
	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
	/* if bo has been evicted, then no need to recover */
	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2899 2900 2901 2902 2903 2904
		r = amdgpu_bo_validate(bo->shadow);
		if (r) {
			DRM_ERROR("bo validate failed!\n");
			goto err;
		}

R
Roger.He 已提交
2905
		r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2906
						 NULL, fence, true);
R
Roger.He 已提交
2907 2908 2909 2910 2911
		if (r) {
			DRM_ERROR("recover page table failed!\n");
			goto err;
		}
	}
2912
err:
R
Roger.He 已提交
2913 2914
	amdgpu_bo_unreserve(bo);
	return r;
2915 2916
}

2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
/**
 * amdgpu_device_handle_vram_lost - Handle the loss of VRAM contents
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
 * Returns 0 on success, 1 on failure.
 */
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
static int amdgpu_device_handle_vram_lost(struct amdgpu_device *adev)
{
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
	struct amdgpu_bo *bo, *tmp;
	struct dma_fence *fence = NULL, *next = NULL;
	long r = 1;
	int i = 0;
	long tmo;

	if (amdgpu_sriov_runtime(adev))
		tmo = msecs_to_jiffies(amdgpu_lockup_timeout);
	else
		tmo = msecs_to_jiffies(100);

	DRM_INFO("recover vram bo from shadow start\n");
	mutex_lock(&adev->shadow_list_lock);
	list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
		next = NULL;
		amdgpu_device_recover_vram_from_shadow(adev, ring, bo, &next);
		if (fence) {
			r = dma_fence_wait_timeout(fence, false, tmo);
			if (r == 0)
				pr_err("wait fence %p[%d] timeout\n", fence, i);
			else if (r < 0)
				pr_err("wait fence %p[%d] interrupted\n", fence, i);
			if (r < 1) {
				dma_fence_put(fence);
				fence = next;
				break;
			}
			i++;
		}

		dma_fence_put(fence);
		fence = next;
	}
	mutex_unlock(&adev->shadow_list_lock);

	if (fence) {
		r = dma_fence_wait_timeout(fence, false, tmo);
		if (r == 0)
			pr_err("wait fence %p[%d] timeout\n", fence, i);
		else if (r < 0)
			pr_err("wait fence %p[%d] interrupted\n", fence, i);

	}
	dma_fence_put(fence);

	if (r > 0)
		DRM_INFO("recover vram bo from shadow done\n");
	else
		DRM_ERROR("recover vram bo from shadow failed\n");

2980
	return (r > 0) ? 0 : 1;
2981 2982
}

2983
/**
2984
 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough
2985 2986 2987
 *
 * @adev: amdgpu device pointer
 *
2988 2989
 * attempt to do soft-reset or full-reset and reinitialize Asic
 * return 0 means successed otherwise failed
2990
 */
2991
static int amdgpu_device_reset(struct amdgpu_device *adev)
2992
{
2993 2994
	bool need_full_reset, vram_lost = 0;
	int r;
2995

2996
	need_full_reset = amdgpu_device_ip_need_full_reset(adev);
2997

2998
	if (!need_full_reset) {
2999 3000 3001 3002
		amdgpu_device_ip_pre_soft_reset(adev);
		r = amdgpu_device_ip_soft_reset(adev);
		amdgpu_device_ip_post_soft_reset(adev);
		if (r || amdgpu_device_ip_check_soft_reset(adev)) {
3003 3004 3005 3006
			DRM_INFO("soft reset failed, will fallback to full reset!\n");
			need_full_reset = true;
		}
	}
3007

3008
	if (need_full_reset) {
3009
		r = amdgpu_device_ip_suspend(adev);
3010

3011 3012 3013 3014
retry:
		r = amdgpu_asic_reset(adev);
		/* post card */
		amdgpu_atom_asic_init(adev->mode_info.atom_context);
3015

3016 3017
		if (!r) {
			dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
3018
			r = amdgpu_device_ip_resume_phase1(adev);
3019 3020
			if (r)
				goto out;
3021

3022
			vram_lost = amdgpu_device_check_vram_lost(adev);
3023 3024 3025 3026 3027
			if (vram_lost) {
				DRM_ERROR("VRAM is lost!\n");
				atomic_inc(&adev->vram_lost_counter);
			}

3028 3029
			r = amdgpu_gtt_mgr_recover(
				&adev->mman.bdev.man[TTM_PL_TT]);
3030 3031 3032
			if (r)
				goto out;

3033
			r = amdgpu_device_ip_resume_phase2(adev);
3034 3035 3036 3037
			if (r)
				goto out;

			if (vram_lost)
3038
				amdgpu_device_fill_reset_magic(adev);
3039
		}
3040
	}
3041

3042 3043 3044 3045 3046 3047
out:
	if (!r) {
		amdgpu_irq_gpu_reset_resume_helper(adev);
		r = amdgpu_ib_ring_tests(adev);
		if (r) {
			dev_err(adev->dev, "ib ring test failed (%d).\n", r);
3048
			r = amdgpu_device_ip_suspend(adev);
3049 3050 3051 3052
			need_full_reset = true;
			goto retry;
		}
	}
3053

3054 3055
	if (!r && ((need_full_reset && !(adev->flags & AMD_IS_APU)) || vram_lost))
		r = amdgpu_device_handle_vram_lost(adev);
3056

3057 3058
	return r;
}
3059

3060
/**
3061
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
3062 3063 3064 3065 3066
 *
 * @adev: amdgpu device pointer
 *
 * do VF FLR and reinitialize Asic
 * return 0 means successed otherwise failed
3067 3068 3069
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
3070 3071 3072 3073 3074 3075 3076 3077 3078
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
3079 3080

	/* Resume IP prior to SMC */
3081
	r = amdgpu_device_ip_reinit_early_sriov(adev);
3082 3083
	if (r)
		goto error;
3084 3085

	/* we need recover gart prior to run SMC/CP/SDMA resume */
3086
	amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
3087 3088

	/* now we are okay to resume SMC/CP/SDMA */
3089
	r = amdgpu_device_ip_reinit_late_sriov(adev);
3090
	amdgpu_virt_release_full_gpu(adev, true);
3091 3092
	if (r)
		goto error;
3093 3094

	amdgpu_irq_gpu_reset_resume_helper(adev);
3095
	r = amdgpu_ib_ring_tests(adev);
3096

3097 3098 3099
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
		atomic_inc(&adev->vram_lost_counter);
		r = amdgpu_device_handle_vram_lost(adev);
3100 3101
	}

3102 3103
error:

3104 3105 3106
	return r;
}

A
Alex Deucher 已提交
3107
/**
3108
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
A
Alex Deucher 已提交
3109 3110
 *
 * @adev: amdgpu device pointer
3111
 * @job: which job trigger hang
3112
 * @force forces reset regardless of amdgpu_gpu_recovery
A
Alex Deucher 已提交
3113
 *
3114
 * Attempt to reset the GPU if it has hung (all asics).
A
Alex Deucher 已提交
3115 3116
 * Returns 0 for success or an error on failure.
 */
3117 3118
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job, bool force)
A
Alex Deucher 已提交
3119
{
3120
	struct drm_atomic_state *state = NULL;
3121
	int i, r, resched;
3122

3123
	if (!force && !amdgpu_device_ip_check_soft_reset(adev)) {
3124 3125 3126
		DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
		return 0;
	}
A
Alex Deucher 已提交
3127

3128 3129 3130 3131 3132 3133
	if (!force && (amdgpu_gpu_recovery == 0 ||
			(amdgpu_gpu_recovery == -1  && !amdgpu_sriov_vf(adev)))) {
		DRM_INFO("GPU recovery disabled.\n");
		return 0;
	}

3134 3135
	dev_info(adev->dev, "GPU reset begin!\n");

3136
	mutex_lock(&adev->lock_reset);
3137
	atomic_inc(&adev->gpu_reset_counter);
3138
	adev->in_gpu_reset = 1;
A
Alex Deucher 已提交
3139

3140 3141
	/* block TTM */
	resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3142

3143 3144 3145
	/* store modesetting */
	if (amdgpu_device_has_dc_support(adev))
		state = drm_atomic_helper_suspend(adev->ddev);
3146

3147
	/* block all schedulers and reset given job's ring */
3148 3149 3150
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
3151
		if (!ring || !ring->sched.thread)
3152
			continue;
3153

3154 3155
		kthread_park(ring->sched.thread);

3156 3157 3158
		if (job && job->ring->idx != i)
			continue;

3159
		drm_sched_hw_job_reset(&ring->sched, &job->base);
3160

M
Monk Liu 已提交
3161 3162
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
3163
	}
A
Alex Deucher 已提交
3164

3165
	if (amdgpu_sriov_vf(adev))
3166
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
3167
	else
3168
		r = amdgpu_device_reset(adev);
3169

3170 3171
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];
3172

3173 3174
		if (!ring || !ring->sched.thread)
			continue;
3175

3176 3177 3178 3179 3180
		/* only need recovery sched of the given job's ring
		 * or all rings (in the case @job is NULL)
		 * after above amdgpu_reset accomplished
		 */
		if ((!job || job->ring->idx == i) && !r)
3181
			drm_sched_job_recovery(&ring->sched);
3182

3183
		kthread_unpark(ring->sched.thread);
A
Alex Deucher 已提交
3184 3185
	}

3186
	if (amdgpu_device_has_dc_support(adev)) {
3187 3188 3189
		if (drm_atomic_helper_resume(adev->ddev, state))
			dev_info(adev->dev, "drm resume failed:%d\n", r);
	} else {
3190
		drm_helper_resume_force_mode(adev->ddev);
3191
	}
A
Alex Deucher 已提交
3192 3193

	ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
3194

3195
	if (r) {
A
Alex Deucher 已提交
3196
		/* bad news, how to tell it to userspace ? */
3197 3198 3199 3200
		dev_info(adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter));
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
	} else {
		dev_info(adev->dev, "GPU reset(%d) successed!\n",atomic_read(&adev->gpu_reset_counter));
3201
	}
A
Alex Deucher 已提交
3202

3203
	amdgpu_vf_error_trans_all(adev);
3204 3205
	adev->in_gpu_reset = 0;
	mutex_unlock(&adev->lock_reset);
A
Alex Deucher 已提交
3206 3207 3208
	return r;
}

3209 3210 3211 3212 3213 3214 3215 3216 3217
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
3218
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
3219 3220 3221 3222
{
	u32 mask;
	int ret;

3223 3224
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
3225

3226 3227
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
3228

3229 3230 3231 3232 3233 3234
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3235
		return;
3236
	}
3237

3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
	if (adev->pm.pcie_gen_mask == 0) {
		ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
		if (!ret) {
			adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);

			if (mask & DRM_PCIE_SPEED_25)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
			if (mask & DRM_PCIE_SPEED_50)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
			if (mask & DRM_PCIE_SPEED_80)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
		} else {
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
		ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
		if (!ret) {
			switch (mask) {
			case 32:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 16:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 12:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 8:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 4:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 2:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 1:
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
		} else {
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3306 3307 3308
		}
	}
}
A
Alex Deucher 已提交
3309