amdgpu_device.c 144.5 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/power_supply.h>
29
#include <linux/kthread.h>
30
#include <linux/module.h>
A
Alex Deucher 已提交
31 32
#include <linux/console.h>
#include <linux/slab.h>
33

34
#include <drm/drm_atomic_helper.h>
35
#include <drm/drm_probe_helper.h>
A
Alex Deucher 已提交
36 37 38 39 40
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
41
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
42 43 44
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
45
#include "amdgpu_atomfirmware.h"
46
#include "amd_pcie.h"
K
Ken Wang 已提交
47 48 49
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
50 51 52
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
53
#include "vi.h"
54
#include "soc15.h"
55
#include "nv.h"
A
Alex Deucher 已提交
56
#include "bif/bif_4_1_d.h"
57
#include <linux/pci.h>
58
#include <linux/firmware.h>
59
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
60

61
#include "amdgpu_amdkfd.h"
62
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
63

64
#include "amdgpu_xgmi.h"
65
#include "amdgpu_ras.h"
J
Jonathan Kim 已提交
66
#include "amdgpu_pmu.h"
67
#include "amdgpu_fru_eeprom.h"
68
#include "amdgpu_reset.h"
69

70
#include <linux/suspend.h>
71
#include <drm/task_barrier.h>
72
#include <linux/pm_runtime.h>
73

74
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
75
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
76
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
77
MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
78
MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
79
MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
80
MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
81
MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
82
MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
83
MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
84
MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin");
85

86 87
#define AMDGPU_RESUME_MS		2000

88
const char *amdgpu_asic_name[] = {
89 90 91 92 93
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
94 95 96 97 98 99 100
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
101
	"FIJI",
A
Alex Deucher 已提交
102
	"CARRIZO",
S
Samuel Li 已提交
103
	"STONEY",
104 105
	"POLARIS10",
	"POLARIS11",
106
	"POLARIS12",
L
Leo Liu 已提交
107
	"VEGAM",
K
Ken Wang 已提交
108
	"VEGA10",
109
	"VEGA12",
110
	"VEGA20",
111
	"RAVEN",
L
Le Ma 已提交
112
	"ARCTURUS",
113
	"RENOIR",
L
Le Ma 已提交
114
	"ALDEBARAN",
H
Huang Rui 已提交
115
	"NAVI10",
X
Xiaojie Yuan 已提交
116
	"NAVI14",
X
Xiaojie Yuan 已提交
117
	"NAVI12",
118
	"SIENNA_CICHLID",
119
	"NAVY_FLOUNDER",
120
	"VANGOGH",
121
	"DIMGREY_CAVEFISH",
A
Alex Deucher 已提交
122 123 124
	"LAST",
};

125 126 127 128 129 130 131 132 133 134 135 136 137
/**
 * DOC: pcie_replay_count
 *
 * The amdgpu driver provides a sysfs API for reporting the total number
 * of PCIe replays (NAKs)
 * The file pcie_replay_count is used for this and returns the total
 * number of replays as a sum of the NAKs generated and NAKs received
 */

static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
138
	struct amdgpu_device *adev = drm_to_adev(ddev);
139 140
	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);

141
	return sysfs_emit(buf, "%llu\n", cnt);
142 143 144 145 146
}

static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
		amdgpu_device_get_pcie_replay_count, NULL);

147 148
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

149 150 151 152 153 154 155 156 157 158 159 160 161 162
/**
 * DOC: product_name
 *
 * The amdgpu driver provides a sysfs API for reporting the product name
 * for the device
 * The file serial_number is used for this and returns the product name
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_name(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
163
	struct amdgpu_device *adev = drm_to_adev(ddev);
164

165
	return sysfs_emit(buf, "%s\n", adev->product_name);
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
}

static DEVICE_ATTR(product_name, S_IRUGO,
		amdgpu_device_get_product_name, NULL);

/**
 * DOC: product_number
 *
 * The amdgpu driver provides a sysfs API for reporting the part number
 * for the device
 * The file serial_number is used for this and returns the part number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
185
	struct amdgpu_device *adev = drm_to_adev(ddev);
186

187
	return sysfs_emit(buf, "%s\n", adev->product_number);
188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
}

static DEVICE_ATTR(product_number, S_IRUGO,
		amdgpu_device_get_product_number, NULL);

/**
 * DOC: serial_number
 *
 * The amdgpu driver provides a sysfs API for reporting the serial number
 * for the device
 * The file serial_number is used for this and returns the serial number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_serial_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
207
	struct amdgpu_device *adev = drm_to_adev(ddev);
208

209
	return sysfs_emit(buf, "%s\n", adev->serial);
210 211 212 213 214
}

static DEVICE_ATTR(serial_number, S_IRUGO,
		amdgpu_device_get_serial_number, NULL);

215
/**
216
 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
217 218 219
 *
 * @dev: drm_device pointer
 *
220
 * Returns true if the device is a dGPU with ATPX power control,
221 222
 * otherwise return false.
 */
223
bool amdgpu_device_supports_px(struct drm_device *dev)
224 225 226
{
	struct amdgpu_device *adev = drm_to_adev(dev);

227
	if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
228 229 230 231
		return true;
	return false;
}

232
/**
233
 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
234 235 236
 *
 * @dev: drm_device pointer
 *
237
 * Returns true if the device is a dGPU with ACPI power control,
238 239
 * otherwise return false.
 */
240
bool amdgpu_device_supports_boco(struct drm_device *dev)
A
Alex Deucher 已提交
241
{
242
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
243

244 245
	if (adev->has_pr3 ||
	    ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
A
Alex Deucher 已提交
246 247 248 249
		return true;
	return false;
}

250 251 252 253 254 255 256 257 258 259
/**
 * amdgpu_device_supports_baco - Does the device support BACO
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device supporte BACO,
 * otherwise return false.
 */
bool amdgpu_device_supports_baco(struct drm_device *dev)
{
260
	struct amdgpu_device *adev = drm_to_adev(dev);
261 262 263 264

	return amdgpu_asic_supports_baco(adev);
}

265 266 267 268
/*
 * VRAM access helper functions
 */

269 270 271 272 273 274 275 276 277 278 279 280 281
/**
 * amdgpu_device_vram_access - read/write a buffer in vram
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       uint32_t *buf, size_t size, bool write)
{
	unsigned long flags;
282 283 284
	uint32_t hi = ~0;
	uint64_t last;

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310

#ifdef CONFIG_64BIT
	last = min(pos + size, adev->gmc.visible_vram_size);
	if (last > pos) {
		void __iomem *addr = adev->mman.aper_base_kaddr + pos;
		size_t count = last - pos;

		if (write) {
			memcpy_toio(addr, buf, count);
			mb();
			amdgpu_asic_flush_hdp(adev, NULL);
		} else {
			amdgpu_asic_invalidate_hdp(adev, NULL);
			mb();
			memcpy_fromio(buf, addr, count);
		}

		if (count == size)
			return;

		pos += count;
		buf += count / 4;
		size -= count;
	}
#endif

311 312 313
	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
	for (last = pos + size; pos < last; pos += 4) {
		uint32_t tmp = pos >> 31;
314 315

		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
316 317 318 319
		if (tmp != hi) {
			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
			hi = tmp;
		}
320 321 322 323 324
		if (write)
			WREG32_NO_KIQ(mmMM_DATA, *buf++);
		else
			*buf++ = RREG32_NO_KIQ(mmMM_DATA);
	}
325
	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
326 327
}

A
Alex Deucher 已提交
328
/*
329
 * register access helper functions.
A
Alex Deucher 已提交
330
 */
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359

/* Check if hw access should be skipped because of hotplug or device error */
bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
{
	if (adev->in_pci_err_recovery)
		return true;

#ifdef CONFIG_LOCKDEP
	/*
	 * This is a bit complicated to understand, so worth a comment. What we assert
	 * here is that the GPU reset is not running on another thread in parallel.
	 *
	 * For this we trylock the read side of the reset semaphore, if that succeeds
	 * we know that the reset is not running in paralell.
	 *
	 * If the trylock fails we assert that we are either already holding the read
	 * side of the lock or are the reset thread itself and hold the write side of
	 * the lock.
	 */
	if (in_task()) {
		if (down_read_trylock(&adev->reset_sem))
			up_read(&adev->reset_sem);
		else
			lockdep_assert_held(&adev->reset_sem);
	}
#endif
	return false;
}

360
/**
361
 * amdgpu_device_rreg - read a memory mapped IO or indirect register
362 363 364 365 366 367 368
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
369 370
uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
			    uint32_t reg, uint32_t acc_flags)
A
Alex Deucher 已提交
371
{
372 373
	uint32_t ret;

374
	if (amdgpu_device_skip_hw_access(adev))
375 376
		return 0;

377 378 379 380 381 382 383 384 385 386 387
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
		    down_read_trylock(&adev->reset_sem)) {
			ret = amdgpu_kiq_rreg(adev, reg);
			up_read(&adev->reset_sem);
		} else {
			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		ret = adev->pcie_rreg(adev, reg * 4);
388
	}
389

390
	trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
391

392
	return ret;
A
Alex Deucher 已提交
393 394
}

395 396 397 398 399 400
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

401 402 403 404 405 406 407 408
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
409 410
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
{
411
	if (amdgpu_device_skip_hw_access(adev))
412 413
		return 0;

414 415 416 417 418 419 420 421 422 423 424
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
425 426 427 428 429 430 431 432 433
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
434 435
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
{
436
	if (amdgpu_device_skip_hw_access(adev))
437 438
		return;

439 440 441 442 443 444
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

445
/**
446
 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
447 448 449 450 451 452 453 454
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
455 456 457
void amdgpu_device_wreg(struct amdgpu_device *adev,
			uint32_t reg, uint32_t v,
			uint32_t acc_flags)
A
Alex Deucher 已提交
458
{
459
	if (amdgpu_device_skip_hw_access(adev))
460 461
		return;

462 463 464 465 466 467 468 469 470 471 472
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
		    down_read_trylock(&adev->reset_sem)) {
			amdgpu_kiq_wreg(adev, reg, v);
			up_read(&adev->reset_sem);
		} else {
			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		adev->pcie_wreg(adev, reg * 4, v);
473
	}
474

475
	trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
M
Monk Liu 已提交
476
}
A
Alex Deucher 已提交
477

M
Monk Liu 已提交
478 479 480 481 482
/*
 * amdgpu_mm_wreg_mmio_rlc -  write register either with mmio or with RLC path if in range
 *
 * this function is invoked only the debugfs register access
 * */
483 484
void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
			     uint32_t reg, uint32_t v)
M
Monk Liu 已提交
485
{
486
	if (amdgpu_device_skip_hw_access(adev))
487 488
		return;

M
Monk Liu 已提交
489
	if (amdgpu_sriov_fullaccess(adev) &&
490 491
	    adev->gfx.rlc.funcs &&
	    adev->gfx.rlc.funcs->is_rlcg_access_range) {
M
Monk Liu 已提交
492
		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
493
			return adev->gfx.rlc.funcs->rlcg_wreg(adev, reg, v, 0);
494 495
	} else {
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
496
	}
A
Alex Deucher 已提交
497 498 499 500 501 502 503 504 505 506 507 508 509
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
510
	if (amdgpu_device_skip_hw_access(adev))
511 512
		return 0;

A
Alex Deucher 已提交
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
533
	if (amdgpu_device_skip_hw_access(adev))
534 535
		return;

A
Alex Deucher 已提交
536 537 538 539 540 541 542
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

543 544 545 546 547 548 549 550 551 552 553
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
554
	if (amdgpu_device_skip_hw_access(adev))
555 556
		return 0;

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
577
	if (amdgpu_device_skip_hw_access(adev))
578 579
		return;

580 581 582 583 584 585 586
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

587 588 589 590 591 592
/**
 * amdgpu_device_indirect_rreg - read an indirect register
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
593
 * @reg_addr: indirect register address to read from
594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
 *
 * Returns the value of indirect register @reg_addr
 */
u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
				u32 pcie_index, u32 pcie_data,
				u32 reg_addr)
{
	unsigned long flags;
	u32 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
624
 * @reg_addr: indirect register address to read from
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
 *
 * Returns the value of indirect register @reg_addr
 */
u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
				  u32 pcie_index, u32 pcie_data,
				  u32 reg_addr)
{
	unsigned long flags;
	u64 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* read low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	/* read high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	r |= ((u64)readl(pcie_data_offset) << 32);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_wreg - write an indirect register address
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
				 u32 pcie_index, u32 pcie_data,
				 u32 reg_addr, u32 reg_data)
{
	unsigned long flags;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel(reg_data, pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

/**
 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
				   u32 pcie_index, u32 pcie_data,
				   u32 reg_addr, u64 reg_data)
{
	unsigned long flags;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* write low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
	readl(pcie_data_offset);
	/* write high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data >> 32), pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

A
Alex Deucher 已提交
718 719 720
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
721
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
738
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
739 740 741 742 743 744 745 746 747 748 749 750 751
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

752 753 754
/**
 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
 *
755
 * @adev: amdgpu_device pointer
756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg64 - dummy reg write function
 *
772
 * @adev: amdgpu_device pointer
773 774 775 776 777 778 779 780 781 782 783 784 785
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
{
	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
		  reg, v);
	BUG();
}

A
Alex Deucher 已提交
786 787 788
/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
789
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
809
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

826 827 828
/**
 * amdgpu_device_asic_init - Wrapper for atom asic_init
 *
829
 * @adev: amdgpu_device pointer
830 831 832 833 834 835 836 837 838 839
 *
 * Does any asic specific work and then calls atom asic init.
 */
static int amdgpu_device_asic_init(struct amdgpu_device *adev)
{
	amdgpu_asic_pre_asic_init(adev);

	return amdgpu_atom_asic_init(adev->mode_info.atom_context);
}

840 841 842
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
843
 * @adev: amdgpu_device pointer
844 845 846 847
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
848
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
849
{
850 851 852 853 854
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
855 856
}

857 858 859
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
860
 * @adev: amdgpu_device pointer
861 862 863
 *
 * Frees the VRAM scratch page.
 */
864
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
865
{
866
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
867 868 869
}

/**
870
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
871 872 873 874 875 876 877 878
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
879 880 881
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
899 900 901 902
			if (adev->family >= AMDGPU_FAMILY_AI)
				tmp |= (or_mask & and_mask);
			else
				tmp |= or_mask;
A
Alex Deucher 已提交
903 904 905 906 907
		}
		WREG32(reg, tmp);
	}
}

908 909 910 911 912 913 914 915
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
916
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
917 918 919 920
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

921 922 923 924 925 926 927 928 929 930 931 932
/**
 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
 */
int amdgpu_device_pci_reset(struct amdgpu_device *adev)
{
	return pci_reset_function(adev->pdev);
}

A
Alex Deucher 已提交
933 934 935 936
/*
 * GPU doorbell aperture helpers function.
 */
/**
937
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
938 939 940 941 942 943
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
944
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
945
{
946

947 948 949 950 951 952 953 954 955
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

956 957 958
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

959 960
	amdgpu_asic_init_doorbell_index(adev);

A
Alex Deucher 已提交
961 962 963 964
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

965
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
966
					     adev->doorbell_index.max_assignment+1);
A
Alex Deucher 已提交
967 968 969
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

970
	/* For Vega, reserve and map two pages on doorbell BAR since SDMA
971 972 973 974
	 * paging queue doorbell use the second page. The
	 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
	 * doorbells are in the first page. So with paging queue enabled,
	 * the max num_doorbells should + 1 page (0x400 in dword)
975 976
	 */
	if (adev->asic_type >= CHIP_VEGA10)
977
		adev->doorbell.num_doorbells += 0x400;
978

979 980 981 982
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
983 984 985 986 987 988
		return -ENOMEM;

	return 0;
}

/**
989
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
990 991 992 993 994
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
995
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
996 997 998 999 1000
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

1001

A
Alex Deucher 已提交
1002 1003

/*
1004
 * amdgpu_device_wb_*()
1005
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
1006
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
1007 1008 1009
 */

/**
1010
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
1011 1012 1013 1014 1015 1016
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
1017
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1018 1019
{
	if (adev->wb.wb_obj) {
1020 1021 1022
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1023 1024 1025 1026 1027
		adev->wb.wb_obj = NULL;
	}
}

/**
1028
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
1029 1030 1031
 *
 * @adev: amdgpu_device pointer
 *
1032
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
1033 1034 1035
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
1036
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1037 1038 1039 1040
{
	int r;

	if (adev->wb.wb_obj == NULL) {
1041 1042
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1043 1044 1045
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1046 1047 1048 1049 1050 1051 1052 1053 1054
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
1055
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
1056 1057 1058 1059 1060 1061
	}

	return 0;
}

/**
1062
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
1063 1064 1065 1066 1067 1068 1069
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
1070
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
1071 1072 1073
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

1074
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
1075
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
1076
		*wb = offset << 3; /* convert to dw offset */
1077 1078 1079 1080 1081 1082
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
1083
/**
1084
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
1085 1086 1087 1088 1089 1090
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
1091
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
1092
{
M
Monk Liu 已提交
1093
	wb >>= 3;
A
Alex Deucher 已提交
1094
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
1095
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
1096 1097
}

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
1109
	int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1110 1111 1112
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
1113 1114 1115
	u16 cmd;
	int r;

1116 1117 1118 1119
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

1120 1121 1122 1123 1124
	/* skip if the bios has already enabled large BAR */
	if (adev->gmc.real_vram_size &&
	    (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
		return 0;

1125 1126 1127 1128 1129 1130
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
1131
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1132 1133 1134 1135 1136 1137 1138 1139
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

1140 1141 1142 1143
	/* Limit the BAR size to what is available */
	rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
			rbar_size);

1144 1145 1146 1147 1148 1149
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
1150
	amdgpu_device_doorbell_fini(adev);
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
1167
	r = amdgpu_device_doorbell_init(adev);
1168 1169 1170 1171 1172 1173 1174
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
1175

A
Alex Deucher 已提交
1176 1177 1178 1179
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
1180
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
1181 1182 1183
 *
 * @adev: amdgpu_device pointer
 *
1184 1185 1186
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
1187
 */
A
Alex Deucher 已提交
1188
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1189 1190 1191
{
	uint32_t reg;

1192 1193 1194 1195
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
1196 1197 1198 1199
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
1210 1211
			if (fw_ver < 0x00160e00)
				return true;
1212 1213
		}
	}
1214

1215 1216 1217 1218
	/* Don't post if we need to reset whole hive on init */
	if (adev->gmc.xgmi.pending_reset)
		return false;

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
1235 1236
}

A
Alex Deucher 已提交
1237 1238
/* if we get transitioned to only one device, take VGA back */
/**
1239
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
1240 1241 1242 1243 1244 1245 1246
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
1247
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
1268
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1269 1270 1271 1272
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
1273 1274
	if (amdgpu_vm_block_size == -1)
		return;
1275

1276
	if (amdgpu_vm_block_size < 9) {
1277 1278
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
1279
		amdgpu_vm_block_size = -1;
1280 1281 1282
	}
}

1283 1284 1285 1286 1287 1288 1289 1290
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
1291
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1292
{
1293 1294 1295 1296
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

1297 1298 1299
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
1300
		amdgpu_vm_size = -1;
1301 1302 1303
	}
}

1304 1305 1306
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
1307
	bool is_os_64 = (sizeof(void *) == 8);
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

A
Alex Deucher 已提交
1344
/**
1345
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
1346 1347 1348 1349 1350 1351
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
1352
static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1353
{
1354 1355 1356 1357
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
1358
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
1359 1360 1361 1362
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
1363

1364
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1365 1366 1367
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
1368
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
1369 1370
	}

1371
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1372
		/* gtt size must be greater or equal to 32M */
1373 1374 1375
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
1376 1377
	}

1378 1379 1380 1381 1382 1383 1384
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	if (amdgpu_sched_hw_submission < 2) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = 2;
	} else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
	}

1395 1396
	amdgpu_device_check_smu_prv_buffer_size(adev);

1397
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
1398

1399
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
1400

1401
	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1402

1403
	amdgpu_gmc_tmz_set(adev);
1404

1405 1406
	amdgpu_gmc_noretry_set(adev);

1407
	return 0;
A
Alex Deucher 已提交
1408 1409 1410 1411 1412 1413
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1414
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1415 1416 1417 1418
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
1419 1420
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
					enum vga_switcheroo_state state)
A
Alex Deucher 已提交
1421 1422
{
	struct drm_device *dev = pci_get_drvdata(pdev);
1423
	int r;
A
Alex Deucher 已提交
1424

1425
	if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
A
Alex Deucher 已提交
1426 1427 1428
		return;

	if (state == VGA_SWITCHEROO_ON) {
1429
		pr_info("switched on\n");
A
Alex Deucher 已提交
1430 1431 1432
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1433 1434 1435
		pci_set_power_state(pdev, PCI_D0);
		amdgpu_device_load_pci_state(pdev);
		r = pci_enable_device(pdev);
1436 1437 1438
		if (r)
			DRM_WARN("pci_enable_device failed (%d)\n", r);
		amdgpu_device_resume(dev, true);
A
Alex Deucher 已提交
1439 1440 1441

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
	} else {
1442
		pr_info("switched off\n");
A
Alex Deucher 已提交
1443
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1444
		amdgpu_device_suspend(dev, true);
1445
		amdgpu_device_cache_pci_state(pdev);
1446
		/* Shut down the device */
1447 1448
		pci_disable_device(pdev);
		pci_set_power_state(pdev, PCI_D3cold);
A
Alex Deucher 已提交
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
1471
	return atomic_read(&dev->open_count) == 0;
A
Alex Deucher 已提交
1472 1473 1474 1475 1476 1477 1478 1479
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1480 1481 1482
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
1483
 * @dev: amdgpu_device pointer
1484 1485 1486 1487 1488 1489 1490
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1491
int amdgpu_device_ip_set_clockgating_state(void *dev,
1492 1493
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1494
{
1495
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1496 1497 1498
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1499
		if (!adev->ip_blocks[i].status.valid)
1500
			continue;
1501 1502 1503 1504 1505 1506 1507 1508 1509
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1510 1511 1512 1513
	}
	return r;
}

1514 1515 1516
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
1517
 * @dev: amdgpu_device pointer
1518 1519 1520 1521 1522 1523 1524
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1525
int amdgpu_device_ip_set_powergating_state(void *dev,
1526 1527
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1528
{
1529
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1530 1531 1532
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1533
		if (!adev->ip_blocks[i].status.valid)
1534
			continue;
1535 1536 1537 1538 1539 1540 1541 1542 1543
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1544 1545 1546 1547
	}
	return r;
}

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1559 1560
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1572 1573 1574 1575 1576 1577 1578 1579 1580
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1581 1582
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1583 1584 1585 1586
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1587
		if (!adev->ip_blocks[i].status.valid)
1588
			continue;
1589 1590
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1591 1592 1593 1594 1595 1596 1597 1598 1599
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1600 1601 1602 1603 1604 1605 1606 1607 1608
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1609 1610
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1611 1612 1613 1614
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1615
		if (!adev->ip_blocks[i].status.valid)
1616
			continue;
1617 1618
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1619 1620 1621 1622 1623
	}
	return true;

}

1624 1625 1626 1627
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
1628
 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1629 1630 1631 1632
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1633 1634 1635
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1636 1637 1638 1639
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1640
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1641 1642 1643 1644 1645 1646
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1647
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1648 1649
 *
 * @adev: amdgpu_device pointer
1650
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1651 1652 1653 1654 1655 1656
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1657 1658 1659
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1660
{
1661
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1662

1663 1664 1665
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1666 1667 1668 1669 1670
		return 0;

	return 1;
}

1671
/**
1672
 * amdgpu_device_ip_block_add
1673 1674 1675 1676 1677 1678 1679
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1680 1681
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1682 1683 1684 1685
{
	if (!ip_block_version)
		return -EINVAL;

1686
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1687 1688
		  ip_block_version->funcs->name);

1689 1690 1691 1692 1693
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1706
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1707 1708 1709 1710
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
1711
		const char *pci_address_name = pci_name(adev->pdev);
1712
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1713 1714 1715

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1716 1717
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1718 1719
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1720 1721 1722
				long num_crtc;
				int res = -1;

1723
				adev->enable_virtual_display = true;
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1738 1739 1740 1741
				break;
			}
		}

1742 1743 1744
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1745 1746 1747 1748 1749

		kfree(pciaddstr);
	}
}

1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1760 1761 1762
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
1763
	char fw_name[40];
1764 1765 1766
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1767 1768
	adev->firmware.gpu_info_fw = NULL;

1769
	if (adev->mman.discovery_bin) {
1770
		amdgpu_discovery_get_gfx_info(adev);
1771 1772 1773 1774 1775 1776 1777 1778

		/*
		 * FIXME: The bounding box is still needed by Navi12, so
		 * temporarily read it from gpu_info firmware. Should be droped
		 * when DAL no longer needs it.
		 */
		if (adev->asic_type != CHIP_NAVI12)
			return 0;
1779 1780
	}

1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	switch (adev->asic_type) {
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
1796 1797 1798 1799 1800 1801 1802 1803 1804
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
1805
	case CHIP_VEGA20:
1806
	case CHIP_ALDEBARAN:
1807 1808
	case CHIP_SIENNA_CICHLID:
	case CHIP_NAVY_FLOUNDER:
1809
	case CHIP_DIMGREY_CAVEFISH:
1810 1811 1812 1813 1814
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1815 1816 1817
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1818
	case CHIP_RAVEN:
A
Alex Deucher 已提交
1819
		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1820
			chip_name = "raven2";
A
Alex Deucher 已提交
1821
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1822
			chip_name = "picasso";
1823 1824
		else
			chip_name = "raven";
1825
		break;
1826 1827 1828
	case CHIP_ARCTURUS:
		chip_name = "arcturus";
		break;
1829
	case CHIP_RENOIR:
1830 1831 1832 1833
		if (adev->apu_flags & AMD_APU_IS_RENOIR)
			chip_name = "renoir";
		else
			chip_name = "green_sardine";
1834
		break;
1835 1836 1837
	case CHIP_NAVI10:
		chip_name = "navi10";
		break;
1838 1839 1840
	case CHIP_NAVI14:
		chip_name = "navi14";
		break;
1841 1842 1843
	case CHIP_NAVI12:
		chip_name = "navi12";
		break;
1844 1845 1846
	case CHIP_VANGOGH:
		chip_name = "vangogh";
		break;
1847 1848 1849
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1850
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1851 1852 1853 1854 1855 1856
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1857
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1858 1859 1860 1861 1862 1863 1864
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1865
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1866 1867 1868 1869 1870 1871
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1872
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1873 1874
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1875 1876 1877 1878
		/*
		 * Should be droped when DAL no longer needs it.
		 */
		if (adev->asic_type == CHIP_NAVI12)
1879 1880
			goto parse_soc_bounding_box;

1881 1882 1883 1884
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1885
		adev->gfx.config.max_texture_channel_caches =
1886 1887 1888 1889 1890
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1891
		adev->gfx.config.double_offchip_lds_buf =
1892 1893
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1894 1895 1896 1897 1898
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1899
		if (hdr->version_minor >= 1) {
1900 1901 1902 1903 1904 1905 1906 1907
			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->gfx.config.num_sc_per_sh =
				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
			adev->gfx.config.num_packer_per_sc =
				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
		}
1908 1909 1910 1911

parse_soc_bounding_box:
		/*
		 * soc bounding box info is not integrated in disocovery table,
1912
		 * we always need to parse it from gpu info firmware if needed.
1913
		 */
1914 1915 1916 1917 1918 1919
		if (hdr->version_minor == 2) {
			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
		}
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
1942
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1943
{
1944
	int i, r;
A
Alex Deucher 已提交
1945

1946
	amdgpu_device_enable_virtual_display(adev);
1947

1948 1949
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
1950 1951
		if (r)
			return r;
1952 1953
	}

A
Alex Deucher 已提交
1954
	switch (adev->asic_type) {
K
Ken Wang 已提交
1955 1956 1957 1958 1959 1960
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
1961
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
1962 1963 1964 1965 1966
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1967 1968 1969 1970 1971 1972
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
1973
		if (adev->flags & AMD_IS_APU)
1974
			adev->family = AMDGPU_FAMILY_KV;
1975 1976
		else
			adev->family = AMDGPU_FAMILY_CI;
1977 1978 1979 1980 1981 1982

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
		if (adev->flags & AMD_IS_APU)
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
2001 2002
	case CHIP_VEGA10:
	case CHIP_VEGA12:
2003
	case CHIP_VEGA20:
2004
	case CHIP_RAVEN:
2005
	case CHIP_ARCTURUS:
2006
	case CHIP_RENOIR:
L
Le Ma 已提交
2007
	case CHIP_ALDEBARAN:
2008
		if (adev->flags & AMD_IS_APU)
2009 2010 2011
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
2012 2013 2014 2015 2016

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
2017
	case  CHIP_NAVI10:
2018
	case  CHIP_NAVI14:
2019
	case  CHIP_NAVI12:
2020
	case  CHIP_SIENNA_CICHLID:
2021
	case  CHIP_NAVY_FLOUNDER:
2022
	case  CHIP_DIMGREY_CAVEFISH:
2023 2024 2025 2026 2027
	case CHIP_VANGOGH:
		if (adev->asic_type == CHIP_VANGOGH)
			adev->family = AMDGPU_FAMILY_VGH;
		else
			adev->family = AMDGPU_FAMILY_NV;
2028 2029 2030 2031 2032

		r = nv_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
2033 2034 2035 2036 2037
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

2038 2039
	amdgpu_amdkfd_device_probe(adev);

2040
	adev->pm.pp_feature = amdgpu_pp_feature_mask;
2041
	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2042
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2043 2044
	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
		adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2045

A
Alex Deucher 已提交
2046 2047
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2048 2049
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
2050
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2051
		} else {
2052 2053
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2054
				if (r == -ENOENT) {
2055
					adev->ip_blocks[i].status.valid = false;
2056
				} else if (r) {
2057 2058
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2059
					return r;
2060
				} else {
2061
					adev->ip_blocks[i].status.valid = true;
2062
				}
2063
			} else {
2064
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
2065 2066
			}
		}
2067 2068
		/* get the vbios after the asic_funcs are set up */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2069 2070 2071 2072
			r = amdgpu_device_parse_gpu_info_fw(adev);
			if (r)
				return r;

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
			/* Read BIOS */
			if (!amdgpu_get_bios(adev))
				return -EINVAL;

			r = amdgpu_atombios_init(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
				return r;
			}
2083 2084 2085 2086 2087

			/*get pf2vf msg info at it's earliest time*/
			if (amdgpu_sriov_vf(adev))
				amdgpu_virt_init_data_exchange(adev);

2088
		}
A
Alex Deucher 已提交
2089 2090
	}

2091 2092 2093
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
2094 2095 2096
	return 0;
}

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2107
		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
			if (r) {
				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.hw = true;
		}
	}

	return 0;
}

static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
		if (r) {
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
		}
		adev->ip_blocks[i].status.hw = true;
	}

	return 0;
}

2143 2144 2145 2146
static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
{
	int r = 0;
	int i;
2147
	uint32_t smu_version;
2148 2149 2150

	if (adev->asic_type >= CHIP_VEGA10) {
		for (i = 0; i < adev->num_ip_blocks; i++) {
2151 2152 2153
			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
				continue;

2154 2155 2156
			if (!adev->ip_blocks[i].status.sw)
				continue;

2157 2158 2159 2160
			/* no need to do the fw loading again if already done*/
			if (adev->ip_blocks[i].status.hw == true)
				break;

2161
			if (amdgpu_in_reset(adev) || adev->in_suspend) {
2162 2163 2164
				r = adev->ip_blocks[i].version->funcs->resume(adev);
				if (r) {
					DRM_ERROR("resume of IP block <%s> failed %d\n",
2165
							  adev->ip_blocks[i].version->funcs->name, r);
2166 2167 2168 2169 2170 2171 2172 2173
					return r;
				}
			} else {
				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
				if (r) {
					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
							  adev->ip_blocks[i].version->funcs->name, r);
					return r;
2174 2175
				}
			}
2176 2177 2178

			adev->ip_blocks[i].status.hw = true;
			break;
2179 2180
		}
	}
2181

2182 2183
	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2184

2185
	return r;
2186 2187
}

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
2199
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2200 2201 2202
{
	int i, r;

2203 2204 2205 2206
	r = amdgpu_ras_init(adev);
	if (r)
		return r;

A
Alex Deucher 已提交
2207
	for (i = 0; i < adev->num_ip_blocks; i++) {
2208
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2209
			continue;
2210
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2211
		if (r) {
2212 2213
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2214
			goto init_failed;
2215
		}
2216
		adev->ip_blocks[i].status.sw = true;
2217

A
Alex Deucher 已提交
2218
		/* need to do gmc hw init early so we can allocate gpu mem */
2219
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2220
			r = amdgpu_device_vram_scratch_init(adev);
2221 2222
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
2223
				goto init_failed;
2224
			}
2225
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2226 2227
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
2228
				goto init_failed;
2229
			}
2230
			r = amdgpu_device_wb_init(adev);
2231
			if (r) {
2232
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2233
				goto init_failed;
2234
			}
2235
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
2236 2237

			/* right after GMC hw init, we create CSA */
2238
			if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
R
Rex Zhu 已提交
2239 2240 2241
				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
								AMDGPU_GEM_DOMAIN_VRAM,
								AMDGPU_CSA_SIZE);
M
Monk Liu 已提交
2242 2243
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
2244
					goto init_failed;
M
Monk Liu 已提交
2245 2246
				}
			}
A
Alex Deucher 已提交
2247 2248 2249
		}
	}

2250 2251 2252
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

2253 2254 2255 2256 2257 2258 2259
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
		goto init_failed;
	}

2260 2261
	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
	if (r)
2262
		goto init_failed;
2263 2264 2265

	r = amdgpu_device_ip_hw_init_phase1(adev);
	if (r)
2266
		goto init_failed;
2267

2268 2269
	r = amdgpu_device_fw_loading(adev);
	if (r)
2270
		goto init_failed;
2271

2272 2273
	r = amdgpu_device_ip_hw_init_phase2(adev);
	if (r)
2274
		goto init_failed;
A
Alex Deucher 已提交
2275

2276 2277 2278 2279 2280
	/*
	 * retired pages will be loaded from eeprom and reserved here,
	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
	 * for I2C communication which only true at this point.
2281 2282 2283 2284 2285 2286
	 *
	 * amdgpu_ras_recovery_init may fail, but the upper only cares the
	 * failure from bad gpu situation and stop amdgpu init process
	 * accordingly. For other failed cases, it will still release all
	 * the resource and print error message, rather than returning one
	 * negative value to upper level.
2287 2288 2289 2290
	 *
	 * Note: theoretically, this should be called before all vram allocations
	 * to protect retired page from abusing
	 */
2291 2292 2293
	r = amdgpu_ras_recovery_init(adev);
	if (r)
		goto init_failed;
2294

2295 2296
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_add_device(adev);
2297 2298 2299 2300

	/* Don't init kfd if whole hive need to be reset during init */
	if (!adev->gmc.xgmi.pending_reset)
		amdgpu_amdkfd_device_init(adev);
2301

2302 2303
	amdgpu_fru_get_product_info(adev);

2304
init_failed:
2305
	if (amdgpu_sriov_vf(adev))
2306 2307
		amdgpu_virt_release_full_gpu(adev, true);

2308
	return r;
A
Alex Deucher 已提交
2309 2310
}

2311 2312 2313 2314 2315 2316 2317 2318 2319
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
2320
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2321 2322 2323 2324
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
2335
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2336
{
2337 2338 2339 2340
	if (memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM))
		return true;

2341
	if (!amdgpu_in_reset(adev))
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
		return false;

	/*
	 * For all ASICs with baco/mode1 reset, the VRAM is
	 * always assumed to be lost.
	 */
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_BACO:
	case AMD_RESET_METHOD_MODE1:
		return true;
	default:
		return false;
	}
2355 2356
}

2357
/**
2358
 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2359 2360
 *
 * @adev: amdgpu_device pointer
2361
 * @state: clockgating state (gate or ungate)
2362 2363
 *
 * The list of all the hardware IPs that make up the asic is walked and the
2364 2365 2366
 * set_clockgating_state callbacks are run.
 * Late initialization pass enabling clockgating for hardware IPs.
 * Fini or suspend, pass disabling clockgating for hardware IPs.
2367 2368
 * Returns 0 on success, negative error code on failure.
 */
2369

2370 2371
int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
			       enum amd_clockgating_state state)
A
Alex Deucher 已提交
2372
{
2373
	int i, j, r;
A
Alex Deucher 已提交
2374

2375 2376 2377
	if (amdgpu_emu_mode == 1)
		return 0;

2378 2379
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2380
		if (!adev->ip_blocks[i].status.late_initialized)
A
Alex Deucher 已提交
2381
			continue;
2382 2383 2384 2385
		/* skip CG for GFX on S0ix */
		if (adev->in_s0ix &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
			continue;
2386
		/* skip CG for VCE/UVD, it's handled specially */
2387
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2388
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2389
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2390
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2391
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2392
			/* enable clockgating to save power */
2393
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2394
										     state);
2395 2396
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2397
					  adev->ip_blocks[i].version->funcs->name, r);
2398 2399
				return r;
			}
2400
		}
A
Alex Deucher 已提交
2401
	}
2402

2403 2404 2405
	return 0;
}

2406 2407
int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
			       enum amd_powergating_state state)
2408
{
2409
	int i, j, r;
2410

2411 2412 2413
	if (amdgpu_emu_mode == 1)
		return 0;

2414 2415
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2416
		if (!adev->ip_blocks[i].status.late_initialized)
2417
			continue;
2418 2419 2420 2421
		/* skip PG for GFX on S0ix */
		if (adev->in_s0ix &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
			continue;
2422 2423 2424 2425
		/* skip CG for VCE/UVD, it's handled specially */
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2426
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2427 2428 2429
		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
			/* enable powergating to save power */
			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2430
											state);
2431 2432 2433 2434 2435 2436 2437
			if (r) {
				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
	}
2438 2439 2440
	return 0;
}

2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
static int amdgpu_device_enable_mgpu_fan_boost(void)
{
	struct amdgpu_gpu_instance *gpu_ins;
	struct amdgpu_device *adev;
	int i, ret = 0;

	mutex_lock(&mgpu_info.mutex);

	/*
	 * MGPU fan boost feature should be enabled
	 * only when there are two or more dGPUs in
	 * the system
	 */
	if (mgpu_info.num_dgpu < 2)
		goto out;

	for (i = 0; i < mgpu_info.num_dgpu; i++) {
		gpu_ins = &(mgpu_info.gpu_ins[i]);
		adev = gpu_ins->adev;
		if (!(adev->flags & AMD_IS_APU) &&
2461
		    !gpu_ins->mgpu_fan_enabled) {
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
			if (ret)
				break;

			gpu_ins->mgpu_fan_enabled = 1;
		}
	}

out:
	mutex_unlock(&mgpu_info.mutex);

	return ret;
}

2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
2488
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2489
{
2490
	struct amdgpu_gpu_instance *gpu_instance;
2491 2492 2493
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2494
		if (!adev->ip_blocks[i].status.hw)
2495 2496 2497 2498 2499 2500 2501 2502 2503
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
2504
		adev->ip_blocks[i].status.late_initialized = true;
2505 2506
	}

2507 2508
	amdgpu_ras_set_error_query_ready(adev, true);

2509 2510
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2511

2512
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
2513

2514 2515 2516 2517
	r = amdgpu_device_enable_mgpu_fan_boost();
	if (r)
		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);

2518 2519 2520 2521 2522
	/* For XGMI + passthrough configuration on arcturus, enable light SBR */
	if (adev->asic_type == CHIP_ARCTURUS &&
	    amdgpu_passthrough(adev) &&
	    adev->gmc.xgmi.num_physical_nodes > 1)
		smu_set_light_sbr(&adev->smu, true);
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		mutex_lock(&mgpu_info.mutex);

		/*
		 * Reset device p-state to low as this was booted with high.
		 *
		 * This should be performed only after all devices from the same
		 * hive get initialized.
		 *
		 * However, it's unknown how many device in the hive in advance.
		 * As this is counted one by one during devices initializations.
		 *
		 * So, we wait for all XGMI interlinked devices initialized.
		 * This may bring some delays as those devices may come from
		 * different hives. But that should be OK.
		 */
		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
			for (i = 0; i < mgpu_info.num_gpu; i++) {
				gpu_instance = &(mgpu_info.gpu_ins[i]);
				if (gpu_instance->adev->flags & AMD_IS_APU)
					continue;

2546 2547
				r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
						AMDGPU_XGMI_PSTATE_MIN);
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
				if (r) {
					DRM_ERROR("pstate setting failed (%d).\n", r);
					break;
				}
			}
		}

		mutex_unlock(&mgpu_info.mutex);
	}

A
Alex Deucher 已提交
2558 2559 2560
	return 0;
}

2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
2572
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2573 2574 2575
{
	int i, r;

2576 2577 2578
	if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
		amdgpu_virt_release_ras_err_handler_data(adev);

2579 2580
	amdgpu_ras_pre_fini(adev);

2581 2582 2583
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_remove_device(adev);

2584
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2585 2586
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

2587 2588
	amdgpu_amdkfd_device_fini(adev);

2589 2590
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
2591
		if (!adev->ip_blocks[i].status.hw)
2592
			continue;
2593
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2594
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2595 2596 2597
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2598
					  adev->ip_blocks[i].version->funcs->name, r);
2599
			}
2600
			adev->ip_blocks[i].status.hw = false;
2601 2602 2603 2604
			break;
		}
	}

A
Alex Deucher 已提交
2605
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2606
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2607
			continue;
2608

2609
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
2610
		/* XXX handle errors */
2611
		if (r) {
2612 2613
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2614
		}
2615

2616
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2617 2618
	}

2619

A
Alex Deucher 已提交
2620
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2621
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
2622
			continue;
2623 2624

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2625
			amdgpu_ucode_free_bo(adev);
R
Rex Zhu 已提交
2626
			amdgpu_free_static_csa(&adev->virt.csa_obj);
2627 2628
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
2629
			amdgpu_ib_pool_fini(adev);
2630 2631
		}

2632
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
2633
		/* XXX handle errors */
2634
		if (r) {
2635 2636
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2637
		}
2638 2639
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2640 2641
	}

M
Monk Liu 已提交
2642
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2643
		if (!adev->ip_blocks[i].status.late_initialized)
2644
			continue;
2645 2646 2647
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
2648 2649
	}

2650 2651
	amdgpu_ras_fini(adev);

2652
	if (amdgpu_sriov_vf(adev))
2653 2654
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
2655

A
Alex Deucher 已提交
2656 2657 2658
	return 0;
}

2659
/**
2660
 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2661
 *
2662
 * @work: work_struct.
2663
 */
2664
static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2665 2666
{
	struct amdgpu_device *adev =
2667
		container_of(work, struct amdgpu_device, delayed_init_work.work);
2668 2669 2670 2671 2672
	int r;

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);
2673 2674
}

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);

	mutex_lock(&adev->gfx.gfx_off_mutex);
	if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
		if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
			adev->gfx.gfx_off_state = true;
	}
	mutex_unlock(&adev->gfx.gfx_off_mutex);
}

2688
/**
2689
 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2690 2691 2692 2693 2694 2695 2696 2697 2698
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
2699 2700 2701 2702
static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
{
	int i, r;

2703 2704
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2705

2706 2707 2708
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
2709

2710
		/* displays are handled separately */
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
			continue;

		/* XXX handle errors */
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
		/* XXX handle errors */
		if (r) {
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
2721
		}
2722 2723

		adev->ip_blocks[i].status.hw = false;
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
	}

	return 0;
}

/**
 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2741 2742 2743
{
	int i, r;

2744
	if (adev->in_s0ix)
2745 2746
		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry);

A
Alex Deucher 已提交
2747
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2748
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2749
			continue;
2750 2751 2752
		/* displays are handled in phase1 */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
			continue;
2753 2754 2755 2756 2757 2758
		/* PSP lost connection when err_event_athub occurs */
		if (amdgpu_ras_intr_triggered() &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2759 2760 2761 2762 2763 2764 2765 2766 2767 2768

		/* skip unnecessary suspend if we do not initialize them yet */
		if (adev->gmc.xgmi.pending_reset &&
		    !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2769

2770 2771 2772 2773 2774
		/* skip suspend of gfx and psp for S0ix
		 * gfx is in gfxoff state, so on resume it will exit gfxoff just
		 * like at runtime. PSP is also part of the always on hardware
		 * so no need to suspend it.
		 */
2775
		if (adev->in_s0ix &&
2776 2777
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
2778 2779
			continue;

A
Alex Deucher 已提交
2780
		/* XXX handle errors */
2781
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
2782
		/* XXX handle errors */
2783
		if (r) {
2784 2785
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2786
		}
2787
		adev->ip_blocks[i].status.hw = false;
2788
		/* handle putting the SMC in the appropriate state */
2789 2790 2791 2792 2793 2794 2795 2796
		if(!amdgpu_sriov_vf(adev)){
			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
				if (r) {
					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
							adev->mp1_state, r);
					return r;
				}
2797 2798
			}
		}
A
Alex Deucher 已提交
2799 2800 2801 2802 2803
	}

	return 0;
}

2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
{
	int r;

2819 2820
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_fini_data_exchange(adev);
2821
		amdgpu_virt_request_full_gpu(adev, false);
2822
	}
2823

2824 2825 2826 2827 2828
	r = amdgpu_device_ip_suspend_phase1(adev);
	if (r)
		return r;
	r = amdgpu_device_ip_suspend_phase2(adev);

2829 2830 2831
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

2832 2833 2834
	return r;
}

2835
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
2836 2837 2838
{
	int i, r;

2839 2840 2841
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
2842
		AMD_IP_BLOCK_TYPE_PSP,
2843 2844
		AMD_IP_BLOCK_TYPE_IH,
	};
2845

2846 2847 2848
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2849

2850 2851
		block = &adev->ip_blocks[i];
		block->status.hw = false;
2852

2853
		for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2854

2855
			if (block->version->type != ip_order[j] ||
2856 2857 2858 2859
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
2860
			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2861 2862
			if (r)
				return r;
2863
			block->status.hw = true;
2864 2865 2866 2867 2868 2869
		}
	}

	return 0;
}

2870
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
2871 2872 2873
{
	int i, r;

2874 2875 2876 2877 2878
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
2879
		AMD_IP_BLOCK_TYPE_UVD,
2880 2881
		AMD_IP_BLOCK_TYPE_VCE,
		AMD_IP_BLOCK_TYPE_VCN
2882
	};
2883

2884 2885 2886
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2887

2888 2889 2890 2891
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
2892 2893
				!block->status.valid ||
				block->status.hw)
2894 2895
				continue;

2896 2897 2898 2899 2900
			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
				r = block->version->funcs->resume(adev);
			else
				r = block->version->funcs->hw_init(adev);

2901
			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2902 2903
			if (r)
				return r;
2904
			block->status.hw = true;
2905 2906 2907 2908 2909 2910
		}
	}

	return 0;
}

2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
2923
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2924 2925 2926
{
	int i, r;

2927
	for (i = 0; i < adev->num_ip_blocks; i++) {
2928
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
2929 2930
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2931 2932
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2933

2934 2935 2936 2937 2938 2939
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
2940
			adev->ip_blocks[i].status.hw = true;
2941 2942 2943 2944 2945 2946
		}
	}

	return 0;
}

2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
2960
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2961 2962 2963 2964
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2965
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2966
			continue;
2967
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2968
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2969 2970
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
2971
			continue;
2972
		r = adev->ip_blocks[i].version->funcs->resume(adev);
2973
		if (r) {
2974 2975
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2976
			return r;
2977
		}
2978
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
2979 2980 2981 2982 2983
	}

	return 0;
}

2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
2996
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
2997 2998 2999
{
	int r;

3000
	r = amdgpu_device_ip_resume_phase1(adev);
3001 3002
	if (r)
		return r;
3003 3004 3005 3006 3007

	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

3008
	r = amdgpu_device_ip_resume_phase2(adev);
3009 3010 3011 3012

	return r;
}

3013 3014 3015 3016 3017 3018 3019
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
3020
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3021
{
M
Monk Liu 已提交
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3033
	}
3034 3035
}

3036 3037 3038 3039 3040 3041 3042 3043
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
3044 3045 3046 3047
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
3048 3049 3050 3051 3052 3053
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
#endif
3054
	case CHIP_BONAIRE:
3055
	case CHIP_KAVERI:
3056 3057
	case CHIP_KABINI:
	case CHIP_MULLINS:
3058 3059 3060 3061 3062 3063 3064 3065 3066
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
		return amdgpu_dc > 0;
	case CHIP_HAWAII:
3067 3068 3069
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS10:
L
Leo Liu 已提交
3070
	case CHIP_POLARIS11:
3071
	case CHIP_POLARIS12:
L
Leo Liu 已提交
3072
	case CHIP_VEGAM:
3073 3074
	case CHIP_TONGA:
	case CHIP_FIJI:
3075
	case CHIP_VEGA10:
3076
	case CHIP_VEGA12:
3077
	case CHIP_VEGA20:
3078
#if defined(CONFIG_DRM_AMD_DC_DCN)
3079
	case CHIP_RAVEN:
3080
	case CHIP_NAVI10:
3081
	case CHIP_NAVI14:
L
Leo Li 已提交
3082
	case CHIP_NAVI12:
R
Roman Li 已提交
3083
	case CHIP_RENOIR:
3084
	case CHIP_SIENNA_CICHLID:
3085
	case CHIP_NAVY_FLOUNDER:
3086
	case CHIP_DIMGREY_CAVEFISH:
3087
	case CHIP_VANGOGH:
3088
#endif
3089
		return amdgpu_dc != 0;
3090 3091
#endif
	default:
3092
		if (amdgpu_dc > 0)
3093
			DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3094
					 "but isn't supported by ASIC, ignoring\n");
3095 3096 3097 3098 3099 3100 3101
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
3102
 * @adev: amdgpu_device pointer
3103 3104 3105 3106 3107
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
3108
	if (amdgpu_sriov_vf(adev) || adev->enable_virtual_display)
X
Xiangliang Yu 已提交
3109 3110
		return false;

3111 3112 3113
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

3114 3115 3116 3117 3118

static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
{
	struct amdgpu_device *adev =
		container_of(__work, struct amdgpu_device, xgmi_reset_work);
3119
	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3120

3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
	/* It's a bug to not have a hive within this function */
	if (WARN_ON(!hive))
		return;

	/*
	 * Use task barrier to synchronize all xgmi reset works across the
	 * hive. task_barrier_enter and task_barrier_exit will block
	 * until all the threads running the xgmi reset works reach
	 * those points. task_barrier_full will do both blocks.
	 */
	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {

		task_barrier_enter(&hive->tb);
3134
		adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3135 3136 3137 3138 3139

		if (adev->asic_reset_res)
			goto fail;

		task_barrier_exit(&hive->tb);
3140
		adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3141 3142 3143

		if (adev->asic_reset_res)
			goto fail;
3144

3145 3146 3147
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
3148 3149 3150 3151 3152
	} else {

		task_barrier_full(&hive->tb);
		adev->asic_reset_res =  amdgpu_asic_reset(adev);
	}
3153

3154
fail:
3155
	if (adev->asic_reset_res)
E
Evan Quan 已提交
3156
		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3157
			 adev->asic_reset_res, adev_to_drm(adev)->unique);
3158
	amdgpu_put_xgmi_hive(hive);
3159 3160
}

3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
{
	char *input = amdgpu_lockup_timeout;
	char *timeout_setting = NULL;
	int index = 0;
	long timeout;
	int ret = 0;

	/*
	 * By default timeout for non compute jobs is 10000.
	 * And there is no timeout enforced on compute jobs.
	 * In SR-IOV or passthrough mode, timeout for compute
J
Jiawei 已提交
3173
	 * jobs are 60000 by default.
3174 3175 3176
	 */
	adev->gfx_timeout = msecs_to_jiffies(10000);
	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3177 3178 3179 3180
	if (amdgpu_sriov_vf(adev))
		adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
					msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
	else if (amdgpu_passthrough(adev))
J
Jiawei 已提交
3181
		adev->compute_timeout =  msecs_to_jiffies(60000);
3182 3183 3184
	else
		adev->compute_timeout = MAX_SCHEDULE_TIMEOUT;

3185
	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3186
		while ((timeout_setting = strsep(&input, ",")) &&
3187
				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221
			ret = kstrtol(timeout_setting, 0, &timeout);
			if (ret)
				return ret;

			if (timeout == 0) {
				index++;
				continue;
			} else if (timeout < 0) {
				timeout = MAX_SCHEDULE_TIMEOUT;
			} else {
				timeout = msecs_to_jiffies(timeout);
			}

			switch (index++) {
			case 0:
				adev->gfx_timeout = timeout;
				break;
			case 1:
				adev->compute_timeout = timeout;
				break;
			case 2:
				adev->sdma_timeout = timeout;
				break;
			case 3:
				adev->video_timeout = timeout;
				break;
			default:
				break;
			}
		}
		/*
		 * There is only one value specified and
		 * it should apply to all non-compute jobs.
		 */
3222
		if (index == 1) {
3223
			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3224 3225 3226
			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
				adev->compute_timeout = adev->gfx_timeout;
		}
3227 3228 3229 3230
	}

	return ret;
}
3231

3232 3233 3234 3235 3236 3237 3238 3239
static const struct attribute *amdgpu_dev_attributes[] = {
	&dev_attr_product_name.attr,
	&dev_attr_product_number.attr,
	&dev_attr_serial_number.attr,
	&dev_attr_pcie_replay_count.attr,
	NULL
};

3240

A
Alex Deucher 已提交
3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       uint32_t flags)
{
3254 3255
	struct drm_device *ddev = adev_to_drm(adev);
	struct pci_dev *pdev = adev->pdev;
A
Alex Deucher 已提交
3256
	int r, i;
3257
	bool px = false;
3258
	u32 max_MBps;
A
Alex Deucher 已提交
3259 3260 3261

	adev->shutdown = false;
	adev->flags = flags;
3262 3263 3264 3265 3266 3267

	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
		adev->asic_type = amdgpu_force_asic_type;
	else
		adev->asic_type = flags & AMD_ASIC_MASK;

A
Alex Deucher 已提交
3268
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3269
	if (amdgpu_emu_mode == 1)
3270
		adev->usec_timeout *= 10;
3271
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
3272 3273 3274 3275 3276
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
3277
	adev->vm_manager.vm_pte_num_scheds = 0;
3278
	adev->gmc.gmc_funcs = NULL;
3279
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3280
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
3281 3282 3283 3284 3285

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
3286 3287
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
3288 3289
	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
A
Alex Deucher 已提交
3290 3291 3292 3293
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
3294 3295
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
3296 3297 3298
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

3299 3300 3301
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
3302 3303 3304

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
3305
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
3306 3307 3308
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
3309
	mutex_init(&adev->gfx.pipe_reserve_mutex);
3310
	mutex_init(&adev->gfx.gfx_off_mutex);
A
Alex Deucher 已提交
3311 3312
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
3313
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
3314
	hash_init(adev->mn_hash);
3315
	atomic_set(&adev->in_gpu_reset, 0);
3316
	init_rwsem(&adev->reset_sem);
3317
	mutex_init(&adev->psp.mutex);
3318
	mutex_init(&adev->notifier_lock);
A
Alex Deucher 已提交
3319

3320 3321 3322
	r = amdgpu_device_check_arguments(adev);
	if (r)
		return r;
A
Alex Deucher 已提交
3323 3324 3325 3326 3327 3328

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
3329
	spin_lock_init(&adev->gc_cac_idx_lock);
3330
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
3331
	spin_lock_init(&adev->audio_endpt_idx_lock);
3332
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
3333

3334 3335 3336
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

3337 3338
	INIT_LIST_HEAD(&adev->reset_list);

3339 3340
	INIT_DELAYED_WORK(&adev->delayed_init_work,
			  amdgpu_device_delayed_init_work_handler);
3341 3342
	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
			  amdgpu_device_delay_enable_gfx_off);
3343

3344 3345
	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);

3346
	adev->gfx.gfx_off_req_count = 1;
3347
	adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3348

3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359
	atomic_set(&adev->throttling_logging_enabled, 1);
	/*
	 * If throttling continues, logging will be performed every minute
	 * to avoid log flooding. "-1" is subtracted since the thermal
	 * throttling interrupt comes every second. Thus, the total logging
	 * interval is 59 seconds(retelimited printk interval) + 1(waiting
	 * for throttling interrupt) = 60 seconds.
	 */
	ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
	ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);

3360 3361
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
3362 3363 3364 3365 3366 3367 3368
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
3369 3370 3371 3372 3373 3374 3375 3376

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387
	/* enable PCIE atomic ops */
	r = pci_enable_atomic_ops_to_root(adev->pdev,
					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
	if (r) {
		adev->have_atomics_support = false;
		DRM_INFO("PCIE atomic ops is not supported\n");
	} else {
		adev->have_atomics_support = true;
	}

3388 3389
	amdgpu_device_get_pcie_info(adev);

3390 3391 3392
	if (amdgpu_mcbp)
		DRM_INFO("MCBP is enabled\n");

3393 3394 3395
	if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
		adev->enable_mes = true;

3396 3397 3398
	/* detect hw virtualization here */
	amdgpu_detect_virtualization(adev);

3399 3400 3401
	r = amdgpu_device_get_job_timeout_settings(adev);
	if (r) {
		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3402
		goto failed_unmap;
3403 3404
	}

A
Alex Deucher 已提交
3405
	/* early init functions */
3406
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
3407
	if (r)
3408
		goto failed_unmap;
A
Alex Deucher 已提交
3409

3410 3411 3412
	/* doorbell bar mapping and doorbell index init*/
	amdgpu_device_doorbell_init(adev);

A
Alex Deucher 已提交
3413 3414 3415
	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
3416 3417
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
		vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
A
Alex Deucher 已提交
3418

3419 3420
	if (amdgpu_device_supports_px(ddev)) {
		px = true;
3421
		vga_switcheroo_register_client(adev->pdev,
3422
					       &amdgpu_switcheroo_ops, px);
A
Alex Deucher 已提交
3423
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3424
	}
A
Alex Deucher 已提交
3425

3426 3427 3428
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
3429
		goto fence_driver_init;
3430
	}
3431

3432 3433
	amdgpu_reset_init(adev);

3434 3435
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
3436

3437 3438 3439
	/* check if we need to reset the asic
	 *  E.g., driver was not cleanly unloaded previously, etc.
	 */
3440
	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
		if (adev->gmc.xgmi.num_physical_nodes) {
			dev_info(adev->dev, "Pending hive reset.\n");
			adev->gmc.xgmi.pending_reset = true;
			/* Only need to init necessary block for SMU to handle the reset */
			for (i = 0; i < adev->num_ip_blocks; i++) {
				if (!adev->ip_blocks[i].status.valid)
					continue;
				if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3452
					DRM_DEBUG("IP %s disabled for hw_init.\n",
3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
						adev->ip_blocks[i].version->funcs->name);
					adev->ip_blocks[i].status.hw = true;
				}
			}
		} else {
			r = amdgpu_asic_reset(adev);
			if (r) {
				dev_err(adev->dev, "asic reset on init failed\n");
				goto failed;
			}
3463 3464 3465
		}
	}

3466
	pci_enable_pcie_error_reporting(adev->pdev);
3467

A
Alex Deucher 已提交
3468
	/* Post card if necessary */
A
Alex Deucher 已提交
3469
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
3470
		if (!adev->bios) {
3471
			dev_err(adev->dev, "no vBIOS found\n");
3472 3473
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
3474
		}
3475
		DRM_INFO("GPU posting now...\n");
3476
		r = amdgpu_device_asic_init(adev);
3477 3478 3479 3480
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
3481 3482
	}

3483 3484 3485 3486 3487
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
3488
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3489 3490 3491
			goto failed;
		}
	} else {
3492 3493 3494 3495
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
3496
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3497
			goto failed;
3498 3499
		}
		/* init i2c buses */
3500 3501
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
3502
	}
A
Alex Deucher 已提交
3503

3504
fence_driver_init:
A
Alex Deucher 已提交
3505 3506
	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
3507 3508
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
3509
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3510
		goto failed;
3511
	}
A
Alex Deucher 已提交
3512 3513

	/* init the mode config */
3514
	drm_mode_config_init(adev_to_drm(adev));
A
Alex Deucher 已提交
3515

3516
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
3517
	if (r) {
3518 3519 3520 3521 3522 3523
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
3524 3525 3526
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
3527
			r = -EAGAIN;
3528
			goto release_ras_con;
3529
		}
3530
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
3531
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3532
		goto release_ras_con;
A
Alex Deucher 已提交
3533 3534
	}

3535 3536
	dev_info(adev->dev,
		"SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
Y
Yong Zhao 已提交
3537 3538 3539 3540 3541
			adev->gfx.config.max_shader_engines,
			adev->gfx.config.max_sh_per_se,
			adev->gfx.config.max_cu_per_sh,
			adev->gfx.cu_info.number);

A
Alex Deucher 已提交
3542 3543
	adev->accel_working = true;

3544 3545
	amdgpu_vm_check_compute_bug(adev);

3546 3547 3548 3549 3550 3551 3552 3553
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

3554 3555
	amdgpu_fbdev_init(adev);

3556
	r = amdgpu_pm_sysfs_init(adev);
3557 3558
	if (r) {
		adev->pm_sysfs_en = false;
3559
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3560 3561
	} else
		adev->pm_sysfs_en = true;
3562

3563
	r = amdgpu_ucode_sysfs_init(adev);
3564 3565
	if (r) {
		adev->ucode_sysfs_en = false;
3566
		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3567 3568
	} else
		adev->ucode_sysfs_en = true;
3569

A
Alex Deucher 已提交
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

3583 3584 3585 3586 3587 3588 3589
	/*
	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
	 * Otherwise the mgpu fan boost feature will be skipped due to the
	 * gpu instance is counted less.
	 */
	amdgpu_register_gpu_instance(adev);

A
Alex Deucher 已提交
3590 3591 3592
	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
3593 3594 3595 3596 3597
	if (!adev->gmc.xgmi.pending_reset) {
		r = amdgpu_device_ip_late_init(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3598
			goto release_ras_con;
3599 3600 3601 3602 3603
		}
		/* must succeed. */
		amdgpu_ras_resume(adev);
		queue_delayed_work(system_wq, &adev->delayed_init_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));
3604
	}
A
Alex Deucher 已提交
3605

3606 3607 3608
	if (amdgpu_sriov_vf(adev))
		flush_delayed_work(&adev->delayed_init_work);

3609
	r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3610
	if (r)
3611
		dev_err(adev->dev, "Could not create amdgpu device attr\n");
3612

3613 3614
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		r = amdgpu_pmu_init(adev);
J
Jonathan Kim 已提交
3615 3616 3617
	if (r)
		dev_err(adev->dev, "amdgpu_pmu_init failed\n");

3618 3619 3620 3621
	/* Have stored pci confspace at hand for restore in sudden PCI error */
	if (amdgpu_device_cache_pci_state(adev->pdev))
		pci_restore_state(pdev);

3622 3623 3624 3625
	if (adev->gmc.xgmi.pending_reset)
		queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));

A
Alex Deucher 已提交
3626
	return 0;
3627

3628 3629 3630
release_ras_con:
	amdgpu_release_ras_context(adev);

3631
failed:
3632
	amdgpu_vf_error_trans_all(adev);
3633
	if (px)
3634
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
3635

3636 3637 3638 3639
failed_unmap:
	iounmap(adev->rmmio);
	adev->rmmio = NULL;

3640
	return r;
A
Alex Deucher 已提交
3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
void amdgpu_device_fini(struct amdgpu_device *adev)
{
3653
	dev_info(adev->dev, "amdgpu: finishing device.\n");
3654
	flush_delayed_work(&adev->delayed_init_work);
3655
	ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3656
	adev->shutdown = true;
3657

3658 3659
	kfree(adev->pci_state);

M
Monk Liu 已提交
3660 3661 3662
	/* make sure IB test finished before entering exclusive mode
	 * to avoid preemption on IB test
	 * */
3663
	if (amdgpu_sriov_vf(adev)) {
M
Monk Liu 已提交
3664
		amdgpu_virt_request_full_gpu(adev, false);
3665 3666
		amdgpu_virt_fini_data_exchange(adev);
	}
M
Monk Liu 已提交
3667

3668 3669
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
3670 3671
	if (adev->mode_info.mode_config_initialized){
		if (!amdgpu_device_has_dc_support(adev))
3672
			drm_helper_force_disable_all(adev_to_drm(adev));
3673
		else
3674
			drm_atomic_helper_shutdown(adev_to_drm(adev));
3675
	}
A
Alex Deucher 已提交
3676
	amdgpu_fence_driver_fini(adev);
3677 3678
	if (adev->pm_sysfs_en)
		amdgpu_pm_sysfs_fini(adev);
A
Alex Deucher 已提交
3679
	amdgpu_fbdev_fini(adev);
N
Nirmoy Das 已提交
3680
	amdgpu_device_ip_fini(adev);
3681 3682
	release_firmware(adev->firmware.gpu_info_fw);
	adev->firmware.gpu_info_fw = NULL;
A
Alex Deucher 已提交
3683
	adev->accel_working = false;
3684 3685 3686

	amdgpu_reset_fini(adev);

A
Alex Deucher 已提交
3687
	/* free i2c buses */
3688 3689
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
3690 3691 3692 3693

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
3694 3695
	kfree(adev->bios);
	adev->bios = NULL;
3696
	if (amdgpu_device_supports_px(adev_to_drm(adev))) {
3697
		vga_switcheroo_unregister_client(adev->pdev);
3698
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
3699
	}
3700 3701
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
		vga_client_register(adev->pdev, NULL, NULL, NULL);
A
Alex Deucher 已提交
3702 3703
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
3704
	amdgpu_device_doorbell_fini(adev);
3705

3706 3707
	if (adev->ucode_sysfs_en)
		amdgpu_ucode_sysfs_fini(adev);
3708 3709

	sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
3710 3711
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		amdgpu_pmu_fini(adev);
3712
	if (adev->mman.discovery_bin)
3713
		amdgpu_discovery_fini(adev);
A
Alex Deucher 已提交
3714 3715 3716 3717 3718 3719 3720
}


/*
 * Suspend & resume.
 */
/**
3721
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
3722
 *
3723 3724
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of suspend
A
Alex Deucher 已提交
3725 3726 3727 3728 3729
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
3730
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3731
{
3732
	struct amdgpu_device *adev = drm_to_adev(dev);
3733
	int r;
A
Alex Deucher 已提交
3734 3735 3736 3737

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

3738
	adev->in_suspend = true;
A
Alex Deucher 已提交
3739 3740
	drm_kms_helper_poll_disable(dev);

3741 3742 3743
	if (fbcon)
		amdgpu_fbdev_set_suspend(adev, 1);

3744
	cancel_delayed_work_sync(&adev->delayed_init_work);
3745

3746 3747
	amdgpu_ras_suspend(adev);

3748 3749
	r = amdgpu_device_ip_suspend_phase1(adev);

3750 3751
	if (!adev->in_s0ix)
		amdgpu_amdkfd_suspend(adev, adev->in_runpm);
3752

A
Alex Deucher 已提交
3753 3754 3755
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

3756
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
3757

3758
	r = amdgpu_device_ip_suspend_phase2(adev);
3759 3760 3761 3762
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
3763 3764 3765 3766 3767 3768
	amdgpu_bo_evict_vram(adev);

	return 0;
}

/**
3769
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
3770
 *
3771 3772
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of resume
A
Alex Deucher 已提交
3773 3774 3775 3776 3777
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
3778
int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3779
{
3780
	struct amdgpu_device *adev = drm_to_adev(dev);
3781
	int r = 0;
A
Alex Deucher 已提交
3782 3783 3784 3785

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

3786
	if (adev->in_s0ix)
3787 3788
		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry);

A
Alex Deucher 已提交
3789
	/* post card */
A
Alex Deucher 已提交
3790
	if (amdgpu_device_need_post(adev)) {
3791
		r = amdgpu_device_asic_init(adev);
J
jimqu 已提交
3792
		if (r)
3793
			dev_err(adev->dev, "amdgpu asic init failed\n");
J
jimqu 已提交
3794
	}
A
Alex Deucher 已提交
3795

3796
	r = amdgpu_device_ip_resume(adev);
3797
	if (r) {
3798
		dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
3799
		return r;
3800
	}
3801 3802
	amdgpu_fence_driver_resume(adev);

A
Alex Deucher 已提交
3803

3804
	r = amdgpu_device_ip_late_init(adev);
3805
	if (r)
3806
		return r;
A
Alex Deucher 已提交
3807

3808 3809 3810
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

3811 3812 3813 3814 3815
	if (!adev->in_s0ix) {
		r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
		if (r)
			return r;
	}
3816

3817
	/* Make sure IB tests flushed */
3818
	flush_delayed_work(&adev->delayed_init_work);
3819

3820
	if (fbcon)
3821
		amdgpu_fbdev_set_suspend(adev, 0);
A
Alex Deucher 已提交
3822 3823

	drm_kms_helper_poll_enable(dev);
3824

3825 3826
	amdgpu_ras_resume(adev);

3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
3839 3840 3841 3842
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
3843 3844 3845
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
3846 3847
	adev->in_suspend = false;

3848
	return 0;
A
Alex Deucher 已提交
3849 3850
}

3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
3861
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
3862 3863 3864 3865
{
	int i;
	bool asic_hang = false;

3866 3867 3868
	if (amdgpu_sriov_vf(adev))
		return true;

3869 3870 3871
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3872
	for (i = 0; i < adev->num_ip_blocks; i++) {
3873
		if (!adev->ip_blocks[i].status.valid)
3874
			continue;
3875 3876 3877 3878
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
3879
			dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
3880 3881 3882 3883 3884 3885
			asic_hang = true;
		}
	}
	return asic_hang;
}

3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
3897
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
3898 3899 3900 3901
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3902
		if (!adev->ip_blocks[i].status.valid)
3903
			continue;
3904 3905 3906
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
3907 3908 3909 3910 3911 3912 3913 3914
			if (r)
				return r;
		}
	}

	return 0;
}

3915 3916 3917 3918 3919 3920 3921 3922 3923
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
3924
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
3925
{
3926 3927
	int i;

3928 3929 3930
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3931
	for (i = 0; i < adev->num_ip_blocks; i++) {
3932
		if (!adev->ip_blocks[i].status.valid)
3933
			continue;
3934 3935 3936
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
3937 3938
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3939
			if (adev->ip_blocks[i].status.hang) {
3940
				dev_info(adev->dev, "Some block need full reset!\n");
3941 3942 3943
				return true;
			}
		}
3944 3945 3946 3947
	}
	return false;
}

3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
3959
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
3960 3961 3962 3963
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3964
		if (!adev->ip_blocks[i].status.valid)
3965
			continue;
3966 3967 3968
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
3969 3970 3971 3972 3973 3974 3975 3976
			if (r)
				return r;
		}
	}

	return 0;
}

3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
3988
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
3989 3990 3991 3992
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3993
		if (!adev->ip_blocks[i].status.valid)
3994
			continue;
3995 3996 3997
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
3998 3999 4000 4001 4002 4003 4004
		if (r)
			return r;
	}

	return 0;
}

4005
/**
4006
 * amdgpu_device_recover_vram - Recover some VRAM contents
4007 4008 4009 4010 4011 4012
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
4013 4014 4015
 *
 * Returns:
 * 0 on success, negative error code on failure.
4016
 */
4017
static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4018 4019
{
	struct dma_fence *fence = NULL, *next = NULL;
4020 4021
	struct amdgpu_bo *shadow;
	long r = 1, tmo;
4022 4023

	if (amdgpu_sriov_runtime(adev))
4024
		tmo = msecs_to_jiffies(8000);
4025 4026 4027
	else
		tmo = msecs_to_jiffies(100);

4028
	dev_info(adev->dev, "recover vram bo from shadow start\n");
4029
	mutex_lock(&adev->shadow_list_lock);
4030 4031 4032 4033
	list_for_each_entry(shadow, &adev->shadow_list, shadow_list) {

		/* No need to recover an evicted BO */
		if (shadow->tbo.mem.mem_type != TTM_PL_TT ||
4034
		    shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET ||
4035 4036 4037 4038 4039 4040 4041
		    shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM)
			continue;

		r = amdgpu_bo_restore_shadow(shadow, &next);
		if (r)
			break;

4042
		if (fence) {
4043
			tmo = dma_fence_wait_timeout(fence, false, tmo);
4044 4045
			dma_fence_put(fence);
			fence = next;
4046 4047
			if (tmo == 0) {
				r = -ETIMEDOUT;
4048
				break;
4049 4050 4051 4052
			} else if (tmo < 0) {
				r = tmo;
				break;
			}
4053 4054
		} else {
			fence = next;
4055 4056 4057 4058
		}
	}
	mutex_unlock(&adev->shadow_list_lock);

4059 4060
	if (fence)
		tmo = dma_fence_wait_timeout(fence, false, tmo);
4061 4062
	dma_fence_put(fence);

4063
	if (r < 0 || tmo <= 0) {
4064
		dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4065 4066
		return -EIO;
	}
4067

4068
	dev_info(adev->dev, "recover vram bo from shadow done\n");
4069
	return 0;
4070 4071
}

4072

4073
/**
4074
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4075
 *
4076
 * @adev: amdgpu_device pointer
4077
 * @from_hypervisor: request from hypervisor
4078 4079
 *
 * do VF FLR and reinitialize Asic
4080
 * return 0 means succeeded otherwise failed
4081 4082 4083
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
4084 4085 4086 4087 4088 4089 4090 4091 4092
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
4093

4094 4095
	amdgpu_amdkfd_pre_reset(adev);

4096
	/* Resume IP prior to SMC */
4097
	r = amdgpu_device_ip_reinit_early_sriov(adev);
4098 4099
	if (r)
		goto error;
4100

4101
	amdgpu_virt_init_data_exchange(adev);
4102
	/* we need recover gart prior to run SMC/CP/SDMA resume */
4103
	amdgpu_gtt_mgr_recover(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT));
4104

4105 4106 4107 4108
	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

4109
	/* now we are okay to resume SMC/CP/SDMA */
4110
	r = amdgpu_device_ip_reinit_late_sriov(adev);
4111 4112
	if (r)
		goto error;
4113 4114

	amdgpu_irq_gpu_reset_resume_helper(adev);
4115
	r = amdgpu_ib_ring_tests(adev);
4116
	amdgpu_amdkfd_post_reset(adev);
4117

4118
error:
4119
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4120
		amdgpu_inc_vram_lost(adev);
4121
		r = amdgpu_device_recover_vram(adev);
4122
	}
4123
	amdgpu_virt_release_full_gpu(adev, true);
4124 4125 4126 4127

	return r;
}

J
jqdeng 已提交
4128 4129 4130
/**
 * amdgpu_device_has_job_running - check if there is any job in mirror list
 *
4131
 * @adev: amdgpu_device pointer
J
jqdeng 已提交
4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
 *
 * check if there is any job in mirror list
 */
bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
{
	int i;
	struct drm_sched_job *job;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		spin_lock(&ring->sched.job_list_lock);
4147 4148
		job = list_first_entry_or_null(&ring->sched.pending_list,
					       struct drm_sched_job, list);
J
jqdeng 已提交
4149 4150 4151 4152 4153 4154 4155
		spin_unlock(&ring->sched.job_list_lock);
		if (job)
			return true;
	}
	return false;
}

4156 4157 4158
/**
 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
 *
4159
 * @adev: amdgpu_device pointer
4160 4161 4162 4163 4164 4165 4166
 *
 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
 * a hung GPU.
 */
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
{
	if (!amdgpu_device_ip_check_soft_reset(adev)) {
4167
		dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
4168 4169 4170
		return false;
	}

4171 4172 4173 4174 4175 4176 4177 4178
	if (amdgpu_gpu_recovery == 0)
		goto disabled;

	if (amdgpu_sriov_vf(adev))
		return true;

	if (amdgpu_gpu_recovery == -1) {
		switch (adev->asic_type) {
4179 4180
		case CHIP_BONAIRE:
		case CHIP_HAWAII:
4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
		case CHIP_TOPAZ:
		case CHIP_TONGA:
		case CHIP_FIJI:
		case CHIP_POLARIS10:
		case CHIP_POLARIS11:
		case CHIP_POLARIS12:
		case CHIP_VEGAM:
		case CHIP_VEGA20:
		case CHIP_VEGA10:
		case CHIP_VEGA12:
4191
		case CHIP_RAVEN:
4192
		case CHIP_ARCTURUS:
4193
		case CHIP_RENOIR:
4194 4195 4196
		case CHIP_NAVI10:
		case CHIP_NAVI14:
		case CHIP_NAVI12:
4197
		case CHIP_SIENNA_CICHLID:
4198
		case CHIP_NAVY_FLOUNDER:
4199
		case CHIP_DIMGREY_CAVEFISH:
4200
		case CHIP_VANGOGH:
4201
		case CHIP_ALDEBARAN:
4202 4203 4204 4205
			break;
		default:
			goto disabled;
		}
4206 4207 4208
	}

	return true;
4209 4210

disabled:
4211
		dev_info(adev->dev, "GPU recovery disabled.\n");
4212
		return false;
4213 4214
}

4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253
int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
{
        u32 i;
        int ret = 0;

        amdgpu_atombios_scratch_regs_engine_hung(adev, true);

        dev_info(adev->dev, "GPU mode1 reset\n");

        /* disable BM */
        pci_clear_master(adev->pdev);

        amdgpu_device_cache_pci_state(adev->pdev);

        if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
                dev_info(adev->dev, "GPU smu mode1 reset\n");
                ret = amdgpu_dpm_mode1_reset(adev);
        } else {
                dev_info(adev->dev, "GPU psp mode1 reset\n");
                ret = psp_gpu_reset(adev);
        }

        if (ret)
                dev_err(adev->dev, "GPU mode1 reset failed\n");

        amdgpu_device_load_pci_state(adev->pdev);

        /* wait for asic to come out of reset */
        for (i = 0; i < adev->usec_timeout; i++) {
                u32 memsize = adev->nbio.funcs->get_memsize(adev);

                if (memsize != 0xffffffff)
                        break;
                udelay(1);
        }

        amdgpu_atombios_scratch_regs_engine_hung(adev, false);
        return ret;
}
4254

4255
int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4256
				 struct amdgpu_reset_context *reset_context)
4257 4258
{
	int i, r = 0;
4259 4260 4261 4262 4263 4264
	struct amdgpu_job *job = NULL;
	bool need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);

	if (reset_context->reset_req_dev == adev)
		job = reset_context->job;
4265

4266 4267 4268
	/* no need to dump if device is not in good state during probe period */
	if (!adev->gmc.xgmi.pending_reset)
		amdgpu_debugfs_wait_dump(adev);
4269

4270 4271 4272 4273 4274
	if (amdgpu_sriov_vf(adev)) {
		/* stop the data exchange thread */
		amdgpu_virt_fini_data_exchange(adev);
	}

4275
	/* block all schedulers and reset given job's ring */
4276 4277 4278
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
4279
		if (!ring || !ring->sched.thread)
4280
			continue;
4281

M
Monk Liu 已提交
4282 4283
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
4284
	}
A
Alex Deucher 已提交
4285

4286 4287 4288
	if(job)
		drm_sched_increase_karma(&job->base);

4289
	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4290 4291 4292 4293
	/* If reset handler not implemented, continue; otherwise return */
	if (r == -ENOSYS)
		r = 0;
	else
4294 4295
		return r;

4296
	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4297 4298 4299 4300 4301 4302 4303 4304 4305 4306
	if (!amdgpu_sriov_vf(adev)) {

		if (!need_full_reset)
			need_full_reset = amdgpu_device_ip_need_full_reset(adev);

		if (!need_full_reset) {
			amdgpu_device_ip_pre_soft_reset(adev);
			r = amdgpu_device_ip_soft_reset(adev);
			amdgpu_device_ip_post_soft_reset(adev);
			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4307
				dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4308 4309 4310 4311 4312 4313
				need_full_reset = true;
			}
		}

		if (need_full_reset)
			r = amdgpu_device_ip_suspend(adev);
4314 4315 4316 4317 4318
		if (need_full_reset)
			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
		else
			clear_bit(AMDGPU_NEED_FULL_RESET,
				  &reset_context->flags);
4319 4320 4321 4322 4323
	}

	return r;
}

4324 4325
int amdgpu_do_asic_reset(struct list_head *device_list_handle,
			 struct amdgpu_reset_context *reset_context)
4326 4327
{
	struct amdgpu_device *tmp_adev = NULL;
4328
	bool need_full_reset, skip_hw_reset, vram_lost = false;
4329 4330
	int r = 0;

4331 4332 4333 4334
	/* Try reset handler method first */
	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
				    reset_list);
	r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4335 4336 4337 4338
	/* If reset handler not implemented, continue; otherwise return */
	if (r == -ENOSYS)
		r = 0;
	else
4339 4340 4341 4342 4343 4344 4345
		return r;

	/* Reset handler not implemented, use the default method */
	need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);

4346
	/*
4347
	 * ASIC reset has to be done on all XGMI hive nodes ASAP
4348 4349
	 * to allow proper links negotiation in FW (within 1 sec)
	 */
4350
	if (!skip_hw_reset && need_full_reset) {
4351
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4352
			/* For XGMI run all resets in parallel to speed up the process */
4353
			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4354
				tmp_adev->gmc.xgmi.pending_reset = false;
4355
				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4356 4357 4358 4359
					r = -EALREADY;
			} else
				r = amdgpu_asic_reset(tmp_adev);

4360
			if (r) {
4361
				dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4362
					 r, adev_to_drm(tmp_adev)->unique);
4363
				break;
4364 4365 4366
			}
		}

4367 4368
		/* For XGMI wait for all resets to complete before proceed */
		if (!r) {
4369
			list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4370 4371 4372 4373 4374 4375 4376 4377 4378
				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
					flush_work(&tmp_adev->xgmi_reset_work);
					r = tmp_adev->asic_reset_res;
					if (r)
						break;
				}
			}
		}
	}
4379

4380
	if (!r && amdgpu_ras_intr_triggered()) {
4381
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4382 4383 4384
			if (tmp_adev->mmhub.ras_funcs &&
			    tmp_adev->mmhub.ras_funcs->reset_ras_error_count)
				tmp_adev->mmhub.ras_funcs->reset_ras_error_count(tmp_adev);
4385 4386
		}

4387
		amdgpu_ras_intr_cleared();
4388
	}
4389

4390
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4391 4392
		if (need_full_reset) {
			/* post card */
4393 4394
			r = amdgpu_device_asic_init(tmp_adev);
			if (r) {
4395
				dev_warn(tmp_adev->dev, "asic atom init failed!");
4396
			} else {
4397 4398 4399 4400 4401 4402 4403
				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
				r = amdgpu_device_ip_resume_phase1(tmp_adev);
				if (r)
					goto out;

				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
				if (vram_lost) {
4404
					DRM_INFO("VRAM is lost due to GPU reset!\n");
4405
					amdgpu_inc_vram_lost(tmp_adev);
4406 4407
				}

4408
				r = amdgpu_gtt_mgr_recover(ttm_manager_type(&tmp_adev->mman.bdev, TTM_PL_TT));
4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422
				if (r)
					goto out;

				r = amdgpu_device_fw_loading(tmp_adev);
				if (r)
					return r;

				r = amdgpu_device_ip_resume_phase2(tmp_adev);
				if (r)
					goto out;

				if (vram_lost)
					amdgpu_device_fill_reset_magic(tmp_adev);

4423 4424 4425 4426 4427 4428
				/*
				 * Add this ASIC as tracked as reset was already
				 * complete successfully.
				 */
				amdgpu_register_gpu_instance(tmp_adev);

4429 4430
				if (!reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4431 4432
					amdgpu_xgmi_add_device(tmp_adev);

4433 4434 4435 4436
				r = amdgpu_device_ip_late_init(tmp_adev);
				if (r)
					goto out;

4437 4438
				amdgpu_fbdev_set_suspend(tmp_adev, 0);

4439 4440 4441 4442 4443 4444 4445 4446 4447 4448
				/*
				 * The GPU enters bad state once faulty pages
				 * by ECC has reached the threshold, and ras
				 * recovery is scheduled next. So add one check
				 * here to break recovery if it indeed exceeds
				 * bad page threshold, and remind user to
				 * retire this GPU or setting one bigger
				 * bad_page_threshold value to fix this once
				 * probing driver again.
				 */
4449
				if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
4450 4451 4452 4453 4454 4455
					/* must succeed. */
					amdgpu_ras_resume(tmp_adev);
				} else {
					r = -EINVAL;
					goto out;
				}
4456

4457
				/* Update PSP FW topology after reset */
4458 4459 4460 4461
				if (reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
					r = amdgpu_xgmi_update_topology(
						reset_context->hive, tmp_adev);
4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484
			}
		}

out:
		if (!r) {
			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
			r = amdgpu_ib_ring_tests(tmp_adev);
			if (r) {
				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
				r = amdgpu_device_ip_suspend(tmp_adev);
				need_full_reset = true;
				r = -EAGAIN;
				goto end;
			}
		}

		if (!r)
			r = amdgpu_device_recover_vram(tmp_adev);
		else
			tmp_adev->asic_reset_res = r;
	}

end:
4485 4486 4487 4488
	if (need_full_reset)
		set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	else
		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4489 4490 4491
	return r;
}

4492 4493
static bool amdgpu_device_lock_adev(struct amdgpu_device *adev,
				struct amdgpu_hive_info *hive)
4494
{
4495 4496 4497
	if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0)
		return false;

4498 4499 4500 4501 4502
	if (hive) {
		down_write_nest_lock(&adev->reset_sem, &hive->hive_lock);
	} else {
		down_write(&adev->reset_sem);
	}
4503

4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_MODE1:
		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
		break;
	case AMD_RESET_METHOD_MODE2:
		adev->mp1_state = PP_MP1_STATE_RESET;
		break;
	default:
		adev->mp1_state = PP_MP1_STATE_NONE;
		break;
	}
4515 4516

	return true;
4517
}
A
Alex Deucher 已提交
4518

4519 4520
static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
{
4521
	amdgpu_vf_error_trans_all(adev);
4522
	adev->mp1_state = PP_MP1_STATE_NONE;
4523
	atomic_set(&adev->in_gpu_reset, 0);
4524
	up_write(&adev->reset_sem);
4525 4526
}

4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566
/*
 * to lockup a list of amdgpu devices in a hive safely, if not a hive
 * with multiple nodes, it will be similar as amdgpu_device_lock_adev.
 *
 * unlock won't require roll back.
 */
static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive)
{
	struct amdgpu_device *tmp_adev = NULL;

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		if (!hive) {
			dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes");
			return -ENODEV;
		}
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
			if (!amdgpu_device_lock_adev(tmp_adev, hive))
				goto roll_back;
		}
	} else if (!amdgpu_device_lock_adev(adev, hive))
		return -EAGAIN;

	return 0;
roll_back:
	if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) {
		/*
		 * if the lockup iteration break in the middle of a hive,
		 * it may means there may has a race issue,
		 * or a hive device locked up independently.
		 * we may be in trouble and may not, so will try to roll back
		 * the lock and give out a warnning.
		 */
		dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock");
		list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) {
			amdgpu_device_unlock_adev(tmp_adev);
		}
	}
	return -EAGAIN;
}

4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606
static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
{
	struct pci_dev *p = NULL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (p) {
		pm_runtime_enable(&(p->dev));
		pm_runtime_resume(&(p->dev));
	}
}

static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
{
	enum amd_reset_method reset_method;
	struct pci_dev *p = NULL;
	u64 expires;

	/*
	 * For now, only BACO and mode1 reset are confirmed
	 * to suffer the audio issue without proper suspended.
	 */
	reset_method = amdgpu_asic_reset_method(adev);
	if ((reset_method != AMD_RESET_METHOD_BACO) &&
	     (reset_method != AMD_RESET_METHOD_MODE1))
		return -EINVAL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (!p)
		return -ENODEV;

	expires = pm_runtime_autosuspend_expiration(&(p->dev));
	if (!expires)
		/*
		 * If we cannot get the audio device autosuspend delay,
		 * a fixed 4S interval will be used. Considering 3S is
		 * the audio controller default autosuspend delay setting.
		 * 4S used here is guaranteed to cover that.
		 */
4607
		expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624

	while (!pm_runtime_status_suspended(&(p->dev))) {
		if (!pm_runtime_suspend(&(p->dev)))
			break;

		if (expires < ktime_get_mono_fast_ns()) {
			dev_warn(adev->dev, "failed to suspend display audio\n");
			/* TODO: abort the succeeding gpu reset? */
			return -ETIMEDOUT;
		}
	}

	pm_runtime_disable(&(p->dev));

	return 0;
}

4625 4626 4627
void amdgpu_device_recheck_guilty_jobs(
	struct amdgpu_device *adev, struct list_head *device_list_handle,
	struct amdgpu_reset_context *reset_context)
4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662
{
	int i, r = 0;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];
		int ret = 0;
		struct drm_sched_job *s_job;

		if (!ring || !ring->sched.thread)
			continue;

		s_job = list_first_entry_or_null(&ring->sched.pending_list,
				struct drm_sched_job, list);
		if (s_job == NULL)
			continue;

		/* clear job's guilty and depend the folowing step to decide the real one */
		drm_sched_reset_karma(s_job);
		drm_sched_resubmit_jobs_ext(&ring->sched, 1);

		ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
		if (ret == 0) { /* timeout */
			DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
						ring->sched.name, s_job->id);

			/* set guilty */
			drm_sched_increase_karma(s_job);
retry:
			/* do hw reset */
			if (amdgpu_sriov_vf(adev)) {
				amdgpu_virt_fini_data_exchange(adev);
				r = amdgpu_device_reset_sriov(adev, false);
				if (r)
					adev->asic_reset_res = r;
			} else {
4663 4664 4665 4666
				clear_bit(AMDGPU_SKIP_HW_RESET,
					  &reset_context->flags);
				r = amdgpu_do_asic_reset(device_list_handle,
							 reset_context);
4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
				if (r && r == -EAGAIN)
					goto retry;
			}

			/*
			 * add reset counter so that the following
			 * resubmitted job could flush vmid
			 */
			atomic_inc(&adev->gpu_reset_counter);
			continue;
		}

		/* got the hw fence, signal finished fence */
		atomic_dec(ring->sched.score);
		dma_fence_get(&s_job->s_fence->finished);
		dma_fence_signal(&s_job->s_fence->finished);
		dma_fence_put(&s_job->s_fence->finished);

		/* remove node from list and free the job */
		spin_lock(&ring->sched.job_list_lock);
		list_del_init(&s_job->list);
		spin_unlock(&ring->sched.job_list_lock);
		ring->sched.ops->free_job(s_job);
	}
}

4693 4694 4695
/**
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
 *
4696
 * @adev: amdgpu_device pointer
4697 4698 4699 4700 4701 4702 4703 4704 4705 4706
 * @job: which job trigger hang
 *
 * Attempt to reset the GPU if it has hung (all asics).
 * Attempt to do soft-reset or full-reset and reinitialize Asic
 * Returns 0 for success or an error on failure.
 */

int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job)
{
4707
	struct list_head device_list, *device_list_handle =  NULL;
4708
	bool job_signaled = false;
4709 4710
	struct amdgpu_hive_info *hive = NULL;
	struct amdgpu_device *tmp_adev = NULL;
4711
	int i, r = 0;
4712
	bool need_emergency_restart = false;
4713
	bool audio_suspended = false;
4714
	int tmp_vram_lost_counter;
4715 4716 4717
	struct amdgpu_reset_context reset_context;

	memset(&reset_context, 0, sizeof(reset_context));
4718

4719
	/*
4720 4721 4722 4723
	 * Special case: RAS triggered and full reset isn't supported
	 */
	need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);

4724 4725 4726 4727
	/*
	 * Flush RAM to disk so that after reboot
	 * the user can read log and see why the system rebooted.
	 */
4728
	if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
4729 4730 4731 4732 4733 4734
		DRM_WARN("Emergency reboot.");

		ksys_sync_helper();
		emergency_restart();
	}

4735
	dev_info(adev->dev, "GPU %s begin!\n",
4736
		need_emergency_restart ? "jobs stop":"reset");
4737 4738

	/*
4739 4740 4741 4742 4743
	 * Here we trylock to avoid chain of resets executing from
	 * either trigger by jobs on different adevs in XGMI hive or jobs on
	 * different schedulers for same device while this TO handler is running.
	 * We always reset all schedulers for device and all devices for XGMI
	 * hive so that should take care of them too.
4744
	 */
4745
	hive = amdgpu_get_xgmi_hive(adev);
4746 4747 4748 4749
	if (hive) {
		if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) {
			DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
				job ? job->base.id : -1, hive->hive_id);
4750
			amdgpu_put_xgmi_hive(hive);
4751 4752
			if (job)
				drm_sched_increase_karma(&job->base);
4753 4754 4755
			return 0;
		}
		mutex_lock(&hive->hive_lock);
4756
	}
4757

4758 4759 4760 4761 4762 4763
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	reset_context.job = job;
	reset_context.hive = hive;
	clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);

4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779
	/*
	 * lock the device before we try to operate the linked list
	 * if didn't get the device lock, don't touch the linked list since
	 * others may iterating it.
	 */
	r = amdgpu_device_lock_hive_adev(adev, hive);
	if (r) {
		dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress",
					job ? job->base.id : -1);

		/* even we skipped this reset, still need to set the job to guilty */
		if (job)
			drm_sched_increase_karma(&job->base);
		goto skip_recovery;
	}

4780 4781 4782 4783 4784 4785 4786
	/*
	 * Build list of devices to reset.
	 * In case we are in XGMI hive mode, resort the device list
	 * to put adev in the 1st position.
	 */
	INIT_LIST_HEAD(&device_list);
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
4787 4788 4789 4790 4791
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
			list_add_tail(&tmp_adev->reset_list, &device_list);
		if (!list_is_first(&adev->reset_list, &device_list))
			list_rotate_to_front(&adev->reset_list, &device_list);
		device_list_handle = &device_list;
4792
	} else {
4793
		list_add_tail(&adev->reset_list, &device_list);
4794 4795 4796
		device_list_handle = &device_list;
	}

4797
	/* block all schedulers and reset given job's ring */
4798
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811
		/*
		 * Try to put the audio codec into suspend state
		 * before gpu reset started.
		 *
		 * Due to the power domain of the graphics device
		 * is shared with AZ power domain. Without this,
		 * we may change the audio hardware from behind
		 * the audio driver's back. That will trigger
		 * some audio codec errors.
		 */
		if (!amdgpu_device_suspend_display_audio(tmp_adev))
			audio_suspended = true;

4812 4813
		amdgpu_ras_set_error_query_ready(tmp_adev, false);

4814 4815
		cancel_delayed_work_sync(&tmp_adev->delayed_init_work);

4816 4817 4818
		if (!amdgpu_sriov_vf(tmp_adev))
			amdgpu_amdkfd_pre_reset(tmp_adev);

4819 4820 4821 4822 4823 4824
		/*
		 * Mark these ASICs to be reseted as untracked first
		 * And add them back after reset completed
		 */
		amdgpu_unregister_gpu_instance(tmp_adev);

4825
		amdgpu_fbdev_set_suspend(tmp_adev, 1);
4826

4827
		/* disable ras on ALL IPs */
4828
		if (!need_emergency_restart &&
4829
		      amdgpu_device_ip_need_full_reset(tmp_adev))
4830 4831
			amdgpu_ras_suspend(tmp_adev);

4832 4833 4834 4835 4836 4837
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

4838
			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
4839

4840
			if (need_emergency_restart)
4841
				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
4842
		}
4843
		atomic_inc(&tmp_adev->gpu_reset_counter);
4844 4845
	}

4846
	if (need_emergency_restart)
4847 4848
		goto skip_sched_resume;

4849 4850 4851 4852 4853 4854 4855
	/*
	 * Must check guilty signal here since after this point all old
	 * HW fences are force signaled.
	 *
	 * job->base holds a reference to parent fence
	 */
	if (job && job->base.s_fence->parent &&
4856
	    dma_fence_is_signaled(job->base.s_fence->parent)) {
4857 4858 4859 4860 4861
		job_signaled = true;
		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
		goto skip_hw_reset;
	}

4862
retry:	/* Rest of adevs pre asic reset from XGMI hive. */
4863
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4864
		r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
4865 4866
		/*TODO Should we stop ?*/
		if (r) {
4867
			dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4868
				  r, adev_to_drm(tmp_adev)->unique);
4869 4870 4871 4872
			tmp_adev->asic_reset_res = r;
		}
	}

4873
	tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
4874 4875 4876 4877 4878 4879 4880
	/* Actual ASIC resets if needed.*/
	/* TODO Implement XGMI hive reset logic for SRIOV */
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
		if (r)
			adev->asic_reset_res = r;
	} else {
4881
		r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
4882 4883 4884 4885
		if (r && r == -EAGAIN)
			goto retry;
	}

4886 4887
skip_hw_reset:

4888
	/* Post ASIC reset for all devs .*/
4889
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4890

4891 4892 4893 4894 4895 4896 4897 4898 4899
		/*
		 * Sometimes a later bad compute job can block a good gfx job as gfx
		 * and compute ring share internal GC HW mutually. We add an additional
		 * guilty jobs recheck step to find the real guilty job, it synchronously
		 * submits and pends for the first job being signaled. If it gets timeout,
		 * we identify it as a real guilty job.
		 */
		if (amdgpu_gpu_recovery == 2 &&
			!(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
4900 4901
			amdgpu_device_recheck_guilty_jobs(
				tmp_adev, device_list_handle, &reset_context);
4902

4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* No point to resubmit jobs if we didn't HW reset*/
			if (!tmp_adev->asic_reset_res && !job_signaled)
				drm_sched_resubmit_jobs(&ring->sched);

			drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
		}

		if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
4917
			drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
4918 4919 4920
		}

		tmp_adev->asic_reset_res = 0;
4921 4922 4923

		if (r) {
			/* bad news, how to tell it to userspace ? */
4924
			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
4925 4926
			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
		} else {
4927
			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
4928
		}
4929
	}
4930

4931
skip_sched_resume:
4932
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4933
		/* unlock kfd: SRIOV would do it separately */
4934
		if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
4935
	                amdgpu_amdkfd_post_reset(tmp_adev);
4936 4937 4938 4939 4940 4941 4942

		/* kfd_post_reset will do nothing if kfd device is not initialized,
		 * need to bring up kfd here if it's not be initialized before
		 */
		if (!adev->kfd.init_complete)
			amdgpu_amdkfd_device_init(adev);

4943 4944
		if (audio_suspended)
			amdgpu_device_resume_display_audio(tmp_adev);
4945 4946 4947
		amdgpu_device_unlock_adev(tmp_adev);
	}

4948
skip_recovery:
4949
	if (hive) {
4950
		atomic_set(&hive->in_reset, 0);
4951
		mutex_unlock(&hive->hive_lock);
4952
		amdgpu_put_xgmi_hive(hive);
4953
	}
4954

4955
	if (r && r != -EAGAIN)
4956
		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
A
Alex Deucher 已提交
4957 4958 4959
	return r;
}

4960 4961 4962 4963 4964 4965 4966 4967 4968
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
4969
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
4970
{
4971
	struct pci_dev *pdev;
4972 4973
	enum pci_bus_speed speed_cap, platform_speed_cap;
	enum pcie_link_width platform_link_width;
4974

4975 4976
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
4977

4978 4979
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
4980

4981 4982 4983 4984 4985 4986
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
4987
		return;
4988
	}
4989

4990 4991 4992
	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
		return;

4993 4994
	pcie_bandwidth_available(adev->pdev, NULL,
				 &platform_speed_cap, &platform_link_width);
4995

4996
	if (adev->pm.pcie_gen_mask == 0) {
4997 4998 4999 5000 5001
		/* asic caps */
		pdev = adev->pdev;
		speed_cap = pcie_get_speed_cap(pdev);
		if (speed_cap == PCI_SPEED_UNKNOWN) {
			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5002 5003 5004
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
		} else {
5005 5006 5007 5008 5009 5010 5011
			if (speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (speed_cap == PCIE_SPEED_16_0GT)
5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
			else if (speed_cap == PCIE_SPEED_8_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
			else if (speed_cap == PCIE_SPEED_5_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
		}
		/* platform caps */
5027
		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5028 5029 5030
			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
		} else {
5031 5032 5033 5034 5035 5036 5037
			if (platform_speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5038 5039 5040 5041
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5042
			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5043 5044 5045
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5046
			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5047 5048 5049 5050 5051
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;

5052 5053 5054
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
5055
		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5056 5057
			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
		} else {
5058
			switch (platform_link_width) {
5059
			case PCIE_LNK_X32:
5060 5061 5062 5063 5064 5065 5066 5067
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5068
			case PCIE_LNK_X16:
5069 5070 5071 5072 5073 5074 5075
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5076
			case PCIE_LNK_X12:
5077 5078 5079 5080 5081 5082
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5083
			case PCIE_LNK_X8:
5084 5085 5086 5087 5088
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5089
			case PCIE_LNK_X4:
5090 5091 5092 5093
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5094
			case PCIE_LNK_X2:
5095 5096 5097
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5098
			case PCIE_LNK_X1:
5099 5100 5101 5102 5103
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
5104 5105 5106
		}
	}
}
A
Alex Deucher 已提交
5107

5108 5109
int amdgpu_device_baco_enter(struct drm_device *dev)
{
5110
	struct amdgpu_device *adev = drm_to_adev(dev);
5111
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5112

5113
	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5114 5115
		return -ENOTSUPP;

5116
	if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt)
5117 5118
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

5119
	return amdgpu_dpm_baco_enter(adev);
5120 5121 5122 5123
}

int amdgpu_device_baco_exit(struct drm_device *dev)
{
5124
	struct amdgpu_device *adev = drm_to_adev(dev);
5125
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5126
	int ret = 0;
5127

5128
	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5129 5130
		return -ENOTSUPP;

5131 5132 5133
	ret = amdgpu_dpm_baco_exit(adev);
	if (ret)
		return ret;
5134

5135
	if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt)
5136 5137 5138
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

	return 0;
5139
}
5140

5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154
static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev)
{
	int i;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		cancel_delayed_work_sync(&ring->sched.work_tdr);
	}
}

5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167
/**
 * amdgpu_pci_error_detected - Called when a PCI error is detected.
 * @pdev: PCI device struct
 * @state: PCI channel state
 *
 * Description: Called when a PCI error is detected.
 *
 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
 */
pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5168
	int i;
5169 5170 5171

	DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);

5172 5173 5174 5175 5176
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		DRM_WARN("No support for XGMI hive yet...");
		return PCI_ERS_RESULT_DISCONNECT;
	}

5177 5178 5179
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
5180
	/* Fatal error, prepare for slot reset */
5181 5182
	case pci_channel_io_frozen:
		/*
5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203
		 * Cancel and wait for all TDRs in progress if failing to
		 * set  adev->in_gpu_reset in amdgpu_device_lock_adev
		 *
		 * Locking adev->reset_sem will prevent any external access
		 * to GPU during PCI error recovery
		 */
		while (!amdgpu_device_lock_adev(adev, NULL))
			amdgpu_cancel_all_tdr(adev);

		/*
		 * Block any work scheduling as we do for regular GPU reset
		 * for the duration of the recovery
		 */
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			drm_sched_stop(&ring->sched, NULL);
		}
5204
		atomic_inc(&adev->gpu_reset_counter);
5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
		/* Permanent error, prepare for device removal */
		return PCI_ERS_RESULT_DISCONNECT;
	}

	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
 * @pdev: pointer to PCI device
 */
pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
{

	DRM_INFO("PCI error: mmio enabled callback!!\n");

	/* TODO - dump whatever for debugging purposes */

	/* This called only if amdgpu_pci_error_detected returns
	 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
	 * works, no need to reset slot.
	 */

	return PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
 * @pdev: PCI device struct
 *
 * Description: This routine is called by the pci error recovery
 * code after the PCI slot has been reset, just before we
 * should resume normal operations.
 */
pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5245
	int r, i;
5246
	struct amdgpu_reset_context reset_context;
5247
	u32 memsize;
5248
	struct list_head device_list;
5249 5250 5251

	DRM_INFO("PCI error: slot reset callback!!\n");

5252 5253
	memset(&reset_context, 0, sizeof(reset_context));

5254
	INIT_LIST_HEAD(&device_list);
5255
	list_add_tail(&adev->reset_list, &device_list);
5256

5257 5258 5259
	/* wait for asic to come out of reset */
	msleep(500);

5260
	/* Restore PCI confspace */
5261
	amdgpu_device_load_pci_state(pdev);
5262

5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275
	/* confirm  ASIC came out of reset */
	for (i = 0; i < adev->usec_timeout; i++) {
		memsize = amdgpu_asic_get_config_memsize(adev);

		if (memsize != 0xffffffff)
			break;
		udelay(1);
	}
	if (memsize == 0xffffffff) {
		r = -ETIME;
		goto out;
	}

5276 5277 5278 5279 5280
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);

5281
	adev->in_pci_err_recovery = true;
5282
	r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5283
	adev->in_pci_err_recovery = false;
5284 5285 5286
	if (r)
		goto out;

5287
	r = amdgpu_do_asic_reset(&device_list, &reset_context);
5288 5289 5290

out:
	if (!r) {
5291 5292 5293
		if (amdgpu_device_cache_pci_state(adev->pdev))
			pci_restore_state(adev->pdev);

5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307
		DRM_INFO("PCIe error recovery succeeded\n");
	} else {
		DRM_ERROR("PCIe error recovery failed, err:%d", r);
		amdgpu_device_unlock_adev(adev);
	}

	return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_resume() - resume normal ops after PCI reset
 * @pdev: pointer to PCI device
 *
 * Called when the error recovery driver tells us that its
5308
 * OK to resume normal operation.
5309 5310 5311 5312 5313
 */
void amdgpu_pci_resume(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5314
	int i;
5315 5316 5317


	DRM_INFO("PCI error: resume callback!!\n");
5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;


		drm_sched_resubmit_jobs(&ring->sched);
		drm_sched_start(&ring->sched, true);
	}

	amdgpu_device_unlock_adev(adev);
5331
}
5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378

bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	r = pci_save_state(pdev);
	if (!r) {
		kfree(adev->pci_state);

		adev->pci_state = pci_store_saved_state(pdev);

		if (!adev->pci_state) {
			DRM_ERROR("Failed to store PCI saved state");
			return false;
		}
	} else {
		DRM_WARN("Failed to save PCI state, err:%d\n", r);
		return false;
	}

	return true;
}

bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	if (!adev->pci_state)
		return false;

	r = pci_load_saved_state(pdev, adev->pci_state);

	if (!r) {
		pci_restore_state(pdev);
	} else {
		DRM_WARN("Failed to load PCI state, err:%d\n", r);
		return false;
	}

	return true;
}