amdgpu_device.c 74.0 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/kthread.h>
A
Alex Deucher 已提交
29 30 31 32
#include <linux/console.h>
#include <linux/slab.h>
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
33
#include <drm/drm_atomic_helper.h>
A
Alex Deucher 已提交
34 35 36 37 38
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
39
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
40 41 42
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
43
#include "amdgpu_atomfirmware.h"
44
#include "amd_pcie.h"
K
Ken Wang 已提交
45 46 47
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
48 49 50
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
51
#include "vi.h"
52
#include "soc15.h"
A
Alex Deucher 已提交
53
#include "bif/bif_4_1_d.h"
54
#include <linux/pci.h>
55
#include <linux/firmware.h>
56
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
57

58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
60

61
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
62
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
63

64 65
#define AMDGPU_RESUME_MS		2000

A
Alex Deucher 已提交
66
static const char *amdgpu_asic_name[] = {
67 68 69 70 71
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
72 73 74 75 76 77 78
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
79
	"FIJI",
A
Alex Deucher 已提交
80
	"CARRIZO",
S
Samuel Li 已提交
81
	"STONEY",
82 83
	"POLARIS10",
	"POLARIS11",
84
	"POLARIS12",
K
Ken Wang 已提交
85
	"VEGA10",
86
	"RAVEN",
A
Alex Deucher 已提交
87 88 89 90 91 92 93
	"LAST",
};

bool amdgpu_device_is_px(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;

94
	if (adev->flags & AMD_IS_PX)
A
Alex Deucher 已提交
95 96 97 98 99 100 101 102
		return true;
	return false;
}

/*
 * MMIO register access helper functions.
 */
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
103
			uint32_t acc_flags)
A
Alex Deucher 已提交
104
{
105 106
	uint32_t ret;

107
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
108 109
		return amdgpu_virt_kiq_rreg(adev, reg);

M
Monk Liu 已提交
110
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
111
		ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
A
Alex Deucher 已提交
112 113 114 115 116 117 118 119
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
120 121
	trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
	return ret;
A
Alex Deucher 已提交
122 123 124
}

void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
125
		    uint32_t acc_flags)
A
Alex Deucher 已提交
126
{
127
	trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
128

129 130 131 132
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}

133
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
134 135
		return amdgpu_virt_kiq_wreg(adev, reg, v);

M
Monk Liu 已提交
136
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
A
Alex Deucher 已提交
137 138 139 140 141 142 143 144 145
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
146 147 148 149

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
150 151 152 153 154 155 156 157 158 159 160 161 162 163
}

u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
{
	if ((reg * 4) < adev->rio_mem_size)
		return ioread32(adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		return ioread32(adev->rio_mem + (mmMM_DATA * 4));
	}
}

void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
164 165 166
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}
A
Alex Deucher 已提交
167 168 169 170 171 172 173

	if ((reg * 4) < adev->rio_mem_size)
		iowrite32(v, adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
	}
174 175 176 177

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

A
Alex Deucher 已提交
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

330
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
331
{
332 333 334 335 336
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
337 338
}

339
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
340
{
341
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
342 343 344
}

/**
345
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
346 347 348 349 350 351 352 353
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
354 355 356
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
			tmp |= or_mask;
		}
		WREG32(reg, tmp);
	}
}

380
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
381 382 383 384 385 386 387 388
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

/*
 * GPU doorbell aperture helpers function.
 */
/**
389
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
390 391 392 393 394 395
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
396
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
397
{
398 399 400 401 402 403 404 405 406
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

407 408 409
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

A
Alex Deucher 已提交
410 411 412 413
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

414
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
A
Alex Deucher 已提交
415 416 417 418
					     AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

419 420 421 422
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
423 424 425 426 427 428
		return -ENOMEM;

	return 0;
}

/**
429
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
430 431 432 433 434
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
435
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
436 437 438 439 440
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

441

A
Alex Deucher 已提交
442 443

/*
444
 * amdgpu_device_wb_*()
445
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
446
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
447 448 449
 */

/**
450
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
451 452 453 454 455 456
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
457
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
458 459
{
	if (adev->wb.wb_obj) {
460 461 462
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
463 464 465 466 467
		adev->wb.wb_obj = NULL;
	}
}

/**
468
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
469 470 471
 *
 * @adev: amdgpu_device pointer
 *
472
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
473 474 475
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
476
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
477 478 479 480
{
	int r;

	if (adev->wb.wb_obj == NULL) {
481 482
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
483 484 485
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
486 487 488 489 490 491 492 493 494
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
H
Huang Rui 已提交
495
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
A
Alex Deucher 已提交
496 497 498 499 500 501
	}

	return 0;
}

/**
502
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
503 504 505 506 507 508 509
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
510
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
511 512 513
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

514
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
515
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
516
		*wb = offset << 3; /* convert to dw offset */
517 518 519 520 521 522
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
523
/**
524
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
525 526 527 528 529 530
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
531
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
532 533
{
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
534
		__clear_bit(wb >> 3, adev->wb.used);
A
Alex Deucher 已提交
535 536 537
}

/**
538
 * amdgpu_device_vram_location - try to find VRAM location
A
Alex Deucher 已提交
539 540 541 542
 * @adev: amdgpu device structure holding all necessary informations
 * @mc: memory controller structure holding memory informations
 * @base: base address at which to put VRAM
 *
543
 * Function will try to place VRAM at base address provided
544
 * as parameter.
A
Alex Deucher 已提交
545
 */
546
void amdgpu_device_vram_location(struct amdgpu_device *adev,
547
				 struct amdgpu_gmc *mc, u64 base)
A
Alex Deucher 已提交
548 549 550 551 552 553 554 555 556 557 558 559 560
{
	uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;

	mc->vram_start = base;
	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
	if (limit && limit < mc->real_vram_size)
		mc->real_vram_size = limit;
	dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
			mc->mc_vram_size >> 20, mc->vram_start,
			mc->vram_end, mc->real_vram_size >> 20);
}

/**
561
 * amdgpu_device_gart_location - try to find GTT location
A
Alex Deucher 已提交
562 563 564 565 566 567 568 569 570 571
 * @adev: amdgpu device structure holding all necessary informations
 * @mc: memory controller structure holding memory informations
 *
 * Function will place try to place GTT before or after VRAM.
 *
 * If GTT size is bigger than space left then we ajust GTT size.
 * Thus function will never fails.
 *
 * FIXME: when reducing GTT size align new size on power of 2.
 */
572
void amdgpu_device_gart_location(struct amdgpu_device *adev,
573
				 struct amdgpu_gmc *mc)
A
Alex Deucher 已提交
574 575 576
{
	u64 size_af, size_bf;

577
	size_af = adev->gmc.mc_mask - mc->vram_end;
578
	size_bf = mc->vram_start;
A
Alex Deucher 已提交
579
	if (size_bf > size_af) {
580
		if (mc->gart_size > size_bf) {
A
Alex Deucher 已提交
581
			dev_warn(adev->dev, "limiting GTT\n");
582
			mc->gart_size = size_bf;
A
Alex Deucher 已提交
583
		}
584
		mc->gart_start = 0;
A
Alex Deucher 已提交
585
	} else {
586
		if (mc->gart_size > size_af) {
A
Alex Deucher 已提交
587
			dev_warn(adev->dev, "limiting GTT\n");
588
			mc->gart_size = size_af;
A
Alex Deucher 已提交
589
		}
590 591 592 593
		/* VCE doesn't like it when BOs cross a 4GB segment, so align
		 * the GART base on a 4GB boundary as well.
		 */
		mc->gart_start = ALIGN(mc->vram_end + 1, 0x100000000ULL);
A
Alex Deucher 已提交
594
	}
595
	mc->gart_end = mc->gart_start + mc->gart_size - 1;
A
Alex Deucher 已提交
596
	dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
597
			mc->gart_size >> 20, mc->gart_start, mc->gart_end);
A
Alex Deucher 已提交
598 599
}

600 601 602 603 604 605 606 607 608 609 610
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
611
	u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size);
612
	u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
613 614 615
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
616 617 618
	u16 cmd;
	int r;

619 620 621 622
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

623 624 625 626 627 628
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
629
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
630 631 632 633 634 635 636 637
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

638 639 640 641 642 643
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
644
	amdgpu_device_doorbell_fini(adev);
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
661
	r = amdgpu_device_doorbell_init(adev);
662 663 664 665 666 667 668
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
669

A
Alex Deucher 已提交
670 671 672 673
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
674
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
675 676 677
 *
 * @adev: amdgpu_device pointer
 *
678 679 680
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
681
 */
A
Alex Deucher 已提交
682
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
683 684 685
{
	uint32_t reg;

686 687 688 689
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
690 691 692 693
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
694 695 696 697 698 699 700 701 702 703
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
704 705
			if (fw_ver < 0x00160e00)
				return true;
706 707
		}
	}
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724

	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
725 726
}

A
Alex Deucher 已提交
727 728
/* if we get transitioned to only one device, take VGA back */
/**
729
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
730 731 732 733 734 735 736
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
737
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
738 739 740 741 742 743 744 745 746 747
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

748
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
749 750 751 752
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
753 754
	if (amdgpu_vm_block_size == -1)
		return;
755

756
	if (amdgpu_vm_block_size < 9) {
757 758
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
759
		amdgpu_vm_block_size = -1;
760 761 762
	}
}

763
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
764
{
765 766 767 768
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

769 770 771
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
772
		amdgpu_vm_size = -1;
773 774 775
	}
}

A
Alex Deucher 已提交
776
/**
777
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
778 779 780 781 782 783
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
784
static void amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
785
{
786 787 788 789
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
790
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
791 792 793 794
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
795

796
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
797 798 799
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
800
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
801 802
	}

803
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
804
		/* gtt size must be greater or equal to 32M */
805 806 807
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
808 809
	}

810 811 812 813 814 815 816
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

817
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
818

819
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
820

821
	if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
822
	    !is_power_of_2(amdgpu_vram_page_split))) {
C
Christian König 已提交
823 824 825 826
		dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
			 amdgpu_vram_page_split);
		amdgpu_vram_page_split = 1024;
	}
827 828 829 830 831

	if (amdgpu_lockup_timeout == 0) {
		dev_warn(adev->dev, "lockup_timeout msut be > 0, adjusting to 10000\n");
		amdgpu_lockup_timeout = 10000;
	}
A
Alex Deucher 已提交
832 833 834 835 836 837
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
838
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
839 840 841 842 843 844 845 846 847 848 849 850
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
		return;

	if (state == VGA_SWITCHEROO_ON) {
851
		pr_info("amdgpu: switched on\n");
A
Alex Deucher 已提交
852 853 854
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

855
		amdgpu_device_resume(dev, true, true);
A
Alex Deucher 已提交
856 857 858 859

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
		drm_kms_helper_poll_enable(dev);
	} else {
860
		pr_info("amdgpu: switched off\n");
A
Alex Deucher 已提交
861 862
		drm_kms_helper_poll_disable(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
863
		amdgpu_device_suspend(dev, true, true);
A
Alex Deucher 已提交
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
	return dev->open_count == 0;
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

895 896 897
int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev,
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
898 899 900 901
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
902
		if (!adev->ip_blocks[i].status.valid)
903
			continue;
904 905 906 907 908 909 910 911 912
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
913 914 915 916
	}
	return r;
}

917 918 919
int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev,
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
920 921 922 923
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
924
		if (!adev->ip_blocks[i].status.valid)
925
			continue;
926 927 928 929 930 931 932 933 934
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
935 936 937 938
	}
	return r;
}

939 940
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
941 942 943 944 945 946 947 948 949 950 951
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

952 953
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
954 955 956 957
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
958
		if (!adev->ip_blocks[i].status.valid)
959
			continue;
960 961
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
962 963 964 965 966 967 968 969 970
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

971 972
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
973 974 975 976
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
977
		if (!adev->ip_blocks[i].status.valid)
978
			continue;
979 980
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
981 982 983 984 985
	}
	return true;

}

986 987 988
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
989 990 991 992
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
993
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
994 995 996 997 998 999
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1000
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1001 1002
 *
 * @adev: amdgpu_device pointer
1003
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1004 1005 1006 1007 1008 1009
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1010 1011 1012
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1013
{
1014
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1015

1016 1017 1018
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1019 1020 1021 1022 1023
		return 0;

	return 1;
}

1024
/**
1025
 * amdgpu_device_ip_block_add
1026 1027 1028 1029 1030 1031 1032
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1033 1034
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1035 1036 1037 1038
{
	if (!ip_block_version)
		return -EINVAL;

1039 1040 1041
	DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
		  ip_block_version->funcs->name);

1042 1043 1044 1045 1046
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1047
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1048 1049 1050 1051 1052 1053
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
		struct drm_device *ddev = adev->ddev;
		const char *pci_address_name = pci_name(ddev->pdev);
1054
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1055 1056 1057

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1058 1059
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1060 1061
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1062 1063 1064
				long num_crtc;
				int res = -1;

1065
				adev->enable_virtual_display = true;
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1080 1081 1082 1083
				break;
			}
		}

1084 1085 1086
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1087 1088 1089 1090 1091

		kfree(pciaddstr);
	}
}

1092 1093 1094 1095 1096 1097 1098
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
	char fw_name[30];
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1099 1100
	adev->firmware.gpu_info_fw = NULL;

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	switch (adev->asic_type) {
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1129 1130 1131
	case CHIP_RAVEN:
		chip_name = "raven";
		break;
1132 1133 1134
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1135
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1136 1137 1138 1139 1140 1141
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1142
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1143 1144 1145 1146 1147 1148 1149
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1150
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1151 1152 1153 1154 1155 1156
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1157
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1158 1159
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1160 1161 1162 1163
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1164
		adev->gfx.config.max_texture_channel_caches =
1165 1166 1167 1168 1169
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1170
		adev->gfx.config.double_offchip_lds_buf =
1171 1172
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1173 1174 1175 1176 1177
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1190
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1191
{
1192
	int i, r;
A
Alex Deucher 已提交
1193

1194
	amdgpu_device_enable_virtual_display(adev);
1195

A
Alex Deucher 已提交
1196
	switch (adev->asic_type) {
1197 1198
	case CHIP_TOPAZ:
	case CHIP_TONGA:
1199
	case CHIP_FIJI:
1200 1201
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1202
	case CHIP_POLARIS12:
1203
	case CHIP_CARRIZO:
1204 1205
	case CHIP_STONEY:
		if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1206 1207 1208 1209 1210 1211 1212 1213
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
K
Ken Wang 已提交
1214 1215 1216 1217 1218 1219
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
1220
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
1221 1222 1223 1224 1225
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
		if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
			adev->family = AMDGPU_FAMILY_CI;
		else
			adev->family = AMDGPU_FAMILY_KV;

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1242 1243 1244 1245 1246 1247
	case  CHIP_VEGA10:
	case  CHIP_RAVEN:
		if (adev->asic_type == CHIP_RAVEN)
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
1248 1249 1250 1251 1252

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
1253 1254 1255 1256 1257
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1258 1259 1260 1261
	r = amdgpu_device_parse_gpu_info_fw(adev);
	if (r)
		return r;

1262 1263
	amdgpu_amdkfd_device_probe(adev);

1264 1265 1266
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
1267
			return -EAGAIN;
1268 1269
	}

A
Alex Deucher 已提交
1270 1271
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1272 1273
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
1274
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1275
		} else {
1276 1277
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1278
				if (r == -ENOENT) {
1279
					adev->ip_blocks[i].status.valid = false;
1280
				} else if (r) {
1281 1282
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1283
					return r;
1284
				} else {
1285
					adev->ip_blocks[i].status.valid = true;
1286
				}
1287
			} else {
1288
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
1289 1290 1291 1292
			}
		}
	}

1293 1294 1295
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
1296 1297 1298
	return 0;
}

1299
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1300 1301 1302 1303
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1304
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1305
			continue;
1306
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1307
		if (r) {
1308 1309
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1310
			return r;
1311
		}
1312
		adev->ip_blocks[i].status.sw = true;
A
Alex Deucher 已提交
1313
		/* need to do gmc hw init early so we can allocate gpu mem */
1314
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1315
			r = amdgpu_device_vram_scratch_init(adev);
1316 1317
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
A
Alex Deucher 已提交
1318
				return r;
1319
			}
1320
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1321 1322
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
A
Alex Deucher 已提交
1323
				return r;
1324
			}
1325
			r = amdgpu_device_wb_init(adev);
1326
			if (r) {
1327
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
A
Alex Deucher 已提交
1328
				return r;
1329
			}
1330
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
1331 1332 1333 1334 1335 1336 1337 1338 1339

			/* right after GMC hw init, we create CSA */
			if (amdgpu_sriov_vf(adev)) {
				r = amdgpu_allocate_static_csa(adev);
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
					return r;
				}
			}
A
Alex Deucher 已提交
1340 1341 1342 1343
		}
	}

	for (i = 0; i < adev->num_ip_blocks; i++) {
1344
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
1345 1346
			continue;
		/* gmc hw init is done early */
1347
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
A
Alex Deucher 已提交
1348
			continue;
1349
		r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1350
		if (r) {
1351 1352
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1353
			return r;
1354
		}
1355
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
1356 1357
	}

1358
	amdgpu_amdkfd_device_init(adev);
1359 1360 1361 1362

	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, true);

A
Alex Deucher 已提交
1363 1364 1365
	return 0;
}

1366
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
1367 1368 1369 1370
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

1371
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
1372 1373 1374 1375 1376
{
	return !!memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM);
}

1377
static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1378 1379 1380 1381
{
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1382
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1383
			continue;
1384
		/* skip CG for VCE/UVD, it's handled specially */
1385 1386
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1387
			/* enable clockgating to save power */
1388 1389
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_GATE);
1390 1391
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1392
					  adev->ip_blocks[i].version->funcs->name, r);
1393 1394
				return r;
			}
1395
		}
A
Alex Deucher 已提交
1396
	}
1397 1398 1399
	return 0;
}

1400
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
{
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.late_initialized = true;
		}
	}

	mod_delayed_work(system_wq, &adev->late_init_work,
			msecs_to_jiffies(AMDGPU_RESUME_MS));
A
Alex Deucher 已提交
1420

1421
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
1422 1423 1424 1425

	return 0;
}

1426
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1427 1428 1429
{
	int i, r;

1430
	amdgpu_amdkfd_device_fini(adev);
1431 1432
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
1433
		if (!adev->ip_blocks[i].status.hw)
1434
			continue;
1435
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1436
			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
1437 1438
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
1439 1440
			if (r) {
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1441
					  adev->ip_blocks[i].version->funcs->name, r);
1442 1443
				return r;
			}
1444
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1445 1446 1447
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1448
					  adev->ip_blocks[i].version->funcs->name, r);
1449
			}
1450
			adev->ip_blocks[i].status.hw = false;
1451 1452 1453 1454
			break;
		}
	}

A
Alex Deucher 已提交
1455
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1456
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
1457
			continue;
1458
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
M
Monk Liu 已提交
1459
			amdgpu_free_static_csa(adev);
1460 1461
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
A
Alex Deucher 已提交
1462
		}
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473

		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
			adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
			if (r) {
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
1474
		}
1475

1476
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
1477
		/* XXX handle errors */
1478
		if (r) {
1479 1480
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1481
		}
1482

1483
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
1484 1485 1486
	}

	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1487
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
1488
			continue;
1489
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
1490
		/* XXX handle errors */
1491
		if (r) {
1492 1493
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1494
		}
1495 1496
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1497 1498
	}

M
Monk Liu 已提交
1499
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1500
		if (!adev->ip_blocks[i].status.late_initialized)
1501
			continue;
1502 1503 1504
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
1505 1506
	}

1507
	if (amdgpu_sriov_vf(adev))
1508 1509
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
1510

A
Alex Deucher 已提交
1511 1512 1513
	return 0;
}

1514
static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
1515 1516 1517
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, late_init_work.work);
1518
	amdgpu_device_ip_late_set_cg_state(adev);
1519 1520
}

1521
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1522 1523 1524
{
	int i, r;

1525 1526 1527
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

1528
	/* ungate SMC block first */
1529 1530
	r = amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
						   AMD_CG_STATE_UNGATE);
1531
	if (r) {
1532
		DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n", r);
1533 1534
	}

A
Alex Deucher 已提交
1535
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1536
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1537 1538
			continue;
		/* ungate blocks so that suspend can properly shut them down */
1539
		if (i != AMD_IP_BLOCK_TYPE_SMC) {
1540 1541
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
1542
			if (r) {
1543 1544
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
1545
			}
1546
		}
A
Alex Deucher 已提交
1547
		/* XXX handle errors */
1548
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
1549
		/* XXX handle errors */
1550
		if (r) {
1551 1552
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1553
		}
A
Alex Deucher 已提交
1554 1555
	}

1556 1557 1558
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

A
Alex Deucher 已提交
1559 1560 1561
	return 0;
}

1562
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
1563 1564 1565
{
	int i, r;

1566 1567 1568 1569 1570
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
		AMD_IP_BLOCK_TYPE_IH,
	};
1571

1572 1573 1574
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
1575

1576 1577 1578 1579 1580 1581 1582 1583 1584
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
			DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1585 1586 1587 1588 1589 1590
		}
	}

	return 0;
}

1591
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
1592 1593 1594
{
	int i, r;

1595 1596
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
M
Monk Liu 已提交
1597
		AMD_IP_BLOCK_TYPE_PSP,
1598 1599 1600
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
1601 1602
		AMD_IP_BLOCK_TYPE_UVD,
		AMD_IP_BLOCK_TYPE_VCE
1603
	};
1604

1605 1606 1607
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
1608

1609 1610 1611 1612 1613 1614 1615 1616 1617
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
			DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1618 1619 1620 1621 1622 1623
		}
	}

	return 0;
}

1624
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1625 1626 1627
{
	int i, r;

1628 1629 1630 1631 1632
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1633 1634 1635 1636 1637 1638 1639 1640
				adev->ip_blocks[i].version->type ==
				AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
1641 1642 1643 1644 1645 1646
		}
	}

	return 0;
}

1647
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1648 1649 1650 1651
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1652
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1653
			continue;
1654 1655 1656 1657
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
			continue;
1658
		r = adev->ip_blocks[i].version->funcs->resume(adev);
1659
		if (r) {
1660 1661
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1662
			return r;
1663
		}
A
Alex Deucher 已提交
1664 1665 1666 1667 1668
	}

	return 0;
}

1669
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
1670 1671 1672
{
	int r;

1673
	r = amdgpu_device_ip_resume_phase1(adev);
1674 1675
	if (r)
		return r;
1676
	r = amdgpu_device_ip_resume_phase2(adev);
1677 1678 1679 1680

	return r;
}

1681
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1682
{
M
Monk Liu 已提交
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
1694
	}
1695 1696
}

1697 1698 1699 1700 1701 1702
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
1703
	case CHIP_KAVERI:
1704 1705 1706 1707
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1708
	case CHIP_POLARIS12:
1709 1710 1711 1712 1713
	case CHIP_TONGA:
	case CHIP_FIJI:
#if defined(CONFIG_DRM_AMD_DC_PRE_VEGA)
		return amdgpu_dc != 0;
#endif
1714 1715 1716
	case CHIP_KABINI:
	case CHIP_MULLINS:
		return amdgpu_dc > 0;
1717 1718
	case CHIP_VEGA10:
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
1719
	case CHIP_RAVEN:
1720
#endif
1721
		return amdgpu_dc != 0;
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
#endif
	default:
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
 * @adev: amdgpu_device_pointer
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
X
Xiangliang Yu 已提交
1737 1738 1739
	if (amdgpu_sriov_vf(adev))
		return false;

1740 1741 1742
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

A
Alex Deucher 已提交
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @pdev: drm dev pointer
 * @pdev: pci dev pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags)
{
	int r, i;
	bool runtime = false;
1762
	u32 max_MBps;
A
Alex Deucher 已提交
1763 1764 1765 1766 1767 1768

	adev->shutdown = false;
	adev->dev = &pdev->dev;
	adev->ddev = ddev;
	adev->pdev = pdev;
	adev->flags = flags;
1769
	adev->asic_type = flags & AMD_ASIC_MASK;
A
Alex Deucher 已提交
1770
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1771
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
1772 1773 1774 1775 1776
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
1777
	adev->vm_manager.vm_pte_num_rings = 0;
1778
	adev->gmc.gmc_funcs = NULL;
1779
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1780
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
1781 1782 1783 1784 1785

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
1786 1787
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
1788 1789 1790 1791
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
1792 1793
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
1794 1795 1796
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

1797 1798 1799
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
1800 1801 1802 1803

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
	atomic_set(&adev->irq.ih.lock, 0);
1804
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
1805 1806 1807
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
1808
	mutex_init(&adev->gfx.pipe_reserve_mutex);
A
Alex Deucher 已提交
1809 1810
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
1811
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
1812
	hash_init(adev->mn_hash);
1813
	mutex_init(&adev->lock_reset);
A
Alex Deucher 已提交
1814

1815
	amdgpu_device_check_arguments(adev);
A
Alex Deucher 已提交
1816 1817 1818 1819 1820 1821

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
1822
	spin_lock_init(&adev->gc_cac_idx_lock);
1823
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
1824
	spin_lock_init(&adev->audio_endpt_idx_lock);
1825
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
1826

1827 1828 1829
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

1830 1831 1832
	INIT_LIST_HEAD(&adev->ring_lru_list);
	spin_lock_init(&adev->ring_lru_list_lock);

1833 1834
	INIT_DELAYED_WORK(&adev->late_init_work,
			  amdgpu_device_ip_late_init_func_handler);
1835

1836 1837
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
1838 1839 1840 1841 1842 1843 1844
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
1845 1846 1847 1848 1849 1850 1851 1852

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

1853
	/* doorbell bar mapping */
1854
	amdgpu_device_doorbell_init(adev);
A
Alex Deucher 已提交
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864

	/* io port mapping */
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
			adev->rio_mem_size = pci_resource_len(adev->pdev, i);
			adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
			break;
		}
	}
	if (adev->rio_mem == NULL)
1865
		DRM_INFO("PCI I/O BAR is not found.\n");
A
Alex Deucher 已提交
1866 1867

	/* early init functions */
1868
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
1869 1870 1871 1872 1873 1874
	if (r)
		return r;

	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
1875
	vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
A
Alex Deucher 已提交
1876

1877
	if (amdgpu_device_is_px(ddev))
A
Alex Deucher 已提交
1878
		runtime = true;
1879 1880 1881
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, runtime);
A
Alex Deucher 已提交
1882 1883 1884 1885
	if (runtime)
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);

	/* Read BIOS */
1886 1887 1888 1889
	if (!amdgpu_get_bios(adev)) {
		r = -EINVAL;
		goto failed;
	}
1890

A
Alex Deucher 已提交
1891
	r = amdgpu_atombios_init(adev);
1892 1893
	if (r) {
		dev_err(adev->dev, "amdgpu_atombios_init failed\n");
A
Alex Deucher 已提交
1894
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
1895
		goto failed;
1896
	}
A
Alex Deucher 已提交
1897

1898 1899
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
1900

A
Alex Deucher 已提交
1901
	/* Post card if necessary */
A
Alex Deucher 已提交
1902
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
1903
		if (!adev->bios) {
1904
			dev_err(adev->dev, "no vBIOS found\n");
1905 1906
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
1907
		}
1908
		DRM_INFO("GPU posting now...\n");
1909 1910 1911 1912 1913
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
1914 1915
	}

1916 1917 1918 1919 1920
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
1921
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
1922 1923 1924
			goto failed;
		}
	} else {
1925 1926 1927 1928
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
1929
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
1930
			goto failed;
1931 1932
		}
		/* init i2c buses */
1933 1934
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
1935
	}
A
Alex Deucher 已提交
1936 1937 1938

	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
1939 1940
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
1941
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
1942
		goto failed;
1943
	}
A
Alex Deucher 已提交
1944 1945 1946 1947

	/* init the mode config */
	drm_mode_config_init(adev->ddev);

1948
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
1949
	if (r) {
1950 1951 1952 1953 1954 1955
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
1956 1957 1958
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
1959 1960 1961
			r = -EAGAIN;
			goto failed;
		}
1962
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
1963
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
1964
		amdgpu_device_ip_fini(adev);
1965
		goto failed;
A
Alex Deucher 已提交
1966 1967 1968 1969
	}

	adev->accel_working = true;

1970 1971
	amdgpu_vm_check_compute_bug(adev);

1972 1973 1974 1975 1976 1977 1978 1979
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

A
Alex Deucher 已提交
1980 1981 1982
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
A
Alex Deucher 已提交
1983
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
1984
		goto failed;
A
Alex Deucher 已提交
1985 1986 1987 1988 1989 1990
	}

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);

1991 1992 1993
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

1994 1995
	amdgpu_fbdev_init(adev);

1996 1997 1998 1999
	r = amdgpu_pm_sysfs_init(adev);
	if (r)
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);

2000
	r = amdgpu_debugfs_gem_init(adev);
M
Monk Liu 已提交
2001
	if (r)
A
Alex Deucher 已提交
2002 2003 2004
		DRM_ERROR("registering gem debugfs failed (%d).\n", r);

	r = amdgpu_debugfs_regs_init(adev);
M
Monk Liu 已提交
2005
	if (r)
A
Alex Deucher 已提交
2006 2007
		DRM_ERROR("registering register debugfs failed (%d).\n", r);

2008
	r = amdgpu_debugfs_firmware_init(adev);
M
Monk Liu 已提交
2009
	if (r)
2010 2011
		DRM_ERROR("registering firmware debugfs failed (%d).\n", r);

2012
	r = amdgpu_debugfs_init(adev);
2013
	if (r)
2014
		DRM_ERROR("Creating debugfs files failed (%d).\n", r);
2015

A
Alex Deucher 已提交
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
2032
	r = amdgpu_device_ip_late_init(adev);
2033
	if (r) {
2034
		dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
A
Alex Deucher 已提交
2035
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2036
		goto failed;
2037
	}
A
Alex Deucher 已提交
2038 2039

	return 0;
2040 2041

failed:
2042
	amdgpu_vf_error_trans_all(adev);
2043 2044
	if (runtime)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
2045

2046
	return r;
A
Alex Deucher 已提交
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
void amdgpu_device_fini(struct amdgpu_device *adev)
{
	int r;

	DRM_INFO("amdgpu: finishing device.\n");
	adev->shutdown = true;
2063 2064
	if (adev->mode_info.mode_config_initialized)
		drm_crtc_force_disable_all(adev->ddev);
2065

A
Alex Deucher 已提交
2066 2067 2068
	amdgpu_ib_pool_fini(adev);
	amdgpu_fence_driver_fini(adev);
	amdgpu_fbdev_fini(adev);
2069
	r = amdgpu_device_ip_fini(adev);
2070 2071 2072 2073
	if (adev->firmware.gpu_info_fw) {
		release_firmware(adev->firmware.gpu_info_fw);
		adev->firmware.gpu_info_fw = NULL;
	}
A
Alex Deucher 已提交
2074
	adev->accel_working = false;
2075
	cancel_delayed_work_sync(&adev->late_init_work);
A
Alex Deucher 已提交
2076
	/* free i2c buses */
2077 2078
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
A
Alex Deucher 已提交
2079 2080 2081
	amdgpu_atombios_fini(adev);
	kfree(adev->bios);
	adev->bios = NULL;
2082 2083
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_unregister_client(adev->pdev);
2084 2085
	if (adev->flags & AMD_IS_PX)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
A
Alex Deucher 已提交
2086 2087 2088 2089 2090 2091
	vga_client_register(adev->pdev, NULL, NULL, NULL);
	if (adev->rio_mem)
		pci_iounmap(adev->pdev, adev->rio_mem);
	adev->rio_mem = NULL;
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
2092
	amdgpu_device_doorbell_fini(adev);
2093
	amdgpu_pm_sysfs_fini(adev);
A
Alex Deucher 已提交
2094 2095 2096 2097 2098 2099 2100 2101
	amdgpu_debugfs_regs_cleanup(adev);
}


/*
 * Suspend & resume.
 */
/**
2102
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
2103 2104 2105 2106 2107 2108 2109 2110
 *
 * @pdev: drm dev pointer
 * @state: suspend state
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
2111
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
A
Alex Deucher 已提交
2112 2113 2114 2115
{
	struct amdgpu_device *adev;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
2116
	int r;
A
Alex Deucher 已提交
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128

	if (dev == NULL || dev->dev_private == NULL) {
		return -ENODEV;
	}

	adev = dev->dev_private;

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	drm_kms_helper_poll_disable(dev);

2129 2130 2131 2132 2133 2134 2135
	if (!amdgpu_device_has_dc_support(adev)) {
		/* turn off display hw */
		drm_modeset_lock_all(dev);
		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
		}
		drm_modeset_unlock_all(dev);
A
Alex Deucher 已提交
2136 2137
	}

2138 2139
	amdgpu_amdkfd_suspend(adev);

2140
	/* unpin the front buffers and cursors */
A
Alex Deucher 已提交
2141
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2142
		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
A
Alex Deucher 已提交
2143 2144 2145
		struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
		struct amdgpu_bo *robj;

2146 2147
		if (amdgpu_crtc->cursor_bo) {
			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2148
			r = amdgpu_bo_reserve(aobj, true);
2149 2150 2151 2152 2153 2154
			if (r == 0) {
				amdgpu_bo_unpin(aobj);
				amdgpu_bo_unreserve(aobj);
			}
		}

A
Alex Deucher 已提交
2155 2156 2157 2158 2159 2160
		if (rfb == NULL || rfb->obj == NULL) {
			continue;
		}
		robj = gem_to_amdgpu_bo(rfb->obj);
		/* don't unpin kernel fb objects */
		if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2161
			r = amdgpu_bo_reserve(robj, true);
A
Alex Deucher 已提交
2162 2163 2164 2165 2166 2167 2168 2169 2170
			if (r == 0) {
				amdgpu_bo_unpin(robj);
				amdgpu_bo_unreserve(robj);
			}
		}
	}
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

2171
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
2172

2173
	r = amdgpu_device_ip_suspend(adev);
A
Alex Deucher 已提交
2174

2175 2176 2177 2178
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
2179 2180 2181 2182 2183 2184 2185
	amdgpu_bo_evict_vram(adev);

	pci_save_state(dev->pdev);
	if (suspend) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
J
jimqu 已提交
2186 2187 2188 2189
	} else {
		r = amdgpu_asic_reset(adev);
		if (r)
			DRM_ERROR("amdgpu asic reset failed\n");
A
Alex Deucher 已提交
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
	}

	if (fbcon) {
		console_lock();
		amdgpu_fbdev_set_suspend(adev, 1);
		console_unlock();
	}
	return 0;
}

/**
2201
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
2202 2203 2204 2205 2206 2207 2208
 *
 * @pdev: drm dev pointer
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
2209
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
A
Alex Deucher 已提交
2210 2211 2212
{
	struct drm_connector *connector;
	struct amdgpu_device *adev = dev->dev_private;
2213
	struct drm_crtc *crtc;
2214
	int r = 0;
A
Alex Deucher 已提交
2215 2216 2217 2218

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

J
jimqu 已提交
2219
	if (fbcon)
A
Alex Deucher 已提交
2220
		console_lock();
J
jimqu 已提交
2221

A
Alex Deucher 已提交
2222 2223 2224
	if (resume) {
		pci_set_power_state(dev->pdev, PCI_D0);
		pci_restore_state(dev->pdev);
J
jimqu 已提交
2225
		r = pci_enable_device(dev->pdev);
2226 2227
		if (r)
			goto unlock;
A
Alex Deucher 已提交
2228 2229 2230
	}

	/* post card */
A
Alex Deucher 已提交
2231
	if (amdgpu_device_need_post(adev)) {
J
jimqu 已提交
2232 2233 2234 2235
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r)
			DRM_ERROR("amdgpu asic init failed\n");
	}
A
Alex Deucher 已提交
2236

2237
	r = amdgpu_device_ip_resume(adev);
2238
	if (r) {
2239
		DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
2240
		goto unlock;
2241
	}
2242 2243
	amdgpu_fence_driver_resume(adev);

F
Flora Cui 已提交
2244 2245 2246 2247 2248
	if (resume) {
		r = amdgpu_ib_ring_tests(adev);
		if (r)
			DRM_ERROR("ib ring test failed (%d).\n", r);
	}
A
Alex Deucher 已提交
2249

2250
	r = amdgpu_device_ip_late_init(adev);
2251 2252
	if (r)
		goto unlock;
A
Alex Deucher 已提交
2253

2254 2255 2256 2257 2258 2259
	/* pin cursors */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->cursor_bo) {
			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2260
			r = amdgpu_bo_reserve(aobj, true);
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
			if (r == 0) {
				r = amdgpu_bo_pin(aobj,
						  AMDGPU_GEM_DOMAIN_VRAM,
						  &amdgpu_crtc->cursor_addr);
				if (r != 0)
					DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
				amdgpu_bo_unreserve(aobj);
			}
		}
	}
2271 2272 2273
	r = amdgpu_amdkfd_resume(adev);
	if (r)
		return r;
2274

A
Alex Deucher 已提交
2275 2276
	/* blat the mode back in */
	if (fbcon) {
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
		if (!amdgpu_device_has_dc_support(adev)) {
			/* pre DCE11 */
			drm_helper_resume_force_mode(dev);

			/* turn on display hw */
			drm_modeset_lock_all(dev);
			list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
				drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
			}
			drm_modeset_unlock_all(dev);
		} else {
			/*
			 * There is no equivalent atomic helper to turn on
			 * display, so we defined our own function for this,
			 * once suspend resume is supported by the atomic
			 * framework this will be reworked
			 */
			amdgpu_dm_display_resume(adev);
A
Alex Deucher 已提交
2295 2296 2297 2298
		}
	}

	drm_kms_helper_poll_enable(dev);
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311

	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
2312 2313 2314 2315
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
2316 2317 2318
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
A
Alex Deucher 已提交
2319

2320
	if (fbcon)
A
Alex Deucher 已提交
2321
		amdgpu_fbdev_set_suspend(adev, 0);
2322 2323 2324

unlock:
	if (fbcon)
A
Alex Deucher 已提交
2325 2326
		console_unlock();

2327
	return r;
A
Alex Deucher 已提交
2328 2329
}

2330
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
2331 2332 2333 2334
{
	int i;
	bool asic_hang = false;

2335 2336 2337
	if (amdgpu_sriov_vf(adev))
		return true;

2338
	for (i = 0; i < adev->num_ip_blocks; i++) {
2339
		if (!adev->ip_blocks[i].status.valid)
2340
			continue;
2341 2342 2343 2344 2345
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
			DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2346 2347 2348 2349 2350 2351
			asic_hang = true;
		}
	}
	return asic_hang;
}

2352
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
2353 2354 2355 2356
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2357
		if (!adev->ip_blocks[i].status.valid)
2358
			continue;
2359 2360 2361
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2362 2363 2364 2365 2366 2367 2368 2369
			if (r)
				return r;
		}
	}

	return 0;
}

2370
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
2371
{
2372 2373 2374
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2375
		if (!adev->ip_blocks[i].status.valid)
2376
			continue;
2377 2378 2379
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2380 2381
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2382
			if (adev->ip_blocks[i].status.hang) {
2383 2384 2385 2386
				DRM_INFO("Some block need full reset!\n");
				return true;
			}
		}
2387 2388 2389 2390
	}
	return false;
}

2391
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
2392 2393 2394 2395
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2396
		if (!adev->ip_blocks[i].status.valid)
2397
			continue;
2398 2399 2400
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2401 2402 2403 2404 2405 2406 2407 2408
			if (r)
				return r;
		}
	}

	return 0;
}

2409
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
2410 2411 2412 2413
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2414
		if (!adev->ip_blocks[i].status.valid)
2415
			continue;
2416 2417 2418
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2419 2420 2421 2422 2423 2424 2425
		if (r)
			return r;
	}

	return 0;
}

2426 2427 2428 2429
static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev,
						  struct amdgpu_ring *ring,
						  struct amdgpu_bo *bo,
						  struct dma_fence **fence)
2430 2431 2432 2433
{
	uint32_t domain;
	int r;

R
Roger.He 已提交
2434 2435 2436
	if (!bo->shadow)
		return 0;

2437
	r = amdgpu_bo_reserve(bo, true);
R
Roger.He 已提交
2438 2439 2440 2441 2442
	if (r)
		return r;
	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
	/* if bo has been evicted, then no need to recover */
	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2443 2444 2445 2446 2447 2448
		r = amdgpu_bo_validate(bo->shadow);
		if (r) {
			DRM_ERROR("bo validate failed!\n");
			goto err;
		}

R
Roger.He 已提交
2449
		r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2450
						 NULL, fence, true);
R
Roger.He 已提交
2451 2452 2453 2454 2455
		if (r) {
			DRM_ERROR("recover page table failed!\n");
			goto err;
		}
	}
2456
err:
R
Roger.He 已提交
2457 2458
	amdgpu_bo_unreserve(bo);
	return r;
2459 2460
}

2461
/*
2462
 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough
2463 2464
 *
 * @adev: amdgpu device pointer
2465
 * @reset_flags: output param tells caller the reset result
2466
 *
2467 2468 2469
 * attempt to do soft-reset or full-reset and reinitialize Asic
 * return 0 means successed otherwise failed
*/
2470 2471
static int amdgpu_device_reset(struct amdgpu_device *adev,
			       uint64_t* reset_flags)
2472
{
2473 2474
	bool need_full_reset, vram_lost = 0;
	int r;
2475

2476
	need_full_reset = amdgpu_device_ip_need_full_reset(adev);
2477

2478
	if (!need_full_reset) {
2479 2480 2481 2482
		amdgpu_device_ip_pre_soft_reset(adev);
		r = amdgpu_device_ip_soft_reset(adev);
		amdgpu_device_ip_post_soft_reset(adev);
		if (r || amdgpu_device_ip_check_soft_reset(adev)) {
2483 2484 2485
			DRM_INFO("soft reset failed, will fallback to full reset!\n");
			need_full_reset = true;
		}
2486

2487
	}
2488

2489
	if (need_full_reset) {
2490
		r = amdgpu_device_ip_suspend(adev);
2491

2492 2493 2494 2495
retry:
		r = amdgpu_asic_reset(adev);
		/* post card */
		amdgpu_atom_asic_init(adev->mode_info.atom_context);
2496

2497 2498
		if (!r) {
			dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2499
			r = amdgpu_device_ip_resume_phase1(adev);
2500 2501
			if (r)
				goto out;
2502

2503
			vram_lost = amdgpu_device_check_vram_lost(adev);
2504 2505 2506 2507 2508
			if (vram_lost) {
				DRM_ERROR("VRAM is lost!\n");
				atomic_inc(&adev->vram_lost_counter);
			}

2509 2510
			r = amdgpu_gtt_mgr_recover(
				&adev->mman.bdev.man[TTM_PL_TT]);
2511 2512 2513
			if (r)
				goto out;

2514
			r = amdgpu_device_ip_resume_phase2(adev);
2515 2516 2517 2518
			if (r)
				goto out;

			if (vram_lost)
2519
				amdgpu_device_fill_reset_magic(adev);
2520
		}
2521
	}
2522

2523 2524 2525 2526 2527 2528
out:
	if (!r) {
		amdgpu_irq_gpu_reset_resume_helper(adev);
		r = amdgpu_ib_ring_tests(adev);
		if (r) {
			dev_err(adev->dev, "ib ring test failed (%d).\n", r);
2529
			r = amdgpu_device_ip_suspend(adev);
2530 2531 2532 2533
			need_full_reset = true;
			goto retry;
		}
	}
2534

2535 2536 2537
	if (reset_flags) {
		if (vram_lost)
			(*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST;
2538

2539 2540
		if (need_full_reset)
			(*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET;
2541
	}
2542

2543 2544
	return r;
}
2545

2546
/*
2547
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
2548 2549 2550 2551 2552 2553 2554
 *
 * @adev: amdgpu device pointer
 * @reset_flags: output param tells caller the reset result
 *
 * do VF FLR and reinitialize Asic
 * return 0 means successed otherwise failed
*/
2555 2556 2557
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     uint64_t *reset_flags,
				     bool from_hypervisor)
2558 2559 2560 2561 2562 2563 2564 2565 2566
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
2567 2568

	/* Resume IP prior to SMC */
2569
	r = amdgpu_device_ip_reinit_early_sriov(adev);
2570 2571
	if (r)
		goto error;
2572 2573

	/* we need recover gart prior to run SMC/CP/SDMA resume */
2574
	amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
2575 2576

	/* now we are okay to resume SMC/CP/SDMA */
2577
	r = amdgpu_device_ip_reinit_late_sriov(adev);
2578 2579
	if (r)
		goto error;
2580 2581

	amdgpu_irq_gpu_reset_resume_helper(adev);
2582 2583
	r = amdgpu_ib_ring_tests(adev);
	if (r)
2584 2585
		dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);

2586
error:
2587 2588 2589
	/* release full control of GPU after ib test */
	amdgpu_virt_release_full_gpu(adev, true);

2590
	if (reset_flags) {
M
Monk Liu 已提交
2591 2592 2593 2594
		if (adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
			(*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST;
			atomic_inc(&adev->vram_lost_counter);
		}
2595

2596 2597
		/* VF FLR or hotlink reset is always full-reset */
		(*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET;
2598 2599 2600 2601 2602
	}

	return r;
}

A
Alex Deucher 已提交
2603
/**
2604
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
A
Alex Deucher 已提交
2605 2606
 *
 * @adev: amdgpu device pointer
2607
 * @job: which job trigger hang
2608
 * @force forces reset regardless of amdgpu_gpu_recovery
A
Alex Deucher 已提交
2609
 *
2610
 * Attempt to reset the GPU if it has hung (all asics).
A
Alex Deucher 已提交
2611 2612
 * Returns 0 for success or an error on failure.
 */
2613 2614
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job, bool force)
A
Alex Deucher 已提交
2615
{
2616
	struct drm_atomic_state *state = NULL;
2617 2618
	uint64_t reset_flags = 0;
	int i, r, resched;
2619

2620
	if (!force && !amdgpu_device_ip_check_soft_reset(adev)) {
2621 2622 2623
		DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
		return 0;
	}
A
Alex Deucher 已提交
2624

2625 2626 2627 2628 2629 2630
	if (!force && (amdgpu_gpu_recovery == 0 ||
			(amdgpu_gpu_recovery == -1  && !amdgpu_sriov_vf(adev)))) {
		DRM_INFO("GPU recovery disabled.\n");
		return 0;
	}

2631 2632
	dev_info(adev->dev, "GPU reset begin!\n");

2633
	mutex_lock(&adev->lock_reset);
2634
	atomic_inc(&adev->gpu_reset_counter);
2635
	adev->in_gpu_reset = 1;
A
Alex Deucher 已提交
2636

2637 2638
	/* block TTM */
	resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2639 2640 2641
	/* store modesetting */
	if (amdgpu_device_has_dc_support(adev))
		state = drm_atomic_helper_suspend(adev->ddev);
2642

2643 2644 2645 2646
	/* block scheduler */
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
2647
		if (!ring || !ring->sched.thread)
2648
			continue;
2649 2650 2651 2652 2653

		/* only focus on the ring hit timeout if &job not NULL */
		if (job && job->ring->idx != i)
			continue;

2654
		kthread_park(ring->sched.thread);
2655
		drm_sched_hw_job_reset(&ring->sched, &job->base);
2656

M
Monk Liu 已提交
2657 2658
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
2659
	}
A
Alex Deucher 已提交
2660

2661
	if (amdgpu_sriov_vf(adev))
2662
		r = amdgpu_device_reset_sriov(adev, &reset_flags, job ? false : true);
2663
	else
2664
		r = amdgpu_device_reset(adev, &reset_flags);
2665

A
Alex Deucher 已提交
2666
	if (!r) {
2667 2668
		if (((reset_flags & AMDGPU_RESET_INFO_FULLRESET) && !(adev->flags & AMD_IS_APU)) ||
			(reset_flags & AMDGPU_RESET_INFO_VRAM_LOST)) {
2669 2670
			struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
			struct amdgpu_bo *bo, *tmp;
2671
			struct dma_fence *fence = NULL, *next = NULL;
2672 2673 2674 2675

			DRM_INFO("recover vram bo from shadow\n");
			mutex_lock(&adev->shadow_list_lock);
			list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
M
Monk Liu 已提交
2676
				next = NULL;
2677
				amdgpu_device_recover_vram_from_shadow(adev, ring, bo, &next);
2678
				if (fence) {
2679
					r = dma_fence_wait(fence, false);
2680
					if (r) {
M
Monk Liu 已提交
2681
						WARN(r, "recovery from shadow isn't completed\n");
2682 2683 2684
						break;
					}
				}
2685

2686
				dma_fence_put(fence);
2687 2688 2689 2690
				fence = next;
			}
			mutex_unlock(&adev->shadow_list_lock);
			if (fence) {
2691
				r = dma_fence_wait(fence, false);
2692
				if (r)
M
Monk Liu 已提交
2693
					WARN(r, "recovery from shadow isn't completed\n");
2694
			}
2695
			dma_fence_put(fence);
2696
		}
2697

A
Alex Deucher 已提交
2698 2699
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = adev->rings[i];
C
Chunming Zhou 已提交
2700 2701

			if (!ring || !ring->sched.thread)
A
Alex Deucher 已提交
2702
				continue;
2703

2704 2705 2706 2707
			/* only focus on the ring hit timeout if &job not NULL */
			if (job && job->ring->idx != i)
				continue;

2708
			drm_sched_job_recovery(&ring->sched);
2709
			kthread_unpark(ring->sched.thread);
A
Alex Deucher 已提交
2710 2711 2712
		}
	} else {
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
			struct amdgpu_ring *ring = adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* only focus on the ring hit timeout if &job not NULL */
			if (job && job->ring->idx != i)
				continue;

			kthread_unpark(adev->rings[i]->sched.thread);
A
Alex Deucher 已提交
2723 2724 2725
		}
	}

2726
	if (amdgpu_device_has_dc_support(adev)) {
2727 2728
		if (drm_atomic_helper_resume(adev->ddev, state))
			dev_info(adev->dev, "drm resume failed:%d\n", r);
2729
		amdgpu_dm_display_resume(adev);
2730
	} else {
2731
		drm_helper_resume_force_mode(adev->ddev);
2732
	}
A
Alex Deucher 已提交
2733 2734

	ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2735

2736
	if (r) {
A
Alex Deucher 已提交
2737
		/* bad news, how to tell it to userspace ? */
2738 2739 2740 2741
		dev_info(adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter));
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
	} else {
		dev_info(adev->dev, "GPU reset(%d) successed!\n",atomic_read(&adev->gpu_reset_counter));
2742
	}
A
Alex Deucher 已提交
2743

2744
	amdgpu_vf_error_trans_all(adev);
2745 2746
	adev->in_gpu_reset = 0;
	mutex_unlock(&adev->lock_reset);
A
Alex Deucher 已提交
2747 2748 2749
	return r;
}

2750
void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
2751 2752 2753 2754
{
	u32 mask;
	int ret;

2755 2756
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2757

2758 2759
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2760

2761 2762 2763 2764 2765 2766
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2767
		return;
2768
	}
2769

2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
	if (adev->pm.pcie_gen_mask == 0) {
		ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
		if (!ret) {
			adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);

			if (mask & DRM_PCIE_SPEED_25)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
			if (mask & DRM_PCIE_SPEED_50)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
			if (mask & DRM_PCIE_SPEED_80)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
		} else {
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
		ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
		if (!ret) {
			switch (mask) {
			case 32:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 16:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 12:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 8:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 4:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 2:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 1:
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
		} else {
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2838 2839 2840
		}
	}
}
A
Alex Deucher 已提交
2841