amdgpu_device.c 78.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/kthread.h>
A
Alex Deucher 已提交
29 30 31 32
#include <linux/console.h>
#include <linux/slab.h>
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
33
#include <drm/drm_atomic_helper.h>
A
Alex Deucher 已提交
34 35 36 37 38
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
39
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
40 41 42
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
43
#include "amdgpu_atomfirmware.h"
44
#include "amd_pcie.h"
K
Ken Wang 已提交
45 46 47
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
48 49 50
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
51
#include "vi.h"
52
#include "soc15.h"
A
Alex Deucher 已提交
53
#include "bif/bif_4_1_d.h"
54
#include <linux/pci.h>
55
#include <linux/firmware.h>
56
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
57

58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
60

61
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
62
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
63

64 65
#define AMDGPU_RESUME_MS		2000

A
Alex Deucher 已提交
66
static const char *amdgpu_asic_name[] = {
67 68 69 70 71
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
72 73 74 75 76 77 78
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
79
	"FIJI",
A
Alex Deucher 已提交
80
	"CARRIZO",
S
Samuel Li 已提交
81
	"STONEY",
82 83
	"POLARIS10",
	"POLARIS11",
84
	"POLARIS12",
K
Ken Wang 已提交
85
	"VEGA10",
86
	"RAVEN",
A
Alex Deucher 已提交
87 88 89 90 91 92 93
	"LAST",
};

bool amdgpu_device_is_px(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;

94
	if (adev->flags & AMD_IS_PX)
A
Alex Deucher 已提交
95 96 97 98 99 100 101 102
		return true;
	return false;
}

/*
 * MMIO register access helper functions.
 */
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
103
			uint32_t acc_flags)
A
Alex Deucher 已提交
104
{
105 106
	uint32_t ret;

107
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
108 109
		return amdgpu_virt_kiq_rreg(adev, reg);

M
Monk Liu 已提交
110
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
111
		ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
A
Alex Deucher 已提交
112 113 114 115 116 117 118 119
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
120 121
	trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
	return ret;
A
Alex Deucher 已提交
122 123 124
}

void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
125
		    uint32_t acc_flags)
A
Alex Deucher 已提交
126
{
127
	trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
128

129 130 131 132
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}

133
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
134 135
		return amdgpu_virt_kiq_wreg(adev, reg, v);

M
Monk Liu 已提交
136
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
A
Alex Deucher 已提交
137 138 139 140 141 142 143 144 145
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
146 147 148 149

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
150 151 152 153 154 155 156 157 158 159 160 161 162 163
}

u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
{
	if ((reg * 4) < adev->rio_mem_size)
		return ioread32(adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		return ioread32(adev->rio_mem + (mmMM_DATA * 4));
	}
}

void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
164 165 166
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}
A
Alex Deucher 已提交
167 168 169 170 171 172 173

	if ((reg * 4) < adev->rio_mem_size)
		iowrite32(v, adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
	}
174 175 176 177

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

A
Alex Deucher 已提交
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

330
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
331
{
332 333 334 335 336
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
337 338
}

339
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
340
{
341
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
}

/**
 * amdgpu_program_register_sequence - program an array of registers.
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
void amdgpu_program_register_sequence(struct amdgpu_device *adev,
				      const u32 *registers,
				      const u32 array_size)
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
			tmp |= or_mask;
		}
		WREG32(reg, tmp);
	}
}

void amdgpu_pci_config_reset(struct amdgpu_device *adev)
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

/*
 * GPU doorbell aperture helpers function.
 */
/**
389
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
390 391 392 393 394 395
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
396
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
397
{
398 399 400 401 402 403 404 405 406
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

407 408 409
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

A
Alex Deucher 已提交
410 411 412 413
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

414
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
A
Alex Deucher 已提交
415 416 417 418
					     AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

419 420 421 422
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
423 424 425 426 427 428
		return -ENOMEM;

	return 0;
}

/**
429
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
430 431 432 433 434
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
435
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

/**
 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
 *                                setup amdkfd
 *
 * @adev: amdgpu_device pointer
 * @aperture_base: output returning doorbell aperture base physical address
 * @aperture_size: output returning doorbell aperture size in bytes
 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
 *
 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
 * takes doorbells required for its own rings and reports the setup to amdkfd.
 * amdgpu reserved doorbells are at the start of the doorbell aperture.
 */
void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
				phys_addr_t *aperture_base,
				size_t *aperture_size,
				size_t *start_offset)
{
	/*
	 * The first num_doorbells are used by amdgpu.
	 * amdkfd takes whatever's left in the aperture.
	 */
	if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
		*aperture_base = adev->doorbell.base;
		*aperture_size = adev->doorbell.size;
		*start_offset = adev->doorbell.num_doorbells * sizeof(u32);
	} else {
		*aperture_base = 0;
		*aperture_size = 0;
		*start_offset = 0;
	}
}

/*
475
 * amdgpu_device_wb_*()
476
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
477
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
478 479 480
 */

/**
481
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
482 483 484 485 486 487
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
488
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
489 490
{
	if (adev->wb.wb_obj) {
491 492 493
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
494 495 496 497 498
		adev->wb.wb_obj = NULL;
	}
}

/**
499
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
500 501 502
 *
 * @adev: amdgpu_device pointer
 *
503
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
504 505 506
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
507
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
508 509 510 511
{
	int r;

	if (adev->wb.wb_obj == NULL) {
512 513
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
514 515 516
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
517 518 519 520 521 522 523 524 525
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
H
Huang Rui 已提交
526
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
A
Alex Deucher 已提交
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
	}

	return 0;
}

/**
 * amdgpu_wb_get - Allocate a wb entry
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

545
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
546
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
547
		*wb = offset << 3; /* convert to dw offset */
548 549 550 551 552 553
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
554 555 556 557 558 559 560 561 562 563 564
/**
 * amdgpu_wb_free - Free a wb entry
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
{
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
565
		__clear_bit(wb >> 3, adev->wb.used);
A
Alex Deucher 已提交
566 567 568 569 570 571 572 573
}

/**
 * amdgpu_vram_location - try to find VRAM location
 * @adev: amdgpu device structure holding all necessary informations
 * @mc: memory controller structure holding memory informations
 * @base: base address at which to put VRAM
 *
574
 * Function will try to place VRAM at base address provided
575
 * as parameter.
A
Alex Deucher 已提交
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
 */
void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
{
	uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;

	mc->vram_start = base;
	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
	if (limit && limit < mc->real_vram_size)
		mc->real_vram_size = limit;
	dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
			mc->mc_vram_size >> 20, mc->vram_start,
			mc->vram_end, mc->real_vram_size >> 20);
}

/**
591
 * amdgpu_gart_location - try to find GTT location
A
Alex Deucher 已提交
592 593 594 595 596 597 598 599 600 601
 * @adev: amdgpu device structure holding all necessary informations
 * @mc: memory controller structure holding memory informations
 *
 * Function will place try to place GTT before or after VRAM.
 *
 * If GTT size is bigger than space left then we ajust GTT size.
 * Thus function will never fails.
 *
 * FIXME: when reducing GTT size align new size on power of 2.
 */
602
void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
A
Alex Deucher 已提交
603 604 605
{
	u64 size_af, size_bf;

606 607
	size_af = adev->mc.mc_mask - mc->vram_end;
	size_bf = mc->vram_start;
A
Alex Deucher 已提交
608
	if (size_bf > size_af) {
609
		if (mc->gart_size > size_bf) {
A
Alex Deucher 已提交
610
			dev_warn(adev->dev, "limiting GTT\n");
611
			mc->gart_size = size_bf;
A
Alex Deucher 已提交
612
		}
613
		mc->gart_start = 0;
A
Alex Deucher 已提交
614
	} else {
615
		if (mc->gart_size > size_af) {
A
Alex Deucher 已提交
616
			dev_warn(adev->dev, "limiting GTT\n");
617
			mc->gart_size = size_af;
A
Alex Deucher 已提交
618
		}
619 620 621 622
		/* VCE doesn't like it when BOs cross a 4GB segment, so align
		 * the GART base on a 4GB boundary as well.
		 */
		mc->gart_start = ALIGN(mc->vram_end + 1, 0x100000000ULL);
A
Alex Deucher 已提交
623
	}
624
	mc->gart_end = mc->gart_start + mc->gart_size - 1;
A
Alex Deucher 已提交
625
	dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
626
			mc->gart_size >> 20, mc->gart_start, mc->gart_end);
A
Alex Deucher 已提交
627 628
}

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
void amdgpu_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
	amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
		NULL, &adev->fw_vram_usage.va);
}

/**
 * amdgpu_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev)
{
654
	struct ttm_operation_ctx ctx = { false, false };
655
	int r = 0;
656
	int i;
657
	u64 vram_size = adev->mc.visible_vram_size;
658 659 660
	u64 offset = adev->fw_vram_usage.start_offset;
	u64 size = adev->fw_vram_usage.size;
	struct amdgpu_bo *bo;
661 662 663 664 665 666 667 668

	adev->fw_vram_usage.va = NULL;
	adev->fw_vram_usage.reserved_bo = NULL;

	if (adev->fw_vram_usage.size > 0 &&
		adev->fw_vram_usage.size <= vram_size) {

		r = amdgpu_bo_create(adev, adev->fw_vram_usage.size,
669
			PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
670 671 672 673 674 675 676 677 678
			AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
			AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, NULL, NULL, 0,
			&adev->fw_vram_usage.reserved_bo);
		if (r)
			goto error_create;

		r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
		if (r)
			goto error_reserve;
679 680 681 682 683 684 685 686 687 688 689 690

		/* remove the original mem node and create a new one at the
		 * request position
		 */
		bo = adev->fw_vram_usage.reserved_bo;
		offset = ALIGN(offset, PAGE_SIZE);
		for (i = 0; i < bo->placement.num_placement; ++i) {
			bo->placements[i].fpfn = offset >> PAGE_SHIFT;
			bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
		}

		ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
691 692
		r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
				     &bo->tbo.mem, &ctx);
693 694 695
		if (r)
			goto error_pin;

696 697 698 699
		r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
			AMDGPU_GEM_DOMAIN_VRAM,
			adev->fw_vram_usage.start_offset,
			(adev->fw_vram_usage.start_offset +
M
Monk Liu 已提交
700
			adev->fw_vram_usage.size), NULL);
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
		if (r)
			goto error_pin;
		r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
			&adev->fw_vram_usage.va);
		if (r)
			goto error_kmap;

		amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
	}
	return r;

error_kmap:
	amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
error_pin:
	amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
error_reserve:
	amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
error_create:
	adev->fw_vram_usage.va = NULL;
	adev->fw_vram_usage.reserved_bo = NULL;
	return r;
}

724 725 726 727 728 729 730 731 732 733 734 735 736
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
	u64 space_needed = roundup_pow_of_two(adev->mc.real_vram_size);
	u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
737 738 739
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
740 741 742
	u16 cmd;
	int r;

743 744 745 746
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
		if (res && res->flags & IORESOURCE_MEM_64 &&
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

762 763 764 765 766 767
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
768
	amdgpu_device_doorbell_fini(adev);
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
785
	r = amdgpu_device_doorbell_init(adev);
786 787 788 789 790 791 792
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
793

A
Alex Deucher 已提交
794 795 796 797
/*
 * GPU helpers function.
 */
/**
798
 * amdgpu_need_post - check if the hw need post or not
A
Alex Deucher 已提交
799 800 801
 *
 * @adev: amdgpu_device pointer
 *
802 803 804
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
805
 */
806
bool amdgpu_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
807 808 809
{
	uint32_t reg;

810 811 812 813
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
814 815 816 817
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
818 819 820 821 822 823 824 825 826 827
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
828 829
			if (fw_ver < 0x00160e00)
				return true;
830 831
		}
	}
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848

	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
849 850
}

A
Alex Deucher 已提交
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
/**
 * amdgpu_dummy_page_init - init dummy page used by the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Allocate the dummy page used by the driver (all asics).
 * This dummy page is used by the driver as a filler for gart entries
 * when pages are taken out of the GART
 * Returns 0 on sucess, -ENOMEM on failure.
 */
int amdgpu_dummy_page_init(struct amdgpu_device *adev)
{
	if (adev->dummy_page.page)
		return 0;
	adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
	if (adev->dummy_page.page == NULL)
		return -ENOMEM;
	adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
		dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
		__free_page(adev->dummy_page.page);
		adev->dummy_page.page = NULL;
		return -ENOMEM;
	}
	return 0;
}

/**
 * amdgpu_dummy_page_fini - free dummy page used by the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Frees the dummy page used by the driver (all asics).
 */
void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
{
	if (adev->dummy_page.page == NULL)
		return;
	pci_unmap_page(adev->pdev, adev->dummy_page.addr,
			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	__free_page(adev->dummy_page.page);
	adev->dummy_page.page = NULL;
}

/* if we get transitioned to only one device, take VGA back */
/**
898
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
899 900 901 902 903 904 905
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
906
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
907 908 909 910 911 912 913 914 915 916
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

917
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
918 919 920 921
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
922 923
	if (amdgpu_vm_block_size == -1)
		return;
924

925
	if (amdgpu_vm_block_size < 9) {
926 927
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
928
		amdgpu_vm_block_size = -1;
929 930 931
	}
}

932
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
933
{
934 935 936 937
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

938 939 940
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
941
		amdgpu_vm_size = -1;
942 943 944
	}
}

A
Alex Deucher 已提交
945
/**
946
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
947 948 949 950 951 952
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
953
static void amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
954
{
955 956 957 958
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
959
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
960 961 962 963
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
964

965
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
966 967 968
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
969
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
970 971
	}

972
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
973
		/* gtt size must be greater or equal to 32M */
974 975 976
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
977 978
	}

979 980 981 982 983 984 985
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

986
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
987

988
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
989

990
	if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
991
	    !is_power_of_2(amdgpu_vram_page_split))) {
C
Christian König 已提交
992 993 994 995
		dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
			 amdgpu_vram_page_split);
		amdgpu_vram_page_split = 1024;
	}
996 997 998 999 1000

	if (amdgpu_lockup_timeout == 0) {
		dev_warn(adev->dev, "lockup_timeout msut be > 0, adjusting to 10000\n");
		amdgpu_lockup_timeout = 10000;
	}
A
Alex Deucher 已提交
1001 1002 1003 1004 1005 1006
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1007
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
		return;

	if (state == VGA_SWITCHEROO_ON) {
1020
		pr_info("amdgpu: switched on\n");
A
Alex Deucher 已提交
1021 1022 1023
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1024
		amdgpu_device_resume(dev, true, true);
A
Alex Deucher 已提交
1025 1026 1027 1028

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
		drm_kms_helper_poll_enable(dev);
	} else {
1029
		pr_info("amdgpu: switched off\n");
A
Alex Deucher 已提交
1030 1031
		drm_kms_helper_poll_disable(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1032
		amdgpu_device_suspend(dev, true, true);
A
Alex Deucher 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
	return dev->open_count == 0;
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1065 1066
				  enum amd_ip_block_type block_type,
				  enum amd_clockgating_state state)
A
Alex Deucher 已提交
1067 1068 1069 1070
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1071
		if (!adev->ip_blocks[i].status.valid)
1072
			continue;
1073 1074 1075 1076 1077 1078 1079 1080 1081
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1082 1083 1084 1085 1086
	}
	return r;
}

int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1087 1088
				  enum amd_ip_block_type block_type,
				  enum amd_powergating_state state)
A
Alex Deucher 已提交
1089 1090 1091 1092
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1093
		if (!adev->ip_blocks[i].status.valid)
1094
			continue;
1095 1096 1097 1098 1099 1100 1101 1102 1103
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1104 1105 1106 1107
	}
	return r;
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1120 1121 1122 1123 1124 1125
int amdgpu_wait_for_idle(struct amdgpu_device *adev,
			 enum amd_ip_block_type block_type)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1126
		if (!adev->ip_blocks[i].status.valid)
1127
			continue;
1128 1129
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

bool amdgpu_is_idle(struct amdgpu_device *adev,
		    enum amd_ip_block_type block_type)
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1145
		if (!adev->ip_blocks[i].status.valid)
1146
			continue;
1147 1148
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1149 1150 1151 1152 1153
	}
	return true;

}

1154 1155
struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
					     enum amd_ip_block_type type)
A
Alex Deucher 已提交
1156 1157 1158 1159
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1160
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1161 1162 1163 1164 1165 1166 1167 1168 1169
			return &adev->ip_blocks[i];

	return NULL;
}

/**
 * amdgpu_ip_block_version_cmp
 *
 * @adev: amdgpu_device pointer
1170
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1171 1172 1173 1174 1175 1176 1177
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
1178
				enum amd_ip_block_type type,
A
Alex Deucher 已提交
1179 1180
				u32 major, u32 minor)
{
1181
	struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
A
Alex Deucher 已提交
1182

1183 1184 1185
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1186 1187 1188 1189 1190
		return 0;

	return 1;
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
/**
 * amdgpu_ip_block_add
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
int amdgpu_ip_block_add(struct amdgpu_device *adev,
			const struct amdgpu_ip_block_version *ip_block_version)
{
	if (!ip_block_version)
		return -EINVAL;

1206 1207 1208
	DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
		  ip_block_version->funcs->name);

1209 1210 1211 1212 1213
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1214
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1215 1216 1217 1218 1219 1220
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
		struct drm_device *ddev = adev->ddev;
		const char *pci_address_name = pci_name(ddev->pdev);
1221
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1222 1223 1224

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1225 1226
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1227 1228
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1229 1230 1231
				long num_crtc;
				int res = -1;

1232
				adev->enable_virtual_display = true;
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1247 1248 1249 1250
				break;
			}
		}

1251 1252 1253
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1254 1255 1256 1257 1258

		kfree(pciaddstr);
	}
}

1259 1260 1261 1262 1263 1264 1265
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
	char fw_name[30];
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1266 1267
	adev->firmware.gpu_info_fw = NULL;

1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	switch (adev->asic_type) {
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1296 1297 1298
	case CHIP_RAVEN:
		chip_name = "raven";
		break;
1299 1300 1301
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1302
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1303 1304 1305 1306 1307 1308
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1309
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1310 1311 1312 1313 1314 1315 1316
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1317
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1318 1319 1320 1321 1322 1323
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1324
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1325 1326
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1327 1328 1329 1330
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1331
		adev->gfx.config.max_texture_channel_caches =
1332 1333 1334 1335 1336
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1337
		adev->gfx.config.double_offchip_lds_buf =
1338 1339
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1340 1341 1342 1343 1344
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1357
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1358
{
1359
	int i, r;
A
Alex Deucher 已提交
1360

1361
	amdgpu_device_enable_virtual_display(adev);
1362

A
Alex Deucher 已提交
1363
	switch (adev->asic_type) {
1364 1365
	case CHIP_TOPAZ:
	case CHIP_TONGA:
1366
	case CHIP_FIJI:
1367 1368
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1369
	case CHIP_POLARIS12:
1370
	case CHIP_CARRIZO:
1371 1372
	case CHIP_STONEY:
		if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1373 1374 1375 1376 1377 1378 1379 1380
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
K
Ken Wang 已提交
1381 1382 1383 1384 1385 1386
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
1387
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
1388 1389 1390 1391 1392
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
		if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
			adev->family = AMDGPU_FAMILY_CI;
		else
			adev->family = AMDGPU_FAMILY_KV;

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1409 1410 1411 1412 1413 1414
	case  CHIP_VEGA10:
	case  CHIP_RAVEN:
		if (adev->asic_type == CHIP_RAVEN)
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
1415 1416 1417 1418 1419

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
1420 1421 1422 1423 1424
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1425 1426 1427 1428
	r = amdgpu_device_parse_gpu_info_fw(adev);
	if (r)
		return r;

1429 1430
	amdgpu_amdkfd_device_probe(adev);

1431 1432 1433
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
1434
			return -EAGAIN;
1435 1436
	}

A
Alex Deucher 已提交
1437 1438
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1439 1440
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
1441
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1442
		} else {
1443 1444
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1445
				if (r == -ENOENT) {
1446
					adev->ip_blocks[i].status.valid = false;
1447
				} else if (r) {
1448 1449
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1450
					return r;
1451
				} else {
1452
					adev->ip_blocks[i].status.valid = true;
1453
				}
1454
			} else {
1455
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
1456 1457 1458 1459
			}
		}
	}

1460 1461 1462
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
1463 1464 1465
	return 0;
}

1466
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1467 1468 1469 1470
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1471
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1472
			continue;
1473
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1474
		if (r) {
1475 1476
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1477
			return r;
1478
		}
1479
		adev->ip_blocks[i].status.sw = true;
A
Alex Deucher 已提交
1480
		/* need to do gmc hw init early so we can allocate gpu mem */
1481
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1482
			r = amdgpu_device_vram_scratch_init(adev);
1483 1484
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
A
Alex Deucher 已提交
1485
				return r;
1486
			}
1487
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1488 1489
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
A
Alex Deucher 已提交
1490
				return r;
1491
			}
1492
			r = amdgpu_device_wb_init(adev);
1493
			if (r) {
1494
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
A
Alex Deucher 已提交
1495
				return r;
1496
			}
1497
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
1498 1499 1500 1501 1502 1503 1504 1505 1506

			/* right after GMC hw init, we create CSA */
			if (amdgpu_sriov_vf(adev)) {
				r = amdgpu_allocate_static_csa(adev);
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
					return r;
				}
			}
A
Alex Deucher 已提交
1507 1508 1509 1510
		}
	}

	for (i = 0; i < adev->num_ip_blocks; i++) {
1511
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
1512 1513
			continue;
		/* gmc hw init is done early */
1514
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
A
Alex Deucher 已提交
1515
			continue;
1516
		r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1517
		if (r) {
1518 1519
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1520
			return r;
1521
		}
1522
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
1523 1524
	}

1525
	amdgpu_amdkfd_device_init(adev);
1526 1527 1528 1529

	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, true);

A
Alex Deucher 已提交
1530 1531 1532
	return 0;
}

1533
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
1534 1535 1536 1537
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

1538
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
1539 1540 1541 1542 1543
{
	return !!memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM);
}

1544
static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1545 1546 1547 1548
{
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1549
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1550
			continue;
1551
		/* skip CG for VCE/UVD, it's handled specially */
1552 1553
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1554
			/* enable clockgating to save power */
1555 1556
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_GATE);
1557 1558
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1559
					  adev->ip_blocks[i].version->funcs->name, r);
1560 1561
				return r;
			}
1562
		}
A
Alex Deucher 已提交
1563
	}
1564 1565 1566
	return 0;
}

1567
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
{
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.late_initialized = true;
		}
	}

	mod_delayed_work(system_wq, &adev->late_init_work,
			msecs_to_jiffies(AMDGPU_RESUME_MS));
A
Alex Deucher 已提交
1587

1588
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
1589 1590 1591 1592

	return 0;
}

1593
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1594 1595 1596
{
	int i, r;

1597
	amdgpu_amdkfd_device_fini(adev);
1598 1599
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
1600
		if (!adev->ip_blocks[i].status.hw)
1601
			continue;
1602
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1603
			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
1604 1605
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
1606 1607
			if (r) {
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1608
					  adev->ip_blocks[i].version->funcs->name, r);
1609 1610
				return r;
			}
1611
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1612 1613 1614
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1615
					  adev->ip_blocks[i].version->funcs->name, r);
1616
			}
1617
			adev->ip_blocks[i].status.hw = false;
1618 1619 1620 1621
			break;
		}
	}

A
Alex Deucher 已提交
1622
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1623
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
1624
			continue;
1625
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
M
Monk Liu 已提交
1626
			amdgpu_free_static_csa(adev);
1627 1628
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
A
Alex Deucher 已提交
1629
		}
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640

		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
			adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
			if (r) {
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
1641
		}
1642

1643
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
1644
		/* XXX handle errors */
1645
		if (r) {
1646 1647
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1648
		}
1649

1650
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
1651 1652 1653
	}

	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1654
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
1655
			continue;
1656
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
1657
		/* XXX handle errors */
1658
		if (r) {
1659 1660
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1661
		}
1662 1663
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1664 1665
	}

M
Monk Liu 已提交
1666
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1667
		if (!adev->ip_blocks[i].status.late_initialized)
1668
			continue;
1669 1670 1671
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
1672 1673
	}

1674
	if (amdgpu_sriov_vf(adev))
1675 1676
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
1677

A
Alex Deucher 已提交
1678 1679 1680
	return 0;
}

1681
static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
1682 1683 1684
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, late_init_work.work);
1685
	amdgpu_device_ip_late_set_cg_state(adev);
1686 1687
}

1688
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1689 1690 1691
{
	int i, r;

1692 1693 1694
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

1695 1696 1697 1698 1699 1700 1701
	/* ungate SMC block first */
	r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
					 AMD_CG_STATE_UNGATE);
	if (r) {
		DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
	}

A
Alex Deucher 已提交
1702
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1703
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1704 1705
			continue;
		/* ungate blocks so that suspend can properly shut them down */
1706
		if (i != AMD_IP_BLOCK_TYPE_SMC) {
1707 1708
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
1709
			if (r) {
1710 1711
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
1712
			}
1713
		}
A
Alex Deucher 已提交
1714
		/* XXX handle errors */
1715
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
1716
		/* XXX handle errors */
1717
		if (r) {
1718 1719
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1720
		}
A
Alex Deucher 已提交
1721 1722
	}

1723 1724 1725
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

A
Alex Deucher 已提交
1726 1727 1728
	return 0;
}

1729
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
1730 1731 1732
{
	int i, r;

1733 1734 1735 1736 1737
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
		AMD_IP_BLOCK_TYPE_IH,
	};
1738

1739 1740 1741
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
1742

1743 1744 1745 1746 1747 1748 1749 1750 1751
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
			DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1752 1753 1754 1755 1756 1757
		}
	}

	return 0;
}

1758
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
1759 1760 1761
{
	int i, r;

1762 1763
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
M
Monk Liu 已提交
1764
		AMD_IP_BLOCK_TYPE_PSP,
1765 1766 1767
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
1768 1769
		AMD_IP_BLOCK_TYPE_UVD,
		AMD_IP_BLOCK_TYPE_VCE
1770
	};
1771

1772 1773 1774
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
1775

1776 1777 1778 1779 1780 1781 1782 1783 1784
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
			DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1785 1786 1787 1788 1789 1790
		}
	}

	return 0;
}

1791
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1792 1793 1794
{
	int i, r;

1795 1796 1797 1798 1799
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1800 1801 1802 1803 1804 1805 1806 1807
				adev->ip_blocks[i].version->type ==
				AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
1808 1809 1810 1811 1812 1813
		}
	}

	return 0;
}

1814
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1815 1816 1817 1818
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1819
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1820
			continue;
1821 1822 1823 1824
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
			continue;
1825
		r = adev->ip_blocks[i].version->funcs->resume(adev);
1826
		if (r) {
1827 1828
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1829
			return r;
1830
		}
A
Alex Deucher 已提交
1831 1832 1833 1834 1835
	}

	return 0;
}

1836
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
1837 1838 1839
{
	int r;

1840
	r = amdgpu_device_ip_resume_phase1(adev);
1841 1842
	if (r)
		return r;
1843
	r = amdgpu_device_ip_resume_phase2(adev);
1844 1845 1846 1847

	return r;
}

1848
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1849
{
M
Monk Liu 已提交
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
1861
	}
1862 1863
}

1864 1865 1866 1867 1868 1869
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
1870
	case CHIP_KAVERI:
1871 1872 1873 1874
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1875
	case CHIP_POLARIS12:
1876 1877 1878 1879 1880
	case CHIP_TONGA:
	case CHIP_FIJI:
#if defined(CONFIG_DRM_AMD_DC_PRE_VEGA)
		return amdgpu_dc != 0;
#endif
1881 1882 1883
	case CHIP_KABINI:
	case CHIP_MULLINS:
		return amdgpu_dc > 0;
1884 1885
	case CHIP_VEGA10:
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
1886
	case CHIP_RAVEN:
1887
#endif
1888
		return amdgpu_dc != 0;
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
#endif
	default:
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
 * @adev: amdgpu_device_pointer
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
X
Xiangliang Yu 已提交
1904 1905 1906
	if (amdgpu_sriov_vf(adev))
		return false;

1907 1908 1909
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

A
Alex Deucher 已提交
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @pdev: drm dev pointer
 * @pdev: pci dev pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags)
{
	int r, i;
	bool runtime = false;
1929
	u32 max_MBps;
A
Alex Deucher 已提交
1930 1931 1932 1933 1934 1935

	adev->shutdown = false;
	adev->dev = &pdev->dev;
	adev->ddev = ddev;
	adev->pdev = pdev;
	adev->flags = flags;
1936
	adev->asic_type = flags & AMD_ASIC_MASK;
A
Alex Deucher 已提交
1937
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1938
	adev->mc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
1939 1940 1941 1942 1943
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
1944
	adev->vm_manager.vm_pte_num_rings = 0;
A
Alex Deucher 已提交
1945
	adev->gart.gart_funcs = NULL;
1946
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1947
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
1948 1949 1950 1951 1952

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
1953 1954
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
1955 1956 1957 1958
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
1959 1960
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
1961 1962 1963
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

1964 1965 1966
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
1967 1968 1969 1970

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
	atomic_set(&adev->irq.ih.lock, 0);
1971
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
1972 1973 1974
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
1975
	mutex_init(&adev->gfx.pipe_reserve_mutex);
A
Alex Deucher 已提交
1976 1977
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
1978
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
1979
	hash_init(adev->mn_hash);
1980
	mutex_init(&adev->lock_reset);
A
Alex Deucher 已提交
1981

1982
	amdgpu_device_check_arguments(adev);
A
Alex Deucher 已提交
1983 1984 1985 1986 1987 1988

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
1989
	spin_lock_init(&adev->gc_cac_idx_lock);
1990
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
1991
	spin_lock_init(&adev->audio_endpt_idx_lock);
1992
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
1993

1994 1995 1996
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

1997 1998 1999
	INIT_LIST_HEAD(&adev->ring_lru_list);
	spin_lock_init(&adev->ring_lru_list_lock);

2000 2001
	INIT_DELAYED_WORK(&adev->late_init_work,
			  amdgpu_device_ip_late_init_func_handler);
2002

2003 2004
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
2005 2006 2007 2008 2009 2010 2011
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
2012 2013 2014 2015 2016 2017 2018 2019

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

2020
	/* doorbell bar mapping */
2021
	amdgpu_device_doorbell_init(adev);
A
Alex Deucher 已提交
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031

	/* io port mapping */
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
			adev->rio_mem_size = pci_resource_len(adev->pdev, i);
			adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
			break;
		}
	}
	if (adev->rio_mem == NULL)
2032
		DRM_INFO("PCI I/O BAR is not found.\n");
A
Alex Deucher 已提交
2033 2034

	/* early init functions */
2035
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
2036 2037 2038 2039 2040 2041
	if (r)
		return r;

	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
2042
	vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
A
Alex Deucher 已提交
2043 2044 2045

	if (amdgpu_runtime_pm == 1)
		runtime = true;
2046
	if (amdgpu_device_is_px(ddev))
A
Alex Deucher 已提交
2047
		runtime = true;
2048 2049 2050
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, runtime);
A
Alex Deucher 已提交
2051 2052 2053 2054
	if (runtime)
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);

	/* Read BIOS */
2055 2056 2057 2058
	if (!amdgpu_get_bios(adev)) {
		r = -EINVAL;
		goto failed;
	}
2059

A
Alex Deucher 已提交
2060
	r = amdgpu_atombios_init(adev);
2061 2062
	if (r) {
		dev_err(adev->dev, "amdgpu_atombios_init failed\n");
A
Alex Deucher 已提交
2063
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2064
		goto failed;
2065
	}
A
Alex Deucher 已提交
2066

2067 2068
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
2069

A
Alex Deucher 已提交
2070
	/* Post card if necessary */
2071
	if (amdgpu_need_post(adev)) {
A
Alex Deucher 已提交
2072
		if (!adev->bios) {
2073
			dev_err(adev->dev, "no vBIOS found\n");
2074 2075
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
2076
		}
2077
		DRM_INFO("GPU posting now...\n");
2078 2079 2080 2081 2082
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
2083 2084
	}

2085 2086 2087 2088 2089
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
2090
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2091 2092 2093
			goto failed;
		}
	} else {
2094 2095 2096 2097
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
2098
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2099
			goto failed;
2100 2101
		}
		/* init i2c buses */
2102 2103
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
2104
	}
A
Alex Deucher 已提交
2105 2106 2107

	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
2108 2109
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
2110
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2111
		goto failed;
2112
	}
A
Alex Deucher 已提交
2113 2114 2115 2116

	/* init the mode config */
	drm_mode_config_init(adev->ddev);

2117
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
2118
	if (r) {
2119 2120 2121 2122 2123 2124
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
2125 2126 2127
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
2128 2129 2130
			r = -EAGAIN;
			goto failed;
		}
2131
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
2132
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2133
		amdgpu_device_ip_fini(adev);
2134
		goto failed;
A
Alex Deucher 已提交
2135 2136 2137 2138
	}

	adev->accel_working = true;

2139 2140
	amdgpu_vm_check_compute_bug(adev);

2141 2142 2143 2144 2145 2146 2147 2148
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

A
Alex Deucher 已提交
2149 2150 2151
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
A
Alex Deucher 已提交
2152
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2153
		goto failed;
A
Alex Deucher 已提交
2154 2155 2156 2157 2158 2159
	}

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);

2160 2161 2162
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

2163 2164
	amdgpu_fbdev_init(adev);

2165 2166 2167 2168
	r = amdgpu_pm_sysfs_init(adev);
	if (r)
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);

2169
	r = amdgpu_debugfs_gem_init(adev);
M
Monk Liu 已提交
2170
	if (r)
A
Alex Deucher 已提交
2171 2172 2173
		DRM_ERROR("registering gem debugfs failed (%d).\n", r);

	r = amdgpu_debugfs_regs_init(adev);
M
Monk Liu 已提交
2174
	if (r)
A
Alex Deucher 已提交
2175 2176
		DRM_ERROR("registering register debugfs failed (%d).\n", r);

2177
	r = amdgpu_debugfs_firmware_init(adev);
M
Monk Liu 已提交
2178
	if (r)
2179 2180
		DRM_ERROR("registering firmware debugfs failed (%d).\n", r);

2181
	r = amdgpu_debugfs_init(adev);
2182
	if (r)
2183
		DRM_ERROR("Creating debugfs files failed (%d).\n", r);
2184

A
Alex Deucher 已提交
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
2201
	r = amdgpu_device_ip_late_init(adev);
2202
	if (r) {
2203
		dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
A
Alex Deucher 已提交
2204
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2205
		goto failed;
2206
	}
A
Alex Deucher 已提交
2207 2208

	return 0;
2209 2210

failed:
2211
	amdgpu_vf_error_trans_all(adev);
2212 2213
	if (runtime)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
2214

2215
	return r;
A
Alex Deucher 已提交
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
void amdgpu_device_fini(struct amdgpu_device *adev)
{
	int r;

	DRM_INFO("amdgpu: finishing device.\n");
	adev->shutdown = true;
2232 2233
	if (adev->mode_info.mode_config_initialized)
		drm_crtc_force_disable_all(adev->ddev);
2234

A
Alex Deucher 已提交
2235 2236 2237
	amdgpu_ib_pool_fini(adev);
	amdgpu_fence_driver_fini(adev);
	amdgpu_fbdev_fini(adev);
2238
	r = amdgpu_device_ip_fini(adev);
2239 2240 2241 2242
	if (adev->firmware.gpu_info_fw) {
		release_firmware(adev->firmware.gpu_info_fw);
		adev->firmware.gpu_info_fw = NULL;
	}
A
Alex Deucher 已提交
2243
	adev->accel_working = false;
2244
	cancel_delayed_work_sync(&adev->late_init_work);
A
Alex Deucher 已提交
2245
	/* free i2c buses */
2246 2247
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
A
Alex Deucher 已提交
2248 2249 2250
	amdgpu_atombios_fini(adev);
	kfree(adev->bios);
	adev->bios = NULL;
2251 2252
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_unregister_client(adev->pdev);
2253 2254
	if (adev->flags & AMD_IS_PX)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
A
Alex Deucher 已提交
2255 2256 2257 2258 2259 2260
	vga_client_register(adev->pdev, NULL, NULL, NULL);
	if (adev->rio_mem)
		pci_iounmap(adev->pdev, adev->rio_mem);
	adev->rio_mem = NULL;
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
2261
	amdgpu_device_doorbell_fini(adev);
2262
	amdgpu_pm_sysfs_fini(adev);
A
Alex Deucher 已提交
2263 2264 2265 2266 2267 2268 2269 2270
	amdgpu_debugfs_regs_cleanup(adev);
}


/*
 * Suspend & resume.
 */
/**
2271
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
2272 2273 2274 2275 2276 2277 2278 2279
 *
 * @pdev: drm dev pointer
 * @state: suspend state
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
2280
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
A
Alex Deucher 已提交
2281 2282 2283 2284
{
	struct amdgpu_device *adev;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
2285
	int r;
A
Alex Deucher 已提交
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297

	if (dev == NULL || dev->dev_private == NULL) {
		return -ENODEV;
	}

	adev = dev->dev_private;

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	drm_kms_helper_poll_disable(dev);

2298 2299 2300 2301 2302 2303 2304
	if (!amdgpu_device_has_dc_support(adev)) {
		/* turn off display hw */
		drm_modeset_lock_all(dev);
		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
		}
		drm_modeset_unlock_all(dev);
A
Alex Deucher 已提交
2305 2306
	}

2307 2308
	amdgpu_amdkfd_suspend(adev);

2309
	/* unpin the front buffers and cursors */
A
Alex Deucher 已提交
2310
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2311
		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
A
Alex Deucher 已提交
2312 2313 2314
		struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
		struct amdgpu_bo *robj;

2315 2316
		if (amdgpu_crtc->cursor_bo) {
			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2317
			r = amdgpu_bo_reserve(aobj, true);
2318 2319 2320 2321 2322 2323
			if (r == 0) {
				amdgpu_bo_unpin(aobj);
				amdgpu_bo_unreserve(aobj);
			}
		}

A
Alex Deucher 已提交
2324 2325 2326 2327 2328 2329
		if (rfb == NULL || rfb->obj == NULL) {
			continue;
		}
		robj = gem_to_amdgpu_bo(rfb->obj);
		/* don't unpin kernel fb objects */
		if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2330
			r = amdgpu_bo_reserve(robj, true);
A
Alex Deucher 已提交
2331 2332 2333 2334 2335 2336 2337 2338 2339
			if (r == 0) {
				amdgpu_bo_unpin(robj);
				amdgpu_bo_unreserve(robj);
			}
		}
	}
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

2340
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
2341

2342
	r = amdgpu_device_ip_suspend(adev);
A
Alex Deucher 已提交
2343

2344 2345 2346 2347
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
2348 2349 2350 2351 2352 2353 2354
	amdgpu_bo_evict_vram(adev);

	pci_save_state(dev->pdev);
	if (suspend) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
J
jimqu 已提交
2355 2356 2357 2358
	} else {
		r = amdgpu_asic_reset(adev);
		if (r)
			DRM_ERROR("amdgpu asic reset failed\n");
A
Alex Deucher 已提交
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
	}

	if (fbcon) {
		console_lock();
		amdgpu_fbdev_set_suspend(adev, 1);
		console_unlock();
	}
	return 0;
}

/**
2370
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
2371 2372 2373 2374 2375 2376 2377
 *
 * @pdev: drm dev pointer
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
2378
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
A
Alex Deucher 已提交
2379 2380 2381
{
	struct drm_connector *connector;
	struct amdgpu_device *adev = dev->dev_private;
2382
	struct drm_crtc *crtc;
2383
	int r = 0;
A
Alex Deucher 已提交
2384 2385 2386 2387

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

J
jimqu 已提交
2388
	if (fbcon)
A
Alex Deucher 已提交
2389
		console_lock();
J
jimqu 已提交
2390

A
Alex Deucher 已提交
2391 2392 2393
	if (resume) {
		pci_set_power_state(dev->pdev, PCI_D0);
		pci_restore_state(dev->pdev);
J
jimqu 已提交
2394
		r = pci_enable_device(dev->pdev);
2395 2396
		if (r)
			goto unlock;
A
Alex Deucher 已提交
2397 2398 2399
	}

	/* post card */
2400
	if (amdgpu_need_post(adev)) {
J
jimqu 已提交
2401 2402 2403 2404
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r)
			DRM_ERROR("amdgpu asic init failed\n");
	}
A
Alex Deucher 已提交
2405

2406
	r = amdgpu_device_ip_resume(adev);
2407
	if (r) {
2408
		DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
2409
		goto unlock;
2410
	}
2411 2412
	amdgpu_fence_driver_resume(adev);

F
Flora Cui 已提交
2413 2414 2415 2416 2417
	if (resume) {
		r = amdgpu_ib_ring_tests(adev);
		if (r)
			DRM_ERROR("ib ring test failed (%d).\n", r);
	}
A
Alex Deucher 已提交
2418

2419
	r = amdgpu_device_ip_late_init(adev);
2420 2421
	if (r)
		goto unlock;
A
Alex Deucher 已提交
2422

2423 2424 2425 2426 2427 2428
	/* pin cursors */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->cursor_bo) {
			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2429
			r = amdgpu_bo_reserve(aobj, true);
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
			if (r == 0) {
				r = amdgpu_bo_pin(aobj,
						  AMDGPU_GEM_DOMAIN_VRAM,
						  &amdgpu_crtc->cursor_addr);
				if (r != 0)
					DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
				amdgpu_bo_unreserve(aobj);
			}
		}
	}
2440 2441 2442
	r = amdgpu_amdkfd_resume(adev);
	if (r)
		return r;
2443

A
Alex Deucher 已提交
2444 2445
	/* blat the mode back in */
	if (fbcon) {
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
		if (!amdgpu_device_has_dc_support(adev)) {
			/* pre DCE11 */
			drm_helper_resume_force_mode(dev);

			/* turn on display hw */
			drm_modeset_lock_all(dev);
			list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
				drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
			}
			drm_modeset_unlock_all(dev);
		} else {
			/*
			 * There is no equivalent atomic helper to turn on
			 * display, so we defined our own function for this,
			 * once suspend resume is supported by the atomic
			 * framework this will be reworked
			 */
			amdgpu_dm_display_resume(adev);
A
Alex Deucher 已提交
2464 2465 2466 2467
		}
	}

	drm_kms_helper_poll_enable(dev);
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480

	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
2481 2482 2483 2484
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
2485 2486 2487
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
A
Alex Deucher 已提交
2488

2489
	if (fbcon)
A
Alex Deucher 已提交
2490
		amdgpu_fbdev_set_suspend(adev, 0);
2491 2492 2493

unlock:
	if (fbcon)
A
Alex Deucher 已提交
2494 2495
		console_unlock();

2496
	return r;
A
Alex Deucher 已提交
2497 2498
}

2499
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
2500 2501 2502 2503
{
	int i;
	bool asic_hang = false;

2504 2505 2506
	if (amdgpu_sriov_vf(adev))
		return true;

2507
	for (i = 0; i < adev->num_ip_blocks; i++) {
2508
		if (!adev->ip_blocks[i].status.valid)
2509
			continue;
2510 2511 2512 2513 2514
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
			DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2515 2516 2517 2518 2519 2520
			asic_hang = true;
		}
	}
	return asic_hang;
}

2521
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
2522 2523 2524 2525
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2526
		if (!adev->ip_blocks[i].status.valid)
2527
			continue;
2528 2529 2530
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2531 2532 2533 2534 2535 2536 2537 2538
			if (r)
				return r;
		}
	}

	return 0;
}

2539
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
2540
{
2541 2542 2543
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2544
		if (!adev->ip_blocks[i].status.valid)
2545
			continue;
2546 2547 2548
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2549 2550
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2551
			if (adev->ip_blocks[i].status.hang) {
2552 2553 2554 2555
				DRM_INFO("Some block need full reset!\n");
				return true;
			}
		}
2556 2557 2558 2559
	}
	return false;
}

2560
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
2561 2562 2563 2564
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2565
		if (!adev->ip_blocks[i].status.valid)
2566
			continue;
2567 2568 2569
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2570 2571 2572 2573 2574 2575 2576 2577
			if (r)
				return r;
		}
	}

	return 0;
}

2578
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
2579 2580 2581 2582
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2583
		if (!adev->ip_blocks[i].status.valid)
2584
			continue;
2585 2586 2587
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2588 2589 2590 2591 2592 2593 2594
		if (r)
			return r;
	}

	return 0;
}

2595 2596 2597 2598 2599
bool amdgpu_need_backup(struct amdgpu_device *adev)
{
	if (adev->flags & AMD_IS_APU)
		return false;

2600
	return amdgpu_gpu_recovery;
2601 2602
}

2603 2604 2605 2606
static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev,
						  struct amdgpu_ring *ring,
						  struct amdgpu_bo *bo,
						  struct dma_fence **fence)
2607 2608 2609 2610
{
	uint32_t domain;
	int r;

R
Roger.He 已提交
2611 2612 2613
	if (!bo->shadow)
		return 0;

2614
	r = amdgpu_bo_reserve(bo, true);
R
Roger.He 已提交
2615 2616 2617 2618 2619
	if (r)
		return r;
	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
	/* if bo has been evicted, then no need to recover */
	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2620 2621 2622 2623 2624 2625
		r = amdgpu_bo_validate(bo->shadow);
		if (r) {
			DRM_ERROR("bo validate failed!\n");
			goto err;
		}

R
Roger.He 已提交
2626
		r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2627
						 NULL, fence, true);
R
Roger.He 已提交
2628 2629 2630 2631 2632
		if (r) {
			DRM_ERROR("recover page table failed!\n");
			goto err;
		}
	}
2633
err:
R
Roger.He 已提交
2634 2635
	amdgpu_bo_unreserve(bo);
	return r;
2636 2637
}

2638
/*
2639
 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough
2640 2641
 *
 * @adev: amdgpu device pointer
2642
 * @reset_flags: output param tells caller the reset result
2643
 *
2644 2645 2646
 * attempt to do soft-reset or full-reset and reinitialize Asic
 * return 0 means successed otherwise failed
*/
2647 2648
static int amdgpu_device_reset(struct amdgpu_device *adev,
			       uint64_t* reset_flags)
2649
{
2650 2651
	bool need_full_reset, vram_lost = 0;
	int r;
2652

2653
	need_full_reset = amdgpu_device_ip_need_full_reset(adev);
2654

2655
	if (!need_full_reset) {
2656 2657 2658 2659
		amdgpu_device_ip_pre_soft_reset(adev);
		r = amdgpu_device_ip_soft_reset(adev);
		amdgpu_device_ip_post_soft_reset(adev);
		if (r || amdgpu_device_ip_check_soft_reset(adev)) {
2660 2661 2662
			DRM_INFO("soft reset failed, will fallback to full reset!\n");
			need_full_reset = true;
		}
2663

2664
	}
2665

2666
	if (need_full_reset) {
2667
		r = amdgpu_device_ip_suspend(adev);
2668

2669 2670 2671 2672
retry:
		r = amdgpu_asic_reset(adev);
		/* post card */
		amdgpu_atom_asic_init(adev->mode_info.atom_context);
2673

2674 2675
		if (!r) {
			dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2676
			r = amdgpu_device_ip_resume_phase1(adev);
2677 2678
			if (r)
				goto out;
2679

2680
			vram_lost = amdgpu_device_check_vram_lost(adev);
2681 2682 2683 2684 2685
			if (vram_lost) {
				DRM_ERROR("VRAM is lost!\n");
				atomic_inc(&adev->vram_lost_counter);
			}

2686 2687
			r = amdgpu_gtt_mgr_recover(
				&adev->mman.bdev.man[TTM_PL_TT]);
2688 2689 2690
			if (r)
				goto out;

2691
			r = amdgpu_device_ip_resume_phase2(adev);
2692 2693 2694 2695
			if (r)
				goto out;

			if (vram_lost)
2696
				amdgpu_device_fill_reset_magic(adev);
2697
		}
2698
	}
2699

2700 2701 2702 2703 2704 2705
out:
	if (!r) {
		amdgpu_irq_gpu_reset_resume_helper(adev);
		r = amdgpu_ib_ring_tests(adev);
		if (r) {
			dev_err(adev->dev, "ib ring test failed (%d).\n", r);
2706
			r = amdgpu_device_ip_suspend(adev);
2707 2708 2709 2710
			need_full_reset = true;
			goto retry;
		}
	}
2711

2712 2713 2714
	if (reset_flags) {
		if (vram_lost)
			(*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST;
2715

2716 2717
		if (need_full_reset)
			(*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET;
2718
	}
2719

2720 2721
	return r;
}
2722

2723
/*
2724
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
2725 2726 2727 2728 2729 2730 2731
 *
 * @adev: amdgpu device pointer
 * @reset_flags: output param tells caller the reset result
 *
 * do VF FLR and reinitialize Asic
 * return 0 means successed otherwise failed
*/
2732 2733 2734
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     uint64_t *reset_flags,
				     bool from_hypervisor)
2735 2736 2737 2738 2739 2740 2741 2742 2743
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
2744 2745

	/* Resume IP prior to SMC */
2746
	r = amdgpu_device_ip_reinit_early_sriov(adev);
2747 2748
	if (r)
		goto error;
2749 2750

	/* we need recover gart prior to run SMC/CP/SDMA resume */
2751
	amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
2752 2753

	/* now we are okay to resume SMC/CP/SDMA */
2754
	r = amdgpu_device_ip_reinit_late_sriov(adev);
2755 2756
	if (r)
		goto error;
2757 2758

	amdgpu_irq_gpu_reset_resume_helper(adev);
2759 2760
	r = amdgpu_ib_ring_tests(adev);
	if (r)
2761 2762
		dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);

2763
error:
2764 2765 2766
	/* release full control of GPU after ib test */
	amdgpu_virt_release_full_gpu(adev, true);

2767
	if (reset_flags) {
M
Monk Liu 已提交
2768 2769 2770 2771
		if (adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
			(*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST;
			atomic_inc(&adev->vram_lost_counter);
		}
2772

2773 2774
		/* VF FLR or hotlink reset is always full-reset */
		(*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET;
2775 2776 2777 2778 2779
	}

	return r;
}

A
Alex Deucher 已提交
2780
/**
2781
 * amdgpu_gpu_recover - reset the asic and recover scheduler
A
Alex Deucher 已提交
2782 2783
 *
 * @adev: amdgpu device pointer
2784
 * @job: which job trigger hang
2785
 * @force forces reset regardless of amdgpu_gpu_recovery
A
Alex Deucher 已提交
2786
 *
2787
 * Attempt to reset the GPU if it has hung (all asics).
A
Alex Deucher 已提交
2788 2789
 * Returns 0 for success or an error on failure.
 */
2790
int amdgpu_gpu_recover(struct amdgpu_device *adev, struct amdgpu_job *job, bool force)
A
Alex Deucher 已提交
2791
{
2792
	struct drm_atomic_state *state = NULL;
2793 2794
	uint64_t reset_flags = 0;
	int i, r, resched;
2795

2796
	if (!amdgpu_device_ip_check_soft_reset(adev)) {
2797 2798 2799
		DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
		return 0;
	}
A
Alex Deucher 已提交
2800

2801 2802 2803 2804 2805 2806
	if (!force && (amdgpu_gpu_recovery == 0 ||
			(amdgpu_gpu_recovery == -1  && !amdgpu_sriov_vf(adev)))) {
		DRM_INFO("GPU recovery disabled.\n");
		return 0;
	}

2807 2808
	dev_info(adev->dev, "GPU reset begin!\n");

2809
	mutex_lock(&adev->lock_reset);
2810
	atomic_inc(&adev->gpu_reset_counter);
2811
	adev->in_gpu_reset = 1;
A
Alex Deucher 已提交
2812

2813 2814
	/* block TTM */
	resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2815 2816 2817
	/* store modesetting */
	if (amdgpu_device_has_dc_support(adev))
		state = drm_atomic_helper_suspend(adev->ddev);
2818

2819 2820 2821 2822
	/* block scheduler */
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
2823
		if (!ring || !ring->sched.thread)
2824
			continue;
2825 2826 2827 2828 2829

		/* only focus on the ring hit timeout if &job not NULL */
		if (job && job->ring->idx != i)
			continue;

2830
		kthread_park(ring->sched.thread);
2831
		drm_sched_hw_job_reset(&ring->sched, &job->base);
2832

M
Monk Liu 已提交
2833 2834
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
2835
	}
A
Alex Deucher 已提交
2836

2837
	if (amdgpu_sriov_vf(adev))
2838
		r = amdgpu_device_reset_sriov(adev, &reset_flags, job ? false : true);
2839
	else
2840
		r = amdgpu_device_reset(adev, &reset_flags);
2841

A
Alex Deucher 已提交
2842
	if (!r) {
2843 2844
		if (((reset_flags & AMDGPU_RESET_INFO_FULLRESET) && !(adev->flags & AMD_IS_APU)) ||
			(reset_flags & AMDGPU_RESET_INFO_VRAM_LOST)) {
2845 2846
			struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
			struct amdgpu_bo *bo, *tmp;
2847
			struct dma_fence *fence = NULL, *next = NULL;
2848 2849 2850 2851

			DRM_INFO("recover vram bo from shadow\n");
			mutex_lock(&adev->shadow_list_lock);
			list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
M
Monk Liu 已提交
2852
				next = NULL;
2853
				amdgpu_device_recover_vram_from_shadow(adev, ring, bo, &next);
2854
				if (fence) {
2855
					r = dma_fence_wait(fence, false);
2856
					if (r) {
M
Monk Liu 已提交
2857
						WARN(r, "recovery from shadow isn't completed\n");
2858 2859 2860
						break;
					}
				}
2861

2862
				dma_fence_put(fence);
2863 2864 2865 2866
				fence = next;
			}
			mutex_unlock(&adev->shadow_list_lock);
			if (fence) {
2867
				r = dma_fence_wait(fence, false);
2868
				if (r)
M
Monk Liu 已提交
2869
					WARN(r, "recovery from shadow isn't completed\n");
2870
			}
2871
			dma_fence_put(fence);
2872
		}
2873

A
Alex Deucher 已提交
2874 2875
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = adev->rings[i];
C
Chunming Zhou 已提交
2876 2877

			if (!ring || !ring->sched.thread)
A
Alex Deucher 已提交
2878
				continue;
2879

2880 2881 2882 2883
			/* only focus on the ring hit timeout if &job not NULL */
			if (job && job->ring->idx != i)
				continue;

2884
			drm_sched_job_recovery(&ring->sched);
2885
			kthread_unpark(ring->sched.thread);
A
Alex Deucher 已提交
2886 2887 2888
		}
	} else {
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
			struct amdgpu_ring *ring = adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* only focus on the ring hit timeout if &job not NULL */
			if (job && job->ring->idx != i)
				continue;

			kthread_unpark(adev->rings[i]->sched.thread);
A
Alex Deucher 已提交
2899 2900 2901
		}
	}

2902
	if (amdgpu_device_has_dc_support(adev)) {
2903 2904
		if (drm_atomic_helper_resume(adev->ddev, state))
			dev_info(adev->dev, "drm resume failed:%d\n", r);
2905
		amdgpu_dm_display_resume(adev);
2906
	} else {
2907
		drm_helper_resume_force_mode(adev->ddev);
2908
	}
A
Alex Deucher 已提交
2909 2910

	ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2911

2912
	if (r) {
A
Alex Deucher 已提交
2913
		/* bad news, how to tell it to userspace ? */
2914 2915 2916 2917
		dev_info(adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter));
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
	} else {
		dev_info(adev->dev, "GPU reset(%d) successed!\n",atomic_read(&adev->gpu_reset_counter));
2918
	}
A
Alex Deucher 已提交
2919

2920
	amdgpu_vf_error_trans_all(adev);
2921 2922
	adev->in_gpu_reset = 0;
	mutex_unlock(&adev->lock_reset);
A
Alex Deucher 已提交
2923 2924 2925
	return r;
}

2926 2927 2928 2929 2930
void amdgpu_get_pcie_info(struct amdgpu_device *adev)
{
	u32 mask;
	int ret;

2931 2932
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2933

2934 2935
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2936

2937 2938 2939 2940 2941 2942
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2943
		return;
2944
	}
2945

2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013
	if (adev->pm.pcie_gen_mask == 0) {
		ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
		if (!ret) {
			adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);

			if (mask & DRM_PCIE_SPEED_25)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
			if (mask & DRM_PCIE_SPEED_50)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
			if (mask & DRM_PCIE_SPEED_80)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
		} else {
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
		ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
		if (!ret) {
			switch (mask) {
			case 32:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 16:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 12:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 8:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 4:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 2:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 1:
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
		} else {
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3014 3015 3016
		}
	}
}
A
Alex Deucher 已提交
3017