amdgpu_device.c 147.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/power_supply.h>
29
#include <linux/kthread.h>
30
#include <linux/module.h>
A
Alex Deucher 已提交
31 32
#include <linux/console.h>
#include <linux/slab.h>
33

34
#include <drm/drm_atomic_helper.h>
35
#include <drm/drm_probe_helper.h>
A
Alex Deucher 已提交
36 37 38 39 40
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
41
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
42 43 44
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
45
#include "amdgpu_atomfirmware.h"
46
#include "amd_pcie.h"
K
Ken Wang 已提交
47 48 49
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
50 51 52
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
53
#include "vi.h"
54
#include "soc15.h"
55
#include "nv.h"
A
Alex Deucher 已提交
56
#include "bif/bif_4_1_d.h"
57
#include <linux/pci.h>
58
#include <linux/firmware.h>
59
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
60

61
#include "amdgpu_amdkfd.h"
62
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
63

64
#include "amdgpu_xgmi.h"
65
#include "amdgpu_ras.h"
J
Jonathan Kim 已提交
66
#include "amdgpu_pmu.h"
67
#include "amdgpu_fru_eeprom.h"
68
#include "amdgpu_reset.h"
69

70
#include <linux/suspend.h>
71
#include <drm/task_barrier.h>
72
#include <linux/pm_runtime.h>
73

74 75
#include <drm/drm_drv.h>

76
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
77
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
78
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
79
MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
80
MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
81
MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
82
MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
83
MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
84
MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
85
MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
86
MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin");
87

88 89
#define AMDGPU_RESUME_MS		2000

90
const char *amdgpu_asic_name[] = {
91 92 93 94 95
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
96 97 98 99 100 101 102
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
103
	"FIJI",
A
Alex Deucher 已提交
104
	"CARRIZO",
S
Samuel Li 已提交
105
	"STONEY",
106 107
	"POLARIS10",
	"POLARIS11",
108
	"POLARIS12",
L
Leo Liu 已提交
109
	"VEGAM",
K
Ken Wang 已提交
110
	"VEGA10",
111
	"VEGA12",
112
	"VEGA20",
113
	"RAVEN",
L
Le Ma 已提交
114
	"ARCTURUS",
115
	"RENOIR",
L
Le Ma 已提交
116
	"ALDEBARAN",
H
Huang Rui 已提交
117
	"NAVI10",
X
Xiaojie Yuan 已提交
118
	"NAVI14",
X
Xiaojie Yuan 已提交
119
	"NAVI12",
120
	"SIENNA_CICHLID",
121
	"NAVY_FLOUNDER",
122
	"VANGOGH",
123
	"DIMGREY_CAVEFISH",
124
	"BEIGE_GOBY",
125
	"YELLOW_CARP",
A
Alex Deucher 已提交
126 127 128
	"LAST",
};

129 130 131 132 133 134 135 136 137 138 139 140 141
/**
 * DOC: pcie_replay_count
 *
 * The amdgpu driver provides a sysfs API for reporting the total number
 * of PCIe replays (NAKs)
 * The file pcie_replay_count is used for this and returns the total
 * number of replays as a sum of the NAKs generated and NAKs received
 */

static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
142
	struct amdgpu_device *adev = drm_to_adev(ddev);
143 144
	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);

145
	return sysfs_emit(buf, "%llu\n", cnt);
146 147 148 149 150
}

static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
		amdgpu_device_get_pcie_replay_count, NULL);

151 152
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

153 154 155 156 157 158 159 160 161 162 163 164 165 166
/**
 * DOC: product_name
 *
 * The amdgpu driver provides a sysfs API for reporting the product name
 * for the device
 * The file serial_number is used for this and returns the product name
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_name(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
167
	struct amdgpu_device *adev = drm_to_adev(ddev);
168

169
	return sysfs_emit(buf, "%s\n", adev->product_name);
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
}

static DEVICE_ATTR(product_name, S_IRUGO,
		amdgpu_device_get_product_name, NULL);

/**
 * DOC: product_number
 *
 * The amdgpu driver provides a sysfs API for reporting the part number
 * for the device
 * The file serial_number is used for this and returns the part number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
189
	struct amdgpu_device *adev = drm_to_adev(ddev);
190

191
	return sysfs_emit(buf, "%s\n", adev->product_number);
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
}

static DEVICE_ATTR(product_number, S_IRUGO,
		amdgpu_device_get_product_number, NULL);

/**
 * DOC: serial_number
 *
 * The amdgpu driver provides a sysfs API for reporting the serial number
 * for the device
 * The file serial_number is used for this and returns the serial number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_serial_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
211
	struct amdgpu_device *adev = drm_to_adev(ddev);
212

213
	return sysfs_emit(buf, "%s\n", adev->serial);
214 215 216 217 218
}

static DEVICE_ATTR(serial_number, S_IRUGO,
		amdgpu_device_get_serial_number, NULL);

219
/**
220
 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
221 222 223
 *
 * @dev: drm_device pointer
 *
224
 * Returns true if the device is a dGPU with ATPX power control,
225 226
 * otherwise return false.
 */
227
bool amdgpu_device_supports_px(struct drm_device *dev)
228 229 230
{
	struct amdgpu_device *adev = drm_to_adev(dev);

231
	if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
232 233 234 235
		return true;
	return false;
}

236
/**
237
 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
238 239 240
 *
 * @dev: drm_device pointer
 *
241
 * Returns true if the device is a dGPU with ACPI power control,
242 243
 * otherwise return false.
 */
244
bool amdgpu_device_supports_boco(struct drm_device *dev)
A
Alex Deucher 已提交
245
{
246
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
247

248 249
	if (adev->has_pr3 ||
	    ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
A
Alex Deucher 已提交
250 251 252 253
		return true;
	return false;
}

254 255 256 257 258 259 260 261 262 263
/**
 * amdgpu_device_supports_baco - Does the device support BACO
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device supporte BACO,
 * otherwise return false.
 */
bool amdgpu_device_supports_baco(struct drm_device *dev)
{
264
	struct amdgpu_device *adev = drm_to_adev(dev);
265 266 267 268

	return amdgpu_asic_supports_baco(adev);
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
/**
 * amdgpu_device_supports_smart_shift - Is the device dGPU with
 * smart shift support
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device is a dGPU with Smart Shift support,
 * otherwise returns false.
 */
bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
{
	return (amdgpu_device_supports_boco(dev) &&
		amdgpu_acpi_is_power_shift_control_supported());
}

284 285 286 287
/*
 * VRAM access helper functions
 */

288 289 290 291 292 293 294 295 296 297 298 299 300
/**
 * amdgpu_device_vram_access - read/write a buffer in vram
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       uint32_t *buf, size_t size, bool write)
{
	unsigned long flags;
301 302
	uint32_t hi = ~0;
	uint64_t last;
303
	int idx;
304

305 306
	if (!drm_dev_enter(&adev->ddev, &idx))
		return;
307 308 309 310 311 312 313 314 315 316

#ifdef CONFIG_64BIT
	last = min(pos + size, adev->gmc.visible_vram_size);
	if (last > pos) {
		void __iomem *addr = adev->mman.aper_base_kaddr + pos;
		size_t count = last - pos;

		if (write) {
			memcpy_toio(addr, buf, count);
			mb();
317
			amdgpu_device_flush_hdp(adev, NULL);
318
		} else {
319
			amdgpu_device_invalidate_hdp(adev, NULL);
320 321 322 323 324
			mb();
			memcpy_fromio(buf, addr, count);
		}

		if (count == size)
325
			goto exit;
326 327 328 329 330 331 332

		pos += count;
		buf += count / 4;
		size -= count;
	}
#endif

333 334 335
	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
	for (last = pos + size; pos < last; pos += 4) {
		uint32_t tmp = pos >> 31;
336 337

		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
338 339 340 341
		if (tmp != hi) {
			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
			hi = tmp;
		}
342 343 344 345 346
		if (write)
			WREG32_NO_KIQ(mmMM_DATA, *buf++);
		else
			*buf++ = RREG32_NO_KIQ(mmMM_DATA);
	}
347
	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
348

349
#ifdef CONFIG_64BIT
350
exit:
351
#endif
352
	drm_dev_exit(idx);
353 354
}

A
Alex Deucher 已提交
355
/*
356
 * register access helper functions.
A
Alex Deucher 已提交
357
 */
358 359 360 361

/* Check if hw access should be skipped because of hotplug or device error */
bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
{
362
	if (adev->no_hw_access)
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
		return true;

#ifdef CONFIG_LOCKDEP
	/*
	 * This is a bit complicated to understand, so worth a comment. What we assert
	 * here is that the GPU reset is not running on another thread in parallel.
	 *
	 * For this we trylock the read side of the reset semaphore, if that succeeds
	 * we know that the reset is not running in paralell.
	 *
	 * If the trylock fails we assert that we are either already holding the read
	 * side of the lock or are the reset thread itself and hold the write side of
	 * the lock.
	 */
	if (in_task()) {
		if (down_read_trylock(&adev->reset_sem))
			up_read(&adev->reset_sem);
		else
			lockdep_assert_held(&adev->reset_sem);
	}
#endif
	return false;
}

387
/**
388
 * amdgpu_device_rreg - read a memory mapped IO or indirect register
389 390 391 392 393 394 395
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
396 397
uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
			    uint32_t reg, uint32_t acc_flags)
A
Alex Deucher 已提交
398
{
399 400
	uint32_t ret;

401
	if (amdgpu_device_skip_hw_access(adev))
402 403
		return 0;

404 405 406 407 408 409 410 411 412 413 414
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
		    down_read_trylock(&adev->reset_sem)) {
			ret = amdgpu_kiq_rreg(adev, reg);
			up_read(&adev->reset_sem);
		} else {
			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		ret = adev->pcie_rreg(adev, reg * 4);
415
	}
416

417
	trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
418

419
	return ret;
A
Alex Deucher 已提交
420 421
}

422 423 424 425 426 427
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

428 429 430 431 432 433 434 435
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
436 437
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
{
438
	if (amdgpu_device_skip_hw_access(adev))
439 440
		return 0;

441 442 443 444 445 446 447 448 449 450 451
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
452 453 454 455 456 457 458 459 460
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
461 462
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
{
463
	if (amdgpu_device_skip_hw_access(adev))
464 465
		return;

466 467 468 469 470 471
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

472
/**
473
 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
474 475 476 477 478 479 480 481
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
482 483 484
void amdgpu_device_wreg(struct amdgpu_device *adev,
			uint32_t reg, uint32_t v,
			uint32_t acc_flags)
A
Alex Deucher 已提交
485
{
486
	if (amdgpu_device_skip_hw_access(adev))
487 488
		return;

489 490 491 492 493 494 495 496 497 498 499
	if ((reg * 4) < adev->rmmio_size) {
		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
		    amdgpu_sriov_runtime(adev) &&
		    down_read_trylock(&adev->reset_sem)) {
			amdgpu_kiq_wreg(adev, reg, v);
			up_read(&adev->reset_sem);
		} else {
			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
		}
	} else {
		adev->pcie_wreg(adev, reg * 4, v);
500
	}
501

502
	trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
M
Monk Liu 已提交
503
}
A
Alex Deucher 已提交
504

M
Monk Liu 已提交
505 506 507 508 509
/*
 * amdgpu_mm_wreg_mmio_rlc -  write register either with mmio or with RLC path if in range
 *
 * this function is invoked only the debugfs register access
 * */
510 511
void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
			     uint32_t reg, uint32_t v)
M
Monk Liu 已提交
512
{
513
	if (amdgpu_device_skip_hw_access(adev))
514 515
		return;

M
Monk Liu 已提交
516
	if (amdgpu_sriov_fullaccess(adev) &&
517 518
	    adev->gfx.rlc.funcs &&
	    adev->gfx.rlc.funcs->is_rlcg_access_range) {
M
Monk Liu 已提交
519
		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
520
			return adev->gfx.rlc.funcs->rlcg_wreg(adev, reg, v, 0, 0);
521 522
	} else {
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
523
	}
A
Alex Deucher 已提交
524 525 526 527 528 529 530 531 532 533 534 535 536
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
537
	if (amdgpu_device_skip_hw_access(adev))
538 539
		return 0;

A
Alex Deucher 已提交
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
560
	if (amdgpu_device_skip_hw_access(adev))
561 562
		return;

A
Alex Deucher 已提交
563 564 565 566 567 568 569
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

570 571 572 573 574 575 576 577 578 579 580
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
581
	if (amdgpu_device_skip_hw_access(adev))
582 583
		return 0;

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
604
	if (amdgpu_device_skip_hw_access(adev))
605 606
		return;

607 608 609 610 611 612 613
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

614 615 616 617 618 619
/**
 * amdgpu_device_indirect_rreg - read an indirect register
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
620
 * @reg_addr: indirect register address to read from
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
 *
 * Returns the value of indirect register @reg_addr
 */
u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
				u32 pcie_index, u32 pcie_data,
				u32 reg_addr)
{
	unsigned long flags;
	u32 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
651
 * @reg_addr: indirect register address to read from
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
 *
 * Returns the value of indirect register @reg_addr
 */
u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
				  u32 pcie_index, u32 pcie_data,
				  u32 reg_addr)
{
	unsigned long flags;
	u64 r;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* read low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	r = readl(pcie_data_offset);
	/* read high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	r |= ((u64)readl(pcie_data_offset) << 32);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);

	return r;
}

/**
 * amdgpu_device_indirect_wreg - write an indirect register address
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
				 u32 pcie_index, u32 pcie_data,
				 u32 reg_addr, u32 reg_data)
{
	unsigned long flags;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel(reg_data, pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

/**
 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
 *
 * @adev: amdgpu_device pointer
 * @pcie_index: mmio register offset
 * @pcie_data: mmio register offset
 * @reg_addr: indirect register offset
 * @reg_data: indirect register data
 *
 */
void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
				   u32 pcie_index, u32 pcie_data,
				   u32 reg_addr, u64 reg_data)
{
	unsigned long flags;
	void __iomem *pcie_index_offset;
	void __iomem *pcie_data_offset;

	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;

	/* write low 32 bits */
	writel(reg_addr, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
	readl(pcie_data_offset);
	/* write high 32 bits */
	writel(reg_addr + 4, pcie_index_offset);
	readl(pcie_index_offset);
	writel((u32)(reg_data >> 32), pcie_data_offset);
	readl(pcie_data_offset);
	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
}

A
Alex Deucher 已提交
745 746 747
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
748
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
765
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
766 767 768 769 770 771 772 773 774 775 776 777 778
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

779 780 781
/**
 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
 *
782
 * @adev: amdgpu_device pointer
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg64 - dummy reg write function
 *
799
 * @adev: amdgpu_device pointer
800 801 802 803 804 805 806 807 808 809 810 811 812
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
{
	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
		  reg, v);
	BUG();
}

A
Alex Deucher 已提交
813 814 815
/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
816
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
836
 * @adev: amdgpu_device pointer
A
Alex Deucher 已提交
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

853 854 855
/**
 * amdgpu_device_asic_init - Wrapper for atom asic_init
 *
856
 * @adev: amdgpu_device pointer
857 858 859 860 861 862 863 864 865 866
 *
 * Does any asic specific work and then calls atom asic init.
 */
static int amdgpu_device_asic_init(struct amdgpu_device *adev)
{
	amdgpu_asic_pre_asic_init(adev);

	return amdgpu_atom_asic_init(adev->mode_info.atom_context);
}

867 868 869
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
870
 * @adev: amdgpu_device pointer
871 872 873 874
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
875
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
876
{
877 878 879 880 881
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
882 883
}

884 885 886
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
887
 * @adev: amdgpu_device pointer
888 889 890
 *
 * Frees the VRAM scratch page.
 */
891
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
892
{
893
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
894 895 896
}

/**
897
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
898 899 900 901 902 903 904 905
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
906 907 908
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
926 927 928 929
			if (adev->family >= AMDGPU_FAMILY_AI)
				tmp |= (or_mask & and_mask);
			else
				tmp |= or_mask;
A
Alex Deucher 已提交
930 931 932 933 934
		}
		WREG32(reg, tmp);
	}
}

935 936 937 938 939 940 941 942
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
943
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
944 945 946 947
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

948 949 950 951 952 953 954 955 956 957 958 959
/**
 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
 */
int amdgpu_device_pci_reset(struct amdgpu_device *adev)
{
	return pci_reset_function(adev->pdev);
}

A
Alex Deucher 已提交
960 961 962 963
/*
 * GPU doorbell aperture helpers function.
 */
/**
964
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
965 966 967 968 969 970
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
971
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
972
{
973

974 975 976 977 978 979 980 981 982
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

983 984 985
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

986 987
	amdgpu_asic_init_doorbell_index(adev);

A
Alex Deucher 已提交
988 989 990 991
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

992
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
993
					     adev->doorbell_index.max_assignment+1);
A
Alex Deucher 已提交
994 995 996
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

997
	/* For Vega, reserve and map two pages on doorbell BAR since SDMA
998 999 1000 1001
	 * paging queue doorbell use the second page. The
	 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
	 * doorbells are in the first page. So with paging queue enabled,
	 * the max num_doorbells should + 1 page (0x400 in dword)
1002 1003
	 */
	if (adev->asic_type >= CHIP_VEGA10)
1004
		adev->doorbell.num_doorbells += 0x400;
1005

1006 1007 1008 1009
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
1010 1011 1012 1013 1014 1015
		return -ENOMEM;

	return 0;
}

/**
1016
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
1017 1018 1019 1020 1021
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
1022
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1023 1024 1025 1026 1027
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

1028

A
Alex Deucher 已提交
1029 1030

/*
1031
 * amdgpu_device_wb_*()
1032
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
1033
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
1034 1035 1036
 */

/**
1037
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
1038 1039 1040 1041 1042 1043
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
1044
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1045 1046
{
	if (adev->wb.wb_obj) {
1047 1048 1049
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1050 1051 1052 1053 1054
		adev->wb.wb_obj = NULL;
	}
}

/**
1055
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
1056 1057 1058
 *
 * @adev: amdgpu_device pointer
 *
1059
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
1060 1061 1062
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
1063
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1064 1065 1066 1067
{
	int r;

	if (adev->wb.wb_obj == NULL) {
1068 1069
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1070 1071 1072
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
1073 1074 1075 1076 1077 1078 1079 1080 1081
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
1082
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
1083 1084 1085 1086 1087 1088
	}

	return 0;
}

/**
1089
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
1090 1091 1092 1093 1094 1095 1096
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
1097
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
1098 1099 1100
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

1101
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
1102
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
1103
		*wb = offset << 3; /* convert to dw offset */
1104 1105 1106 1107 1108 1109
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
1110
/**
1111
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
1112 1113 1114 1115 1116 1117
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
1118
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
1119
{
M
Monk Liu 已提交
1120
	wb >>= 3;
A
Alex Deucher 已提交
1121
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
1122
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
1123 1124
}

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
1136
	int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1137 1138 1139
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
1140 1141 1142
	u16 cmd;
	int r;

1143 1144 1145 1146
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

1147 1148 1149 1150 1151
	/* skip if the bios has already enabled large BAR */
	if (adev->gmc.real_vram_size &&
	    (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
		return 0;

1152 1153 1154 1155 1156 1157
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
1158
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1159 1160 1161 1162 1163 1164 1165 1166
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

1167 1168 1169 1170
	/* Limit the BAR size to what is available */
	rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
			rbar_size);

1171 1172 1173 1174 1175 1176
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
1177
	amdgpu_device_doorbell_fini(adev);
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
1194
	r = amdgpu_device_doorbell_init(adev);
1195 1196 1197 1198 1199 1200 1201
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
1202

A
Alex Deucher 已提交
1203 1204 1205 1206
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
1207
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
1208 1209 1210
 *
 * @adev: amdgpu_device pointer
 *
1211 1212 1213
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
1214
 */
A
Alex Deucher 已提交
1215
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1216 1217 1218
{
	uint32_t reg;

1219 1220 1221 1222
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
1223 1224 1225 1226
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
1237 1238
			if (fw_ver < 0x00160e00)
				return true;
1239 1240
		}
	}
1241

1242 1243 1244 1245
	/* Don't post if we need to reset whole hive on init */
	if (adev->gmc.xgmi.pending_reset)
		return false;

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
1262 1263
}

A
Alex Deucher 已提交
1264 1265
/* if we get transitioned to only one device, take VGA back */
/**
1266
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
1267 1268 1269 1270 1271 1272 1273
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
1274
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
1295
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1296 1297 1298 1299
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
1300 1301
	if (amdgpu_vm_block_size == -1)
		return;
1302

1303
	if (amdgpu_vm_block_size < 9) {
1304 1305
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
1306
		amdgpu_vm_block_size = -1;
1307 1308 1309
	}
}

1310 1311 1312 1313 1314 1315 1316 1317
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
1318
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1319
{
1320 1321 1322 1323
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

1324 1325 1326
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
1327
		amdgpu_vm_size = -1;
1328 1329 1330
	}
}

1331 1332 1333
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
1334
	bool is_os_64 = (sizeof(void *) == 8);
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

A
Alex Deucher 已提交
1371
/**
1372
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
1373 1374 1375 1376 1377 1378
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
1379
static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1380
{
1381 1382 1383 1384
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
1385
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
1386 1387 1388 1389
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
1390

1391
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1392 1393 1394
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
1395
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
1396 1397
	}

1398
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1399
		/* gtt size must be greater or equal to 32M */
1400 1401 1402
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
1403 1404
	}

1405 1406 1407 1408 1409 1410 1411
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	if (amdgpu_sched_hw_submission < 2) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = 2;
	} else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
		dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
			 amdgpu_sched_hw_submission);
		amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
	}

1422 1423
	amdgpu_device_check_smu_prv_buffer_size(adev);

1424
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
1425

1426
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
1427

1428
	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1429

1430
	amdgpu_gmc_tmz_set(adev);
1431

1432 1433
	amdgpu_gmc_noretry_set(adev);

1434
	return 0;
A
Alex Deucher 已提交
1435 1436 1437 1438 1439 1440
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1441
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1442 1443 1444 1445
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
1446 1447
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
					enum vga_switcheroo_state state)
A
Alex Deucher 已提交
1448 1449
{
	struct drm_device *dev = pci_get_drvdata(pdev);
1450
	int r;
A
Alex Deucher 已提交
1451

1452
	if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
A
Alex Deucher 已提交
1453 1454 1455
		return;

	if (state == VGA_SWITCHEROO_ON) {
1456
		pr_info("switched on\n");
A
Alex Deucher 已提交
1457 1458 1459
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1460 1461 1462
		pci_set_power_state(pdev, PCI_D0);
		amdgpu_device_load_pci_state(pdev);
		r = pci_enable_device(pdev);
1463 1464 1465
		if (r)
			DRM_WARN("pci_enable_device failed (%d)\n", r);
		amdgpu_device_resume(dev, true);
A
Alex Deucher 已提交
1466 1467 1468

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
	} else {
1469
		pr_info("switched off\n");
A
Alex Deucher 已提交
1470
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1471
		amdgpu_device_suspend(dev, true);
1472
		amdgpu_device_cache_pci_state(pdev);
1473
		/* Shut down the device */
1474 1475
		pci_disable_device(pdev);
		pci_set_power_state(pdev, PCI_D3cold);
A
Alex Deucher 已提交
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
1498
	return atomic_read(&dev->open_count) == 0;
A
Alex Deucher 已提交
1499 1500 1501 1502 1503 1504 1505 1506
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1507 1508 1509
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
1510
 * @dev: amdgpu_device pointer
1511 1512 1513 1514 1515 1516 1517
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1518
int amdgpu_device_ip_set_clockgating_state(void *dev,
1519 1520
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1521
{
1522
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1523 1524 1525
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1526
		if (!adev->ip_blocks[i].status.valid)
1527
			continue;
1528 1529 1530 1531 1532 1533 1534 1535 1536
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1537 1538 1539 1540
	}
	return r;
}

1541 1542 1543
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
1544
 * @dev: amdgpu_device pointer
1545 1546 1547 1548 1549 1550 1551
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1552
int amdgpu_device_ip_set_powergating_state(void *dev,
1553 1554
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1555
{
1556
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1557 1558 1559
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1560
		if (!adev->ip_blocks[i].status.valid)
1561
			continue;
1562 1563 1564 1565 1566 1567 1568 1569 1570
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1571 1572 1573 1574
	}
	return r;
}

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1586 1587
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1599 1600 1601 1602 1603 1604 1605 1606 1607
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1608 1609
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1610 1611 1612 1613
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1614
		if (!adev->ip_blocks[i].status.valid)
1615
			continue;
1616 1617
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1618 1619 1620 1621 1622 1623 1624 1625 1626
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1627 1628 1629 1630 1631 1632 1633 1634 1635
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1636 1637
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1638 1639 1640 1641
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1642
		if (!adev->ip_blocks[i].status.valid)
1643
			continue;
1644 1645
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1646 1647 1648 1649 1650
	}
	return true;

}

1651 1652 1653 1654
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
1655
 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1656 1657 1658 1659
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1660 1661 1662
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1663 1664 1665 1666
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1667
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1668 1669 1670 1671 1672 1673
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1674
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1675 1676
 *
 * @adev: amdgpu_device pointer
1677
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1678 1679 1680 1681 1682 1683
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1684 1685 1686
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1687
{
1688
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1689

1690 1691 1692
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1693 1694 1695 1696 1697
		return 0;

	return 1;
}

1698
/**
1699
 * amdgpu_device_ip_block_add
1700 1701 1702 1703 1704 1705 1706
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1707 1708
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1709 1710 1711 1712
{
	if (!ip_block_version)
		return -EINVAL;

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	switch (ip_block_version->type) {
	case AMD_IP_BLOCK_TYPE_VCN:
		if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
			return 0;
		break;
	case AMD_IP_BLOCK_TYPE_JPEG:
		if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
			return 0;
		break;
	default:
		break;
	}

1726
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1727 1728
		  ip_block_version->funcs->name);

1729 1730 1731 1732 1733
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1746
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1747 1748 1749 1750
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
1751
		const char *pci_address_name = pci_name(adev->pdev);
1752
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1753 1754 1755

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1756 1757
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1758 1759
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1760 1761 1762
				long num_crtc;
				int res = -1;

1763
				adev->enable_virtual_display = true;
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1778 1779 1780 1781
				break;
			}
		}

1782 1783 1784
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1785 1786 1787 1788 1789

		kfree(pciaddstr);
	}
}

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1800 1801 1802
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
1803
	char fw_name[40];
1804 1805 1806
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1807 1808
	adev->firmware.gpu_info_fw = NULL;

1809
	if (adev->mman.discovery_bin) {
1810
		amdgpu_discovery_get_gfx_info(adev);
1811 1812 1813 1814 1815 1816 1817 1818

		/*
		 * FIXME: The bounding box is still needed by Navi12, so
		 * temporarily read it from gpu_info firmware. Should be droped
		 * when DAL no longer needs it.
		 */
		if (adev->asic_type != CHIP_NAVI12)
			return 0;
1819 1820
	}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
	switch (adev->asic_type) {
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
1836 1837 1838 1839 1840 1841 1842 1843 1844
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
1845
	case CHIP_VEGA20:
1846
	case CHIP_ALDEBARAN:
1847 1848
	case CHIP_SIENNA_CICHLID:
	case CHIP_NAVY_FLOUNDER:
1849
	case CHIP_DIMGREY_CAVEFISH:
1850
	case CHIP_BEIGE_GOBY:
1851 1852 1853 1854 1855
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1856 1857 1858
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1859
	case CHIP_RAVEN:
A
Alex Deucher 已提交
1860
		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1861
			chip_name = "raven2";
A
Alex Deucher 已提交
1862
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1863
			chip_name = "picasso";
1864 1865
		else
			chip_name = "raven";
1866
		break;
1867 1868 1869
	case CHIP_ARCTURUS:
		chip_name = "arcturus";
		break;
1870
	case CHIP_RENOIR:
1871 1872 1873 1874
		if (adev->apu_flags & AMD_APU_IS_RENOIR)
			chip_name = "renoir";
		else
			chip_name = "green_sardine";
1875
		break;
1876 1877 1878
	case CHIP_NAVI10:
		chip_name = "navi10";
		break;
1879 1880 1881
	case CHIP_NAVI14:
		chip_name = "navi14";
		break;
1882 1883 1884
	case CHIP_NAVI12:
		chip_name = "navi12";
		break;
1885 1886 1887
	case CHIP_VANGOGH:
		chip_name = "vangogh";
		break;
1888 1889 1890
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1891
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1892 1893 1894 1895 1896 1897
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1898
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1899 1900 1901 1902 1903 1904 1905
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1906
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1907 1908 1909 1910 1911 1912
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1913
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1914 1915
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1916 1917 1918 1919
		/*
		 * Should be droped when DAL no longer needs it.
		 */
		if (adev->asic_type == CHIP_NAVI12)
1920 1921
			goto parse_soc_bounding_box;

1922 1923 1924 1925
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1926
		adev->gfx.config.max_texture_channel_caches =
1927 1928 1929 1930 1931
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1932
		adev->gfx.config.double_offchip_lds_buf =
1933 1934
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1935 1936 1937 1938 1939
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1940
		if (hdr->version_minor >= 1) {
1941 1942 1943 1944 1945 1946 1947 1948
			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->gfx.config.num_sc_per_sh =
				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
			adev->gfx.config.num_packer_per_sc =
				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
		}
1949 1950 1951 1952

parse_soc_bounding_box:
		/*
		 * soc bounding box info is not integrated in disocovery table,
1953
		 * we always need to parse it from gpu info firmware if needed.
1954
		 */
1955 1956 1957 1958 1959 1960
		if (hdr->version_minor == 2) {
			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
		}
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
1983
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1984
{
1985
	int i, r;
A
Alex Deucher 已提交
1986

1987
	amdgpu_device_enable_virtual_display(adev);
1988

1989 1990
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
1991 1992
		if (r)
			return r;
1993 1994
	}

A
Alex Deucher 已提交
1995
	switch (adev->asic_type) {
K
Ken Wang 已提交
1996 1997 1998 1999 2000 2001
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
2002
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
2003 2004 2005 2006 2007
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
2008 2009 2010 2011 2012 2013
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
2014
		if (adev->flags & AMD_IS_APU)
2015
			adev->family = AMDGPU_FAMILY_KV;
2016 2017
		else
			adev->family = AMDGPU_FAMILY_CI;
2018 2019 2020 2021 2022 2023

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
		if (adev->flags & AMD_IS_APU)
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
2042 2043
	case CHIP_VEGA10:
	case CHIP_VEGA12:
2044
	case CHIP_VEGA20:
2045
	case CHIP_RAVEN:
2046
	case CHIP_ARCTURUS:
2047
	case CHIP_RENOIR:
L
Le Ma 已提交
2048
	case CHIP_ALDEBARAN:
2049
		if (adev->flags & AMD_IS_APU)
2050 2051 2052
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
2053 2054 2055 2056 2057

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
2058
	case  CHIP_NAVI10:
2059
	case  CHIP_NAVI14:
2060
	case  CHIP_NAVI12:
2061
	case  CHIP_SIENNA_CICHLID:
2062
	case  CHIP_NAVY_FLOUNDER:
2063
	case  CHIP_DIMGREY_CAVEFISH:
2064
	case  CHIP_BEIGE_GOBY:
2065 2066 2067 2068 2069
	case CHIP_VANGOGH:
		if (adev->asic_type == CHIP_VANGOGH)
			adev->family = AMDGPU_FAMILY_VGH;
		else
			adev->family = AMDGPU_FAMILY_NV;
2070 2071 2072 2073 2074

		r = nv_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
2075 2076 2077 2078 2079
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

2080 2081
	amdgpu_amdkfd_device_probe(adev);

2082
	adev->pm.pp_feature = amdgpu_pp_feature_mask;
2083
	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2084
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2085 2086
	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
		adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2087

A
Alex Deucher 已提交
2088 2089
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2090 2091
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
2092
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2093
		} else {
2094 2095
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2096
				if (r == -ENOENT) {
2097
					adev->ip_blocks[i].status.valid = false;
2098
				} else if (r) {
2099 2100
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2101
					return r;
2102
				} else {
2103
					adev->ip_blocks[i].status.valid = true;
2104
				}
2105
			} else {
2106
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
2107 2108
			}
		}
2109 2110
		/* get the vbios after the asic_funcs are set up */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2111 2112 2113 2114
			r = amdgpu_device_parse_gpu_info_fw(adev);
			if (r)
				return r;

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
			/* Read BIOS */
			if (!amdgpu_get_bios(adev))
				return -EINVAL;

			r = amdgpu_atombios_init(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
				return r;
			}
2125 2126 2127 2128 2129

			/*get pf2vf msg info at it's earliest time*/
			if (amdgpu_sriov_vf(adev))
				amdgpu_virt_init_data_exchange(adev);

2130
		}
A
Alex Deucher 已提交
2131 2132
	}

2133 2134 2135
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
2136 2137 2138
	return 0;
}

2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2149
		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
			if (r) {
				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.hw = true;
		}
	}

	return 0;
}

static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
		if (r) {
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
		}
		adev->ip_blocks[i].status.hw = true;
	}

	return 0;
}

2185 2186 2187 2188
static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
{
	int r = 0;
	int i;
2189
	uint32_t smu_version;
2190 2191 2192

	if (adev->asic_type >= CHIP_VEGA10) {
		for (i = 0; i < adev->num_ip_blocks; i++) {
2193 2194 2195
			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
				continue;

2196 2197 2198
			if (!adev->ip_blocks[i].status.sw)
				continue;

2199 2200 2201 2202
			/* no need to do the fw loading again if already done*/
			if (adev->ip_blocks[i].status.hw == true)
				break;

2203
			if (amdgpu_in_reset(adev) || adev->in_suspend) {
2204 2205 2206
				r = adev->ip_blocks[i].version->funcs->resume(adev);
				if (r) {
					DRM_ERROR("resume of IP block <%s> failed %d\n",
2207
							  adev->ip_blocks[i].version->funcs->name, r);
2208 2209 2210 2211 2212 2213 2214 2215
					return r;
				}
			} else {
				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
				if (r) {
					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
							  adev->ip_blocks[i].version->funcs->name, r);
					return r;
2216 2217
				}
			}
2218 2219 2220

			adev->ip_blocks[i].status.hw = true;
			break;
2221 2222
		}
	}
2223

2224 2225
	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2226

2227
	return r;
2228 2229
}

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
2241
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2242 2243 2244
{
	int i, r;

2245 2246 2247 2248
	r = amdgpu_ras_init(adev);
	if (r)
		return r;

A
Alex Deucher 已提交
2249
	for (i = 0; i < adev->num_ip_blocks; i++) {
2250
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2251
			continue;
2252
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2253
		if (r) {
2254 2255
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2256
			goto init_failed;
2257
		}
2258
		adev->ip_blocks[i].status.sw = true;
2259

A
Alex Deucher 已提交
2260
		/* need to do gmc hw init early so we can allocate gpu mem */
2261
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2262
			r = amdgpu_device_vram_scratch_init(adev);
2263 2264
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
2265
				goto init_failed;
2266
			}
2267
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2268 2269
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
2270
				goto init_failed;
2271
			}
2272
			r = amdgpu_device_wb_init(adev);
2273
			if (r) {
2274
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2275
				goto init_failed;
2276
			}
2277
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
2278 2279

			/* right after GMC hw init, we create CSA */
2280
			if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
R
Rex Zhu 已提交
2281 2282 2283
				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
								AMDGPU_GEM_DOMAIN_VRAM,
								AMDGPU_CSA_SIZE);
M
Monk Liu 已提交
2284 2285
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
2286
					goto init_failed;
M
Monk Liu 已提交
2287 2288
				}
			}
A
Alex Deucher 已提交
2289 2290 2291
		}
	}

2292 2293 2294
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

2295 2296 2297 2298 2299 2300 2301
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
		goto init_failed;
	}

2302 2303
	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
	if (r)
2304
		goto init_failed;
2305 2306 2307

	r = amdgpu_device_ip_hw_init_phase1(adev);
	if (r)
2308
		goto init_failed;
2309

2310 2311
	r = amdgpu_device_fw_loading(adev);
	if (r)
2312
		goto init_failed;
2313

2314 2315
	r = amdgpu_device_ip_hw_init_phase2(adev);
	if (r)
2316
		goto init_failed;
A
Alex Deucher 已提交
2317

2318 2319 2320 2321 2322
	/*
	 * retired pages will be loaded from eeprom and reserved here,
	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
	 * for I2C communication which only true at this point.
2323 2324 2325 2326 2327 2328
	 *
	 * amdgpu_ras_recovery_init may fail, but the upper only cares the
	 * failure from bad gpu situation and stop amdgpu init process
	 * accordingly. For other failed cases, it will still release all
	 * the resource and print error message, rather than returning one
	 * negative value to upper level.
2329 2330 2331 2332
	 *
	 * Note: theoretically, this should be called before all vram allocations
	 * to protect retired page from abusing
	 */
2333 2334 2335
	r = amdgpu_ras_recovery_init(adev);
	if (r)
		goto init_failed;
2336

2337 2338
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_add_device(adev);
2339 2340 2341 2342

	/* Don't init kfd if whole hive need to be reset during init */
	if (!adev->gmc.xgmi.pending_reset)
		amdgpu_amdkfd_device_init(adev);
2343

2344 2345
	amdgpu_fru_get_product_info(adev);

2346
init_failed:
2347
	if (amdgpu_sriov_vf(adev))
2348 2349
		amdgpu_virt_release_full_gpu(adev, true);

2350
	return r;
A
Alex Deucher 已提交
2351 2352
}

2353 2354 2355 2356 2357 2358 2359 2360 2361
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
2362
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2363 2364 2365 2366
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
2377
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2378
{
2379 2380 2381 2382
	if (memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM))
		return true;

2383
	if (!amdgpu_in_reset(adev))
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
		return false;

	/*
	 * For all ASICs with baco/mode1 reset, the VRAM is
	 * always assumed to be lost.
	 */
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_BACO:
	case AMD_RESET_METHOD_MODE1:
		return true;
	default:
		return false;
	}
2397 2398
}

2399
/**
2400
 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2401 2402
 *
 * @adev: amdgpu_device pointer
2403
 * @state: clockgating state (gate or ungate)
2404 2405
 *
 * The list of all the hardware IPs that make up the asic is walked and the
2406 2407 2408
 * set_clockgating_state callbacks are run.
 * Late initialization pass enabling clockgating for hardware IPs.
 * Fini or suspend, pass disabling clockgating for hardware IPs.
2409 2410
 * Returns 0 on success, negative error code on failure.
 */
2411

2412 2413
int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
			       enum amd_clockgating_state state)
A
Alex Deucher 已提交
2414
{
2415
	int i, j, r;
A
Alex Deucher 已提交
2416

2417 2418 2419
	if (amdgpu_emu_mode == 1)
		return 0;

2420 2421
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2422
		if (!adev->ip_blocks[i].status.late_initialized)
A
Alex Deucher 已提交
2423
			continue;
2424 2425 2426 2427
		/* skip CG for GFX on S0ix */
		if (adev->in_s0ix &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
			continue;
2428
		/* skip CG for VCE/UVD, it's handled specially */
2429
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2430
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2431
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2432
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2433
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2434
			/* enable clockgating to save power */
2435
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2436
										     state);
2437 2438
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2439
					  adev->ip_blocks[i].version->funcs->name, r);
2440 2441
				return r;
			}
2442
		}
A
Alex Deucher 已提交
2443
	}
2444

2445 2446 2447
	return 0;
}

2448 2449
int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
			       enum amd_powergating_state state)
2450
{
2451
	int i, j, r;
2452

2453 2454 2455
	if (amdgpu_emu_mode == 1)
		return 0;

2456 2457
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2458
		if (!adev->ip_blocks[i].status.late_initialized)
2459
			continue;
2460 2461 2462 2463
		/* skip PG for GFX on S0ix */
		if (adev->in_s0ix &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
			continue;
2464 2465 2466 2467
		/* skip CG for VCE/UVD, it's handled specially */
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2468
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2469 2470 2471
		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
			/* enable powergating to save power */
			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2472
											state);
2473 2474 2475 2476 2477 2478 2479
			if (r) {
				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
	}
2480 2481 2482
	return 0;
}

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
static int amdgpu_device_enable_mgpu_fan_boost(void)
{
	struct amdgpu_gpu_instance *gpu_ins;
	struct amdgpu_device *adev;
	int i, ret = 0;

	mutex_lock(&mgpu_info.mutex);

	/*
	 * MGPU fan boost feature should be enabled
	 * only when there are two or more dGPUs in
	 * the system
	 */
	if (mgpu_info.num_dgpu < 2)
		goto out;

	for (i = 0; i < mgpu_info.num_dgpu; i++) {
		gpu_ins = &(mgpu_info.gpu_ins[i]);
		adev = gpu_ins->adev;
		if (!(adev->flags & AMD_IS_APU) &&
2503
		    !gpu_ins->mgpu_fan_enabled) {
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
			if (ret)
				break;

			gpu_ins->mgpu_fan_enabled = 1;
		}
	}

out:
	mutex_unlock(&mgpu_info.mutex);

	return ret;
}

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
2530
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2531
{
2532
	struct amdgpu_gpu_instance *gpu_instance;
2533 2534 2535
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2536
		if (!adev->ip_blocks[i].status.hw)
2537 2538 2539 2540 2541 2542 2543 2544 2545
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
2546
		adev->ip_blocks[i].status.late_initialized = true;
2547 2548
	}

2549 2550
	amdgpu_ras_set_error_query_ready(adev, true);

2551 2552
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2553

2554
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
2555

2556 2557 2558 2559
	r = amdgpu_device_enable_mgpu_fan_boost();
	if (r)
		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);

2560 2561 2562 2563 2564
	/* For XGMI + passthrough configuration on arcturus, enable light SBR */
	if (adev->asic_type == CHIP_ARCTURUS &&
	    amdgpu_passthrough(adev) &&
	    adev->gmc.xgmi.num_physical_nodes > 1)
		smu_set_light_sbr(&adev->smu, true);
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		mutex_lock(&mgpu_info.mutex);

		/*
		 * Reset device p-state to low as this was booted with high.
		 *
		 * This should be performed only after all devices from the same
		 * hive get initialized.
		 *
		 * However, it's unknown how many device in the hive in advance.
		 * As this is counted one by one during devices initializations.
		 *
		 * So, we wait for all XGMI interlinked devices initialized.
		 * This may bring some delays as those devices may come from
		 * different hives. But that should be OK.
		 */
		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
			for (i = 0; i < mgpu_info.num_gpu; i++) {
				gpu_instance = &(mgpu_info.gpu_ins[i]);
				if (gpu_instance->adev->flags & AMD_IS_APU)
					continue;

2588 2589
				r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
						AMDGPU_XGMI_PSTATE_MIN);
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
				if (r) {
					DRM_ERROR("pstate setting failed (%d).\n", r);
					break;
				}
			}
		}

		mutex_unlock(&mgpu_info.mutex);
	}

A
Alex Deucher 已提交
2600 2601 2602
	return 0;
}

2603
static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2604 2605 2606
{
	int i, r;

2607 2608 2609
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].version->funcs->early_fini)
			continue;
2610

2611 2612 2613 2614 2615 2616
		r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
		if (r) {
			DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
		}
	}
2617

2618
	amdgpu_amdkfd_suspend(adev, false);
2619

2620
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2621 2622
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

2623 2624
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
2625
		if (!adev->ip_blocks[i].status.hw)
2626
			continue;
2627
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2628
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2629 2630 2631
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2632
					  adev->ip_blocks[i].version->funcs->name, r);
2633
			}
2634
			adev->ip_blocks[i].status.hw = false;
2635 2636 2637 2638
			break;
		}
	}

A
Alex Deucher 已提交
2639
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2640
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2641
			continue;
2642

2643
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
2644
		/* XXX handle errors */
2645
		if (r) {
2646 2647
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2648
		}
2649

2650
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2651 2652
	}

2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
	return 0;
}

/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
{
	int i, r;

	if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
		amdgpu_virt_release_ras_err_handler_data(adev);

	amdgpu_ras_pre_fini(adev);

	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_remove_device(adev);

	amdgpu_amdkfd_device_fini_sw(adev);
2680

A
Alex Deucher 已提交
2681
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2682
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
2683
			continue;
2684 2685

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2686
			amdgpu_ucode_free_bo(adev);
R
Rex Zhu 已提交
2687
			amdgpu_free_static_csa(&adev->virt.csa_obj);
2688 2689
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
2690
			amdgpu_ib_pool_fini(adev);
2691 2692
		}

2693
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
2694
		/* XXX handle errors */
2695
		if (r) {
2696 2697
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2698
		}
2699 2700
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2701 2702
	}

M
Monk Liu 已提交
2703
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2704
		if (!adev->ip_blocks[i].status.late_initialized)
2705
			continue;
2706 2707 2708
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
2709 2710
	}

2711 2712
	amdgpu_ras_fini(adev);

2713
	if (amdgpu_sriov_vf(adev))
2714 2715
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
2716

A
Alex Deucher 已提交
2717 2718 2719
	return 0;
}

2720
/**
2721
 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2722
 *
2723
 * @work: work_struct.
2724
 */
2725
static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2726 2727
{
	struct amdgpu_device *adev =
2728
		container_of(work, struct amdgpu_device, delayed_init_work.work);
2729 2730 2731 2732 2733
	int r;

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);
2734 2735
}

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);

	mutex_lock(&adev->gfx.gfx_off_mutex);
	if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
		if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
			adev->gfx.gfx_off_state = true;
	}
	mutex_unlock(&adev->gfx.gfx_off_mutex);
}

2749
/**
2750
 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2751 2752 2753 2754 2755 2756 2757 2758 2759
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
2760 2761 2762 2763
static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
{
	int i, r;

2764 2765
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2766

2767 2768 2769
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
2770

2771
		/* displays are handled separately */
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
			continue;

		/* XXX handle errors */
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
		/* XXX handle errors */
		if (r) {
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
2782
		}
2783 2784

		adev->ip_blocks[i].status.hw = false;
2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
	}

	return 0;
}

/**
 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2802 2803 2804
{
	int i, r;

2805
	if (adev->in_s0ix)
2806 2807
		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry);

A
Alex Deucher 已提交
2808
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2809
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2810
			continue;
2811 2812 2813
		/* displays are handled in phase1 */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
			continue;
2814 2815 2816 2817 2818 2819
		/* PSP lost connection when err_event_athub occurs */
		if (amdgpu_ras_intr_triggered() &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829

		/* skip unnecessary suspend if we do not initialize them yet */
		if (adev->gmc.xgmi.pending_reset &&
		    !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
2830

2831 2832 2833 2834 2835
		/* skip suspend of gfx and psp for S0ix
		 * gfx is in gfxoff state, so on resume it will exit gfxoff just
		 * like at runtime. PSP is also part of the always on hardware
		 * so no need to suspend it.
		 */
2836
		if (adev->in_s0ix &&
2837 2838
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
2839 2840
			continue;

A
Alex Deucher 已提交
2841
		/* XXX handle errors */
2842
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
2843
		/* XXX handle errors */
2844
		if (r) {
2845 2846
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2847
		}
2848
		adev->ip_blocks[i].status.hw = false;
2849
		/* handle putting the SMC in the appropriate state */
2850 2851 2852 2853 2854 2855 2856 2857
		if(!amdgpu_sriov_vf(adev)){
			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
				if (r) {
					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
							adev->mp1_state, r);
					return r;
				}
2858 2859
			}
		}
A
Alex Deucher 已提交
2860 2861 2862 2863 2864
	}

	return 0;
}

2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
{
	int r;

2880 2881
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_fini_data_exchange(adev);
2882
		amdgpu_virt_request_full_gpu(adev, false);
2883
	}
2884

2885 2886 2887 2888 2889
	r = amdgpu_device_ip_suspend_phase1(adev);
	if (r)
		return r;
	r = amdgpu_device_ip_suspend_phase2(adev);

2890 2891 2892
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

2893 2894 2895
	return r;
}

2896
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
2897 2898 2899
{
	int i, r;

2900 2901 2902
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
2903
		AMD_IP_BLOCK_TYPE_PSP,
2904 2905
		AMD_IP_BLOCK_TYPE_IH,
	};
2906

2907
	for (i = 0; i < adev->num_ip_blocks; i++) {
2908 2909
		int j;
		struct amdgpu_ip_block *block;
2910

2911 2912
		block = &adev->ip_blocks[i];
		block->status.hw = false;
2913

2914
		for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2915

2916
			if (block->version->type != ip_order[j] ||
2917 2918 2919 2920
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
2921
			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2922 2923
			if (r)
				return r;
2924
			block->status.hw = true;
2925 2926 2927 2928 2929 2930
		}
	}

	return 0;
}

2931
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
2932 2933 2934
{
	int i, r;

2935 2936 2937 2938 2939
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
2940
		AMD_IP_BLOCK_TYPE_UVD,
2941 2942
		AMD_IP_BLOCK_TYPE_VCE,
		AMD_IP_BLOCK_TYPE_VCN
2943
	};
2944

2945 2946 2947
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2948

2949 2950 2951 2952
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
2953 2954
				!block->status.valid ||
				block->status.hw)
2955 2956
				continue;

2957 2958 2959 2960 2961
			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
				r = block->version->funcs->resume(adev);
			else
				r = block->version->funcs->hw_init(adev);

2962
			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2963 2964
			if (r)
				return r;
2965
			block->status.hw = true;
2966 2967 2968 2969 2970 2971
		}
	}

	return 0;
}

2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
2984
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2985 2986 2987
{
	int i, r;

2988
	for (i = 0; i < adev->num_ip_blocks; i++) {
2989
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
2990 2991
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2992 2993
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2994

2995 2996 2997 2998 2999 3000
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
3001
			adev->ip_blocks[i].status.hw = true;
3002 3003 3004 3005 3006 3007
		}
	}

	return 0;
}

3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
3021
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3022 3023 3024 3025
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3026
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
3027
			continue;
3028
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3029
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3030 3031
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3032
			continue;
3033
		r = adev->ip_blocks[i].version->funcs->resume(adev);
3034
		if (r) {
3035 3036
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
3037
			return r;
3038
		}
3039
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
3040 3041 3042 3043 3044
	}

	return 0;
}

3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
3057
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3058 3059 3060
{
	int r;

3061
	r = amdgpu_device_ip_resume_phase1(adev);
3062 3063
	if (r)
		return r;
3064 3065 3066 3067 3068

	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

3069
	r = amdgpu_device_ip_resume_phase2(adev);
3070 3071 3072 3073

	return r;
}

3074 3075 3076 3077 3078 3079 3080
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
3081
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3082
{
M
Monk Liu 已提交
3083 3084
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
3085
			if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
M
Monk Liu 已提交
3086 3087 3088 3089 3090 3091 3092 3093
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3094
	}
3095 3096
}

3097 3098 3099 3100 3101 3102 3103 3104
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
3105 3106 3107 3108
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
3109 3110 3111 3112 3113 3114
#if defined(CONFIG_DRM_AMD_DC_SI)
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
	case CHIP_OLAND:
#endif
3115
	case CHIP_BONAIRE:
3116
	case CHIP_KAVERI:
3117 3118
	case CHIP_KABINI:
	case CHIP_MULLINS:
3119 3120 3121 3122 3123 3124 3125 3126 3127
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
		return amdgpu_dc > 0;
	case CHIP_HAWAII:
3128 3129 3130
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS10:
L
Leo Liu 已提交
3131
	case CHIP_POLARIS11:
3132
	case CHIP_POLARIS12:
L
Leo Liu 已提交
3133
	case CHIP_VEGAM:
3134 3135
	case CHIP_TONGA:
	case CHIP_FIJI:
3136
	case CHIP_VEGA10:
3137
	case CHIP_VEGA12:
3138
	case CHIP_VEGA20:
3139
#if defined(CONFIG_DRM_AMD_DC_DCN)
3140
	case CHIP_RAVEN:
3141
	case CHIP_NAVI10:
3142
	case CHIP_NAVI14:
L
Leo Li 已提交
3143
	case CHIP_NAVI12:
R
Roman Li 已提交
3144
	case CHIP_RENOIR:
3145
	case CHIP_SIENNA_CICHLID:
3146
	case CHIP_NAVY_FLOUNDER:
3147
	case CHIP_DIMGREY_CAVEFISH:
3148
	case CHIP_BEIGE_GOBY:
3149
	case CHIP_VANGOGH:
3150
#endif
3151
		return amdgpu_dc != 0;
3152 3153
#endif
	default:
3154
		if (amdgpu_dc > 0)
3155
			DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3156
					 "but isn't supported by ASIC, ignoring\n");
3157 3158 3159 3160 3161 3162 3163
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
3164
 * @adev: amdgpu_device pointer
3165 3166 3167 3168 3169
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
3170 3171 3172
	if (amdgpu_sriov_vf(adev) || 
	    adev->enable_virtual_display ||
	    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
X
Xiangliang Yu 已提交
3173 3174
		return false;

3175 3176 3177
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

3178 3179 3180 3181
static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
{
	struct amdgpu_device *adev =
		container_of(__work, struct amdgpu_device, xgmi_reset_work);
3182
	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3183

3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
	/* It's a bug to not have a hive within this function */
	if (WARN_ON(!hive))
		return;

	/*
	 * Use task barrier to synchronize all xgmi reset works across the
	 * hive. task_barrier_enter and task_barrier_exit will block
	 * until all the threads running the xgmi reset works reach
	 * those points. task_barrier_full will do both blocks.
	 */
	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {

		task_barrier_enter(&hive->tb);
3197
		adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3198 3199 3200 3201 3202

		if (adev->asic_reset_res)
			goto fail;

		task_barrier_exit(&hive->tb);
3203
		adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3204 3205 3206

		if (adev->asic_reset_res)
			goto fail;
3207

3208 3209 3210
		if (adev->mmhub.ras_funcs &&
		    adev->mmhub.ras_funcs->reset_ras_error_count)
			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
3211 3212 3213 3214 3215
	} else {

		task_barrier_full(&hive->tb);
		adev->asic_reset_res =  amdgpu_asic_reset(adev);
	}
3216

3217
fail:
3218
	if (adev->asic_reset_res)
E
Evan Quan 已提交
3219
		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3220
			 adev->asic_reset_res, adev_to_drm(adev)->unique);
3221
	amdgpu_put_xgmi_hive(hive);
3222 3223
}

3224 3225 3226 3227 3228 3229 3230 3231 3232
static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
{
	char *input = amdgpu_lockup_timeout;
	char *timeout_setting = NULL;
	int index = 0;
	long timeout;
	int ret = 0;

	/*
3233 3234
	 * By default timeout for non compute jobs is 10000
	 * and 60000 for compute jobs.
3235
	 * In SR-IOV or passthrough mode, timeout for compute
J
Jiawei 已提交
3236
	 * jobs are 60000 by default.
3237 3238 3239
	 */
	adev->gfx_timeout = msecs_to_jiffies(10000);
	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3240 3241 3242
	if (amdgpu_sriov_vf(adev))
		adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
					msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3243
	else
3244
		adev->compute_timeout =  msecs_to_jiffies(60000);
3245

3246
	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3247
		while ((timeout_setting = strsep(&input, ",")) &&
3248
				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
			ret = kstrtol(timeout_setting, 0, &timeout);
			if (ret)
				return ret;

			if (timeout == 0) {
				index++;
				continue;
			} else if (timeout < 0) {
				timeout = MAX_SCHEDULE_TIMEOUT;
			} else {
				timeout = msecs_to_jiffies(timeout);
			}

			switch (index++) {
			case 0:
				adev->gfx_timeout = timeout;
				break;
			case 1:
				adev->compute_timeout = timeout;
				break;
			case 2:
				adev->sdma_timeout = timeout;
				break;
			case 3:
				adev->video_timeout = timeout;
				break;
			default:
				break;
			}
		}
		/*
		 * There is only one value specified and
		 * it should apply to all non-compute jobs.
		 */
3283
		if (index == 1) {
3284
			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3285 3286 3287
			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
				adev->compute_timeout = adev->gfx_timeout;
		}
3288 3289 3290 3291
	}

	return ret;
}
3292

3293 3294 3295 3296 3297 3298 3299 3300
static const struct attribute *amdgpu_dev_attributes[] = {
	&dev_attr_product_name.attr,
	&dev_attr_product_number.attr,
	&dev_attr_serial_number.attr,
	&dev_attr_pcie_replay_count.attr,
	NULL
};

A
Alex Deucher 已提交
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       uint32_t flags)
{
3314 3315
	struct drm_device *ddev = adev_to_drm(adev);
	struct pci_dev *pdev = adev->pdev;
A
Alex Deucher 已提交
3316
	int r, i;
3317
	bool px = false;
3318
	u32 max_MBps;
A
Alex Deucher 已提交
3319 3320 3321

	adev->shutdown = false;
	adev->flags = flags;
3322 3323 3324 3325 3326 3327

	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
		adev->asic_type = amdgpu_force_asic_type;
	else
		adev->asic_type = flags & AMD_ASIC_MASK;

A
Alex Deucher 已提交
3328
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3329
	if (amdgpu_emu_mode == 1)
3330
		adev->usec_timeout *= 10;
3331
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
3332 3333 3334 3335 3336
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
3337
	adev->vm_manager.vm_pte_num_scheds = 0;
3338
	adev->gmc.gmc_funcs = NULL;
3339
	adev->harvest_ip_mask = 0x0;
3340
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3341
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
3342 3343 3344 3345 3346

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
3347 3348
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
3349 3350
	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
A
Alex Deucher 已提交
3351 3352 3353 3354
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
3355 3356
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
3357 3358 3359
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

3360 3361 3362
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
3363 3364 3365

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
3366
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
3367 3368 3369
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
3370
	mutex_init(&adev->gfx.pipe_reserve_mutex);
3371
	mutex_init(&adev->gfx.gfx_off_mutex);
A
Alex Deucher 已提交
3372 3373
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
3374
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
3375
	hash_init(adev->mn_hash);
3376
	atomic_set(&adev->in_gpu_reset, 0);
3377
	init_rwsem(&adev->reset_sem);
3378
	mutex_init(&adev->psp.mutex);
3379
	mutex_init(&adev->notifier_lock);
A
Alex Deucher 已提交
3380

3381 3382 3383
	r = amdgpu_device_check_arguments(adev);
	if (r)
		return r;
A
Alex Deucher 已提交
3384 3385 3386 3387 3388 3389

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
3390
	spin_lock_init(&adev->gc_cac_idx_lock);
3391
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
3392
	spin_lock_init(&adev->audio_endpt_idx_lock);
3393
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
3394

3395 3396 3397
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

3398 3399
	INIT_LIST_HEAD(&adev->reset_list);

3400 3401
	INIT_DELAYED_WORK(&adev->delayed_init_work,
			  amdgpu_device_delayed_init_work_handler);
3402 3403
	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
			  amdgpu_device_delay_enable_gfx_off);
3404

3405 3406
	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);

3407
	adev->gfx.gfx_off_req_count = 1;
3408
	adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3409

3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
	atomic_set(&adev->throttling_logging_enabled, 1);
	/*
	 * If throttling continues, logging will be performed every minute
	 * to avoid log flooding. "-1" is subtracted since the thermal
	 * throttling interrupt comes every second. Thus, the total logging
	 * interval is 59 seconds(retelimited printk interval) + 1(waiting
	 * for throttling interrupt) = 60 seconds.
	 */
	ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
	ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);

3421 3422
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
3423 3424 3425 3426 3427 3428 3429
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
3430 3431 3432 3433 3434 3435 3436 3437

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448
	/* enable PCIE atomic ops */
	r = pci_enable_atomic_ops_to_root(adev->pdev,
					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
	if (r) {
		adev->have_atomics_support = false;
		DRM_INFO("PCIE atomic ops is not supported\n");
	} else {
		adev->have_atomics_support = true;
	}

3449 3450
	amdgpu_device_get_pcie_info(adev);

3451 3452 3453
	if (amdgpu_mcbp)
		DRM_INFO("MCBP is enabled\n");

3454 3455 3456
	if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
		adev->enable_mes = true;

3457 3458 3459
	/* detect hw virtualization here */
	amdgpu_detect_virtualization(adev);

3460 3461 3462
	r = amdgpu_device_get_job_timeout_settings(adev);
	if (r) {
		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3463
		goto failed_unmap;
3464 3465
	}

A
Alex Deucher 已提交
3466
	/* early init functions */
3467
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
3468
	if (r)
3469
		goto failed_unmap;
A
Alex Deucher 已提交
3470

3471 3472 3473
	/* doorbell bar mapping and doorbell index init*/
	amdgpu_device_doorbell_init(adev);

3474 3475 3476
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
3477
		goto fence_driver_init;
3478
	}
3479

3480 3481
	amdgpu_reset_init(adev);

3482 3483
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
3484

3485 3486 3487
	/* check if we need to reset the asic
	 *  E.g., driver was not cleanly unloaded previously, etc.
	 */
3488
	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499
		if (adev->gmc.xgmi.num_physical_nodes) {
			dev_info(adev->dev, "Pending hive reset.\n");
			adev->gmc.xgmi.pending_reset = true;
			/* Only need to init necessary block for SMU to handle the reset */
			for (i = 0; i < adev->num_ip_blocks; i++) {
				if (!adev->ip_blocks[i].status.valid)
					continue;
				if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3500
					DRM_DEBUG("IP %s disabled for hw_init.\n",
3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
						adev->ip_blocks[i].version->funcs->name);
					adev->ip_blocks[i].status.hw = true;
				}
			}
		} else {
			r = amdgpu_asic_reset(adev);
			if (r) {
				dev_err(adev->dev, "asic reset on init failed\n");
				goto failed;
			}
3511 3512 3513
		}
	}

3514
	pci_enable_pcie_error_reporting(adev->pdev);
3515

A
Alex Deucher 已提交
3516
	/* Post card if necessary */
A
Alex Deucher 已提交
3517
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
3518
		if (!adev->bios) {
3519
			dev_err(adev->dev, "no vBIOS found\n");
3520 3521
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
3522
		}
3523
		DRM_INFO("GPU posting now...\n");
3524
		r = amdgpu_device_asic_init(adev);
3525 3526 3527 3528
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
3529 3530
	}

3531 3532 3533 3534 3535
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
3536
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3537 3538 3539
			goto failed;
		}
	} else {
3540 3541 3542 3543
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
3544
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3545
			goto failed;
3546 3547
		}
		/* init i2c buses */
3548 3549
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
3550
	}
A
Alex Deucher 已提交
3551

3552
fence_driver_init:
A
Alex Deucher 已提交
3553 3554
	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
3555 3556
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
3557
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3558
		goto failed;
3559
	}
A
Alex Deucher 已提交
3560 3561

	/* init the mode config */
3562
	drm_mode_config_init(adev_to_drm(adev));
A
Alex Deucher 已提交
3563

3564
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
3565
	if (r) {
3566 3567 3568 3569 3570 3571
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
3572 3573 3574
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
3575
			r = -EAGAIN;
3576
			goto release_ras_con;
3577
		}
3578
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
3579
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3580
		goto release_ras_con;
A
Alex Deucher 已提交
3581 3582
	}

3583 3584
	dev_info(adev->dev,
		"SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
Y
Yong Zhao 已提交
3585 3586 3587 3588 3589
			adev->gfx.config.max_shader_engines,
			adev->gfx.config.max_sh_per_se,
			adev->gfx.config.max_cu_per_sh,
			adev->gfx.cu_info.number);

A
Alex Deucher 已提交
3590 3591
	adev->accel_working = true;

3592 3593
	amdgpu_vm_check_compute_bug(adev);

3594 3595 3596 3597 3598 3599 3600 3601
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

3602 3603
	amdgpu_fbdev_init(adev);

3604
	r = amdgpu_pm_sysfs_init(adev);
3605 3606
	if (r) {
		adev->pm_sysfs_en = false;
3607
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3608 3609
	} else
		adev->pm_sysfs_en = true;
3610

3611
	r = amdgpu_ucode_sysfs_init(adev);
3612 3613
	if (r) {
		adev->ucode_sysfs_en = false;
3614
		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3615 3616
	} else
		adev->ucode_sysfs_en = true;
3617

A
Alex Deucher 已提交
3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

3631 3632 3633 3634 3635 3636 3637
	/*
	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
	 * Otherwise the mgpu fan boost feature will be skipped due to the
	 * gpu instance is counted less.
	 */
	amdgpu_register_gpu_instance(adev);

A
Alex Deucher 已提交
3638 3639 3640
	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
3641 3642 3643 3644 3645
	if (!adev->gmc.xgmi.pending_reset) {
		r = amdgpu_device_ip_late_init(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3646
			goto release_ras_con;
3647 3648 3649 3650 3651
		}
		/* must succeed. */
		amdgpu_ras_resume(adev);
		queue_delayed_work(system_wq, &adev->delayed_init_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));
3652
	}
A
Alex Deucher 已提交
3653

3654 3655 3656
	if (amdgpu_sriov_vf(adev))
		flush_delayed_work(&adev->delayed_init_work);

3657
	r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3658
	if (r)
3659
		dev_err(adev->dev, "Could not create amdgpu device attr\n");
3660

3661 3662
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		r = amdgpu_pmu_init(adev);
J
Jonathan Kim 已提交
3663 3664 3665
	if (r)
		dev_err(adev->dev, "amdgpu_pmu_init failed\n");

3666 3667 3668 3669
	/* Have stored pci confspace at hand for restore in sudden PCI error */
	if (amdgpu_device_cache_pci_state(adev->pdev))
		pci_restore_state(pdev);

3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682
	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
		vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);

	if (amdgpu_device_supports_px(ddev)) {
		px = true;
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, px);
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
	}

3683 3684 3685 3686
	if (adev->gmc.xgmi.pending_reset)
		queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
				   msecs_to_jiffies(AMDGPU_RESUME_MS));

A
Alex Deucher 已提交
3687
	return 0;
3688

3689 3690 3691
release_ras_con:
	amdgpu_release_ras_context(adev);

3692
failed:
3693
	amdgpu_vf_error_trans_all(adev);
3694

3695 3696 3697 3698
failed_unmap:
	iounmap(adev->rmmio);
	adev->rmmio = NULL;

3699
	return r;
A
Alex Deucher 已提交
3700 3701
}

3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
{
	/* Clear all CPU mappings pointing to this device */
	unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);

	/* Unmap all mapped bars - Doorbell, registers and VRAM */
	amdgpu_device_doorbell_fini(adev);

	iounmap(adev->rmmio);
	adev->rmmio = NULL;
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;

	/* Memory manager related */
	if (!adev->gmc.xgmi.connected_to_cpu) {
		arch_phys_wc_del(adev->gmc.vram_mtrr);
		arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
	}
}

A
Alex Deucher 已提交
3723 3724 3725 3726 3727 3728 3729 3730
/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
3731
void amdgpu_device_fini_hw(struct amdgpu_device *adev)
A
Alex Deucher 已提交
3732
{
3733
	dev_info(adev->dev, "amdgpu: finishing device.\n");
3734
	flush_delayed_work(&adev->delayed_init_work);
3735
	ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3736
	adev->shutdown = true;
3737

M
Monk Liu 已提交
3738 3739 3740
	/* make sure IB test finished before entering exclusive mode
	 * to avoid preemption on IB test
	 * */
3741
	if (amdgpu_sriov_vf(adev)) {
M
Monk Liu 已提交
3742
		amdgpu_virt_request_full_gpu(adev, false);
3743 3744
		amdgpu_virt_fini_data_exchange(adev);
	}
M
Monk Liu 已提交
3745

3746 3747
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
3748 3749
	if (adev->mode_info.mode_config_initialized){
		if (!amdgpu_device_has_dc_support(adev))
3750
			drm_helper_force_disable_all(adev_to_drm(adev));
3751
		else
3752
			drm_atomic_helper_shutdown(adev_to_drm(adev));
3753
	}
3754 3755
	amdgpu_fence_driver_fini_hw(adev);

3756 3757
	if (adev->pm_sysfs_en)
		amdgpu_pm_sysfs_fini(adev);
3758 3759 3760 3761
	if (adev->ucode_sysfs_en)
		amdgpu_ucode_sysfs_fini(adev);
	sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);

A
Alex Deucher 已提交
3762
	amdgpu_fbdev_fini(adev);
3763 3764

	amdgpu_irq_fini_hw(adev);
3765 3766

	amdgpu_device_ip_fini_early(adev);
3767 3768

	amdgpu_gart_dummy_page_fini(adev);
3769 3770

	amdgpu_device_unmap_mmio(adev);
3771 3772 3773 3774
}

void amdgpu_device_fini_sw(struct amdgpu_device *adev)
{
N
Nirmoy Das 已提交
3775
	amdgpu_device_ip_fini(adev);
3776
	amdgpu_fence_driver_fini_sw(adev);
3777 3778
	release_firmware(adev->firmware.gpu_info_fw);
	adev->firmware.gpu_info_fw = NULL;
A
Alex Deucher 已提交
3779
	adev->accel_working = false;
3780 3781 3782

	amdgpu_reset_fini(adev);

A
Alex Deucher 已提交
3783
	/* free i2c buses */
3784 3785
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
3786 3787 3788 3789

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
3790 3791
	kfree(adev->bios);
	adev->bios = NULL;
3792
	if (amdgpu_device_supports_px(adev_to_drm(adev))) {
3793
		vga_switcheroo_unregister_client(adev->pdev);
3794
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
3795
	}
3796 3797
	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
		vga_client_register(adev->pdev, NULL, NULL, NULL);
3798

3799 3800
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		amdgpu_pmu_fini(adev);
3801
	if (adev->mman.discovery_bin)
3802
		amdgpu_discovery_fini(adev);
3803 3804 3805

	kfree(adev->pci_state);

A
Alex Deucher 已提交
3806 3807 3808 3809 3810 3811 3812
}


/*
 * Suspend & resume.
 */
/**
3813
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
3814
 *
3815 3816
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of suspend
A
Alex Deucher 已提交
3817 3818 3819 3820 3821
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
3822
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3823
{
3824
	struct amdgpu_device *adev = drm_to_adev(dev);
A
Alex Deucher 已提交
3825 3826 3827 3828

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

3829
	adev->in_suspend = true;
3830 3831 3832 3833

	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
		DRM_WARN("smart shift update failed\n");

A
Alex Deucher 已提交
3834 3835
	drm_kms_helper_poll_disable(dev);

3836 3837 3838
	if (fbcon)
		amdgpu_fbdev_set_suspend(adev, 1);

3839
	cancel_delayed_work_sync(&adev->delayed_init_work);
3840

3841 3842
	amdgpu_ras_suspend(adev);

3843
	amdgpu_device_ip_suspend_phase1(adev);
3844

3845 3846
	if (!adev->in_s0ix)
		amdgpu_amdkfd_suspend(adev, adev->in_runpm);
3847

A
Alex Deucher 已提交
3848 3849 3850
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

3851
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
3852

3853
	amdgpu_device_ip_suspend_phase2(adev);
3854 3855 3856 3857
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
3858 3859 3860 3861 3862 3863
	amdgpu_bo_evict_vram(adev);

	return 0;
}

/**
3864
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
3865
 *
3866 3867
 * @dev: drm dev pointer
 * @fbcon : notify the fbdev of resume
A
Alex Deucher 已提交
3868 3869 3870 3871 3872
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
3873
int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3874
{
3875
	struct amdgpu_device *adev = drm_to_adev(dev);
3876
	int r = 0;
A
Alex Deucher 已提交
3877 3878 3879 3880

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

3881
	if (adev->in_s0ix)
3882 3883
		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry);

A
Alex Deucher 已提交
3884
	/* post card */
A
Alex Deucher 已提交
3885
	if (amdgpu_device_need_post(adev)) {
3886
		r = amdgpu_device_asic_init(adev);
J
jimqu 已提交
3887
		if (r)
3888
			dev_err(adev->dev, "amdgpu asic init failed\n");
J
jimqu 已提交
3889
	}
A
Alex Deucher 已提交
3890

3891
	r = amdgpu_device_ip_resume(adev);
3892
	if (r) {
3893
		dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
3894
		return r;
3895
	}
3896 3897
	amdgpu_fence_driver_resume(adev);

A
Alex Deucher 已提交
3898

3899
	r = amdgpu_device_ip_late_init(adev);
3900
	if (r)
3901
		return r;
A
Alex Deucher 已提交
3902

3903 3904 3905
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

3906 3907 3908 3909 3910
	if (!adev->in_s0ix) {
		r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
		if (r)
			return r;
	}
3911

3912
	/* Make sure IB tests flushed */
3913
	flush_delayed_work(&adev->delayed_init_work);
3914

3915
	if (fbcon)
3916
		amdgpu_fbdev_set_suspend(adev, 0);
A
Alex Deucher 已提交
3917 3918

	drm_kms_helper_poll_enable(dev);
3919

3920 3921
	amdgpu_ras_resume(adev);

3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
3934 3935 3936 3937
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
3938 3939 3940
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
3941 3942
	adev->in_suspend = false;

3943 3944 3945
	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
		DRM_WARN("smart shift update failed\n");

3946
	return 0;
A
Alex Deucher 已提交
3947 3948
}

3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
3959
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
3960 3961 3962 3963
{
	int i;
	bool asic_hang = false;

3964 3965 3966
	if (amdgpu_sriov_vf(adev))
		return true;

3967 3968 3969
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3970
	for (i = 0; i < adev->num_ip_blocks; i++) {
3971
		if (!adev->ip_blocks[i].status.valid)
3972
			continue;
3973 3974 3975 3976
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
3977
			dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
3978 3979 3980 3981 3982 3983
			asic_hang = true;
		}
	}
	return asic_hang;
}

3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
3995
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
3996 3997 3998 3999
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4000
		if (!adev->ip_blocks[i].status.valid)
4001
			continue;
4002 4003 4004
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4005 4006 4007 4008 4009 4010 4011 4012
			if (r)
				return r;
		}
	}

	return 0;
}

4013 4014 4015 4016 4017 4018 4019 4020 4021
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
4022
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4023
{
4024 4025
	int i;

4026 4027 4028
	if (amdgpu_asic_need_full_reset(adev))
		return true;

4029
	for (i = 0; i < adev->num_ip_blocks; i++) {
4030
		if (!adev->ip_blocks[i].status.valid)
4031
			continue;
4032 4033 4034
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4035 4036
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4037
			if (adev->ip_blocks[i].status.hang) {
4038
				dev_info(adev->dev, "Some block need full reset!\n");
4039 4040 4041
				return true;
			}
		}
4042 4043 4044 4045
	}
	return false;
}

4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
4057
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4058 4059 4060 4061
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4062
		if (!adev->ip_blocks[i].status.valid)
4063
			continue;
4064 4065 4066
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4067 4068 4069 4070 4071 4072 4073 4074
			if (r)
				return r;
		}
	}

	return 0;
}

4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
4086
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4087 4088 4089 4090
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
4091
		if (!adev->ip_blocks[i].status.valid)
4092
			continue;
4093 4094 4095
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4096 4097 4098 4099 4100 4101 4102
		if (r)
			return r;
	}

	return 0;
}

4103
/**
4104
 * amdgpu_device_recover_vram - Recover some VRAM contents
4105 4106 4107 4108 4109 4110
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
4111 4112 4113
 *
 * Returns:
 * 0 on success, negative error code on failure.
4114
 */
4115
static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4116 4117
{
	struct dma_fence *fence = NULL, *next = NULL;
4118 4119
	struct amdgpu_bo *shadow;
	long r = 1, tmo;
4120 4121

	if (amdgpu_sriov_runtime(adev))
4122
		tmo = msecs_to_jiffies(8000);
4123 4124 4125
	else
		tmo = msecs_to_jiffies(100);

4126
	dev_info(adev->dev, "recover vram bo from shadow start\n");
4127
	mutex_lock(&adev->shadow_list_lock);
4128 4129 4130 4131
	list_for_each_entry(shadow, &adev->shadow_list, shadow_list) {

		/* No need to recover an evicted BO */
		if (shadow->tbo.mem.mem_type != TTM_PL_TT ||
4132
		    shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET ||
4133 4134 4135 4136 4137 4138 4139
		    shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM)
			continue;

		r = amdgpu_bo_restore_shadow(shadow, &next);
		if (r)
			break;

4140
		if (fence) {
4141
			tmo = dma_fence_wait_timeout(fence, false, tmo);
4142 4143
			dma_fence_put(fence);
			fence = next;
4144 4145
			if (tmo == 0) {
				r = -ETIMEDOUT;
4146
				break;
4147 4148 4149 4150
			} else if (tmo < 0) {
				r = tmo;
				break;
			}
4151 4152
		} else {
			fence = next;
4153 4154 4155 4156
		}
	}
	mutex_unlock(&adev->shadow_list_lock);

4157 4158
	if (fence)
		tmo = dma_fence_wait_timeout(fence, false, tmo);
4159 4160
	dma_fence_put(fence);

4161
	if (r < 0 || tmo <= 0) {
4162
		dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4163 4164
		return -EIO;
	}
4165

4166
	dev_info(adev->dev, "recover vram bo from shadow done\n");
4167
	return 0;
4168 4169
}

4170

4171
/**
4172
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4173
 *
4174
 * @adev: amdgpu_device pointer
4175
 * @from_hypervisor: request from hypervisor
4176 4177
 *
 * do VF FLR and reinitialize Asic
4178
 * return 0 means succeeded otherwise failed
4179 4180 4181
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
4182 4183 4184 4185 4186 4187 4188 4189 4190
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
4191

4192 4193
	amdgpu_amdkfd_pre_reset(adev);

4194
	/* Resume IP prior to SMC */
4195
	r = amdgpu_device_ip_reinit_early_sriov(adev);
4196 4197
	if (r)
		goto error;
4198

4199
	amdgpu_virt_init_data_exchange(adev);
4200
	/* we need recover gart prior to run SMC/CP/SDMA resume */
4201
	amdgpu_gtt_mgr_recover(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT));
4202

4203 4204 4205 4206
	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

4207
	/* now we are okay to resume SMC/CP/SDMA */
4208
	r = amdgpu_device_ip_reinit_late_sriov(adev);
4209 4210
	if (r)
		goto error;
4211 4212

	amdgpu_irq_gpu_reset_resume_helper(adev);
4213
	r = amdgpu_ib_ring_tests(adev);
4214
	amdgpu_amdkfd_post_reset(adev);
4215

4216
error:
4217
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4218
		amdgpu_inc_vram_lost(adev);
4219
		r = amdgpu_device_recover_vram(adev);
4220
	}
4221
	amdgpu_virt_release_full_gpu(adev, true);
4222 4223 4224 4225

	return r;
}

J
jqdeng 已提交
4226 4227 4228
/**
 * amdgpu_device_has_job_running - check if there is any job in mirror list
 *
4229
 * @adev: amdgpu_device pointer
J
jqdeng 已提交
4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244
 *
 * check if there is any job in mirror list
 */
bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
{
	int i;
	struct drm_sched_job *job;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		spin_lock(&ring->sched.job_list_lock);
4245 4246
		job = list_first_entry_or_null(&ring->sched.pending_list,
					       struct drm_sched_job, list);
J
jqdeng 已提交
4247 4248 4249 4250 4251 4252 4253
		spin_unlock(&ring->sched.job_list_lock);
		if (job)
			return true;
	}
	return false;
}

4254 4255 4256
/**
 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
 *
4257
 * @adev: amdgpu_device pointer
4258 4259 4260 4261 4262 4263 4264
 *
 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
 * a hung GPU.
 */
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
{
	if (!amdgpu_device_ip_check_soft_reset(adev)) {
4265
		dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
4266 4267 4268
		return false;
	}

4269 4270 4271 4272 4273 4274 4275 4276
	if (amdgpu_gpu_recovery == 0)
		goto disabled;

	if (amdgpu_sriov_vf(adev))
		return true;

	if (amdgpu_gpu_recovery == -1) {
		switch (adev->asic_type) {
4277 4278
		case CHIP_BONAIRE:
		case CHIP_HAWAII:
4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
		case CHIP_TOPAZ:
		case CHIP_TONGA:
		case CHIP_FIJI:
		case CHIP_POLARIS10:
		case CHIP_POLARIS11:
		case CHIP_POLARIS12:
		case CHIP_VEGAM:
		case CHIP_VEGA20:
		case CHIP_VEGA10:
		case CHIP_VEGA12:
4289
		case CHIP_RAVEN:
4290
		case CHIP_ARCTURUS:
4291
		case CHIP_RENOIR:
4292 4293 4294
		case CHIP_NAVI10:
		case CHIP_NAVI14:
		case CHIP_NAVI12:
4295
		case CHIP_SIENNA_CICHLID:
4296
		case CHIP_NAVY_FLOUNDER:
4297
		case CHIP_DIMGREY_CAVEFISH:
4298
		case CHIP_VANGOGH:
4299
		case CHIP_ALDEBARAN:
4300 4301 4302 4303
			break;
		default:
			goto disabled;
		}
4304 4305 4306
	}

	return true;
4307 4308

disabled:
4309
		dev_info(adev->dev, "GPU recovery disabled.\n");
4310
		return false;
4311 4312
}

4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
{
        u32 i;
        int ret = 0;

        amdgpu_atombios_scratch_regs_engine_hung(adev, true);

        dev_info(adev->dev, "GPU mode1 reset\n");

        /* disable BM */
        pci_clear_master(adev->pdev);

        amdgpu_device_cache_pci_state(adev->pdev);

        if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
                dev_info(adev->dev, "GPU smu mode1 reset\n");
                ret = amdgpu_dpm_mode1_reset(adev);
        } else {
                dev_info(adev->dev, "GPU psp mode1 reset\n");
                ret = psp_gpu_reset(adev);
        }

        if (ret)
                dev_err(adev->dev, "GPU mode1 reset failed\n");

        amdgpu_device_load_pci_state(adev->pdev);

        /* wait for asic to come out of reset */
        for (i = 0; i < adev->usec_timeout; i++) {
                u32 memsize = adev->nbio.funcs->get_memsize(adev);

                if (memsize != 0xffffffff)
                        break;
                udelay(1);
        }

        amdgpu_atombios_scratch_regs_engine_hung(adev, false);
        return ret;
}
4352

4353
int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4354
				 struct amdgpu_reset_context *reset_context)
4355 4356
{
	int i, r = 0;
4357 4358 4359 4360 4361 4362
	struct amdgpu_job *job = NULL;
	bool need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);

	if (reset_context->reset_req_dev == adev)
		job = reset_context->job;
4363

4364 4365 4366
	/* no need to dump if device is not in good state during probe period */
	if (!adev->gmc.xgmi.pending_reset)
		amdgpu_debugfs_wait_dump(adev);
4367

4368 4369 4370 4371 4372
	if (amdgpu_sriov_vf(adev)) {
		/* stop the data exchange thread */
		amdgpu_virt_fini_data_exchange(adev);
	}

4373
	/* block all schedulers and reset given job's ring */
4374 4375 4376
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
4377
		if (!ring || !ring->sched.thread)
4378
			continue;
4379

M
Monk Liu 已提交
4380 4381
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
4382
	}
A
Alex Deucher 已提交
4383

4384 4385 4386
	if(job)
		drm_sched_increase_karma(&job->base);

4387
	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4388 4389 4390 4391
	/* If reset handler not implemented, continue; otherwise return */
	if (r == -ENOSYS)
		r = 0;
	else
4392 4393
		return r;

4394
	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404
	if (!amdgpu_sriov_vf(adev)) {

		if (!need_full_reset)
			need_full_reset = amdgpu_device_ip_need_full_reset(adev);

		if (!need_full_reset) {
			amdgpu_device_ip_pre_soft_reset(adev);
			r = amdgpu_device_ip_soft_reset(adev);
			amdgpu_device_ip_post_soft_reset(adev);
			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4405
				dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4406 4407 4408 4409 4410 4411
				need_full_reset = true;
			}
		}

		if (need_full_reset)
			r = amdgpu_device_ip_suspend(adev);
4412 4413 4414 4415 4416
		if (need_full_reset)
			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
		else
			clear_bit(AMDGPU_NEED_FULL_RESET,
				  &reset_context->flags);
4417 4418 4419 4420 4421
	}

	return r;
}

4422 4423
int amdgpu_do_asic_reset(struct list_head *device_list_handle,
			 struct amdgpu_reset_context *reset_context)
4424 4425
{
	struct amdgpu_device *tmp_adev = NULL;
4426
	bool need_full_reset, skip_hw_reset, vram_lost = false;
4427 4428
	int r = 0;

4429 4430 4431 4432
	/* Try reset handler method first */
	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
				    reset_list);
	r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4433 4434 4435 4436
	/* If reset handler not implemented, continue; otherwise return */
	if (r == -ENOSYS)
		r = 0;
	else
4437 4438 4439 4440 4441 4442 4443
		return r;

	/* Reset handler not implemented, use the default method */
	need_full_reset =
		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);

4444
	/*
4445
	 * ASIC reset has to be done on all XGMI hive nodes ASAP
4446 4447
	 * to allow proper links negotiation in FW (within 1 sec)
	 */
4448
	if (!skip_hw_reset && need_full_reset) {
4449
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4450
			/* For XGMI run all resets in parallel to speed up the process */
4451
			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4452
				tmp_adev->gmc.xgmi.pending_reset = false;
4453
				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4454 4455 4456 4457
					r = -EALREADY;
			} else
				r = amdgpu_asic_reset(tmp_adev);

4458
			if (r) {
4459
				dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4460
					 r, adev_to_drm(tmp_adev)->unique);
4461
				break;
4462 4463 4464
			}
		}

4465 4466
		/* For XGMI wait for all resets to complete before proceed */
		if (!r) {
4467
			list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4468 4469 4470 4471 4472 4473 4474 4475 4476
				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
					flush_work(&tmp_adev->xgmi_reset_work);
					r = tmp_adev->asic_reset_res;
					if (r)
						break;
				}
			}
		}
	}
4477

4478
	if (!r && amdgpu_ras_intr_triggered()) {
4479
		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4480 4481 4482
			if (tmp_adev->mmhub.ras_funcs &&
			    tmp_adev->mmhub.ras_funcs->reset_ras_error_count)
				tmp_adev->mmhub.ras_funcs->reset_ras_error_count(tmp_adev);
4483 4484
		}

4485
		amdgpu_ras_intr_cleared();
4486
	}
4487

4488
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4489 4490
		if (need_full_reset) {
			/* post card */
4491 4492
			r = amdgpu_device_asic_init(tmp_adev);
			if (r) {
4493
				dev_warn(tmp_adev->dev, "asic atom init failed!");
4494
			} else {
4495 4496 4497 4498 4499 4500 4501
				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
				r = amdgpu_device_ip_resume_phase1(tmp_adev);
				if (r)
					goto out;

				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
				if (vram_lost) {
4502
					DRM_INFO("VRAM is lost due to GPU reset!\n");
4503
					amdgpu_inc_vram_lost(tmp_adev);
4504 4505
				}

4506
				r = amdgpu_gtt_mgr_recover(ttm_manager_type(&tmp_adev->mman.bdev, TTM_PL_TT));
4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
				if (r)
					goto out;

				r = amdgpu_device_fw_loading(tmp_adev);
				if (r)
					return r;

				r = amdgpu_device_ip_resume_phase2(tmp_adev);
				if (r)
					goto out;

				if (vram_lost)
					amdgpu_device_fill_reset_magic(tmp_adev);

4521 4522 4523 4524 4525 4526
				/*
				 * Add this ASIC as tracked as reset was already
				 * complete successfully.
				 */
				amdgpu_register_gpu_instance(tmp_adev);

4527 4528
				if (!reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4529 4530
					amdgpu_xgmi_add_device(tmp_adev);

4531 4532 4533 4534
				r = amdgpu_device_ip_late_init(tmp_adev);
				if (r)
					goto out;

4535 4536
				amdgpu_fbdev_set_suspend(tmp_adev, 0);

4537 4538 4539 4540 4541 4542 4543 4544 4545 4546
				/*
				 * The GPU enters bad state once faulty pages
				 * by ECC has reached the threshold, and ras
				 * recovery is scheduled next. So add one check
				 * here to break recovery if it indeed exceeds
				 * bad page threshold, and remind user to
				 * retire this GPU or setting one bigger
				 * bad_page_threshold value to fix this once
				 * probing driver again.
				 */
4547
				if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
4548 4549 4550 4551 4552 4553
					/* must succeed. */
					amdgpu_ras_resume(tmp_adev);
				} else {
					r = -EINVAL;
					goto out;
				}
4554

4555
				/* Update PSP FW topology after reset */
4556 4557 4558 4559
				if (reset_context->hive &&
				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
					r = amdgpu_xgmi_update_topology(
						reset_context->hive, tmp_adev);
4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581
			}
		}

out:
		if (!r) {
			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
			r = amdgpu_ib_ring_tests(tmp_adev);
			if (r) {
				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
				need_full_reset = true;
				r = -EAGAIN;
				goto end;
			}
		}

		if (!r)
			r = amdgpu_device_recover_vram(tmp_adev);
		else
			tmp_adev->asic_reset_res = r;
	}

end:
4582 4583 4584 4585
	if (need_full_reset)
		set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
	else
		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4586 4587 4588
	return r;
}

4589 4590
static bool amdgpu_device_lock_adev(struct amdgpu_device *adev,
				struct amdgpu_hive_info *hive)
4591
{
4592 4593 4594
	if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0)
		return false;

4595 4596 4597 4598 4599
	if (hive) {
		down_write_nest_lock(&adev->reset_sem, &hive->hive_lock);
	} else {
		down_write(&adev->reset_sem);
	}
4600

4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_MODE1:
		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
		break;
	case AMD_RESET_METHOD_MODE2:
		adev->mp1_state = PP_MP1_STATE_RESET;
		break;
	default:
		adev->mp1_state = PP_MP1_STATE_NONE;
		break;
	}
4612 4613

	return true;
4614
}
A
Alex Deucher 已提交
4615

4616 4617
static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
{
4618
	amdgpu_vf_error_trans_all(adev);
4619
	adev->mp1_state = PP_MP1_STATE_NONE;
4620
	atomic_set(&adev->in_gpu_reset, 0);
4621
	up_write(&adev->reset_sem);
4622 4623
}

4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663
/*
 * to lockup a list of amdgpu devices in a hive safely, if not a hive
 * with multiple nodes, it will be similar as amdgpu_device_lock_adev.
 *
 * unlock won't require roll back.
 */
static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive)
{
	struct amdgpu_device *tmp_adev = NULL;

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		if (!hive) {
			dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes");
			return -ENODEV;
		}
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
			if (!amdgpu_device_lock_adev(tmp_adev, hive))
				goto roll_back;
		}
	} else if (!amdgpu_device_lock_adev(adev, hive))
		return -EAGAIN;

	return 0;
roll_back:
	if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) {
		/*
		 * if the lockup iteration break in the middle of a hive,
		 * it may means there may has a race issue,
		 * or a hive device locked up independently.
		 * we may be in trouble and may not, so will try to roll back
		 * the lock and give out a warnning.
		 */
		dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock");
		list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) {
			amdgpu_device_unlock_adev(tmp_adev);
		}
	}
	return -EAGAIN;
}

4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703
static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
{
	struct pci_dev *p = NULL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (p) {
		pm_runtime_enable(&(p->dev));
		pm_runtime_resume(&(p->dev));
	}
}

static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
{
	enum amd_reset_method reset_method;
	struct pci_dev *p = NULL;
	u64 expires;

	/*
	 * For now, only BACO and mode1 reset are confirmed
	 * to suffer the audio issue without proper suspended.
	 */
	reset_method = amdgpu_asic_reset_method(adev);
	if ((reset_method != AMD_RESET_METHOD_BACO) &&
	     (reset_method != AMD_RESET_METHOD_MODE1))
		return -EINVAL;

	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
			adev->pdev->bus->number, 1);
	if (!p)
		return -ENODEV;

	expires = pm_runtime_autosuspend_expiration(&(p->dev));
	if (!expires)
		/*
		 * If we cannot get the audio device autosuspend delay,
		 * a fixed 4S interval will be used. Considering 3S is
		 * the audio controller default autosuspend delay setting.
		 * 4S used here is guaranteed to cover that.
		 */
4704
		expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721

	while (!pm_runtime_status_suspended(&(p->dev))) {
		if (!pm_runtime_suspend(&(p->dev)))
			break;

		if (expires < ktime_get_mono_fast_ns()) {
			dev_warn(adev->dev, "failed to suspend display audio\n");
			/* TODO: abort the succeeding gpu reset? */
			return -ETIMEDOUT;
		}
	}

	pm_runtime_disable(&(p->dev));

	return 0;
}

4722
static void amdgpu_device_recheck_guilty_jobs(
4723 4724
	struct amdgpu_device *adev, struct list_head *device_list_handle,
	struct amdgpu_reset_context *reset_context)
4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759
{
	int i, r = 0;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];
		int ret = 0;
		struct drm_sched_job *s_job;

		if (!ring || !ring->sched.thread)
			continue;

		s_job = list_first_entry_or_null(&ring->sched.pending_list,
				struct drm_sched_job, list);
		if (s_job == NULL)
			continue;

		/* clear job's guilty and depend the folowing step to decide the real one */
		drm_sched_reset_karma(s_job);
		drm_sched_resubmit_jobs_ext(&ring->sched, 1);

		ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
		if (ret == 0) { /* timeout */
			DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
						ring->sched.name, s_job->id);

			/* set guilty */
			drm_sched_increase_karma(s_job);
retry:
			/* do hw reset */
			if (amdgpu_sriov_vf(adev)) {
				amdgpu_virt_fini_data_exchange(adev);
				r = amdgpu_device_reset_sriov(adev, false);
				if (r)
					adev->asic_reset_res = r;
			} else {
4760 4761 4762 4763
				clear_bit(AMDGPU_SKIP_HW_RESET,
					  &reset_context->flags);
				r = amdgpu_do_asic_reset(device_list_handle,
							 reset_context);
4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789
				if (r && r == -EAGAIN)
					goto retry;
			}

			/*
			 * add reset counter so that the following
			 * resubmitted job could flush vmid
			 */
			atomic_inc(&adev->gpu_reset_counter);
			continue;
		}

		/* got the hw fence, signal finished fence */
		atomic_dec(ring->sched.score);
		dma_fence_get(&s_job->s_fence->finished);
		dma_fence_signal(&s_job->s_fence->finished);
		dma_fence_put(&s_job->s_fence->finished);

		/* remove node from list and free the job */
		spin_lock(&ring->sched.job_list_lock);
		list_del_init(&s_job->list);
		spin_unlock(&ring->sched.job_list_lock);
		ring->sched.ops->free_job(s_job);
	}
}

4790 4791 4792
/**
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
 *
4793
 * @adev: amdgpu_device pointer
4794 4795 4796 4797 4798 4799 4800 4801 4802 4803
 * @job: which job trigger hang
 *
 * Attempt to reset the GPU if it has hung (all asics).
 * Attempt to do soft-reset or full-reset and reinitialize Asic
 * Returns 0 for success or an error on failure.
 */

int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job)
{
4804
	struct list_head device_list, *device_list_handle =  NULL;
4805
	bool job_signaled = false;
4806 4807
	struct amdgpu_hive_info *hive = NULL;
	struct amdgpu_device *tmp_adev = NULL;
4808
	int i, r = 0;
4809
	bool need_emergency_restart = false;
4810
	bool audio_suspended = false;
4811
	int tmp_vram_lost_counter;
4812 4813 4814
	struct amdgpu_reset_context reset_context;

	memset(&reset_context, 0, sizeof(reset_context));
4815

4816
	/*
4817 4818 4819 4820
	 * Special case: RAS triggered and full reset isn't supported
	 */
	need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);

4821 4822 4823 4824
	/*
	 * Flush RAM to disk so that after reboot
	 * the user can read log and see why the system rebooted.
	 */
4825
	if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
4826 4827 4828 4829 4830 4831
		DRM_WARN("Emergency reboot.");

		ksys_sync_helper();
		emergency_restart();
	}

4832
	dev_info(adev->dev, "GPU %s begin!\n",
4833
		need_emergency_restart ? "jobs stop":"reset");
4834 4835

	/*
4836 4837 4838 4839 4840
	 * Here we trylock to avoid chain of resets executing from
	 * either trigger by jobs on different adevs in XGMI hive or jobs on
	 * different schedulers for same device while this TO handler is running.
	 * We always reset all schedulers for device and all devices for XGMI
	 * hive so that should take care of them too.
4841
	 */
4842
	hive = amdgpu_get_xgmi_hive(adev);
4843 4844 4845 4846
	if (hive) {
		if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) {
			DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
				job ? job->base.id : -1, hive->hive_id);
4847
			amdgpu_put_xgmi_hive(hive);
4848 4849
			if (job)
				drm_sched_increase_karma(&job->base);
4850 4851 4852
			return 0;
		}
		mutex_lock(&hive->hive_lock);
4853
	}
4854

4855 4856 4857 4858 4859 4860
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	reset_context.job = job;
	reset_context.hive = hive;
	clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);

4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876
	/*
	 * lock the device before we try to operate the linked list
	 * if didn't get the device lock, don't touch the linked list since
	 * others may iterating it.
	 */
	r = amdgpu_device_lock_hive_adev(adev, hive);
	if (r) {
		dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress",
					job ? job->base.id : -1);

		/* even we skipped this reset, still need to set the job to guilty */
		if (job)
			drm_sched_increase_karma(&job->base);
		goto skip_recovery;
	}

4877 4878 4879 4880 4881 4882 4883
	/*
	 * Build list of devices to reset.
	 * In case we are in XGMI hive mode, resort the device list
	 * to put adev in the 1st position.
	 */
	INIT_LIST_HEAD(&device_list);
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
4884 4885 4886 4887 4888
		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
			list_add_tail(&tmp_adev->reset_list, &device_list);
		if (!list_is_first(&adev->reset_list, &device_list))
			list_rotate_to_front(&adev->reset_list, &device_list);
		device_list_handle = &device_list;
4889
	} else {
4890
		list_add_tail(&adev->reset_list, &device_list);
4891 4892 4893
		device_list_handle = &device_list;
	}

4894
	/* block all schedulers and reset given job's ring */
4895
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908
		/*
		 * Try to put the audio codec into suspend state
		 * before gpu reset started.
		 *
		 * Due to the power domain of the graphics device
		 * is shared with AZ power domain. Without this,
		 * we may change the audio hardware from behind
		 * the audio driver's back. That will trigger
		 * some audio codec errors.
		 */
		if (!amdgpu_device_suspend_display_audio(tmp_adev))
			audio_suspended = true;

4909 4910
		amdgpu_ras_set_error_query_ready(tmp_adev, false);

4911 4912
		cancel_delayed_work_sync(&tmp_adev->delayed_init_work);

4913 4914 4915
		if (!amdgpu_sriov_vf(tmp_adev))
			amdgpu_amdkfd_pre_reset(tmp_adev);

4916 4917 4918 4919 4920 4921
		/*
		 * Mark these ASICs to be reseted as untracked first
		 * And add them back after reset completed
		 */
		amdgpu_unregister_gpu_instance(tmp_adev);

4922
		amdgpu_fbdev_set_suspend(tmp_adev, 1);
4923

4924
		/* disable ras on ALL IPs */
4925
		if (!need_emergency_restart &&
4926
		      amdgpu_device_ip_need_full_reset(tmp_adev))
4927 4928
			amdgpu_ras_suspend(tmp_adev);

4929 4930 4931 4932 4933 4934
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

4935
			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
4936

4937
			if (need_emergency_restart)
4938
				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
4939
		}
4940
		atomic_inc(&tmp_adev->gpu_reset_counter);
4941 4942
	}

4943
	if (need_emergency_restart)
4944 4945
		goto skip_sched_resume;

4946 4947 4948 4949 4950 4951 4952
	/*
	 * Must check guilty signal here since after this point all old
	 * HW fences are force signaled.
	 *
	 * job->base holds a reference to parent fence
	 */
	if (job && job->base.s_fence->parent &&
4953
	    dma_fence_is_signaled(job->base.s_fence->parent)) {
4954 4955 4956 4957 4958
		job_signaled = true;
		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
		goto skip_hw_reset;
	}

4959
retry:	/* Rest of adevs pre asic reset from XGMI hive. */
4960
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4961
		r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
4962 4963
		/*TODO Should we stop ?*/
		if (r) {
4964
			dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4965
				  r, adev_to_drm(tmp_adev)->unique);
4966 4967 4968 4969
			tmp_adev->asic_reset_res = r;
		}
	}

4970
	tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
4971 4972 4973 4974 4975 4976 4977
	/* Actual ASIC resets if needed.*/
	/* TODO Implement XGMI hive reset logic for SRIOV */
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
		if (r)
			adev->asic_reset_res = r;
	} else {
4978
		r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
4979 4980 4981 4982
		if (r && r == -EAGAIN)
			goto retry;
	}

4983 4984
skip_hw_reset:

4985
	/* Post ASIC reset for all devs .*/
4986
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4987

4988 4989 4990 4991 4992 4993 4994 4995 4996
		/*
		 * Sometimes a later bad compute job can block a good gfx job as gfx
		 * and compute ring share internal GC HW mutually. We add an additional
		 * guilty jobs recheck step to find the real guilty job, it synchronously
		 * submits and pends for the first job being signaled. If it gets timeout,
		 * we identify it as a real guilty job.
		 */
		if (amdgpu_gpu_recovery == 2 &&
			!(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
4997 4998
			amdgpu_device_recheck_guilty_jobs(
				tmp_adev, device_list_handle, &reset_context);
4999

5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* No point to resubmit jobs if we didn't HW reset*/
			if (!tmp_adev->asic_reset_res && !job_signaled)
				drm_sched_resubmit_jobs(&ring->sched);

			drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
		}

		if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
5014
			drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5015 5016 5017
		}

		tmp_adev->asic_reset_res = 0;
5018 5019 5020

		if (r) {
			/* bad news, how to tell it to userspace ? */
5021
			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5022 5023
			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
		} else {
5024
			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5025 5026
			if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
				DRM_WARN("smart shift update failed\n");
5027
		}
5028
	}
5029

5030
skip_sched_resume:
5031
	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5032
		/* unlock kfd: SRIOV would do it separately */
5033
		if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5034
	                amdgpu_amdkfd_post_reset(tmp_adev);
5035 5036 5037 5038 5039 5040 5041

		/* kfd_post_reset will do nothing if kfd device is not initialized,
		 * need to bring up kfd here if it's not be initialized before
		 */
		if (!adev->kfd.init_complete)
			amdgpu_amdkfd_device_init(adev);

5042 5043
		if (audio_suspended)
			amdgpu_device_resume_display_audio(tmp_adev);
5044 5045 5046
		amdgpu_device_unlock_adev(tmp_adev);
	}

5047
skip_recovery:
5048
	if (hive) {
5049
		atomic_set(&hive->in_reset, 0);
5050
		mutex_unlock(&hive->hive_lock);
5051
		amdgpu_put_xgmi_hive(hive);
5052
	}
5053

5054
	if (r && r != -EAGAIN)
5055
		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
A
Alex Deucher 已提交
5056 5057 5058
	return r;
}

5059 5060 5061 5062 5063 5064 5065 5066 5067
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
5068
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5069
{
5070
	struct pci_dev *pdev;
5071 5072
	enum pci_bus_speed speed_cap, platform_speed_cap;
	enum pcie_link_width platform_link_width;
5073

5074 5075
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5076

5077 5078
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5079

5080 5081 5082 5083 5084 5085
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5086
		return;
5087
	}
5088

5089 5090 5091
	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
		return;

5092 5093
	pcie_bandwidth_available(adev->pdev, NULL,
				 &platform_speed_cap, &platform_link_width);
5094

5095
	if (adev->pm.pcie_gen_mask == 0) {
5096 5097 5098 5099 5100
		/* asic caps */
		pdev = adev->pdev;
		speed_cap = pcie_get_speed_cap(pdev);
		if (speed_cap == PCI_SPEED_UNKNOWN) {
			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5101 5102 5103
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
		} else {
5104 5105 5106 5107 5108 5109 5110
			if (speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (speed_cap == PCIE_SPEED_16_0GT)
5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
			else if (speed_cap == PCIE_SPEED_8_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
			else if (speed_cap == PCIE_SPEED_5_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
		}
		/* platform caps */
5126
		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5127 5128 5129
			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
		} else {
5130 5131 5132 5133 5134 5135 5136
			if (platform_speed_cap == PCIE_SPEED_32_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
			else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5137 5138 5139 5140
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5141
			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5142 5143 5144
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5145
			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5146 5147 5148 5149 5150
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;

5151 5152 5153
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
5154
		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5155 5156
			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
		} else {
5157
			switch (platform_link_width) {
5158
			case PCIE_LNK_X32:
5159 5160 5161 5162 5163 5164 5165 5166
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5167
			case PCIE_LNK_X16:
5168 5169 5170 5171 5172 5173 5174
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5175
			case PCIE_LNK_X12:
5176 5177 5178 5179 5180 5181
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5182
			case PCIE_LNK_X8:
5183 5184 5185 5186 5187
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5188
			case PCIE_LNK_X4:
5189 5190 5191 5192
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5193
			case PCIE_LNK_X2:
5194 5195 5196
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
5197
			case PCIE_LNK_X1:
5198 5199 5200 5201 5202
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
5203 5204 5205
		}
	}
}
A
Alex Deucher 已提交
5206

5207 5208
int amdgpu_device_baco_enter(struct drm_device *dev)
{
5209
	struct amdgpu_device *adev = drm_to_adev(dev);
5210
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5211

5212
	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5213 5214
		return -ENOTSUPP;

5215
	if (ras && adev->ras_enabled &&
5216
	    adev->nbio.funcs->enable_doorbell_interrupt)
5217 5218
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

5219
	return amdgpu_dpm_baco_enter(adev);
5220 5221 5222 5223
}

int amdgpu_device_baco_exit(struct drm_device *dev)
{
5224
	struct amdgpu_device *adev = drm_to_adev(dev);
5225
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5226
	int ret = 0;
5227

5228
	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5229 5230
		return -ENOTSUPP;

5231 5232 5233
	ret = amdgpu_dpm_baco_exit(adev);
	if (ret)
		return ret;
5234

5235
	if (ras && adev->ras_enabled &&
5236
	    adev->nbio.funcs->enable_doorbell_interrupt)
5237 5238 5239
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

	return 0;
5240
}
5241

5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255
static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev)
{
	int i;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;

		cancel_delayed_work_sync(&ring->sched.work_tdr);
	}
}

5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268
/**
 * amdgpu_pci_error_detected - Called when a PCI error is detected.
 * @pdev: PCI device struct
 * @state: PCI channel state
 *
 * Description: Called when a PCI error is detected.
 *
 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
 */
pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5269
	int i;
5270 5271 5272

	DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);

5273 5274 5275 5276 5277
	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		DRM_WARN("No support for XGMI hive yet...");
		return PCI_ERS_RESULT_DISCONNECT;
	}

5278 5279 5280
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
5281
	/* Fatal error, prepare for slot reset */
5282 5283
	case pci_channel_io_frozen:
		/*
5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304
		 * Cancel and wait for all TDRs in progress if failing to
		 * set  adev->in_gpu_reset in amdgpu_device_lock_adev
		 *
		 * Locking adev->reset_sem will prevent any external access
		 * to GPU during PCI error recovery
		 */
		while (!amdgpu_device_lock_adev(adev, NULL))
			amdgpu_cancel_all_tdr(adev);

		/*
		 * Block any work scheduling as we do for regular GPU reset
		 * for the duration of the recovery
		 */
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			drm_sched_stop(&ring->sched, NULL);
		}
5305
		atomic_inc(&adev->gpu_reset_counter);
5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
		/* Permanent error, prepare for device removal */
		return PCI_ERS_RESULT_DISCONNECT;
	}

	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
 * @pdev: pointer to PCI device
 */
pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
{

	DRM_INFO("PCI error: mmio enabled callback!!\n");

	/* TODO - dump whatever for debugging purposes */

	/* This called only if amdgpu_pci_error_detected returns
	 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
	 * works, no need to reset slot.
	 */

	return PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
 * @pdev: PCI device struct
 *
 * Description: This routine is called by the pci error recovery
 * code after the PCI slot has been reset, just before we
 * should resume normal operations.
 */
pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5346
	int r, i;
5347
	struct amdgpu_reset_context reset_context;
5348
	u32 memsize;
5349
	struct list_head device_list;
5350 5351 5352

	DRM_INFO("PCI error: slot reset callback!!\n");

5353 5354
	memset(&reset_context, 0, sizeof(reset_context));

5355
	INIT_LIST_HEAD(&device_list);
5356
	list_add_tail(&adev->reset_list, &device_list);
5357

5358 5359 5360
	/* wait for asic to come out of reset */
	msleep(500);

5361
	/* Restore PCI confspace */
5362
	amdgpu_device_load_pci_state(pdev);
5363

5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376
	/* confirm  ASIC came out of reset */
	for (i = 0; i < adev->usec_timeout; i++) {
		memsize = amdgpu_asic_get_config_memsize(adev);

		if (memsize != 0xffffffff)
			break;
		udelay(1);
	}
	if (memsize == 0xffffffff) {
		r = -ETIME;
		goto out;
	}

5377 5378 5379 5380 5381
	reset_context.method = AMD_RESET_METHOD_NONE;
	reset_context.reset_req_dev = adev;
	set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);

5382
	adev->no_hw_access = true;
5383
	r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5384
	adev->no_hw_access = false;
5385 5386 5387
	if (r)
		goto out;

5388
	r = amdgpu_do_asic_reset(&device_list, &reset_context);
5389 5390 5391

out:
	if (!r) {
5392 5393 5394
		if (amdgpu_device_cache_pci_state(adev->pdev))
			pci_restore_state(adev->pdev);

5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408
		DRM_INFO("PCIe error recovery succeeded\n");
	} else {
		DRM_ERROR("PCIe error recovery failed, err:%d", r);
		amdgpu_device_unlock_adev(adev);
	}

	return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
}

/**
 * amdgpu_pci_resume() - resume normal ops after PCI reset
 * @pdev: pointer to PCI device
 *
 * Called when the error recovery driver tells us that its
5409
 * OK to resume normal operation.
5410 5411 5412 5413 5414
 */
void amdgpu_pci_resume(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
5415
	int i;
5416 5417 5418


	DRM_INFO("PCI error: resume callback!!\n");
5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

		if (!ring || !ring->sched.thread)
			continue;


		drm_sched_resubmit_jobs(&ring->sched);
		drm_sched_start(&ring->sched, true);
	}

	amdgpu_device_unlock_adev(adev);
5432
}
5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478

bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	r = pci_save_state(pdev);
	if (!r) {
		kfree(adev->pci_state);

		adev->pci_state = pci_store_saved_state(pdev);

		if (!adev->pci_state) {
			DRM_ERROR("Failed to store PCI saved state");
			return false;
		}
	} else {
		DRM_WARN("Failed to save PCI state, err:%d\n", r);
		return false;
	}

	return true;
}

bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_to_adev(dev);
	int r;

	if (!adev->pci_state)
		return false;

	r = pci_load_saved_state(pdev, adev->pci_state);

	if (!r) {
		pci_restore_state(pdev);
	} else {
		DRM_WARN("Failed to load PCI state, err:%d\n", r);
		return false;
	}

	return true;
}

5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493
void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
		struct amdgpu_ring *ring)
{
#ifdef CONFIG_X86_64
	if (adev->flags & AMD_IS_APU)
		return;
#endif
	if (adev->gmc.xgmi.connected_to_cpu)
		return;

	if (ring && ring->funcs->emit_hdp_flush)
		amdgpu_ring_emit_hdp_flush(ring);
	else
		amdgpu_asic_flush_hdp(adev, ring);
}
5494

5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506
void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
		struct amdgpu_ring *ring)
{
#ifdef CONFIG_X86_64
	if (adev->flags & AMD_IS_APU)
		return;
#endif
	if (adev->gmc.xgmi.connected_to_cpu)
		return;

	amdgpu_asic_invalidate_hdp(adev, ring);
}