i915_gpu_error.c 46.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31
#include <linux/ascii85.h>
#include <linux/nmi.h>
32
#include <linux/pagevec.h>
C
Chris Wilson 已提交
33 34
#include <linux/scatterlist.h>
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39 40 41
#include "display/intel_atomic.h"
#include "display/intel_overlay.h"

42
#include "gem/i915_gem_context.h"
43
#include "gem/i915_gem_lmem.h"
44

45
#include "i915_drv.h"
46
#include "i915_gpu_error.h"
47
#include "i915_memcpy.h"
48
#include "i915_scatterlist.h"
49
#include "intel_csr.h"
50

51 52 53
#define ALLOW_FAIL (GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

C
Chris Wilson 已提交
54 55
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
56
{
C
Chris Wilson 已提交
57 58 59 60
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
61 62
}

C
Chris Wilson 已提交
63
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
64
{
C
Chris Wilson 已提交
65
	if (!len)
66 67
		return false;

C
Chris Wilson 已提交
68 69 70 71 72 73 74 75
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
76 77
	}

C
Chris Wilson 已提交
78 79
	if (e->cur == e->end) {
		struct scatterlist *sgl;
80

81
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
82 83 84 85
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
86

C
Chris Wilson 已提交
87 88 89 90 91 92 93
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
94 95
		}

C
Chris Wilson 已提交
96 97
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
98 99
	}

C
Chris Wilson 已提交
100
	e->size = ALIGN(len + 1, SZ_64K);
101
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
102 103 104 105 106 107 108 109 110 111
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
112 113
}

114
__printf(2, 0)
115
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
116
			       const char *fmt, va_list args)
117
{
C
Chris Wilson 已提交
118 119
	va_list ap;
	int len;
120

C
Chris Wilson 已提交
121
	if (e->err)
122 123
		return;

C
Chris Wilson 已提交
124 125 126 127 128 129
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
130 131
	}

C
Chris Wilson 已提交
132 133
	if (!__i915_error_grow(e, len))
		return;
134

C
Chris Wilson 已提交
135 136 137 138 139 140 141
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
142 143
}

C
Chris Wilson 已提交
144
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
145 146 147
{
	unsigned len;

C
Chris Wilson 已提交
148
	if (e->err || !str)
149 150 151
		return;

	len = strlen(str);
C
Chris Wilson 已提交
152 153
	if (!__i915_error_grow(e, len))
		return;
154

C
Chris Wilson 已提交
155
	GEM_BUG_ON(e->bytes + len > e->size);
156
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
157
	e->bytes += len;
158 159 160 161 162
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

233 234
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

235
struct compress {
236
	struct pagevec pool;
237 238
	struct z_stream_s zstream;
	void *tmp;
239
	bool wc;
240 241 242
};

static bool compress_init(struct compress *c)
243
{
244
	struct z_stream_s *zstream = &c->zstream;
245

246
	if (pool_init(&c->pool, ALLOW_FAIL))
247 248
		return false;

249 250 251 252 253
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
254 255 256
		return false;
	}

257
	c->tmp = NULL;
258
	if (i915_has_memcpy_from_wc())
259
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
260

261 262 263
	return true;
}

264
static bool compress_start(struct compress *c)
265
{
266 267 268 269 270 271 272 273 274 275 276 277 278
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

static void *compress_next_page(struct compress *c,
				struct drm_i915_error_object *dst)
{
	void *page;
279 280 281 282

	if (dst->page_count >= dst->num_pages)
		return ERR_PTR(-ENOSPC);

283
	page = pool_alloc(&c->pool, ALLOW_FAIL);
284 285 286
	if (!page)
		return ERR_PTR(-ENOMEM);

287
	return dst->pages[dst->page_count++] = page;
288 289
}

290
static int compress_page(struct compress *c,
291 292 293
			 void *src,
			 struct drm_i915_error_object *dst)
{
294 295
	struct z_stream_s *zstream = &c->zstream;

296
	zstream->next_in = src;
297
	if (c->wc && c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
298
		zstream->next_in = c->tmp;
299 300 301 302
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
303
			zstream->next_out = compress_next_page(c, dst);
304 305
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
306 307 308 309

			zstream->avail_out = PAGE_SIZE;
		}

310
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
311 312 313 314 315 316 317 318 319 320
			return -EIO;
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

321
static int compress_flush(struct compress *c,
322 323
			  struct drm_i915_error_object *dst)
{
324 325
	struct z_stream_s *zstream = &c->zstream;

326 327 328
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
329
			zstream->next_out = compress_next_page(c, dst);
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

350
static void compress_finish(struct compress *c)
351
{
352 353
	zlib_deflateEnd(&c->zstream);
}
354

355 356 357
static void compress_fini(struct compress *c)
{
	kfree(c->zstream.workspace);
358
	if (c->tmp)
359 360
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
361 362 363 364 365 366 367 368 369
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

370
struct compress {
371
	struct pagevec pool;
372
	bool wc;
373 374 375
};

static bool compress_init(struct compress *c)
376 377 378 379 380
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

static bool compress_start(struct compress *c)
381 382 383 384
{
	return true;
}

385
static int compress_page(struct compress *c,
386 387 388
			 void *src,
			 struct drm_i915_error_object *dst)
{
389
	void *ptr;
390

391
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
392
	if (!ptr)
393 394
		return -ENOMEM;

395
	if (!(c->wc && i915_memcpy_from_wc(ptr, src, PAGE_SIZE)))
396 397
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
398 399 400 401

	return 0;
}

402 403 404 405 406 407
static int compress_flush(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	return 0;
}

408
static void compress_finish(struct compress *c)
409 410 411
{
}

412 413 414 415 416
static void compress_fini(struct compress *c)
{
	pool_fini(&c->pool);
}

417 418 419 420 421 422 423
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

424
static void error_print_instdone(struct drm_i915_error_state_buf *m,
425
				 const struct drm_i915_error_engine *ee)
426
{
427
	const struct sseu_dev_info *sseu = &RUNTIME_INFO(m->i915)->sseu;
428 429 430
	int slice;
	int subslice;

431 432 433
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

434
	if (ee->engine->class != RENDER_CLASS || INTEL_GEN(m->i915) <= 3)
435 436 437 438 439 440 441 442
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

443
	for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
444 445 446 447
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

448
	for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
449 450 451
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
452 453
}

454 455
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
456 457
				const struct drm_i915_error_request *erq,
				const unsigned long epoch)
458 459 460 461
{
	if (!erq->seqno)
		return;

462 463
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, emitted %dms, start %08x, head %08x, tail %08x\n",
		   prefix, erq->pid, erq->context, erq->seqno,
464 465 466 467 468
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
469
		   jiffies_to_msecs(erq->jiffies - epoch),
470
		   erq->start, erq->head, erq->tail);
471 472
}

473 474
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
475
				const struct drm_i915_error_context *ctx)
476
{
C
Chris Wilson 已提交
477 478 479
	err_printf(m, "%s%s[%d] prio %d, guilty %d active %d\n",
		   header, ctx->comm, ctx->pid, ctx->sched_attr.priority,
		   ctx->guilty, ctx->active);
480 481
}

482
static void error_print_engine(struct drm_i915_error_state_buf *m,
483 484
			       const struct drm_i915_error_engine *ee,
			       const unsigned long epoch)
485
{
486 487
	int n;

488
	err_printf(m, "%s command stream:\n", ee->engine->name);
489
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
490
	err_printf(m, "  START: 0x%08x\n", ee->start);
491
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
492 493
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
494
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
495
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
496 497 498 499 500
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
501 502 503

	error_print_instdone(m, ee);

504 505 506 507 508 509 510 511
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
512
	if (INTEL_GEN(m->i915) >= 4) {
513
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
514 515 516
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
517
	}
518 519 520 521 522 523
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
524
	}
525
	if (HAS_PPGTT(m->i915)) {
526
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
527

528
		if (INTEL_GEN(m->i915) >= 8) {
529 530 531
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
532
					   i, ee->vm_info.pdp[i]);
533 534
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
535
				   ee->vm_info.pp_dir_base);
536 537
		}
	}
538 539
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
540
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
541

542 543
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
544
		error_print_request(m, " ", &ee->execlist[n], epoch);
545 546
	}

547
	error_print_context(m, "  Active context: ", &ee->context);
548 549 550 551 552 553 554 555 556 557 558
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

559
static void print_error_obj(struct drm_i915_error_state_buf *m,
560
			    const struct intel_engine_cs *engine,
561
			    const char *name,
562
			    const struct drm_i915_error_object *obj)
563
{
564
	char out[ASCII85_BUFSZ];
565
	int page;
566

567 568 569 570 571 572 573 574 575 576
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

577 578 579
	if (obj->gtt_page_sizes > I915_GTT_PAGE_SIZE_4K)
		err_printf(m, "gtt_page_sizes = 0x%08x\n", obj->gtt_page_sizes);

580 581 582 583 584 585 586 587 588
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

589 590
		for (i = 0; i < len; i++)
			err_puts(m, ascii85_encode(obj->pages[page][i], out));
591
	}
592
	err_puts(m, "\n");
593 594
}

595
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
596
				   const struct intel_device_info *info,
597
				   const struct intel_runtime_info *runtime,
598
				   const struct intel_driver_caps *caps)
599
{
600 601
	struct drm_printer p = i915_error_printer(m);

602 603 604
	intel_device_info_print_static(info, &p);
	intel_device_info_print_runtime(runtime, &p);
	intel_device_info_print_topology(&runtime->sseu, &p);
605
	intel_driver_caps_print(caps, &p);
606 607
}

608
static void err_print_params(struct drm_i915_error_state_buf *m,
609
			     const struct i915_params *params)
610
{
611 612 613
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
614 615
}

616 617 618 619 620 621 622 623 624 625 626 627
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

628 629 630 631 632 633 634
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

635
	if (!error->device_info.has_gt_uc)
636 637 638 639
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
640
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
641 642
}

C
Chris Wilson 已提交
643
static void err_free_sgl(struct scatterlist *sgl)
644
{
C
Chris Wilson 已提交
645 646
	while (sgl) {
		struct scatterlist *sg;
647

C
Chris Wilson 已提交
648 649 650 651 652 653 654 655 656
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
657
	}
C
Chris Wilson 已提交
658
}
659

C
Chris Wilson 已提交
660 661 662
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
			       struct i915_gpu_state *error)
{
663
	const struct drm_i915_error_engine *ee;
C
Chris Wilson 已提交
664 665
	struct timespec64 ts;
	int i, j;
666

667 668
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
669 670 671
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
672
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
673 674 675 676 677 678 679 680 681
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
682 683
	err_printf(m, "Capture: %lu jiffies; %d ms ago\n",
		   error->capture, jiffies_to_msecs(jiffies - error->capture));
684

685
	for (ee = error->engine; ee; ee = ee->next)
686
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
687 688 689 690
			   ee->engine->name,
			   ee->context.comm,
			   ee->context.pid);

691
	err_printf(m, "Reset count: %u\n", error->reset_count);
692
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
693
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
694 695 696
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
697
	err_print_pciid(m, m->i915);
698

699
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
700

C
Chris Wilson 已提交
701 702
	if (HAS_CSR(m->i915)) {
		struct intel_csr *csr = &m->i915->csr;
703 704 705 706 707 708 709 710

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

711
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
712 713
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
714 715
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
716 717
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
718 719 720 721 722
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);

723
	for (i = 0; i < error->nfence; i++)
724 725
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

726
	if (IS_GEN_RANGE(m->i915, 6, 11)) {
727 728 729 730
		err_printf(m, "ERROR: 0x%08x\n", error->error);
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

731 732 733 734
	if (INTEL_GEN(m->i915) >= 8)
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   error->fault_data1, error->fault_data0);

735
	if (IS_GEN(m->i915, 7))
736 737
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

738 739 740
	if (IS_GEN_RANGE(m->i915, 8, 11))
		err_printf(m, "GTT_CACHE_EN: 0x%08x\n", error->gtt_cache);

741 742 743
	if (IS_GEN(m->i915, 12))
		err_printf(m, "AUX_ERR_DBG: 0x%08x\n", error->aux_err);

744 745 746 747 748 749
	if (INTEL_GEN(m->i915) >= 12) {
		int i;

		for (i = 0; i < GEN12_SFC_DONE_MAX; i++)
			err_printf(m, "  SFC_DONE[%d]: 0x%08x\n", i,
				   error->sfc_done[i]);
M
Mika Kuoppala 已提交
750 751

		err_printf(m, "  GAM_DONE: 0x%08x\n", error->gam_done);
752 753
	}

754
	for (ee = error->engine; ee; ee = ee->next)
755
		error_print_engine(m, ee, error->capture);
756

757 758
	for (ee = error->engine; ee; ee = ee->next) {
		const struct drm_i915_error_object *obj;
759 760

		obj = ee->batchbuffer;
761
		if (obj) {
762
			err_puts(m, ee->engine->name);
763
			if (ee->context.pid)
764
				err_printf(m, " (submitted by %s [%d])",
765
					   ee->context.comm,
766
					   ee->context.pid);
767 768 769
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
770
			print_error_obj(m, ee->engine, NULL, obj);
771 772
		}

773
		for (j = 0; j < ee->user_bo_count; j++)
774
			print_error_obj(m, ee->engine, "user", ee->user_bo[j]);
775

776
		if (ee->num_requests) {
777
			err_printf(m, "%s --- %d requests\n",
778
				   ee->engine->name,
779
				   ee->num_requests);
780
			for (j = 0; j < ee->num_requests; j++)
781 782
				error_print_request(m, " ",
						    &ee->requests[j],
783
						    error->capture);
784 785
		}

786 787 788 789 790
		print_error_obj(m, ee->engine, "ringbuffer", ee->ringbuffer);
		print_error_obj(m, ee->engine, "HW Status", ee->hws_page);
		print_error_obj(m, ee->engine, "HW context", ee->ctx);
		print_error_obj(m, ee->engine, "WA context", ee->wa_ctx);
		print_error_obj(m, ee->engine,
791
				"WA batchbuffer", ee->wa_batchbuffer);
792
		print_error_obj(m, ee->engine,
793
				"NULL context", ee->default_state);
794 795 796 797 798 799
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
800
		intel_display_print_error_state(m, error->display);
801

802 803
	err_print_capabilities(m, &error->device_info, &error->runtime_info,
			       &error->driver_caps);
804
	err_print_params(m, &error->params);
805
	err_print_uc(m, &error->uc);
C
Chris Wilson 已提交
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
}

static int err_print_to_sgl(struct i915_gpu_state *error)
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
838

C
Chris Wilson 已提交
839 840
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
841 842 843 844

	return 0;
}

C
Chris Wilson 已提交
845 846
ssize_t i915_gpu_state_copy_to_buffer(struct i915_gpu_state *error,
				      char *buf, loff_t off, size_t rem)
847
{
C
Chris Wilson 已提交
848 849 850 851
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
852

C
Chris Wilson 已提交
853 854
	if (!error || !rem)
		return 0;
855

C
Chris Wilson 已提交
856 857 858
	err = err_print_to_sgl(error);
	if (err)
		return err;
859

C
Chris Wilson 已提交
860 861 862 863 864
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
865

C
Chris Wilson 已提交
866 867 868 869 870 871 872 873 874
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
875

C
Chris Wilson 已提交
876 877 878 879 880
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
881

C
Chris Wilson 已提交
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
907 908 909 910 911 912 913 914 915 916
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
917
		free_page((unsigned long)obj->pages[page]);
918 919 920 921

	kfree(obj);
}

922

923 924
static void cleanup_params(struct i915_gpu_state *error)
{
925
	i915_params_free(&error->params);
926 927
}

928 929 930 931 932 933
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
934
	i915_error_object_free(error_uc->guc_log);
935 936
}

937
void __i915_gpu_state_free(struct kref *error_ref)
938
{
939 940
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
941
	long i;
942

943 944
	while (error->engine) {
		struct drm_i915_error_engine *ee = error->engine;
945

946 947 948 949
		error->engine = ee->next;

		for (i = 0; i < ee->user_bo_count; i++)
			i915_error_object_free(ee->user_bo[i]);
950 951
		kfree(ee->user_bo);

952 953 954 955 956 957 958 959
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
960
		kfree(ee);
961 962 963 964
	}

	kfree(error->overlay);
	kfree(error->display);
965

966
	cleanup_params(error);
967 968
	cleanup_uc_state(error);

C
Chris Wilson 已提交
969
	err_free_sgl(error->sgl);
970 971 972 973
	kfree(error);
}

static struct drm_i915_error_object *
974
i915_error_object_create(struct drm_i915_private *i915,
975 976
			 struct i915_vma *vma,
			 struct compress *compress)
977
{
978 979
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
980
	struct drm_i915_error_object *dst;
981 982
	unsigned long num_pages;
	struct sgt_iter iter;
983
	int ret;
984

985 986
	might_sleep();

987
	if (!vma || !vma->pages)
C
Chris Wilson 已提交
988 989
		return NULL;

990
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
991
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
992
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), ALLOW_FAIL);
C
Chris Wilson 已提交
993
	if (!dst)
994 995
		return NULL;

996 997 998 999 1000
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

1001 1002
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
1003
	dst->gtt_page_sizes = vma->page_sizes.gtt;
1004
	dst->num_pages = num_pages;
1005
	dst->page_count = 0;
1006 1007
	dst->unused = 0;

1008 1009 1010
	compress->wc = i915_gem_object_is_lmem(vma->obj) ||
		       drm_mm_node_allocated(&ggtt->error_capture);

1011
	ret = -EINVAL;
1012
	if (drm_mm_node_allocated(&ggtt->error_capture)) {
1013
		void __iomem *s;
1014
		dma_addr_t dma;
1015

1016 1017 1018
		for_each_sgt_daddr(dma, iter, vma->pages) {
			ggtt->vm.insert_page(&ggtt->vm, dma, slot,
					     I915_CACHE_NONE, 0);
1019

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
			s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
			ret = compress_page(compress, (void  __force *)s, dst);
			io_mapping_unmap(s);
			if (ret)
				break;
		}
	} else if (i915_gem_object_is_lmem(vma->obj)) {
		struct intel_memory_region *mem = vma->obj->mm.region;
		dma_addr_t dma;

		for_each_sgt_daddr(dma, iter, vma->pages) {
			void __iomem *s;

1033
			s = io_mapping_map_wc(&mem->iomap, dma, PAGE_SIZE);
1034
			ret = compress_page(compress, (void __force *)s, dst);
1035
			io_mapping_unmap(s);
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
			if (ret)
				break;
		}
	} else {
		struct page *page;

		for_each_sgt_page(page, iter, vma->pages) {
			void *s;

			drm_clflush_pages(&page, 1);

1047
			s = kmap(page);
1048
			ret = compress_page(compress, s, dst);
1049
			kunmap(page);
1050 1051 1052 1053 1054 1055

			drm_clflush_pages(&page, 1);

			if (ret)
				break;
		}
1056 1057
	}

1058
	if (ret || compress_flush(compress, dst)) {
1059
		while (dst->page_count--)
1060
			pool_free(&compress->pool, dst->pages[dst->page_count]);
1061 1062 1063
		kfree(dst);
		dst = NULL;
	}
1064
	compress_finish(compress);
1065 1066

	return dst;
1067 1068
}

1069 1070
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
1071 1072 1073 1074 1075 1076 1077 1078
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
1079
static u32 i915_error_generate_code(struct i915_gpu_state *error)
1080
{
1081 1082
	const struct drm_i915_error_engine *ee = error->engine;

1083 1084
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
1085 1086 1087 1088
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1089
	return ee ? ee->ipehr ^ ee->instdone.instdone : 0;
1090 1091
}

1092
static void gem_record_fences(struct i915_gpu_state *error)
1093
{
1094
	struct drm_i915_private *dev_priv = error->i915;
1095
	struct intel_uncore *uncore = &dev_priv->uncore;
1096 1097
	int i;

1098
	if (INTEL_GEN(dev_priv) >= 6) {
1099
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1100 1101 1102
			error->fence[i] =
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1103
	} else if (INTEL_GEN(dev_priv) >= 4) {
1104
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1105 1106 1107
			error->fence[i] =
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1108
	} else {
1109
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1110 1111
			error->fence[i] =
				intel_uncore_read(uncore, FENCE_REG(i));
1112
	}
1113
	error->nfence = i;
1114 1115
}

1116
static void error_record_engine_registers(struct i915_gpu_state *error,
1117 1118
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1119
{
1120 1121
	struct drm_i915_private *dev_priv = engine->i915;

1122
	if (INTEL_GEN(dev_priv) >= 6) {
1123
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1124 1125 1126 1127

		if (INTEL_GEN(dev_priv) >= 12)
			ee->fault_reg = I915_READ(GEN12_RING_FAULT_REG);
		else if (INTEL_GEN(dev_priv) >= 8)
1128
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
1129
		else
1130
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1131 1132
	}

1133
	if (INTEL_GEN(dev_priv) >= 4) {
1134 1135 1136 1137 1138
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1139
		if (INTEL_GEN(dev_priv) >= 8) {
1140 1141
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1142
		}
1143
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1144
	} else {
1145 1146 1147
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1148 1149
	}

1150
	intel_engine_get_instdone(engine, &ee->instdone);
1151

1152
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1153
	ee->acthd = intel_engine_get_active_head(engine);
1154 1155 1156 1157
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1158
	if (INTEL_GEN(dev_priv) > 2)
1159
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1160

1161
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1162
		i915_reg_t mmio;
1163

1164
		if (IS_GEN(dev_priv, 7)) {
1165
			switch (engine->id) {
1166
			default:
1167
				MISSING_CASE(engine->id);
1168
				/* fall through */
1169
			case RCS0:
1170 1171
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1172
			case BCS0:
1173 1174
				mmio = BLT_HWS_PGA_GEN7;
				break;
1175
			case VCS0:
1176 1177
				mmio = BSD_HWS_PGA_GEN7;
				break;
1178
			case VECS0:
1179 1180 1181
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1182
		} else if (IS_GEN(engine->i915, 6)) {
1183
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1184 1185
		} else {
			/* XXX: gen8 returns to sanity */
1186
			mmio = RING_HWS_PGA(engine->mmio_base);
1187 1188
		}

1189
		ee->hws = I915_READ(mmio);
1190 1191
	}

1192
	ee->idle = intel_engine_is_idle(engine);
1193 1194
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1195

1196
	if (HAS_PPGTT(dev_priv)) {
1197 1198
		int i;

1199
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1200

1201
		if (IS_GEN(dev_priv, 6)) {
1202
			ee->vm_info.pp_dir_base =
1203
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1204
		} else if (IS_GEN(dev_priv, 7)) {
1205
			ee->vm_info.pp_dir_base =
1206 1207 1208 1209
				ENGINE_READ(engine, RING_PP_DIR_BASE);
		} else if (INTEL_GEN(dev_priv) >= 8) {
			u32 base = engine->mmio_base;

1210
			for (i = 0; i < 4; i++) {
1211
				ee->vm_info.pdp[i] =
1212
					I915_READ(GEN8_RING_PDP_UDW(base, i));
1213 1214
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1215
					I915_READ(GEN8_RING_PDP_LDW(base, i));
1216
			}
1217
		}
1218
	}
1219 1220
}

1221
static void record_request(const struct i915_request *request,
1222 1223
			   struct drm_i915_error_request *erq)
{
1224
	const struct i915_gem_context *ctx = request->context->gem_context;
C
Chris Wilson 已提交
1225

1226
	erq->flags = request->fence.flags;
1227 1228
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1229
	erq->sched_attr = request->sched.attr;
1230
	erq->jiffies = request->emitted_jiffies;
1231
	erq->start = i915_ggtt_offset(request->ring->vma);
1232 1233
	erq->head = request->head;
	erq->tail = request->tail;
1234
	erq->pid = ctx && ctx->pid ? pid_nr(ctx->pid) : 0;
1235 1236
}

1237
static void engine_record_requests(struct intel_engine_cs *engine,
1238
				   struct i915_request *first,
1239 1240
				   struct drm_i915_error_engine *ee)
{
1241
	struct i915_request *request;
1242 1243 1244 1245
	int count;

	count = 0;
	request = first;
1246
	list_for_each_entry_from(request, &engine->active.requests, sched.link)
1247 1248 1249 1250
		count++;
	if (!count)
		return;

1251
	ee->requests = kcalloc(count, sizeof(*ee->requests), ATOMIC_MAYFAIL);
1252 1253 1254 1255 1256 1257 1258
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1259 1260
	list_for_each_entry_from(request,
				 &engine->active.requests, sched.link) {
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1280
		record_request(request, &ee->requests[count++]);
1281 1282 1283 1284
	}
	ee->num_requests = count;
}

1285
static void error_record_engine_execlists(const struct intel_engine_cs *engine,
1286 1287
					  struct drm_i915_error_engine *ee)
{
1288
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1289 1290
	struct i915_request * const *port = execlists->active;
	unsigned int n = 0;
1291

1292 1293
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1294 1295

	ee->num_ports = n;
1296 1297
}

1298 1299
static bool record_context(struct drm_i915_error_context *e,
			   const struct i915_request *rq)
1300
{
1301 1302 1303 1304
	const struct i915_gem_context *ctx = rq->context->gem_context;

	if (!ctx)
		return false;
1305

1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

1318
	e->sched_attr = ctx->sched;
1319 1320
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1321 1322

	return i915_gem_context_no_error_capture(ctx);
1323 1324
}

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
struct capture_vma {
	struct capture_vma *next;
	void **slot;
};

static struct capture_vma *
capture_vma(struct capture_vma *next,
	    struct i915_vma *vma,
	    struct drm_i915_error_object **out)
{
	struct capture_vma *c;

	*out = NULL;
	if (!vma)
		return next;

	c = kmalloc(sizeof(*c), ATOMIC_MAYFAIL);
	if (!c)
		return next;

1345
	if (!i915_active_acquire_if_busy(&vma->active)) {
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
		kfree(c);
		return next;
	}

	c->slot = (void **)out;
	*c->slot = i915_vma_get(vma);

	c->next = next;
	return c;
}

static struct capture_vma *
1358 1359
request_record_user_bo(struct i915_request *request,
		       struct drm_i915_error_engine *ee,
1360
		       struct capture_vma *capture)
1361
{
1362
	struct i915_capture_list *c;
1363
	struct drm_i915_error_object **bo;
1364
	long count, max;
1365

1366
	max = 0;
1367
	for (c = request->capture_list; c; c = c->next)
1368 1369
		max++;
	if (!max)
1370
		return capture;
1371

1372
	bo = kmalloc_array(max, sizeof(*bo), ATOMIC_MAYFAIL);
1373 1374 1375
	if (!bo) {
		/* If we can't capture everything, try to capture something. */
		max = min_t(long, max, PAGE_SIZE / sizeof(*bo));
1376
		bo = kmalloc_array(max, sizeof(*bo), ATOMIC_MAYFAIL);
1377
	}
1378
	if (!bo)
1379
		return capture;
1380 1381 1382

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
1383
		capture = capture_vma(capture, c->vma, &bo[count]);
1384 1385
		if (++count == max)
			break;
1386 1387 1388 1389
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
1390 1391

	return capture;
1392 1393
}

1394 1395
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
1396 1397
	       struct drm_i915_gem_object *obj,
	       struct compress *compress)
1398 1399 1400 1401
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1402
			.size = obj->base.size,
1403 1404 1405 1406
			.pages = obj->mm.pages,
			.obj = obj,
		};

1407
		return i915_error_object_create(dev_priv, &fake, compress);
1408 1409 1410 1411 1412
	} else {
		return NULL;
	}
}

1413 1414
static void
gem_record_rings(struct i915_gpu_state *error, struct compress *compress)
1415
{
1416
	struct drm_i915_private *i915 = error->i915;
1417 1418 1419 1420 1421 1422
	struct intel_engine_cs *engine;
	struct drm_i915_error_engine *ee;

	ee = kzalloc(sizeof(*ee), GFP_KERNEL);
	if (!ee)
		return;
1423

1424
	for_each_uabi_engine(engine, i915) {
1425
		struct capture_vma *capture = NULL;
1426
		struct i915_request *request;
1427
		unsigned long flags;
1428

1429 1430 1431
		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

1432
		spin_lock_irqsave(&engine->active.lock, flags);
1433
		request = intel_engine_find_active_request(engine);
1434 1435 1436 1437
		if (!request) {
			spin_unlock_irqrestore(&engine->active.lock, flags);
			continue;
		}
1438

1439
		error->simulated |= record_context(&ee->context, request);
1440

1441 1442 1443 1444 1445 1446 1447 1448
		/*
		 * We need to copy these to an anonymous buffer
		 * as the simplest method to avoid being overwritten
		 * by userspace.
		 */
		capture = capture_vma(capture,
				      request->batch,
				      &ee->batchbuffer);
1449

1450
		if (HAS_BROKEN_CS_TLB(i915))
1451
			capture = capture_vma(capture,
1452 1453
					      engine->gt->scratch,
					      &ee->wa_batchbuffer);
1454

1455
		capture = request_record_user_bo(request, ee, capture);
1456

1457
		capture = capture_vma(capture,
1458
				      request->context->state,
1459
				      &ee->ctx);
1460

1461 1462 1463
		capture = capture_vma(capture,
				      request->ring->vma,
				      &ee->ringbuffer);
1464

1465 1466
		ee->cpu_ring_head = request->ring->head;
		ee->cpu_ring_tail = request->ring->tail;
1467

1468 1469 1470 1471 1472
		ee->rq_head = request->head;
		ee->rq_post = request->postfix;
		ee->rq_tail = request->tail;

		engine_record_requests(engine, request, ee);
1473
		spin_unlock_irqrestore(&engine->active.lock, flags);
1474

1475 1476 1477
		error_record_engine_registers(error, engine, ee);
		error_record_engine_execlists(engine, ee);

1478 1479 1480 1481 1482 1483 1484
		while (capture) {
			struct capture_vma *this = capture;
			struct i915_vma *vma = *this->slot;

			*this->slot =
				i915_error_object_create(i915, vma, compress);

1485
			i915_active_release(&vma->active);
1486 1487 1488 1489 1490 1491
			i915_vma_put(vma);

			capture = this->next;
			kfree(this);
		}

1492
		ee->hws_page =
1493
			i915_error_object_create(i915,
1494 1495
						 engine->status_page.vma,
						 compress);
1496

1497 1498 1499 1500
		ee->wa_ctx =
			i915_error_object_create(i915,
						 engine->wa_ctx.vma,
						 compress);
1501

1502 1503
		ee->default_state =
			capture_object(i915, engine->default_state, compress);
1504 1505 1506 1507 1508 1509 1510 1511 1512

		ee->engine = engine;

		ee->next = error->engine;
		error->engine = ee;

		ee = kzalloc(sizeof(*ee), GFP_KERNEL);
		if (!ee)
			return;
1513
	}
1514 1515

	kfree(ee);
1516 1517
}

1518 1519
static void
capture_uc_state(struct i915_gpu_state *error, struct compress *compress)
1520 1521 1522
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;
1523
	struct intel_uc *uc = &i915->gt.uc;
1524 1525

	/* Capturing uC state won't be useful if there is no GuC */
1526
	if (!error->device_info.has_gt_uc)
1527 1528
		return;

1529 1530
	memcpy(&error_uc->guc_fw, &uc->guc.fw, sizeof(uc->guc.fw));
	memcpy(&error_uc->huc_fw, &uc->huc.fw, sizeof(uc->huc.fw));
1531 1532 1533 1534 1535

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1536 1537 1538 1539 1540
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
	error_uc->guc_log = i915_error_object_create(i915,
						     uc->guc.log.vma,
						     compress);
1541 1542
}

1543
/* Capture all registers which don't fit into another category. */
1544
static void capture_reg_state(struct i915_gpu_state *error)
1545
{
1546 1547
	struct drm_i915_private *i915 = error->i915;
	struct intel_uncore *uncore = &i915->uncore;
1548
	int i;
1549

1550 1551 1552 1553 1554 1555 1556
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1557

1558
	/* 1: Registers specific to a single generation */
1559 1560 1561 1562
	if (IS_VALLEYVIEW(i915)) {
		error->gtier[0] = intel_uncore_read(uncore, GTIER);
		error->ier = intel_uncore_read(uncore, VLV_IER);
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1563
	}
1564

1565 1566
	if (IS_GEN(i915, 7))
		error->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1567

1568 1569 1570 1571 1572 1573
	if (INTEL_GEN(i915) >= 12) {
		error->fault_data0 = intel_uncore_read(uncore,
						       GEN12_FAULT_TLB_DATA0);
		error->fault_data1 = intel_uncore_read(uncore,
						       GEN12_FAULT_TLB_DATA1);
	} else if (INTEL_GEN(i915) >= 8) {
1574 1575 1576 1577
		error->fault_data0 = intel_uncore_read(uncore,
						       GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = intel_uncore_read(uncore,
						       GEN8_FAULT_TLB_DATA1);
1578 1579
	}

1580 1581 1582 1583
	if (IS_GEN(i915, 6)) {
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		error->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		error->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1584
	}
1585

1586
	/* 2: Registers which belong to multiple generations */
1587 1588
	if (INTEL_GEN(i915) >= 7)
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1589

1590 1591
	if (INTEL_GEN(i915) >= 6) {
		error->derrmr = intel_uncore_read(uncore, DERRMR);
1592 1593 1594 1595
		if (INTEL_GEN(i915) < 12) {
			error->error = intel_uncore_read(uncore, ERROR_GEN6);
			error->done_reg = intel_uncore_read(uncore, DONE_REG);
		}
1596 1597
	}

1598 1599
	if (INTEL_GEN(i915) >= 5)
		error->ccid = intel_uncore_read(uncore, CCID(RENDER_RING_BASE));
1600

1601
	/* 3: Feature specific registers */
1602 1603 1604
	if (IS_GEN_RANGE(i915, 6, 7)) {
		error->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		error->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1605 1606
	}

1607 1608 1609
	if (IS_GEN_RANGE(i915, 8, 11))
		error->gtt_cache = intel_uncore_read(uncore, HSW_GTT_CACHE_EN);

1610 1611 1612
	if (IS_GEN(i915, 12))
		error->aux_err = intel_uncore_read(uncore, GEN12_AUX_ERR_DBG);

1613 1614 1615 1616 1617
	if (INTEL_GEN(i915) >= 12) {
		for (i = 0; i < GEN12_SFC_DONE_MAX; i++) {
			error->sfc_done[i] =
				intel_uncore_read(uncore, GEN12_SFC_DONE(i));
		}
M
Mika Kuoppala 已提交
1618 1619

		error->gam_done = intel_uncore_read(uncore, GEN12_GAM_DONE);
1620 1621
	}

1622
	/* 4: Everything else */
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	if (INTEL_GEN(i915) >= 11) {
		error->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
		error->gtier[0] =
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
		error->gtier[1] =
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
		error->gtier[2] =
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
		error->gtier[3] =
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		error->gtier[4] =
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
		error->gtier[5] =
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
1641
		error->ngtier = 6;
1642 1643
	} else if (INTEL_GEN(i915) >= 8) {
		error->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
1644
		for (i = 0; i < 4; i++)
1645 1646
			error->gtier[i] = intel_uncore_read(uncore,
							    GEN8_GT_IER(i));
1647
		error->ngtier = 4;
1648 1649 1650
	} else if (HAS_PCH_SPLIT(i915)) {
		error->ier = intel_uncore_read(uncore, DEIER);
		error->gtier[0] = intel_uncore_read(uncore, GTIER);
1651
		error->ngtier = 1;
1652 1653 1654 1655
	} else if (IS_GEN(i915, 2)) {
		error->ier = intel_uncore_read16(uncore, GEN2_IER);
	} else if (!IS_VALLEYVIEW(i915)) {
		error->ier = intel_uncore_read(uncore, GEN2_IER);
1656
	}
1657 1658
	error->eir = intel_uncore_read(uncore, EIR);
	error->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
1659 1660
}

1661
static const char *
1662 1663
error_msg(struct i915_gpu_state *error,
	  intel_engine_mask_t engines, const char *msg)
1664
{
1665
	int len;
1666

1667
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1668
			"GPU HANG: ecode %d:%x:0x%08x",
1669
			INTEL_GEN(error->i915), engines,
1670 1671
			i915_error_generate_code(error));
	if (error->engine) {
1672
		/* Just show the first executing process, more is confusing */
1673 1674 1675
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1676 1677
				 error->engine->context.comm,
				 error->engine->context.pid);
1678 1679 1680 1681 1682
	}
	if (msg)
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", %s", msg);
1683

1684
	return error->error_msg;
1685 1686
}

1687
static void capture_gen_state(struct i915_gpu_state *error)
1688
{
1689 1690 1691 1692 1693
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1694

1695 1696 1697 1698
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1699 1700
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1701 1702

	memcpy(&error->device_info,
1703
	       INTEL_INFO(i915),
1704
	       sizeof(error->device_info));
1705 1706 1707
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1708
	error->driver_caps = i915->caps;
1709 1710
}

1711 1712
static void capture_params(struct i915_gpu_state *error)
{
1713
	i915_params_copy(&error->params, &i915_modparams);
1714 1715
}

1716 1717 1718 1719
static void capture_finish(struct i915_gpu_state *error)
{
	struct i915_ggtt *ggtt = &error->i915->ggtt;

1720 1721 1722 1723 1724
	if (drm_mm_node_allocated(&ggtt->error_capture)) {
		const u64 slot = ggtt->error_capture.start;

		ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
	}
1725 1726
}

1727 1728
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1729 1730 1731 1732
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;
1733
	struct compress compress;
1734

1735 1736 1737 1738 1739
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1740
	error = kzalloc(sizeof(*error), ALLOW_FAIL);
1741 1742 1743 1744
	if (!error) {
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}
1745

1746 1747 1748 1749 1750 1751
	if (!compress_init(&compress)) {
		kfree(error);
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}

1752 1753 1754
	kref_init(&error->ref);
	error->i915 = i915;

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(), i915->gt.last_init_time);
	error->capture = jiffies;

	capture_params(error);
	capture_gen_state(error);
	capture_uc_state(error, &compress);
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error, &compress);

	error->overlay = intel_overlay_capture_error_state(i915);
	error->display = intel_display_capture_error_state(i915);

	capture_finish(error);
	compress_fini(&compress);
1772 1773 1774 1775

	return error;
}

1776 1777
/**
 * i915_capture_error_state - capture an error record for later analysis
1778 1779
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
1780
 * @msg: a message to insert into the error capture header
1781 1782 1783 1784 1785 1786
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1787
void i915_capture_error_state(struct drm_i915_private *i915,
1788
			      intel_engine_mask_t engine_mask,
1789
			      const char *msg)
1790
{
1791
	static bool warned;
1792
	struct i915_gpu_state *error;
1793 1794
	unsigned long flags;

1795
	if (!i915_modparams.error_capture)
1796 1797
		return;

1798
	if (READ_ONCE(i915->gpu_error.first_error))
1799 1800
		return;

1801
	error = i915_capture_gpu_state(i915);
1802
	if (IS_ERR(error))
1803 1804
		return;

1805
	dev_info(i915->drm.dev, "%s\n", error_msg(error, engine_mask, msg));
1806

1807
	if (!error->simulated) {
1808 1809 1810
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1811 1812
			error = NULL;
		}
1813
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1814 1815
	}

1816
	if (error) {
1817
		__i915_gpu_state_free(&error->ref);
1818 1819 1820
		return;
	}

1821
	if (!xchg(&warned, true) &&
1822
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1823 1824 1825 1826 1827 1828
		pr_info("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		pr_info("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		pr_info("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		pr_info("The GPU crash dump is required to analyze GPU hangs, so please always attach it.\n");
		pr_info("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			i915->drm.primary->index);
1829
	}
1830 1831
}

1832 1833
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1834
{
1835
	struct i915_gpu_state *error;
1836

1837 1838
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1839
	if (!IS_ERR_OR_NULL(error))
1840 1841
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1842

1843
	return error;
1844 1845
}

1846
void i915_reset_error_state(struct drm_i915_private *i915)
1847
{
1848
	struct i915_gpu_state *error;
1849

1850 1851
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1852 1853
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
1854
	spin_unlock_irq(&i915->gpu_error.lock);
1855

1856
	if (!IS_ERR_OR_NULL(error))
1857 1858 1859 1860 1861 1862 1863 1864 1865
		i915_gpu_state_put(error);
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
1866
}