hda_intel.c 110.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48
#include <linux/io.h>
49
#include <linux/pm_runtime.h>
50 51
#include <linux/clocksource.h>
#include <linux/time.h>
52
#include <linux/completion.h>
53

T
Takashi Iwai 已提交
54 55 56 57 58
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61
#include <linux/vgaarb.h>
62
#include <linux/vga_switcheroo.h>
63
#include <linux/firmware.h>
L
Linus Torvalds 已提交
64
#include "hda_codec.h"
65
#include "hda_i915.h"
L
Linus Torvalds 已提交
66 67


68 69
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
70
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
71
static char *model[SNDRV_CARDS];
72
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
73
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
74
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
75
static int probe_only[SNDRV_CARDS];
76
static int jackpoll_ms[SNDRV_CARDS];
77
static bool single_cmd;
T
Takashi Iwai 已提交
78
static int enable_msi = -1;
79 80 81
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
82
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
83
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
84 85
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
86

87
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
88
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
89
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
90
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
91 92 93
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
94
MODULE_PARM_DESC(model, "Use the given board model.");
95
module_param_array(position_fix, int, NULL, 0444);
96
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
97
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
98 99
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
100
module_param_array(probe_mask, int, NULL, 0444);
101
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
102
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
103
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
104 105
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
106
module_param(single_cmd, bool, 0444);
107 108
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
109
module_param(enable_msi, bint, 0444);
110
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
111 112 113 114
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
115
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
116
module_param_array(beep_mode, bool, NULL, 0444);
117
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
118
			    "(0=off, 1=on) (default=1).");
119
#endif
120

121
#ifdef CONFIG_PM
122 123 124 125 126 127 128
static int param_set_xint(const char *val, const struct kernel_param *kp);
static struct kernel_param_ops param_ops_xint = {
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

129
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
130
module_param(power_save, xint, 0644);
131 132
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
133

134 135 136 137
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
138 139
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
140
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
141
#endif /* CONFIG_PM */
142

143 144
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
145 146 147
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
148 149 150 151 152 153 154 155 156 157 158
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
159 160 161
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
162
			 "{Intel, ICH7},"
163
			 "{Intel, ESB2},"
164
			 "{Intel, ICH8},"
165
			 "{Intel, ICH9},"
166
			 "{Intel, ICH10},"
167
			 "{Intel, PCH},"
168
			 "{Intel, CPT},"
169
			 "{Intel, PPT},"
170
			 "{Intel, LPT},"
171
			 "{Intel, LPT_LP},"
172
			 "{Intel, HPT},"
173
			 "{Intel, PBG},"
174
			 "{Intel, SCH},"
175
			 "{ATI, SB450},"
176
			 "{ATI, SB600},"
177
			 "{ATI, RS600},"
178
			 "{ATI, RS690},"
179 180
			 "{ATI, RS780},"
			 "{ATI, R600},"
181 182
			 "{ATI, RV630},"
			 "{ATI, RV610},"
183 184 185 186
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
187
			 "{VIA, VT8251},"
188
			 "{VIA, VT8237A},"
189 190
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
191 192
MODULE_DESCRIPTION("Intel HDA driver");

193 194 195
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
196
#define SFX	"hda-intel "
197
#endif
198

199 200 201 202 203 204 205
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
#ifdef CONFIG_SND_HDA_CODEC_HDMI
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
206 207 208 209
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
210 211 212 213 214
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
215 216 217 218 219
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
220
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
221 222
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
223 224 225
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
226
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
227 228
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
229
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
230 231
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
232 233 234
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
235 236
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
237
#define ICH6_REG_CORBCTL		0x4c
238 239
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
240
#define ICH6_REG_CORBSTS		0x4d
241
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
242 243 244 245 246
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
247
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
248 249
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
250 251 252
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
253
#define ICH6_REG_RIRBSTS		0x5d
254 255
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
291 292 293 294 295 296 297 298
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

299 300 301 302
/* ATI HDMI has 1 playback and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	1

303 304 305 306
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

307 308 309
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
310
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
311 312 313
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
314 315 316 317 318 319 320 321
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

322
/* STATESTS int mask: S3,SD2,SD1,SD0 */
323 324
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
325
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
326 327 328 329

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
330 331 332
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
333 334 335 336 337 338 339
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
340 341
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
342 343 344 345 346

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
347 348 349
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
350 351 352 353 354

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

355 356
/* position fix mode */
enum {
357
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
358
	POS_FIX_LPIB,
359
	POS_FIX_POSBUF,
360
	POS_FIX_VIACOMBO,
361
	POS_FIX_COMBO,
362
};
L
Linus Torvalds 已提交
363

364 365 366 367
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
368 369 370
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
371 372 373
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
374

T
Takashi Iwai 已提交
375 376 377 378
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

379 380 381 382 383
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

384 385
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
386

L
Linus Torvalds 已提交
387 388 389
/*
 */

390
struct azx_dev {
T
Takashi Iwai 已提交
391
	struct snd_dma_buffer bdl; /* BDL buffer */
392
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
393

394
	unsigned int bufsize;	/* size of the play buffer in bytes */
395
	unsigned int period_bytes; /* size of the period in bytes */
396 397
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
398 399
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
400

401
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
402

403
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
404 405

	/* pcm support */
406 407 408 409 410 411
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
412 413
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
414
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
415

416 417
	unsigned int opened :1;
	unsigned int running :1;
418
	unsigned int irq_pending :1;
419 420
	unsigned int prepared:1;
	unsigned int locked:1;
421 422 423 424 425 426
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
427
	unsigned int wc_marked:1;
428
	unsigned int no_period_wakeup:1;
429 430 431

	struct timecounter  azx_tc;
	struct cyclecounter azx_cc;
432 433 434 435

#ifdef CONFIG_SND_HDA_DSP_LOADER
	struct mutex dsp_mutex;
#endif
L
Linus Torvalds 已提交
436 437
};

438 439 440 441 442 443 444 445 446 447 448 449 450
/* DSP lock helpers */
#ifdef CONFIG_SND_HDA_DSP_LOADER
#define dsp_lock_init(dev)	mutex_init(&(dev)->dsp_mutex)
#define dsp_lock(dev)		mutex_lock(&(dev)->dsp_mutex)
#define dsp_unlock(dev)		mutex_unlock(&(dev)->dsp_mutex)
#define dsp_is_locked(dev)	((dev)->locked)
#else
#define dsp_lock_init(dev)	do {} while (0)
#define dsp_lock(dev)		do {} while (0)
#define dsp_unlock(dev)		do {} while (0)
#define dsp_is_locked(dev)	0
#endif

L
Linus Torvalds 已提交
451
/* CORB/RIRB */
452
struct azx_rb {
L
Linus Torvalds 已提交
453 454 455 456 457 458
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
459 460
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
461 462
};

463 464 465 466 467 468 469 470
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

471 472
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
473
	struct pci_dev *pci;
474
	int dev_index;
L
Linus Torvalds 已提交
475

476 477
	/* chip type specific */
	int driver_type;
478
	unsigned int driver_caps;
479 480 481 482 483 484
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
485 486 487 488 489 490 491
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
492
	struct mutex open_mutex;
493
	struct completion probe_wait;
L
Linus Torvalds 已提交
494

495
	/* streams (x num_streams) */
496
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
497 498

	/* PCM */
499
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
500 501 502

	/* HD codec */
	unsigned short codec_mask;
503
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
504
	struct hda_bus *bus;
505
	unsigned int beep_mode;
L
Linus Torvalds 已提交
506 507

	/* CORB/RIRB */
508 509
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
510

T
Takashi Iwai 已提交
511
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
512 513
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
514

515 516 517 518
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	const struct firmware *fw;
#endif

519
	/* flags */
520
	int position_fix[2]; /* for both playback/capture streams */
521
	int poll_count;
522
	unsigned int running :1;
523 524 525
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
526
	unsigned int msi :1;
527
	unsigned int irq_pending_warned :1;
528
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
529
	unsigned int snoop:1;
530
	unsigned int align_buffer_size:1;
531 532 533 534
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
535
	unsigned int vga_switcheroo_registered:1;
536 537
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
538 539

	/* for debugging */
540
	unsigned int last_cmd[AZX_MAX_CODECS];
541 542 543

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
544

545 546 547 548
#ifdef CONFIG_SND_HDA_I915
	struct work_struct probe_work;
#endif

T
Takashi Iwai 已提交
549 550
	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
551 552 553

	/* card list (for power_save trigger) */
	struct list_head list;
554 555 556 557

#ifdef CONFIG_SND_HDA_DSP_LOADER
	struct azx_dev saved_azx_dev;
#endif
L
Linus Torvalds 已提交
558 559
};

560 561 562
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

563 564 565
/* driver types */
enum {
	AZX_DRIVER_ICH,
566
	AZX_DRIVER_PCH,
567
	AZX_DRIVER_SCH,
568
	AZX_DRIVER_ATI,
569
	AZX_DRIVER_ATIHDMI,
570
	AZX_DRIVER_ATIHDMI_NS,
571 572 573
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
574
	AZX_DRIVER_NVIDIA,
575
	AZX_DRIVER_TERA,
576
	AZX_DRIVER_CTX,
577
	AZX_DRIVER_CTHDA,
578
	AZX_DRIVER_GENERIC,
579
	AZX_NUM_DRIVERS, /* keep this as last entry */
580 581
};

582 583 584 585 586 587 588 589 590 591 592 593 594 595
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
596
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
597
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
598
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
599
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
600
#define AZX_DCAPS_COUNT_LPIB_DELAY  (1 << 25)	/* Take LPIB as delay */
601
#define AZX_DCAPS_PM_RUNTIME	(1 << 26)	/* runtime PM support */
602
#define AZX_DCAPS_I915_POWERWELL (1 << 27)	/* HSW i915 power well support */
603 604

/* quirks for Intel PCH */
605
#define AZX_DCAPS_INTEL_PCH_NOPM \
606
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
607 608 609 610
	 AZX_DCAPS_COUNT_LPIB_DELAY)

#define AZX_DCAPS_INTEL_PCH \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
611 612 613 614 615 616 617 618 619 620 621 622

/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
623
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
624
	 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
625

626 627 628
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

629 630 631 632
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
633 634 635 636 637
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

638
static char *driver_short_names[] = {
639
	[AZX_DRIVER_ICH] = "HDA Intel",
640
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
641
	[AZX_DRIVER_SCH] = "HDA Intel MID",
642
	[AZX_DRIVER_ATI] = "HDA ATI SB",
643
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
644
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
645 646
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
647 648
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
649
	[AZX_DRIVER_TERA] = "HDA Teradici", 
650
	[AZX_DRIVER_CTX] = "HDA Creative", 
651
	[AZX_DRIVER_CTHDA] = "HDA Creative",
652
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
653 654
};

L
Linus Torvalds 已提交
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
685
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
686

T
Takashi Iwai 已提交
687
#ifdef CONFIG_X86
688
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
689
{
690 691
	int pages;

T
Takashi Iwai 已提交
692 693
	if (azx_snoop(chip))
		return;
694 695 696 697 698 699
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
T
Takashi Iwai 已提交
700
		if (on)
701
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
702
		else
703 704
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
705
	}
706 707 708 709 710 711 712
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
713 714 715 716 717
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
718
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
719 720
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
721
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
722 723
{
	if (azx_dev->wc_marked != on) {
724
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
725 726 727 728 729 730 731 732 733 734
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
735
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
736 737 738 739
{
}
#endif

740
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
741
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
742 743 744 745 746 747 748
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
749
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
750 751 752 753
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
754 755
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
756 757
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
758
		snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
759 760
		return err;
	}
T
Takashi Iwai 已提交
761
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
762 763 764
	return 0;
}

765
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
766
{
767
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
768 769 770 771
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
772
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
773

774 775
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
776 777 778
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
779
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
780
	/* enable corb dma */
781
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
782 783 784 785

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
786 787
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
788
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
789
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
790

791 792
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
793
	/* reset the rirb hw write pointer */
794
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
795
	/* set N=1, get RIRB response interrupt for new entry */
796
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
797 798 799
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
800 801
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
802
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
803 804
}

805
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
806
{
807
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
808 809 810
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
811
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
812 813
}

814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

static unsigned int azx_response_addr(u32 res)
{
	unsigned int addr = res & 0xf;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
L
Linus Torvalds 已提交
836 837 838
}

/* send a command */
839
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
840
{
841
	struct azx *chip = bus->private_data;
842
	unsigned int addr = azx_command_addr(val);
T
Takashi Iwai 已提交
843
	unsigned int wp, rp;
L
Linus Torvalds 已提交
844

845 846
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
847
	/* add command to corb */
848 849 850 851
	wp = azx_readw(chip, CORBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		spin_unlock_irq(&chip->reg_lock);
T
Takashi Iwai 已提交
852
		return -EIO;
853
	}
L
Linus Torvalds 已提交
854 855 856
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

T
Takashi Iwai 已提交
857 858 859 860 861 862 863
	rp = azx_readw(chip, CORBRP);
	if (wp == rp) {
		/* oops, it's full */
		spin_unlock_irq(&chip->reg_lock);
		return -EAGAIN;
	}

864
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
865 866
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
867

L
Linus Torvalds 已提交
868 869 870 871 872 873 874 875
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
876
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
877 878
{
	unsigned int rp, wp;
879
	unsigned int addr;
L
Linus Torvalds 已提交
880 881
	u32 res, res_ex;

882 883 884 885 886 887
	wp = azx_readw(chip, RIRBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		return;
	}

L
Linus Torvalds 已提交
888 889 890
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
891

L
Linus Torvalds 已提交
892 893 894 895 896 897 898
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
899
		addr = azx_response_addr(res_ex);
L
Linus Torvalds 已提交
900 901
		if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
902 903
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
904
			smp_wmb();
905
			chip->rirb.cmds[addr]--;
906
		} else
907
			snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
908
				   "last cmd=%#08x\n",
909
				   pci_name(chip->pci),
910 911
				   res, res_ex,
				   chip->last_cmd[addr]);
L
Linus Torvalds 已提交
912 913 914 915
	}
}

/* receive a response */
916 917
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
918
{
919
	struct azx *chip = bus->private_data;
920
	unsigned long timeout;
921
	unsigned long loopcounter;
922
	int do_poll = 0;
L
Linus Torvalds 已提交
923

924 925
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
926 927

	for (loopcounter = 0;; loopcounter++) {
928
		if (chip->polling_mode || do_poll) {
929 930 931 932
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
933
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
934
			smp_rmb();
935
			bus->rirb_error = 0;
936 937 938

			if (!do_poll)
				chip->poll_count = 0;
939
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
940
		}
941 942
		if (time_after(jiffies, timeout))
			break;
943
		if (bus->needs_damn_long_delay || loopcounter > 3000)
944 945 946 947 948
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
949
	}
950

951 952 953
	if (!bus->no_response_fallback)
		return -1;

954
	if (!chip->polling_mode && chip->poll_count < 2) {
955
		snd_printdd(SFX "%s: azx_get_response timeout, "
956
			   "polling the codec once: last cmd=0x%08x\n",
957
			   pci_name(chip->pci), chip->last_cmd[addr]);
958 959 960 961 962 963
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


964
	if (!chip->polling_mode) {
965
		snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
966
			   "switching to polling mode: last cmd=0x%08x\n",
967
			   pci_name(chip->pci), chip->last_cmd[addr]);
968 969 970 971
		chip->polling_mode = 1;
		goto again;
	}

972
	if (chip->msi) {
973
		snd_printk(KERN_WARNING SFX "%s: No response from codec, "
974
			   "disabling MSI: last cmd=0x%08x\n",
975
			   pci_name(chip->pci), chip->last_cmd[addr]);
976 977 978 979
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
980 981
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
982
			return -1;
983
		}
984 985 986
		goto again;
	}

987 988 989 990 991 992 993 994
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

995 996 997
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
998
	bus->rirb_error = 1;
999
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
1000 1001 1002 1003 1004 1005
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
1006
		   chip->last_cmd[addr]);
1007 1008
	chip->single_cmd = 1;
	bus->response_reset = 0;
1009
	/* release CORB/RIRB */
1010
	azx_free_cmd_io(chip);
1011 1012
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
1013
	return -1;
L
Linus Torvalds 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

1026
/* receive a response */
1027
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
1028 1029 1030 1031 1032 1033 1034
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
1035
			chip->rirb.res[addr] = azx_readl(chip, IR);
1036 1037 1038 1039 1040
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
1041 1042
		snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS));
1043
	chip->rirb.res[addr] = -1;
1044 1045 1046
	return -EIO;
}

L
Linus Torvalds 已提交
1047
/* send a command */
1048
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
1049
{
1050
	struct azx *chip = bus->private_data;
1051
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
1052 1053
	int timeout = 50;

1054
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
1055 1056
	while (timeout--) {
		/* check ICB busy bit */
1057
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
1058
			/* Clear IRV valid bit */
1059 1060
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
1061
			azx_writel(chip, IC, val);
1062 1063
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
1064
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
1065 1066 1067
		}
		udelay(1);
	}
1068
	if (printk_ratelimit())
1069 1070
		snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
1071 1072 1073 1074
	return -EIO;
}

/* receive a response */
1075 1076
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
1077
{
1078
	struct azx *chip = bus->private_data;
1079
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
1080 1081
}

1082 1083 1084 1085 1086 1087 1088 1089
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
1090
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
1091
{
1092
	struct azx *chip = bus->private_data;
1093

1094 1095
	if (chip->disabled)
		return 0;
1096
	chip->last_cmd[azx_command_addr(val)] = val;
1097
	if (chip->single_cmd)
1098
		return azx_single_send_cmd(bus, val);
1099
	else
1100
		return azx_corb_send_cmd(bus, val);
1101 1102 1103
}

/* get a response */
1104 1105
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1106
{
1107
	struct azx *chip = bus->private_data;
1108 1109
	if (chip->disabled)
		return 0;
1110
	if (chip->single_cmd)
1111
		return azx_single_get_response(bus, addr);
1112
	else
1113
		return azx_rirb_get_response(bus, addr);
1114 1115
}

1116
#ifdef CONFIG_PM
1117
static void azx_power_notify(struct hda_bus *bus, bool power_up);
1118
#endif
1119

1120 1121 1122 1123 1124 1125 1126 1127 1128
#ifdef CONFIG_SND_HDA_DSP_LOADER
static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp);
static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab);
#endif

1129
/* enter link reset */
1130
static void azx_enter_link_reset(struct azx *chip)
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
{
	unsigned long timeout;

	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

	timeout = jiffies + msecs_to_jiffies(100);
	while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
}

1143 1144
/* exit link reset */
static void azx_exit_link_reset(struct azx *chip)
L
Linus Torvalds 已提交
1145
{
1146
	unsigned long timeout;
L
Linus Torvalds 已提交
1147

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

	timeout = jiffies + msecs_to_jiffies(100);
	while (!azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
}

/* reset codec link */
static int azx_reset(struct azx *chip, int full_reset)
{
1159 1160 1161
	if (!full_reset)
		goto __skip;

1162 1163 1164
	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

L
Linus Torvalds 已提交
1165
	/* reset controller */
1166
	azx_enter_link_reset(chip);
L
Linus Torvalds 已提交
1167 1168 1169 1170

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
1171
	usleep_range(500, 1000);
L
Linus Torvalds 已提交
1172 1173

	/* Bring controller out of reset */
1174
	azx_exit_link_reset(chip);
L
Linus Torvalds 已提交
1175

1176
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
1177
	usleep_range(1000, 1200);
L
Linus Torvalds 已提交
1178

1179
      __skip:
L
Linus Torvalds 已提交
1180
	/* check to see if controller is ready */
1181
	if (!azx_readb(chip, GCTL)) {
1182
		snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1183 1184 1185
		return -EBUSY;
	}

M
Matt 已提交
1186
	/* Accept unsolicited responses */
1187 1188 1189
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1190

L
Linus Torvalds 已提交
1191
	/* detect codecs */
1192
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1193
		chip->codec_mask = azx_readw(chip, STATESTS);
1194
		snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
L
Linus Torvalds 已提交
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1206
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1207 1208 1209 1210 1211 1212 1213
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1214
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1215 1216 1217 1218
{
	int i;

	/* disable interrupts in stream descriptor */
1219
	for (i = 0; i < chip->num_streams; i++) {
1220
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1234
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1235 1236 1237 1238
{
	int i;

	/* clear stream status */
1239
	for (i = 0; i < chip->num_streams; i++) {
1240
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1255
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1256
{
1257 1258 1259 1260 1261
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1262
	/* enable SIE */
1263 1264
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1265 1266 1267 1268 1269
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1270 1271
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1272 1273 1274 1275
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1276 1277 1278 1279 1280 1281
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1282
	/* disable SIE */
1283 1284
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1285 1286 1287 1288
}


/*
1289
 * reset and start the controller registers
L
Linus Torvalds 已提交
1290
 */
1291
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1292
{
1293 1294
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1295 1296

	/* reset controller */
1297
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1298 1299 1300 1301 1302 1303

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1304 1305
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1306

1307 1308
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1309
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1310

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1334 1335
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1336
	 */
1337
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1338
		snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
1339
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1340
	}
1341

1342 1343 1344 1345
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
1346
		snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1347
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1348 1349
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1350 1351 1352 1353
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
1354
		snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1355 1356 1357
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1358 1359 1360 1361 1362 1363
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1364 1365 1366 1367
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1368
		unsigned short snoop;
T
Takashi Iwai 已提交
1369
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1370 1371 1372 1373 1374 1375
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1376 1377 1378
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
1379 1380
		snd_printdd(SFX "%s: SCH snoop: %s\n",
				pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
T
Takashi Iwai 已提交
1381
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1382
        }
L
Linus Torvalds 已提交
1383 1384 1385
}


1386 1387
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1388 1389 1390
/*
 * interrupt handler
 */
1391
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1392
{
1393 1394
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1395
	u32 status;
1396
	u8 sd_status;
1397
	int i, ok;
L
Linus Torvalds 已提交
1398

1399 1400 1401 1402 1403
#ifdef CONFIG_PM_RUNTIME
	if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
		return IRQ_NONE;
#endif

L
Linus Torvalds 已提交
1404 1405
	spin_lock(&chip->reg_lock);

1406 1407
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1408
		return IRQ_NONE;
1409
	}
1410

L
Linus Torvalds 已提交
1411 1412 1413 1414 1415 1416
	status = azx_readl(chip, INTSTS);
	if (status == 0) {
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1417
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1418 1419
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1420
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1421
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1422 1423
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1424 1425
				continue;
			/* check whether this IRQ is really acceptable */
1426 1427
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1428
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1429 1430 1431
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1432
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1433 1434
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1435 1436
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1437 1438 1439 1440 1441 1442 1443
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1444
		if (status & RIRB_INT_RESPONSE) {
1445
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1446
				udelay(80);
L
Linus Torvalds 已提交
1447
			azx_update_rirb(chip);
1448
		}
L
Linus Torvalds 已提交
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
	if (azx_readb(chip, STATESTS) & 0x04)
		azx_writeb(chip, STATESTS, 0x04);
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1463 1464 1465
/*
 * set up a BDL entry
 */
1466
static int setup_bdle(struct azx *chip,
1467
		      struct snd_dma_buffer *dmab,
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1480
		addr = snd_sgbuf_get_addr(dmab, ofs);
1481 1482
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1483
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1484
		/* program the size field of the BDL entry */
1485
		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
1486 1487 1488 1489 1490 1491
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1506 1507 1508
/*
 * set up BDL entries
 */
1509 1510
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1511
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1512
{
T
Takashi Iwai 已提交
1513 1514
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1515
	int pos_adj;
L
Linus Torvalds 已提交
1516 1517 1518 1519 1520

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1521
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1522 1523
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1524
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1525 1526 1527
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1528
	pos_adj = bdl_pos_adj[chip->dev_index];
1529
	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
1530
		struct snd_pcm_runtime *runtime = substream->runtime;
1531
		int pos_align = pos_adj;
1532
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1533
		if (!pos_adj)
1534 1535 1536 1537
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1538 1539
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1540 1541
			snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
				   pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
1542 1543
			pos_adj = 0;
		} else {
1544 1545
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev,
1546
					 &bdl, ofs, pos_adj, true);
1547 1548
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1549
		}
1550 1551
	} else
		pos_adj = 0;
1552 1553
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1554 1555
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1556 1557
					 period_bytes - pos_adj, 0);
		else
1558 1559
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1560
					 period_bytes,
1561
					 !azx_dev->no_period_wakeup);
1562 1563
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1564
	}
T
Takashi Iwai 已提交
1565
	return 0;
1566 1567

 error:
1568 1569
	snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
		   pci_name(chip->pci), azx_dev->bufsize, period_bytes);
1570
	return -EINVAL;
L
Linus Torvalds 已提交
1571 1572
}

1573 1574
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1575 1576 1577 1578
{
	unsigned char val;
	int timeout;

1579 1580
	azx_stream_clear(chip, azx_dev);

1581 1582
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1597 1598 1599

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1600
}
L
Linus Torvalds 已提交
1601

1602 1603 1604 1605 1606
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1607
	unsigned int val;
1608 1609
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1610
	/* program the stream_tag */
T
Takashi Iwai 已提交
1611 1612 1613 1614 1615 1616
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1630
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1631
	/* upper BDL address */
T
Takashi Iwai 已提交
1632
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1633

1634
	/* enable the position buffer */
1635 1636
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1637 1638 1639 1640
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1641

L
Linus Torvalds 已提交
1642
	/* set the interrupt enable bits in the descriptor control register */
1643 1644
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1645 1646 1647 1648

	return 0;
}

1649 1650 1651 1652 1653 1654 1655 1656 1657
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1658
	mutex_lock(&chip->bus->cmd_mutex);
1659 1660
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1661
	res = azx_get_response(chip->bus, addr);
1662
	chip->probing = 0;
1663
	mutex_unlock(&chip->bus->cmd_mutex);
1664 1665
	if (res == -1)
		return -EIO;
1666
	snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
1667 1668 1669
	return 0;
}

1670 1671
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1672
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1673

1674 1675 1676 1677 1678 1679
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1680
	azx_init_chip(chip, 1);
1681
#ifdef CONFIG_PM
1682
	if (chip->initialized) {
1683 1684 1685
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1686 1687 1688
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1689
#endif
1690 1691 1692
	bus->in_reset = 0;
}

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
static int get_jackpoll_interval(struct azx *chip)
{
	int i = jackpoll_ms[chip->dev_index];
	unsigned int j;
	if (i == 0)
		return 0;
	if (i < 50 || i > 60000)
		j = 0;
	else
		j = msecs_to_jiffies(i);
	if (j == 0)
		snd_printk(KERN_WARNING SFX
			   "jackpoll_ms value out of range: %d\n", i);
	return j;
}

L
Linus Torvalds 已提交
1709 1710 1711 1712
/*
 * Codec initialization
 */

1713
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1714
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
1715
	[AZX_DRIVER_NVIDIA] = 8,
1716
	[AZX_DRIVER_TERA] = 1,
1717 1718
};

1719
static int azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1720 1721
{
	struct hda_bus_template bus_temp;
1722 1723
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1724 1725 1726 1727 1728

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1729 1730
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1731
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1732
	bus_temp.ops.bus_reset = azx_bus_reset;
1733
#ifdef CONFIG_PM
1734
	bus_temp.power_save = &power_save;
1735 1736
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
1737 1738 1739 1740 1741
#ifdef CONFIG_SND_HDA_DSP_LOADER
	bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
	bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
	bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
#endif
L
Linus Torvalds 已提交
1742

1743 1744
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1745 1746
		return err;

1747
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1748
		snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
1749
		chip->bus->needs_damn_long_delay = 1;
1750
	}
1751

1752
	codecs = 0;
1753 1754
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1755
		max_slots = AZX_DEFAULT_CODECS;
1756 1757 1758

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1759
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1760 1761 1762 1763
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1764
				snd_printk(KERN_WARNING SFX
1765 1766
					   "%s: Codec #%d probe error; "
					   "disabling it...\n", pci_name(chip->pci), c);
1767 1768 1769
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1770
				 * and disturbs the further communications.
1771 1772 1773 1774 1775
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1776
				azx_init_chip(chip, 1);
1777 1778 1779 1780
			}
		}
	}

1781 1782 1783 1784
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1785
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1786 1787
		snd_printd(SFX "%s: Enable sync_write for stable communication\n",
			pci_name(chip->pci));
1788 1789 1790 1791
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1792
	/* Then create codec instances */
1793
	for (c = 0; c < max_slots; c++) {
1794
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1795
			struct hda_codec *codec;
1796
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1797 1798
			if (err < 0)
				continue;
1799
			codec->jackpoll_interval = get_jackpoll_interval(chip);
1800
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1801
			codecs++;
1802 1803 1804
		}
	}
	if (!codecs) {
1805
		snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1806 1807
		return -ENXIO;
	}
1808 1809
	return 0;
}
L
Linus Torvalds 已提交
1810

1811
/* configure each codec instance */
1812
static int azx_codec_configure(struct azx *chip)
1813 1814 1815 1816 1817
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1818 1819 1820 1821 1822 1823 1824 1825 1826
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1827 1828
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1829
{
1830
	int dev, i, nums;
1831
	struct azx_dev *res = NULL;
1832 1833 1834
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1835 1836

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1837 1838 1839 1840 1841 1842
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
	for (i = 0; i < nums; i++, dev++) {
		struct azx_dev *azx_dev = &chip->azx_dev[dev];
		dsp_lock(azx_dev);
		if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
			res = azx_dev;
			if (res->assigned_key == key) {
				res->opened = 1;
				res->assigned_key = key;
				dsp_unlock(azx_dev);
				return azx_dev;
			}
L
Linus Torvalds 已提交
1854
		}
1855 1856
		dsp_unlock(azx_dev);
	}
1857
	if (res) {
1858
		dsp_lock(res);
1859
		res->opened = 1;
1860
		res->assigned_key = key;
1861
		dsp_unlock(res);
1862 1863
	}
	return res;
L
Linus Torvalds 已提交
1864 1865 1866
}

/* release the assigned stream */
1867
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1868 1869 1870 1871
{
	azx_dev->opened = 0;
}

1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
static cycle_t azx_cc_read(const struct cyclecounter *cc)
{
	struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;

	return azx_readl(chip, WALLCLK);
}

static void azx_timecounter_init(struct snd_pcm_substream *substream,
				bool force, cycle_t last)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	struct timecounter *tc = &azx_dev->azx_tc;
	struct cyclecounter *cc = &azx_dev->azx_cc;
	u64 nsec;

	cc->read = azx_cc_read;
	cc->mask = CLOCKSOURCE_MASK(32);

	/*
	 * Converting from 24 MHz to ns means applying a 125/3 factor.
	 * To avoid any saturation issues in intermediate operations,
	 * the 125 factor is applied first. The division is applied
	 * last after reading the timecounter value.
	 * Applying the 1/3 factor as part of the multiplication
	 * requires at least 20 bits for a decent precision, however
	 * overflows occur after about 4 hours or less, not a option.
	 */

	cc->mult = 125; /* saturation after 195 years */
	cc->shift = 0;

	nsec = 0; /* audio time is elapsed time since trigger */
	timecounter_init(tc, cc, nsec);
	if (force)
		/*
		 * force timecounter to use predefined value,
		 * used for synchronized starts
		 */
		tc->cycle_last = last;
}

1916
static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
				u64 nsec)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
	u64 codec_frames, codec_nsecs;

	if (!hinfo->ops.get_delay)
		return nsec;

	codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
	codec_nsecs = div_u64(codec_frames * 1000000000LL,
			      substream->runtime->rate);

1930 1931 1932
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		return nsec + codec_nsecs;

1933 1934 1935
	return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
}

1936 1937 1938 1939 1940 1941 1942 1943
static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
				struct timespec *ts)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	u64 nsec;

	nsec = timecounter_read(&azx_dev->azx_tc);
	nsec = div_u64(nsec, 3); /* can be optimized */
1944
	nsec = azx_adjust_codec_delay(substream, nsec);
1945 1946 1947 1948 1949 1950

	*ts = ns_to_timespec(nsec);

	return 0;
}

1951
static struct snd_pcm_hardware azx_pcm_hw = {
1952 1953
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1954 1955
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1956 1957
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1958
				 SNDRV_PCM_INFO_PAUSE |
1959
				 SNDRV_PCM_INFO_SYNC_START |
1960
				 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
1961
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1976
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1977 1978 1979
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1980 1981 1982
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1983 1984
	unsigned long flags;
	int err;
1985
	int buff_step;
L
Linus Torvalds 已提交
1986

1987
	mutex_lock(&chip->open_mutex);
1988
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1989
	if (azx_dev == NULL) {
1990
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1991 1992 1993 1994 1995 1996 1997 1998 1999
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
2000 2001 2002 2003 2004 2005

	/* avoid wrap-around with wall-clock */
	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
				20,
				178000000);

2006
	if (chip->align_buffer_size)
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

2021
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
2022
				   buff_step);
2023
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
2024
				   buff_step);
2025
	snd_hda_power_up_d3wait(apcm->codec);
2026 2027
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
2028
		azx_release_device(azx_dev);
2029
		snd_hda_power_down(apcm->codec);
2030
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2031 2032
		return err;
	}
2033
	snd_pcm_limit_hw_rates(runtime);
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
2045 2046 2047 2048 2049 2050

	/* disable WALLCLOCK timestamps for capture streams
	   until we figure out how to handle digital inputs */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;

L
Linus Torvalds 已提交
2051 2052 2053 2054 2055 2056
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
2057
	snd_pcm_set_sync(substream);
2058
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2059 2060 2061
	return 0;
}

2062
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2063 2064 2065
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2066 2067
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2068 2069
	unsigned long flags;

2070
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
2071 2072 2073 2074 2075 2076
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
2077
	snd_hda_power_down(apcm->codec);
2078
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2079 2080 2081
	return 0;
}

2082 2083
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
2084
{
T
Takashi Iwai 已提交
2085 2086
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2087
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2088
	int ret;
2089

2090 2091 2092 2093 2094 2095
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		ret = -EBUSY;
		goto unlock;
	}

2096
	mark_runtime_wc(chip, azx_dev, substream, false);
2097 2098 2099
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
2100
	ret = snd_pcm_lib_malloc_pages(substream,
2101
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
2102
	if (ret < 0)
2103
		goto unlock;
2104
	mark_runtime_wc(chip, azx_dev, substream, true);
2105 2106
 unlock:
	dsp_unlock(azx_dev);
T
Takashi Iwai 已提交
2107
	return ret;
L
Linus Torvalds 已提交
2108 2109
}

2110
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2111 2112
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2113
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2114
	struct azx *chip = apcm->chip;
L
Linus Torvalds 已提交
2115 2116 2117
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
2118 2119 2120 2121 2122 2123 2124 2125 2126
	dsp_lock(azx_dev);
	if (!dsp_is_locked(azx_dev)) {
		azx_sd_writel(azx_dev, SD_BDLPL, 0);
		azx_sd_writel(azx_dev, SD_BDLPU, 0);
		azx_sd_writel(azx_dev, SD_CTL, 0);
		azx_dev->bufsize = 0;
		azx_dev->period_bytes = 0;
		azx_dev->format_val = 0;
	}
L
Linus Torvalds 已提交
2127

2128
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
2129

2130
	mark_runtime_wc(chip, azx_dev, substream, false);
2131 2132
	azx_dev->prepared = 0;
	dsp_unlock(azx_dev);
L
Linus Torvalds 已提交
2133 2134 2135
	return snd_pcm_lib_free_pages(substream);
}

2136
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2137 2138
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2139 2140
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2141
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2142
	struct snd_pcm_runtime *runtime = substream->runtime;
2143
	unsigned int bufsize, period_bytes, format_val, stream_tag;
2144
	int err;
2145 2146 2147
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
2148

2149 2150 2151 2152 2153 2154
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		err = -EBUSY;
		goto unlock;
	}

2155
	azx_stream_reset(chip, azx_dev);
2156 2157 2158
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
2159
						hinfo->maxbps,
2160
						ctls);
2161
	if (!format_val) {
2162
		snd_printk(KERN_ERR SFX
2163 2164
			   "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
			   pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
2165 2166
		err = -EINVAL;
		goto unlock;
L
Linus Torvalds 已提交
2167 2168
	}

2169 2170 2171
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

2172 2173
	snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
		    pci_name(chip->pci), bufsize, format_val);
2174 2175 2176

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
2177 2178
	    format_val != azx_dev->format_val ||
	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
2179 2180 2181
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
2182
		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
2183 2184
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
2185
			goto unlock;
2186 2187
	}

2188 2189 2190
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
2191 2192 2193 2194 2195 2196
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

2197 2198
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
2199
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
2200 2201
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
2202
	err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
2203
				     azx_dev->format_val, substream);
2204 2205 2206 2207 2208 2209

 unlock:
	if (!err)
		azx_dev->prepared = 1;
	dsp_unlock(azx_dev);
	return err;
L
Linus Torvalds 已提交
2210 2211
}

2212
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
2213 2214
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2215
	struct azx *chip = apcm->chip;
2216 2217
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
2218
	int rstart = 0, start, nsync = 0, sbits = 0;
2219
	int nwait, timeout;
L
Linus Torvalds 已提交
2220

2221 2222 2223
	azx_dev = get_azx_dev(substream);
	trace_azx_pcm_trigger(chip, azx_dev, cmd);

2224 2225 2226
	if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
		return -EPIPE;

L
Linus Torvalds 已提交
2227
	switch (cmd) {
2228 2229
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
2230 2231
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
2232
		start = 1;
L
Linus Torvalds 已提交
2233 2234
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2235
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
2236
	case SNDRV_PCM_TRIGGER_STOP:
2237
		start = 0;
L
Linus Torvalds 已提交
2238 2239
		break;
	default:
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
2253 2254 2255 2256 2257 2258 2259 2260

	/* first, set SYNC bits of corresponding streams */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) | sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);

2261 2262 2263 2264
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
2265 2266 2267 2268 2269
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
2270
			azx_stream_start(chip, azx_dev);
2271
		} else {
2272
			azx_stream_stop(chip, azx_dev);
2273
		}
2274
		azx_dev->running = start;
L
Linus Torvalds 已提交
2275 2276
	}
	spin_unlock(&chip->reg_lock);
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
	if (start) {
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2309
	}
2310 2311 2312 2313 2314 2315 2316
	spin_lock(&chip->reg_lock);
	/* reset SYNC bits */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) & ~sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
	if (start) {
		azx_timecounter_init(substream, 0, 0);
		if (nsync > 1) {
			cycle_t cycle_last;

			/* same start cycle for master and group */
			azx_dev = get_azx_dev(substream);
			cycle_last = azx_dev->azx_tc.cycle_last;

			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_timecounter_init(s, 1, cycle_last);
			}
		}
	}
2333
	spin_unlock(&chip->reg_lock);
2334
	return 0;
L
Linus Torvalds 已提交
2335 2336
}

2337 2338 2339 2340 2341 2342 2343 2344 2345
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2346
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2393
static unsigned int azx_get_position(struct azx *chip,
2394 2395
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2396
{
2397 2398
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
L
Linus Torvalds 已提交
2399
	unsigned int pos;
2400 2401
	int stream = substream->stream;
	struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
2402
	int delay = 0;
L
Linus Torvalds 已提交
2403

2404 2405 2406 2407 2408 2409
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2410
		pos = azx_via_get_position(chip, azx_dev);
2411 2412 2413 2414
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2415
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2426
	}
2427

L
Linus Torvalds 已提交
2428 2429
	if (pos >= azx_dev->bufsize)
		pos = 0;
2430 2431

	/* calculate runtime delay from LPIB */
2432
	if (substream->runtime &&
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
	    chip->position_fix[stream] == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
		if (stream == SNDRV_PCM_STREAM_PLAYBACK)
			delay = pos - lpib_pos;
		else
			delay = lpib_pos - pos;
		if (delay < 0)
			delay += azx_dev->bufsize;
		if (delay >= azx_dev->period_bytes) {
2443
			snd_printk(KERN_WARNING SFX
2444
				   "%s: Unstable LPIB (%d >= %d); "
2445
				   "disabling LPIB delay counting\n",
2446
				   pci_name(chip->pci), delay, azx_dev->period_bytes);
2447 2448
			delay = 0;
			chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
2449
		}
2450
		delay = bytes_to_frames(substream->runtime, delay);
2451
	}
2452 2453 2454 2455 2456 2457 2458 2459

	if (substream->runtime) {
		if (hinfo->ops.get_delay)
			delay += hinfo->ops.get_delay(hinfo, apcm->codec,
						      substream);
		substream->runtime->delay = delay;
	}

2460
	trace_azx_get_position(chip, azx_dev, pos, delay);
2461 2462 2463 2464 2465 2466 2467 2468 2469
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2470
			       azx_get_position(chip, azx_dev, false));
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2484
	u32 wallclk;
2485 2486
	unsigned int pos;

2487 2488
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2489 2490
		return -1;	/* bogus (too early) interrupt */

2491
	pos = azx_get_position(chip, azx_dev, true);
2492

2493 2494
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2495
		return -1; /* this shouldn't happen! */
2496
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2497 2498 2499
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2500
	azx_dev->start_wallclk += wallclk;
2501 2502 2503 2504 2505 2506 2507 2508 2509
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2510
	int i, pending, ok;
2511

2512 2513 2514 2515 2516 2517 2518 2519
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2520 2521 2522 2523 2524 2525 2526 2527 2528
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2529 2530
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2531 2532 2533 2534
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2535 2536
			} else if (ok < 0) {
				pending = 0;	/* too early */
2537 2538 2539 2540 2541 2542
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2543
		msleep(1);
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2556 2557
}

T
Takashi Iwai 已提交
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2572
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2573 2574 2575 2576 2577 2578 2579 2580
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
2581
	.wall_clock =  azx_get_wallclock_tstamp,
T
Takashi Iwai 已提交
2582
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2583
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2584 2585
};

2586
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2587
{
2588 2589
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2590
		list_del(&apcm->list);
2591 2592
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2593 2594
}

2595 2596
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2597
static int
2598 2599
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2600
{
2601
	struct azx *chip = bus->private_data;
2602
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2603
	struct azx_pcm *apcm;
2604
	int pcm_dev = cpcm->device;
2605
	unsigned int size;
2606
	int s, err;
L
Linus Torvalds 已提交
2607

2608 2609
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
2610 2611
			snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
				   pci_name(chip->pci), pcm_dev);
2612 2613
			return -EBUSY;
		}
2614 2615 2616 2617
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2618 2619 2620
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2621
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2622
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2623 2624 2625
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2626
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2627 2628 2629
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2630 2631
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2632
	list_add_tail(&apcm->list, &chip->pcm_list);
2633 2634 2635 2636 2637 2638 2639
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2640 2641 2642
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2643
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2644
					      snd_dma_pci_data(chip->pci),
2645
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2646 2647 2648 2649 2650 2651
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2652
static int azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2653 2654 2655 2656 2657 2658 2659 2660
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2661
static int azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2662 2663 2664 2665
{
	int i;

	/* initialize each stream (aka device)
2666 2667
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2668
	 */
2669
	for (i = 0; i < chip->num_streams; i++) {
2670
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2671
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2684 2685
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2686 2687
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2688
			KBUILD_MODNAME, chip)) {
2689 2690 2691 2692 2693 2694 2695
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2696
	pci_intx(chip->pci, !chip->msi);
2697 2698 2699
	return 0;
}

L
Linus Torvalds 已提交
2700

2701 2702
static void azx_stop_chip(struct azx *chip)
{
2703
	if (!chip->initialized)
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
#ifdef CONFIG_SND_HDA_DSP_LOADER
/*
 * DSP loading code (e.g. for CA0132)
 */

/* use the first stream for loading DSP */
static struct azx_dev *
azx_get_dsp_loader_dev(struct azx *chip)
{
	return &chip->azx_dev[chip->playback_index_offset];
}

static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp)
{
	u32 *bdl;
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev;
	int err;

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
	azx_dev = azx_get_dsp_loader_dev(chip);

	dsp_lock(azx_dev);
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->running || azx_dev->locked) {
		spin_unlock_irq(&chip->reg_lock);
		err = -EBUSY;
		goto unlock;
	}
	azx_dev->prepared = 0;
	chip->saved_azx_dev = *azx_dev;
	azx_dev->locked = 1;
	spin_unlock_irq(&chip->reg_lock);
2754 2755 2756 2757 2758

	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
				  snd_dma_pci_data(chip->pci),
				  byte_size, bufp);
	if (err < 0)
2759
		goto err_alloc;
2760

2761
	mark_pages_wc(chip, bufp, true);
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
	azx_dev->bufsize = byte_size;
	azx_dev->period_bytes = byte_size;
	azx_dev->format_val = format;

	azx_stream_reset(chip, azx_dev);

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

	azx_dev->frags = 0;
	bdl = (u32 *)azx_dev->bdl.area;
	err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
	if (err < 0)
		goto error;

	azx_setup_controller(chip, azx_dev);
2779
	dsp_unlock(azx_dev);
2780 2781 2782
	return azx_dev->stream_tag;

 error:
2783 2784
	mark_pages_wc(chip, bufp, false);
	snd_dma_free_pages(bufp);
2785 2786 2787 2788 2789 2790 2791 2792
 err_alloc:
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
 unlock:
	dsp_unlock(azx_dev);
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
	return err;
}

static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

	if (start)
		azx_stream_start(chip, azx_dev);
	else
		azx_stream_stop(chip, azx_dev);
	azx_dev->running = start;
}

static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

2814
	if (!dmab->area || !azx_dev->locked)
2815 2816
		return;

2817
	dsp_lock(azx_dev);
2818 2819 2820 2821 2822 2823 2824 2825
	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;

2826
	mark_pages_wc(chip, dmab, false);
2827
	snd_dma_free_pages(dmab);
2828
	dmab->area = NULL;
2829

2830 2831 2832 2833 2834 2835
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
	dsp_unlock(azx_dev);
2836 2837 2838
}
#endif /* CONFIG_SND_HDA_DSP_LOADER */

2839
#ifdef CONFIG_PM
2840
/* power-up/down the controller */
2841
static void azx_power_notify(struct hda_bus *bus, bool power_up)
2842
{
2843
	struct azx *chip = bus->private_data;
2844

2845 2846 2847
	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return;

2848
	if (power_up)
2849 2850 2851
		pm_runtime_get_sync(&chip->pci->dev);
	else
		pm_runtime_put_sync(&chip->pci->dev);
2852
}
2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894

static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_add(&chip->list, &card_list);
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_del_init(&chip->list);
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
	struct azx *chip;
	struct hda_codec *c;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
	list_for_each_entry(chip, &card_list, list) {
		if (!chip->bus || chip->disabled)
			continue;
		list_for_each_entry(c, &chip->bus->codec_list, list)
			snd_hda_power_sync(c);
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
2895
#endif /* CONFIG_PM */
2896

2897
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
2898 2899 2900
/*
 * power management
 */
2901
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2902
{
2903 2904
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2905
	struct azx *chip = card->private_data;
2906
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2907

2908 2909 2910
	if (chip->disabled)
		return 0;

T
Takashi Iwai 已提交
2911
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2912
	azx_clear_irq_pending(chip);
2913 2914
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2915
	if (chip->initialized)
2916
		snd_hda_suspend(chip->bus);
2917
	azx_stop_chip(chip);
2918
	azx_enter_link_reset(chip);
2919
	if (chip->irq >= 0) {
2920
		free_irq(chip->irq, chip);
2921 2922
		chip->irq = -1;
	}
2923
	if (chip->msi)
2924
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2925 2926
	pci_disable_device(pci);
	pci_save_state(pci);
2927
	pci_set_power_state(pci, PCI_D3hot);
2928 2929
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(false);
L
Linus Torvalds 已提交
2930 2931 2932
	return 0;
}

2933
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2934
{
2935 2936
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2937
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2938

2939 2940 2941
	if (chip->disabled)
		return 0;

2942 2943
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(true);
2944 2945
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2946 2947 2948 2949 2950 2951 2952
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2953 2954 2955 2956
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2957
		return -EIO;
2958
	azx_init_pci(chip);
2959

2960
	azx_init_chip(chip, 1);
2961

L
Linus Torvalds 已提交
2962
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2963
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2964 2965
	return 0;
}
2966 2967 2968 2969 2970 2971 2972 2973 2974
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

#ifdef CONFIG_PM_RUNTIME
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_stop_chip(chip);
2975
	azx_enter_link_reset(chip);
2976
	azx_clear_irq_pending(chip);
2977 2978
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(false);
2979 2980 2981 2982 2983 2984 2985 2986
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

2987 2988
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(true);
2989 2990 2991 2992
	azx_init_pci(chip);
	azx_init_chip(chip, 1);
	return 0;
}
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	if (!power_save_controller ||
	    !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return -EBUSY;

	return 0;
}

3006 3007 3008 3009 3010
#endif /* CONFIG_PM_RUNTIME */

#ifdef CONFIG_PM
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
3011
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
3012 3013
};

3014 3015 3016
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
3017
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
3018 3019


T
Takashi Iwai 已提交
3020 3021 3022 3023 3024 3025
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
3026
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

3043
static int azx_probe_continue(struct azx *chip);
3044

3045
#ifdef SUPPORT_VGA_SWITCHEROO
3046
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
3047 3048 3049 3050 3051 3052 3053 3054

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

3055
	wait_for_completion(&chip->probe_wait);
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
3069
			if (azx_probe_continue(chip) < 0) {
3070 3071 3072 3073 3074 3075 3076 3077
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
3078 3079
			   "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
			   disabled ? "Disabling" : "Enabling");
3080
		if (disabled) {
3081
			azx_suspend(&pci->dev);
3082
			chip->disabled = true;
3083
			if (snd_hda_lock_devices(chip->bus))
3084 3085
				snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
					   pci_name(chip->pci));
3086 3087 3088
		} else {
			snd_hda_unlock_devices(chip->bus);
			chip->disabled = false;
3089
			azx_resume(&pci->dev);
3090 3091 3092 3093 3094 3095 3096 3097 3098
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

3099
	wait_for_completion(&chip->probe_wait);
3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

3110
static void init_vga_switcheroo(struct azx *chip)
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

3127
static int register_vga_switcheroo(struct azx *chip)
3128
{
3129 3130
	int err;

3131 3132 3133 3134 3135
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
3136
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
3137 3138
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
3139 3140 3141 3142
	if (err < 0)
		return err;
	chip->vga_switcheroo_registered = 1;
	return 0;
3143 3144 3145 3146
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
3147
#define check_hdmi_disabled(pci)	false
3148 3149
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
3150 3151 3152
/*
 * destructor
 */
3153
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
3154
{
W
Wang Xingchao 已提交
3155
	struct pci_dev *pci = chip->pci;
T
Takashi Iwai 已提交
3156 3157
	int i;

W
Wang Xingchao 已提交
3158 3159 3160 3161
	if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
			&& chip->running)
		pm_runtime_get_noresume(&pci->dev);

3162 3163
	azx_del_card_list(chip);

T
Takashi Iwai 已提交
3164 3165
	azx_notifier_unregister(chip);

3166
	chip->init_failed = 1; /* to be sure */
3167
	complete_all(&chip->probe_wait);
3168

3169 3170 3171
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
3172 3173
		if (chip->vga_switcheroo_registered)
			vga_switcheroo_unregister_client(chip->pci);
3174 3175
	}

3176
	if (chip->initialized) {
3177
		azx_clear_irq_pending(chip);
3178
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
3179
			azx_stream_stop(chip, &chip->azx_dev[i]);
3180
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
3181 3182
	}

3183
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
3184
		free_irq(chip->irq, (void*)chip);
3185
	if (chip->msi)
3186
		pci_disable_msi(chip->pci);
3187 3188
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
3189

T
Takashi Iwai 已提交
3190 3191
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
3192 3193
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
3194
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
3195
			}
T
Takashi Iwai 已提交
3196
	}
T
Takashi Iwai 已提交
3197 3198
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
3199
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
3200 3201 3202
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
3203
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
3204
	}
3205 3206
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
3207
	pci_disable_device(chip->pci);
3208
	kfree(chip->azx_dev);
3209 3210 3211 3212
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
3213 3214 3215 3216
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		hda_display_power(false);
		hda_i915_exit();
	}
L
Linus Torvalds 已提交
3217 3218 3219 3220 3221
	kfree(chip);

	return 0;
}

3222
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
3223 3224 3225 3226
{
	return azx_free(device->device_data);
}

3227
#ifdef SUPPORT_VGA_SWITCHEROO
3228 3229 3230
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
3231
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

3254
static bool check_hdmi_disabled(struct pci_dev *pci)
3255 3256 3257 3258 3259
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
3260
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
3261 3262 3263 3264 3265
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
3266
#endif /* SUPPORT_VGA_SWITCHEROO */
3267

3268 3269 3270
/*
 * white/black-listing for position_fix
 */
3271
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
3272 3273
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
3274
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
3275
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
3276
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
3277
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
3278
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
3279
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
3280
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
3281
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
3282
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
3283
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
3284
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
3285
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
3286 3287 3288
	{}
};

3289
static int check_position_fix(struct azx *chip, int fix)
3290 3291 3292
{
	const struct snd_pci_quirk *q;

3293
	switch (fix) {
3294
	case POS_FIX_AUTO:
3295 3296
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
3297
	case POS_FIX_VIACOMBO:
3298
	case POS_FIX_COMBO:
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
3309
	}
3310 3311

	/* Check VIA/ATI HD Audio Controller exist */
3312
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
3313
		snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
3314
		return POS_FIX_VIACOMBO;
3315 3316
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
3317
		snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
3318
		return POS_FIX_LPIB;
3319
	}
3320
	return POS_FIX_AUTO;
3321 3322
}

3323 3324 3325
/*
 * black-lists for probe_mask
 */
3326
static struct snd_pci_quirk probe_mask_list[] = {
3327 3328 3329 3330 3331 3332
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
3333 3334
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
3335 3336
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
3337
	/* forced codec slots */
3338
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
3339
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
3340 3341
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
3342 3343 3344
	{}
};

3345 3346
#define AZX_FORCE_CODEC_MASK	0x100

3347
static void check_probe_mask(struct azx *chip, int dev)
3348 3349 3350
{
	const struct snd_pci_quirk *q;

3351 3352
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
3353 3354 3355 3356 3357 3358
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
3359
			chip->codec_probe_mask = q->value;
3360 3361
		}
	}
3362 3363 3364 3365 3366 3367 3368 3369

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
3370 3371
}

3372
/*
T
Takashi Iwai 已提交
3373
 * white/black-list for enable_msi
3374
 */
3375
static struct snd_pci_quirk msi_black_list[] = {
T
Takashi Iwai 已提交
3376
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
3377
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
3378
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
3379
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
3380
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
3381 3382 3383
	{}
};

3384
static void check_msi(struct azx *chip)
3385 3386 3387
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
3388 3389
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
3390
		return;
T
Takashi Iwai 已提交
3391 3392 3393
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
3394 3395 3396 3397 3398
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
3399 3400 3401 3402
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
3403 3404
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
3405
		chip->msi = 0;
3406 3407 3408
	}
}

3409
/* check the snoop mode availability */
3410
static void azx_check_snoop_available(struct azx *chip)
3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
3430 3431 3432
	case AZX_DRIVER_CTHDA:
		snoop = false;
		break;
3433 3434 3435
	}

	if (snoop != chip->snoop) {
3436 3437
		snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
			   pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
3438 3439 3440
		chip->snoop = snoop;
	}
}
3441

3442 3443 3444 3445 3446 3447 3448
#ifdef CONFIG_SND_HDA_I915
static void azx_probe_work(struct work_struct *work)
{
	azx_probe_continue(container_of(work, struct azx, probe_work));
}
#endif

L
Linus Torvalds 已提交
3449 3450 3451
/*
 * constructor
 */
3452 3453 3454
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
3455
{
3456
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
3457 3458
		.dev_free = azx_dev_free,
	};
3459 3460
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
3461 3462

	*rchip = NULL;
3463

3464 3465
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
3466 3467
		return err;

3468
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
3469
	if (!chip) {
3470
		snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
L
Linus Torvalds 已提交
3471 3472 3473 3474 3475
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
3476
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
3477 3478 3479
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
3480 3481
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
3482
	check_msi(chip);
3483
	chip->dev_index = dev;
3484
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
3485
	INIT_LIST_HEAD(&chip->pcm_list);
3486
	INIT_LIST_HEAD(&chip->list);
3487
	init_vga_switcheroo(chip);
3488
	init_completion(&chip->probe_wait);
L
Linus Torvalds 已提交
3489

3490 3491
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
3492 3493 3494 3495 3496 3497
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

3498
	check_probe_mask(chip, dev);
3499

3500
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
3501
	chip->snoop = hda_snoop;
3502
	azx_check_snoop_available(chip);
3503

3504 3505
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
3506
		case AZX_DRIVER_ICH:
3507
		case AZX_DRIVER_PCH:
3508
			bdl_pos_adj[dev] = 1;
3509 3510
			break;
		default:
3511
			bdl_pos_adj[dev] = 32;
3512 3513 3514 3515
			break;
		}
	}

3516 3517
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
3518 3519
		snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
		   pci_name(chip->pci));
3520 3521 3522 3523
		azx_free(chip);
		return err;
	}

3524 3525 3526 3527 3528
#ifdef CONFIG_SND_HDA_I915
	/* continue probing in work context as may trigger request module */
	INIT_WORK(&chip->probe_work, azx_probe_work);
#endif

3529
	*rchip = chip;
3530

3531 3532 3533
	return 0;
}

3534
static int azx_first_init(struct azx *chip)
3535 3536 3537 3538 3539 3540 3541
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3552
	err = pci_request_regions(pci, "ICH HD audio");
3553
	if (err < 0)
L
Linus Torvalds 已提交
3554
		return err;
3555
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3556

3557
	chip->addr = pci_resource_start(pci, 0);
3558
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3559
	if (chip->remap_addr == NULL) {
3560
		snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
3561
		return -ENXIO;
L
Linus Torvalds 已提交
3562 3563
	}

3564 3565 3566
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3567

3568 3569
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3570 3571 3572 3573

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3574
	gcap = azx_readw(chip, GCAP);
3575
	snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
3576

3577
	/* disable SB600 64bit support for safety */
3578
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3579 3580 3581 3582 3583 3584 3585 3586 3587 3588
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3589

3590 3591
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3592
		snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
3593
		gcap &= ~ICH6_GCAP_64OK;
3594
	}
3595

3596
	/* disable buffer size rounding to 128-byte multiples if supported */
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3607

3608
	/* allow 64bit DMA address if supported by H/W */
3609
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3610
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3611
	else {
3612 3613
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3614
	}
3615

3616 3617 3618 3619 3620 3621
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3622 3623 3624 3625 3626 3627 3628 3629
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3630
		case AZX_DRIVER_ATIHDMI_NS:
3631 3632 3633
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3634
		case AZX_DRIVER_GENERIC:
3635 3636 3637 3638 3639
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3640
	}
3641 3642
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3643
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3644 3645
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3646
	if (!chip->azx_dev) {
3647
		snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
3648
		return -ENOMEM;
3649 3650
	}

T
Takashi Iwai 已提交
3651
	for (i = 0; i < chip->num_streams; i++) {
3652
		dsp_lock_init(&chip->azx_dev[i]);
T
Takashi Iwai 已提交
3653 3654 3655 3656 3657
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
3658
			snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
3659
			return -ENOMEM;
T
Takashi Iwai 已提交
3660
		}
T
Takashi Iwai 已提交
3661
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3662
	}
3663
	/* allocate memory for the position buffer */
3664 3665 3666 3667
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3668
		snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
3669
		return -ENOMEM;
L
Linus Torvalds 已提交
3670
	}
T
Takashi Iwai 已提交
3671
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3672
	/* allocate CORB/RIRB */
3673 3674
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3675
		return err;
L
Linus Torvalds 已提交
3676 3677 3678 3679 3680

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3681
	azx_init_pci(chip);
3682
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3683 3684

	/* codec detection */
3685
	if (!chip->codec_mask) {
3686
		snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
3687
		return -ENODEV;
L
Linus Torvalds 已提交
3688 3689
	}

3690
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3691 3692 3693 3694 3695
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3696

L
Linus Torvalds 已提交
3697 3698 3699
	return 0;
}

3700 3701
static void power_down_all_codecs(struct azx *chip)
{
3702
#ifdef CONFIG_PM
3703 3704 3705 3706 3707 3708 3709 3710 3711 3712
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3713
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3714 3715 3716 3717 3718 3719 3720 3721
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
3722 3723
		snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
			   pci_name(chip->pci));
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3739
#endif
3740

3741 3742
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3743
{
3744
	static int dev;
3745 3746
	struct snd_card *card;
	struct azx *chip;
3747
	bool probe_now;
3748
	int err;
L
Linus Torvalds 已提交
3749

3750 3751 3752 3753 3754 3755 3756
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3757 3758
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
3759
		snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
3760
		return err;
L
Linus Torvalds 已提交
3761 3762
	}

3763 3764
	snd_card_set_dev(card, &pci->dev);

3765
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3766 3767
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3768
	card->private_data = chip;
3769 3770 3771 3772 3773 3774

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
3775
			   "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
3776 3777 3778 3779
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
3780
		snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
3781
			   pci_name(pci));
3782
		snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
3783 3784 3785
		chip->disabled = true;
	}

3786
	probe_now = !chip->disabled;
L
Linus Torvalds 已提交
3787

3788 3789
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
3790 3791
		snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
			   pci_name(pci), patch[dev]);
3792 3793 3794
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3795 3796
		if (err < 0)
			goto out_free;
3797
		probe_now = false; /* continued in azx_firmware_cb() */
3798 3799 3800
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
	/* continue probing in work context, avoid request_module deadlock */
	if (probe_now && (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)) {
#ifdef CONFIG_SND_HDA_I915
		probe_now = false;
		schedule_work(&chip->probe_work);
#else
		snd_printk(KERN_ERR SFX "Haswell must build in CONFIG_SND_HDA_I915\n");
#endif
	}

3811
	if (probe_now) {
3812 3813 3814 3815 3816 3817
		err = azx_probe_continue(chip);
		if (err < 0)
			goto out_free;
	}

	dev++;
3818
	complete_all(&chip->probe_wait);
3819 3820 3821 3822 3823 3824 3825
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

3826
static int azx_probe_continue(struct azx *chip)
3827
{
W
Wang Xingchao 已提交
3828
	struct pci_dev *pci = chip->pci;
3829 3830 3831
	int dev = chip->dev_index;
	int err;

3832 3833 3834 3835 3836 3837 3838 3839 3840 3841
	/* Request power well for Haswell HDA controller and codec */
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		err = hda_i915_init();
		if (err < 0) {
			snd_printk(KERN_ERR SFX "Error request power-well from i915\n");
			goto out_free;
		}
		hda_display_power(true);
	}

3842 3843 3844 3845
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

3846 3847 3848 3849
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3850
	/* create codec instances */
3851
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3852 3853
	if (err < 0)
		goto out_free;
3854
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3855 3856 3857
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3858 3859
		if (err < 0)
			goto out_free;
3860
#ifndef CONFIG_PM
3861 3862
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3863
#endif
3864 3865
	}
#endif
3866
	if ((probe_only[dev] & 1) == 0) {
3867 3868 3869 3870
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3871 3872

	/* create PCM streams */
3873
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3874 3875
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3876 3877

	/* create mixer controls */
3878
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3879 3880
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3881

3882
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3883 3884
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3885

3886 3887
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3888
	azx_notifier_register(chip);
3889
	azx_add_card_list(chip);
W
Wang Xingchao 已提交
3890 3891
	if (chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
		pm_runtime_put_noidle(&pci->dev);
L
Linus Torvalds 已提交
3892

3893 3894
	return 0;

W
Wu Fengguang 已提交
3895
out_free:
3896
	chip->init_failed = 1;
W
Wu Fengguang 已提交
3897
	return err;
L
Linus Torvalds 已提交
3898 3899
}

3900
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
3901
{
3902
	struct snd_card *card = pci_get_drvdata(pci);
3903

3904 3905
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3906 3907 3908
}

/* PCI IDs */
3909
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3910
	/* CPT */
3911
	{ PCI_DEVICE(0x8086, 0x1c20),
3912
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3913
	/* PBG */
3914
	{ PCI_DEVICE(0x8086, 0x1d20),
3915
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3916
	/* Panther Point */
3917
	{ PCI_DEVICE(0x8086, 0x1e20),
3918
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3919 3920
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
3921
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3922 3923 3924 3925 3926
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3927 3928
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
3929
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3930 3931
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
3932
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3933
	/* Haswell */
3934
	{ PCI_DEVICE(0x8086, 0x0a0c),
3935 3936
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH |
	  AZX_DCAPS_I915_POWERWELL },
3937
	{ PCI_DEVICE(0x8086, 0x0c0c),
3938 3939
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH |
	  AZX_DCAPS_I915_POWERWELL },
3940
	{ PCI_DEVICE(0x8086, 0x0d0c),
3941 3942
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH |
	  AZX_DCAPS_I915_POWERWELL },
3943 3944
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
3945
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3946
	/* Poulsbo */
3947
	{ PCI_DEVICE(0x8086, 0x811b),
3948 3949
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
	/* Oaktrail */
3950
	{ PCI_DEVICE(0x8086, 0x080a),
3951
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3952 3953 3954
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3955
	/* ICH */
3956
	{ PCI_DEVICE(0x8086, 0x2668),
3957 3958
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3959
	{ PCI_DEVICE(0x8086, 0x27d8),
3960 3961
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3962
	{ PCI_DEVICE(0x8086, 0x269a),
3963 3964
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3965
	{ PCI_DEVICE(0x8086, 0x284b),
3966 3967
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3968
	{ PCI_DEVICE(0x8086, 0x293e),
3969 3970
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3971
	{ PCI_DEVICE(0x8086, 0x293f),
3972 3973
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3974
	{ PCI_DEVICE(0x8086, 0x3a3e),
3975 3976
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3977
	{ PCI_DEVICE(0x8086, 0x3a6e),
3978 3979
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3980 3981 3982 3983
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3984
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3985 3986 3987 3988 3989 3990 3991 3992
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3993
	/* ATI HDMI */
3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4022 4023 4024 4025 4026 4027 4028 4029
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
4030
	/* VIA VT8251/VT8237A */
4031 4032
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
4033 4034 4035 4036
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
4037 4038 4039 4040 4041
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
4042 4043 4044
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4045
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
4046
	/* Teradici */
4047 4048
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
4049 4050
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
4051
	/* Creative X-Fi (CA0110-IBG) */
4052 4053 4054 4055 4056
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
4057 4058 4059 4060 4061
#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
4062 4063 4064
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4065
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
4066
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
4067 4068
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
4069 4070
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
4071
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
4072
#endif
4073 4074
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
4075 4076
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
4077
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
4078 4079 4080
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4081
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
4082 4083 4084
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4085
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
4086 4087 4088 4089 4090
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
4091
static struct pci_driver azx_driver = {
4092
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
4093 4094
	.id_table = azx_ids,
	.probe = azx_probe,
4095
	.remove = azx_remove,
4096 4097 4098
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
4099 4100
};

4101
module_pci_driver(azx_driver);