i915_gem_context.c 66.8 KB
Newer Older
1
/*
2
 * SPDX-License-Identifier: MIT
3
 *
4
 * Copyright © 2011-2012 Intel Corporation
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
55
 *  GPU. The GPU has loaded its state already and has stored away the gtt
56 57 58 59 60 61 62 63 64 65 66
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

67
#include <linux/log2.h>
68
#include <linux/nospec.h>
69

70 71
#include <drm/drm_syncobj.h>

72
#include "gt/gen6_ppgtt.h"
73
#include "gt/intel_context.h"
74
#include "gt/intel_context_param.h"
75
#include "gt/intel_engine_heartbeat.h"
76
#include "gt/intel_engine_user.h"
77
#include "gt/intel_execlists_submission.h" /* virtual_engine */
78
#include "gt/intel_gpu_commands.h"
79
#include "gt/intel_ring.h"
80

81
#include "i915_gem_context.h"
82
#include "i915_globals.h"
83
#include "i915_trace.h"
84
#include "i915_user_extensions.h"
85

86 87
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

88
static struct i915_global_gem_context {
89
	struct i915_global base;
90 91 92 93 94 95 96 97 98 99 100 101 102
	struct kmem_cache *slab_luts;
} global;

struct i915_lut_handle *i915_lut_handle_alloc(void)
{
	return kmem_cache_alloc(global.slab_luts, GFP_KERNEL);
}

void i915_lut_handle_free(struct i915_lut_handle *lut)
{
	return kmem_cache_free(global.slab_luts, lut);
}

103
static void lut_close(struct i915_gem_context *ctx)
104
{
105 106 107
	struct radix_tree_iter iter;
	void __rcu **slot;

108
	mutex_lock(&ctx->lut_mutex);
109
	rcu_read_lock();
110 111
	radix_tree_for_each_slot(slot, &ctx->handles_vma, &iter, 0) {
		struct i915_vma *vma = rcu_dereference_raw(*slot);
112 113 114 115 116
		struct drm_i915_gem_object *obj = vma->obj;
		struct i915_lut_handle *lut;

		if (!kref_get_unless_zero(&obj->base.refcount))
			continue;
117

118
		spin_lock(&obj->lut_lock);
119 120 121
		list_for_each_entry(lut, &obj->lut_list, obj_link) {
			if (lut->ctx != ctx)
				continue;
122

123 124 125 126 127 128
			if (lut->handle != iter.index)
				continue;

			list_del(&lut->obj_link);
			break;
		}
129
		spin_unlock(&obj->lut_lock);
130 131 132 133

		if (&lut->obj_link != &obj->lut_list) {
			i915_lut_handle_free(lut);
			radix_tree_iter_delete(&ctx->handles_vma, &iter, slot);
C
Chris Wilson 已提交
134
			i915_vma_close(vma);
135 136 137 138
			i915_gem_object_put(obj);
		}

		i915_gem_object_put(obj);
139
	}
140
	rcu_read_unlock();
141
	mutex_unlock(&ctx->lut_mutex);
142 143
}

144
static struct intel_context *
145 146 147 148
lookup_user_engine(struct i915_gem_context *ctx,
		   unsigned long flags,
		   const struct i915_engine_class_instance *ci)
#define LOOKUP_USER_INDEX BIT(0)
149
{
150
	int idx;
151

152
	if (!!(flags & LOOKUP_USER_INDEX) != i915_gem_context_user_engines(ctx))
153 154
		return ERR_PTR(-EINVAL);

155 156 157 158 159 160 161 162 163
	if (!i915_gem_context_user_engines(ctx)) {
		struct intel_engine_cs *engine;

		engine = intel_engine_lookup_user(ctx->i915,
						  ci->engine_class,
						  ci->engine_instance);
		if (!engine)
			return ERR_PTR(-EINVAL);

164
		idx = engine->legacy_idx;
165 166 167 168 169
	} else {
		idx = ci->engine_instance;
	}

	return i915_gem_context_get_engine(ctx, idx);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
static int validate_priority(struct drm_i915_private *i915,
			     const struct drm_i915_gem_context_param *args)
{
	s64 priority = args->value;

	if (args->size)
		return -EINVAL;

	if (!(i915->caps.scheduler & I915_SCHEDULER_CAP_PRIORITY))
		return -ENODEV;

	if (priority > I915_CONTEXT_MAX_USER_PRIORITY ||
	    priority < I915_CONTEXT_MIN_USER_PRIORITY)
		return -EINVAL;

	if (priority > I915_CONTEXT_DEFAULT_PRIORITY &&
	    !capable(CAP_SYS_NICE))
		return -EPERM;

	return 0;
}

194 195
static void proto_context_close(struct i915_gem_proto_context *pc)
{
196 197
	int i;

198 199
	if (pc->vm)
		i915_vm_put(pc->vm);
200 201 202 203 204
	if (pc->user_engines) {
		for (i = 0; i < pc->num_user_engines; i++)
			kfree(pc->user_engines[i].siblings);
		kfree(pc->user_engines);
	}
205 206 207
	kfree(pc);
}

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
static int proto_context_set_persistence(struct drm_i915_private *i915,
					 struct i915_gem_proto_context *pc,
					 bool persist)
{
	if (persist) {
		/*
		 * Only contexts that are short-lived [that will expire or be
		 * reset] are allowed to survive past termination. We require
		 * hangcheck to ensure that the persistent requests are healthy.
		 */
		if (!i915->params.enable_hangcheck)
			return -EINVAL;

		pc->user_flags |= BIT(UCONTEXT_PERSISTENCE);
	} else {
		/* To cancel a context we use "preempt-to-idle" */
		if (!(i915->caps.scheduler & I915_SCHEDULER_CAP_PREEMPTION))
			return -ENODEV;

		/*
		 * If the cancel fails, we then need to reset, cleanly!
		 *
		 * If the per-engine reset fails, all hope is lost! We resort
		 * to a full GPU reset in that unlikely case, but realistically
		 * if the engine could not reset, the full reset does not fare
		 * much better. The damage has been done.
		 *
		 * However, if we cannot reset an engine by itself, we cannot
		 * cleanup a hanging persistent context without causing
		 * colateral damage, and we should not pretend we can by
		 * exposing the interface.
		 */
		if (!intel_has_reset_engine(&i915->gt))
			return -ENODEV;

		pc->user_flags &= ~BIT(UCONTEXT_PERSISTENCE);
	}

	return 0;
}

249 250 251 252 253 254 255 256 257
static struct i915_gem_proto_context *
proto_context_create(struct drm_i915_private *i915, unsigned int flags)
{
	struct i915_gem_proto_context *pc, *err;

	pc = kzalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return ERR_PTR(-ENOMEM);

258 259
	pc->num_user_engines = -1;
	pc->user_engines = NULL;
260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	pc->user_flags = BIT(UCONTEXT_BANNABLE) |
			 BIT(UCONTEXT_RECOVERABLE);
	if (i915->params.enable_hangcheck)
		pc->user_flags |= BIT(UCONTEXT_PERSISTENCE);
	pc->sched.priority = I915_PRIORITY_NORMAL;

	if (flags & I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE) {
		if (!HAS_EXECLISTS(i915)) {
			err = ERR_PTR(-EINVAL);
			goto proto_close;
		}
		pc->single_timeline = true;
	}

	return pc;

proto_close:
	proto_context_close(pc);
	return err;
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int set_proto_ctx_vm(struct drm_i915_file_private *fpriv,
			    struct i915_gem_proto_context *pc,
			    const struct drm_i915_gem_context_param *args)
{
	struct drm_i915_private *i915 = fpriv->dev_priv;
	struct i915_address_space *vm;

	if (args->size)
		return -EINVAL;

	if (!HAS_FULL_PPGTT(i915))
		return -ENODEV;

	if (upper_32_bits(args->value))
		return -ENOENT;

	vm = i915_gem_vm_lookup(fpriv, args->value);
	if (!vm)
		return -ENOENT;

	if (pc->vm)
		i915_vm_put(pc->vm);
	pc->vm = vm;

	return 0;
}

struct set_proto_ctx_engines {
	struct drm_i915_private *i915;
	unsigned num_engines;
	struct i915_gem_proto_engine *engines;
};

static int
set_proto_ctx_engines_balance(struct i915_user_extension __user *base,
			      void *data)
{
	struct i915_context_engines_load_balance __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_proto_ctx_engines *set = data;
	struct drm_i915_private *i915 = set->i915;
	struct intel_engine_cs **siblings;
	u16 num_siblings, idx;
	unsigned int n;
	int err;

	if (!HAS_EXECLISTS(i915))
		return -ENODEV;

	if (intel_uc_uses_guc_submission(&i915->gt.uc))
		return -ENODEV; /* not implement yet */

	if (get_user(idx, &ext->engine_index))
		return -EFAULT;

	if (idx >= set->num_engines) {
		drm_dbg(&i915->drm, "Invalid placement value, %d >= %d\n",
			idx, set->num_engines);
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->num_engines);
	if (set->engines[idx].type != I915_GEM_ENGINE_TYPE_INVALID) {
		drm_dbg(&i915->drm,
			"Invalid placement[%d], already occupied\n", idx);
		return -EEXIST;
	}

	if (get_user(num_siblings, &ext->num_siblings))
		return -EFAULT;

	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	err = check_user_mbz(&ext->mbz64);
	if (err)
		return err;

	if (num_siblings == 0)
		return 0;

	siblings = kmalloc_array(num_siblings, sizeof(*siblings), GFP_KERNEL);
	if (!siblings)
		return -ENOMEM;

	for (n = 0; n < num_siblings; n++) {
		struct i915_engine_class_instance ci;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci))) {
			err = -EFAULT;
			goto err_siblings;
		}

		siblings[n] = intel_engine_lookup_user(i915,
						       ci.engine_class,
						       ci.engine_instance);
		if (!siblings[n]) {
			drm_dbg(&i915->drm,
				"Invalid sibling[%d]: { class:%d, inst:%d }\n",
				n, ci.engine_class, ci.engine_instance);
			err = -EINVAL;
			goto err_siblings;
		}
	}

	if (num_siblings == 1) {
		set->engines[idx].type = I915_GEM_ENGINE_TYPE_PHYSICAL;
		set->engines[idx].engine = siblings[0];
		kfree(siblings);
	} else {
		set->engines[idx].type = I915_GEM_ENGINE_TYPE_BALANCED;
		set->engines[idx].num_siblings = num_siblings;
		set->engines[idx].siblings = siblings;
	}

	return 0;

err_siblings:
	kfree(siblings);

	return err;
}

static int
set_proto_ctx_engines_bond(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_bond __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_proto_ctx_engines *set = data;
	struct drm_i915_private *i915 = set->i915;
	struct i915_engine_class_instance ci;
	struct intel_engine_cs *master;
	u16 idx, num_bonds;
	int err, n;

	if (get_user(idx, &ext->virtual_index))
		return -EFAULT;

	if (idx >= set->num_engines) {
		drm_dbg(&i915->drm,
			"Invalid index for virtual engine: %d >= %d\n",
			idx, set->num_engines);
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->num_engines);
	if (set->engines[idx].type == I915_GEM_ENGINE_TYPE_INVALID) {
		drm_dbg(&i915->drm, "Invalid engine at %d\n", idx);
		return -EINVAL;
	}

	if (set->engines[idx].type != I915_GEM_ENGINE_TYPE_PHYSICAL) {
		drm_dbg(&i915->drm,
			"Bonding with virtual engines not allowed\n");
		return -EINVAL;
	}

	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	for (n = 0; n < ARRAY_SIZE(ext->mbz64); n++) {
		err = check_user_mbz(&ext->mbz64[n]);
		if (err)
			return err;
	}

	if (copy_from_user(&ci, &ext->master, sizeof(ci)))
		return -EFAULT;

	master = intel_engine_lookup_user(i915,
					  ci.engine_class,
					  ci.engine_instance);
	if (!master) {
		drm_dbg(&i915->drm,
			"Unrecognised master engine: { class:%u, instance:%u }\n",
			ci.engine_class, ci.engine_instance);
		return -EINVAL;
	}

	if (get_user(num_bonds, &ext->num_bonds))
		return -EFAULT;

	for (n = 0; n < num_bonds; n++) {
		struct intel_engine_cs *bond;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci)))
			return -EFAULT;

		bond = intel_engine_lookup_user(i915,
						ci.engine_class,
						ci.engine_instance);
		if (!bond) {
			drm_dbg(&i915->drm,
				"Unrecognised engine[%d] for bonding: { class:%d, instance: %d }\n",
				n, ci.engine_class, ci.engine_instance);
			return -EINVAL;
		}
	}

	return 0;
}

static const i915_user_extension_fn set_proto_ctx_engines_extensions[] = {
	[I915_CONTEXT_ENGINES_EXT_LOAD_BALANCE] = set_proto_ctx_engines_balance,
	[I915_CONTEXT_ENGINES_EXT_BOND] = set_proto_ctx_engines_bond,
};

static int set_proto_ctx_engines(struct drm_i915_file_private *fpriv,
			         struct i915_gem_proto_context *pc,
			         const struct drm_i915_gem_context_param *args)
{
	struct drm_i915_private *i915 = fpriv->dev_priv;
	struct set_proto_ctx_engines set = { .i915 = i915 };
	struct i915_context_param_engines __user *user =
		u64_to_user_ptr(args->value);
	unsigned int n;
	u64 extensions;
	int err;

	if (pc->num_user_engines >= 0) {
		drm_dbg(&i915->drm, "Cannot set engines twice");
		return -EINVAL;
	}

	if (args->size < sizeof(*user) ||
	    !IS_ALIGNED(args->size - sizeof(*user), sizeof(*user->engines))) {
		drm_dbg(&i915->drm, "Invalid size for engine array: %d\n",
			args->size);
		return -EINVAL;
	}

	set.num_engines = (args->size - sizeof(*user)) / sizeof(*user->engines);
	/* RING_MASK has no shift so we can use it directly here */
	if (set.num_engines > I915_EXEC_RING_MASK + 1)
		return -EINVAL;

	set.engines = kmalloc_array(set.num_engines, sizeof(*set.engines), GFP_KERNEL);
	if (!set.engines)
		return -ENOMEM;

	for (n = 0; n < set.num_engines; n++) {
		struct i915_engine_class_instance ci;
		struct intel_engine_cs *engine;

		if (copy_from_user(&ci, &user->engines[n], sizeof(ci))) {
			kfree(set.engines);
			return -EFAULT;
		}

		memset(&set.engines[n], 0, sizeof(set.engines[n]));

		if (ci.engine_class == (u16)I915_ENGINE_CLASS_INVALID &&
		    ci.engine_instance == (u16)I915_ENGINE_CLASS_INVALID_NONE)
			continue;

		engine = intel_engine_lookup_user(i915,
						  ci.engine_class,
						  ci.engine_instance);
		if (!engine) {
			drm_dbg(&i915->drm,
				"Invalid engine[%d]: { class:%d, instance:%d }\n",
				n, ci.engine_class, ci.engine_instance);
			kfree(set.engines);
			return -ENOENT;
		}

		set.engines[n].type = I915_GEM_ENGINE_TYPE_PHYSICAL;
		set.engines[n].engine = engine;
	}

	err = -EFAULT;
	if (!get_user(extensions, &user->extensions))
		err = i915_user_extensions(u64_to_user_ptr(extensions),
					   set_proto_ctx_engines_extensions,
					   ARRAY_SIZE(set_proto_ctx_engines_extensions),
					   &set);
	if (err) {
		kfree(set.engines);
		return err;
	}

	pc->num_user_engines = set.num_engines;
	pc->user_engines = set.engines;

	return 0;
}

static int set_proto_ctx_sseu(struct drm_i915_file_private *fpriv,
			      struct i915_gem_proto_context *pc,
			      struct drm_i915_gem_context_param *args)
{
	struct drm_i915_private *i915 = fpriv->dev_priv;
	struct drm_i915_gem_context_param_sseu user_sseu;
	struct intel_sseu *sseu;
	int ret;

	if (args->size < sizeof(user_sseu))
		return -EINVAL;

	if (GRAPHICS_VER(i915) != 11)
		return -ENODEV;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

	if (user_sseu.rsvd)
		return -EINVAL;

	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	if (!!(user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX) != (pc->num_user_engines >= 0))
		return -EINVAL;

	if (pc->num_user_engines >= 0) {
		int idx = user_sseu.engine.engine_instance;
		struct i915_gem_proto_engine *pe;

		if (idx >= pc->num_user_engines)
			return -EINVAL;

		pe = &pc->user_engines[idx];

		/* Only render engine supports RPCS configuration. */
		if (pe->engine->class != RENDER_CLASS)
			return -EINVAL;

		sseu = &pe->sseu;
	} else {
		/* Only render engine supports RPCS configuration. */
		if (user_sseu.engine.engine_class != I915_ENGINE_CLASS_RENDER)
			return -EINVAL;

		/* There is only one render engine */
		if (user_sseu.engine.engine_instance != 0)
			return -EINVAL;

		sseu = &pc->legacy_rcs_sseu;
	}

	ret = i915_gem_user_to_context_sseu(&i915->gt, &user_sseu, sseu);
	if (ret)
		return ret;

	args->size = sizeof(user_sseu);

	return 0;
}

static int set_proto_ctx_param(struct drm_i915_file_private *fpriv,
			       struct i915_gem_proto_context *pc,
			       struct drm_i915_gem_context_param *args)
{
	int ret = 0;

	switch (args->param) {
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		if (args->size)
			ret = -EINVAL;
		else if (args->value)
			pc->user_flags |= BIT(UCONTEXT_NO_ERROR_CAPTURE);
		else
			pc->user_flags &= ~BIT(UCONTEXT_NO_ERROR_CAPTURE);
		break;

	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
		else if (args->value)
			pc->user_flags |= BIT(UCONTEXT_BANNABLE);
		else
			pc->user_flags &= ~BIT(UCONTEXT_BANNABLE);
		break;

	case I915_CONTEXT_PARAM_RECOVERABLE:
		if (args->size)
			ret = -EINVAL;
		else if (args->value)
			pc->user_flags |= BIT(UCONTEXT_RECOVERABLE);
		else
			pc->user_flags &= ~BIT(UCONTEXT_RECOVERABLE);
		break;

	case I915_CONTEXT_PARAM_PRIORITY:
		ret = validate_priority(fpriv->dev_priv, args);
		if (!ret)
			pc->sched.priority = args->value;
		break;

	case I915_CONTEXT_PARAM_SSEU:
		ret = set_proto_ctx_sseu(fpriv, pc, args);
		break;

	case I915_CONTEXT_PARAM_VM:
		ret = set_proto_ctx_vm(fpriv, pc, args);
		break;

	case I915_CONTEXT_PARAM_ENGINES:
		ret = set_proto_ctx_engines(fpriv, pc, args);
		break;

	case I915_CONTEXT_PARAM_PERSISTENCE:
		if (args->size)
			ret = -EINVAL;
		ret = proto_context_set_persistence(fpriv->dev_priv, pc,
						    args->value);
		break;

	case I915_CONTEXT_PARAM_NO_ZEROMAP:
	case I915_CONTEXT_PARAM_BAN_PERIOD:
	case I915_CONTEXT_PARAM_RINGSIZE:
	default:
		ret = -EINVAL;
		break;
	}

	return ret;
}

705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
static struct i915_address_space *
context_get_vm_rcu(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(!rcu_access_pointer(ctx->vm));

	do {
		struct i915_address_space *vm;

		/*
		 * We do not allow downgrading from full-ppgtt [to a shared
		 * global gtt], so ctx->vm cannot become NULL.
		 */
		vm = rcu_dereference(ctx->vm);
		if (!kref_get_unless_zero(&vm->ref))
			continue;

		/*
		 * This ppgtt may have be reallocated between
		 * the read and the kref, and reassigned to a third
		 * context. In order to avoid inadvertent sharing
		 * of this ppgtt with that third context (and not
		 * src), we have to confirm that we have the same
		 * ppgtt after passing through the strong memory
		 * barrier implied by a successful
		 * kref_get_unless_zero().
		 *
		 * Once we have acquired the current ppgtt of ctx,
		 * we no longer care if it is released from ctx, as
		 * it cannot be reallocated elsewhere.
		 */

		if (vm == rcu_access_pointer(ctx->vm))
			return rcu_pointer_handoff(vm);

		i915_vm_put(vm);
	} while (1);
}

743 744 745
static int intel_context_set_gem(struct intel_context *ce,
				 struct i915_gem_context *ctx,
				 struct intel_sseu sseu)
746
{
747 748
	int ret = 0;

749 750
	GEM_BUG_ON(rcu_access_pointer(ce->gem_context));
	RCU_INIT_POINTER(ce->gem_context, ctx);
751

752
	ce->ring_size = SZ_16K;
753 754 755 756 757 758 759 760 761 762 763 764 765

	if (rcu_access_pointer(ctx->vm)) {
		struct i915_address_space *vm;

		rcu_read_lock();
		vm = context_get_vm_rcu(ctx); /* hmm */
		rcu_read_unlock();

		i915_vm_put(ce->vm);
		ce->vm = vm;
	}

	if (ctx->sched.priority >= I915_PRIORITY_NORMAL &&
766
	    intel_engine_has_timeslices(ce->engine))
767
		__set_bit(CONTEXT_USE_SEMAPHORES, &ce->flags);
768

769 770 771 772 773 774
	if (IS_ACTIVE(CONFIG_DRM_I915_REQUEST_TIMEOUT) &&
	    ctx->i915->params.request_timeout_ms) {
		unsigned int timeout_ms = ctx->i915->params.request_timeout_ms;

		intel_context_set_watchdog_us(ce, (u64)timeout_ms * 1000);
	}
775 776 777 778 779 780

	/* A valid SSEU has no zero fields */
	if (sseu.slice_mask && !WARN_ON(ce->engine->class != RENDER_CLASS))
		ret = intel_context_reconfigure_sseu(ce, sseu);

	return ret;
781 782
}

783
static void __free_engines(struct i915_gem_engines *e, unsigned int count)
784
{
785 786 787 788 789 790 791 792 793 794 795 796 797 798
	while (count--) {
		if (!e->engines[count])
			continue;

		intel_context_put(e->engines[count]);
	}
	kfree(e);
}

static void free_engines(struct i915_gem_engines *e)
{
	__free_engines(e, e->num_engines);
}

799
static void free_engines_rcu(struct rcu_head *rcu)
800
{
801 802 803 804 805
	struct i915_gem_engines *engines =
		container_of(rcu, struct i915_gem_engines, rcu);

	i915_sw_fence_fini(&engines->fence);
	free_engines(engines);
806 807
}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
static int __i915_sw_fence_call
engines_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
{
	struct i915_gem_engines *engines =
		container_of(fence, typeof(*engines), fence);

	switch (state) {
	case FENCE_COMPLETE:
		if (!list_empty(&engines->link)) {
			struct i915_gem_context *ctx = engines->ctx;
			unsigned long flags;

			spin_lock_irqsave(&ctx->stale.lock, flags);
			list_del(&engines->link);
			spin_unlock_irqrestore(&ctx->stale.lock, flags);
		}
		i915_gem_context_put(engines->ctx);
		break;

	case FENCE_FREE:
		init_rcu_head(&engines->rcu);
		call_rcu(&engines->rcu, free_engines_rcu);
		break;
	}

	return NOTIFY_DONE;
}

static struct i915_gem_engines *alloc_engines(unsigned int count)
{
	struct i915_gem_engines *e;

	e = kzalloc(struct_size(e, engines, count), GFP_KERNEL);
	if (!e)
		return NULL;

	i915_sw_fence_init(&e->fence, engines_notify);
	return e;
}

848 849
static struct i915_gem_engines *default_engines(struct i915_gem_context *ctx,
						struct intel_sseu rcs_sseu)
850
{
851
	const struct intel_gt *gt = &ctx->i915->gt;
852
	struct intel_engine_cs *engine;
853
	struct i915_gem_engines *e, *err;
854 855
	enum intel_engine_id id;

856
	e = alloc_engines(I915_NUM_ENGINES);
857 858 859
	if (!e)
		return ERR_PTR(-ENOMEM);

860
	for_each_engine(engine, gt, id) {
861
		struct intel_context *ce;
862 863
		struct intel_sseu sseu = {};
		int ret;
864

865 866 867 868 869 870
		if (engine->legacy_idx == INVALID_ENGINE)
			continue;

		GEM_BUG_ON(engine->legacy_idx >= I915_NUM_ENGINES);
		GEM_BUG_ON(e->engines[engine->legacy_idx]);

871
		ce = intel_context_create(engine);
872
		if (IS_ERR(ce)) {
873 874
			err = ERR_CAST(ce);
			goto free_engines;
875
		}
876

877
		e->engines[engine->legacy_idx] = ce;
878
		e->num_engines = max(e->num_engines, engine->legacy_idx + 1);
879 880 881 882 883 884 885 886 887 888

		if (engine->class == RENDER_CLASS)
			sseu = rcs_sseu;

		ret = intel_context_set_gem(ce, ctx, sseu);
		if (ret) {
			err = ERR_PTR(ret);
			goto free_engines;
		}

889 890 891
	}

	return e;
892 893 894 895

free_engines:
	free_engines(e);
	return err;
896 897
}

898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
static struct i915_gem_engines *user_engines(struct i915_gem_context *ctx,
					     unsigned int num_engines,
					     struct i915_gem_proto_engine *pe)
{
	struct i915_gem_engines *e, *err;
	unsigned int n;

	e = alloc_engines(num_engines);
	for (n = 0; n < num_engines; n++) {
		struct intel_context *ce;
		int ret;

		switch (pe[n].type) {
		case I915_GEM_ENGINE_TYPE_PHYSICAL:
			ce = intel_context_create(pe[n].engine);
			break;

		case I915_GEM_ENGINE_TYPE_BALANCED:
			ce = intel_execlists_create_virtual(pe[n].siblings,
							    pe[n].num_siblings);
			break;

		case I915_GEM_ENGINE_TYPE_INVALID:
		default:
			GEM_WARN_ON(pe[n].type != I915_GEM_ENGINE_TYPE_INVALID);
			continue;
		}

		if (IS_ERR(ce)) {
			err = ERR_CAST(ce);
			goto free_engines;
		}

		e->engines[n] = ce;

		ret = intel_context_set_gem(ce, ctx, pe->sseu);
		if (ret) {
			err = ERR_PTR(ret);
			goto free_engines;
		}
	}
	e->num_engines = num_engines;

	return e;

free_engines:
	free_engines(e);
	return err;
}

948
void i915_gem_context_release(struct kref *ref)
949
{
950
	struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
951

952 953
	trace_i915_context_free(ctx);
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
954

955
	mutex_destroy(&ctx->engines_mutex);
956
	mutex_destroy(&ctx->lut_mutex);
957

958
	put_pid(ctx->pid);
959
	mutex_destroy(&ctx->mutex);
960

961
	kfree_rcu(ctx, rcu);
962 963
}

964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
static inline struct i915_gem_engines *
__context_engines_static(const struct i915_gem_context *ctx)
{
	return rcu_dereference_protected(ctx->engines, true);
}

static void __reset_context(struct i915_gem_context *ctx,
			    struct intel_engine_cs *engine)
{
	intel_gt_handle_error(engine->gt, engine->mask, 0,
			      "context closure in %s", ctx->name);
}

static bool __cancel_engine(struct intel_engine_cs *engine)
{
	/*
	 * Send a "high priority pulse" down the engine to cause the
	 * current request to be momentarily preempted. (If it fails to
	 * be preempted, it will be reset). As we have marked our context
	 * as banned, any incomplete request, including any running, will
	 * be skipped following the preemption.
	 *
	 * If there is no hangchecking (one of the reasons why we try to
	 * cancel the context) and no forced preemption, there may be no
	 * means by which we reset the GPU and evict the persistent hog.
	 * Ergo if we are unable to inject a preemptive pulse that can
	 * kill the banned context, we fallback to doing a local reset
	 * instead.
	 */
993
	return intel_engine_pulse(engine) == 0;
994 995
}

996 997 998 999 1000
static struct intel_engine_cs *active_engine(struct intel_context *ce)
{
	struct intel_engine_cs *engine = NULL;
	struct i915_request *rq;

1001 1002 1003
	if (intel_context_has_inflight(ce))
		return intel_context_inflight(ce);

1004 1005 1006
	if (!ce->timeline)
		return NULL;

1007 1008 1009 1010 1011
	/*
	 * rq->link is only SLAB_TYPESAFE_BY_RCU, we need to hold a reference
	 * to the request to prevent it being transferred to a new timeline
	 * (and onto a new timeline->requests list).
	 */
1012
	rcu_read_lock();
1013 1014 1015 1016 1017 1018
	list_for_each_entry_reverse(rq, &ce->timeline->requests, link) {
		bool found;

		/* timeline is already completed upto this point? */
		if (!i915_request_get_rcu(rq))
			break;
1019 1020

		/* Check with the backend if the request is inflight */
1021 1022
		found = true;
		if (likely(rcu_access_pointer(rq->timeline) == ce->timeline))
1023
			found = i915_request_active_engine(rq, &engine);
1024 1025 1026

		i915_request_put(rq);
		if (found)
1027 1028
			break;
	}
1029
	rcu_read_unlock();
1030 1031 1032 1033

	return engine;
}

1034
static void kill_engines(struct i915_gem_engines *engines, bool ban)
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
{
	struct i915_gem_engines_iter it;
	struct intel_context *ce;

	/*
	 * Map the user's engine back to the actual engines; one virtual
	 * engine will be mapped to multiple engines, and using ctx->engine[]
	 * the same engine may be have multiple instances in the user's map.
	 * However, we only care about pending requests, so only include
	 * engines on which there are incomplete requests.
	 */
1046
	for_each_gem_engine(ce, engines, it) {
1047 1048
		struct intel_engine_cs *engine;

1049
		if (ban && intel_context_set_banned(ce))
1050 1051
			continue;

1052 1053 1054 1055 1056 1057 1058 1059
		/*
		 * Check the current active state of this context; if we
		 * are currently executing on the GPU we need to evict
		 * ourselves. On the other hand, if we haven't yet been
		 * submitted to the GPU or if everything is complete,
		 * we have nothing to do.
		 */
		engine = active_engine(ce);
1060 1061

		/* First attempt to gracefully cancel the context */
1062
		if (engine && !__cancel_engine(engine) && ban)
1063 1064 1065 1066 1067
			/*
			 * If we are unable to send a preemptive pulse to bump
			 * the context from the GPU, we have to resort to a full
			 * reset. We hope the collateral damage is worth it.
			 */
1068 1069 1070 1071
			__reset_context(engines->ctx, engine);
	}
}

1072
static void kill_context(struct i915_gem_context *ctx)
1073
{
1074 1075
	bool ban = (!i915_gem_context_is_persistent(ctx) ||
		    !ctx->i915->params.enable_hangcheck);
1076 1077
	struct i915_gem_engines *pos, *next;

1078 1079
	spin_lock_irq(&ctx->stale.lock);
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
1080
	list_for_each_entry_safe(pos, next, &ctx->stale.engines, link) {
1081 1082
		if (!i915_sw_fence_await(&pos->fence)) {
			list_del_init(&pos->link);
1083
			continue;
1084
		}
1085

1086
		spin_unlock_irq(&ctx->stale.lock);
1087

1088
		kill_engines(pos, ban);
1089

1090 1091
		spin_lock_irq(&ctx->stale.lock);
		GEM_BUG_ON(i915_sw_fence_signaled(&pos->fence));
1092 1093 1094 1095
		list_safe_reset_next(pos, next, link);
		list_del_init(&pos->link); /* decouple from FENCE_COMPLETE */

		i915_sw_fence_complete(&pos->fence);
1096
	}
1097
	spin_unlock_irq(&ctx->stale.lock);
1098 1099
}

1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
static void engines_idle_release(struct i915_gem_context *ctx,
				 struct i915_gem_engines *engines)
{
	struct i915_gem_engines_iter it;
	struct intel_context *ce;

	INIT_LIST_HEAD(&engines->link);

	engines->ctx = i915_gem_context_get(ctx);

	for_each_gem_engine(ce, engines, it) {
1111
		int err;
1112 1113

		/* serialises with execbuf */
1114
		set_bit(CONTEXT_CLOSED_BIT, &ce->flags);
1115 1116 1117
		if (!intel_context_pin_if_active(ce))
			continue;

1118 1119 1120 1121
		/* Wait until context is finally scheduled out and retired */
		err = i915_sw_fence_await_active(&engines->fence,
						 &ce->active,
						 I915_ACTIVE_AWAIT_BARRIER);
1122
		intel_context_unpin(ce);
1123
		if (err)
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
			goto kill;
	}

	spin_lock_irq(&ctx->stale.lock);
	if (!i915_gem_context_is_closed(ctx))
		list_add_tail(&engines->link, &ctx->stale.engines);
	spin_unlock_irq(&ctx->stale.lock);

kill:
	if (list_empty(&engines->link)) /* raced, already closed */
1134
		kill_engines(engines, true);
1135 1136

	i915_sw_fence_commit(&engines->fence);
1137 1138
}

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
static void set_closed_name(struct i915_gem_context *ctx)
{
	char *s;

	/* Replace '[]' with '<>' to indicate closed in debug prints */

	s = strrchr(ctx->name, '[');
	if (!s)
		return;

	*s = '<';

	s = strchr(s + 1, ']');
	if (s)
		*s = '>';
}

1156 1157
static void context_close(struct i915_gem_context *ctx)
{
1158
	struct i915_address_space *vm;
1159

1160 1161 1162
	/* Flush any concurrent set_engines() */
	mutex_lock(&ctx->engines_mutex);
	engines_idle_release(ctx, rcu_replace_pointer(ctx->engines, NULL, 1));
1163
	i915_gem_context_set_closed(ctx);
1164
	mutex_unlock(&ctx->engines_mutex);
1165

1166 1167
	mutex_lock(&ctx->mutex);

1168 1169
	set_closed_name(ctx);

1170 1171 1172 1173
	vm = i915_gem_context_vm(ctx);
	if (vm)
		i915_vm_close(vm);

1174 1175 1176
	if (ctx->syncobj)
		drm_syncobj_put(ctx->syncobj);

1177
	ctx->file_priv = ERR_PTR(-EBADF);
1178

1179 1180 1181 1182 1183
	/*
	 * The LUT uses the VMA as a backpointer to unref the object,
	 * so we need to clear the LUT before we close all the VMA (inside
	 * the ppgtt).
	 */
1184 1185
	lut_close(ctx);

1186 1187 1188 1189
	spin_lock(&ctx->i915->gem.contexts.lock);
	list_del(&ctx->link);
	spin_unlock(&ctx->i915->gem.contexts.lock);

1190
	mutex_unlock(&ctx->mutex);
1191 1192 1193 1194 1195 1196 1197 1198

	/*
	 * If the user has disabled hangchecking, we can not be sure that
	 * the batches will ever complete after the context is closed,
	 * keeping the context and all resources pinned forever. So in this
	 * case we opt to forcibly kill off all remaining requests on
	 * context close.
	 */
1199
	kill_context(ctx);
1200

1201 1202 1203
	i915_gem_context_put(ctx);
}

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
static int __context_set_persistence(struct i915_gem_context *ctx, bool state)
{
	if (i915_gem_context_is_persistent(ctx) == state)
		return 0;

	if (state) {
		/*
		 * Only contexts that are short-lived [that will expire or be
		 * reset] are allowed to survive past termination. We require
		 * hangcheck to ensure that the persistent requests are healthy.
		 */
1215
		if (!ctx->i915->params.enable_hangcheck)
1216 1217 1218 1219 1220 1221 1222 1223
			return -EINVAL;

		i915_gem_context_set_persistence(ctx);
	} else {
		/* To cancel a context we use "preempt-to-idle" */
		if (!(ctx->i915->caps.scheduler & I915_SCHEDULER_CAP_PREEMPTION))
			return -ENODEV;

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
		/*
		 * If the cancel fails, we then need to reset, cleanly!
		 *
		 * If the per-engine reset fails, all hope is lost! We resort
		 * to a full GPU reset in that unlikely case, but realistically
		 * if the engine could not reset, the full reset does not fare
		 * much better. The damage has been done.
		 *
		 * However, if we cannot reset an engine by itself, we cannot
		 * cleanup a hanging persistent context without causing
		 * colateral damage, and we should not pretend we can by
		 * exposing the interface.
		 */
		if (!intel_has_reset_engine(&ctx->i915->gt))
			return -ENODEV;

1240 1241 1242 1243 1244 1245
		i915_gem_context_clear_persistence(ctx);
	}

	return 0;
}

1246
static struct i915_gem_context *
1247 1248
__create_context(struct drm_i915_private *i915,
		 const struct i915_gem_proto_context *pc)
1249
{
1250
	struct i915_gem_context *ctx;
1251 1252
	struct i915_gem_engines *e;
	int err;
1253
	int i;
1254

1255
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
1256
	if (!ctx)
1257
		return ERR_PTR(-ENOMEM);
1258

1259
	kref_init(&ctx->ref);
1260
	ctx->i915 = i915;
1261
	ctx->sched = pc->sched;
1262
	mutex_init(&ctx->mutex);
1263
	INIT_LIST_HEAD(&ctx->link);
1264

1265 1266 1267
	spin_lock_init(&ctx->stale.lock);
	INIT_LIST_HEAD(&ctx->stale.engines);

1268
	mutex_init(&ctx->engines_mutex);
1269
	e = default_engines(ctx, pc->legacy_rcs_sseu);
1270 1271 1272 1273 1274
	if (IS_ERR(e)) {
		err = PTR_ERR(e);
		goto err_free;
	}
	RCU_INIT_POINTER(ctx->engines, e);
1275

1276
	INIT_RADIX_TREE(&ctx->handles_vma, GFP_KERNEL);
1277
	mutex_init(&ctx->lut_mutex);
1278

1279 1280 1281
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
1282
	ctx->remap_slice = ALL_L3_SLICES(i915);
1283

1284
	ctx->user_flags = pc->user_flags;
1285

1286 1287 1288
	for (i = 0; i < ARRAY_SIZE(ctx->hang_timestamp); i++)
		ctx->hang_timestamp[i] = jiffies - CONTEXT_FAST_HANG_JIFFIES;

1289
	return ctx;
1290 1291 1292 1293

err_free:
	kfree(ctx);
	return ERR_PTR(err);
1294 1295
}

1296
static inline struct i915_gem_engines *
1297 1298
__context_engines_await(const struct i915_gem_context *ctx,
			bool *user_engines)
1299 1300 1301 1302 1303 1304 1305 1306
{
	struct i915_gem_engines *engines;

	rcu_read_lock();
	do {
		engines = rcu_dereference(ctx->engines);
		GEM_BUG_ON(!engines);

1307 1308 1309 1310
		if (user_engines)
			*user_engines = i915_gem_context_user_engines(ctx);

		/* successful await => strong mb */
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
		if (unlikely(!i915_sw_fence_await(&engines->fence)))
			continue;

		if (likely(engines == rcu_access_pointer(ctx->engines)))
			break;

		i915_sw_fence_complete(&engines->fence);
	} while (1);
	rcu_read_unlock();

	return engines;
}

1324
static void
1325
context_apply_all(struct i915_gem_context *ctx,
1326
		  void (*fn)(struct intel_context *ce, void *data),
1327 1328 1329
		  void *data)
{
	struct i915_gem_engines_iter it;
1330
	struct i915_gem_engines *e;
1331 1332
	struct intel_context *ce;

1333
	e = __context_engines_await(ctx, NULL);
1334 1335
	for_each_gem_engine(ce, e, it)
		fn(ce, data);
1336
	i915_sw_fence_complete(&e->fence);
1337 1338
}

1339
static void __apply_ppgtt(struct intel_context *ce, void *vm)
1340 1341 1342 1343 1344
{
	i915_vm_put(ce->vm);
	ce->vm = i915_vm_get(vm);
}

1345 1346
static struct i915_address_space *
__set_ppgtt(struct i915_gem_context *ctx, struct i915_address_space *vm)
1347
{
1348
	struct i915_address_space *old;
1349

1350 1351 1352
	old = rcu_replace_pointer(ctx->vm,
				  i915_vm_open(vm),
				  lockdep_is_held(&ctx->mutex));
1353 1354
	GEM_BUG_ON(old && i915_vm_is_4lvl(vm) != i915_vm_is_4lvl(old));

1355
	context_apply_all(ctx, __apply_ppgtt, vm);
1356

1357 1358 1359 1360
	return old;
}

static void __assign_ppgtt(struct i915_gem_context *ctx,
1361
			   struct i915_address_space *vm)
1362
{
1363
	if (vm == rcu_access_pointer(ctx->vm))
1364 1365
		return;

1366 1367
	vm = __set_ppgtt(ctx, vm);
	if (vm)
1368
		i915_vm_close(vm);
1369 1370
}

1371
static struct i915_gem_context *
1372 1373
i915_gem_create_context(struct drm_i915_private *i915,
			const struct i915_gem_proto_context *pc)
1374
{
1375
	struct i915_gem_context *ctx;
1376
	int ret;
1377

1378
	ctx = __create_context(i915, pc);
1379
	if (IS_ERR(ctx))
1380
		return ctx;
1381

1382 1383 1384 1385 1386 1387
	if (pc->vm) {
		/* __assign_ppgtt() requires this mutex to be held */
		mutex_lock(&ctx->mutex);
		__assign_ppgtt(ctx, pc->vm);
		mutex_unlock(&ctx->mutex);
	} else if (HAS_FULL_PPGTT(i915)) {
1388
		struct i915_ppgtt *ppgtt;
1389

1390
		ppgtt = i915_ppgtt_create(&i915->gt);
1391
		if (IS_ERR(ppgtt)) {
1392 1393
			drm_dbg(&i915->drm, "PPGTT setup failed (%ld)\n",
				PTR_ERR(ppgtt));
1394
			context_close(ctx);
1395
			return ERR_CAST(ppgtt);
1396 1397
		}

1398
		/* __assign_ppgtt() requires this mutex to be held */
1399
		mutex_lock(&ctx->mutex);
1400
		__assign_ppgtt(ctx, &ppgtt->vm);
1401 1402
		mutex_unlock(&ctx->mutex);

1403
		/* __assign_ppgtt() takes another reference for us */
1404
		i915_vm_put(&ppgtt->vm);
1405
	}
1406

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	if (pc->num_user_engines >= 0) {
		struct i915_gem_engines *engines;

		engines = user_engines(ctx, pc->num_user_engines,
				       pc->user_engines);
		if (IS_ERR(engines)) {
			context_close(ctx);
			return ERR_CAST(engines);
		}

		mutex_lock(&ctx->engines_mutex);
		i915_gem_context_set_user_engines(ctx);
		engines = rcu_replace_pointer(ctx->engines, engines, 1);
		mutex_unlock(&ctx->engines_mutex);

		free_engines(engines);
	}

1425
	if (pc->single_timeline) {
1426 1427 1428 1429
		ret = drm_syncobj_create(&ctx->syncobj,
					 DRM_SYNCOBJ_CREATE_SIGNALED,
					 NULL);
		if (ret) {
1430
			context_close(ctx);
1431
			return ERR_PTR(ret);
1432 1433 1434
		}
	}

1435 1436
	trace_i915_context_create(ctx);

1437
	return ctx;
1438 1439
}

1440
static void init_contexts(struct i915_gem_contexts *gc)
1441
{
1442 1443
	spin_lock_init(&gc->lock);
	INIT_LIST_HEAD(&gc->list);
1444 1445
}

1446
void i915_gem_init__contexts(struct drm_i915_private *i915)
1447
{
1448
	init_contexts(&i915->gem.contexts);
1449 1450
}

1451
static int gem_context_register(struct i915_gem_context *ctx,
1452 1453
				struct drm_i915_file_private *fpriv,
				u32 *id)
1454
{
1455
	struct drm_i915_private *i915 = ctx->i915;
1456 1457 1458
	int ret;

	ctx->file_priv = fpriv;
1459

1460
	ctx->pid = get_task_pid(current, PIDTYPE_PID);
1461 1462
	snprintf(ctx->name, sizeof(ctx->name), "%s[%d]",
		 current->comm, pid_nr(ctx->pid));
1463 1464

	/* And finally expose ourselves to userspace via the idr */
1465 1466
	ret = xa_alloc(&fpriv->context_xa, id, ctx, xa_limit_32b, GFP_KERNEL);
	if (ret)
1467 1468 1469 1470 1471 1472 1473
		goto err_pid;

	spin_lock(&i915->gem.contexts.lock);
	list_add_tail(&ctx->link, &i915->gem.contexts.list);
	spin_unlock(&i915->gem.contexts.lock);

	return 0;
1474

1475 1476
err_pid:
	put_pid(fetch_and_zero(&ctx->pid));
1477 1478 1479
	return ret;
}

1480 1481
int i915_gem_context_open(struct drm_i915_private *i915,
			  struct drm_file *file)
1482 1483
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
1484
	struct i915_gem_proto_context *pc;
1485
	struct i915_gem_context *ctx;
1486
	int err;
1487
	u32 id;
1488

1489
	xa_init_flags(&file_priv->context_xa, XA_FLAGS_ALLOC);
1490

1491 1492
	/* 0 reserved for invalid/unassigned ppgtt */
	xa_init_flags(&file_priv->vm_xa, XA_FLAGS_ALLOC1);
1493

1494 1495 1496 1497 1498 1499 1500 1501
	pc = proto_context_create(i915, 0);
	if (IS_ERR(pc)) {
		err = PTR_ERR(pc);
		goto err;
	}

	ctx = i915_gem_create_context(i915, pc);
	proto_context_close(pc);
1502
	if (IS_ERR(ctx)) {
1503 1504
		err = PTR_ERR(ctx);
		goto err;
1505 1506
	}

1507
	err = gem_context_register(ctx, file_priv, &id);
1508
	if (err < 0)
1509 1510
		goto err_ctx;

1511
	GEM_BUG_ON(id);
1512
	return 0;
1513 1514 1515

err_ctx:
	context_close(ctx);
1516
err:
1517
	xa_destroy(&file_priv->vm_xa);
1518
	xa_destroy(&file_priv->context_xa);
1519
	return err;
1520 1521
}

1522
void i915_gem_context_close(struct drm_file *file)
1523
{
1524
	struct drm_i915_file_private *file_priv = file->driver_priv;
1525
	struct i915_address_space *vm;
1526 1527
	struct i915_gem_context *ctx;
	unsigned long idx;
1528

1529 1530 1531
	xa_for_each(&file_priv->context_xa, idx, ctx)
		context_close(ctx);
	xa_destroy(&file_priv->context_xa);
1532

1533 1534 1535
	xa_for_each(&file_priv->vm_xa, idx, vm)
		i915_vm_put(vm);
	xa_destroy(&file_priv->vm_xa);
1536 1537 1538 1539 1540 1541 1542 1543
}

int i915_gem_vm_create_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file)
{
	struct drm_i915_private *i915 = to_i915(dev);
	struct drm_i915_gem_vm_control *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1544
	struct i915_ppgtt *ppgtt;
1545
	u32 id;
1546 1547 1548 1549 1550 1551 1552 1553
	int err;

	if (!HAS_FULL_PPGTT(i915))
		return -ENODEV;

	if (args->flags)
		return -EINVAL;

1554
	ppgtt = i915_ppgtt_create(&i915->gt);
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);

	if (args->extensions) {
		err = i915_user_extensions(u64_to_user_ptr(args->extensions),
					   NULL, 0,
					   ppgtt);
		if (err)
			goto err_put;
	}

1566 1567
	err = xa_alloc(&file_priv->vm_xa, &id, &ppgtt->vm,
		       xa_limit_32b, GFP_KERNEL);
1568 1569 1570
	if (err)
		goto err_put;

1571 1572
	GEM_BUG_ON(id == 0); /* reserved for invalid/unassigned ppgtt */
	args->vm_id = id;
1573 1574 1575
	return 0;

err_put:
1576
	i915_vm_put(&ppgtt->vm);
1577 1578 1579 1580 1581 1582 1583 1584
	return err;
}

int i915_gem_vm_destroy_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_vm_control *args = data;
1585
	struct i915_address_space *vm;
1586 1587 1588 1589 1590 1591 1592

	if (args->flags)
		return -EINVAL;

	if (args->extensions)
		return -EINVAL;

1593
	vm = xa_erase(&file_priv->vm_xa, args->vm_id);
1594
	if (!vm)
1595 1596
		return -ENOENT;

1597
	i915_vm_put(vm);
1598
	return 0;
1599 1600
}

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
struct context_barrier_task {
	struct i915_active base;
	void (*task)(void *data);
	void *data;
};

static void cb_retire(struct i915_active *base)
{
	struct context_barrier_task *cb = container_of(base, typeof(*cb), base);

	if (cb->task)
		cb->task(cb->data);

	i915_active_fini(&cb->base);
	kfree(cb);
}

1618
I915_SELFTEST_DECLARE(static intel_engine_mask_t context_barrier_inject_fault);
1619
static int context_barrier_task(struct i915_gem_context *ctx,
1620
				intel_engine_mask_t engines,
1621
				bool (*skip)(struct intel_context *ce, void *data),
1622
				int (*pin)(struct intel_context *ce, struct i915_gem_ww_ctx *ww, void *data),
1623
				int (*emit)(struct i915_request *rq, void *data),
1624 1625 1626 1627
				void (*task)(void *data),
				void *data)
{
	struct context_barrier_task *cb;
1628
	struct i915_gem_engines_iter it;
1629
	struct i915_gem_engines *e;
1630
	struct i915_gem_ww_ctx ww;
1631
	struct intel_context *ce;
1632 1633 1634 1635 1636 1637 1638 1639
	int err = 0;

	GEM_BUG_ON(!task);

	cb = kmalloc(sizeof(*cb), GFP_KERNEL);
	if (!cb)
		return -ENOMEM;

1640
	i915_active_init(&cb->base, NULL, cb_retire, 0);
1641 1642 1643 1644 1645
	err = i915_active_acquire(&cb->base);
	if (err) {
		kfree(cb);
		return err;
	}
1646

1647
	e = __context_engines_await(ctx, NULL);
1648 1649 1650 1651 1652 1653
	if (!e) {
		i915_active_release(&cb->base);
		return -ENOENT;
	}

	for_each_gem_engine(ce, e, it) {
1654 1655 1656
		struct i915_request *rq;

		if (I915_SELFTEST_ONLY(context_barrier_inject_fault &
1657
				       ce->engine->mask)) {
1658 1659 1660 1661
			err = -ENXIO;
			break;
		}

1662 1663 1664 1665
		if (!(ce->engine->mask & engines))
			continue;

		if (skip && skip(ce, data))
1666 1667
			continue;

1668 1669
		i915_gem_ww_ctx_init(&ww, true);
retry:
1670
		err = intel_context_pin_ww(ce, &ww);
1671 1672 1673 1674 1675 1676 1677 1678 1679
		if (err)
			goto err;

		if (pin)
			err = pin(ce, &ww, data);
		if (err)
			goto err_unpin;

		rq = i915_request_create(ce);
1680 1681
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
1682
			goto err_unpin;
1683 1684
		}

1685 1686 1687 1688
		err = 0;
		if (emit)
			err = emit(rq, data);
		if (err == 0)
1689
			err = i915_active_add_request(&cb->base, rq);
1690

1691
		i915_request_add(rq);
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
err_unpin:
		intel_context_unpin(ce);
err:
		if (err == -EDEADLK) {
			err = i915_gem_ww_ctx_backoff(&ww);
			if (!err)
				goto retry;
		}
		i915_gem_ww_ctx_fini(&ww);

1702 1703 1704
		if (err)
			break;
	}
1705
	i915_sw_fence_complete(&e->fence);
1706 1707 1708 1709 1710 1711 1712 1713 1714

	cb->task = err ? NULL : task; /* caller needs to unwind instead */
	cb->data = data;

	i915_active_release(&cb->base);

	return err;
}

1715 1716
static int get_ppgtt(struct drm_i915_file_private *file_priv,
		     struct i915_gem_context *ctx,
1717 1718
		     struct drm_i915_gem_context_param *args)
{
1719
	struct i915_address_space *vm;
1720 1721
	int err;
	u32 id;
1722

1723
	if (!rcu_access_pointer(ctx->vm))
1724 1725
		return -ENODEV;

1726
	rcu_read_lock();
1727
	vm = context_get_vm_rcu(ctx);
1728
	rcu_read_unlock();
1729 1730 1731 1732
	if (!vm)
		return -ENODEV;

	err = xa_alloc(&file_priv->vm_xa, &id, vm, xa_limit_32b, GFP_KERNEL);
1733
	if (err)
1734 1735
		goto err_put;

1736
	i915_vm_open(vm);
1737

1738 1739
	GEM_BUG_ON(id == 0); /* reserved for invalid/unassigned ppgtt */
	args->value = id;
1740 1741 1742
	args->size = 0;

err_put:
1743
	i915_vm_put(vm);
1744
	return err;
1745 1746 1747 1748
}

static void set_ppgtt_barrier(void *data)
{
1749
	struct i915_address_space *old = data;
1750

1751
	if (GRAPHICS_VER(old->i915) < 8)
1752
		gen6_ppgtt_unpin_all(i915_vm_to_ppgtt(old));
1753

1754
	i915_vm_close(old);
1755 1756
}

1757 1758 1759 1760 1761 1762
static int pin_ppgtt_update(struct intel_context *ce, struct i915_gem_ww_ctx *ww, void *data)
{
	struct i915_address_space *vm = ce->vm;

	if (!HAS_LOGICAL_RING_CONTEXTS(vm->i915))
		/* ppGTT is not part of the legacy context image */
1763
		return gen6_ppgtt_pin(i915_vm_to_ppgtt(vm), ww);
1764 1765 1766 1767

	return 0;
}

1768 1769
static int emit_ppgtt_update(struct i915_request *rq, void *data)
{
1770
	struct i915_address_space *vm = rq->context->vm;
1771
	struct intel_engine_cs *engine = rq->engine;
1772
	u32 base = engine->mmio_base;
1773 1774 1775
	u32 *cs;
	int i;

1776
	if (i915_vm_is_4lvl(vm)) {
1777
		struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1778
		const dma_addr_t pd_daddr = px_dma(ppgtt->pd);
1779 1780 1781 1782 1783 1784 1785

		cs = intel_ring_begin(rq, 6);
		if (IS_ERR(cs))
			return PTR_ERR(cs);

		*cs++ = MI_LOAD_REGISTER_IMM(2);

1786
		*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, 0));
1787
		*cs++ = upper_32_bits(pd_daddr);
1788
		*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, 0));
1789 1790 1791 1792 1793
		*cs++ = lower_32_bits(pd_daddr);

		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);
	} else if (HAS_LOGICAL_RING_CONTEXTS(engine->i915)) {
1794
		struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1795 1796 1797 1798 1799 1800
		int err;

		/* Magic required to prevent forcewake errors! */
		err = engine->emit_flush(rq, EMIT_INVALIDATE);
		if (err)
			return err;
1801

1802 1803 1804 1805
		cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
		if (IS_ERR(cs))
			return PTR_ERR(cs);

1806
		*cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1807 1808 1809
		for (i = GEN8_3LVL_PDPES; i--; ) {
			const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

1810
			*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, i));
1811
			*cs++ = upper_32_bits(pd_daddr);
1812
			*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, i));
1813 1814 1815 1816 1817 1818 1819 1820 1821
			*cs++ = lower_32_bits(pd_daddr);
		}
		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);
	}

	return 0;
}

1822 1823 1824
static bool skip_ppgtt_update(struct intel_context *ce, void *data)
{
	if (HAS_LOGICAL_RING_CONTEXTS(ce->engine->i915))
1825 1826 1827
		return !ce->state;
	else
		return !atomic_read(&ce->pin_count);
1828 1829
}

1830 1831
static int set_ppgtt(struct drm_i915_file_private *file_priv,
		     struct i915_gem_context *ctx,
1832 1833
		     struct drm_i915_gem_context_param *args)
{
1834
	struct i915_address_space *vm, *old;
1835 1836 1837 1838 1839
	int err;

	if (args->size)
		return -EINVAL;

1840
	if (!rcu_access_pointer(ctx->vm))
1841 1842 1843 1844 1845
		return -ENODEV;

	if (upper_32_bits(args->value))
		return -ENOENT;

1846
	vm = i915_gem_vm_lookup(file_priv, args->value);
1847
	if (!vm)
1848 1849
		return -ENOENT;

1850
	err = mutex_lock_interruptible(&ctx->mutex);
1851 1852 1853
	if (err)
		goto out;

1854 1855
	if (i915_gem_context_is_closed(ctx)) {
		err = -ENOENT;
1856
		goto unlock;
1857 1858 1859
	}

	if (vm == rcu_access_pointer(ctx->vm))
1860 1861
		goto unlock;

1862 1863
	old = __set_ppgtt(ctx, vm);

1864 1865 1866 1867 1868 1869 1870 1871 1872
	/* Teardown the existing obj:vma cache, it will have to be rebuilt. */
	lut_close(ctx);

	/*
	 * We need to flush any requests using the current ppgtt before
	 * we release it as the requests do not hold a reference themselves,
	 * only indirectly through the context.
	 */
	err = context_barrier_task(ctx, ALL_ENGINES,
1873
				   skip_ppgtt_update,
1874
				   pin_ppgtt_update,
1875 1876 1877 1878
				   emit_ppgtt_update,
				   set_ppgtt_barrier,
				   old);
	if (err) {
1879 1880
		i915_vm_close(__set_ppgtt(ctx, old));
		i915_vm_close(old);
1881
		lut_close(ctx); /* force a rebuild of the old obj:vma cache */
1882 1883 1884
	}

unlock:
1885
	mutex_unlock(&ctx->mutex);
1886
out:
1887
	i915_vm_put(vm);
1888 1889 1890
	return err;
}

1891
int
1892
i915_gem_user_to_context_sseu(struct intel_gt *gt,
1893 1894
			      const struct drm_i915_gem_context_param_sseu *user,
			      struct intel_sseu *context)
1895
{
1896 1897
	const struct sseu_dev_info *device = &gt->info.sseu;
	struct drm_i915_private *i915 = gt->i915;
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935

	/* No zeros in any field. */
	if (!user->slice_mask || !user->subslice_mask ||
	    !user->min_eus_per_subslice || !user->max_eus_per_subslice)
		return -EINVAL;

	/* Max > min. */
	if (user->max_eus_per_subslice < user->min_eus_per_subslice)
		return -EINVAL;

	/*
	 * Some future proofing on the types since the uAPI is wider than the
	 * current internal implementation.
	 */
	if (overflows_type(user->slice_mask, context->slice_mask) ||
	    overflows_type(user->subslice_mask, context->subslice_mask) ||
	    overflows_type(user->min_eus_per_subslice,
			   context->min_eus_per_subslice) ||
	    overflows_type(user->max_eus_per_subslice,
			   context->max_eus_per_subslice))
		return -EINVAL;

	/* Check validity against hardware. */
	if (user->slice_mask & ~device->slice_mask)
		return -EINVAL;

	if (user->subslice_mask & ~device->subslice_mask[0])
		return -EINVAL;

	if (user->max_eus_per_subslice > device->max_eus_per_subslice)
		return -EINVAL;

	context->slice_mask = user->slice_mask;
	context->subslice_mask = user->subslice_mask;
	context->min_eus_per_subslice = user->min_eus_per_subslice;
	context->max_eus_per_subslice = user->max_eus_per_subslice;

	/* Part specific restrictions. */
1936
	if (GRAPHICS_VER(i915) == 11) {
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
		unsigned int hw_s = hweight8(device->slice_mask);
		unsigned int hw_ss_per_s = hweight8(device->subslice_mask[0]);
		unsigned int req_s = hweight8(context->slice_mask);
		unsigned int req_ss = hweight8(context->subslice_mask);

		/*
		 * Only full subslice enablement is possible if more than one
		 * slice is turned on.
		 */
		if (req_s > 1 && req_ss != hw_ss_per_s)
			return -EINVAL;

		/*
		 * If more than four (SScount bitfield limit) subslices are
		 * requested then the number has to be even.
		 */
		if (req_ss > 4 && (req_ss & 1))
			return -EINVAL;

		/*
		 * If only one slice is enabled and subslice count is below the
		 * device full enablement, it must be at most half of the all
		 * available subslices.
		 */
		if (req_s == 1 && req_ss < hw_ss_per_s &&
		    req_ss > (hw_ss_per_s / 2))
			return -EINVAL;

		/* ABI restriction - VME use case only. */

		/* All slices or one slice only. */
		if (req_s != 1 && req_s != hw_s)
			return -EINVAL;

		/*
		 * Half subslices or full enablement only when one slice is
		 * enabled.
		 */
		if (req_s == 1 &&
		    (req_ss != hw_ss_per_s && req_ss != (hw_ss_per_s / 2)))
			return -EINVAL;

		/* No EU configuration changes. */
		if ((user->min_eus_per_subslice !=
		     device->max_eus_per_subslice) ||
		    (user->max_eus_per_subslice !=
		     device->max_eus_per_subslice))
			return -EINVAL;
	}

	return 0;
}

static int set_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_private *i915 = ctx->i915;
	struct drm_i915_gem_context_param_sseu user_sseu;
1995
	struct intel_context *ce;
1996
	struct intel_sseu sseu;
1997
	unsigned long lookup;
1998 1999 2000 2001 2002
	int ret;

	if (args->size < sizeof(user_sseu))
		return -EINVAL;

2003
	if (GRAPHICS_VER(i915) != 11)
2004 2005 2006 2007 2008 2009
		return -ENODEV;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

2010
	if (user_sseu.rsvd)
2011 2012
		return -EINVAL;

2013 2014 2015 2016 2017 2018 2019 2020
	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	lookup = 0;
	if (user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX)
		lookup |= LOOKUP_USER_INDEX;

	ce = lookup_user_engine(ctx, lookup, &user_sseu.engine);
2021 2022
	if (IS_ERR(ce))
		return PTR_ERR(ce);
2023 2024

	/* Only render engine supports RPCS configuration. */
2025 2026 2027 2028
	if (ce->engine->class != RENDER_CLASS) {
		ret = -ENODEV;
		goto out_ce;
	}
2029

2030
	ret = i915_gem_user_to_context_sseu(ce->engine->gt, &user_sseu, &sseu);
2031
	if (ret)
2032
		goto out_ce;
2033

2034
	ret = intel_context_reconfigure_sseu(ce, sseu);
2035
	if (ret)
2036
		goto out_ce;
2037 2038 2039

	args->size = sizeof(user_sseu);

2040 2041 2042
out_ce:
	intel_context_put(ce);
	return ret;
2043 2044
}

2045 2046 2047 2048 2049
struct set_engines {
	struct i915_gem_context *ctx;
	struct i915_gem_engines *engines;
};

2050 2051 2052 2053 2054 2055
static int
set_engines__load_balance(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_load_balance __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_engines *set = data;
2056
	struct drm_i915_private *i915 = set->ctx->i915;
2057 2058 2059
	struct intel_engine_cs *stack[16];
	struct intel_engine_cs **siblings;
	struct intel_context *ce;
2060
	struct intel_sseu null_sseu = {};
2061 2062 2063 2064
	u16 num_siblings, idx;
	unsigned int n;
	int err;

2065
	if (!HAS_EXECLISTS(i915))
2066 2067
		return -ENODEV;

2068
	if (intel_uc_uses_guc_submission(&i915->gt.uc))
2069 2070 2071 2072 2073 2074
		return -ENODEV; /* not implement yet */

	if (get_user(idx, &ext->engine_index))
		return -EFAULT;

	if (idx >= set->engines->num_engines) {
2075 2076
		drm_dbg(&i915->drm, "Invalid placement value, %d >= %d\n",
			idx, set->engines->num_engines);
2077 2078 2079 2080 2081
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->engines->num_engines);
	if (set->engines->engines[idx]) {
2082 2083
		drm_dbg(&i915->drm,
			"Invalid placement[%d], already occupied\n", idx);
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
		return -EEXIST;
	}

	if (get_user(num_siblings, &ext->num_siblings))
		return -EFAULT;

	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	err = check_user_mbz(&ext->mbz64);
	if (err)
		return err;

	siblings = stack;
	if (num_siblings > ARRAY_SIZE(stack)) {
		siblings = kmalloc_array(num_siblings,
					 sizeof(*siblings),
					 GFP_KERNEL);
		if (!siblings)
			return -ENOMEM;
	}

	for (n = 0; n < num_siblings; n++) {
		struct i915_engine_class_instance ci;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci))) {
			err = -EFAULT;
			goto out_siblings;
		}

2115
		siblings[n] = intel_engine_lookup_user(i915,
2116 2117 2118
						       ci.engine_class,
						       ci.engine_instance);
		if (!siblings[n]) {
2119 2120 2121
			drm_dbg(&i915->drm,
				"Invalid sibling[%d]: { class:%d, inst:%d }\n",
				n, ci.engine_class, ci.engine_instance);
2122 2123 2124 2125 2126
			err = -EINVAL;
			goto out_siblings;
		}
	}

2127
	ce = intel_execlists_create_virtual(siblings, n);
2128 2129 2130 2131 2132
	if (IS_ERR(ce)) {
		err = PTR_ERR(ce);
		goto out_siblings;
	}

2133
	intel_context_set_gem(ce, set->ctx, null_sseu);
2134

2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
	if (cmpxchg(&set->engines->engines[idx], NULL, ce)) {
		intel_context_put(ce);
		err = -EEXIST;
		goto out_siblings;
	}

out_siblings:
	if (siblings != stack)
		kfree(siblings);

	return err;
}

2148 2149 2150 2151 2152 2153
static int
set_engines__bond(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_bond __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_engines *set = data;
2154
	struct drm_i915_private *i915 = set->ctx->i915;
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
	struct i915_engine_class_instance ci;
	struct intel_engine_cs *virtual;
	struct intel_engine_cs *master;
	u16 idx, num_bonds;
	int err, n;

	if (get_user(idx, &ext->virtual_index))
		return -EFAULT;

	if (idx >= set->engines->num_engines) {
2165 2166 2167
		drm_dbg(&i915->drm,
			"Invalid index for virtual engine: %d >= %d\n",
			idx, set->engines->num_engines);
2168 2169 2170 2171 2172
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->engines->num_engines);
	if (!set->engines->engines[idx]) {
2173
		drm_dbg(&i915->drm, "Invalid engine at %d\n", idx);
2174 2175 2176 2177
		return -EINVAL;
	}
	virtual = set->engines->engines[idx]->engine;

2178 2179 2180 2181 2182 2183
	if (intel_engine_is_virtual(virtual)) {
		drm_dbg(&i915->drm,
			"Bonding with virtual engines not allowed\n");
		return -EINVAL;
	}

2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	for (n = 0; n < ARRAY_SIZE(ext->mbz64); n++) {
		err = check_user_mbz(&ext->mbz64[n]);
		if (err)
			return err;
	}

	if (copy_from_user(&ci, &ext->master, sizeof(ci)))
		return -EFAULT;

2197
	master = intel_engine_lookup_user(i915,
2198 2199
					  ci.engine_class, ci.engine_instance);
	if (!master) {
2200 2201 2202
		drm_dbg(&i915->drm,
			"Unrecognised master engine: { class:%u, instance:%u }\n",
			ci.engine_class, ci.engine_instance);
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
		return -EINVAL;
	}

	if (get_user(num_bonds, &ext->num_bonds))
		return -EFAULT;

	for (n = 0; n < num_bonds; n++) {
		struct intel_engine_cs *bond;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci)))
			return -EFAULT;

2215
		bond = intel_engine_lookup_user(i915,
2216 2217 2218
						ci.engine_class,
						ci.engine_instance);
		if (!bond) {
2219 2220 2221
			drm_dbg(&i915->drm,
				"Unrecognised engine[%d] for bonding: { class:%d, instance: %d }\n",
				n, ci.engine_class, ci.engine_instance);
2222 2223 2224 2225 2226 2227 2228
			return -EINVAL;
		}
	}

	return 0;
}

2229
static const i915_user_extension_fn set_engines__extensions[] = {
2230
	[I915_CONTEXT_ENGINES_EXT_LOAD_BALANCE] = set_engines__load_balance,
2231
	[I915_CONTEXT_ENGINES_EXT_BOND] = set_engines__bond,
2232 2233 2234 2235 2236 2237
};

static int
set_engines(struct i915_gem_context *ctx,
	    const struct drm_i915_gem_context_param *args)
{
2238
	struct drm_i915_private *i915 = ctx->i915;
2239 2240
	struct i915_context_param_engines __user *user =
		u64_to_user_ptr(args->value);
2241
	struct intel_sseu null_sseu = {};
2242 2243 2244 2245 2246 2247 2248 2249 2250
	struct set_engines set = { .ctx = ctx };
	unsigned int num_engines, n;
	u64 extensions;
	int err;

	if (!args->size) { /* switch back to legacy user_ring_map */
		if (!i915_gem_context_user_engines(ctx))
			return 0;

2251
		set.engines = default_engines(ctx, null_sseu);
2252 2253 2254 2255 2256 2257 2258
		if (IS_ERR(set.engines))
			return PTR_ERR(set.engines);

		goto replace;
	}

	if (args->size < sizeof(*user) ||
2259
	    !IS_ALIGNED(args->size -  sizeof(*user), sizeof(*user->engines))) {
2260 2261
		drm_dbg(&i915->drm, "Invalid size for engine array: %d\n",
			args->size);
2262 2263 2264 2265
		return -EINVAL;
	}

	num_engines = (args->size - sizeof(*user)) / sizeof(*user->engines);
2266 2267 2268 2269
	/* RING_MASK has no shift so we can use it directly here */
	if (num_engines > I915_EXEC_RING_MASK + 1)
		return -EINVAL;

2270
	set.engines = alloc_engines(num_engines);
2271 2272 2273 2274 2275 2276
	if (!set.engines)
		return -ENOMEM;

	for (n = 0; n < num_engines; n++) {
		struct i915_engine_class_instance ci;
		struct intel_engine_cs *engine;
2277
		struct intel_context *ce;
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293

		if (copy_from_user(&ci, &user->engines[n], sizeof(ci))) {
			__free_engines(set.engines, n);
			return -EFAULT;
		}

		if (ci.engine_class == (u16)I915_ENGINE_CLASS_INVALID &&
		    ci.engine_instance == (u16)I915_ENGINE_CLASS_INVALID_NONE) {
			set.engines->engines[n] = NULL;
			continue;
		}

		engine = intel_engine_lookup_user(ctx->i915,
						  ci.engine_class,
						  ci.engine_instance);
		if (!engine) {
2294 2295 2296
			drm_dbg(&i915->drm,
				"Invalid engine[%d]: { class:%d, instance:%d }\n",
				n, ci.engine_class, ci.engine_instance);
2297 2298 2299 2300
			__free_engines(set.engines, n);
			return -ENOENT;
		}

2301
		ce = intel_context_create(engine);
2302
		if (IS_ERR(ce)) {
2303
			__free_engines(set.engines, n);
2304
			return PTR_ERR(ce);
2305
		}
2306

2307
		intel_context_set_gem(ce, ctx, null_sseu);
2308

2309
		set.engines->engines[n] = ce;
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
	}
	set.engines->num_engines = num_engines;

	err = -EFAULT;
	if (!get_user(extensions, &user->extensions))
		err = i915_user_extensions(u64_to_user_ptr(extensions),
					   set_engines__extensions,
					   ARRAY_SIZE(set_engines__extensions),
					   &set);
	if (err) {
		free_engines(set.engines);
		return err;
	}

replace:
	mutex_lock(&ctx->engines_mutex);
2326 2327 2328 2329 2330
	if (i915_gem_context_is_closed(ctx)) {
		mutex_unlock(&ctx->engines_mutex);
		free_engines(set.engines);
		return -ENOENT;
	}
2331 2332 2333 2334
	if (args->size)
		i915_gem_context_set_user_engines(ctx);
	else
		i915_gem_context_clear_user_engines(ctx);
2335
	set.engines = rcu_replace_pointer(ctx->engines, set.engines, 1);
2336 2337
	mutex_unlock(&ctx->engines_mutex);

2338
	/* Keep track of old engine sets for kill_context() */
2339
	engines_idle_release(ctx, set.engines);
2340 2341 2342 2343

	return 0;
}

2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
static int
set_persistence(struct i915_gem_context *ctx,
		const struct drm_i915_gem_context_param *args)
{
	if (args->size)
		return -EINVAL;

	return __context_set_persistence(ctx, args->value);
}

2354
static void __apply_priority(struct intel_context *ce, void *arg)
2355 2356 2357
{
	struct i915_gem_context *ctx = arg;

2358
	if (!intel_engine_has_timeslices(ce->engine))
2359
		return;
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369

	if (ctx->sched.priority >= I915_PRIORITY_NORMAL)
		intel_context_set_use_semaphores(ce);
	else
		intel_context_clear_use_semaphores(ce);
}

static int set_priority(struct i915_gem_context *ctx,
			const struct drm_i915_gem_context_param *args)
{
2370
	int err;
2371

2372 2373 2374
	err = validate_priority(ctx->i915, args);
	if (err)
		return err;
2375

2376
	ctx->sched.priority = args->value;
2377 2378 2379 2380 2381
	context_apply_all(ctx, __apply_priority, ctx);

	return 0;
}

2382 2383
static int ctx_setparam(struct drm_i915_file_private *fpriv,
			struct i915_gem_context *ctx,
2384
			struct drm_i915_gem_context_param *args)
2385
{
2386
	int ret = 0;
2387 2388

	switch (args->param) {
2389
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
2390
		if (args->size)
2391
			ret = -EINVAL;
2392 2393 2394 2395
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
2396
		break;
2397

2398 2399 2400 2401 2402
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
2403 2404
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
2405
		else
2406
			i915_gem_context_clear_bannable(ctx);
2407
		break;
2408

2409 2410 2411 2412 2413 2414 2415 2416 2417
	case I915_CONTEXT_PARAM_RECOVERABLE:
		if (args->size)
			ret = -EINVAL;
		else if (args->value)
			i915_gem_context_set_recoverable(ctx);
		else
			i915_gem_context_clear_recoverable(ctx);
		break;

2418
	case I915_CONTEXT_PARAM_PRIORITY:
2419
		ret = set_priority(ctx, args);
2420
		break;
2421

2422 2423 2424
	case I915_CONTEXT_PARAM_SSEU:
		ret = set_sseu(ctx, args);
		break;
2425 2426

	case I915_CONTEXT_PARAM_VM:
2427
		ret = set_ppgtt(fpriv, ctx, args);
2428 2429
		break;

2430 2431 2432 2433
	case I915_CONTEXT_PARAM_ENGINES:
		ret = set_engines(ctx, args);
		break;

2434 2435 2436 2437
	case I915_CONTEXT_PARAM_PERSISTENCE:
		ret = set_persistence(ctx, args);
		break;

2438
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
2439
	case I915_CONTEXT_PARAM_BAN_PERIOD:
2440
	case I915_CONTEXT_PARAM_RINGSIZE:
2441 2442 2443 2444 2445
	default:
		ret = -EINVAL;
		break;
	}

2446 2447 2448 2449
	return ret;
}

struct create_ext {
2450
	struct i915_gem_proto_context *pc;
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
	struct drm_i915_file_private *fpriv;
};

static int create_setparam(struct i915_user_extension __user *ext, void *data)
{
	struct drm_i915_gem_context_create_ext_setparam local;
	const struct create_ext *arg = data;

	if (copy_from_user(&local, ext, sizeof(local)))
		return -EFAULT;

	if (local.param.ctx_id)
		return -EINVAL;

2465
	return set_proto_ctx_param(arg->fpriv, arg->pc, &local.param);
2466 2467
}

2468
static int invalid_ext(struct i915_user_extension __user *ext, void *data)
2469
{
2470
	return -EINVAL;
2471 2472
}

2473 2474
static const i915_user_extension_fn create_extensions[] = {
	[I915_CONTEXT_CREATE_EXT_SETPARAM] = create_setparam,
2475
	[I915_CONTEXT_CREATE_EXT_CLONE] = invalid_ext,
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
};

static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return atomic_read(&file_priv->ban_score) >= I915_CLIENT_SCORE_BANNED;
}

int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_private *i915 = to_i915(dev);
	struct drm_i915_gem_context_create_ext *args = data;
2488
	struct i915_gem_context *ctx;
2489 2490
	struct create_ext ext_data;
	int ret;
2491
	u32 id;
2492 2493 2494 2495 2496 2497 2498

	if (!DRIVER_CAPS(i915)->has_logical_contexts)
		return -ENODEV;

	if (args->flags & I915_CONTEXT_CREATE_FLAGS_UNKNOWN)
		return -EINVAL;

2499
	ret = intel_gt_terminally_wedged(&i915->gt);
2500 2501 2502 2503 2504
	if (ret)
		return ret;

	ext_data.fpriv = file->driver_priv;
	if (client_is_banned(ext_data.fpriv)) {
2505 2506 2507
		drm_dbg(&i915->drm,
			"client %s[%d] banned from creating ctx\n",
			current->comm, task_pid_nr(current));
2508 2509 2510
		return -EIO;
	}

2511 2512 2513
	ext_data.pc = proto_context_create(i915, args->flags);
	if (IS_ERR(ext_data.pc))
		return PTR_ERR(ext_data.pc);
2514 2515 2516 2517 2518 2519

	if (args->flags & I915_CONTEXT_CREATE_FLAGS_USE_EXTENSIONS) {
		ret = i915_user_extensions(u64_to_user_ptr(args->extensions),
					   create_extensions,
					   ARRAY_SIZE(create_extensions),
					   &ext_data);
2520 2521 2522 2523
		if (ret) {
			proto_context_close(ext_data.pc);
			return ret;
		}
2524 2525
	}

2526 2527 2528 2529 2530 2531
	ctx = i915_gem_create_context(i915, ext_data.pc);
	proto_context_close(ext_data.pc);
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);

	ret = gem_context_register(ctx, ext_data.fpriv, &id);
2532 2533 2534
	if (ret < 0)
		goto err_ctx;

2535
	args->ctx_id = id;
2536
	drm_dbg(&i915->drm, "HW context %d created\n", args->ctx_id);
2537 2538 2539 2540

	return 0;

err_ctx:
2541
	context_close(ctx);
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
	return ret;
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct i915_gem_context *ctx;

	if (args->pad != 0)
		return -EINVAL;

	if (!args->ctx_id)
		return -ENOENT;

2558
	ctx = xa_erase(&file_priv->context_xa, args->ctx_id);
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
	if (!ctx)
		return -ENOENT;

	context_close(ctx);
	return 0;
}

static int get_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_gem_context_param_sseu user_sseu;
	struct intel_context *ce;
2571
	unsigned long lookup;
2572
	int err;
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582

	if (args->size == 0)
		goto out;
	else if (args->size < sizeof(user_sseu))
		return -EINVAL;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

2583
	if (user_sseu.rsvd)
2584 2585
		return -EINVAL;

2586 2587 2588 2589 2590 2591 2592 2593
	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	lookup = 0;
	if (user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX)
		lookup |= LOOKUP_USER_INDEX;

	ce = lookup_user_engine(ctx, lookup, &user_sseu.engine);
2594 2595 2596
	if (IS_ERR(ce))
		return PTR_ERR(ce);

2597 2598 2599 2600 2601 2602
	err = intel_context_lock_pinned(ce); /* serialises with set_sseu */
	if (err) {
		intel_context_put(ce);
		return err;
	}

2603 2604 2605 2606 2607
	user_sseu.slice_mask = ce->sseu.slice_mask;
	user_sseu.subslice_mask = ce->sseu.subslice_mask;
	user_sseu.min_eus_per_subslice = ce->sseu.min_eus_per_subslice;
	user_sseu.max_eus_per_subslice = ce->sseu.max_eus_per_subslice;

2608 2609
	intel_context_unlock_pinned(ce);
	intel_context_put(ce);
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629

	if (copy_to_user(u64_to_user_ptr(args->value), &user_sseu,
			 sizeof(user_sseu)))
		return -EFAULT;

out:
	args->size = sizeof(user_sseu);

	return 0;
}

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct i915_gem_context *ctx;
	int ret = 0;

	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
2630 2631
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
2632 2633 2634 2635

	switch (args->param) {
	case I915_CONTEXT_PARAM_GTT_SIZE:
		args->size = 0;
2636 2637 2638
		rcu_read_lock();
		if (rcu_access_pointer(ctx->vm))
			args->value = rcu_dereference(ctx->vm)->total;
2639 2640
		else
			args->value = to_i915(dev)->ggtt.vm.total;
2641
		rcu_read_unlock();
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
		break;

	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->size = 0;
		args->value = i915_gem_context_no_error_capture(ctx);
		break;

	case I915_CONTEXT_PARAM_BANNABLE:
		args->size = 0;
		args->value = i915_gem_context_is_bannable(ctx);
		break;

	case I915_CONTEXT_PARAM_RECOVERABLE:
		args->size = 0;
		args->value = i915_gem_context_is_recoverable(ctx);
		break;

	case I915_CONTEXT_PARAM_PRIORITY:
		args->size = 0;
2661
		args->value = ctx->sched.priority;
2662 2663 2664 2665 2666 2667 2668
		break;

	case I915_CONTEXT_PARAM_SSEU:
		ret = get_sseu(ctx, args);
		break;

	case I915_CONTEXT_PARAM_VM:
2669
		ret = get_ppgtt(file_priv, ctx, args);
2670 2671
		break;

2672 2673 2674 2675 2676
	case I915_CONTEXT_PARAM_PERSISTENCE:
		args->size = 0;
		args->value = i915_gem_context_is_persistent(ctx);
		break;

2677
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
2678
	case I915_CONTEXT_PARAM_BAN_PERIOD:
2679
	case I915_CONTEXT_PARAM_ENGINES:
2680
	case I915_CONTEXT_PARAM_RINGSIZE:
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
	default:
		ret = -EINVAL;
		break;
	}

	i915_gem_context_put(ctx);
	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct i915_gem_context *ctx;
	int ret;

	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
2699 2700
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
2701

2702
	ret = ctx_setparam(file_priv, ctx, args);
2703

2704
	i915_gem_context_put(ctx);
2705 2706
	return ret;
}
2707 2708 2709 2710

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
2711
	struct drm_i915_private *i915 = to_i915(dev);
2712
	struct drm_i915_reset_stats *args = data;
2713
	struct i915_gem_context *ctx;
2714 2715 2716 2717

	if (args->flags || args->pad)
		return -EINVAL;

2718
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
2719 2720
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
2721

2722 2723 2724 2725 2726 2727
	/*
	 * We opt for unserialised reads here. This may result in tearing
	 * in the extremely unlikely event of a GPU hang on this context
	 * as we are querying them. If we need that extra layer of protection,
	 * we should wrap the hangstats with a seqlock.
	 */
2728 2729

	if (capable(CAP_SYS_ADMIN))
2730
		args->reset_count = i915_reset_count(&i915->gpu_error);
2731 2732 2733
	else
		args->reset_count = 0;

2734 2735
	args->batch_active = atomic_read(&ctx->guilty_count);
	args->batch_pending = atomic_read(&ctx->active_count);
2736

2737 2738
	i915_gem_context_put(ctx);
	return 0;
2739
}
2740

2741 2742 2743 2744 2745 2746 2747
/* GEM context-engines iterator: for_each_gem_engine() */
struct intel_context *
i915_gem_engines_iter_next(struct i915_gem_engines_iter *it)
{
	const struct i915_gem_engines *e = it->engines;
	struct intel_context *ctx;

2748 2749 2750
	if (unlikely(!e))
		return NULL;

2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
	do {
		if (it->idx >= e->num_engines)
			return NULL;

		ctx = e->engines[it->idx++];
	} while (!ctx);

	return ctx;
}

2761 2762
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_context.c"
2763
#include "selftests/i915_gem_context.c"
2764
#endif
2765

2766
static void i915_global_gem_context_shrink(void)
2767
{
2768
	kmem_cache_shrink(global.slab_luts);
2769 2770
}

2771
static void i915_global_gem_context_exit(void)
2772
{
2773
	kmem_cache_destroy(global.slab_luts);
2774 2775
}

2776 2777 2778
static struct i915_global_gem_context global = { {
	.shrink = i915_global_gem_context_shrink,
	.exit = i915_global_gem_context_exit,
2779 2780
} };

2781
int __init i915_global_gem_context_init(void)
2782
{
2783 2784 2785 2786 2787 2788
	global.slab_luts = KMEM_CACHE(i915_lut_handle, 0);
	if (!global.slab_luts)
		return -ENOMEM;

	i915_global_register(&global.base);
	return 0;
2789
}