i915_gem_context.c 53.9 KB
Newer Older
1
/*
2
 * SPDX-License-Identifier: MIT
3
 *
4
 * Copyright © 2011-2012 Intel Corporation
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
55
 *  GPU. The GPU has loaded its state already and has stored away the gtt
56 57 58 59 60 61 62 63 64 65 66
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

67
#include <linux/log2.h>
68
#include <linux/nospec.h>
69

70 71
#include <drm/drm_syncobj.h>

72
#include "gt/gen6_ppgtt.h"
73
#include "gt/intel_context.h"
74
#include "gt/intel_context_param.h"
75
#include "gt/intel_engine_heartbeat.h"
76
#include "gt/intel_engine_user.h"
77
#include "gt/intel_execlists_submission.h" /* virtual_engine */
78
#include "gt/intel_gpu_commands.h"
79
#include "gt/intel_ring.h"
80

81
#include "i915_gem_context.h"
82
#include "i915_globals.h"
83
#include "i915_trace.h"
84
#include "i915_user_extensions.h"
85

86 87
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

88
static struct i915_global_gem_context {
89
	struct i915_global base;
90 91 92 93 94 95 96 97 98 99 100 101 102
	struct kmem_cache *slab_luts;
} global;

struct i915_lut_handle *i915_lut_handle_alloc(void)
{
	return kmem_cache_alloc(global.slab_luts, GFP_KERNEL);
}

void i915_lut_handle_free(struct i915_lut_handle *lut)
{
	return kmem_cache_free(global.slab_luts, lut);
}

103
static void lut_close(struct i915_gem_context *ctx)
104
{
105 106 107
	struct radix_tree_iter iter;
	void __rcu **slot;

108
	mutex_lock(&ctx->lut_mutex);
109
	rcu_read_lock();
110 111
	radix_tree_for_each_slot(slot, &ctx->handles_vma, &iter, 0) {
		struct i915_vma *vma = rcu_dereference_raw(*slot);
112 113 114 115 116
		struct drm_i915_gem_object *obj = vma->obj;
		struct i915_lut_handle *lut;

		if (!kref_get_unless_zero(&obj->base.refcount))
			continue;
117

118
		spin_lock(&obj->lut_lock);
119 120 121
		list_for_each_entry(lut, &obj->lut_list, obj_link) {
			if (lut->ctx != ctx)
				continue;
122

123 124 125 126 127 128
			if (lut->handle != iter.index)
				continue;

			list_del(&lut->obj_link);
			break;
		}
129
		spin_unlock(&obj->lut_lock);
130 131 132 133

		if (&lut->obj_link != &obj->lut_list) {
			i915_lut_handle_free(lut);
			radix_tree_iter_delete(&ctx->handles_vma, &iter, slot);
C
Chris Wilson 已提交
134
			i915_vma_close(vma);
135 136 137 138
			i915_gem_object_put(obj);
		}

		i915_gem_object_put(obj);
139
	}
140
	rcu_read_unlock();
141
	mutex_unlock(&ctx->lut_mutex);
142 143
}

144
static struct intel_context *
145 146 147 148
lookup_user_engine(struct i915_gem_context *ctx,
		   unsigned long flags,
		   const struct i915_engine_class_instance *ci)
#define LOOKUP_USER_INDEX BIT(0)
149
{
150
	int idx;
151

152
	if (!!(flags & LOOKUP_USER_INDEX) != i915_gem_context_user_engines(ctx))
153 154
		return ERR_PTR(-EINVAL);

155 156 157 158 159 160 161 162 163
	if (!i915_gem_context_user_engines(ctx)) {
		struct intel_engine_cs *engine;

		engine = intel_engine_lookup_user(ctx->i915,
						  ci->engine_class,
						  ci->engine_instance);
		if (!engine)
			return ERR_PTR(-EINVAL);

164
		idx = engine->legacy_idx;
165 166 167 168 169
	} else {
		idx = ci->engine_instance;
	}

	return i915_gem_context_get_engine(ctx, idx);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
static struct i915_address_space *
context_get_vm_rcu(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(!rcu_access_pointer(ctx->vm));

	do {
		struct i915_address_space *vm;

		/*
		 * We do not allow downgrading from full-ppgtt [to a shared
		 * global gtt], so ctx->vm cannot become NULL.
		 */
		vm = rcu_dereference(ctx->vm);
		if (!kref_get_unless_zero(&vm->ref))
			continue;

		/*
		 * This ppgtt may have be reallocated between
		 * the read and the kref, and reassigned to a third
		 * context. In order to avoid inadvertent sharing
		 * of this ppgtt with that third context (and not
		 * src), we have to confirm that we have the same
		 * ppgtt after passing through the strong memory
		 * barrier implied by a successful
		 * kref_get_unless_zero().
		 *
		 * Once we have acquired the current ppgtt of ctx,
		 * we no longer care if it is released from ctx, as
		 * it cannot be reallocated elsewhere.
		 */

		if (vm == rcu_access_pointer(ctx->vm))
			return rcu_pointer_handoff(vm);

		i915_vm_put(vm);
	} while (1);
}

210 211 212
static void intel_context_set_gem(struct intel_context *ce,
				  struct i915_gem_context *ctx)
{
213 214
	GEM_BUG_ON(rcu_access_pointer(ce->gem_context));
	RCU_INIT_POINTER(ce->gem_context, ctx);
215

216
	ce->ring_size = SZ_16K;
217 218 219 220 221 222 223 224 225 226 227 228 229

	if (rcu_access_pointer(ctx->vm)) {
		struct i915_address_space *vm;

		rcu_read_lock();
		vm = context_get_vm_rcu(ctx); /* hmm */
		rcu_read_unlock();

		i915_vm_put(ce->vm);
		ce->vm = vm;
	}

	if (ctx->sched.priority >= I915_PRIORITY_NORMAL &&
230
	    intel_engine_has_timeslices(ce->engine))
231
		__set_bit(CONTEXT_USE_SEMAPHORES, &ce->flags);
232

233 234 235 236 237 238
	if (IS_ACTIVE(CONFIG_DRM_I915_REQUEST_TIMEOUT) &&
	    ctx->i915->params.request_timeout_ms) {
		unsigned int timeout_ms = ctx->i915->params.request_timeout_ms;

		intel_context_set_watchdog_us(ce, (u64)timeout_ms * 1000);
	}
239 240
}

241
static void __free_engines(struct i915_gem_engines *e, unsigned int count)
242
{
243 244 245 246 247 248 249 250 251 252 253 254 255 256
	while (count--) {
		if (!e->engines[count])
			continue;

		intel_context_put(e->engines[count]);
	}
	kfree(e);
}

static void free_engines(struct i915_gem_engines *e)
{
	__free_engines(e, e->num_engines);
}

257
static void free_engines_rcu(struct rcu_head *rcu)
258
{
259 260 261 262 263
	struct i915_gem_engines *engines =
		container_of(rcu, struct i915_gem_engines, rcu);

	i915_sw_fence_fini(&engines->fence);
	free_engines(engines);
264 265
}

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
static int __i915_sw_fence_call
engines_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
{
	struct i915_gem_engines *engines =
		container_of(fence, typeof(*engines), fence);

	switch (state) {
	case FENCE_COMPLETE:
		if (!list_empty(&engines->link)) {
			struct i915_gem_context *ctx = engines->ctx;
			unsigned long flags;

			spin_lock_irqsave(&ctx->stale.lock, flags);
			list_del(&engines->link);
			spin_unlock_irqrestore(&ctx->stale.lock, flags);
		}
		i915_gem_context_put(engines->ctx);
		break;

	case FENCE_FREE:
		init_rcu_head(&engines->rcu);
		call_rcu(&engines->rcu, free_engines_rcu);
		break;
	}

	return NOTIFY_DONE;
}

static struct i915_gem_engines *alloc_engines(unsigned int count)
{
	struct i915_gem_engines *e;

	e = kzalloc(struct_size(e, engines, count), GFP_KERNEL);
	if (!e)
		return NULL;

	i915_sw_fence_init(&e->fence, engines_notify);
	return e;
}

306 307
static struct i915_gem_engines *default_engines(struct i915_gem_context *ctx)
{
308
	const struct intel_gt *gt = &ctx->i915->gt;
309 310 311 312
	struct intel_engine_cs *engine;
	struct i915_gem_engines *e;
	enum intel_engine_id id;

313
	e = alloc_engines(I915_NUM_ENGINES);
314 315 316
	if (!e)
		return ERR_PTR(-ENOMEM);

317
	for_each_engine(engine, gt, id) {
318 319
		struct intel_context *ce;

320 321 322 323 324 325
		if (engine->legacy_idx == INVALID_ENGINE)
			continue;

		GEM_BUG_ON(engine->legacy_idx >= I915_NUM_ENGINES);
		GEM_BUG_ON(e->engines[engine->legacy_idx]);

326
		ce = intel_context_create(engine);
327
		if (IS_ERR(ce)) {
328
			__free_engines(e, e->num_engines + 1);
329 330
			return ERR_CAST(ce);
		}
331

332 333
		intel_context_set_gem(ce, ctx);

334 335
		e->engines[engine->legacy_idx] = ce;
		e->num_engines = max(e->num_engines, engine->legacy_idx);
336
	}
337
	e->num_engines++;
338 339 340 341

	return e;
}

342
void i915_gem_context_release(struct kref *ref)
343
{
344
	struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
345

346 347
	trace_i915_context_free(ctx);
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
348

349
	mutex_destroy(&ctx->engines_mutex);
350
	mutex_destroy(&ctx->lut_mutex);
351

352
	put_pid(ctx->pid);
353
	mutex_destroy(&ctx->mutex);
354

355
	kfree_rcu(ctx, rcu);
356 357
}

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
static inline struct i915_gem_engines *
__context_engines_static(const struct i915_gem_context *ctx)
{
	return rcu_dereference_protected(ctx->engines, true);
}

static void __reset_context(struct i915_gem_context *ctx,
			    struct intel_engine_cs *engine)
{
	intel_gt_handle_error(engine->gt, engine->mask, 0,
			      "context closure in %s", ctx->name);
}

static bool __cancel_engine(struct intel_engine_cs *engine)
{
	/*
	 * Send a "high priority pulse" down the engine to cause the
	 * current request to be momentarily preempted. (If it fails to
	 * be preempted, it will be reset). As we have marked our context
	 * as banned, any incomplete request, including any running, will
	 * be skipped following the preemption.
	 *
	 * If there is no hangchecking (one of the reasons why we try to
	 * cancel the context) and no forced preemption, there may be no
	 * means by which we reset the GPU and evict the persistent hog.
	 * Ergo if we are unable to inject a preemptive pulse that can
	 * kill the banned context, we fallback to doing a local reset
	 * instead.
	 */
387
	return intel_engine_pulse(engine) == 0;
388 389
}

390 391 392 393 394
static struct intel_engine_cs *active_engine(struct intel_context *ce)
{
	struct intel_engine_cs *engine = NULL;
	struct i915_request *rq;

395 396 397
	if (intel_context_has_inflight(ce))
		return intel_context_inflight(ce);

398 399 400
	if (!ce->timeline)
		return NULL;

401 402 403 404 405
	/*
	 * rq->link is only SLAB_TYPESAFE_BY_RCU, we need to hold a reference
	 * to the request to prevent it being transferred to a new timeline
	 * (and onto a new timeline->requests list).
	 */
406
	rcu_read_lock();
407 408 409 410 411 412
	list_for_each_entry_reverse(rq, &ce->timeline->requests, link) {
		bool found;

		/* timeline is already completed upto this point? */
		if (!i915_request_get_rcu(rq))
			break;
413 414

		/* Check with the backend if the request is inflight */
415 416
		found = true;
		if (likely(rcu_access_pointer(rq->timeline) == ce->timeline))
417
			found = i915_request_active_engine(rq, &engine);
418 419 420

		i915_request_put(rq);
		if (found)
421 422
			break;
	}
423
	rcu_read_unlock();
424 425 426 427

	return engine;
}

428
static void kill_engines(struct i915_gem_engines *engines, bool ban)
429 430 431 432 433 434 435 436 437 438 439
{
	struct i915_gem_engines_iter it;
	struct intel_context *ce;

	/*
	 * Map the user's engine back to the actual engines; one virtual
	 * engine will be mapped to multiple engines, and using ctx->engine[]
	 * the same engine may be have multiple instances in the user's map.
	 * However, we only care about pending requests, so only include
	 * engines on which there are incomplete requests.
	 */
440
	for_each_gem_engine(ce, engines, it) {
441 442
		struct intel_engine_cs *engine;

443
		if (ban && intel_context_set_banned(ce))
444 445
			continue;

446 447 448 449 450 451 452 453
		/*
		 * Check the current active state of this context; if we
		 * are currently executing on the GPU we need to evict
		 * ourselves. On the other hand, if we haven't yet been
		 * submitted to the GPU or if everything is complete,
		 * we have nothing to do.
		 */
		engine = active_engine(ce);
454 455

		/* First attempt to gracefully cancel the context */
456
		if (engine && !__cancel_engine(engine) && ban)
457 458 459 460 461
			/*
			 * If we are unable to send a preemptive pulse to bump
			 * the context from the GPU, we have to resort to a full
			 * reset. We hope the collateral damage is worth it.
			 */
462 463 464 465
			__reset_context(engines->ctx, engine);
	}
}

466
static void kill_context(struct i915_gem_context *ctx)
467
{
468 469
	bool ban = (!i915_gem_context_is_persistent(ctx) ||
		    !ctx->i915->params.enable_hangcheck);
470 471
	struct i915_gem_engines *pos, *next;

472 473
	spin_lock_irq(&ctx->stale.lock);
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
474
	list_for_each_entry_safe(pos, next, &ctx->stale.engines, link) {
475 476
		if (!i915_sw_fence_await(&pos->fence)) {
			list_del_init(&pos->link);
477
			continue;
478
		}
479

480
		spin_unlock_irq(&ctx->stale.lock);
481

482
		kill_engines(pos, ban);
483

484 485
		spin_lock_irq(&ctx->stale.lock);
		GEM_BUG_ON(i915_sw_fence_signaled(&pos->fence));
486 487 488 489
		list_safe_reset_next(pos, next, link);
		list_del_init(&pos->link); /* decouple from FENCE_COMPLETE */

		i915_sw_fence_complete(&pos->fence);
490
	}
491
	spin_unlock_irq(&ctx->stale.lock);
492 493
}

494 495 496 497 498 499 500 501 502 503 504
static void engines_idle_release(struct i915_gem_context *ctx,
				 struct i915_gem_engines *engines)
{
	struct i915_gem_engines_iter it;
	struct intel_context *ce;

	INIT_LIST_HEAD(&engines->link);

	engines->ctx = i915_gem_context_get(ctx);

	for_each_gem_engine(ce, engines, it) {
505
		int err;
506 507

		/* serialises with execbuf */
508
		set_bit(CONTEXT_CLOSED_BIT, &ce->flags);
509 510 511
		if (!intel_context_pin_if_active(ce))
			continue;

512 513 514 515
		/* Wait until context is finally scheduled out and retired */
		err = i915_sw_fence_await_active(&engines->fence,
						 &ce->active,
						 I915_ACTIVE_AWAIT_BARRIER);
516
		intel_context_unpin(ce);
517
		if (err)
518 519 520 521 522 523 524 525 526 527
			goto kill;
	}

	spin_lock_irq(&ctx->stale.lock);
	if (!i915_gem_context_is_closed(ctx))
		list_add_tail(&engines->link, &ctx->stale.engines);
	spin_unlock_irq(&ctx->stale.lock);

kill:
	if (list_empty(&engines->link)) /* raced, already closed */
528
		kill_engines(engines, true);
529 530

	i915_sw_fence_commit(&engines->fence);
531 532
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
static void set_closed_name(struct i915_gem_context *ctx)
{
	char *s;

	/* Replace '[]' with '<>' to indicate closed in debug prints */

	s = strrchr(ctx->name, '[');
	if (!s)
		return;

	*s = '<';

	s = strchr(s + 1, ']');
	if (s)
		*s = '>';
}

550 551
static void context_close(struct i915_gem_context *ctx)
{
552
	struct i915_address_space *vm;
553

554 555 556
	/* Flush any concurrent set_engines() */
	mutex_lock(&ctx->engines_mutex);
	engines_idle_release(ctx, rcu_replace_pointer(ctx->engines, NULL, 1));
557
	i915_gem_context_set_closed(ctx);
558
	mutex_unlock(&ctx->engines_mutex);
559

560 561
	mutex_lock(&ctx->mutex);

562 563
	set_closed_name(ctx);

564 565 566 567
	vm = i915_gem_context_vm(ctx);
	if (vm)
		i915_vm_close(vm);

568 569 570
	if (ctx->syncobj)
		drm_syncobj_put(ctx->syncobj);

571
	ctx->file_priv = ERR_PTR(-EBADF);
572

573 574 575 576 577
	/*
	 * The LUT uses the VMA as a backpointer to unref the object,
	 * so we need to clear the LUT before we close all the VMA (inside
	 * the ppgtt).
	 */
578 579
	lut_close(ctx);

580 581 582 583
	spin_lock(&ctx->i915->gem.contexts.lock);
	list_del(&ctx->link);
	spin_unlock(&ctx->i915->gem.contexts.lock);

584
	mutex_unlock(&ctx->mutex);
585 586 587 588 589 590 591 592

	/*
	 * If the user has disabled hangchecking, we can not be sure that
	 * the batches will ever complete after the context is closed,
	 * keeping the context and all resources pinned forever. So in this
	 * case we opt to forcibly kill off all remaining requests on
	 * context close.
	 */
593
	kill_context(ctx);
594

595 596 597
	i915_gem_context_put(ctx);
}

598 599 600 601 602 603 604 605 606 607 608
static int __context_set_persistence(struct i915_gem_context *ctx, bool state)
{
	if (i915_gem_context_is_persistent(ctx) == state)
		return 0;

	if (state) {
		/*
		 * Only contexts that are short-lived [that will expire or be
		 * reset] are allowed to survive past termination. We require
		 * hangcheck to ensure that the persistent requests are healthy.
		 */
609
		if (!ctx->i915->params.enable_hangcheck)
610 611 612 613 614 615 616 617
			return -EINVAL;

		i915_gem_context_set_persistence(ctx);
	} else {
		/* To cancel a context we use "preempt-to-idle" */
		if (!(ctx->i915->caps.scheduler & I915_SCHEDULER_CAP_PREEMPTION))
			return -ENODEV;

618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
		/*
		 * If the cancel fails, we then need to reset, cleanly!
		 *
		 * If the per-engine reset fails, all hope is lost! We resort
		 * to a full GPU reset in that unlikely case, but realistically
		 * if the engine could not reset, the full reset does not fare
		 * much better. The damage has been done.
		 *
		 * However, if we cannot reset an engine by itself, we cannot
		 * cleanup a hanging persistent context without causing
		 * colateral damage, and we should not pretend we can by
		 * exposing the interface.
		 */
		if (!intel_has_reset_engine(&ctx->i915->gt))
			return -ENODEV;

634 635 636 637 638 639
		i915_gem_context_clear_persistence(ctx);
	}

	return 0;
}

640
static struct i915_gem_context *
641
__create_context(struct drm_i915_private *i915)
642
{
643
	struct i915_gem_context *ctx;
644 645
	struct i915_gem_engines *e;
	int err;
646
	int i;
647

648
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
649
	if (!ctx)
650
		return ERR_PTR(-ENOMEM);
651

652
	kref_init(&ctx->ref);
653
	ctx->i915 = i915;
654
	ctx->sched.priority = I915_PRIORITY_NORMAL;
655
	mutex_init(&ctx->mutex);
656
	INIT_LIST_HEAD(&ctx->link);
657

658 659 660
	spin_lock_init(&ctx->stale.lock);
	INIT_LIST_HEAD(&ctx->stale.engines);

661 662 663 664 665 666 667
	mutex_init(&ctx->engines_mutex);
	e = default_engines(ctx);
	if (IS_ERR(e)) {
		err = PTR_ERR(e);
		goto err_free;
	}
	RCU_INIT_POINTER(ctx->engines, e);
668

669
	INIT_RADIX_TREE(&ctx->handles_vma, GFP_KERNEL);
670
	mutex_init(&ctx->lut_mutex);
671

672 673 674
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
675
	ctx->remap_slice = ALL_L3_SLICES(i915);
676

677
	i915_gem_context_set_bannable(ctx);
678
	i915_gem_context_set_recoverable(ctx);
679
	__context_set_persistence(ctx, true /* cgroup hook? */);
680

681 682 683
	for (i = 0; i < ARRAY_SIZE(ctx->hang_timestamp); i++)
		ctx->hang_timestamp[i] = jiffies - CONTEXT_FAST_HANG_JIFFIES;

684
	return ctx;
685 686 687 688

err_free:
	kfree(ctx);
	return ERR_PTR(err);
689 690
}

691
static inline struct i915_gem_engines *
692 693
__context_engines_await(const struct i915_gem_context *ctx,
			bool *user_engines)
694 695 696 697 698 699 700 701
{
	struct i915_gem_engines *engines;

	rcu_read_lock();
	do {
		engines = rcu_dereference(ctx->engines);
		GEM_BUG_ON(!engines);

702 703 704 705
		if (user_engines)
			*user_engines = i915_gem_context_user_engines(ctx);

		/* successful await => strong mb */
706 707 708 709 710 711 712 713 714 715 716 717 718
		if (unlikely(!i915_sw_fence_await(&engines->fence)))
			continue;

		if (likely(engines == rcu_access_pointer(ctx->engines)))
			break;

		i915_sw_fence_complete(&engines->fence);
	} while (1);
	rcu_read_unlock();

	return engines;
}

719
static void
720
context_apply_all(struct i915_gem_context *ctx,
721
		  void (*fn)(struct intel_context *ce, void *data),
722 723 724
		  void *data)
{
	struct i915_gem_engines_iter it;
725
	struct i915_gem_engines *e;
726 727
	struct intel_context *ce;

728
	e = __context_engines_await(ctx, NULL);
729 730
	for_each_gem_engine(ce, e, it)
		fn(ce, data);
731
	i915_sw_fence_complete(&e->fence);
732 733
}

734
static void __apply_ppgtt(struct intel_context *ce, void *vm)
735 736 737 738 739
{
	i915_vm_put(ce->vm);
	ce->vm = i915_vm_get(vm);
}

740 741
static struct i915_address_space *
__set_ppgtt(struct i915_gem_context *ctx, struct i915_address_space *vm)
742
{
743
	struct i915_address_space *old;
744

745 746 747
	old = rcu_replace_pointer(ctx->vm,
				  i915_vm_open(vm),
				  lockdep_is_held(&ctx->mutex));
748 749
	GEM_BUG_ON(old && i915_vm_is_4lvl(vm) != i915_vm_is_4lvl(old));

750
	context_apply_all(ctx, __apply_ppgtt, vm);
751

752 753 754 755
	return old;
}

static void __assign_ppgtt(struct i915_gem_context *ctx,
756
			   struct i915_address_space *vm)
757
{
758
	if (vm == rcu_access_pointer(ctx->vm))
759 760
		return;

761 762
	vm = __set_ppgtt(ctx, vm);
	if (vm)
763
		i915_vm_close(vm);
764 765
}

766
static struct i915_gem_context *
767
i915_gem_create_context(struct drm_i915_private *i915, unsigned int flags)
768
{
769
	struct i915_gem_context *ctx;
770
	int ret;
771

772
	if (flags & I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE &&
773
	    !HAS_EXECLISTS(i915))
774 775
		return ERR_PTR(-EINVAL);

776
	ctx = __create_context(i915);
777
	if (IS_ERR(ctx))
778
		return ctx;
779

780
	if (HAS_FULL_PPGTT(i915)) {
781
		struct i915_ppgtt *ppgtt;
782

783
		ppgtt = i915_ppgtt_create(&i915->gt);
784
		if (IS_ERR(ppgtt)) {
785 786
			drm_dbg(&i915->drm, "PPGTT setup failed (%ld)\n",
				PTR_ERR(ppgtt));
787
			context_close(ctx);
788
			return ERR_CAST(ppgtt);
789 790
		}

791
		mutex_lock(&ctx->mutex);
792
		__assign_ppgtt(ctx, &ppgtt->vm);
793 794
		mutex_unlock(&ctx->mutex);

795
		i915_vm_put(&ppgtt->vm);
796
	}
797

798
	if (flags & I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE) {
799 800 801 802
		ret = drm_syncobj_create(&ctx->syncobj,
					 DRM_SYNCOBJ_CREATE_SIGNALED,
					 NULL);
		if (ret) {
803
			context_close(ctx);
804
			return ERR_PTR(ret);
805 806 807
		}
	}

808 809
	trace_i915_context_create(ctx);

810
	return ctx;
811 812
}

813
static void init_contexts(struct i915_gem_contexts *gc)
814
{
815 816
	spin_lock_init(&gc->lock);
	INIT_LIST_HEAD(&gc->list);
817 818
}

819
void i915_gem_init__contexts(struct drm_i915_private *i915)
820
{
821
	init_contexts(&i915->gem.contexts);
822 823
}

824
static int gem_context_register(struct i915_gem_context *ctx,
825 826
				struct drm_i915_file_private *fpriv,
				u32 *id)
827
{
828
	struct drm_i915_private *i915 = ctx->i915;
829
	struct i915_address_space *vm;
830 831 832
	int ret;

	ctx->file_priv = fpriv;
833 834 835 836 837 838

	mutex_lock(&ctx->mutex);
	vm = i915_gem_context_vm(ctx);
	if (vm)
		WRITE_ONCE(vm->file, fpriv); /* XXX */
	mutex_unlock(&ctx->mutex);
839 840

	ctx->pid = get_task_pid(current, PIDTYPE_PID);
841 842
	snprintf(ctx->name, sizeof(ctx->name), "%s[%d]",
		 current->comm, pid_nr(ctx->pid));
843 844

	/* And finally expose ourselves to userspace via the idr */
845 846
	ret = xa_alloc(&fpriv->context_xa, id, ctx, xa_limit_32b, GFP_KERNEL);
	if (ret)
847 848 849 850 851 852 853
		goto err_pid;

	spin_lock(&i915->gem.contexts.lock);
	list_add_tail(&ctx->link, &i915->gem.contexts.list);
	spin_unlock(&i915->gem.contexts.lock);

	return 0;
854

855 856
err_pid:
	put_pid(fetch_and_zero(&ctx->pid));
857 858 859
	return ret;
}

860 861
int i915_gem_context_open(struct drm_i915_private *i915,
			  struct drm_file *file)
862 863
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
864
	struct i915_gem_context *ctx;
865
	int err;
866
	u32 id;
867

868
	xa_init_flags(&file_priv->context_xa, XA_FLAGS_ALLOC);
869

870 871
	/* 0 reserved for invalid/unassigned ppgtt */
	xa_init_flags(&file_priv->vm_xa, XA_FLAGS_ALLOC1);
872

873
	ctx = i915_gem_create_context(i915, 0);
874
	if (IS_ERR(ctx)) {
875 876
		err = PTR_ERR(ctx);
		goto err;
877 878
	}

879
	err = gem_context_register(ctx, file_priv, &id);
880
	if (err < 0)
881 882
		goto err_ctx;

883
	GEM_BUG_ON(id);
884
	return 0;
885 886 887

err_ctx:
	context_close(ctx);
888
err:
889
	xa_destroy(&file_priv->vm_xa);
890
	xa_destroy(&file_priv->context_xa);
891
	return err;
892 893
}

894
void i915_gem_context_close(struct drm_file *file)
895
{
896
	struct drm_i915_file_private *file_priv = file->driver_priv;
897
	struct i915_address_space *vm;
898 899
	struct i915_gem_context *ctx;
	unsigned long idx;
900

901 902 903
	xa_for_each(&file_priv->context_xa, idx, ctx)
		context_close(ctx);
	xa_destroy(&file_priv->context_xa);
904

905 906 907
	xa_for_each(&file_priv->vm_xa, idx, vm)
		i915_vm_put(vm);
	xa_destroy(&file_priv->vm_xa);
908 909 910 911 912 913 914 915
}

int i915_gem_vm_create_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file)
{
	struct drm_i915_private *i915 = to_i915(dev);
	struct drm_i915_gem_vm_control *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
916
	struct i915_ppgtt *ppgtt;
917
	u32 id;
918 919 920 921 922 923 924 925
	int err;

	if (!HAS_FULL_PPGTT(i915))
		return -ENODEV;

	if (args->flags)
		return -EINVAL;

926
	ppgtt = i915_ppgtt_create(&i915->gt);
927 928 929 930 931 932 933 934 935 936 937 938 939
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);

	ppgtt->vm.file = file_priv;

	if (args->extensions) {
		err = i915_user_extensions(u64_to_user_ptr(args->extensions),
					   NULL, 0,
					   ppgtt);
		if (err)
			goto err_put;
	}

940 941
	err = xa_alloc(&file_priv->vm_xa, &id, &ppgtt->vm,
		       xa_limit_32b, GFP_KERNEL);
942 943 944
	if (err)
		goto err_put;

945 946
	GEM_BUG_ON(id == 0); /* reserved for invalid/unassigned ppgtt */
	args->vm_id = id;
947 948 949
	return 0;

err_put:
950
	i915_vm_put(&ppgtt->vm);
951 952 953 954 955 956 957 958
	return err;
}

int i915_gem_vm_destroy_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_vm_control *args = data;
959
	struct i915_address_space *vm;
960 961 962 963 964 965 966

	if (args->flags)
		return -EINVAL;

	if (args->extensions)
		return -EINVAL;

967
	vm = xa_erase(&file_priv->vm_xa, args->vm_id);
968
	if (!vm)
969 970
		return -ENOENT;

971
	i915_vm_put(vm);
972
	return 0;
973 974
}

975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991
struct context_barrier_task {
	struct i915_active base;
	void (*task)(void *data);
	void *data;
};

static void cb_retire(struct i915_active *base)
{
	struct context_barrier_task *cb = container_of(base, typeof(*cb), base);

	if (cb->task)
		cb->task(cb->data);

	i915_active_fini(&cb->base);
	kfree(cb);
}

992
I915_SELFTEST_DECLARE(static intel_engine_mask_t context_barrier_inject_fault);
993
static int context_barrier_task(struct i915_gem_context *ctx,
994
				intel_engine_mask_t engines,
995
				bool (*skip)(struct intel_context *ce, void *data),
996
				int (*pin)(struct intel_context *ce, struct i915_gem_ww_ctx *ww, void *data),
997
				int (*emit)(struct i915_request *rq, void *data),
998 999 1000 1001
				void (*task)(void *data),
				void *data)
{
	struct context_barrier_task *cb;
1002
	struct i915_gem_engines_iter it;
1003
	struct i915_gem_engines *e;
1004
	struct i915_gem_ww_ctx ww;
1005
	struct intel_context *ce;
1006 1007 1008 1009 1010 1011 1012 1013
	int err = 0;

	GEM_BUG_ON(!task);

	cb = kmalloc(sizeof(*cb), GFP_KERNEL);
	if (!cb)
		return -ENOMEM;

1014
	i915_active_init(&cb->base, NULL, cb_retire, 0);
1015 1016 1017 1018 1019
	err = i915_active_acquire(&cb->base);
	if (err) {
		kfree(cb);
		return err;
	}
1020

1021
	e = __context_engines_await(ctx, NULL);
1022 1023 1024 1025 1026 1027
	if (!e) {
		i915_active_release(&cb->base);
		return -ENOENT;
	}

	for_each_gem_engine(ce, e, it) {
1028 1029 1030
		struct i915_request *rq;

		if (I915_SELFTEST_ONLY(context_barrier_inject_fault &
1031
				       ce->engine->mask)) {
1032 1033 1034 1035
			err = -ENXIO;
			break;
		}

1036 1037 1038 1039
		if (!(ce->engine->mask & engines))
			continue;

		if (skip && skip(ce, data))
1040 1041
			continue;

1042 1043
		i915_gem_ww_ctx_init(&ww, true);
retry:
1044
		err = intel_context_pin_ww(ce, &ww);
1045 1046 1047 1048 1049 1050 1051 1052 1053
		if (err)
			goto err;

		if (pin)
			err = pin(ce, &ww, data);
		if (err)
			goto err_unpin;

		rq = i915_request_create(ce);
1054 1055
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
1056
			goto err_unpin;
1057 1058
		}

1059 1060 1061 1062
		err = 0;
		if (emit)
			err = emit(rq, data);
		if (err == 0)
1063
			err = i915_active_add_request(&cb->base, rq);
1064

1065
		i915_request_add(rq);
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
err_unpin:
		intel_context_unpin(ce);
err:
		if (err == -EDEADLK) {
			err = i915_gem_ww_ctx_backoff(&ww);
			if (!err)
				goto retry;
		}
		i915_gem_ww_ctx_fini(&ww);

1076 1077 1078
		if (err)
			break;
	}
1079
	i915_sw_fence_complete(&e->fence);
1080 1081 1082 1083 1084 1085 1086 1087 1088

	cb->task = err ? NULL : task; /* caller needs to unwind instead */
	cb->data = data;

	i915_active_release(&cb->base);

	return err;
}

1089 1090
static int get_ppgtt(struct drm_i915_file_private *file_priv,
		     struct i915_gem_context *ctx,
1091 1092
		     struct drm_i915_gem_context_param *args)
{
1093
	struct i915_address_space *vm;
1094 1095
	int err;
	u32 id;
1096

1097
	if (!rcu_access_pointer(ctx->vm))
1098 1099
		return -ENODEV;

1100
	rcu_read_lock();
1101
	vm = context_get_vm_rcu(ctx);
1102
	rcu_read_unlock();
1103 1104 1105 1106
	if (!vm)
		return -ENODEV;

	err = xa_alloc(&file_priv->vm_xa, &id, vm, xa_limit_32b, GFP_KERNEL);
1107
	if (err)
1108 1109
		goto err_put;

1110
	i915_vm_open(vm);
1111

1112 1113
	GEM_BUG_ON(id == 0); /* reserved for invalid/unassigned ppgtt */
	args->value = id;
1114 1115 1116
	args->size = 0;

err_put:
1117
	i915_vm_put(vm);
1118
	return err;
1119 1120 1121 1122
}

static void set_ppgtt_barrier(void *data)
{
1123
	struct i915_address_space *old = data;
1124

1125
	if (GRAPHICS_VER(old->i915) < 8)
1126
		gen6_ppgtt_unpin_all(i915_vm_to_ppgtt(old));
1127

1128
	i915_vm_close(old);
1129 1130
}

1131 1132 1133 1134 1135 1136
static int pin_ppgtt_update(struct intel_context *ce, struct i915_gem_ww_ctx *ww, void *data)
{
	struct i915_address_space *vm = ce->vm;

	if (!HAS_LOGICAL_RING_CONTEXTS(vm->i915))
		/* ppGTT is not part of the legacy context image */
1137
		return gen6_ppgtt_pin(i915_vm_to_ppgtt(vm), ww);
1138 1139 1140 1141

	return 0;
}

1142 1143
static int emit_ppgtt_update(struct i915_request *rq, void *data)
{
1144
	struct i915_address_space *vm = rq->context->vm;
1145
	struct intel_engine_cs *engine = rq->engine;
1146
	u32 base = engine->mmio_base;
1147 1148 1149
	u32 *cs;
	int i;

1150
	if (i915_vm_is_4lvl(vm)) {
1151
		struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1152
		const dma_addr_t pd_daddr = px_dma(ppgtt->pd);
1153 1154 1155 1156 1157 1158 1159

		cs = intel_ring_begin(rq, 6);
		if (IS_ERR(cs))
			return PTR_ERR(cs);

		*cs++ = MI_LOAD_REGISTER_IMM(2);

1160
		*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, 0));
1161
		*cs++ = upper_32_bits(pd_daddr);
1162
		*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, 0));
1163 1164 1165 1166 1167
		*cs++ = lower_32_bits(pd_daddr);

		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);
	} else if (HAS_LOGICAL_RING_CONTEXTS(engine->i915)) {
1168
		struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1169 1170 1171 1172 1173 1174
		int err;

		/* Magic required to prevent forcewake errors! */
		err = engine->emit_flush(rq, EMIT_INVALIDATE);
		if (err)
			return err;
1175

1176 1177 1178 1179
		cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
		if (IS_ERR(cs))
			return PTR_ERR(cs);

1180
		*cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1181 1182 1183
		for (i = GEN8_3LVL_PDPES; i--; ) {
			const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

1184
			*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, i));
1185
			*cs++ = upper_32_bits(pd_daddr);
1186
			*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, i));
1187 1188 1189 1190 1191 1192 1193 1194 1195
			*cs++ = lower_32_bits(pd_daddr);
		}
		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);
	}

	return 0;
}

1196 1197 1198
static bool skip_ppgtt_update(struct intel_context *ce, void *data)
{
	if (HAS_LOGICAL_RING_CONTEXTS(ce->engine->i915))
1199 1200 1201
		return !ce->state;
	else
		return !atomic_read(&ce->pin_count);
1202 1203
}

1204 1205
static int set_ppgtt(struct drm_i915_file_private *file_priv,
		     struct i915_gem_context *ctx,
1206 1207
		     struct drm_i915_gem_context_param *args)
{
1208
	struct i915_address_space *vm, *old;
1209 1210 1211 1212 1213
	int err;

	if (args->size)
		return -EINVAL;

1214
	if (!rcu_access_pointer(ctx->vm))
1215 1216 1217 1218 1219
		return -ENODEV;

	if (upper_32_bits(args->value))
		return -ENOENT;

1220
	rcu_read_lock();
1221
	vm = xa_load(&file_priv->vm_xa, args->value);
1222 1223 1224
	if (vm && !kref_get_unless_zero(&vm->ref))
		vm = NULL;
	rcu_read_unlock();
1225
	if (!vm)
1226 1227
		return -ENOENT;

1228
	err = mutex_lock_interruptible(&ctx->mutex);
1229 1230 1231
	if (err)
		goto out;

1232 1233
	if (i915_gem_context_is_closed(ctx)) {
		err = -ENOENT;
1234
		goto unlock;
1235 1236 1237
	}

	if (vm == rcu_access_pointer(ctx->vm))
1238 1239
		goto unlock;

1240 1241
	old = __set_ppgtt(ctx, vm);

1242 1243 1244 1245 1246 1247 1248 1249 1250
	/* Teardown the existing obj:vma cache, it will have to be rebuilt. */
	lut_close(ctx);

	/*
	 * We need to flush any requests using the current ppgtt before
	 * we release it as the requests do not hold a reference themselves,
	 * only indirectly through the context.
	 */
	err = context_barrier_task(ctx, ALL_ENGINES,
1251
				   skip_ppgtt_update,
1252
				   pin_ppgtt_update,
1253 1254 1255 1256
				   emit_ppgtt_update,
				   set_ppgtt_barrier,
				   old);
	if (err) {
1257 1258
		i915_vm_close(__set_ppgtt(ctx, old));
		i915_vm_close(old);
1259
		lut_close(ctx); /* force a rebuild of the old obj:vma cache */
1260 1261 1262
	}

unlock:
1263
	mutex_unlock(&ctx->mutex);
1264
out:
1265
	i915_vm_put(vm);
1266 1267 1268
	return err;
}

1269
int
1270
i915_gem_user_to_context_sseu(struct intel_gt *gt,
1271 1272
			      const struct drm_i915_gem_context_param_sseu *user,
			      struct intel_sseu *context)
1273
{
1274 1275
	const struct sseu_dev_info *device = &gt->info.sseu;
	struct drm_i915_private *i915 = gt->i915;
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313

	/* No zeros in any field. */
	if (!user->slice_mask || !user->subslice_mask ||
	    !user->min_eus_per_subslice || !user->max_eus_per_subslice)
		return -EINVAL;

	/* Max > min. */
	if (user->max_eus_per_subslice < user->min_eus_per_subslice)
		return -EINVAL;

	/*
	 * Some future proofing on the types since the uAPI is wider than the
	 * current internal implementation.
	 */
	if (overflows_type(user->slice_mask, context->slice_mask) ||
	    overflows_type(user->subslice_mask, context->subslice_mask) ||
	    overflows_type(user->min_eus_per_subslice,
			   context->min_eus_per_subslice) ||
	    overflows_type(user->max_eus_per_subslice,
			   context->max_eus_per_subslice))
		return -EINVAL;

	/* Check validity against hardware. */
	if (user->slice_mask & ~device->slice_mask)
		return -EINVAL;

	if (user->subslice_mask & ~device->subslice_mask[0])
		return -EINVAL;

	if (user->max_eus_per_subslice > device->max_eus_per_subslice)
		return -EINVAL;

	context->slice_mask = user->slice_mask;
	context->subslice_mask = user->subslice_mask;
	context->min_eus_per_subslice = user->min_eus_per_subslice;
	context->max_eus_per_subslice = user->max_eus_per_subslice;

	/* Part specific restrictions. */
1314
	if (GRAPHICS_VER(i915) == 11) {
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
		unsigned int hw_s = hweight8(device->slice_mask);
		unsigned int hw_ss_per_s = hweight8(device->subslice_mask[0]);
		unsigned int req_s = hweight8(context->slice_mask);
		unsigned int req_ss = hweight8(context->subslice_mask);

		/*
		 * Only full subslice enablement is possible if more than one
		 * slice is turned on.
		 */
		if (req_s > 1 && req_ss != hw_ss_per_s)
			return -EINVAL;

		/*
		 * If more than four (SScount bitfield limit) subslices are
		 * requested then the number has to be even.
		 */
		if (req_ss > 4 && (req_ss & 1))
			return -EINVAL;

		/*
		 * If only one slice is enabled and subslice count is below the
		 * device full enablement, it must be at most half of the all
		 * available subslices.
		 */
		if (req_s == 1 && req_ss < hw_ss_per_s &&
		    req_ss > (hw_ss_per_s / 2))
			return -EINVAL;

		/* ABI restriction - VME use case only. */

		/* All slices or one slice only. */
		if (req_s != 1 && req_s != hw_s)
			return -EINVAL;

		/*
		 * Half subslices or full enablement only when one slice is
		 * enabled.
		 */
		if (req_s == 1 &&
		    (req_ss != hw_ss_per_s && req_ss != (hw_ss_per_s / 2)))
			return -EINVAL;

		/* No EU configuration changes. */
		if ((user->min_eus_per_subslice !=
		     device->max_eus_per_subslice) ||
		    (user->max_eus_per_subslice !=
		     device->max_eus_per_subslice))
			return -EINVAL;
	}

	return 0;
}

static int set_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_private *i915 = ctx->i915;
	struct drm_i915_gem_context_param_sseu user_sseu;
1373
	struct intel_context *ce;
1374
	struct intel_sseu sseu;
1375
	unsigned long lookup;
1376 1377 1378 1379 1380
	int ret;

	if (args->size < sizeof(user_sseu))
		return -EINVAL;

1381
	if (GRAPHICS_VER(i915) != 11)
1382 1383 1384 1385 1386 1387
		return -ENODEV;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

1388
	if (user_sseu.rsvd)
1389 1390
		return -EINVAL;

1391 1392 1393 1394 1395 1396 1397 1398
	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	lookup = 0;
	if (user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX)
		lookup |= LOOKUP_USER_INDEX;

	ce = lookup_user_engine(ctx, lookup, &user_sseu.engine);
1399 1400
	if (IS_ERR(ce))
		return PTR_ERR(ce);
1401 1402

	/* Only render engine supports RPCS configuration. */
1403 1404 1405 1406
	if (ce->engine->class != RENDER_CLASS) {
		ret = -ENODEV;
		goto out_ce;
	}
1407

1408
	ret = i915_gem_user_to_context_sseu(ce->engine->gt, &user_sseu, &sseu);
1409
	if (ret)
1410
		goto out_ce;
1411

1412
	ret = intel_context_reconfigure_sseu(ce, sseu);
1413
	if (ret)
1414
		goto out_ce;
1415 1416 1417

	args->size = sizeof(user_sseu);

1418 1419 1420
out_ce:
	intel_context_put(ce);
	return ret;
1421 1422
}

1423 1424 1425 1426 1427
struct set_engines {
	struct i915_gem_context *ctx;
	struct i915_gem_engines *engines;
};

1428 1429 1430 1431 1432 1433
static int
set_engines__load_balance(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_load_balance __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_engines *set = data;
1434
	struct drm_i915_private *i915 = set->ctx->i915;
1435 1436 1437 1438 1439 1440 1441
	struct intel_engine_cs *stack[16];
	struct intel_engine_cs **siblings;
	struct intel_context *ce;
	u16 num_siblings, idx;
	unsigned int n;
	int err;

1442
	if (!HAS_EXECLISTS(i915))
1443 1444
		return -ENODEV;

1445
	if (intel_uc_uses_guc_submission(&i915->gt.uc))
1446 1447 1448 1449 1450 1451
		return -ENODEV; /* not implement yet */

	if (get_user(idx, &ext->engine_index))
		return -EFAULT;

	if (idx >= set->engines->num_engines) {
1452 1453
		drm_dbg(&i915->drm, "Invalid placement value, %d >= %d\n",
			idx, set->engines->num_engines);
1454 1455 1456 1457 1458
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->engines->num_engines);
	if (set->engines->engines[idx]) {
1459 1460
		drm_dbg(&i915->drm,
			"Invalid placement[%d], already occupied\n", idx);
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
		return -EEXIST;
	}

	if (get_user(num_siblings, &ext->num_siblings))
		return -EFAULT;

	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	err = check_user_mbz(&ext->mbz64);
	if (err)
		return err;

	siblings = stack;
	if (num_siblings > ARRAY_SIZE(stack)) {
		siblings = kmalloc_array(num_siblings,
					 sizeof(*siblings),
					 GFP_KERNEL);
		if (!siblings)
			return -ENOMEM;
	}

	for (n = 0; n < num_siblings; n++) {
		struct i915_engine_class_instance ci;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci))) {
			err = -EFAULT;
			goto out_siblings;
		}

1492
		siblings[n] = intel_engine_lookup_user(i915,
1493 1494 1495
						       ci.engine_class,
						       ci.engine_instance);
		if (!siblings[n]) {
1496 1497 1498
			drm_dbg(&i915->drm,
				"Invalid sibling[%d]: { class:%d, inst:%d }\n",
				n, ci.engine_class, ci.engine_instance);
1499 1500 1501 1502 1503
			err = -EINVAL;
			goto out_siblings;
		}
	}

1504
	ce = intel_execlists_create_virtual(siblings, n);
1505 1506 1507 1508 1509
	if (IS_ERR(ce)) {
		err = PTR_ERR(ce);
		goto out_siblings;
	}

1510 1511
	intel_context_set_gem(ce, set->ctx);

1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	if (cmpxchg(&set->engines->engines[idx], NULL, ce)) {
		intel_context_put(ce);
		err = -EEXIST;
		goto out_siblings;
	}

out_siblings:
	if (siblings != stack)
		kfree(siblings);

	return err;
}

1525 1526 1527 1528 1529 1530
static int
set_engines__bond(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_bond __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_engines *set = data;
1531
	struct drm_i915_private *i915 = set->ctx->i915;
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
	struct i915_engine_class_instance ci;
	struct intel_engine_cs *virtual;
	struct intel_engine_cs *master;
	u16 idx, num_bonds;
	int err, n;

	if (get_user(idx, &ext->virtual_index))
		return -EFAULT;

	if (idx >= set->engines->num_engines) {
1542 1543 1544
		drm_dbg(&i915->drm,
			"Invalid index for virtual engine: %d >= %d\n",
			idx, set->engines->num_engines);
1545 1546 1547 1548 1549
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->engines->num_engines);
	if (!set->engines->engines[idx]) {
1550
		drm_dbg(&i915->drm, "Invalid engine at %d\n", idx);
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
		return -EINVAL;
	}
	virtual = set->engines->engines[idx]->engine;

	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	for (n = 0; n < ARRAY_SIZE(ext->mbz64); n++) {
		err = check_user_mbz(&ext->mbz64[n]);
		if (err)
			return err;
	}

	if (copy_from_user(&ci, &ext->master, sizeof(ci)))
		return -EFAULT;

1568
	master = intel_engine_lookup_user(i915,
1569 1570
					  ci.engine_class, ci.engine_instance);
	if (!master) {
1571 1572 1573
		drm_dbg(&i915->drm,
			"Unrecognised master engine: { class:%u, instance:%u }\n",
			ci.engine_class, ci.engine_instance);
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
		return -EINVAL;
	}

	if (get_user(num_bonds, &ext->num_bonds))
		return -EFAULT;

	for (n = 0; n < num_bonds; n++) {
		struct intel_engine_cs *bond;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci)))
			return -EFAULT;

1586
		bond = intel_engine_lookup_user(i915,
1587 1588 1589
						ci.engine_class,
						ci.engine_instance);
		if (!bond) {
1590 1591 1592
			drm_dbg(&i915->drm,
				"Unrecognised engine[%d] for bonding: { class:%d, instance: %d }\n",
				n, ci.engine_class, ci.engine_instance);
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
			return -EINVAL;
		}

		/*
		 * A non-virtual engine has no siblings to choose between; and
		 * a submit fence will always be directed to the one engine.
		 */
		if (intel_engine_is_virtual(virtual)) {
			err = intel_virtual_engine_attach_bond(virtual,
							       master,
							       bond);
			if (err)
				return err;
		}
	}

	return 0;
}

1612
static const i915_user_extension_fn set_engines__extensions[] = {
1613
	[I915_CONTEXT_ENGINES_EXT_LOAD_BALANCE] = set_engines__load_balance,
1614
	[I915_CONTEXT_ENGINES_EXT_BOND] = set_engines__bond,
1615 1616 1617 1618 1619 1620
};

static int
set_engines(struct i915_gem_context *ctx,
	    const struct drm_i915_gem_context_param *args)
{
1621
	struct drm_i915_private *i915 = ctx->i915;
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	struct i915_context_param_engines __user *user =
		u64_to_user_ptr(args->value);
	struct set_engines set = { .ctx = ctx };
	unsigned int num_engines, n;
	u64 extensions;
	int err;

	if (!args->size) { /* switch back to legacy user_ring_map */
		if (!i915_gem_context_user_engines(ctx))
			return 0;

		set.engines = default_engines(ctx);
		if (IS_ERR(set.engines))
			return PTR_ERR(set.engines);

		goto replace;
	}

	BUILD_BUG_ON(!IS_ALIGNED(sizeof(*user), sizeof(*user->engines)));
	if (args->size < sizeof(*user) ||
	    !IS_ALIGNED(args->size, sizeof(*user->engines))) {
1643 1644
		drm_dbg(&i915->drm, "Invalid size for engine array: %d\n",
			args->size);
1645 1646 1647 1648 1649 1650 1651 1652
		return -EINVAL;
	}

	/*
	 * Note that I915_EXEC_RING_MASK limits execbuf to only using the
	 * first 64 engines defined here.
	 */
	num_engines = (args->size - sizeof(*user)) / sizeof(*user->engines);
1653
	set.engines = alloc_engines(num_engines);
1654 1655 1656 1657 1658 1659
	if (!set.engines)
		return -ENOMEM;

	for (n = 0; n < num_engines; n++) {
		struct i915_engine_class_instance ci;
		struct intel_engine_cs *engine;
1660
		struct intel_context *ce;
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676

		if (copy_from_user(&ci, &user->engines[n], sizeof(ci))) {
			__free_engines(set.engines, n);
			return -EFAULT;
		}

		if (ci.engine_class == (u16)I915_ENGINE_CLASS_INVALID &&
		    ci.engine_instance == (u16)I915_ENGINE_CLASS_INVALID_NONE) {
			set.engines->engines[n] = NULL;
			continue;
		}

		engine = intel_engine_lookup_user(ctx->i915,
						  ci.engine_class,
						  ci.engine_instance);
		if (!engine) {
1677 1678 1679
			drm_dbg(&i915->drm,
				"Invalid engine[%d]: { class:%d, instance:%d }\n",
				n, ci.engine_class, ci.engine_instance);
1680 1681 1682 1683
			__free_engines(set.engines, n);
			return -ENOENT;
		}

1684
		ce = intel_context_create(engine);
1685
		if (IS_ERR(ce)) {
1686
			__free_engines(set.engines, n);
1687
			return PTR_ERR(ce);
1688
		}
1689

1690 1691
		intel_context_set_gem(ce, ctx);

1692
		set.engines->engines[n] = ce;
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
	}
	set.engines->num_engines = num_engines;

	err = -EFAULT;
	if (!get_user(extensions, &user->extensions))
		err = i915_user_extensions(u64_to_user_ptr(extensions),
					   set_engines__extensions,
					   ARRAY_SIZE(set_engines__extensions),
					   &set);
	if (err) {
		free_engines(set.engines);
		return err;
	}

replace:
	mutex_lock(&ctx->engines_mutex);
1709 1710 1711 1712 1713
	if (i915_gem_context_is_closed(ctx)) {
		mutex_unlock(&ctx->engines_mutex);
		free_engines(set.engines);
		return -ENOENT;
	}
1714 1715 1716 1717
	if (args->size)
		i915_gem_context_set_user_engines(ctx);
	else
		i915_gem_context_clear_user_engines(ctx);
1718
	set.engines = rcu_replace_pointer(ctx->engines, set.engines, 1);
1719 1720
	mutex_unlock(&ctx->engines_mutex);

1721
	/* Keep track of old engine sets for kill_context() */
1722
	engines_idle_release(ctx, set.engines);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733

	return 0;
}

static int
get_engines(struct i915_gem_context *ctx,
	    struct drm_i915_gem_context_param *args)
{
	struct i915_context_param_engines __user *user;
	struct i915_gem_engines *e;
	size_t n, count, size;
1734
	bool user_engines;
1735 1736
	int err = 0;

1737 1738 1739
	e = __context_engines_await(ctx, &user_engines);
	if (!e)
		return -ENOENT;
1740

1741 1742
	if (!user_engines) {
		i915_sw_fence_complete(&e->fence);
1743
		args->size = 0;
1744
		return 0;
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	}

	count = e->num_engines;

	/* Be paranoid in case we have an impedance mismatch */
	if (!check_struct_size(user, engines, count, &size)) {
		err = -EINVAL;
		goto err_free;
	}
	if (overflows_type(size, args->size)) {
		err = -EINVAL;
		goto err_free;
	}

	if (!args->size) {
		args->size = size;
		goto err_free;
	}

	if (args->size < size) {
		err = -EINVAL;
		goto err_free;
	}

	user = u64_to_user_ptr(args->value);
	if (put_user(0, &user->extensions)) {
		err = -EFAULT;
		goto err_free;
	}

	for (n = 0; n < count; n++) {
		struct i915_engine_class_instance ci = {
			.engine_class = I915_ENGINE_CLASS_INVALID,
			.engine_instance = I915_ENGINE_CLASS_INVALID_NONE,
		};

		if (e->engines[n]) {
			ci.engine_class = e->engines[n]->engine->uabi_class;
1783
			ci.engine_instance = e->engines[n]->engine->uabi_instance;
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
		}

		if (copy_to_user(&user->engines[n], &ci, sizeof(ci))) {
			err = -EFAULT;
			goto err_free;
		}
	}

	args->size = size;

err_free:
1795
	i915_sw_fence_complete(&e->fence);
1796 1797 1798
	return err;
}

1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
static int
set_persistence(struct i915_gem_context *ctx,
		const struct drm_i915_gem_context_param *args)
{
	if (args->size)
		return -EINVAL;

	return __context_set_persistence(ctx, args->value);
}

1809
static void __apply_priority(struct intel_context *ce, void *arg)
1810 1811 1812
{
	struct i915_gem_context *ctx = arg;

1813
	if (!intel_engine_has_timeslices(ce->engine))
1814
		return;
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840

	if (ctx->sched.priority >= I915_PRIORITY_NORMAL)
		intel_context_set_use_semaphores(ce);
	else
		intel_context_clear_use_semaphores(ce);
}

static int set_priority(struct i915_gem_context *ctx,
			const struct drm_i915_gem_context_param *args)
{
	s64 priority = args->value;

	if (args->size)
		return -EINVAL;

	if (!(ctx->i915->caps.scheduler & I915_SCHEDULER_CAP_PRIORITY))
		return -ENODEV;

	if (priority > I915_CONTEXT_MAX_USER_PRIORITY ||
	    priority < I915_CONTEXT_MIN_USER_PRIORITY)
		return -EINVAL;

	if (priority > I915_CONTEXT_DEFAULT_PRIORITY &&
	    !capable(CAP_SYS_NICE))
		return -EPERM;

1841
	ctx->sched.priority = priority;
1842 1843 1844 1845 1846
	context_apply_all(ctx, __apply_priority, ctx);

	return 0;
}

1847 1848
static int ctx_setparam(struct drm_i915_file_private *fpriv,
			struct i915_gem_context *ctx,
1849
			struct drm_i915_gem_context_param *args)
1850
{
1851
	int ret = 0;
1852 1853

	switch (args->param) {
1854
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1855
		if (args->size)
1856
			ret = -EINVAL;
1857 1858 1859 1860
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1861
		break;
1862

1863 1864 1865 1866 1867
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1868 1869
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1870
		else
1871
			i915_gem_context_clear_bannable(ctx);
1872
		break;
1873

1874 1875 1876 1877 1878 1879 1880 1881 1882
	case I915_CONTEXT_PARAM_RECOVERABLE:
		if (args->size)
			ret = -EINVAL;
		else if (args->value)
			i915_gem_context_set_recoverable(ctx);
		else
			i915_gem_context_clear_recoverable(ctx);
		break;

1883
	case I915_CONTEXT_PARAM_PRIORITY:
1884
		ret = set_priority(ctx, args);
1885
		break;
1886

1887 1888 1889
	case I915_CONTEXT_PARAM_SSEU:
		ret = set_sseu(ctx, args);
		break;
1890 1891

	case I915_CONTEXT_PARAM_VM:
1892
		ret = set_ppgtt(fpriv, ctx, args);
1893 1894
		break;

1895 1896 1897 1898
	case I915_CONTEXT_PARAM_ENGINES:
		ret = set_engines(ctx, args);
		break;

1899 1900 1901 1902
	case I915_CONTEXT_PARAM_PERSISTENCE:
		ret = set_persistence(ctx, args);
		break;

1903
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
1904
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1905
	case I915_CONTEXT_PARAM_RINGSIZE:
1906 1907 1908 1909 1910
	default:
		ret = -EINVAL;
		break;
	}

1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
	return ret;
}

struct create_ext {
	struct i915_gem_context *ctx;
	struct drm_i915_file_private *fpriv;
};

static int create_setparam(struct i915_user_extension __user *ext, void *data)
{
	struct drm_i915_gem_context_create_ext_setparam local;
	const struct create_ext *arg = data;

	if (copy_from_user(&local, ext, sizeof(local)))
		return -EFAULT;

	if (local.param.ctx_id)
		return -EINVAL;

1930
	return ctx_setparam(arg->fpriv, arg->ctx, &local.param);
1931 1932
}

1933
static int invalid_ext(struct i915_user_extension __user *ext, void *data)
1934
{
1935
	return -EINVAL;
1936 1937
}

1938 1939
static const i915_user_extension_fn create_extensions[] = {
	[I915_CONTEXT_CREATE_EXT_SETPARAM] = create_setparam,
1940
	[I915_CONTEXT_CREATE_EXT_CLONE] = invalid_ext,
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
};

static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return atomic_read(&file_priv->ban_score) >= I915_CLIENT_SCORE_BANNED;
}

int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_private *i915 = to_i915(dev);
	struct drm_i915_gem_context_create_ext *args = data;
	struct create_ext ext_data;
	int ret;
1955
	u32 id;
1956 1957 1958 1959 1960 1961 1962

	if (!DRIVER_CAPS(i915)->has_logical_contexts)
		return -ENODEV;

	if (args->flags & I915_CONTEXT_CREATE_FLAGS_UNKNOWN)
		return -EINVAL;

1963
	ret = intel_gt_terminally_wedged(&i915->gt);
1964 1965 1966 1967 1968
	if (ret)
		return ret;

	ext_data.fpriv = file->driver_priv;
	if (client_is_banned(ext_data.fpriv)) {
1969 1970 1971
		drm_dbg(&i915->drm,
			"client %s[%d] banned from creating ctx\n",
			current->comm, task_pid_nr(current));
1972 1973 1974
		return -EIO;
	}

1975
	ext_data.ctx = i915_gem_create_context(i915, args->flags);
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	if (IS_ERR(ext_data.ctx))
		return PTR_ERR(ext_data.ctx);

	if (args->flags & I915_CONTEXT_CREATE_FLAGS_USE_EXTENSIONS) {
		ret = i915_user_extensions(u64_to_user_ptr(args->extensions),
					   create_extensions,
					   ARRAY_SIZE(create_extensions),
					   &ext_data);
		if (ret)
			goto err_ctx;
	}

1988
	ret = gem_context_register(ext_data.ctx, ext_data.fpriv, &id);
1989 1990 1991
	if (ret < 0)
		goto err_ctx;

1992
	args->ctx_id = id;
1993
	drm_dbg(&i915->drm, "HW context %d created\n", args->ctx_id);
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014

	return 0;

err_ctx:
	context_close(ext_data.ctx);
	return ret;
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct i915_gem_context *ctx;

	if (args->pad != 0)
		return -EINVAL;

	if (!args->ctx_id)
		return -ENOENT;

2015
	ctx = xa_erase(&file_priv->context_xa, args->ctx_id);
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
	if (!ctx)
		return -ENOENT;

	context_close(ctx);
	return 0;
}

static int get_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_gem_context_param_sseu user_sseu;
	struct intel_context *ce;
2028
	unsigned long lookup;
2029
	int err;
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039

	if (args->size == 0)
		goto out;
	else if (args->size < sizeof(user_sseu))
		return -EINVAL;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

2040
	if (user_sseu.rsvd)
2041 2042
		return -EINVAL;

2043 2044 2045 2046 2047 2048 2049 2050
	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	lookup = 0;
	if (user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX)
		lookup |= LOOKUP_USER_INDEX;

	ce = lookup_user_engine(ctx, lookup, &user_sseu.engine);
2051 2052 2053
	if (IS_ERR(ce))
		return PTR_ERR(ce);

2054 2055 2056 2057 2058 2059
	err = intel_context_lock_pinned(ce); /* serialises with set_sseu */
	if (err) {
		intel_context_put(ce);
		return err;
	}

2060 2061 2062 2063 2064
	user_sseu.slice_mask = ce->sseu.slice_mask;
	user_sseu.subslice_mask = ce->sseu.subslice_mask;
	user_sseu.min_eus_per_subslice = ce->sseu.min_eus_per_subslice;
	user_sseu.max_eus_per_subslice = ce->sseu.max_eus_per_subslice;

2065 2066
	intel_context_unlock_pinned(ce);
	intel_context_put(ce);
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092

	if (copy_to_user(u64_to_user_ptr(args->value), &user_sseu,
			 sizeof(user_sseu)))
		return -EFAULT;

out:
	args->size = sizeof(user_sseu);

	return 0;
}

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct i915_gem_context *ctx;
	int ret = 0;

	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
	if (!ctx)
		return -ENOENT;

	switch (args->param) {
	case I915_CONTEXT_PARAM_GTT_SIZE:
		args->size = 0;
2093 2094 2095
		rcu_read_lock();
		if (rcu_access_pointer(ctx->vm))
			args->value = rcu_dereference(ctx->vm)->total;
2096 2097
		else
			args->value = to_i915(dev)->ggtt.vm.total;
2098
		rcu_read_unlock();
2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
		break;

	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->size = 0;
		args->value = i915_gem_context_no_error_capture(ctx);
		break;

	case I915_CONTEXT_PARAM_BANNABLE:
		args->size = 0;
		args->value = i915_gem_context_is_bannable(ctx);
		break;

	case I915_CONTEXT_PARAM_RECOVERABLE:
		args->size = 0;
		args->value = i915_gem_context_is_recoverable(ctx);
		break;

	case I915_CONTEXT_PARAM_PRIORITY:
		args->size = 0;
2118
		args->value = ctx->sched.priority;
2119 2120 2121 2122 2123 2124 2125
		break;

	case I915_CONTEXT_PARAM_SSEU:
		ret = get_sseu(ctx, args);
		break;

	case I915_CONTEXT_PARAM_VM:
2126
		ret = get_ppgtt(file_priv, ctx, args);
2127 2128
		break;

2129 2130 2131 2132
	case I915_CONTEXT_PARAM_ENGINES:
		ret = get_engines(ctx, args);
		break;

2133 2134 2135 2136 2137
	case I915_CONTEXT_PARAM_PERSISTENCE:
		args->size = 0;
		args->value = i915_gem_context_is_persistent(ctx);
		break;

2138
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
2139
	case I915_CONTEXT_PARAM_BAN_PERIOD:
2140
	case I915_CONTEXT_PARAM_RINGSIZE:
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
	default:
		ret = -EINVAL;
		break;
	}

	i915_gem_context_put(ctx);
	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct i915_gem_context *ctx;
	int ret;

	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
	if (!ctx)
		return -ENOENT;

2162
	ret = ctx_setparam(file_priv, ctx, args);
2163

2164
	i915_gem_context_put(ctx);
2165 2166
	return ret;
}
2167 2168 2169 2170

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
2171
	struct drm_i915_private *i915 = to_i915(dev);
2172
	struct drm_i915_reset_stats *args = data;
2173
	struct i915_gem_context *ctx;
2174 2175 2176 2177 2178
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

2179 2180 2181 2182 2183
	ret = -ENOENT;
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file->driver_priv, args->ctx_id);
	if (!ctx)
		goto out;
2184

2185 2186 2187 2188 2189 2190
	/*
	 * We opt for unserialised reads here. This may result in tearing
	 * in the extremely unlikely event of a GPU hang on this context
	 * as we are querying them. If we need that extra layer of protection,
	 * we should wrap the hangstats with a seqlock.
	 */
2191 2192

	if (capable(CAP_SYS_ADMIN))
2193
		args->reset_count = i915_reset_count(&i915->gpu_error);
2194 2195 2196
	else
		args->reset_count = 0;

2197 2198
	args->batch_active = atomic_read(&ctx->guilty_count);
	args->batch_pending = atomic_read(&ctx->active_count);
2199

2200 2201 2202 2203
	ret = 0;
out:
	rcu_read_unlock();
	return ret;
2204
}
2205

2206 2207 2208 2209 2210 2211 2212
/* GEM context-engines iterator: for_each_gem_engine() */
struct intel_context *
i915_gem_engines_iter_next(struct i915_gem_engines_iter *it)
{
	const struct i915_gem_engines *e = it->engines;
	struct intel_context *ctx;

2213 2214 2215
	if (unlikely(!e))
		return NULL;

2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	do {
		if (it->idx >= e->num_engines)
			return NULL;

		ctx = e->engines[it->idx++];
	} while (!ctx);

	return ctx;
}

2226 2227
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_context.c"
2228
#include "selftests/i915_gem_context.c"
2229
#endif
2230

2231
static void i915_global_gem_context_shrink(void)
2232
{
2233
	kmem_cache_shrink(global.slab_luts);
2234 2235
}

2236
static void i915_global_gem_context_exit(void)
2237
{
2238
	kmem_cache_destroy(global.slab_luts);
2239 2240
}

2241 2242 2243
static struct i915_global_gem_context global = { {
	.shrink = i915_global_gem_context_shrink,
	.exit = i915_global_gem_context_exit,
2244 2245
} };

2246
int __init i915_global_gem_context_init(void)
2247
{
2248 2249 2250 2251 2252 2253
	global.slab_luts = KMEM_CACHE(i915_lut_handle, 0);
	if (!global.slab_luts)
		return -ENOMEM;

	i915_global_register(&global.base);
	return 0;
2254
}