i915_gem_context.c 60.6 KB
Newer Older
1
/*
2
 * SPDX-License-Identifier: MIT
3
 *
4
 * Copyright © 2011-2012 Intel Corporation
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
55
 *  GPU. The GPU has loaded its state already and has stored away the gtt
56 57 58 59 60 61 62 63 64 65 66
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

67
#include <linux/log2.h>
68
#include <linux/nospec.h>
69

70
#include "gt/gen6_ppgtt.h"
71
#include "gt/intel_context.h"
72
#include "gt/intel_context_param.h"
73
#include "gt/intel_engine_heartbeat.h"
74
#include "gt/intel_engine_user.h"
75
#include "gt/intel_execlists_submission.h" /* virtual_engine */
76
#include "gt/intel_gpu_commands.h"
77
#include "gt/intel_ring.h"
78

79
#include "i915_gem_context.h"
80
#include "i915_globals.h"
81
#include "i915_trace.h"
82
#include "i915_user_extensions.h"
83

84 85
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

86
static struct i915_global_gem_context {
87
	struct i915_global base;
88 89 90 91 92 93 94 95 96 97 98 99 100
	struct kmem_cache *slab_luts;
} global;

struct i915_lut_handle *i915_lut_handle_alloc(void)
{
	return kmem_cache_alloc(global.slab_luts, GFP_KERNEL);
}

void i915_lut_handle_free(struct i915_lut_handle *lut)
{
	return kmem_cache_free(global.slab_luts, lut);
}

101
static void lut_close(struct i915_gem_context *ctx)
102
{
103 104 105
	struct radix_tree_iter iter;
	void __rcu **slot;

106
	mutex_lock(&ctx->lut_mutex);
107
	rcu_read_lock();
108 109
	radix_tree_for_each_slot(slot, &ctx->handles_vma, &iter, 0) {
		struct i915_vma *vma = rcu_dereference_raw(*slot);
110 111 112 113 114
		struct drm_i915_gem_object *obj = vma->obj;
		struct i915_lut_handle *lut;

		if (!kref_get_unless_zero(&obj->base.refcount))
			continue;
115

116
		spin_lock(&obj->lut_lock);
117 118 119
		list_for_each_entry(lut, &obj->lut_list, obj_link) {
			if (lut->ctx != ctx)
				continue;
120

121 122 123 124 125 126
			if (lut->handle != iter.index)
				continue;

			list_del(&lut->obj_link);
			break;
		}
127
		spin_unlock(&obj->lut_lock);
128 129 130 131

		if (&lut->obj_link != &obj->lut_list) {
			i915_lut_handle_free(lut);
			radix_tree_iter_delete(&ctx->handles_vma, &iter, slot);
C
Chris Wilson 已提交
132
			i915_vma_close(vma);
133 134 135 136
			i915_gem_object_put(obj);
		}

		i915_gem_object_put(obj);
137
	}
138
	rcu_read_unlock();
139
	mutex_unlock(&ctx->lut_mutex);
140 141
}

142
static struct intel_context *
143 144 145 146
lookup_user_engine(struct i915_gem_context *ctx,
		   unsigned long flags,
		   const struct i915_engine_class_instance *ci)
#define LOOKUP_USER_INDEX BIT(0)
147
{
148
	int idx;
149

150
	if (!!(flags & LOOKUP_USER_INDEX) != i915_gem_context_user_engines(ctx))
151 152
		return ERR_PTR(-EINVAL);

153 154 155 156 157 158 159 160 161
	if (!i915_gem_context_user_engines(ctx)) {
		struct intel_engine_cs *engine;

		engine = intel_engine_lookup_user(ctx->i915,
						  ci->engine_class,
						  ci->engine_instance);
		if (!engine)
			return ERR_PTR(-EINVAL);

162
		idx = engine->legacy_idx;
163 164 165 166 167
	} else {
		idx = ci->engine_instance;
	}

	return i915_gem_context_get_engine(ctx, idx);
168 169
}

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
static struct i915_address_space *
context_get_vm_rcu(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(!rcu_access_pointer(ctx->vm));

	do {
		struct i915_address_space *vm;

		/*
		 * We do not allow downgrading from full-ppgtt [to a shared
		 * global gtt], so ctx->vm cannot become NULL.
		 */
		vm = rcu_dereference(ctx->vm);
		if (!kref_get_unless_zero(&vm->ref))
			continue;

		/*
		 * This ppgtt may have be reallocated between
		 * the read and the kref, and reassigned to a third
		 * context. In order to avoid inadvertent sharing
		 * of this ppgtt with that third context (and not
		 * src), we have to confirm that we have the same
		 * ppgtt after passing through the strong memory
		 * barrier implied by a successful
		 * kref_get_unless_zero().
		 *
		 * Once we have acquired the current ppgtt of ctx,
		 * we no longer care if it is released from ctx, as
		 * it cannot be reallocated elsewhere.
		 */

		if (vm == rcu_access_pointer(ctx->vm))
			return rcu_pointer_handoff(vm);

		i915_vm_put(vm);
	} while (1);
}

208 209 210
static void intel_context_set_gem(struct intel_context *ce,
				  struct i915_gem_context *ctx)
{
211 212
	GEM_BUG_ON(rcu_access_pointer(ce->gem_context));
	RCU_INIT_POINTER(ce->gem_context, ctx);
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

	if (!test_bit(CONTEXT_ALLOC_BIT, &ce->flags))
		ce->ring = __intel_context_ring_size(SZ_16K);

	if (rcu_access_pointer(ctx->vm)) {
		struct i915_address_space *vm;

		rcu_read_lock();
		vm = context_get_vm_rcu(ctx); /* hmm */
		rcu_read_unlock();

		i915_vm_put(ce->vm);
		ce->vm = vm;
	}

	GEM_BUG_ON(ce->timeline);
	if (ctx->timeline)
		ce->timeline = intel_timeline_get(ctx->timeline);

	if (ctx->sched.priority >= I915_PRIORITY_NORMAL &&
233
	    intel_engine_has_timeslices(ce->engine))
234 235 236
		__set_bit(CONTEXT_USE_SEMAPHORES, &ce->flags);
}

237
static void __free_engines(struct i915_gem_engines *e, unsigned int count)
238
{
239 240 241 242 243 244 245 246 247 248 249 250 251 252
	while (count--) {
		if (!e->engines[count])
			continue;

		intel_context_put(e->engines[count]);
	}
	kfree(e);
}

static void free_engines(struct i915_gem_engines *e)
{
	__free_engines(e, e->num_engines);
}

253
static void free_engines_rcu(struct rcu_head *rcu)
254
{
255 256 257 258 259
	struct i915_gem_engines *engines =
		container_of(rcu, struct i915_gem_engines, rcu);

	i915_sw_fence_fini(&engines->fence);
	free_engines(engines);
260 261
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
static int __i915_sw_fence_call
engines_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
{
	struct i915_gem_engines *engines =
		container_of(fence, typeof(*engines), fence);

	switch (state) {
	case FENCE_COMPLETE:
		if (!list_empty(&engines->link)) {
			struct i915_gem_context *ctx = engines->ctx;
			unsigned long flags;

			spin_lock_irqsave(&ctx->stale.lock, flags);
			list_del(&engines->link);
			spin_unlock_irqrestore(&ctx->stale.lock, flags);
		}
		i915_gem_context_put(engines->ctx);
		break;

	case FENCE_FREE:
		init_rcu_head(&engines->rcu);
		call_rcu(&engines->rcu, free_engines_rcu);
		break;
	}

	return NOTIFY_DONE;
}

static struct i915_gem_engines *alloc_engines(unsigned int count)
{
	struct i915_gem_engines *e;

	e = kzalloc(struct_size(e, engines, count), GFP_KERNEL);
	if (!e)
		return NULL;

	i915_sw_fence_init(&e->fence, engines_notify);
	return e;
}

302 303
static struct i915_gem_engines *default_engines(struct i915_gem_context *ctx)
{
304
	const struct intel_gt *gt = &ctx->i915->gt;
305 306 307 308
	struct intel_engine_cs *engine;
	struct i915_gem_engines *e;
	enum intel_engine_id id;

309
	e = alloc_engines(I915_NUM_ENGINES);
310 311 312
	if (!e)
		return ERR_PTR(-ENOMEM);

313
	for_each_engine(engine, gt, id) {
314 315
		struct intel_context *ce;

316 317 318 319 320 321
		if (engine->legacy_idx == INVALID_ENGINE)
			continue;

		GEM_BUG_ON(engine->legacy_idx >= I915_NUM_ENGINES);
		GEM_BUG_ON(e->engines[engine->legacy_idx]);

322
		ce = intel_context_create(engine);
323
		if (IS_ERR(ce)) {
324
			__free_engines(e, e->num_engines + 1);
325 326
			return ERR_CAST(ce);
		}
327

328 329
		intel_context_set_gem(ce, ctx);

330 331
		e->engines[engine->legacy_idx] = ce;
		e->num_engines = max(e->num_engines, engine->legacy_idx);
332
	}
333
	e->num_engines++;
334 335 336 337

	return e;
}

338
void i915_gem_context_release(struct kref *ref)
339
{
340
	struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
341

342 343
	trace_i915_context_free(ctx);
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
344

345
	mutex_destroy(&ctx->engines_mutex);
346
	mutex_destroy(&ctx->lut_mutex);
347

348
	if (ctx->timeline)
349
		intel_timeline_put(ctx->timeline);
350

351
	put_pid(ctx->pid);
352
	mutex_destroy(&ctx->mutex);
353

354
	kfree_rcu(ctx, rcu);
355 356
}

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
static inline struct i915_gem_engines *
__context_engines_static(const struct i915_gem_context *ctx)
{
	return rcu_dereference_protected(ctx->engines, true);
}

static void __reset_context(struct i915_gem_context *ctx,
			    struct intel_engine_cs *engine)
{
	intel_gt_handle_error(engine->gt, engine->mask, 0,
			      "context closure in %s", ctx->name);
}

static bool __cancel_engine(struct intel_engine_cs *engine)
{
	/*
	 * Send a "high priority pulse" down the engine to cause the
	 * current request to be momentarily preempted. (If it fails to
	 * be preempted, it will be reset). As we have marked our context
	 * as banned, any incomplete request, including any running, will
	 * be skipped following the preemption.
	 *
	 * If there is no hangchecking (one of the reasons why we try to
	 * cancel the context) and no forced preemption, there may be no
	 * means by which we reset the GPU and evict the persistent hog.
	 * Ergo if we are unable to inject a preemptive pulse that can
	 * kill the banned context, we fallback to doing a local reset
	 * instead.
	 */
386
	return intel_engine_pulse(engine) == 0;
387 388
}

389 390 391 392 393
static struct intel_engine_cs *active_engine(struct intel_context *ce)
{
	struct intel_engine_cs *engine = NULL;
	struct i915_request *rq;

394 395 396
	if (intel_context_has_inflight(ce))
		return intel_context_inflight(ce);

397 398 399
	if (!ce->timeline)
		return NULL;

400 401 402 403 404
	/*
	 * rq->link is only SLAB_TYPESAFE_BY_RCU, we need to hold a reference
	 * to the request to prevent it being transferred to a new timeline
	 * (and onto a new timeline->requests list).
	 */
405
	rcu_read_lock();
406 407 408 409 410 411
	list_for_each_entry_reverse(rq, &ce->timeline->requests, link) {
		bool found;

		/* timeline is already completed upto this point? */
		if (!i915_request_get_rcu(rq))
			break;
412 413

		/* Check with the backend if the request is inflight */
414 415
		found = true;
		if (likely(rcu_access_pointer(rq->timeline) == ce->timeline))
416
			found = i915_request_active_engine(rq, &engine);
417 418 419

		i915_request_put(rq);
		if (found)
420 421
			break;
	}
422
	rcu_read_unlock();
423 424 425 426

	return engine;
}

427
static void kill_engines(struct i915_gem_engines *engines, bool ban)
428 429 430 431 432 433 434 435 436 437 438
{
	struct i915_gem_engines_iter it;
	struct intel_context *ce;

	/*
	 * Map the user's engine back to the actual engines; one virtual
	 * engine will be mapped to multiple engines, and using ctx->engine[]
	 * the same engine may be have multiple instances in the user's map.
	 * However, we only care about pending requests, so only include
	 * engines on which there are incomplete requests.
	 */
439
	for_each_gem_engine(ce, engines, it) {
440 441
		struct intel_engine_cs *engine;

442
		if (ban && intel_context_set_banned(ce))
443 444
			continue;

445 446 447 448 449 450 451 452
		/*
		 * Check the current active state of this context; if we
		 * are currently executing on the GPU we need to evict
		 * ourselves. On the other hand, if we haven't yet been
		 * submitted to the GPU or if everything is complete,
		 * we have nothing to do.
		 */
		engine = active_engine(ce);
453 454

		/* First attempt to gracefully cancel the context */
455
		if (engine && !__cancel_engine(engine) && ban)
456 457 458 459 460
			/*
			 * If we are unable to send a preemptive pulse to bump
			 * the context from the GPU, we have to resort to a full
			 * reset. We hope the collateral damage is worth it.
			 */
461 462 463 464
			__reset_context(engines->ctx, engine);
	}
}

465
static void kill_context(struct i915_gem_context *ctx)
466
{
467 468
	bool ban = (!i915_gem_context_is_persistent(ctx) ||
		    !ctx->i915->params.enable_hangcheck);
469 470
	struct i915_gem_engines *pos, *next;

471 472
	spin_lock_irq(&ctx->stale.lock);
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
473
	list_for_each_entry_safe(pos, next, &ctx->stale.engines, link) {
474 475
		if (!i915_sw_fence_await(&pos->fence)) {
			list_del_init(&pos->link);
476
			continue;
477
		}
478

479
		spin_unlock_irq(&ctx->stale.lock);
480

481
		kill_engines(pos, ban);
482

483 484
		spin_lock_irq(&ctx->stale.lock);
		GEM_BUG_ON(i915_sw_fence_signaled(&pos->fence));
485 486 487 488
		list_safe_reset_next(pos, next, link);
		list_del_init(&pos->link); /* decouple from FENCE_COMPLETE */

		i915_sw_fence_complete(&pos->fence);
489
	}
490
	spin_unlock_irq(&ctx->stale.lock);
491 492
}

493 494 495 496 497 498 499 500 501 502 503
static void engines_idle_release(struct i915_gem_context *ctx,
				 struct i915_gem_engines *engines)
{
	struct i915_gem_engines_iter it;
	struct intel_context *ce;

	INIT_LIST_HEAD(&engines->link);

	engines->ctx = i915_gem_context_get(ctx);

	for_each_gem_engine(ce, engines, it) {
504
		int err;
505 506

		/* serialises with execbuf */
507
		set_bit(CONTEXT_CLOSED_BIT, &ce->flags);
508 509 510
		if (!intel_context_pin_if_active(ce))
			continue;

511 512 513 514
		/* Wait until context is finally scheduled out and retired */
		err = i915_sw_fence_await_active(&engines->fence,
						 &ce->active,
						 I915_ACTIVE_AWAIT_BARRIER);
515
		intel_context_unpin(ce);
516
		if (err)
517 518 519 520 521 522 523 524 525 526
			goto kill;
	}

	spin_lock_irq(&ctx->stale.lock);
	if (!i915_gem_context_is_closed(ctx))
		list_add_tail(&engines->link, &ctx->stale.engines);
	spin_unlock_irq(&ctx->stale.lock);

kill:
	if (list_empty(&engines->link)) /* raced, already closed */
527
		kill_engines(engines, true);
528 529

	i915_sw_fence_commit(&engines->fence);
530 531
}

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
static void set_closed_name(struct i915_gem_context *ctx)
{
	char *s;

	/* Replace '[]' with '<>' to indicate closed in debug prints */

	s = strrchr(ctx->name, '[');
	if (!s)
		return;

	*s = '<';

	s = strchr(s + 1, ']');
	if (s)
		*s = '>';
}

549 550
static void context_close(struct i915_gem_context *ctx)
{
551
	struct i915_address_space *vm;
552

553 554 555
	/* Flush any concurrent set_engines() */
	mutex_lock(&ctx->engines_mutex);
	engines_idle_release(ctx, rcu_replace_pointer(ctx->engines, NULL, 1));
556
	i915_gem_context_set_closed(ctx);
557
	mutex_unlock(&ctx->engines_mutex);
558

559 560
	mutex_lock(&ctx->mutex);

561 562
	set_closed_name(ctx);

563 564 565 566
	vm = i915_gem_context_vm(ctx);
	if (vm)
		i915_vm_close(vm);

567
	ctx->file_priv = ERR_PTR(-EBADF);
568

569 570 571 572 573
	/*
	 * The LUT uses the VMA as a backpointer to unref the object,
	 * so we need to clear the LUT before we close all the VMA (inside
	 * the ppgtt).
	 */
574 575
	lut_close(ctx);

576 577 578 579
	spin_lock(&ctx->i915->gem.contexts.lock);
	list_del(&ctx->link);
	spin_unlock(&ctx->i915->gem.contexts.lock);

580
	mutex_unlock(&ctx->mutex);
581 582 583 584 585 586 587 588

	/*
	 * If the user has disabled hangchecking, we can not be sure that
	 * the batches will ever complete after the context is closed,
	 * keeping the context and all resources pinned forever. So in this
	 * case we opt to forcibly kill off all remaining requests on
	 * context close.
	 */
589
	kill_context(ctx);
590

591 592 593
	i915_gem_context_put(ctx);
}

594 595 596 597 598 599 600 601 602 603 604
static int __context_set_persistence(struct i915_gem_context *ctx, bool state)
{
	if (i915_gem_context_is_persistent(ctx) == state)
		return 0;

	if (state) {
		/*
		 * Only contexts that are short-lived [that will expire or be
		 * reset] are allowed to survive past termination. We require
		 * hangcheck to ensure that the persistent requests are healthy.
		 */
605
		if (!ctx->i915->params.enable_hangcheck)
606 607 608 609 610 611 612 613
			return -EINVAL;

		i915_gem_context_set_persistence(ctx);
	} else {
		/* To cancel a context we use "preempt-to-idle" */
		if (!(ctx->i915->caps.scheduler & I915_SCHEDULER_CAP_PREEMPTION))
			return -ENODEV;

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
		/*
		 * If the cancel fails, we then need to reset, cleanly!
		 *
		 * If the per-engine reset fails, all hope is lost! We resort
		 * to a full GPU reset in that unlikely case, but realistically
		 * if the engine could not reset, the full reset does not fare
		 * much better. The damage has been done.
		 *
		 * However, if we cannot reset an engine by itself, we cannot
		 * cleanup a hanging persistent context without causing
		 * colateral damage, and we should not pretend we can by
		 * exposing the interface.
		 */
		if (!intel_has_reset_engine(&ctx->i915->gt))
			return -ENODEV;

630 631 632 633 634 635
		i915_gem_context_clear_persistence(ctx);
	}

	return 0;
}

636
static struct i915_gem_context *
637
__create_context(struct drm_i915_private *i915)
638
{
639
	struct i915_gem_context *ctx;
640 641
	struct i915_gem_engines *e;
	int err;
642
	int i;
643

644
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
645
	if (!ctx)
646
		return ERR_PTR(-ENOMEM);
647

648
	kref_init(&ctx->ref);
649
	ctx->i915 = i915;
650
	ctx->sched.priority = I915_USER_PRIORITY(I915_PRIORITY_NORMAL);
651
	mutex_init(&ctx->mutex);
652
	INIT_LIST_HEAD(&ctx->link);
653

654 655 656
	spin_lock_init(&ctx->stale.lock);
	INIT_LIST_HEAD(&ctx->stale.engines);

657 658 659 660 661 662 663
	mutex_init(&ctx->engines_mutex);
	e = default_engines(ctx);
	if (IS_ERR(e)) {
		err = PTR_ERR(e);
		goto err_free;
	}
	RCU_INIT_POINTER(ctx->engines, e);
664

665
	INIT_RADIX_TREE(&ctx->handles_vma, GFP_KERNEL);
666
	mutex_init(&ctx->lut_mutex);
667

668 669 670
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
671
	ctx->remap_slice = ALL_L3_SLICES(i915);
672

673
	i915_gem_context_set_bannable(ctx);
674
	i915_gem_context_set_recoverable(ctx);
675
	__context_set_persistence(ctx, true /* cgroup hook? */);
676

677 678 679
	for (i = 0; i < ARRAY_SIZE(ctx->hang_timestamp); i++)
		ctx->hang_timestamp[i] = jiffies - CONTEXT_FAST_HANG_JIFFIES;

680
	return ctx;
681 682 683 684

err_free:
	kfree(ctx);
	return ERR_PTR(err);
685 686
}

687
static inline struct i915_gem_engines *
688 689
__context_engines_await(const struct i915_gem_context *ctx,
			bool *user_engines)
690 691 692 693 694 695 696 697
{
	struct i915_gem_engines *engines;

	rcu_read_lock();
	do {
		engines = rcu_dereference(ctx->engines);
		GEM_BUG_ON(!engines);

698 699 700 701
		if (user_engines)
			*user_engines = i915_gem_context_user_engines(ctx);

		/* successful await => strong mb */
702 703 704 705 706 707 708 709 710 711 712 713 714
		if (unlikely(!i915_sw_fence_await(&engines->fence)))
			continue;

		if (likely(engines == rcu_access_pointer(ctx->engines)))
			break;

		i915_sw_fence_complete(&engines->fence);
	} while (1);
	rcu_read_unlock();

	return engines;
}

715
static int
716
context_apply_all(struct i915_gem_context *ctx,
717
		  int (*fn)(struct intel_context *ce, void *data),
718 719 720
		  void *data)
{
	struct i915_gem_engines_iter it;
721
	struct i915_gem_engines *e;
722
	struct intel_context *ce;
723
	int err = 0;
724

725
	e = __context_engines_await(ctx, NULL);
726
	for_each_gem_engine(ce, e, it) {
727 728 729 730
		err = fn(ce, data);
		if (err)
			break;
	}
731
	i915_sw_fence_complete(&e->fence);
732 733

	return err;
734 735
}

736
static int __apply_ppgtt(struct intel_context *ce, void *vm)
737 738 739
{
	i915_vm_put(ce->vm);
	ce->vm = i915_vm_get(vm);
740
	return 0;
741 742
}

743 744
static struct i915_address_space *
__set_ppgtt(struct i915_gem_context *ctx, struct i915_address_space *vm)
745
{
746
	struct i915_address_space *old;
747

748 749 750
	old = rcu_replace_pointer(ctx->vm,
				  i915_vm_open(vm),
				  lockdep_is_held(&ctx->mutex));
751 752
	GEM_BUG_ON(old && i915_vm_is_4lvl(vm) != i915_vm_is_4lvl(old));

753
	context_apply_all(ctx, __apply_ppgtt, vm);
754

755 756 757 758
	return old;
}

static void __assign_ppgtt(struct i915_gem_context *ctx,
759
			   struct i915_address_space *vm)
760
{
761
	if (vm == rcu_access_pointer(ctx->vm))
762 763
		return;

764 765
	vm = __set_ppgtt(ctx, vm);
	if (vm)
766
		i915_vm_close(vm);
767 768
}

769 770 771 772 773 774 775 776 777 778 779
static void __set_timeline(struct intel_timeline **dst,
			   struct intel_timeline *src)
{
	struct intel_timeline *old = *dst;

	*dst = src ? intel_timeline_get(src) : NULL;

	if (old)
		intel_timeline_put(old);
}

780
static int __apply_timeline(struct intel_context *ce, void *timeline)
781 782
{
	__set_timeline(&ce->timeline, timeline);
783
	return 0;
784 785 786 787 788 789 790 791 792
}

static void __assign_timeline(struct i915_gem_context *ctx,
			      struct intel_timeline *timeline)
{
	__set_timeline(&ctx->timeline, timeline);
	context_apply_all(ctx, __apply_timeline, timeline);
}

793
static struct i915_gem_context *
794
i915_gem_create_context(struct drm_i915_private *i915, unsigned int flags)
795
{
796
	struct i915_gem_context *ctx;
797

798
	if (flags & I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE &&
799
	    !HAS_EXECLISTS(i915))
800 801
		return ERR_PTR(-EINVAL);

802
	ctx = __create_context(i915);
803
	if (IS_ERR(ctx))
804
		return ctx;
805

806
	if (HAS_FULL_PPGTT(i915)) {
807
		struct i915_ppgtt *ppgtt;
808

809
		ppgtt = i915_ppgtt_create(&i915->gt);
810
		if (IS_ERR(ppgtt)) {
811 812
			drm_dbg(&i915->drm, "PPGTT setup failed (%ld)\n",
				PTR_ERR(ppgtt));
813
			context_close(ctx);
814
			return ERR_CAST(ppgtt);
815 816
		}

817
		mutex_lock(&ctx->mutex);
818
		__assign_ppgtt(ctx, &ppgtt->vm);
819 820
		mutex_unlock(&ctx->mutex);

821
		i915_vm_put(&ppgtt->vm);
822
	}
823

824
	if (flags & I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE) {
825
		struct intel_timeline *timeline;
826

827
		timeline = intel_timeline_create(&i915->gt);
828 829 830 831 832
		if (IS_ERR(timeline)) {
			context_close(ctx);
			return ERR_CAST(timeline);
		}

833 834
		__assign_timeline(ctx, timeline);
		intel_timeline_put(timeline);
835 836
	}

837 838
	trace_i915_context_create(ctx);

839
	return ctx;
840 841
}

842
static void init_contexts(struct i915_gem_contexts *gc)
843
{
844 845
	spin_lock_init(&gc->lock);
	INIT_LIST_HEAD(&gc->list);
846 847
}

848
void i915_gem_init__contexts(struct drm_i915_private *i915)
849
{
850
	init_contexts(&i915->gem.contexts);
851 852
}

853
static int gem_context_register(struct i915_gem_context *ctx,
854 855
				struct drm_i915_file_private *fpriv,
				u32 *id)
856
{
857
	struct drm_i915_private *i915 = ctx->i915;
858
	struct i915_address_space *vm;
859 860 861
	int ret;

	ctx->file_priv = fpriv;
862 863 864 865 866 867

	mutex_lock(&ctx->mutex);
	vm = i915_gem_context_vm(ctx);
	if (vm)
		WRITE_ONCE(vm->file, fpriv); /* XXX */
	mutex_unlock(&ctx->mutex);
868 869

	ctx->pid = get_task_pid(current, PIDTYPE_PID);
870 871
	snprintf(ctx->name, sizeof(ctx->name), "%s[%d]",
		 current->comm, pid_nr(ctx->pid));
872 873

	/* And finally expose ourselves to userspace via the idr */
874 875
	ret = xa_alloc(&fpriv->context_xa, id, ctx, xa_limit_32b, GFP_KERNEL);
	if (ret)
876 877 878 879 880 881 882
		goto err_pid;

	spin_lock(&i915->gem.contexts.lock);
	list_add_tail(&ctx->link, &i915->gem.contexts.list);
	spin_unlock(&i915->gem.contexts.lock);

	return 0;
883

884 885
err_pid:
	put_pid(fetch_and_zero(&ctx->pid));
886 887 888
	return ret;
}

889 890
int i915_gem_context_open(struct drm_i915_private *i915,
			  struct drm_file *file)
891 892
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
893
	struct i915_gem_context *ctx;
894
	int err;
895
	u32 id;
896

897
	xa_init_flags(&file_priv->context_xa, XA_FLAGS_ALLOC);
898

899 900
	/* 0 reserved for invalid/unassigned ppgtt */
	xa_init_flags(&file_priv->vm_xa, XA_FLAGS_ALLOC1);
901

902
	ctx = i915_gem_create_context(i915, 0);
903
	if (IS_ERR(ctx)) {
904 905
		err = PTR_ERR(ctx);
		goto err;
906 907
	}

908
	err = gem_context_register(ctx, file_priv, &id);
909
	if (err < 0)
910 911
		goto err_ctx;

912
	GEM_BUG_ON(id);
913
	return 0;
914 915 916

err_ctx:
	context_close(ctx);
917
err:
918
	xa_destroy(&file_priv->vm_xa);
919
	xa_destroy(&file_priv->context_xa);
920
	return err;
921 922
}

923
void i915_gem_context_close(struct drm_file *file)
924
{
925
	struct drm_i915_file_private *file_priv = file->driver_priv;
926
	struct i915_address_space *vm;
927 928
	struct i915_gem_context *ctx;
	unsigned long idx;
929

930 931 932
	xa_for_each(&file_priv->context_xa, idx, ctx)
		context_close(ctx);
	xa_destroy(&file_priv->context_xa);
933

934 935 936
	xa_for_each(&file_priv->vm_xa, idx, vm)
		i915_vm_put(vm);
	xa_destroy(&file_priv->vm_xa);
937 938 939 940 941 942 943 944
}

int i915_gem_vm_create_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file)
{
	struct drm_i915_private *i915 = to_i915(dev);
	struct drm_i915_gem_vm_control *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
945
	struct i915_ppgtt *ppgtt;
946
	u32 id;
947 948 949 950 951 952 953 954
	int err;

	if (!HAS_FULL_PPGTT(i915))
		return -ENODEV;

	if (args->flags)
		return -EINVAL;

955
	ppgtt = i915_ppgtt_create(&i915->gt);
956 957 958 959 960 961 962 963 964 965 966 967 968
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);

	ppgtt->vm.file = file_priv;

	if (args->extensions) {
		err = i915_user_extensions(u64_to_user_ptr(args->extensions),
					   NULL, 0,
					   ppgtt);
		if (err)
			goto err_put;
	}

969 970
	err = xa_alloc(&file_priv->vm_xa, &id, &ppgtt->vm,
		       xa_limit_32b, GFP_KERNEL);
971 972 973
	if (err)
		goto err_put;

974 975
	GEM_BUG_ON(id == 0); /* reserved for invalid/unassigned ppgtt */
	args->vm_id = id;
976 977 978
	return 0;

err_put:
979
	i915_vm_put(&ppgtt->vm);
980 981 982 983 984 985 986 987
	return err;
}

int i915_gem_vm_destroy_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_vm_control *args = data;
988
	struct i915_address_space *vm;
989 990 991 992 993 994 995

	if (args->flags)
		return -EINVAL;

	if (args->extensions)
		return -EINVAL;

996
	vm = xa_erase(&file_priv->vm_xa, args->vm_id);
997
	if (!vm)
998 999
		return -ENOENT;

1000
	i915_vm_put(vm);
1001
	return 0;
1002 1003
}

1004 1005 1006 1007 1008 1009
struct context_barrier_task {
	struct i915_active base;
	void (*task)(void *data);
	void *data;
};

1010
__i915_active_call
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
static void cb_retire(struct i915_active *base)
{
	struct context_barrier_task *cb = container_of(base, typeof(*cb), base);

	if (cb->task)
		cb->task(cb->data);

	i915_active_fini(&cb->base);
	kfree(cb);
}

1022
I915_SELFTEST_DECLARE(static intel_engine_mask_t context_barrier_inject_fault);
1023
static int context_barrier_task(struct i915_gem_context *ctx,
1024
				intel_engine_mask_t engines,
1025
				bool (*skip)(struct intel_context *ce, void *data),
1026
				int (*pin)(struct intel_context *ce, struct i915_gem_ww_ctx *ww, void *data),
1027
				int (*emit)(struct i915_request *rq, void *data),
1028 1029 1030 1031
				void (*task)(void *data),
				void *data)
{
	struct context_barrier_task *cb;
1032
	struct i915_gem_engines_iter it;
1033
	struct i915_gem_engines *e;
1034
	struct i915_gem_ww_ctx ww;
1035
	struct intel_context *ce;
1036 1037 1038 1039 1040 1041 1042 1043
	int err = 0;

	GEM_BUG_ON(!task);

	cb = kmalloc(sizeof(*cb), GFP_KERNEL);
	if (!cb)
		return -ENOMEM;

1044
	i915_active_init(&cb->base, NULL, cb_retire);
1045 1046 1047 1048 1049
	err = i915_active_acquire(&cb->base);
	if (err) {
		kfree(cb);
		return err;
	}
1050

1051
	e = __context_engines_await(ctx, NULL);
1052 1053 1054 1055 1056 1057
	if (!e) {
		i915_active_release(&cb->base);
		return -ENOENT;
	}

	for_each_gem_engine(ce, e, it) {
1058 1059 1060
		struct i915_request *rq;

		if (I915_SELFTEST_ONLY(context_barrier_inject_fault &
1061
				       ce->engine->mask)) {
1062 1063 1064 1065
			err = -ENXIO;
			break;
		}

1066 1067 1068 1069
		if (!(ce->engine->mask & engines))
			continue;

		if (skip && skip(ce, data))
1070 1071
			continue;

1072 1073
		i915_gem_ww_ctx_init(&ww, true);
retry:
1074
		err = intel_context_pin_ww(ce, &ww);
1075 1076 1077 1078 1079 1080 1081 1082 1083
		if (err)
			goto err;

		if (pin)
			err = pin(ce, &ww, data);
		if (err)
			goto err_unpin;

		rq = i915_request_create(ce);
1084 1085
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
1086
			goto err_unpin;
1087 1088
		}

1089 1090 1091 1092
		err = 0;
		if (emit)
			err = emit(rq, data);
		if (err == 0)
1093
			err = i915_active_add_request(&cb->base, rq);
1094

1095
		i915_request_add(rq);
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
err_unpin:
		intel_context_unpin(ce);
err:
		if (err == -EDEADLK) {
			err = i915_gem_ww_ctx_backoff(&ww);
			if (!err)
				goto retry;
		}
		i915_gem_ww_ctx_fini(&ww);

1106 1107 1108
		if (err)
			break;
	}
1109
	i915_sw_fence_complete(&e->fence);
1110 1111 1112 1113 1114 1115 1116 1117 1118

	cb->task = err ? NULL : task; /* caller needs to unwind instead */
	cb->data = data;

	i915_active_release(&cb->base);

	return err;
}

1119 1120
static int get_ppgtt(struct drm_i915_file_private *file_priv,
		     struct i915_gem_context *ctx,
1121 1122
		     struct drm_i915_gem_context_param *args)
{
1123
	struct i915_address_space *vm;
1124 1125
	int err;
	u32 id;
1126

1127
	if (!rcu_access_pointer(ctx->vm))
1128 1129
		return -ENODEV;

1130
	rcu_read_lock();
1131
	vm = context_get_vm_rcu(ctx);
1132
	rcu_read_unlock();
1133 1134 1135 1136
	if (!vm)
		return -ENODEV;

	err = xa_alloc(&file_priv->vm_xa, &id, vm, xa_limit_32b, GFP_KERNEL);
1137
	if (err)
1138 1139
		goto err_put;

1140
	i915_vm_open(vm);
1141

1142 1143
	GEM_BUG_ON(id == 0); /* reserved for invalid/unassigned ppgtt */
	args->value = id;
1144 1145 1146
	args->size = 0;

err_put:
1147
	i915_vm_put(vm);
1148
	return err;
1149 1150 1151 1152
}

static void set_ppgtt_barrier(void *data)
{
1153
	struct i915_address_space *old = data;
1154

1155 1156
	if (INTEL_GEN(old->i915) < 8)
		gen6_ppgtt_unpin_all(i915_vm_to_ppgtt(old));
1157

1158
	i915_vm_close(old);
1159 1160
}

1161 1162 1163 1164 1165 1166
static int pin_ppgtt_update(struct intel_context *ce, struct i915_gem_ww_ctx *ww, void *data)
{
	struct i915_address_space *vm = ce->vm;

	if (!HAS_LOGICAL_RING_CONTEXTS(vm->i915))
		/* ppGTT is not part of the legacy context image */
1167
		return gen6_ppgtt_pin(i915_vm_to_ppgtt(vm), ww);
1168 1169 1170 1171

	return 0;
}

1172 1173
static int emit_ppgtt_update(struct i915_request *rq, void *data)
{
1174
	struct i915_address_space *vm = rq->context->vm;
1175
	struct intel_engine_cs *engine = rq->engine;
1176
	u32 base = engine->mmio_base;
1177 1178 1179
	u32 *cs;
	int i;

1180
	if (i915_vm_is_4lvl(vm)) {
1181
		struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1182
		const dma_addr_t pd_daddr = px_dma(ppgtt->pd);
1183 1184 1185 1186 1187 1188 1189

		cs = intel_ring_begin(rq, 6);
		if (IS_ERR(cs))
			return PTR_ERR(cs);

		*cs++ = MI_LOAD_REGISTER_IMM(2);

1190
		*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, 0));
1191
		*cs++ = upper_32_bits(pd_daddr);
1192
		*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, 0));
1193 1194 1195 1196 1197
		*cs++ = lower_32_bits(pd_daddr);

		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);
	} else if (HAS_LOGICAL_RING_CONTEXTS(engine->i915)) {
1198
		struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1199 1200 1201 1202 1203 1204
		int err;

		/* Magic required to prevent forcewake errors! */
		err = engine->emit_flush(rq, EMIT_INVALIDATE);
		if (err)
			return err;
1205

1206 1207 1208 1209
		cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
		if (IS_ERR(cs))
			return PTR_ERR(cs);

1210
		*cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1211 1212 1213
		for (i = GEN8_3LVL_PDPES; i--; ) {
			const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

1214
			*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, i));
1215
			*cs++ = upper_32_bits(pd_daddr);
1216
			*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, i));
1217 1218 1219 1220 1221 1222 1223 1224 1225
			*cs++ = lower_32_bits(pd_daddr);
		}
		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);
	}

	return 0;
}

1226 1227 1228
static bool skip_ppgtt_update(struct intel_context *ce, void *data)
{
	if (HAS_LOGICAL_RING_CONTEXTS(ce->engine->i915))
1229 1230 1231
		return !ce->state;
	else
		return !atomic_read(&ce->pin_count);
1232 1233
}

1234 1235
static int set_ppgtt(struct drm_i915_file_private *file_priv,
		     struct i915_gem_context *ctx,
1236 1237
		     struct drm_i915_gem_context_param *args)
{
1238
	struct i915_address_space *vm, *old;
1239 1240 1241 1242 1243
	int err;

	if (args->size)
		return -EINVAL;

1244
	if (!rcu_access_pointer(ctx->vm))
1245 1246 1247 1248 1249
		return -ENODEV;

	if (upper_32_bits(args->value))
		return -ENOENT;

1250
	rcu_read_lock();
1251
	vm = xa_load(&file_priv->vm_xa, args->value);
1252 1253 1254
	if (vm && !kref_get_unless_zero(&vm->ref))
		vm = NULL;
	rcu_read_unlock();
1255
	if (!vm)
1256 1257
		return -ENOENT;

1258
	err = mutex_lock_interruptible(&ctx->mutex);
1259 1260 1261
	if (err)
		goto out;

1262 1263
	if (i915_gem_context_is_closed(ctx)) {
		err = -ENOENT;
1264
		goto unlock;
1265 1266 1267
	}

	if (vm == rcu_access_pointer(ctx->vm))
1268 1269
		goto unlock;

1270 1271
	old = __set_ppgtt(ctx, vm);

1272 1273 1274 1275 1276 1277 1278 1279 1280
	/* Teardown the existing obj:vma cache, it will have to be rebuilt. */
	lut_close(ctx);

	/*
	 * We need to flush any requests using the current ppgtt before
	 * we release it as the requests do not hold a reference themselves,
	 * only indirectly through the context.
	 */
	err = context_barrier_task(ctx, ALL_ENGINES,
1281
				   skip_ppgtt_update,
1282
				   pin_ppgtt_update,
1283 1284 1285 1286
				   emit_ppgtt_update,
				   set_ppgtt_barrier,
				   old);
	if (err) {
1287 1288
		i915_vm_close(__set_ppgtt(ctx, old));
		i915_vm_close(old);
1289
		lut_close(ctx); /* force a rebuild of the old obj:vma cache */
1290 1291 1292
	}

unlock:
1293
	mutex_unlock(&ctx->mutex);
1294
out:
1295
	i915_vm_put(vm);
1296 1297 1298
	return err;
}

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
static int __apply_ringsize(struct intel_context *ce, void *sz)
{
	return intel_context_set_ring_size(ce, (unsigned long)sz);
}

static int set_ringsize(struct i915_gem_context *ctx,
			struct drm_i915_gem_context_param *args)
{
	if (!HAS_LOGICAL_RING_CONTEXTS(ctx->i915))
		return -ENODEV;

	if (args->size)
		return -EINVAL;

	if (!IS_ALIGNED(args->value, I915_GTT_PAGE_SIZE))
		return -EINVAL;

	if (args->value < I915_GTT_PAGE_SIZE)
		return -EINVAL;

	if (args->value > 128 * I915_GTT_PAGE_SIZE)
		return -EINVAL;

	return context_apply_all(ctx,
				 __apply_ringsize,
				 __intel_context_ring_size(args->value));
}

static int __get_ringsize(struct intel_context *ce, void *arg)
{
	long sz;

	sz = intel_context_get_ring_size(ce);
	GEM_BUG_ON(sz > INT_MAX);

	return sz; /* stop on first engine */
}

static int get_ringsize(struct i915_gem_context *ctx,
			struct drm_i915_gem_context_param *args)
{
	int sz;

	if (!HAS_LOGICAL_RING_CONTEXTS(ctx->i915))
		return -ENODEV;

	if (args->size)
		return -EINVAL;

	sz = context_apply_all(ctx, __get_ringsize, NULL);
	if (sz < 0)
		return sz;

	args->value = sz;
	return 0;
}

1356
int
1357
i915_gem_user_to_context_sseu(struct intel_gt *gt,
1358 1359
			      const struct drm_i915_gem_context_param_sseu *user,
			      struct intel_sseu *context)
1360
{
1361 1362
	const struct sseu_dev_info *device = &gt->info.sseu;
	struct drm_i915_private *i915 = gt->i915;
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459

	/* No zeros in any field. */
	if (!user->slice_mask || !user->subslice_mask ||
	    !user->min_eus_per_subslice || !user->max_eus_per_subslice)
		return -EINVAL;

	/* Max > min. */
	if (user->max_eus_per_subslice < user->min_eus_per_subslice)
		return -EINVAL;

	/*
	 * Some future proofing on the types since the uAPI is wider than the
	 * current internal implementation.
	 */
	if (overflows_type(user->slice_mask, context->slice_mask) ||
	    overflows_type(user->subslice_mask, context->subslice_mask) ||
	    overflows_type(user->min_eus_per_subslice,
			   context->min_eus_per_subslice) ||
	    overflows_type(user->max_eus_per_subslice,
			   context->max_eus_per_subslice))
		return -EINVAL;

	/* Check validity against hardware. */
	if (user->slice_mask & ~device->slice_mask)
		return -EINVAL;

	if (user->subslice_mask & ~device->subslice_mask[0])
		return -EINVAL;

	if (user->max_eus_per_subslice > device->max_eus_per_subslice)
		return -EINVAL;

	context->slice_mask = user->slice_mask;
	context->subslice_mask = user->subslice_mask;
	context->min_eus_per_subslice = user->min_eus_per_subslice;
	context->max_eus_per_subslice = user->max_eus_per_subslice;

	/* Part specific restrictions. */
	if (IS_GEN(i915, 11)) {
		unsigned int hw_s = hweight8(device->slice_mask);
		unsigned int hw_ss_per_s = hweight8(device->subslice_mask[0]);
		unsigned int req_s = hweight8(context->slice_mask);
		unsigned int req_ss = hweight8(context->subslice_mask);

		/*
		 * Only full subslice enablement is possible if more than one
		 * slice is turned on.
		 */
		if (req_s > 1 && req_ss != hw_ss_per_s)
			return -EINVAL;

		/*
		 * If more than four (SScount bitfield limit) subslices are
		 * requested then the number has to be even.
		 */
		if (req_ss > 4 && (req_ss & 1))
			return -EINVAL;

		/*
		 * If only one slice is enabled and subslice count is below the
		 * device full enablement, it must be at most half of the all
		 * available subslices.
		 */
		if (req_s == 1 && req_ss < hw_ss_per_s &&
		    req_ss > (hw_ss_per_s / 2))
			return -EINVAL;

		/* ABI restriction - VME use case only. */

		/* All slices or one slice only. */
		if (req_s != 1 && req_s != hw_s)
			return -EINVAL;

		/*
		 * Half subslices or full enablement only when one slice is
		 * enabled.
		 */
		if (req_s == 1 &&
		    (req_ss != hw_ss_per_s && req_ss != (hw_ss_per_s / 2)))
			return -EINVAL;

		/* No EU configuration changes. */
		if ((user->min_eus_per_subslice !=
		     device->max_eus_per_subslice) ||
		    (user->max_eus_per_subslice !=
		     device->max_eus_per_subslice))
			return -EINVAL;
	}

	return 0;
}

static int set_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_private *i915 = ctx->i915;
	struct drm_i915_gem_context_param_sseu user_sseu;
1460
	struct intel_context *ce;
1461
	struct intel_sseu sseu;
1462
	unsigned long lookup;
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
	int ret;

	if (args->size < sizeof(user_sseu))
		return -EINVAL;

	if (!IS_GEN(i915, 11))
		return -ENODEV;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

1475
	if (user_sseu.rsvd)
1476 1477
		return -EINVAL;

1478 1479 1480 1481 1482 1483 1484 1485
	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	lookup = 0;
	if (user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX)
		lookup |= LOOKUP_USER_INDEX;

	ce = lookup_user_engine(ctx, lookup, &user_sseu.engine);
1486 1487
	if (IS_ERR(ce))
		return PTR_ERR(ce);
1488 1489

	/* Only render engine supports RPCS configuration. */
1490 1491 1492 1493
	if (ce->engine->class != RENDER_CLASS) {
		ret = -ENODEV;
		goto out_ce;
	}
1494

1495
	ret = i915_gem_user_to_context_sseu(ce->engine->gt, &user_sseu, &sseu);
1496
	if (ret)
1497
		goto out_ce;
1498

1499
	ret = intel_context_reconfigure_sseu(ce, sseu);
1500
	if (ret)
1501
		goto out_ce;
1502 1503 1504

	args->size = sizeof(user_sseu);

1505 1506 1507
out_ce:
	intel_context_put(ce);
	return ret;
1508 1509
}

1510 1511 1512 1513 1514
struct set_engines {
	struct i915_gem_context *ctx;
	struct i915_gem_engines *engines;
};

1515 1516 1517 1518 1519 1520
static int
set_engines__load_balance(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_load_balance __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_engines *set = data;
1521
	struct drm_i915_private *i915 = set->ctx->i915;
1522 1523 1524 1525 1526 1527 1528
	struct intel_engine_cs *stack[16];
	struct intel_engine_cs **siblings;
	struct intel_context *ce;
	u16 num_siblings, idx;
	unsigned int n;
	int err;

1529
	if (!HAS_EXECLISTS(i915))
1530 1531
		return -ENODEV;

1532
	if (intel_uc_uses_guc_submission(&i915->gt.uc))
1533 1534 1535 1536 1537 1538
		return -ENODEV; /* not implement yet */

	if (get_user(idx, &ext->engine_index))
		return -EFAULT;

	if (idx >= set->engines->num_engines) {
1539 1540
		drm_dbg(&i915->drm, "Invalid placement value, %d >= %d\n",
			idx, set->engines->num_engines);
1541 1542 1543 1544 1545
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->engines->num_engines);
	if (set->engines->engines[idx]) {
1546 1547
		drm_dbg(&i915->drm,
			"Invalid placement[%d], already occupied\n", idx);
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
		return -EEXIST;
	}

	if (get_user(num_siblings, &ext->num_siblings))
		return -EFAULT;

	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	err = check_user_mbz(&ext->mbz64);
	if (err)
		return err;

	siblings = stack;
	if (num_siblings > ARRAY_SIZE(stack)) {
		siblings = kmalloc_array(num_siblings,
					 sizeof(*siblings),
					 GFP_KERNEL);
		if (!siblings)
			return -ENOMEM;
	}

	for (n = 0; n < num_siblings; n++) {
		struct i915_engine_class_instance ci;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci))) {
			err = -EFAULT;
			goto out_siblings;
		}

1579
		siblings[n] = intel_engine_lookup_user(i915,
1580 1581 1582
						       ci.engine_class,
						       ci.engine_instance);
		if (!siblings[n]) {
1583 1584 1585
			drm_dbg(&i915->drm,
				"Invalid sibling[%d]: { class:%d, inst:%d }\n",
				n, ci.engine_class, ci.engine_instance);
1586 1587 1588 1589 1590
			err = -EINVAL;
			goto out_siblings;
		}
	}

1591
	ce = intel_execlists_create_virtual(siblings, n);
1592 1593 1594 1595 1596
	if (IS_ERR(ce)) {
		err = PTR_ERR(ce);
		goto out_siblings;
	}

1597 1598
	intel_context_set_gem(ce, set->ctx);

1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	if (cmpxchg(&set->engines->engines[idx], NULL, ce)) {
		intel_context_put(ce);
		err = -EEXIST;
		goto out_siblings;
	}

out_siblings:
	if (siblings != stack)
		kfree(siblings);

	return err;
}

1612 1613 1614 1615 1616 1617
static int
set_engines__bond(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_bond __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_engines *set = data;
1618
	struct drm_i915_private *i915 = set->ctx->i915;
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	struct i915_engine_class_instance ci;
	struct intel_engine_cs *virtual;
	struct intel_engine_cs *master;
	u16 idx, num_bonds;
	int err, n;

	if (get_user(idx, &ext->virtual_index))
		return -EFAULT;

	if (idx >= set->engines->num_engines) {
1629 1630 1631
		drm_dbg(&i915->drm,
			"Invalid index for virtual engine: %d >= %d\n",
			idx, set->engines->num_engines);
1632 1633 1634 1635 1636
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->engines->num_engines);
	if (!set->engines->engines[idx]) {
1637
		drm_dbg(&i915->drm, "Invalid engine at %d\n", idx);
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
		return -EINVAL;
	}
	virtual = set->engines->engines[idx]->engine;

	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	for (n = 0; n < ARRAY_SIZE(ext->mbz64); n++) {
		err = check_user_mbz(&ext->mbz64[n]);
		if (err)
			return err;
	}

	if (copy_from_user(&ci, &ext->master, sizeof(ci)))
		return -EFAULT;

1655
	master = intel_engine_lookup_user(i915,
1656 1657
					  ci.engine_class, ci.engine_instance);
	if (!master) {
1658 1659 1660
		drm_dbg(&i915->drm,
			"Unrecognised master engine: { class:%u, instance:%u }\n",
			ci.engine_class, ci.engine_instance);
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
		return -EINVAL;
	}

	if (get_user(num_bonds, &ext->num_bonds))
		return -EFAULT;

	for (n = 0; n < num_bonds; n++) {
		struct intel_engine_cs *bond;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci)))
			return -EFAULT;

1673
		bond = intel_engine_lookup_user(i915,
1674 1675 1676
						ci.engine_class,
						ci.engine_instance);
		if (!bond) {
1677 1678 1679
			drm_dbg(&i915->drm,
				"Unrecognised engine[%d] for bonding: { class:%d, instance: %d }\n",
				n, ci.engine_class, ci.engine_instance);
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
			return -EINVAL;
		}

		/*
		 * A non-virtual engine has no siblings to choose between; and
		 * a submit fence will always be directed to the one engine.
		 */
		if (intel_engine_is_virtual(virtual)) {
			err = intel_virtual_engine_attach_bond(virtual,
							       master,
							       bond);
			if (err)
				return err;
		}
	}

	return 0;
}

1699
static const i915_user_extension_fn set_engines__extensions[] = {
1700
	[I915_CONTEXT_ENGINES_EXT_LOAD_BALANCE] = set_engines__load_balance,
1701
	[I915_CONTEXT_ENGINES_EXT_BOND] = set_engines__bond,
1702 1703 1704 1705 1706 1707
};

static int
set_engines(struct i915_gem_context *ctx,
	    const struct drm_i915_gem_context_param *args)
{
1708
	struct drm_i915_private *i915 = ctx->i915;
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
	struct i915_context_param_engines __user *user =
		u64_to_user_ptr(args->value);
	struct set_engines set = { .ctx = ctx };
	unsigned int num_engines, n;
	u64 extensions;
	int err;

	if (!args->size) { /* switch back to legacy user_ring_map */
		if (!i915_gem_context_user_engines(ctx))
			return 0;

		set.engines = default_engines(ctx);
		if (IS_ERR(set.engines))
			return PTR_ERR(set.engines);

		goto replace;
	}

	BUILD_BUG_ON(!IS_ALIGNED(sizeof(*user), sizeof(*user->engines)));
	if (args->size < sizeof(*user) ||
	    !IS_ALIGNED(args->size, sizeof(*user->engines))) {
1730 1731
		drm_dbg(&i915->drm, "Invalid size for engine array: %d\n",
			args->size);
1732 1733 1734 1735 1736 1737 1738 1739
		return -EINVAL;
	}

	/*
	 * Note that I915_EXEC_RING_MASK limits execbuf to only using the
	 * first 64 engines defined here.
	 */
	num_engines = (args->size - sizeof(*user)) / sizeof(*user->engines);
1740
	set.engines = alloc_engines(num_engines);
1741 1742 1743 1744 1745 1746
	if (!set.engines)
		return -ENOMEM;

	for (n = 0; n < num_engines; n++) {
		struct i915_engine_class_instance ci;
		struct intel_engine_cs *engine;
1747
		struct intel_context *ce;
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763

		if (copy_from_user(&ci, &user->engines[n], sizeof(ci))) {
			__free_engines(set.engines, n);
			return -EFAULT;
		}

		if (ci.engine_class == (u16)I915_ENGINE_CLASS_INVALID &&
		    ci.engine_instance == (u16)I915_ENGINE_CLASS_INVALID_NONE) {
			set.engines->engines[n] = NULL;
			continue;
		}

		engine = intel_engine_lookup_user(ctx->i915,
						  ci.engine_class,
						  ci.engine_instance);
		if (!engine) {
1764 1765 1766
			drm_dbg(&i915->drm,
				"Invalid engine[%d]: { class:%d, instance:%d }\n",
				n, ci.engine_class, ci.engine_instance);
1767 1768 1769 1770
			__free_engines(set.engines, n);
			return -ENOENT;
		}

1771
		ce = intel_context_create(engine);
1772
		if (IS_ERR(ce)) {
1773
			__free_engines(set.engines, n);
1774
			return PTR_ERR(ce);
1775
		}
1776

1777 1778
		intel_context_set_gem(ce, ctx);

1779
		set.engines->engines[n] = ce;
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	}
	set.engines->num_engines = num_engines;

	err = -EFAULT;
	if (!get_user(extensions, &user->extensions))
		err = i915_user_extensions(u64_to_user_ptr(extensions),
					   set_engines__extensions,
					   ARRAY_SIZE(set_engines__extensions),
					   &set);
	if (err) {
		free_engines(set.engines);
		return err;
	}

replace:
	mutex_lock(&ctx->engines_mutex);
1796 1797 1798 1799 1800
	if (i915_gem_context_is_closed(ctx)) {
		mutex_unlock(&ctx->engines_mutex);
		free_engines(set.engines);
		return -ENOENT;
	}
1801 1802 1803 1804
	if (args->size)
		i915_gem_context_set_user_engines(ctx);
	else
		i915_gem_context_clear_user_engines(ctx);
1805
	set.engines = rcu_replace_pointer(ctx->engines, set.engines, 1);
1806 1807
	mutex_unlock(&ctx->engines_mutex);

1808
	/* Keep track of old engine sets for kill_context() */
1809
	engines_idle_release(ctx, set.engines);
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820

	return 0;
}

static int
get_engines(struct i915_gem_context *ctx,
	    struct drm_i915_gem_context_param *args)
{
	struct i915_context_param_engines __user *user;
	struct i915_gem_engines *e;
	size_t n, count, size;
1821
	bool user_engines;
1822 1823
	int err = 0;

1824 1825 1826
	e = __context_engines_await(ctx, &user_engines);
	if (!e)
		return -ENOENT;
1827

1828 1829
	if (!user_engines) {
		i915_sw_fence_complete(&e->fence);
1830
		args->size = 0;
1831
		return 0;
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	}

	count = e->num_engines;

	/* Be paranoid in case we have an impedance mismatch */
	if (!check_struct_size(user, engines, count, &size)) {
		err = -EINVAL;
		goto err_free;
	}
	if (overflows_type(size, args->size)) {
		err = -EINVAL;
		goto err_free;
	}

	if (!args->size) {
		args->size = size;
		goto err_free;
	}

	if (args->size < size) {
		err = -EINVAL;
		goto err_free;
	}

	user = u64_to_user_ptr(args->value);
	if (put_user(0, &user->extensions)) {
		err = -EFAULT;
		goto err_free;
	}

	for (n = 0; n < count; n++) {
		struct i915_engine_class_instance ci = {
			.engine_class = I915_ENGINE_CLASS_INVALID,
			.engine_instance = I915_ENGINE_CLASS_INVALID_NONE,
		};

		if (e->engines[n]) {
			ci.engine_class = e->engines[n]->engine->uabi_class;
1870
			ci.engine_instance = e->engines[n]->engine->uabi_instance;
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
		}

		if (copy_to_user(&user->engines[n], &ci, sizeof(ci))) {
			err = -EFAULT;
			goto err_free;
		}
	}

	args->size = size;

err_free:
1882
	i915_sw_fence_complete(&e->fence);
1883 1884 1885
	return err;
}

1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
static int
set_persistence(struct i915_gem_context *ctx,
		const struct drm_i915_gem_context_param *args)
{
	if (args->size)
		return -EINVAL;

	return __context_set_persistence(ctx, args->value);
}

1896
static int __apply_priority(struct intel_context *ce, void *arg)
1897 1898 1899
{
	struct i915_gem_context *ctx = arg;

1900
	if (!intel_engine_has_timeslices(ce->engine))
1901
		return 0;
1902 1903 1904 1905 1906

	if (ctx->sched.priority >= I915_PRIORITY_NORMAL)
		intel_context_set_use_semaphores(ce);
	else
		intel_context_clear_use_semaphores(ce);
1907 1908

	return 0;
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
}

static int set_priority(struct i915_gem_context *ctx,
			const struct drm_i915_gem_context_param *args)
{
	s64 priority = args->value;

	if (args->size)
		return -EINVAL;

	if (!(ctx->i915->caps.scheduler & I915_SCHEDULER_CAP_PRIORITY))
		return -ENODEV;

	if (priority > I915_CONTEXT_MAX_USER_PRIORITY ||
	    priority < I915_CONTEXT_MIN_USER_PRIORITY)
		return -EINVAL;

	if (priority > I915_CONTEXT_DEFAULT_PRIORITY &&
	    !capable(CAP_SYS_NICE))
		return -EPERM;

	ctx->sched.priority = I915_USER_PRIORITY(priority);
	context_apply_all(ctx, __apply_priority, ctx);

	return 0;
}

1936 1937
static int ctx_setparam(struct drm_i915_file_private *fpriv,
			struct i915_gem_context *ctx,
1938
			struct drm_i915_gem_context_param *args)
1939
{
1940
	int ret = 0;
1941 1942

	switch (args->param) {
1943
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
1944
		if (args->size)
1945
			ret = -EINVAL;
1946 1947 1948 1949
		else if (args->value)
			set_bit(UCONTEXT_NO_ZEROMAP, &ctx->user_flags);
		else
			clear_bit(UCONTEXT_NO_ZEROMAP, &ctx->user_flags);
1950
		break;
1951

1952
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1953
		if (args->size)
1954
			ret = -EINVAL;
1955 1956 1957 1958
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1959
		break;
1960

1961 1962 1963 1964 1965
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1966 1967
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1968
		else
1969
			i915_gem_context_clear_bannable(ctx);
1970
		break;
1971

1972 1973 1974 1975 1976 1977 1978 1979 1980
	case I915_CONTEXT_PARAM_RECOVERABLE:
		if (args->size)
			ret = -EINVAL;
		else if (args->value)
			i915_gem_context_set_recoverable(ctx);
		else
			i915_gem_context_clear_recoverable(ctx);
		break;

1981
	case I915_CONTEXT_PARAM_PRIORITY:
1982
		ret = set_priority(ctx, args);
1983
		break;
1984

1985 1986 1987
	case I915_CONTEXT_PARAM_SSEU:
		ret = set_sseu(ctx, args);
		break;
1988 1989

	case I915_CONTEXT_PARAM_VM:
1990
		ret = set_ppgtt(fpriv, ctx, args);
1991 1992
		break;

1993 1994 1995 1996
	case I915_CONTEXT_PARAM_ENGINES:
		ret = set_engines(ctx, args);
		break;

1997 1998 1999 2000
	case I915_CONTEXT_PARAM_PERSISTENCE:
		ret = set_persistence(ctx, args);
		break;

2001 2002 2003 2004
	case I915_CONTEXT_PARAM_RINGSIZE:
		ret = set_ringsize(ctx, args);
		break;

2005
	case I915_CONTEXT_PARAM_BAN_PERIOD:
2006 2007 2008 2009 2010
	default:
		ret = -EINVAL;
		break;
	}

2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
	return ret;
}

struct create_ext {
	struct i915_gem_context *ctx;
	struct drm_i915_file_private *fpriv;
};

static int create_setparam(struct i915_user_extension __user *ext, void *data)
{
	struct drm_i915_gem_context_create_ext_setparam local;
	const struct create_ext *arg = data;

	if (copy_from_user(&local, ext, sizeof(local)))
		return -EFAULT;

	if (local.param.ctx_id)
		return -EINVAL;

2030
	return ctx_setparam(arg->fpriv, arg->ctx, &local.param);
2031 2032
}

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
static int copy_ring_size(struct intel_context *dst,
			  struct intel_context *src)
{
	long sz;

	sz = intel_context_get_ring_size(src);
	if (sz < 0)
		return sz;

	return intel_context_set_ring_size(dst, sz);
}

2045 2046 2047
static int clone_engines(struct i915_gem_context *dst,
			 struct i915_gem_context *src)
{
2048
	struct i915_gem_engines *clone, *e;
2049 2050 2051
	bool user_engines;
	unsigned long n;

2052 2053 2054 2055
	e = __context_engines_await(src, &user_engines);
	if (!e)
		return -ENOENT;

2056
	clone = alloc_engines(e->num_engines);
2057 2058 2059 2060
	if (!clone)
		goto err_unlock;

	for (n = 0; n < e->num_engines; n++) {
2061 2062
		struct intel_engine_cs *engine;

2063 2064 2065 2066
		if (!e->engines[n]) {
			clone->engines[n] = NULL;
			continue;
		}
2067
		engine = e->engines[n]->engine;
2068

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
		/*
		 * Virtual engines are singletons; they can only exist
		 * inside a single context, because they embed their
		 * HW context... As each virtual context implies a single
		 * timeline (each engine can only dequeue a single request
		 * at any time), it would be surprising for two contexts
		 * to use the same engine. So let's create a copy of
		 * the virtual engine instead.
		 */
		if (intel_engine_is_virtual(engine))
			clone->engines[n] =
2080
				intel_execlists_clone_virtual(engine);
2081
		else
2082
			clone->engines[n] = intel_context_create(engine);
2083
		if (IS_ERR_OR_NULL(clone->engines[n])) {
2084 2085 2086
			__free_engines(clone, n);
			goto err_unlock;
		}
2087 2088

		intel_context_set_gem(clone->engines[n], dst);
2089 2090 2091 2092 2093 2094

		/* Copy across the preferred ringsize */
		if (copy_ring_size(clone->engines[n], e->engines[n])) {
			__free_engines(clone, n + 1);
			goto err_unlock;
		}
2095 2096
	}
	clone->num_engines = n;
2097
	i915_sw_fence_complete(&e->fence);
2098

2099
	/* Serialised by constructor */
2100
	engines_idle_release(dst, rcu_replace_pointer(dst->engines, clone, 1));
2101 2102 2103 2104 2105 2106 2107
	if (user_engines)
		i915_gem_context_set_user_engines(dst);
	else
		i915_gem_context_clear_user_engines(dst);
	return 0;

err_unlock:
2108
	i915_sw_fence_complete(&e->fence);
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
	return -ENOMEM;
}

static int clone_flags(struct i915_gem_context *dst,
		       struct i915_gem_context *src)
{
	dst->user_flags = src->user_flags;
	return 0;
}

static int clone_schedattr(struct i915_gem_context *dst,
			   struct i915_gem_context *src)
{
	dst->sched = src->sched;
	return 0;
}

static int clone_sseu(struct i915_gem_context *dst,
		      struct i915_gem_context *src)
{
	struct i915_gem_engines *e = i915_gem_context_lock_engines(src);
	struct i915_gem_engines *clone;
	unsigned long n;
	int err;

2134 2135
	/* no locking required; sole access under constructor*/
	clone = __context_engines_static(dst);
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	if (e->num_engines != clone->num_engines) {
		err = -EINVAL;
		goto unlock;
	}

	for (n = 0; n < e->num_engines; n++) {
		struct intel_context *ce = e->engines[n];

		if (clone->engines[n]->engine->class != ce->engine->class) {
			/* Must have compatible engine maps! */
			err = -EINVAL;
			goto unlock;
		}

		/* serialises with set_sseu */
		err = intel_context_lock_pinned(ce);
		if (err)
			goto unlock;

		clone->engines[n]->sseu = ce->sseu;
		intel_context_unlock_pinned(ce);
	}

	err = 0;
unlock:
	i915_gem_context_unlock_engines(src);
	return err;
}

static int clone_timeline(struct i915_gem_context *dst,
			  struct i915_gem_context *src)
{
2168 2169
	if (src->timeline)
		__assign_timeline(dst, src->timeline);
2170 2171 2172 2173 2174 2175 2176

	return 0;
}

static int clone_vm(struct i915_gem_context *dst,
		    struct i915_gem_context *src)
{
2177
	struct i915_address_space *vm;
2178
	int err = 0;
2179

2180 2181
	if (!rcu_access_pointer(src->vm))
		return 0;
2182

2183 2184
	rcu_read_lock();
	vm = context_get_vm_rcu(src);
2185 2186
	rcu_read_unlock();

2187 2188 2189 2190 2191
	if (!mutex_lock_interruptible(&dst->mutex)) {
		__assign_ppgtt(dst, vm);
		mutex_unlock(&dst->mutex);
	} else {
		err = -EINTR;
2192 2193
	}

2194
	i915_vm_put(vm);
2195
	return err;
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
}

static int create_clone(struct i915_user_extension __user *ext, void *data)
{
	static int (* const fn[])(struct i915_gem_context *dst,
				  struct i915_gem_context *src) = {
#define MAP(x, y) [ilog2(I915_CONTEXT_CLONE_##x)] = y
		MAP(ENGINES, clone_engines),
		MAP(FLAGS, clone_flags),
		MAP(SCHEDATTR, clone_schedattr),
		MAP(SSEU, clone_sseu),
		MAP(TIMELINE, clone_timeline),
		MAP(VM, clone_vm),
#undef MAP
	};
	struct drm_i915_gem_context_create_ext_clone local;
	const struct create_ext *arg = data;
	struct i915_gem_context *dst = arg->ctx;
	struct i915_gem_context *src;
	int err, bit;

	if (copy_from_user(&local, ext, sizeof(local)))
		return -EFAULT;

	BUILD_BUG_ON(GENMASK(BITS_PER_TYPE(local.flags) - 1, ARRAY_SIZE(fn)) !=
		     I915_CONTEXT_CLONE_UNKNOWN);

	if (local.flags & I915_CONTEXT_CLONE_UNKNOWN)
		return -EINVAL;

	if (local.rsvd)
		return -EINVAL;

	rcu_read_lock();
	src = __i915_gem_context_lookup_rcu(arg->fpriv, local.clone_id);
	rcu_read_unlock();
	if (!src)
		return -ENOENT;

	GEM_BUG_ON(src == dst);

	for (bit = 0; bit < ARRAY_SIZE(fn); bit++) {
		if (!(local.flags & BIT(bit)))
			continue;

		err = fn[bit](dst, src);
		if (err)
			return err;
	}

	return 0;
}

2249 2250
static const i915_user_extension_fn create_extensions[] = {
	[I915_CONTEXT_CREATE_EXT_SETPARAM] = create_setparam,
2251
	[I915_CONTEXT_CREATE_EXT_CLONE] = create_clone,
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
};

static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return atomic_read(&file_priv->ban_score) >= I915_CLIENT_SCORE_BANNED;
}

int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_private *i915 = to_i915(dev);
	struct drm_i915_gem_context_create_ext *args = data;
	struct create_ext ext_data;
	int ret;
2266
	u32 id;
2267 2268 2269 2270 2271 2272 2273

	if (!DRIVER_CAPS(i915)->has_logical_contexts)
		return -ENODEV;

	if (args->flags & I915_CONTEXT_CREATE_FLAGS_UNKNOWN)
		return -EINVAL;

2274
	ret = intel_gt_terminally_wedged(&i915->gt);
2275 2276 2277 2278 2279
	if (ret)
		return ret;

	ext_data.fpriv = file->driver_priv;
	if (client_is_banned(ext_data.fpriv)) {
2280 2281 2282
		drm_dbg(&i915->drm,
			"client %s[%d] banned from creating ctx\n",
			current->comm, task_pid_nr(current));
2283 2284 2285
		return -EIO;
	}

2286
	ext_data.ctx = i915_gem_create_context(i915, args->flags);
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	if (IS_ERR(ext_data.ctx))
		return PTR_ERR(ext_data.ctx);

	if (args->flags & I915_CONTEXT_CREATE_FLAGS_USE_EXTENSIONS) {
		ret = i915_user_extensions(u64_to_user_ptr(args->extensions),
					   create_extensions,
					   ARRAY_SIZE(create_extensions),
					   &ext_data);
		if (ret)
			goto err_ctx;
	}

2299
	ret = gem_context_register(ext_data.ctx, ext_data.fpriv, &id);
2300 2301 2302
	if (ret < 0)
		goto err_ctx;

2303
	args->ctx_id = id;
2304
	drm_dbg(&i915->drm, "HW context %d created\n", args->ctx_id);
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325

	return 0;

err_ctx:
	context_close(ext_data.ctx);
	return ret;
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct i915_gem_context *ctx;

	if (args->pad != 0)
		return -EINVAL;

	if (!args->ctx_id)
		return -ENOENT;

2326
	ctx = xa_erase(&file_priv->context_xa, args->ctx_id);
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
	if (!ctx)
		return -ENOENT;

	context_close(ctx);
	return 0;
}

static int get_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_gem_context_param_sseu user_sseu;
	struct intel_context *ce;
2339
	unsigned long lookup;
2340
	int err;
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350

	if (args->size == 0)
		goto out;
	else if (args->size < sizeof(user_sseu))
		return -EINVAL;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

2351
	if (user_sseu.rsvd)
2352 2353
		return -EINVAL;

2354 2355 2356 2357 2358 2359 2360 2361
	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	lookup = 0;
	if (user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX)
		lookup |= LOOKUP_USER_INDEX;

	ce = lookup_user_engine(ctx, lookup, &user_sseu.engine);
2362 2363 2364
	if (IS_ERR(ce))
		return PTR_ERR(ce);

2365 2366 2367 2368 2369 2370
	err = intel_context_lock_pinned(ce); /* serialises with set_sseu */
	if (err) {
		intel_context_put(ce);
		return err;
	}

2371 2372 2373 2374 2375
	user_sseu.slice_mask = ce->sseu.slice_mask;
	user_sseu.subslice_mask = ce->sseu.subslice_mask;
	user_sseu.min_eus_per_subslice = ce->sseu.min_eus_per_subslice;
	user_sseu.max_eus_per_subslice = ce->sseu.max_eus_per_subslice;

2376 2377
	intel_context_unlock_pinned(ce);
	intel_context_put(ce);
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408

	if (copy_to_user(u64_to_user_ptr(args->value), &user_sseu,
			 sizeof(user_sseu)))
		return -EFAULT;

out:
	args->size = sizeof(user_sseu);

	return 0;
}

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct i915_gem_context *ctx;
	int ret = 0;

	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
	if (!ctx)
		return -ENOENT;

	switch (args->param) {
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->size = 0;
		args->value = test_bit(UCONTEXT_NO_ZEROMAP, &ctx->user_flags);
		break;

	case I915_CONTEXT_PARAM_GTT_SIZE:
		args->size = 0;
2409 2410 2411
		rcu_read_lock();
		if (rcu_access_pointer(ctx->vm))
			args->value = rcu_dereference(ctx->vm)->total;
2412 2413
		else
			args->value = to_i915(dev)->ggtt.vm.total;
2414
		rcu_read_unlock();
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
		break;

	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->size = 0;
		args->value = i915_gem_context_no_error_capture(ctx);
		break;

	case I915_CONTEXT_PARAM_BANNABLE:
		args->size = 0;
		args->value = i915_gem_context_is_bannable(ctx);
		break;

	case I915_CONTEXT_PARAM_RECOVERABLE:
		args->size = 0;
		args->value = i915_gem_context_is_recoverable(ctx);
		break;

	case I915_CONTEXT_PARAM_PRIORITY:
		args->size = 0;
		args->value = ctx->sched.priority >> I915_USER_PRIORITY_SHIFT;
		break;

	case I915_CONTEXT_PARAM_SSEU:
		ret = get_sseu(ctx, args);
		break;

	case I915_CONTEXT_PARAM_VM:
2442
		ret = get_ppgtt(file_priv, ctx, args);
2443 2444
		break;

2445 2446 2447 2448
	case I915_CONTEXT_PARAM_ENGINES:
		ret = get_engines(ctx, args);
		break;

2449 2450 2451 2452 2453
	case I915_CONTEXT_PARAM_PERSISTENCE:
		args->size = 0;
		args->value = i915_gem_context_is_persistent(ctx);
		break;

2454 2455 2456 2457
	case I915_CONTEXT_PARAM_RINGSIZE:
		ret = get_ringsize(ctx, args);
		break;

2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	case I915_CONTEXT_PARAM_BAN_PERIOD:
	default:
		ret = -EINVAL;
		break;
	}

	i915_gem_context_put(ctx);
	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct i915_gem_context *ctx;
	int ret;

	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
	if (!ctx)
		return -ENOENT;

2480
	ret = ctx_setparam(file_priv, ctx, args);
2481

2482
	i915_gem_context_put(ctx);
2483 2484
	return ret;
}
2485 2486 2487 2488

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
2489
	struct drm_i915_private *i915 = to_i915(dev);
2490
	struct drm_i915_reset_stats *args = data;
2491
	struct i915_gem_context *ctx;
2492 2493 2494 2495 2496
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

2497 2498 2499 2500 2501
	ret = -ENOENT;
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file->driver_priv, args->ctx_id);
	if (!ctx)
		goto out;
2502

2503 2504 2505 2506 2507 2508
	/*
	 * We opt for unserialised reads here. This may result in tearing
	 * in the extremely unlikely event of a GPU hang on this context
	 * as we are querying them. If we need that extra layer of protection,
	 * we should wrap the hangstats with a seqlock.
	 */
2509 2510

	if (capable(CAP_SYS_ADMIN))
2511
		args->reset_count = i915_reset_count(&i915->gpu_error);
2512 2513 2514
	else
		args->reset_count = 0;

2515 2516
	args->batch_active = atomic_read(&ctx->guilty_count);
	args->batch_pending = atomic_read(&ctx->active_count);
2517

2518 2519 2520 2521
	ret = 0;
out:
	rcu_read_unlock();
	return ret;
2522
}
2523

2524 2525 2526 2527 2528 2529 2530
/* GEM context-engines iterator: for_each_gem_engine() */
struct intel_context *
i915_gem_engines_iter_next(struct i915_gem_engines_iter *it)
{
	const struct i915_gem_engines *e = it->engines;
	struct intel_context *ctx;

2531 2532 2533
	if (unlikely(!e))
		return NULL;

2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
	do {
		if (it->idx >= e->num_engines)
			return NULL;

		ctx = e->engines[it->idx++];
	} while (!ctx);

	return ctx;
}

2544 2545
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_context.c"
2546
#include "selftests/i915_gem_context.c"
2547
#endif
2548

2549
static void i915_global_gem_context_shrink(void)
2550
{
2551
	kmem_cache_shrink(global.slab_luts);
2552 2553
}

2554
static void i915_global_gem_context_exit(void)
2555
{
2556
	kmem_cache_destroy(global.slab_luts);
2557 2558
}

2559 2560 2561
static struct i915_global_gem_context global = { {
	.shrink = i915_global_gem_context_shrink,
	.exit = i915_global_gem_context_exit,
2562 2563
} };

2564
int __init i915_global_gem_context_init(void)
2565
{
2566 2567 2568 2569 2570 2571
	global.slab_luts = KMEM_CACHE(i915_lut_handle, 0);
	if (!global.slab_luts)
		return -ENOMEM;

	i915_global_register(&global.base);
	return 0;
2572
}