i915_gem_context.c 54.0 KB
Newer Older
1
/*
2
 * SPDX-License-Identifier: MIT
3
 *
4
 * Copyright © 2011-2012 Intel Corporation
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
55
 *  GPU. The GPU has loaded its state already and has stored away the gtt
56 57 58 59 60 61 62 63 64 65 66
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

67
#include <linux/log2.h>
68
#include <linux/nospec.h>
69

70 71
#include <drm/drm_syncobj.h>

72
#include "gt/gen6_ppgtt.h"
73
#include "gt/intel_context.h"
74
#include "gt/intel_context_param.h"
75
#include "gt/intel_engine_heartbeat.h"
76
#include "gt/intel_engine_user.h"
77
#include "gt/intel_execlists_submission.h" /* virtual_engine */
78
#include "gt/intel_gpu_commands.h"
79
#include "gt/intel_ring.h"
80

81
#include "i915_gem_context.h"
82
#include "i915_globals.h"
83
#include "i915_trace.h"
84
#include "i915_user_extensions.h"
85

86 87
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

88
static struct i915_global_gem_context {
89
	struct i915_global base;
90 91 92 93 94 95 96 97 98 99 100 101 102
	struct kmem_cache *slab_luts;
} global;

struct i915_lut_handle *i915_lut_handle_alloc(void)
{
	return kmem_cache_alloc(global.slab_luts, GFP_KERNEL);
}

void i915_lut_handle_free(struct i915_lut_handle *lut)
{
	return kmem_cache_free(global.slab_luts, lut);
}

103
static void lut_close(struct i915_gem_context *ctx)
104
{
105 106 107
	struct radix_tree_iter iter;
	void __rcu **slot;

108
	mutex_lock(&ctx->lut_mutex);
109
	rcu_read_lock();
110 111
	radix_tree_for_each_slot(slot, &ctx->handles_vma, &iter, 0) {
		struct i915_vma *vma = rcu_dereference_raw(*slot);
112 113 114 115 116
		struct drm_i915_gem_object *obj = vma->obj;
		struct i915_lut_handle *lut;

		if (!kref_get_unless_zero(&obj->base.refcount))
			continue;
117

118
		spin_lock(&obj->lut_lock);
119 120 121
		list_for_each_entry(lut, &obj->lut_list, obj_link) {
			if (lut->ctx != ctx)
				continue;
122

123 124 125 126 127 128
			if (lut->handle != iter.index)
				continue;

			list_del(&lut->obj_link);
			break;
		}
129
		spin_unlock(&obj->lut_lock);
130 131 132 133

		if (&lut->obj_link != &obj->lut_list) {
			i915_lut_handle_free(lut);
			radix_tree_iter_delete(&ctx->handles_vma, &iter, slot);
C
Chris Wilson 已提交
134
			i915_vma_close(vma);
135 136 137 138
			i915_gem_object_put(obj);
		}

		i915_gem_object_put(obj);
139
	}
140
	rcu_read_unlock();
141
	mutex_unlock(&ctx->lut_mutex);
142 143
}

144
static struct intel_context *
145 146 147 148
lookup_user_engine(struct i915_gem_context *ctx,
		   unsigned long flags,
		   const struct i915_engine_class_instance *ci)
#define LOOKUP_USER_INDEX BIT(0)
149
{
150
	int idx;
151

152
	if (!!(flags & LOOKUP_USER_INDEX) != i915_gem_context_user_engines(ctx))
153 154
		return ERR_PTR(-EINVAL);

155 156 157 158 159 160 161 162 163
	if (!i915_gem_context_user_engines(ctx)) {
		struct intel_engine_cs *engine;

		engine = intel_engine_lookup_user(ctx->i915,
						  ci->engine_class,
						  ci->engine_instance);
		if (!engine)
			return ERR_PTR(-EINVAL);

164
		idx = engine->legacy_idx;
165 166 167 168 169
	} else {
		idx = ci->engine_instance;
	}

	return i915_gem_context_get_engine(ctx, idx);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
static int validate_priority(struct drm_i915_private *i915,
			     const struct drm_i915_gem_context_param *args)
{
	s64 priority = args->value;

	if (args->size)
		return -EINVAL;

	if (!(i915->caps.scheduler & I915_SCHEDULER_CAP_PRIORITY))
		return -ENODEV;

	if (priority > I915_CONTEXT_MAX_USER_PRIORITY ||
	    priority < I915_CONTEXT_MIN_USER_PRIORITY)
		return -EINVAL;

	if (priority > I915_CONTEXT_DEFAULT_PRIORITY &&
	    !capable(CAP_SYS_NICE))
		return -EPERM;

	return 0;
}

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
static void proto_context_close(struct i915_gem_proto_context *pc)
{
	if (pc->vm)
		i915_vm_put(pc->vm);
	kfree(pc);
}

static struct i915_gem_proto_context *
proto_context_create(struct drm_i915_private *i915, unsigned int flags)
{
	struct i915_gem_proto_context *pc, *err;

	pc = kzalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return ERR_PTR(-ENOMEM);

	pc->user_flags = BIT(UCONTEXT_BANNABLE) |
			 BIT(UCONTEXT_RECOVERABLE);
	if (i915->params.enable_hangcheck)
		pc->user_flags |= BIT(UCONTEXT_PERSISTENCE);
	pc->sched.priority = I915_PRIORITY_NORMAL;

	if (flags & I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE) {
		if (!HAS_EXECLISTS(i915)) {
			err = ERR_PTR(-EINVAL);
			goto proto_close;
		}
		pc->single_timeline = true;
	}

	return pc;

proto_close:
	proto_context_close(pc);
	return err;
}

231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
static struct i915_address_space *
context_get_vm_rcu(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(!rcu_access_pointer(ctx->vm));

	do {
		struct i915_address_space *vm;

		/*
		 * We do not allow downgrading from full-ppgtt [to a shared
		 * global gtt], so ctx->vm cannot become NULL.
		 */
		vm = rcu_dereference(ctx->vm);
		if (!kref_get_unless_zero(&vm->ref))
			continue;

		/*
		 * This ppgtt may have be reallocated between
		 * the read and the kref, and reassigned to a third
		 * context. In order to avoid inadvertent sharing
		 * of this ppgtt with that third context (and not
		 * src), we have to confirm that we have the same
		 * ppgtt after passing through the strong memory
		 * barrier implied by a successful
		 * kref_get_unless_zero().
		 *
		 * Once we have acquired the current ppgtt of ctx,
		 * we no longer care if it is released from ctx, as
		 * it cannot be reallocated elsewhere.
		 */

		if (vm == rcu_access_pointer(ctx->vm))
			return rcu_pointer_handoff(vm);

		i915_vm_put(vm);
	} while (1);
}

269 270 271
static int intel_context_set_gem(struct intel_context *ce,
				 struct i915_gem_context *ctx,
				 struct intel_sseu sseu)
272
{
273 274
	int ret = 0;

275 276
	GEM_BUG_ON(rcu_access_pointer(ce->gem_context));
	RCU_INIT_POINTER(ce->gem_context, ctx);
277

278
	ce->ring_size = SZ_16K;
279 280 281 282 283 284 285 286 287 288 289 290 291

	if (rcu_access_pointer(ctx->vm)) {
		struct i915_address_space *vm;

		rcu_read_lock();
		vm = context_get_vm_rcu(ctx); /* hmm */
		rcu_read_unlock();

		i915_vm_put(ce->vm);
		ce->vm = vm;
	}

	if (ctx->sched.priority >= I915_PRIORITY_NORMAL &&
292
	    intel_engine_has_timeslices(ce->engine))
293
		__set_bit(CONTEXT_USE_SEMAPHORES, &ce->flags);
294

295 296 297 298 299 300
	if (IS_ACTIVE(CONFIG_DRM_I915_REQUEST_TIMEOUT) &&
	    ctx->i915->params.request_timeout_ms) {
		unsigned int timeout_ms = ctx->i915->params.request_timeout_ms;

		intel_context_set_watchdog_us(ce, (u64)timeout_ms * 1000);
	}
301 302 303 304 305 306

	/* A valid SSEU has no zero fields */
	if (sseu.slice_mask && !WARN_ON(ce->engine->class != RENDER_CLASS))
		ret = intel_context_reconfigure_sseu(ce, sseu);

	return ret;
307 308
}

309
static void __free_engines(struct i915_gem_engines *e, unsigned int count)
310
{
311 312 313 314 315 316 317 318 319 320 321 322 323 324
	while (count--) {
		if (!e->engines[count])
			continue;

		intel_context_put(e->engines[count]);
	}
	kfree(e);
}

static void free_engines(struct i915_gem_engines *e)
{
	__free_engines(e, e->num_engines);
}

325
static void free_engines_rcu(struct rcu_head *rcu)
326
{
327 328 329 330 331
	struct i915_gem_engines *engines =
		container_of(rcu, struct i915_gem_engines, rcu);

	i915_sw_fence_fini(&engines->fence);
	free_engines(engines);
332 333
}

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
static int __i915_sw_fence_call
engines_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
{
	struct i915_gem_engines *engines =
		container_of(fence, typeof(*engines), fence);

	switch (state) {
	case FENCE_COMPLETE:
		if (!list_empty(&engines->link)) {
			struct i915_gem_context *ctx = engines->ctx;
			unsigned long flags;

			spin_lock_irqsave(&ctx->stale.lock, flags);
			list_del(&engines->link);
			spin_unlock_irqrestore(&ctx->stale.lock, flags);
		}
		i915_gem_context_put(engines->ctx);
		break;

	case FENCE_FREE:
		init_rcu_head(&engines->rcu);
		call_rcu(&engines->rcu, free_engines_rcu);
		break;
	}

	return NOTIFY_DONE;
}

static struct i915_gem_engines *alloc_engines(unsigned int count)
{
	struct i915_gem_engines *e;

	e = kzalloc(struct_size(e, engines, count), GFP_KERNEL);
	if (!e)
		return NULL;

	i915_sw_fence_init(&e->fence, engines_notify);
	return e;
}

374 375
static struct i915_gem_engines *default_engines(struct i915_gem_context *ctx,
						struct intel_sseu rcs_sseu)
376
{
377
	const struct intel_gt *gt = &ctx->i915->gt;
378
	struct intel_engine_cs *engine;
379
	struct i915_gem_engines *e, *err;
380 381
	enum intel_engine_id id;

382
	e = alloc_engines(I915_NUM_ENGINES);
383 384 385
	if (!e)
		return ERR_PTR(-ENOMEM);

386
	for_each_engine(engine, gt, id) {
387
		struct intel_context *ce;
388 389
		struct intel_sseu sseu = {};
		int ret;
390

391 392 393 394 395 396
		if (engine->legacy_idx == INVALID_ENGINE)
			continue;

		GEM_BUG_ON(engine->legacy_idx >= I915_NUM_ENGINES);
		GEM_BUG_ON(e->engines[engine->legacy_idx]);

397
		ce = intel_context_create(engine);
398
		if (IS_ERR(ce)) {
399 400
			err = ERR_CAST(ce);
			goto free_engines;
401
		}
402

403
		e->engines[engine->legacy_idx] = ce;
404
		e->num_engines = max(e->num_engines, engine->legacy_idx + 1);
405 406 407 408 409 410 411 412 413 414

		if (engine->class == RENDER_CLASS)
			sseu = rcs_sseu;

		ret = intel_context_set_gem(ce, ctx, sseu);
		if (ret) {
			err = ERR_PTR(ret);
			goto free_engines;
		}

415 416 417
	}

	return e;
418 419 420 421

free_engines:
	free_engines(e);
	return err;
422 423
}

424
void i915_gem_context_release(struct kref *ref)
425
{
426
	struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
427

428 429
	trace_i915_context_free(ctx);
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
430

431
	mutex_destroy(&ctx->engines_mutex);
432
	mutex_destroy(&ctx->lut_mutex);
433

434
	put_pid(ctx->pid);
435
	mutex_destroy(&ctx->mutex);
436

437
	kfree_rcu(ctx, rcu);
438 439
}

440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
static inline struct i915_gem_engines *
__context_engines_static(const struct i915_gem_context *ctx)
{
	return rcu_dereference_protected(ctx->engines, true);
}

static void __reset_context(struct i915_gem_context *ctx,
			    struct intel_engine_cs *engine)
{
	intel_gt_handle_error(engine->gt, engine->mask, 0,
			      "context closure in %s", ctx->name);
}

static bool __cancel_engine(struct intel_engine_cs *engine)
{
	/*
	 * Send a "high priority pulse" down the engine to cause the
	 * current request to be momentarily preempted. (If it fails to
	 * be preempted, it will be reset). As we have marked our context
	 * as banned, any incomplete request, including any running, will
	 * be skipped following the preemption.
	 *
	 * If there is no hangchecking (one of the reasons why we try to
	 * cancel the context) and no forced preemption, there may be no
	 * means by which we reset the GPU and evict the persistent hog.
	 * Ergo if we are unable to inject a preemptive pulse that can
	 * kill the banned context, we fallback to doing a local reset
	 * instead.
	 */
469
	return intel_engine_pulse(engine) == 0;
470 471
}

472 473 474 475 476
static struct intel_engine_cs *active_engine(struct intel_context *ce)
{
	struct intel_engine_cs *engine = NULL;
	struct i915_request *rq;

477 478 479
	if (intel_context_has_inflight(ce))
		return intel_context_inflight(ce);

480 481 482
	if (!ce->timeline)
		return NULL;

483 484 485 486 487
	/*
	 * rq->link is only SLAB_TYPESAFE_BY_RCU, we need to hold a reference
	 * to the request to prevent it being transferred to a new timeline
	 * (and onto a new timeline->requests list).
	 */
488
	rcu_read_lock();
489 490 491 492 493 494
	list_for_each_entry_reverse(rq, &ce->timeline->requests, link) {
		bool found;

		/* timeline is already completed upto this point? */
		if (!i915_request_get_rcu(rq))
			break;
495 496

		/* Check with the backend if the request is inflight */
497 498
		found = true;
		if (likely(rcu_access_pointer(rq->timeline) == ce->timeline))
499
			found = i915_request_active_engine(rq, &engine);
500 501 502

		i915_request_put(rq);
		if (found)
503 504
			break;
	}
505
	rcu_read_unlock();
506 507 508 509

	return engine;
}

510
static void kill_engines(struct i915_gem_engines *engines, bool ban)
511 512 513 514 515 516 517 518 519 520 521
{
	struct i915_gem_engines_iter it;
	struct intel_context *ce;

	/*
	 * Map the user's engine back to the actual engines; one virtual
	 * engine will be mapped to multiple engines, and using ctx->engine[]
	 * the same engine may be have multiple instances in the user's map.
	 * However, we only care about pending requests, so only include
	 * engines on which there are incomplete requests.
	 */
522
	for_each_gem_engine(ce, engines, it) {
523 524
		struct intel_engine_cs *engine;

525
		if (ban && intel_context_set_banned(ce))
526 527
			continue;

528 529 530 531 532 533 534 535
		/*
		 * Check the current active state of this context; if we
		 * are currently executing on the GPU we need to evict
		 * ourselves. On the other hand, if we haven't yet been
		 * submitted to the GPU or if everything is complete,
		 * we have nothing to do.
		 */
		engine = active_engine(ce);
536 537

		/* First attempt to gracefully cancel the context */
538
		if (engine && !__cancel_engine(engine) && ban)
539 540 541 542 543
			/*
			 * If we are unable to send a preemptive pulse to bump
			 * the context from the GPU, we have to resort to a full
			 * reset. We hope the collateral damage is worth it.
			 */
544 545 546 547
			__reset_context(engines->ctx, engine);
	}
}

548
static void kill_context(struct i915_gem_context *ctx)
549
{
550 551
	bool ban = (!i915_gem_context_is_persistent(ctx) ||
		    !ctx->i915->params.enable_hangcheck);
552 553
	struct i915_gem_engines *pos, *next;

554 555
	spin_lock_irq(&ctx->stale.lock);
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
556
	list_for_each_entry_safe(pos, next, &ctx->stale.engines, link) {
557 558
		if (!i915_sw_fence_await(&pos->fence)) {
			list_del_init(&pos->link);
559
			continue;
560
		}
561

562
		spin_unlock_irq(&ctx->stale.lock);
563

564
		kill_engines(pos, ban);
565

566 567
		spin_lock_irq(&ctx->stale.lock);
		GEM_BUG_ON(i915_sw_fence_signaled(&pos->fence));
568 569 570 571
		list_safe_reset_next(pos, next, link);
		list_del_init(&pos->link); /* decouple from FENCE_COMPLETE */

		i915_sw_fence_complete(&pos->fence);
572
	}
573
	spin_unlock_irq(&ctx->stale.lock);
574 575
}

576 577 578 579 580 581 582 583 584 585 586
static void engines_idle_release(struct i915_gem_context *ctx,
				 struct i915_gem_engines *engines)
{
	struct i915_gem_engines_iter it;
	struct intel_context *ce;

	INIT_LIST_HEAD(&engines->link);

	engines->ctx = i915_gem_context_get(ctx);

	for_each_gem_engine(ce, engines, it) {
587
		int err;
588 589

		/* serialises with execbuf */
590
		set_bit(CONTEXT_CLOSED_BIT, &ce->flags);
591 592 593
		if (!intel_context_pin_if_active(ce))
			continue;

594 595 596 597
		/* Wait until context is finally scheduled out and retired */
		err = i915_sw_fence_await_active(&engines->fence,
						 &ce->active,
						 I915_ACTIVE_AWAIT_BARRIER);
598
		intel_context_unpin(ce);
599
		if (err)
600 601 602 603 604 605 606 607 608 609
			goto kill;
	}

	spin_lock_irq(&ctx->stale.lock);
	if (!i915_gem_context_is_closed(ctx))
		list_add_tail(&engines->link, &ctx->stale.engines);
	spin_unlock_irq(&ctx->stale.lock);

kill:
	if (list_empty(&engines->link)) /* raced, already closed */
610
		kill_engines(engines, true);
611 612

	i915_sw_fence_commit(&engines->fence);
613 614
}

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
static void set_closed_name(struct i915_gem_context *ctx)
{
	char *s;

	/* Replace '[]' with '<>' to indicate closed in debug prints */

	s = strrchr(ctx->name, '[');
	if (!s)
		return;

	*s = '<';

	s = strchr(s + 1, ']');
	if (s)
		*s = '>';
}

632 633
static void context_close(struct i915_gem_context *ctx)
{
634
	struct i915_address_space *vm;
635

636 637 638
	/* Flush any concurrent set_engines() */
	mutex_lock(&ctx->engines_mutex);
	engines_idle_release(ctx, rcu_replace_pointer(ctx->engines, NULL, 1));
639
	i915_gem_context_set_closed(ctx);
640
	mutex_unlock(&ctx->engines_mutex);
641

642 643
	mutex_lock(&ctx->mutex);

644 645
	set_closed_name(ctx);

646 647 648 649
	vm = i915_gem_context_vm(ctx);
	if (vm)
		i915_vm_close(vm);

650 651 652
	if (ctx->syncobj)
		drm_syncobj_put(ctx->syncobj);

653
	ctx->file_priv = ERR_PTR(-EBADF);
654

655 656 657 658 659
	/*
	 * The LUT uses the VMA as a backpointer to unref the object,
	 * so we need to clear the LUT before we close all the VMA (inside
	 * the ppgtt).
	 */
660 661
	lut_close(ctx);

662 663 664 665
	spin_lock(&ctx->i915->gem.contexts.lock);
	list_del(&ctx->link);
	spin_unlock(&ctx->i915->gem.contexts.lock);

666
	mutex_unlock(&ctx->mutex);
667 668 669 670 671 672 673 674

	/*
	 * If the user has disabled hangchecking, we can not be sure that
	 * the batches will ever complete after the context is closed,
	 * keeping the context and all resources pinned forever. So in this
	 * case we opt to forcibly kill off all remaining requests on
	 * context close.
	 */
675
	kill_context(ctx);
676

677 678 679
	i915_gem_context_put(ctx);
}

680 681 682 683 684 685 686 687 688 689 690
static int __context_set_persistence(struct i915_gem_context *ctx, bool state)
{
	if (i915_gem_context_is_persistent(ctx) == state)
		return 0;

	if (state) {
		/*
		 * Only contexts that are short-lived [that will expire or be
		 * reset] are allowed to survive past termination. We require
		 * hangcheck to ensure that the persistent requests are healthy.
		 */
691
		if (!ctx->i915->params.enable_hangcheck)
692 693 694 695 696 697 698 699
			return -EINVAL;

		i915_gem_context_set_persistence(ctx);
	} else {
		/* To cancel a context we use "preempt-to-idle" */
		if (!(ctx->i915->caps.scheduler & I915_SCHEDULER_CAP_PREEMPTION))
			return -ENODEV;

700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
		/*
		 * If the cancel fails, we then need to reset, cleanly!
		 *
		 * If the per-engine reset fails, all hope is lost! We resort
		 * to a full GPU reset in that unlikely case, but realistically
		 * if the engine could not reset, the full reset does not fare
		 * much better. The damage has been done.
		 *
		 * However, if we cannot reset an engine by itself, we cannot
		 * cleanup a hanging persistent context without causing
		 * colateral damage, and we should not pretend we can by
		 * exposing the interface.
		 */
		if (!intel_has_reset_engine(&ctx->i915->gt))
			return -ENODEV;

716 717 718 719 720 721
		i915_gem_context_clear_persistence(ctx);
	}

	return 0;
}

722
static struct i915_gem_context *
723 724
__create_context(struct drm_i915_private *i915,
		 const struct i915_gem_proto_context *pc)
725
{
726
	struct i915_gem_context *ctx;
727
	struct i915_gem_engines *e;
728
	struct intel_sseu null_sseu = {};
729
	int err;
730
	int i;
731

732
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
733
	if (!ctx)
734
		return ERR_PTR(-ENOMEM);
735

736
	kref_init(&ctx->ref);
737
	ctx->i915 = i915;
738
	ctx->sched = pc->sched;
739
	mutex_init(&ctx->mutex);
740
	INIT_LIST_HEAD(&ctx->link);
741

742 743 744
	spin_lock_init(&ctx->stale.lock);
	INIT_LIST_HEAD(&ctx->stale.engines);

745
	mutex_init(&ctx->engines_mutex);
746
	e = default_engines(ctx, null_sseu);
747 748 749 750 751
	if (IS_ERR(e)) {
		err = PTR_ERR(e);
		goto err_free;
	}
	RCU_INIT_POINTER(ctx->engines, e);
752

753
	INIT_RADIX_TREE(&ctx->handles_vma, GFP_KERNEL);
754
	mutex_init(&ctx->lut_mutex);
755

756 757 758
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
759
	ctx->remap_slice = ALL_L3_SLICES(i915);
760

761
	ctx->user_flags = pc->user_flags;
762

763 764 765
	for (i = 0; i < ARRAY_SIZE(ctx->hang_timestamp); i++)
		ctx->hang_timestamp[i] = jiffies - CONTEXT_FAST_HANG_JIFFIES;

766
	return ctx;
767 768 769 770

err_free:
	kfree(ctx);
	return ERR_PTR(err);
771 772
}

773
static inline struct i915_gem_engines *
774 775
__context_engines_await(const struct i915_gem_context *ctx,
			bool *user_engines)
776 777 778 779 780 781 782 783
{
	struct i915_gem_engines *engines;

	rcu_read_lock();
	do {
		engines = rcu_dereference(ctx->engines);
		GEM_BUG_ON(!engines);

784 785 786 787
		if (user_engines)
			*user_engines = i915_gem_context_user_engines(ctx);

		/* successful await => strong mb */
788 789 790 791 792 793 794 795 796 797 798 799 800
		if (unlikely(!i915_sw_fence_await(&engines->fence)))
			continue;

		if (likely(engines == rcu_access_pointer(ctx->engines)))
			break;

		i915_sw_fence_complete(&engines->fence);
	} while (1);
	rcu_read_unlock();

	return engines;
}

801
static void
802
context_apply_all(struct i915_gem_context *ctx,
803
		  void (*fn)(struct intel_context *ce, void *data),
804 805 806
		  void *data)
{
	struct i915_gem_engines_iter it;
807
	struct i915_gem_engines *e;
808 809
	struct intel_context *ce;

810
	e = __context_engines_await(ctx, NULL);
811 812
	for_each_gem_engine(ce, e, it)
		fn(ce, data);
813
	i915_sw_fence_complete(&e->fence);
814 815
}

816
static void __apply_ppgtt(struct intel_context *ce, void *vm)
817 818 819 820 821
{
	i915_vm_put(ce->vm);
	ce->vm = i915_vm_get(vm);
}

822 823
static struct i915_address_space *
__set_ppgtt(struct i915_gem_context *ctx, struct i915_address_space *vm)
824
{
825
	struct i915_address_space *old;
826

827 828 829
	old = rcu_replace_pointer(ctx->vm,
				  i915_vm_open(vm),
				  lockdep_is_held(&ctx->mutex));
830 831
	GEM_BUG_ON(old && i915_vm_is_4lvl(vm) != i915_vm_is_4lvl(old));

832
	context_apply_all(ctx, __apply_ppgtt, vm);
833

834 835 836 837
	return old;
}

static void __assign_ppgtt(struct i915_gem_context *ctx,
838
			   struct i915_address_space *vm)
839
{
840
	if (vm == rcu_access_pointer(ctx->vm))
841 842
		return;

843 844
	vm = __set_ppgtt(ctx, vm);
	if (vm)
845
		i915_vm_close(vm);
846 847
}

848
static struct i915_gem_context *
849 850
i915_gem_create_context(struct drm_i915_private *i915,
			const struct i915_gem_proto_context *pc)
851
{
852
	struct i915_gem_context *ctx;
853
	int ret;
854

855
	ctx = __create_context(i915, pc);
856
	if (IS_ERR(ctx))
857
		return ctx;
858

859 860 861 862 863 864
	if (pc->vm) {
		/* __assign_ppgtt() requires this mutex to be held */
		mutex_lock(&ctx->mutex);
		__assign_ppgtt(ctx, pc->vm);
		mutex_unlock(&ctx->mutex);
	} else if (HAS_FULL_PPGTT(i915)) {
865
		struct i915_ppgtt *ppgtt;
866

867
		ppgtt = i915_ppgtt_create(&i915->gt);
868
		if (IS_ERR(ppgtt)) {
869 870
			drm_dbg(&i915->drm, "PPGTT setup failed (%ld)\n",
				PTR_ERR(ppgtt));
871
			context_close(ctx);
872
			return ERR_CAST(ppgtt);
873 874
		}

875
		/* __assign_ppgtt() requires this mutex to be held */
876
		mutex_lock(&ctx->mutex);
877
		__assign_ppgtt(ctx, &ppgtt->vm);
878 879
		mutex_unlock(&ctx->mutex);

880
		/* __assign_ppgtt() takes another reference for us */
881
		i915_vm_put(&ppgtt->vm);
882
	}
883

884
	if (pc->single_timeline) {
885 886 887 888
		ret = drm_syncobj_create(&ctx->syncobj,
					 DRM_SYNCOBJ_CREATE_SIGNALED,
					 NULL);
		if (ret) {
889
			context_close(ctx);
890
			return ERR_PTR(ret);
891 892 893
		}
	}

894 895
	trace_i915_context_create(ctx);

896
	return ctx;
897 898
}

899
static void init_contexts(struct i915_gem_contexts *gc)
900
{
901 902
	spin_lock_init(&gc->lock);
	INIT_LIST_HEAD(&gc->list);
903 904
}

905
void i915_gem_init__contexts(struct drm_i915_private *i915)
906
{
907
	init_contexts(&i915->gem.contexts);
908 909
}

910
static int gem_context_register(struct i915_gem_context *ctx,
911 912
				struct drm_i915_file_private *fpriv,
				u32 *id)
913
{
914
	struct drm_i915_private *i915 = ctx->i915;
915
	struct i915_address_space *vm;
916 917 918
	int ret;

	ctx->file_priv = fpriv;
919 920 921 922 923 924

	mutex_lock(&ctx->mutex);
	vm = i915_gem_context_vm(ctx);
	if (vm)
		WRITE_ONCE(vm->file, fpriv); /* XXX */
	mutex_unlock(&ctx->mutex);
925 926

	ctx->pid = get_task_pid(current, PIDTYPE_PID);
927 928
	snprintf(ctx->name, sizeof(ctx->name), "%s[%d]",
		 current->comm, pid_nr(ctx->pid));
929 930

	/* And finally expose ourselves to userspace via the idr */
931 932
	ret = xa_alloc(&fpriv->context_xa, id, ctx, xa_limit_32b, GFP_KERNEL);
	if (ret)
933 934 935 936 937 938 939
		goto err_pid;

	spin_lock(&i915->gem.contexts.lock);
	list_add_tail(&ctx->link, &i915->gem.contexts.list);
	spin_unlock(&i915->gem.contexts.lock);

	return 0;
940

941 942
err_pid:
	put_pid(fetch_and_zero(&ctx->pid));
943 944 945
	return ret;
}

946 947
int i915_gem_context_open(struct drm_i915_private *i915,
			  struct drm_file *file)
948 949
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
950
	struct i915_gem_proto_context *pc;
951
	struct i915_gem_context *ctx;
952
	int err;
953
	u32 id;
954

955
	xa_init_flags(&file_priv->context_xa, XA_FLAGS_ALLOC);
956

957 958
	/* 0 reserved for invalid/unassigned ppgtt */
	xa_init_flags(&file_priv->vm_xa, XA_FLAGS_ALLOC1);
959

960 961 962 963 964 965 966 967
	pc = proto_context_create(i915, 0);
	if (IS_ERR(pc)) {
		err = PTR_ERR(pc);
		goto err;
	}

	ctx = i915_gem_create_context(i915, pc);
	proto_context_close(pc);
968
	if (IS_ERR(ctx)) {
969 970
		err = PTR_ERR(ctx);
		goto err;
971 972
	}

973
	err = gem_context_register(ctx, file_priv, &id);
974
	if (err < 0)
975 976
		goto err_ctx;

977
	GEM_BUG_ON(id);
978
	return 0;
979 980 981

err_ctx:
	context_close(ctx);
982
err:
983
	xa_destroy(&file_priv->vm_xa);
984
	xa_destroy(&file_priv->context_xa);
985
	return err;
986 987
}

988
void i915_gem_context_close(struct drm_file *file)
989
{
990
	struct drm_i915_file_private *file_priv = file->driver_priv;
991
	struct i915_address_space *vm;
992 993
	struct i915_gem_context *ctx;
	unsigned long idx;
994

995 996 997
	xa_for_each(&file_priv->context_xa, idx, ctx)
		context_close(ctx);
	xa_destroy(&file_priv->context_xa);
998

999 1000 1001
	xa_for_each(&file_priv->vm_xa, idx, vm)
		i915_vm_put(vm);
	xa_destroy(&file_priv->vm_xa);
1002 1003 1004 1005 1006 1007 1008 1009
}

int i915_gem_vm_create_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file)
{
	struct drm_i915_private *i915 = to_i915(dev);
	struct drm_i915_gem_vm_control *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1010
	struct i915_ppgtt *ppgtt;
1011
	u32 id;
1012 1013 1014 1015 1016 1017 1018 1019
	int err;

	if (!HAS_FULL_PPGTT(i915))
		return -ENODEV;

	if (args->flags)
		return -EINVAL;

1020
	ppgtt = i915_ppgtt_create(&i915->gt);
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);

	ppgtt->vm.file = file_priv;

	if (args->extensions) {
		err = i915_user_extensions(u64_to_user_ptr(args->extensions),
					   NULL, 0,
					   ppgtt);
		if (err)
			goto err_put;
	}

1034 1035
	err = xa_alloc(&file_priv->vm_xa, &id, &ppgtt->vm,
		       xa_limit_32b, GFP_KERNEL);
1036 1037 1038
	if (err)
		goto err_put;

1039 1040
	GEM_BUG_ON(id == 0); /* reserved for invalid/unassigned ppgtt */
	args->vm_id = id;
1041 1042 1043
	return 0;

err_put:
1044
	i915_vm_put(&ppgtt->vm);
1045 1046 1047 1048 1049 1050 1051 1052
	return err;
}

int i915_gem_vm_destroy_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_vm_control *args = data;
1053
	struct i915_address_space *vm;
1054 1055 1056 1057 1058 1059 1060

	if (args->flags)
		return -EINVAL;

	if (args->extensions)
		return -EINVAL;

1061
	vm = xa_erase(&file_priv->vm_xa, args->vm_id);
1062
	if (!vm)
1063 1064
		return -ENOENT;

1065
	i915_vm_put(vm);
1066
	return 0;
1067 1068
}

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
struct context_barrier_task {
	struct i915_active base;
	void (*task)(void *data);
	void *data;
};

static void cb_retire(struct i915_active *base)
{
	struct context_barrier_task *cb = container_of(base, typeof(*cb), base);

	if (cb->task)
		cb->task(cb->data);

	i915_active_fini(&cb->base);
	kfree(cb);
}

1086
I915_SELFTEST_DECLARE(static intel_engine_mask_t context_barrier_inject_fault);
1087
static int context_barrier_task(struct i915_gem_context *ctx,
1088
				intel_engine_mask_t engines,
1089
				bool (*skip)(struct intel_context *ce, void *data),
1090
				int (*pin)(struct intel_context *ce, struct i915_gem_ww_ctx *ww, void *data),
1091
				int (*emit)(struct i915_request *rq, void *data),
1092 1093 1094 1095
				void (*task)(void *data),
				void *data)
{
	struct context_barrier_task *cb;
1096
	struct i915_gem_engines_iter it;
1097
	struct i915_gem_engines *e;
1098
	struct i915_gem_ww_ctx ww;
1099
	struct intel_context *ce;
1100 1101 1102 1103 1104 1105 1106 1107
	int err = 0;

	GEM_BUG_ON(!task);

	cb = kmalloc(sizeof(*cb), GFP_KERNEL);
	if (!cb)
		return -ENOMEM;

1108
	i915_active_init(&cb->base, NULL, cb_retire, 0);
1109 1110 1111 1112 1113
	err = i915_active_acquire(&cb->base);
	if (err) {
		kfree(cb);
		return err;
	}
1114

1115
	e = __context_engines_await(ctx, NULL);
1116 1117 1118 1119 1120 1121
	if (!e) {
		i915_active_release(&cb->base);
		return -ENOENT;
	}

	for_each_gem_engine(ce, e, it) {
1122 1123 1124
		struct i915_request *rq;

		if (I915_SELFTEST_ONLY(context_barrier_inject_fault &
1125
				       ce->engine->mask)) {
1126 1127 1128 1129
			err = -ENXIO;
			break;
		}

1130 1131 1132 1133
		if (!(ce->engine->mask & engines))
			continue;

		if (skip && skip(ce, data))
1134 1135
			continue;

1136 1137
		i915_gem_ww_ctx_init(&ww, true);
retry:
1138
		err = intel_context_pin_ww(ce, &ww);
1139 1140 1141 1142 1143 1144 1145 1146 1147
		if (err)
			goto err;

		if (pin)
			err = pin(ce, &ww, data);
		if (err)
			goto err_unpin;

		rq = i915_request_create(ce);
1148 1149
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
1150
			goto err_unpin;
1151 1152
		}

1153 1154 1155 1156
		err = 0;
		if (emit)
			err = emit(rq, data);
		if (err == 0)
1157
			err = i915_active_add_request(&cb->base, rq);
1158

1159
		i915_request_add(rq);
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
err_unpin:
		intel_context_unpin(ce);
err:
		if (err == -EDEADLK) {
			err = i915_gem_ww_ctx_backoff(&ww);
			if (!err)
				goto retry;
		}
		i915_gem_ww_ctx_fini(&ww);

1170 1171 1172
		if (err)
			break;
	}
1173
	i915_sw_fence_complete(&e->fence);
1174 1175 1176 1177 1178 1179 1180 1181 1182

	cb->task = err ? NULL : task; /* caller needs to unwind instead */
	cb->data = data;

	i915_active_release(&cb->base);

	return err;
}

1183 1184
static int get_ppgtt(struct drm_i915_file_private *file_priv,
		     struct i915_gem_context *ctx,
1185 1186
		     struct drm_i915_gem_context_param *args)
{
1187
	struct i915_address_space *vm;
1188 1189
	int err;
	u32 id;
1190

1191
	if (!rcu_access_pointer(ctx->vm))
1192 1193
		return -ENODEV;

1194
	rcu_read_lock();
1195
	vm = context_get_vm_rcu(ctx);
1196
	rcu_read_unlock();
1197 1198 1199 1200
	if (!vm)
		return -ENODEV;

	err = xa_alloc(&file_priv->vm_xa, &id, vm, xa_limit_32b, GFP_KERNEL);
1201
	if (err)
1202 1203
		goto err_put;

1204
	i915_vm_open(vm);
1205

1206 1207
	GEM_BUG_ON(id == 0); /* reserved for invalid/unassigned ppgtt */
	args->value = id;
1208 1209 1210
	args->size = 0;

err_put:
1211
	i915_vm_put(vm);
1212
	return err;
1213 1214 1215 1216
}

static void set_ppgtt_barrier(void *data)
{
1217
	struct i915_address_space *old = data;
1218

1219
	if (GRAPHICS_VER(old->i915) < 8)
1220
		gen6_ppgtt_unpin_all(i915_vm_to_ppgtt(old));
1221

1222
	i915_vm_close(old);
1223 1224
}

1225 1226 1227 1228 1229 1230
static int pin_ppgtt_update(struct intel_context *ce, struct i915_gem_ww_ctx *ww, void *data)
{
	struct i915_address_space *vm = ce->vm;

	if (!HAS_LOGICAL_RING_CONTEXTS(vm->i915))
		/* ppGTT is not part of the legacy context image */
1231
		return gen6_ppgtt_pin(i915_vm_to_ppgtt(vm), ww);
1232 1233 1234 1235

	return 0;
}

1236 1237
static int emit_ppgtt_update(struct i915_request *rq, void *data)
{
1238
	struct i915_address_space *vm = rq->context->vm;
1239
	struct intel_engine_cs *engine = rq->engine;
1240
	u32 base = engine->mmio_base;
1241 1242 1243
	u32 *cs;
	int i;

1244
	if (i915_vm_is_4lvl(vm)) {
1245
		struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1246
		const dma_addr_t pd_daddr = px_dma(ppgtt->pd);
1247 1248 1249 1250 1251 1252 1253

		cs = intel_ring_begin(rq, 6);
		if (IS_ERR(cs))
			return PTR_ERR(cs);

		*cs++ = MI_LOAD_REGISTER_IMM(2);

1254
		*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, 0));
1255
		*cs++ = upper_32_bits(pd_daddr);
1256
		*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, 0));
1257 1258 1259 1260 1261
		*cs++ = lower_32_bits(pd_daddr);

		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);
	} else if (HAS_LOGICAL_RING_CONTEXTS(engine->i915)) {
1262
		struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1263 1264 1265 1266 1267 1268
		int err;

		/* Magic required to prevent forcewake errors! */
		err = engine->emit_flush(rq, EMIT_INVALIDATE);
		if (err)
			return err;
1269

1270 1271 1272 1273
		cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
		if (IS_ERR(cs))
			return PTR_ERR(cs);

1274
		*cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1275 1276 1277
		for (i = GEN8_3LVL_PDPES; i--; ) {
			const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

1278
			*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, i));
1279
			*cs++ = upper_32_bits(pd_daddr);
1280
			*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, i));
1281 1282 1283 1284 1285 1286 1287 1288 1289
			*cs++ = lower_32_bits(pd_daddr);
		}
		*cs++ = MI_NOOP;
		intel_ring_advance(rq, cs);
	}

	return 0;
}

1290 1291 1292
static bool skip_ppgtt_update(struct intel_context *ce, void *data)
{
	if (HAS_LOGICAL_RING_CONTEXTS(ce->engine->i915))
1293 1294 1295
		return !ce->state;
	else
		return !atomic_read(&ce->pin_count);
1296 1297
}

1298 1299
static int set_ppgtt(struct drm_i915_file_private *file_priv,
		     struct i915_gem_context *ctx,
1300 1301
		     struct drm_i915_gem_context_param *args)
{
1302
	struct i915_address_space *vm, *old;
1303 1304 1305 1306 1307
	int err;

	if (args->size)
		return -EINVAL;

1308
	if (!rcu_access_pointer(ctx->vm))
1309 1310 1311 1312 1313
		return -ENODEV;

	if (upper_32_bits(args->value))
		return -ENOENT;

1314
	vm = i915_gem_vm_lookup(file_priv, args->value);
1315
	if (!vm)
1316 1317
		return -ENOENT;

1318
	err = mutex_lock_interruptible(&ctx->mutex);
1319 1320 1321
	if (err)
		goto out;

1322 1323
	if (i915_gem_context_is_closed(ctx)) {
		err = -ENOENT;
1324
		goto unlock;
1325 1326 1327
	}

	if (vm == rcu_access_pointer(ctx->vm))
1328 1329
		goto unlock;

1330 1331
	old = __set_ppgtt(ctx, vm);

1332 1333 1334 1335 1336 1337 1338 1339 1340
	/* Teardown the existing obj:vma cache, it will have to be rebuilt. */
	lut_close(ctx);

	/*
	 * We need to flush any requests using the current ppgtt before
	 * we release it as the requests do not hold a reference themselves,
	 * only indirectly through the context.
	 */
	err = context_barrier_task(ctx, ALL_ENGINES,
1341
				   skip_ppgtt_update,
1342
				   pin_ppgtt_update,
1343 1344 1345 1346
				   emit_ppgtt_update,
				   set_ppgtt_barrier,
				   old);
	if (err) {
1347 1348
		i915_vm_close(__set_ppgtt(ctx, old));
		i915_vm_close(old);
1349
		lut_close(ctx); /* force a rebuild of the old obj:vma cache */
1350 1351 1352
	}

unlock:
1353
	mutex_unlock(&ctx->mutex);
1354
out:
1355
	i915_vm_put(vm);
1356 1357 1358
	return err;
}

1359
int
1360
i915_gem_user_to_context_sseu(struct intel_gt *gt,
1361 1362
			      const struct drm_i915_gem_context_param_sseu *user,
			      struct intel_sseu *context)
1363
{
1364 1365
	const struct sseu_dev_info *device = &gt->info.sseu;
	struct drm_i915_private *i915 = gt->i915;
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403

	/* No zeros in any field. */
	if (!user->slice_mask || !user->subslice_mask ||
	    !user->min_eus_per_subslice || !user->max_eus_per_subslice)
		return -EINVAL;

	/* Max > min. */
	if (user->max_eus_per_subslice < user->min_eus_per_subslice)
		return -EINVAL;

	/*
	 * Some future proofing on the types since the uAPI is wider than the
	 * current internal implementation.
	 */
	if (overflows_type(user->slice_mask, context->slice_mask) ||
	    overflows_type(user->subslice_mask, context->subslice_mask) ||
	    overflows_type(user->min_eus_per_subslice,
			   context->min_eus_per_subslice) ||
	    overflows_type(user->max_eus_per_subslice,
			   context->max_eus_per_subslice))
		return -EINVAL;

	/* Check validity against hardware. */
	if (user->slice_mask & ~device->slice_mask)
		return -EINVAL;

	if (user->subslice_mask & ~device->subslice_mask[0])
		return -EINVAL;

	if (user->max_eus_per_subslice > device->max_eus_per_subslice)
		return -EINVAL;

	context->slice_mask = user->slice_mask;
	context->subslice_mask = user->subslice_mask;
	context->min_eus_per_subslice = user->min_eus_per_subslice;
	context->max_eus_per_subslice = user->max_eus_per_subslice;

	/* Part specific restrictions. */
1404
	if (GRAPHICS_VER(i915) == 11) {
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
		unsigned int hw_s = hweight8(device->slice_mask);
		unsigned int hw_ss_per_s = hweight8(device->subslice_mask[0]);
		unsigned int req_s = hweight8(context->slice_mask);
		unsigned int req_ss = hweight8(context->subslice_mask);

		/*
		 * Only full subslice enablement is possible if more than one
		 * slice is turned on.
		 */
		if (req_s > 1 && req_ss != hw_ss_per_s)
			return -EINVAL;

		/*
		 * If more than four (SScount bitfield limit) subslices are
		 * requested then the number has to be even.
		 */
		if (req_ss > 4 && (req_ss & 1))
			return -EINVAL;

		/*
		 * If only one slice is enabled and subslice count is below the
		 * device full enablement, it must be at most half of the all
		 * available subslices.
		 */
		if (req_s == 1 && req_ss < hw_ss_per_s &&
		    req_ss > (hw_ss_per_s / 2))
			return -EINVAL;

		/* ABI restriction - VME use case only. */

		/* All slices or one slice only. */
		if (req_s != 1 && req_s != hw_s)
			return -EINVAL;

		/*
		 * Half subslices or full enablement only when one slice is
		 * enabled.
		 */
		if (req_s == 1 &&
		    (req_ss != hw_ss_per_s && req_ss != (hw_ss_per_s / 2)))
			return -EINVAL;

		/* No EU configuration changes. */
		if ((user->min_eus_per_subslice !=
		     device->max_eus_per_subslice) ||
		    (user->max_eus_per_subslice !=
		     device->max_eus_per_subslice))
			return -EINVAL;
	}

	return 0;
}

static int set_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_private *i915 = ctx->i915;
	struct drm_i915_gem_context_param_sseu user_sseu;
1463
	struct intel_context *ce;
1464
	struct intel_sseu sseu;
1465
	unsigned long lookup;
1466 1467 1468 1469 1470
	int ret;

	if (args->size < sizeof(user_sseu))
		return -EINVAL;

1471
	if (GRAPHICS_VER(i915) != 11)
1472 1473 1474 1475 1476 1477
		return -ENODEV;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

1478
	if (user_sseu.rsvd)
1479 1480
		return -EINVAL;

1481 1482 1483 1484 1485 1486 1487 1488
	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	lookup = 0;
	if (user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX)
		lookup |= LOOKUP_USER_INDEX;

	ce = lookup_user_engine(ctx, lookup, &user_sseu.engine);
1489 1490
	if (IS_ERR(ce))
		return PTR_ERR(ce);
1491 1492

	/* Only render engine supports RPCS configuration. */
1493 1494 1495 1496
	if (ce->engine->class != RENDER_CLASS) {
		ret = -ENODEV;
		goto out_ce;
	}
1497

1498
	ret = i915_gem_user_to_context_sseu(ce->engine->gt, &user_sseu, &sseu);
1499
	if (ret)
1500
		goto out_ce;
1501

1502
	ret = intel_context_reconfigure_sseu(ce, sseu);
1503
	if (ret)
1504
		goto out_ce;
1505 1506 1507

	args->size = sizeof(user_sseu);

1508 1509 1510
out_ce:
	intel_context_put(ce);
	return ret;
1511 1512
}

1513 1514 1515 1516 1517
struct set_engines {
	struct i915_gem_context *ctx;
	struct i915_gem_engines *engines;
};

1518 1519 1520 1521 1522 1523
static int
set_engines__load_balance(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_load_balance __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_engines *set = data;
1524
	struct drm_i915_private *i915 = set->ctx->i915;
1525 1526 1527
	struct intel_engine_cs *stack[16];
	struct intel_engine_cs **siblings;
	struct intel_context *ce;
1528
	struct intel_sseu null_sseu = {};
1529 1530 1531 1532
	u16 num_siblings, idx;
	unsigned int n;
	int err;

1533
	if (!HAS_EXECLISTS(i915))
1534 1535
		return -ENODEV;

1536
	if (intel_uc_uses_guc_submission(&i915->gt.uc))
1537 1538 1539 1540 1541 1542
		return -ENODEV; /* not implement yet */

	if (get_user(idx, &ext->engine_index))
		return -EFAULT;

	if (idx >= set->engines->num_engines) {
1543 1544
		drm_dbg(&i915->drm, "Invalid placement value, %d >= %d\n",
			idx, set->engines->num_engines);
1545 1546 1547 1548 1549
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->engines->num_engines);
	if (set->engines->engines[idx]) {
1550 1551
		drm_dbg(&i915->drm,
			"Invalid placement[%d], already occupied\n", idx);
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
		return -EEXIST;
	}

	if (get_user(num_siblings, &ext->num_siblings))
		return -EFAULT;

	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	err = check_user_mbz(&ext->mbz64);
	if (err)
		return err;

	siblings = stack;
	if (num_siblings > ARRAY_SIZE(stack)) {
		siblings = kmalloc_array(num_siblings,
					 sizeof(*siblings),
					 GFP_KERNEL);
		if (!siblings)
			return -ENOMEM;
	}

	for (n = 0; n < num_siblings; n++) {
		struct i915_engine_class_instance ci;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci))) {
			err = -EFAULT;
			goto out_siblings;
		}

1583
		siblings[n] = intel_engine_lookup_user(i915,
1584 1585 1586
						       ci.engine_class,
						       ci.engine_instance);
		if (!siblings[n]) {
1587 1588 1589
			drm_dbg(&i915->drm,
				"Invalid sibling[%d]: { class:%d, inst:%d }\n",
				n, ci.engine_class, ci.engine_instance);
1590 1591 1592 1593 1594
			err = -EINVAL;
			goto out_siblings;
		}
	}

1595
	ce = intel_execlists_create_virtual(siblings, n);
1596 1597 1598 1599 1600
	if (IS_ERR(ce)) {
		err = PTR_ERR(ce);
		goto out_siblings;
	}

1601
	intel_context_set_gem(ce, set->ctx, null_sseu);
1602

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
	if (cmpxchg(&set->engines->engines[idx], NULL, ce)) {
		intel_context_put(ce);
		err = -EEXIST;
		goto out_siblings;
	}

out_siblings:
	if (siblings != stack)
		kfree(siblings);

	return err;
}

1616 1617 1618 1619 1620 1621
static int
set_engines__bond(struct i915_user_extension __user *base, void *data)
{
	struct i915_context_engines_bond __user *ext =
		container_of_user(base, typeof(*ext), base);
	const struct set_engines *set = data;
1622
	struct drm_i915_private *i915 = set->ctx->i915;
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	struct i915_engine_class_instance ci;
	struct intel_engine_cs *virtual;
	struct intel_engine_cs *master;
	u16 idx, num_bonds;
	int err, n;

	if (get_user(idx, &ext->virtual_index))
		return -EFAULT;

	if (idx >= set->engines->num_engines) {
1633 1634 1635
		drm_dbg(&i915->drm,
			"Invalid index for virtual engine: %d >= %d\n",
			idx, set->engines->num_engines);
1636 1637 1638 1639 1640
		return -EINVAL;
	}

	idx = array_index_nospec(idx, set->engines->num_engines);
	if (!set->engines->engines[idx]) {
1641
		drm_dbg(&i915->drm, "Invalid engine at %d\n", idx);
1642 1643 1644 1645
		return -EINVAL;
	}
	virtual = set->engines->engines[idx]->engine;

1646 1647 1648 1649 1650 1651
	if (intel_engine_is_virtual(virtual)) {
		drm_dbg(&i915->drm,
			"Bonding with virtual engines not allowed\n");
		return -EINVAL;
	}

1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	err = check_user_mbz(&ext->flags);
	if (err)
		return err;

	for (n = 0; n < ARRAY_SIZE(ext->mbz64); n++) {
		err = check_user_mbz(&ext->mbz64[n]);
		if (err)
			return err;
	}

	if (copy_from_user(&ci, &ext->master, sizeof(ci)))
		return -EFAULT;

1665
	master = intel_engine_lookup_user(i915,
1666 1667
					  ci.engine_class, ci.engine_instance);
	if (!master) {
1668 1669 1670
		drm_dbg(&i915->drm,
			"Unrecognised master engine: { class:%u, instance:%u }\n",
			ci.engine_class, ci.engine_instance);
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
		return -EINVAL;
	}

	if (get_user(num_bonds, &ext->num_bonds))
		return -EFAULT;

	for (n = 0; n < num_bonds; n++) {
		struct intel_engine_cs *bond;

		if (copy_from_user(&ci, &ext->engines[n], sizeof(ci)))
			return -EFAULT;

1683
		bond = intel_engine_lookup_user(i915,
1684 1685 1686
						ci.engine_class,
						ci.engine_instance);
		if (!bond) {
1687 1688 1689
			drm_dbg(&i915->drm,
				"Unrecognised engine[%d] for bonding: { class:%d, instance: %d }\n",
				n, ci.engine_class, ci.engine_instance);
1690 1691 1692 1693 1694 1695 1696
			return -EINVAL;
		}
	}

	return 0;
}

1697
static const i915_user_extension_fn set_engines__extensions[] = {
1698
	[I915_CONTEXT_ENGINES_EXT_LOAD_BALANCE] = set_engines__load_balance,
1699
	[I915_CONTEXT_ENGINES_EXT_BOND] = set_engines__bond,
1700 1701 1702 1703 1704 1705
};

static int
set_engines(struct i915_gem_context *ctx,
	    const struct drm_i915_gem_context_param *args)
{
1706
	struct drm_i915_private *i915 = ctx->i915;
1707 1708
	struct i915_context_param_engines __user *user =
		u64_to_user_ptr(args->value);
1709
	struct intel_sseu null_sseu = {};
1710 1711 1712 1713 1714 1715 1716 1717 1718
	struct set_engines set = { .ctx = ctx };
	unsigned int num_engines, n;
	u64 extensions;
	int err;

	if (!args->size) { /* switch back to legacy user_ring_map */
		if (!i915_gem_context_user_engines(ctx))
			return 0;

1719
		set.engines = default_engines(ctx, null_sseu);
1720 1721 1722 1723 1724 1725 1726
		if (IS_ERR(set.engines))
			return PTR_ERR(set.engines);

		goto replace;
	}

	if (args->size < sizeof(*user) ||
1727
	    !IS_ALIGNED(args->size -  sizeof(*user), sizeof(*user->engines))) {
1728 1729
		drm_dbg(&i915->drm, "Invalid size for engine array: %d\n",
			args->size);
1730 1731 1732 1733
		return -EINVAL;
	}

	num_engines = (args->size - sizeof(*user)) / sizeof(*user->engines);
1734 1735 1736 1737
	/* RING_MASK has no shift so we can use it directly here */
	if (num_engines > I915_EXEC_RING_MASK + 1)
		return -EINVAL;

1738
	set.engines = alloc_engines(num_engines);
1739 1740 1741 1742 1743 1744
	if (!set.engines)
		return -ENOMEM;

	for (n = 0; n < num_engines; n++) {
		struct i915_engine_class_instance ci;
		struct intel_engine_cs *engine;
1745
		struct intel_context *ce;
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761

		if (copy_from_user(&ci, &user->engines[n], sizeof(ci))) {
			__free_engines(set.engines, n);
			return -EFAULT;
		}

		if (ci.engine_class == (u16)I915_ENGINE_CLASS_INVALID &&
		    ci.engine_instance == (u16)I915_ENGINE_CLASS_INVALID_NONE) {
			set.engines->engines[n] = NULL;
			continue;
		}

		engine = intel_engine_lookup_user(ctx->i915,
						  ci.engine_class,
						  ci.engine_instance);
		if (!engine) {
1762 1763 1764
			drm_dbg(&i915->drm,
				"Invalid engine[%d]: { class:%d, instance:%d }\n",
				n, ci.engine_class, ci.engine_instance);
1765 1766 1767 1768
			__free_engines(set.engines, n);
			return -ENOENT;
		}

1769
		ce = intel_context_create(engine);
1770
		if (IS_ERR(ce)) {
1771
			__free_engines(set.engines, n);
1772
			return PTR_ERR(ce);
1773
		}
1774

1775
		intel_context_set_gem(ce, ctx, null_sseu);
1776

1777
		set.engines->engines[n] = ce;
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
	}
	set.engines->num_engines = num_engines;

	err = -EFAULT;
	if (!get_user(extensions, &user->extensions))
		err = i915_user_extensions(u64_to_user_ptr(extensions),
					   set_engines__extensions,
					   ARRAY_SIZE(set_engines__extensions),
					   &set);
	if (err) {
		free_engines(set.engines);
		return err;
	}

replace:
	mutex_lock(&ctx->engines_mutex);
1794 1795 1796 1797 1798
	if (i915_gem_context_is_closed(ctx)) {
		mutex_unlock(&ctx->engines_mutex);
		free_engines(set.engines);
		return -ENOENT;
	}
1799 1800 1801 1802
	if (args->size)
		i915_gem_context_set_user_engines(ctx);
	else
		i915_gem_context_clear_user_engines(ctx);
1803
	set.engines = rcu_replace_pointer(ctx->engines, set.engines, 1);
1804 1805
	mutex_unlock(&ctx->engines_mutex);

1806
	/* Keep track of old engine sets for kill_context() */
1807
	engines_idle_release(ctx, set.engines);
1808 1809 1810 1811

	return 0;
}

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
static int
set_persistence(struct i915_gem_context *ctx,
		const struct drm_i915_gem_context_param *args)
{
	if (args->size)
		return -EINVAL;

	return __context_set_persistence(ctx, args->value);
}

1822
static void __apply_priority(struct intel_context *ce, void *arg)
1823 1824 1825
{
	struct i915_gem_context *ctx = arg;

1826
	if (!intel_engine_has_timeslices(ce->engine))
1827
		return;
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837

	if (ctx->sched.priority >= I915_PRIORITY_NORMAL)
		intel_context_set_use_semaphores(ce);
	else
		intel_context_clear_use_semaphores(ce);
}

static int set_priority(struct i915_gem_context *ctx,
			const struct drm_i915_gem_context_param *args)
{
1838
	int err;
1839

1840 1841 1842
	err = validate_priority(ctx->i915, args);
	if (err)
		return err;
1843

1844
	ctx->sched.priority = args->value;
1845 1846 1847 1848 1849
	context_apply_all(ctx, __apply_priority, ctx);

	return 0;
}

1850 1851
static int ctx_setparam(struct drm_i915_file_private *fpriv,
			struct i915_gem_context *ctx,
1852
			struct drm_i915_gem_context_param *args)
1853
{
1854
	int ret = 0;
1855 1856

	switch (args->param) {
1857
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1858
		if (args->size)
1859
			ret = -EINVAL;
1860 1861 1862 1863
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1864
		break;
1865

1866 1867 1868 1869 1870
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1871 1872
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1873
		else
1874
			i915_gem_context_clear_bannable(ctx);
1875
		break;
1876

1877 1878 1879 1880 1881 1882 1883 1884 1885
	case I915_CONTEXT_PARAM_RECOVERABLE:
		if (args->size)
			ret = -EINVAL;
		else if (args->value)
			i915_gem_context_set_recoverable(ctx);
		else
			i915_gem_context_clear_recoverable(ctx);
		break;

1886
	case I915_CONTEXT_PARAM_PRIORITY:
1887
		ret = set_priority(ctx, args);
1888
		break;
1889

1890 1891 1892
	case I915_CONTEXT_PARAM_SSEU:
		ret = set_sseu(ctx, args);
		break;
1893 1894

	case I915_CONTEXT_PARAM_VM:
1895
		ret = set_ppgtt(fpriv, ctx, args);
1896 1897
		break;

1898 1899 1900 1901
	case I915_CONTEXT_PARAM_ENGINES:
		ret = set_engines(ctx, args);
		break;

1902 1903 1904 1905
	case I915_CONTEXT_PARAM_PERSISTENCE:
		ret = set_persistence(ctx, args);
		break;

1906
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
1907
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1908
	case I915_CONTEXT_PARAM_RINGSIZE:
1909 1910 1911 1912 1913
	default:
		ret = -EINVAL;
		break;
	}

1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
	return ret;
}

struct create_ext {
	struct i915_gem_context *ctx;
	struct drm_i915_file_private *fpriv;
};

static int create_setparam(struct i915_user_extension __user *ext, void *data)
{
	struct drm_i915_gem_context_create_ext_setparam local;
	const struct create_ext *arg = data;

	if (copy_from_user(&local, ext, sizeof(local)))
		return -EFAULT;

	if (local.param.ctx_id)
		return -EINVAL;

1933
	return ctx_setparam(arg->fpriv, arg->ctx, &local.param);
1934 1935
}

1936
static int invalid_ext(struct i915_user_extension __user *ext, void *data)
1937
{
1938
	return -EINVAL;
1939 1940
}

1941 1942
static const i915_user_extension_fn create_extensions[] = {
	[I915_CONTEXT_CREATE_EXT_SETPARAM] = create_setparam,
1943
	[I915_CONTEXT_CREATE_EXT_CLONE] = invalid_ext,
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
};

static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return atomic_read(&file_priv->ban_score) >= I915_CLIENT_SCORE_BANNED;
}

int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_private *i915 = to_i915(dev);
	struct drm_i915_gem_context_create_ext *args = data;
1956
	struct i915_gem_proto_context *pc;
1957 1958
	struct create_ext ext_data;
	int ret;
1959
	u32 id;
1960 1961 1962 1963 1964 1965 1966

	if (!DRIVER_CAPS(i915)->has_logical_contexts)
		return -ENODEV;

	if (args->flags & I915_CONTEXT_CREATE_FLAGS_UNKNOWN)
		return -EINVAL;

1967
	ret = intel_gt_terminally_wedged(&i915->gt);
1968 1969 1970 1971 1972
	if (ret)
		return ret;

	ext_data.fpriv = file->driver_priv;
	if (client_is_banned(ext_data.fpriv)) {
1973 1974 1975
		drm_dbg(&i915->drm,
			"client %s[%d] banned from creating ctx\n",
			current->comm, task_pid_nr(current));
1976 1977 1978
		return -EIO;
	}

1979 1980 1981 1982 1983 1984
	pc = proto_context_create(i915, args->flags);
	if (IS_ERR(pc))
		return PTR_ERR(pc);

	ext_data.ctx = i915_gem_create_context(i915, pc);
	proto_context_close(pc);
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
	if (IS_ERR(ext_data.ctx))
		return PTR_ERR(ext_data.ctx);

	if (args->flags & I915_CONTEXT_CREATE_FLAGS_USE_EXTENSIONS) {
		ret = i915_user_extensions(u64_to_user_ptr(args->extensions),
					   create_extensions,
					   ARRAY_SIZE(create_extensions),
					   &ext_data);
		if (ret)
			goto err_ctx;
	}

1997
	ret = gem_context_register(ext_data.ctx, ext_data.fpriv, &id);
1998 1999 2000
	if (ret < 0)
		goto err_ctx;

2001
	args->ctx_id = id;
2002
	drm_dbg(&i915->drm, "HW context %d created\n", args->ctx_id);
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023

	return 0;

err_ctx:
	context_close(ext_data.ctx);
	return ret;
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct i915_gem_context *ctx;

	if (args->pad != 0)
		return -EINVAL;

	if (!args->ctx_id)
		return -ENOENT;

2024
	ctx = xa_erase(&file_priv->context_xa, args->ctx_id);
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
	if (!ctx)
		return -ENOENT;

	context_close(ctx);
	return 0;
}

static int get_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_gem_context_param_sseu user_sseu;
	struct intel_context *ce;
2037
	unsigned long lookup;
2038
	int err;
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048

	if (args->size == 0)
		goto out;
	else if (args->size < sizeof(user_sseu))
		return -EINVAL;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

2049
	if (user_sseu.rsvd)
2050 2051
		return -EINVAL;

2052 2053 2054 2055 2056 2057 2058 2059
	if (user_sseu.flags & ~(I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX))
		return -EINVAL;

	lookup = 0;
	if (user_sseu.flags & I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX)
		lookup |= LOOKUP_USER_INDEX;

	ce = lookup_user_engine(ctx, lookup, &user_sseu.engine);
2060 2061 2062
	if (IS_ERR(ce))
		return PTR_ERR(ce);

2063 2064 2065 2066 2067 2068
	err = intel_context_lock_pinned(ce); /* serialises with set_sseu */
	if (err) {
		intel_context_put(ce);
		return err;
	}

2069 2070 2071 2072 2073
	user_sseu.slice_mask = ce->sseu.slice_mask;
	user_sseu.subslice_mask = ce->sseu.subslice_mask;
	user_sseu.min_eus_per_subslice = ce->sseu.min_eus_per_subslice;
	user_sseu.max_eus_per_subslice = ce->sseu.max_eus_per_subslice;

2074 2075
	intel_context_unlock_pinned(ce);
	intel_context_put(ce);
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101

	if (copy_to_user(u64_to_user_ptr(args->value), &user_sseu,
			 sizeof(user_sseu)))
		return -EFAULT;

out:
	args->size = sizeof(user_sseu);

	return 0;
}

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct i915_gem_context *ctx;
	int ret = 0;

	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
	if (!ctx)
		return -ENOENT;

	switch (args->param) {
	case I915_CONTEXT_PARAM_GTT_SIZE:
		args->size = 0;
2102 2103 2104
		rcu_read_lock();
		if (rcu_access_pointer(ctx->vm))
			args->value = rcu_dereference(ctx->vm)->total;
2105 2106
		else
			args->value = to_i915(dev)->ggtt.vm.total;
2107
		rcu_read_unlock();
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
		break;

	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->size = 0;
		args->value = i915_gem_context_no_error_capture(ctx);
		break;

	case I915_CONTEXT_PARAM_BANNABLE:
		args->size = 0;
		args->value = i915_gem_context_is_bannable(ctx);
		break;

	case I915_CONTEXT_PARAM_RECOVERABLE:
		args->size = 0;
		args->value = i915_gem_context_is_recoverable(ctx);
		break;

	case I915_CONTEXT_PARAM_PRIORITY:
		args->size = 0;
2127
		args->value = ctx->sched.priority;
2128 2129 2130 2131 2132 2133 2134
		break;

	case I915_CONTEXT_PARAM_SSEU:
		ret = get_sseu(ctx, args);
		break;

	case I915_CONTEXT_PARAM_VM:
2135
		ret = get_ppgtt(file_priv, ctx, args);
2136 2137
		break;

2138 2139 2140 2141 2142
	case I915_CONTEXT_PARAM_PERSISTENCE:
		args->size = 0;
		args->value = i915_gem_context_is_persistent(ctx);
		break;

2143
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
2144
	case I915_CONTEXT_PARAM_BAN_PERIOD:
2145
	case I915_CONTEXT_PARAM_ENGINES:
2146
	case I915_CONTEXT_PARAM_RINGSIZE:
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	default:
		ret = -EINVAL;
		break;
	}

	i915_gem_context_put(ctx);
	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct i915_gem_context *ctx;
	int ret;

	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
	if (!ctx)
		return -ENOENT;

2168
	ret = ctx_setparam(file_priv, ctx, args);
2169

2170
	i915_gem_context_put(ctx);
2171 2172
	return ret;
}
2173 2174 2175 2176

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
2177
	struct drm_i915_private *i915 = to_i915(dev);
2178
	struct drm_i915_reset_stats *args = data;
2179
	struct i915_gem_context *ctx;
2180 2181 2182 2183

	if (args->flags || args->pad)
		return -EINVAL;

2184
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
2185
	if (!ctx)
2186
		return -ENOENT;
2187

2188 2189 2190 2191 2192 2193
	/*
	 * We opt for unserialised reads here. This may result in tearing
	 * in the extremely unlikely event of a GPU hang on this context
	 * as we are querying them. If we need that extra layer of protection,
	 * we should wrap the hangstats with a seqlock.
	 */
2194 2195

	if (capable(CAP_SYS_ADMIN))
2196
		args->reset_count = i915_reset_count(&i915->gpu_error);
2197 2198 2199
	else
		args->reset_count = 0;

2200 2201
	args->batch_active = atomic_read(&ctx->guilty_count);
	args->batch_pending = atomic_read(&ctx->active_count);
2202

2203 2204
	i915_gem_context_put(ctx);
	return 0;
2205
}
2206

2207 2208 2209 2210 2211 2212 2213
/* GEM context-engines iterator: for_each_gem_engine() */
struct intel_context *
i915_gem_engines_iter_next(struct i915_gem_engines_iter *it)
{
	const struct i915_gem_engines *e = it->engines;
	struct intel_context *ctx;

2214 2215 2216
	if (unlikely(!e))
		return NULL;

2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
	do {
		if (it->idx >= e->num_engines)
			return NULL;

		ctx = e->engines[it->idx++];
	} while (!ctx);

	return ctx;
}

2227 2228
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_context.c"
2229
#include "selftests/i915_gem_context.c"
2230
#endif
2231

2232
static void i915_global_gem_context_shrink(void)
2233
{
2234
	kmem_cache_shrink(global.slab_luts);
2235 2236
}

2237
static void i915_global_gem_context_exit(void)
2238
{
2239
	kmem_cache_destroy(global.slab_luts);
2240 2241
}

2242 2243 2244
static struct i915_global_gem_context global = { {
	.shrink = i915_global_gem_context_shrink,
	.exit = i915_global_gem_context_exit,
2245 2246
} };

2247
int __init i915_global_gem_context_init(void)
2248
{
2249 2250 2251 2252 2253 2254
	global.slab_luts = KMEM_CACHE(i915_lut_handle, 0);
	if (!global.slab_luts)
		return -ENOMEM;

	i915_global_register(&global.base);
	return 0;
2255
}