svm.c 125.1 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/objtool.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
A
Avi Kivity 已提交
28

29
#include <asm/apic.h>
30
#include <asm/perf_event.h>
31
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
32
#include <asm/desc.h>
33
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
34
#include <asm/kvm_para.h>
35
#include <asm/irq_remapping.h>
36
#include <asm/spec-ctrl.h>
37
#include <asm/cpu_device_id.h>
38
#include <asm/traps.h>
A
Avi Kivity 已提交
39

40
#include <asm/virtext.h>
41
#include "trace.h"
42

43
#include "svm.h"
44
#include "svm_ops.h"
45

46 47 48
#include "kvm_onhyperv.h"
#include "svm_onhyperv.h"

49 50
#define __ex(x) __kvm_handle_fault_on_reboot(x)

A
Avi Kivity 已提交
51 52 53
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

54
#ifdef MODULE
55
static const struct x86_cpu_id svm_cpu_id[] = {
56
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
57 58 59
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
60
#endif
61

A
Avi Kivity 已提交
62 63 64
#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

65 66
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
67 68 69 70
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
71
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
72

73 74
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

75
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
76 77
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
78

79 80
static bool erratum_383_found __read_mostly;

81
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
82

83 84 85 86 87 88
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

89 90 91
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

92
static const struct svm_direct_access_msrs {
93
	u32 index;   /* Index of the MSR */
94
	bool always; /* True if intercept is initially cleared */
95
} direct_access_msrs[MAX_DIRECT_ACCESS_MSRS] = {
B
Brian Gerst 已提交
96
	{ .index = MSR_STAR,				.always = true  },
97
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
98 99
	{ .index = MSR_IA32_SYSENTER_EIP,		.always = false },
	{ .index = MSR_IA32_SYSENTER_ESP,		.always = false },
100 101 102 103 104 105 106 107
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
108
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
109
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
110 111 112 113
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
114 115 116
	{ .index = MSR_EFER,				.always = false },
	{ .index = MSR_IA32_CR_PAT,			.always = false },
	{ .index = MSR_AMD64_SEV_ES_GHCB,		.always = true  },
117
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
118 119
};

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

168 169 170 171 172 173
/*
 * Use nested page tables by default.  Note, NPT may get forced off by
 * svm_hardware_setup() if it's unsupported by hardware or the host kernel.
 */
bool npt_enabled = true;
module_param_named(npt, npt_enabled, bool, 0444);
174

175 176
/* allow nested virtualization in KVM/SVM */
static int nested = true;
177 178
module_param(nested, int, S_IRUGO);

179 180 181 182
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

183 184 185 186
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

187 188 189
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
190

191 192 193 194 195 196 197
/*
 * enable / disable AVIC.  Because the defaults differ for APICv
 * support between VMX and SVM we cannot use module_param_named.
 */
static bool avic;
module_param(avic, bool, 0444);

198
bool __read_mostly dump_invalid_vmcb;
199 200
module_param(dump_invalid_vmcb, bool, 0644);

201 202 203 204 205

bool intercept_smi = true;
module_param(intercept_smi, bool, 0444);


206
static bool svm_gp_erratum_intercept = true;
207

B
Brijesh Singh 已提交
208 209
static u8 rsm_ins_bytes[] = "\x0f\xaa";

210
static unsigned long iopm_base;
A
Avi Kivity 已提交
211 212 213 214

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
215 216
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
217 218 219 220
	u32 base3;
	u32 zero1;
} __attribute__((packed));

221
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
222

223 224 225 226 227 228 229
/*
 * Only MSR_TSC_AUX is switched via the user return hook.  EFER is switched via
 * the VMCB, and the SYSCALL/SYSENTER MSRs are handled by VMLOAD/VMSAVE.
 *
 * RDTSCP and RDPID are not used in the kernel, specifically to allow KVM to
 * defer the restoration of TSC_AUX until the CPU returns to userspace.
 */
230
static int tsc_aux_uret_slot __read_mostly = -1;
231

232
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
233

234
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
235 236 237
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

238
u32 svm_msrpm_offset(u32 msr)
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
259 260
#define MAX_INST_SIZE 15

261
static int get_max_npt_level(void)
262 263
{
#ifdef CONFIG_X86_64
264
	return PT64_ROOT_4LEVEL;
265 266 267 268 269
#else
	return PT32E_ROOT_LEVEL;
#endif
}

270
int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
271
{
272
	struct vcpu_svm *svm = to_svm(vcpu);
273
	u64 old_efer = vcpu->arch.efer;
274
	vcpu->arch.efer = efer;
275 276 277 278 279 280 281 282

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
283

284 285 286 287
	if ((old_efer & EFER_SVME) != (efer & EFER_SVME)) {
		if (!(efer & EFER_SVME)) {
			svm_leave_nested(svm);
			svm_set_gif(svm, true);
288 289 290
			/* #GP intercept is still needed for vmware backdoor */
			if (!enable_vmware_backdoor)
				clr_exception_intercept(svm, GP_VECTOR);
291 292 293 294 295 296

			/*
			 * Free the nested guest state, unless we are in SMM.
			 * In this case we will return to the nested guest
			 * as soon as we leave SMM.
			 */
297
			if (!is_smm(vcpu))
298 299 300 301 302 303 304 305 306
				svm_free_nested(svm);

		} else {
			int ret = svm_allocate_nested(svm);

			if (ret) {
				vcpu->arch.efer = old_efer;
				return ret;
			}
307 308 309

			if (svm_gp_erratum_intercept)
				set_exception_intercept(svm, GP_VECTOR);
310
		}
311 312 313
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
314
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
315
	return 0;
A
Avi Kivity 已提交
316 317 318 319 320 321 322 323
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

324
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
325 326 327 328 329
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
330 331
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
332 333 334 335 336 337 338 339 340 341 342 343 344
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

345
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
346
{
347 348
	struct vcpu_svm *svm = to_svm(vcpu);

349 350 351 352 353 354 355
	/*
	 * SEV-ES does not expose the next RIP. The RIP update is controlled by
	 * the type of exit and the #VC handler in the guest.
	 */
	if (sev_es_guest(vcpu->kvm))
		goto done;

356
	if (nrips && svm->vmcb->control.next_rip != 0) {
357
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
358
		svm->next_rip = svm->vmcb->control.next_rip;
359
	}
360

361 362 363 364 365 366
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
367 368

done:
369
	svm_set_interrupt_shadow(vcpu, 0);
370

371
	return 1;
A
Avi Kivity 已提交
372 373
}

374
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
375 376
{
	struct vcpu_svm *svm = to_svm(vcpu);
377 378 379
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
380

381
	kvm_deliver_exception_payload(vcpu);
382

383
	if (nr == BP_VECTOR && !nrips) {
384
		unsigned long rip, old_rip = kvm_rip_read(vcpu);
385 386 387 388 389 390 391 392

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
393 394
		(void)skip_emulated_instruction(vcpu);
		rip = kvm_rip_read(vcpu);
395 396 397 398
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
399 400 401 402 403 404 405
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

406 407 408 409 410 411
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

412
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
451 452
static int has_svm(void)
{
453
	const char *msg;
A
Avi Kivity 已提交
454

455
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
456
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
457 458 459
		return 0;
	}

460 461 462 463 464
	if (sev_active()) {
		pr_info("KVM is unsupported when running as an SEV guest\n");
		return 0;
	}

465 466 467 468 469
	if (pgtable_l5_enabled()) {
		pr_info("KVM doesn't yet support 5-level paging on AMD SVM\n");
		return 0;
	}

A
Avi Kivity 已提交
470 471 472
	return 1;
}

473
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
474
{
475 476 477 478
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

479
	cpu_svm_disable();
480 481

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
482 483
}

484
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
485 486
{

487
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
488 489 490 491
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

492 493 494 495
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
496
	if (!has_svm()) {
497
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
498
		return -EINVAL;
A
Avi Kivity 已提交
499
	}
500 501
	sd = per_cpu(svm_data, me);
	if (!sd) {
502
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
503
		return -EINVAL;
A
Avi Kivity 已提交
504 505
	}

506 507 508
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
509
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
510

511
	gdt = get_current_gdt_rw();
512
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
513

514
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
515

516
	wrmsrl(MSR_VM_HSAVE_PA, __sme_page_pa(sd->save_area));
517

518 519
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
520
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
521 522
	}

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

553 554
	svm_init_erratum_383();

555 556
	amd_pmu_enable_virt();

557
	return 0;
A
Avi Kivity 已提交
558 559
}

560 561
static void svm_cpu_uninit(int cpu)
{
562
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
563

564
	if (!sd)
565 566
		return;

567
	per_cpu(svm_data, cpu) = NULL;
568
	kfree(sd->sev_vmcbs);
569 570
	__free_page(sd->save_area);
	kfree(sd);
571 572
}

A
Avi Kivity 已提交
573 574
static int svm_cpu_init(int cpu)
{
575
	struct svm_cpu_data *sd;
576
	int ret = -ENOMEM;
A
Avi Kivity 已提交
577

578 579
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
580
		return ret;
581
	sd->cpu = cpu;
582
	sd->save_area = alloc_page(GFP_KERNEL);
583
	if (!sd->save_area)
584
		goto free_cpu_data;
585

586
	clear_page(page_address(sd->save_area));
A
Avi Kivity 已提交
587

588 589 590
	ret = sev_cpu_init(sd);
	if (ret)
		goto free_save_area;
591

592
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
593 594 595

	return 0;

596 597 598
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
599
	kfree(sd);
600
	return ret;
A
Avi Kivity 已提交
601 602 603

}

604
static int direct_access_msr_slot(u32 msr)
605
{
606
	u32 i;
607 608

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
609 610
		if (direct_access_msrs[i].index == msr)
			return i;
611

612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
	return -ENOENT;
}

static void set_shadow_msr_intercept(struct kvm_vcpu *vcpu, u32 msr, int read,
				     int write)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int slot = direct_access_msr_slot(msr);

	if (slot == -ENOENT)
		return;

	/* Set the shadow bitmaps to the desired intercept states */
	if (read)
		set_bit(slot, svm->shadow_msr_intercept.read);
	else
		clear_bit(slot, svm->shadow_msr_intercept.read);

	if (write)
		set_bit(slot, svm->shadow_msr_intercept.write);
	else
		clear_bit(slot, svm->shadow_msr_intercept.write);
634 635
}

636 637 638
static bool valid_msr_intercept(u32 index)
{
	return direct_access_msr_slot(index) != -ENOENT;
639 640
}

641
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

660 661
static void set_msr_interception_bitmap(struct kvm_vcpu *vcpu, u32 *msrpm,
					u32 msr, int read, int write)
A
Avi Kivity 已提交
662
{
663 664 665
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
666

667 668 669 670 671 672
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

673 674 675 676 677 678 679
	/* Enforce non allowed MSRs to trap */
	if (read && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ))
		read = 0;

	if (write && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE))
		write = 0;

680 681 682 683 684 685 686 687 688 689 690
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
691 692 693

	svm_hv_vmcb_dirty_nested_enlightenments(vcpu);

A
Avi Kivity 已提交
694 695
}

696 697
void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
			  int read, int write)
A
Avi Kivity 已提交
698
{
699 700 701 702
	set_shadow_msr_intercept(vcpu, msr, read, write);
	set_msr_interception_bitmap(vcpu, msrpm, msr, read, write);
}

703
u32 *svm_vcpu_alloc_msrpm(void)
A
Avi Kivity 已提交
704
{
705 706
	unsigned int order = get_order(MSRPM_SIZE);
	struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, order);
707
	u32 *msrpm;
708 709 710

	if (!pages)
		return NULL;
A
Avi Kivity 已提交
711

712
	msrpm = page_address(pages);
713
	memset(msrpm, 0xff, PAGE_SIZE * (1 << order));
714

715 716 717
	return msrpm;
}

718
void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm)
719 720 721
{
	int i;

722 723 724
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;
725
		set_msr_interception(vcpu, msrpm, direct_access_msrs[i].index, 1, 1);
726
	}
727
}
728

729 730

void svm_vcpu_free_msrpm(u32 *msrpm)
731
{
732
	__free_pages(virt_to_page(msrpm), get_order(MSRPM_SIZE));
733 734
}

735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
static void svm_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all direct access MSRs again. They
	 * will automatically get filtered through the MSR filter, so we are
	 * back in sync after this.
	 */
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 msr = direct_access_msrs[i].index;
		u32 read = test_bit(i, svm->shadow_msr_intercept.read);
		u32 write = test_bit(i, svm->shadow_msr_intercept.write);

		set_msr_interception_bitmap(vcpu, svm->msrpm, msr, read, write);
751
	}
752 753
}

754 755 756 757 758 759 760 761
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
762
			return;
763 764 765 766 767 768 769 770 771

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
772
	}
773 774 775 776 777

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
778
	BUG();
A
Avi Kivity 已提交
779 780
}

781
static void init_msrpm_offsets(void)
782
{
783
	int i;
784

785 786 787 788 789 790 791 792 793 794
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
795 796
}

797
static void svm_enable_lbrv(struct kvm_vcpu *vcpu)
798
{
799
	struct vcpu_svm *svm = to_svm(vcpu);
800

801
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
802 803 804 805
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
806 807
}

808
static void svm_disable_lbrv(struct kvm_vcpu *vcpu)
809
{
810
	struct vcpu_svm *svm = to_svm(vcpu);
811

812
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
813 814 815 816
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
817 818
}

819
void disable_nmi_singlestep(struct vcpu_svm *svm)
820 821
{
	svm->nmi_singlestep = false;
822

823 824 825 826 827 828 829
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
830 831
}

832 833 834 835 836 837 838 839 840 841 842
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
843
	if (control->pause_filter_count != old) {
844
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
845 846 847
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
848 849 850 851 852 853 854 855 856 857 858 859 860
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
861
	if (control->pause_filter_count != old) {
862
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
863 864 865
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
866 867
}

868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
884 885
	rdmsrl(MSR_AMD64_SYSCFG, msr);
	if (!(msr & MSR_AMD64_SYSCFG_MEM_ENCRYPT))
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

906
	kvm_mmu_set_mmio_spte_mask(mask, mask, PT_WRITABLE_MASK | PT_USER_MASK);
907 908
}

909 910 911 912
static void svm_hardware_teardown(void)
{
	int cpu;

913
	sev_hardware_teardown();
914 915 916 917

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

918 919
	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT),
	get_order(IOPM_SIZE));
920 921 922
	iopm_base = 0;
}

923 924 925 926
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

927 928
	supported_xss = 0;

929 930
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
931 932
		kvm_cpu_cap_set(X86_FEATURE_SVM);

933
		if (nrips)
934 935 936 937
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
938 939 940

		/* Nested VM can receive #VMEXIT instead of triggering #GP */
		kvm_cpu_cap_set(X86_FEATURE_SVME_ADDR_CHK);
941 942
	}

943 944 945 946
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
947 948 949

	/* CPUID 0x8000001F (SME/SEV features) */
	sev_set_cpu_caps();
950 951
}

A
Avi Kivity 已提交
952 953 954 955
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
956
	void *iopm_va;
A
Avi Kivity 已提交
957
	int r;
958
	unsigned int order = get_order(IOPM_SIZE);
A
Avi Kivity 已提交
959

960 961 962 963 964 965 966 967 968 969
	/*
	 * NX is required for shadow paging and for NPT if the NX huge pages
	 * mitigation is enabled.
	 */
	if (!boot_cpu_has(X86_FEATURE_NX)) {
		pr_err_ratelimited("NX (Execute Disable) not supported\n");
		return -EOPNOTSUPP;
	}
	kvm_enable_efer_bits(EFER_NX);

970
	iopm_pages = alloc_pages(GFP_KERNEL, order);
A
Avi Kivity 已提交
971 972 973

	if (!iopm_pages)
		return -ENOMEM;
974 975

	iopm_va = page_address(iopm_pages);
976
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << order));
A
Avi Kivity 已提交
977 978
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

979 980
	init_msrpm_offsets();

981 982
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

A
Alexander Graf 已提交
983 984 985
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

986 987
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		kvm_has_tsc_control = true;
988 989
		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 32;
990 991
	}

992
	tsc_aux_uret_slot = kvm_add_user_return_msr(MSR_TSC_AUX);
993

994 995 996 997 998 999 1000 1001
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

1002 1003
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
1004
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
1005 1006
	}

1007 1008 1009 1010 1011 1012
	/*
	 * KVM's MMU doesn't support using 2-level paging for itself, and thus
	 * NPT isn't supported if the host is using 2-level paging since host
	 * CR4 is unchanged on VMRUN.
	 */
	if (!IS_ENABLED(CONFIG_X86_64) && !IS_ENABLED(CONFIG_X86_PAE))
1013 1014
		npt_enabled = false;

1015
	if (!boot_cpu_has(X86_FEATURE_NPT))
1016 1017
		npt_enabled = false;

1018
	kvm_configure_mmu(npt_enabled, get_max_npt_level(), PG_LEVEL_1G);
1019
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
1020

1021 1022
	/* Note, SEV setup consumes npt_enabled. */
	sev_hardware_setup();
1023

1024 1025
	svm_hv_hardware_setup();

1026 1027 1028 1029 1030 1031 1032 1033
	svm_adjust_mmio_mask();

	for_each_possible_cpu(cpu) {
		r = svm_cpu_init(cpu);
		if (r)
			goto err;
	}

1034 1035 1036 1037 1038
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

1039
	enable_apicv = avic = avic && npt_enabled && boot_cpu_has(X86_FEATURE_AVIC);
1040

1041 1042 1043 1044
	if (enable_apicv) {
		pr_info("AVIC enabled\n");

		amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
1045
	}
1046

1047 1048
	if (vls) {
		if (!npt_enabled ||
1049
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
1050 1051 1052 1053 1054 1055 1056
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

1057 1058 1059
	if (boot_cpu_has(X86_FEATURE_SVME_ADDR_CHK))
		svm_gp_erratum_intercept = false;

1060 1061 1062 1063 1064 1065 1066
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

1067
	svm_set_cpu_caps();
1068

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	/*
	 * It seems that on AMD processors PTE's accessed bit is
	 * being set by the CPU hardware before the NPF vmexit.
	 * This is not expected behaviour and our tests fail because
	 * of it.
	 * A workaround here is to disable support for
	 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
	 * In this case userspace can know if there is support using
	 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
	 * it
	 * If future AMD CPU models change the behaviour described above,
	 * this variable can be changed accordingly
	 */
	allow_smaller_maxphyaddr = !npt_enabled;

A
Avi Kivity 已提交
1084 1085
	return 0;

1086
err:
1087
	svm_hardware_teardown();
A
Avi Kivity 已提交
1088 1089 1090 1091 1092 1093 1094
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
1095
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
static u64 svm_get_l2_tsc_offset(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	return svm->nested.ctl.tsc_offset;
}

static u64 svm_get_l2_tsc_multiplier(struct kvm_vcpu *vcpu)
{
	return kvm_default_tsc_scaling_ratio;
}

1120
static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1121 1122
{
	struct vcpu_svm *svm = to_svm(vcpu);
1123

1124 1125
	svm->vmcb01.ptr->control.tsc_offset = vcpu->arch.l1_tsc_offset;
	svm->vmcb->control.tsc_offset = offset;
1126
	vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
1127 1128
}

1129 1130 1131 1132 1133
static void svm_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 multiplier)
{
	wrmsrl(MSR_AMD64_TSC_RATIO, multiplier);
}

1134 1135 1136
/* Evaluate instruction intercepts that depend on guest CPUID features. */
static void svm_recalc_instruction_intercepts(struct kvm_vcpu *vcpu,
					      struct vcpu_svm *svm)
1137 1138
{
	/*
1139 1140
	 * Intercept INVPCID if shadow paging is enabled to sync/free shadow
	 * roots, or if INVPCID is disabled in the guest to inject #UD.
1141 1142
	 */
	if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
1143 1144
		if (!npt_enabled ||
		    !guest_cpuid_has(&svm->vcpu, X86_FEATURE_INVPCID))
1145 1146 1147 1148
			svm_set_intercept(svm, INTERCEPT_INVPCID);
		else
			svm_clr_intercept(svm, INTERCEPT_INVPCID);
	}
1149 1150 1151 1152 1153 1154 1155

	if (kvm_cpu_cap_has(X86_FEATURE_RDTSCP)) {
		if (guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
			svm_clr_intercept(svm, INTERCEPT_RDTSCP);
		else
			svm_set_intercept(svm, INTERCEPT_RDTSCP);
	}
1156 1157
}

1158
static void init_vmcb(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1159
{
1160
	struct vcpu_svm *svm = to_svm(vcpu);
1161 1162
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
1163

1164
	vcpu->arch.hflags = 0;
1165

1166 1167 1168 1169 1170 1171
	svm_set_intercept(svm, INTERCEPT_CR0_READ);
	svm_set_intercept(svm, INTERCEPT_CR3_READ);
	svm_set_intercept(svm, INTERCEPT_CR4_READ);
	svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
1172
	if (!kvm_vcpu_apicv_active(vcpu))
1173
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
1174

1175
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
1176

1177 1178 1179
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1180
	set_exception_intercept(svm, AC_VECTOR);
1181
	set_exception_intercept(svm, DB_VECTOR);
1182 1183 1184 1185 1186 1187 1188 1189
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1190

1191 1192
	svm_set_intercept(svm, INTERCEPT_INTR);
	svm_set_intercept(svm, INTERCEPT_NMI);
1193 1194 1195 1196

	if (intercept_smi)
		svm_set_intercept(svm, INTERCEPT_SMI);

1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
	svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
	svm_set_intercept(svm, INTERCEPT_RDPMC);
	svm_set_intercept(svm, INTERCEPT_CPUID);
	svm_set_intercept(svm, INTERCEPT_INVD);
	svm_set_intercept(svm, INTERCEPT_INVLPG);
	svm_set_intercept(svm, INTERCEPT_INVLPGA);
	svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
	svm_set_intercept(svm, INTERCEPT_MSR_PROT);
	svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
	svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
	svm_set_intercept(svm, INTERCEPT_VMRUN);
	svm_set_intercept(svm, INTERCEPT_VMMCALL);
	svm_set_intercept(svm, INTERCEPT_VMLOAD);
	svm_set_intercept(svm, INTERCEPT_VMSAVE);
	svm_set_intercept(svm, INTERCEPT_STGI);
	svm_set_intercept(svm, INTERCEPT_CLGI);
	svm_set_intercept(svm, INTERCEPT_SKINIT);
	svm_set_intercept(svm, INTERCEPT_WBINVD);
	svm_set_intercept(svm, INTERCEPT_XSETBV);
	svm_set_intercept(svm, INTERCEPT_RDPRU);
	svm_set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1218

1219
	if (!kvm_mwait_in_guest(vcpu->kvm)) {
1220 1221
		svm_set_intercept(svm, INTERCEPT_MONITOR);
		svm_set_intercept(svm, INTERCEPT_MWAIT);
1222 1223
	}

1224
	if (!kvm_hlt_in_guest(vcpu->kvm))
1225
		svm_set_intercept(svm, INTERCEPT_HLT);
1226

1227 1228
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1229 1230 1231 1232 1233 1234 1235 1236 1237
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1238
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1239 1240 1241 1242 1243
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

1244
	save->gdtr.base = 0;
A
Avi Kivity 已提交
1245
	save->gdtr.limit = 0xffff;
1246
	save->idtr.base = 0;
A
Avi Kivity 已提交
1247 1248 1249 1250 1251
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

1252 1253
	svm_set_cr4(vcpu, 0);
	svm_set_efer(vcpu, 0);
M
Mike Day 已提交
1254
	save->dr6 = 0xffff0ff0;
1255
	kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
A
Avi Kivity 已提交
1256
	save->rip = 0x0000fff0;
1257
	vcpu->arch.regs[VCPU_REGS_RIP] = save->rip;
A
Avi Kivity 已提交
1258

J
Joerg Roedel 已提交
1259
	/*
1260
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1261
	 * It also updates the guest-visible cr0 value.
A
Avi Kivity 已提交
1262
	 */
1263 1264
	svm_set_cr0(vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
	kvm_mmu_reset_context(vcpu);
1265

1266
	save->cr4 = X86_CR4_PAE;
A
Avi Kivity 已提交
1267
	/* rdx = ?? */
1268 1269 1270

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1271
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1272
		svm_clr_intercept(svm, INTERCEPT_INVLPG);
1273
		clr_exception_intercept(svm, PF_VECTOR);
1274 1275
		svm_clr_intercept(svm, INTERCEPT_CR3_READ);
		svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
1276
		save->g_pat = vcpu->arch.pat;
1277 1278 1279
		save->cr3 = 0;
		save->cr4 = 0;
	}
1280
	svm->current_vmcb->asid_generation = 0;
C
Cathy Avery 已提交
1281
	svm->asid = 0;
1282

1283 1284
	svm->nested.vmcb12_gpa = INVALID_GPA;
	svm->nested.last_vmcb12_gpa = INVALID_GPA;
1285
	vcpu->arch.hflags = 0;
1286

1287
	if (!kvm_pause_in_guest(vcpu->kvm)) {
1288 1289 1290
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1291
		svm_set_intercept(svm, INTERCEPT_PAUSE);
1292
	} else {
1293
		svm_clr_intercept(svm, INTERCEPT_PAUSE);
1294 1295
	}

1296
	svm_recalc_instruction_intercepts(vcpu, svm);
1297

1298
	/*
1299 1300
	 * If the host supports V_SPEC_CTRL then disable the interception
	 * of MSR_IA32_SPEC_CTRL.
1301
	 */
1302 1303 1304
	if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);

1305
	if (kvm_vcpu_apicv_active(vcpu))
1306
		avic_init_vmcb(svm);
1307

1308
	if (vgif) {
1309 1310
		svm_clr_intercept(svm, INTERCEPT_STGI);
		svm_clr_intercept(svm, INTERCEPT_CLGI);
1311 1312 1313
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1314
	if (sev_guest(vcpu->kvm)) {
B
Brijesh Singh 已提交
1315
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1316
		clr_exception_intercept(svm, UD_VECTOR);
1317

1318
		if (sev_es_guest(vcpu->kvm)) {
1319 1320 1321
			/* Perform SEV-ES specific VMCB updates */
			sev_es_init_vmcb(svm);
		}
1322
	}
B
Brijesh Singh 已提交
1323

1324 1325
	svm_hv_init_vmcb(svm->vmcb);

1326
	vmcb_mark_all_dirty(svm->vmcb);
1327

1328
	enable_gif(svm);
1329 1330 1331

}

1332
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1333 1334
{
	struct vcpu_svm *svm = to_svm(vcpu);
1335 1336
	u32 dummy;
	u32 eax = 1;
1337

1338
	svm->spec_ctrl = 0;
1339
	svm->virt_spec_ctrl = 0;
1340

1341
	if (!init_event) {
1342 1343 1344 1345
		vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE |
				       MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
1346
	}
1347
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1348

1349
	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1350
	kvm_rdx_write(vcpu, eax);
1351 1352 1353

	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1354 1355
}

1356 1357 1358 1359 1360 1361
void svm_switch_vmcb(struct vcpu_svm *svm, struct kvm_vmcb_info *target_vmcb)
{
	svm->current_vmcb = target_vmcb;
	svm->vmcb = target_vmcb->ptr;
}

1362
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1363
{
1364
	struct vcpu_svm *svm;
1365
	struct page *vmcb01_page;
1366
	struct page *vmsa_page = NULL;
R
Rusty Russell 已提交
1367
	int err;
A
Avi Kivity 已提交
1368

1369 1370
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1371

1372
	err = -ENOMEM;
1373 1374
	vmcb01_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
	if (!vmcb01_page)
1375
		goto out;
A
Avi Kivity 已提交
1376

1377
	if (sev_es_guest(vcpu->kvm)) {
1378 1379 1380 1381 1382 1383 1384
		/*
		 * SEV-ES guests require a separate VMSA page used to contain
		 * the encrypted register state of the guest.
		 */
		vmsa_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
		if (!vmsa_page)
			goto error_free_vmcb_page;
1385 1386 1387 1388 1389 1390 1391 1392

		/*
		 * SEV-ES guests maintain an encrypted version of their FPU
		 * state which is restored and saved on VMRUN and VMEXIT.
		 * Free the fpu structure to prevent KVM from attempting to
		 * access the FPU state.
		 */
		kvm_free_guest_fpu(vcpu);
1393 1394
	}

1395 1396
	err = avic_init_vcpu(svm);
	if (err)
1397
		goto error_free_vmsa_page;
1398

1399 1400 1401
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1402 1403
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1404

1405
	svm->msrpm = svm_vcpu_alloc_msrpm();
1406 1407
	if (!svm->msrpm) {
		err = -ENOMEM;
1408
		goto error_free_vmsa_page;
1409
	}
1410

1411 1412
	svm->vmcb01.ptr = page_address(vmcb01_page);
	svm->vmcb01.pa = __sme_set(page_to_pfn(vmcb01_page) << PAGE_SHIFT);
1413 1414 1415 1416

	if (vmsa_page)
		svm->vmsa = page_address(vmsa_page);

1417
	svm->guest_state_loaded = false;
1418 1419

	svm_switch_vmcb(svm, &svm->vmcb01);
1420
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1421

1422 1423
	svm_vcpu_init_msrpm(vcpu, svm->msrpm);

1424
	svm_init_osvw(vcpu);
1425
	vcpu->arch.microcode_version = 0x01000065;
1426

1427
	if (sev_es_guest(vcpu->kvm))
1428 1429 1430
		/* Perform SEV-ES specific VMCB creation updates */
		sev_es_create_vcpu(svm);

1431
	return 0;
1432

1433 1434 1435
error_free_vmsa_page:
	if (vmsa_page)
		__free_page(vmsa_page);
1436
error_free_vmcb_page:
1437
	__free_page(vmcb01_page);
1438
out:
1439
	return err;
A
Avi Kivity 已提交
1440 1441
}

1442 1443 1444 1445 1446 1447 1448 1449
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1450 1451
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1452 1453
	struct vcpu_svm *svm = to_svm(vcpu);

1454 1455 1456 1457 1458 1459 1460
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1461 1462
	svm_free_nested(svm);

1463 1464
	sev_free_vcpu(vcpu);

1465
	__free_page(pfn_to_page(__sme_clr(svm->vmcb01.pa) >> PAGE_SHIFT));
1466
	__free_pages(virt_to_page(svm->msrpm), get_order(MSRPM_SIZE));
A
Avi Kivity 已提交
1467 1468
}

1469
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1470
{
1471
	struct vcpu_svm *svm = to_svm(vcpu);
1472
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
1473

1474 1475 1476
	if (sev_es_guest(vcpu->kvm))
		sev_es_unmap_ghcb(svm);

1477 1478 1479 1480 1481 1482 1483
	if (svm->guest_state_loaded)
		return;

	/*
	 * Save additional host state that will be restored on VMEXIT (sev-es)
	 * or subsequent vmload of host save area.
	 */
1484
	if (sev_es_guest(vcpu->kvm)) {
1485
		sev_es_prepare_guest_switch(svm, vcpu->cpu);
1486
	} else {
1487
		vmsave(__sme_page_pa(sd->save_area));
1488
	}
1489

1490 1491 1492 1493 1494 1495
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1496
	}
1497

1498 1499
	if (likely(tsc_aux_uret_slot >= 0))
		kvm_set_user_return_msr(tsc_aux_uret_slot, svm->tsc_aux, -1ull);
1500

1501 1502 1503 1504 1505
	svm->guest_state_loaded = true;
}

static void svm_prepare_host_switch(struct kvm_vcpu *vcpu)
{
1506
	to_svm(vcpu)->guest_state_loaded = false;
1507 1508 1509 1510 1511 1512 1513
}

static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);

A
Ashok Raj 已提交
1514 1515 1516 1517
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1518
	avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1519 1520 1521 1522
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1523
	avic_vcpu_put(vcpu);
1524
	svm_prepare_host_switch(vcpu);
1525

1526
	++vcpu->stat.host_state_reload;
A
Avi Kivity 已提交
1527 1528 1529 1530
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1542 1543 1544 1545
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1546 1547 1548
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1549
       /*
A
Andrea Gelmini 已提交
1550
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1551 1552 1553
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1554
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1555 1556
}

A
Avi Kivity 已提交
1557 1558 1559 1560 1561
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1562
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1563 1564
		break;
	default:
1565
		KVM_BUG_ON(1, vcpu->kvm);
A
Avi Kivity 已提交
1566 1567 1568
	}
}

1569
static void svm_set_vintr(struct vcpu_svm *svm)
1570 1571 1572
{
	struct vmcb_control_area *control;

1573 1574 1575 1576 1577
	/*
	 * The following fields are ignored when AVIC is enabled
	 */
	WARN_ON(kvm_apicv_activated(svm->vcpu.kvm));

1578
	svm_set_intercept(svm, INTERCEPT_VINTR);
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1589
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1590 1591
}

1592 1593
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1594
	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1595
	svm_clr_intercept(svm, INTERCEPT_VINTR);
1596

1597 1598 1599
	/* Drop int_ctl fields related to VINTR injection.  */
	svm->vmcb->control.int_ctl &= mask;
	if (is_guest_mode(&svm->vcpu)) {
1600
		svm->vmcb01.ptr->control.int_ctl &= mask;
1601

1602 1603 1604 1605 1606
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
	}

1607
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1608 1609
}

A
Avi Kivity 已提交
1610 1611
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1612
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1613
	struct vmcb_save_area *save01 = &to_svm(vcpu)->vmcb01.ptr->save;
A
Avi Kivity 已提交
1614 1615 1616 1617 1618

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
1619 1620
	case VCPU_SREG_FS: return &save01->fs;
	case VCPU_SREG_GS: return &save01->gs;
A
Avi Kivity 已提交
1621
	case VCPU_SREG_SS: return &save->ss;
1622 1623
	case VCPU_SREG_TR: return &save01->tr;
	case VCPU_SREG_LDTR: return &save01->ldtr;
A
Avi Kivity 已提交
1624 1625
	}
	BUG();
A
Al Viro 已提交
1626
	return NULL;
A
Avi Kivity 已提交
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1661

J
Joerg Roedel 已提交
1662 1663
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1664 1665
	 * for cross vendor migration purposes by "not present"
	 */
1666
	var->unusable = !var->present;
1667

1668 1669 1670 1671 1672 1673
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1674
		var->type |= 0x2;
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1690
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1691 1692
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1693 1694 1695 1696 1697 1698
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1699
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1700
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1701
		break;
1702
	}
A
Avi Kivity 已提交
1703 1704
}

1705 1706 1707 1708 1709 1710 1711
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1712
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1713
{
1714 1715
	struct vcpu_svm *svm = to_svm(vcpu);

1716 1717
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1718 1719
}

1720
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1721
{
1722 1723
	struct vcpu_svm *svm = to_svm(vcpu);

1724 1725
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1726
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1727 1728
}

1729
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1730
{
1731 1732
	struct vcpu_svm *svm = to_svm(vcpu);

1733 1734
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1735 1736
}

1737
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1738
{
1739 1740
	struct vcpu_svm *svm = to_svm(vcpu);

1741 1742
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1743
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1744 1745
}

1746
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1747
{
1748
	struct vcpu_svm *svm = to_svm(vcpu);
1749
	u64 hcr0 = cr0;
1750

1751
#ifdef CONFIG_X86_64
1752
	if (vcpu->arch.efer & EFER_LME && !vcpu->arch.guest_state_protected) {
1753
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1754
			vcpu->arch.efer |= EFER_LMA;
1755
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1756 1757
		}

M
Mike Day 已提交
1758
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1759
			vcpu->arch.efer &= ~EFER_LMA;
1760
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1761 1762 1763
		}
	}
#endif
1764
	vcpu->arch.cr0 = cr0;
1765 1766

	if (!npt_enabled)
1767
		hcr0 |= X86_CR0_PG | X86_CR0_WP;
1768

1769 1770 1771 1772 1773 1774
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
1775 1776 1777
		hcr0 &= ~(X86_CR0_CD | X86_CR0_NW);

	svm->vmcb->save.cr0 = hcr0;
1778
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
1779 1780 1781 1782 1783

	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
1784
	if (sev_es_guest(vcpu->kvm))
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
		return;

	if (hcr0 == cr0) {
		/* Selective CR0 write remains on.  */
		svm_clr_intercept(svm, INTERCEPT_CR0_READ);
		svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
	} else {
		svm_set_intercept(svm, INTERCEPT_CR0_READ);
		svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	}
A
Avi Kivity 已提交
1795 1796
}

1797 1798 1799 1800 1801 1802
static bool svm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
{
	return true;
}

void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1803
{
1804
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1805
	unsigned long old_cr4 = vcpu->arch.cr4;
1806 1807

	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1808
		svm_flush_tlb(vcpu);
1809

1810 1811 1812
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1813
	cr4 |= host_cr4_mce;
1814
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1815
	vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1816 1817 1818

	if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
		kvm_update_cpuid_runtime(vcpu);
A
Avi Kivity 已提交
1819 1820 1821 1822 1823
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1824
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1825 1826 1827 1828 1829
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1830 1831 1832 1833 1834 1835 1836 1837
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1838 1839 1840 1841 1842 1843 1844 1845

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1846 1847
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1848

1849
	vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1850 1851
}

1852
static void svm_update_exception_bitmap(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1853
{
J
Jan Kiszka 已提交
1854 1855
	struct vcpu_svm *svm = to_svm(vcpu);

1856
	clr_exception_intercept(svm, BP_VECTOR);
1857

J
Jan Kiszka 已提交
1858 1859
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1860
			set_exception_intercept(svm, BP_VECTOR);
1861
	}
1862 1863
}

1864
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1865
{
1866 1867
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1868
		sd->next_asid = sd->min_asid;
1869
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
C
Cathy Avery 已提交
1870
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1871 1872
	}

1873
	svm->current_vmcb->asid_generation = sd->asid_generation;
C
Cathy Avery 已提交
1874
	svm->asid = sd->next_asid++;
A
Avi Kivity 已提交
1875 1876
}

1877
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1878
{
1879
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1880

1881 1882 1883
	if (svm->vcpu.arch.guest_state_protected)
		return;

1884 1885
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
1886
		vmcb_mark_dirty(vmcb, VMCB_DR);
1887
	}
J
Jan Kiszka 已提交
1888 1889
}

1890 1891 1892 1893
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

1894 1895 1896
	if (vcpu->arch.guest_state_protected)
		return;

1897 1898 1899 1900
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1901
	/*
1902
	 * We cannot reset svm->vmcb->save.dr6 to DR6_ACTIVE_LOW here,
1903 1904
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1905
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1906 1907 1908 1909 1910
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1911
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1912
{
1913 1914
	struct vcpu_svm *svm = to_svm(vcpu);

1915 1916 1917
	if (vcpu->arch.guest_state_protected)
		return;

1918
	svm->vmcb->save.dr7 = value;
1919
	vmcb_mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1920 1921
}

1922
static int pf_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1923
{
1924 1925
	struct vcpu_svm *svm = to_svm(vcpu);

1926
	u64 fault_address = svm->vmcb->control.exit_info_2;
1927
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1928

1929
	return kvm_handle_page_fault(vcpu, error_code, fault_address,
1930 1931
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1932 1933 1934
			svm->vmcb->control.insn_len);
}

1935
static int npf_interception(struct kvm_vcpu *vcpu)
1936
{
1937 1938
	struct vcpu_svm *svm = to_svm(vcpu);

1939
	u64 fault_address = svm->vmcb->control.exit_info_2;
1940 1941 1942
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
1943
	return kvm_mmu_page_fault(vcpu, fault_address, error_code,
1944 1945
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1946
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1947 1948
}

1949
static int db_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1950
{
1951 1952
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1953

1954
	if (!(vcpu->guest_debug &
1955
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1956
		!svm->nmi_singlestep) {
1957
		u32 payload = svm->vmcb->save.dr6 ^ DR6_ACTIVE_LOW;
1958
		kvm_queue_exception_p(vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
1959 1960
		return 1;
	}
1961

J
Jan Kiszka 已提交
1962
	if (svm->nmi_singlestep) {
1963
		disable_nmi_singlestep(svm);
1964 1965
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
1966 1967
	}

1968
	if (vcpu->guest_debug &
J
Joerg Roedel 已提交
1969
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1970
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1971 1972
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1973 1974 1975 1976 1977 1978 1979
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
1980 1981
}

1982
static int bp_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1983
{
1984 1985
	struct vcpu_svm *svm = to_svm(vcpu);
	struct kvm_run *kvm_run = vcpu->run;
A
Avi Kivity 已提交
1986

J
Jan Kiszka 已提交
1987 1988 1989 1990 1991 1992
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

1993
static int ud_interception(struct kvm_vcpu *vcpu)
1994
{
1995
	return handle_ud(vcpu);
1996 1997
}

1998
static int ac_interception(struct kvm_vcpu *vcpu)
1999
{
2000
	kvm_queue_exception_e(vcpu, AC_VECTOR, 0);
2001 2002 2003
	return 1;
}

2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

2043
static void svm_handle_mce(struct kvm_vcpu *vcpu)
2044
{
2045 2046 2047 2048 2049 2050 2051
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

2052
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2053 2054 2055 2056

		return;
	}

2057 2058 2059 2060
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
2061
	kvm_machine_check();
2062 2063
}

2064
static int mc_interception(struct kvm_vcpu *vcpu)
2065
{
2066 2067 2068
	return 1;
}

2069
static int shutdown_interception(struct kvm_vcpu *vcpu)
2070
{
2071 2072
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2073

2074 2075 2076 2077
	/*
	 * The VM save area has already been encrypted so it
	 * cannot be reinitialized - just terminate.
	 */
2078
	if (sev_es_guest(vcpu->kvm))
2079 2080
		return -EINVAL;

2081 2082 2083 2084
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
2085
	clear_page(svm->vmcb);
2086
	init_vmcb(vcpu);
2087 2088 2089 2090 2091

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

2092
static int io_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2093
{
2094
	struct vcpu_svm *svm = to_svm(vcpu);
M
Mike Day 已提交
2095
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
2096
	int size, in, string;
2097
	unsigned port;
A
Avi Kivity 已提交
2098

2099
	++vcpu->stat.io_exits;
2100
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
2101 2102 2103
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
2104 2105 2106 2107 2108 2109 2110 2111

	if (string) {
		if (sev_es_guest(vcpu->kvm))
			return sev_es_string_io(svm, size, port, in);
		else
			return kvm_emulate_instruction(vcpu, 0);
	}

2112 2113
	svm->next_rip = svm->vmcb->control.exit_info_2;

2114
	return kvm_fast_pio(vcpu, size, port, in);
2115 2116
}

2117
static int nmi_interception(struct kvm_vcpu *vcpu)
2118 2119 2120 2121
{
	return 1;
}

2122 2123 2124 2125 2126
static int smi_interception(struct kvm_vcpu *vcpu)
{
	return 1;
}

2127
static int intr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2128
{
2129
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
2130 2131 2132
	return 1;
}

2133
static int vmload_vmsave_interception(struct kvm_vcpu *vcpu, bool vmload)
A
Avi Kivity 已提交
2134
{
2135
	struct vcpu_svm *svm = to_svm(vcpu);
2136
	struct vmcb *vmcb12;
2137
	struct kvm_host_map map;
2138
	int ret;
2139

2140
	if (nested_svm_check_permissions(vcpu))
2141 2142
		return 1;

2143
	ret = kvm_vcpu_map(vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
2144 2145
	if (ret) {
		if (ret == -EINVAL)
2146
			kvm_inject_gp(vcpu, 0);
2147
		return 1;
2148 2149
	}

2150
	vmcb12 = map.hva;
2151

2152
	ret = kvm_skip_emulated_instruction(vcpu);
2153

2154
	if (vmload) {
2155
		svm_copy_vmloadsave_state(svm->vmcb, vmcb12);
2156 2157
		svm->sysenter_eip_hi = 0;
		svm->sysenter_esp_hi = 0;
2158
	} else {
2159
		svm_copy_vmloadsave_state(vmcb12, svm->vmcb);
2160
	}
2161

2162
	kvm_vcpu_unmap(vcpu, &map, true);
2163

2164
	return ret;
2165 2166
}

2167
static int vmload_interception(struct kvm_vcpu *vcpu)
2168
{
2169 2170
	return vmload_vmsave_interception(vcpu, true);
}
2171

2172 2173 2174
static int vmsave_interception(struct kvm_vcpu *vcpu)
{
	return vmload_vmsave_interception(vcpu, false);
2175 2176
}

2177
static int vmrun_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2178
{
2179
	if (nested_svm_check_permissions(vcpu))
A
Alexander Graf 已提交
2180 2181
		return 1;

2182
	return nested_svm_vmrun(vcpu);
A
Alexander Graf 已提交
2183 2184
}

2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
enum {
	NONE_SVM_INSTR,
	SVM_INSTR_VMRUN,
	SVM_INSTR_VMLOAD,
	SVM_INSTR_VMSAVE,
};

/* Return NONE_SVM_INSTR if not SVM instrs, otherwise return decode result */
static int svm_instr_opcode(struct kvm_vcpu *vcpu)
{
	struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;

	if (ctxt->b != 0x1 || ctxt->opcode_len != 2)
		return NONE_SVM_INSTR;

	switch (ctxt->modrm) {
	case 0xd8: /* VMRUN */
		return SVM_INSTR_VMRUN;
	case 0xda: /* VMLOAD */
		return SVM_INSTR_VMLOAD;
	case 0xdb: /* VMSAVE */
		return SVM_INSTR_VMSAVE;
	default:
		break;
	}

	return NONE_SVM_INSTR;
}

static int emulate_svm_instr(struct kvm_vcpu *vcpu, int opcode)
{
2216 2217 2218 2219 2220
	const int guest_mode_exit_codes[] = {
		[SVM_INSTR_VMRUN] = SVM_EXIT_VMRUN,
		[SVM_INSTR_VMLOAD] = SVM_EXIT_VMLOAD,
		[SVM_INSTR_VMSAVE] = SVM_EXIT_VMSAVE,
	};
2221
	int (*const svm_instr_handlers[])(struct kvm_vcpu *vcpu) = {
2222 2223 2224 2225 2226
		[SVM_INSTR_VMRUN] = vmrun_interception,
		[SVM_INSTR_VMLOAD] = vmload_interception,
		[SVM_INSTR_VMSAVE] = vmsave_interception,
	};
	struct vcpu_svm *svm = to_svm(vcpu);
2227
	int ret;
2228

2229
	if (is_guest_mode(vcpu)) {
2230
		/* Returns '1' or -errno on failure, '0' on success. */
2231
		ret = nested_svm_simple_vmexit(svm, guest_mode_exit_codes[opcode]);
2232 2233 2234 2235
		if (ret)
			return ret;
		return 1;
	}
2236
	return svm_instr_handlers[opcode](vcpu);
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
}

/*
 * #GP handling code. Note that #GP can be triggered under the following two
 * cases:
 *   1) SVM VM-related instructions (VMRUN/VMSAVE/VMLOAD) that trigger #GP on
 *      some AMD CPUs when EAX of these instructions are in the reserved memory
 *      regions (e.g. SMM memory on host).
 *   2) VMware backdoor
 */
2247
static int gp_interception(struct kvm_vcpu *vcpu)
2248
{
2249
	struct vcpu_svm *svm = to_svm(vcpu);
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
	u32 error_code = svm->vmcb->control.exit_info_1;
	int opcode;

	/* Both #GP cases have zero error_code */
	if (error_code)
		goto reinject;

	/* Decode the instruction for usage later */
	if (x86_decode_emulated_instruction(vcpu, 0, NULL, 0) != EMULATION_OK)
		goto reinject;

	opcode = svm_instr_opcode(vcpu);

	if (opcode == NONE_SVM_INSTR) {
		if (!enable_vmware_backdoor)
			goto reinject;

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC.
		 */
2271 2272
		if (!is_guest_mode(vcpu))
			return kvm_emulate_instruction(vcpu,
2273 2274 2275 2276 2277 2278 2279 2280 2281
				EMULTYPE_VMWARE_GP | EMULTYPE_NO_DECODE);
	} else
		return emulate_svm_instr(vcpu, opcode);

reinject:
	kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
	return 1;
}

P
Paolo Bonzini 已提交
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
2292 2293
			svm_clr_intercept(svm, INTERCEPT_STGI);
		if (svm_is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

2314
static int stgi_interception(struct kvm_vcpu *vcpu)
2315
{
2316 2317
	int ret;

2318
	if (nested_svm_check_permissions(vcpu))
2319 2320
		return 1;

2321 2322
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), true);
2323
	return ret;
2324 2325
}

2326
static int clgi_interception(struct kvm_vcpu *vcpu)
2327
{
2328 2329
	int ret;

2330
	if (nested_svm_check_permissions(vcpu))
2331 2332
		return 1;

2333 2334
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), false);
2335
	return ret;
2336 2337
}

2338
static int invlpga_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2339
{
2340 2341
	gva_t gva = kvm_rax_read(vcpu);
	u32 asid = kvm_rcx_read(vcpu);
A
Alexander Graf 已提交
2342

2343 2344 2345
	/* FIXME: Handle an address size prefix. */
	if (!is_long_mode(vcpu))
		gva = (u32)gva;
A
Alexander Graf 已提交
2346

2347
	trace_kvm_invlpga(to_svm(vcpu)->vmcb->save.rip, asid, gva);
2348

A
Alexander Graf 已提交
2349
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2350
	kvm_mmu_invlpg(vcpu, gva);
2351

2352
	return kvm_skip_emulated_instruction(vcpu);
D
David Kaplan 已提交
2353 2354
}

2355
static int skinit_interception(struct kvm_vcpu *vcpu)
J
Joerg Roedel 已提交
2356
{
2357
	trace_kvm_skinit(to_svm(vcpu)->vmcb->save.rip, kvm_rax_read(vcpu));
J
Joerg Roedel 已提交
2358

2359
	kvm_queue_exception(vcpu, UD_VECTOR);
J
Jim Mattson 已提交
2360 2361 2362
	return 1;
}

2363
static int task_switch_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2364
{
2365
	struct vcpu_svm *svm = to_svm(vcpu);
2366
	u16 tss_selector;
2367 2368 2369
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2370
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2371 2372 2373 2374
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2375 2376
	bool has_error_code = false;
	u32 error_code = 0;
2377 2378

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2379

2380 2381
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2382 2383 2384 2385
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2386
	else if (idt_v)
2387 2388 2389 2390
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2391 2392 2393
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
2394
			vcpu->arch.nmi_injected = false;
2395 2396
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2397 2398 2399 2400 2401 2402
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2403
			kvm_clear_exception_queue(vcpu);
2404 2405
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
2406
			kvm_clear_interrupt_queue(vcpu);
2407 2408 2409 2410 2411
			break;
		default:
			break;
		}
	}
2412

2413 2414 2415
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2416
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2417
		if (!skip_emulated_instruction(vcpu))
2418
			return 0;
2419
	}
2420

2421 2422 2423
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2424
	return kvm_task_switch(vcpu, tss_selector, int_vec, reason,
2425
			       has_error_code, error_code);
A
Avi Kivity 已提交
2426 2427
}

2428
static int iret_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2429
{
2430
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2431

2432 2433 2434
	++vcpu->stat.nmi_window_exits;
	vcpu->arch.hflags |= HF_IRET_MASK;
	if (!sev_es_guest(vcpu->kvm)) {
2435
		svm_clr_intercept(svm, INTERCEPT_IRET);
2436
		svm->nmi_iret_rip = kvm_rip_read(vcpu);
2437
	}
2438
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2439 2440 2441
	return 1;
}

2442
static int invlpg_interception(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
2443
{
2444
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2445
		return kvm_emulate_instruction(vcpu, 0);
2446

2447 2448
	kvm_mmu_invlpg(vcpu, to_svm(vcpu)->vmcb->control.exit_info_1);
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
2449 2450
}

2451
static int emulate_on_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2452
{
2453
	return kvm_emulate_instruction(vcpu, 0);
A
Avi Kivity 已提交
2454 2455
}

2456
static int rsm_interception(struct kvm_vcpu *vcpu)
B
Brijesh Singh 已提交
2457
{
2458
	return kvm_emulate_instruction_from_buffer(vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2459 2460
}

2461
static bool check_selective_cr0_intercepted(struct kvm_vcpu *vcpu,
2462
					    unsigned long val)
2463
{
2464 2465
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long cr0 = vcpu->arch.cr0;
2466 2467
	bool ret = false;

2468
	if (!is_guest_mode(vcpu) ||
2469
	    (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2483 2484
#define CR_VALID (1ULL << 63)

2485
static int cr_interception(struct kvm_vcpu *vcpu)
2486
{
2487
	struct vcpu_svm *svm = to_svm(vcpu);
2488 2489 2490 2491 2492
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2493
		return emulate_on_interception(vcpu);
2494 2495

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2496
		return emulate_on_interception(vcpu);
2497 2498

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2499 2500 2501 2502
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2503 2504 2505 2506

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
2507
		val = kvm_register_read(vcpu, reg);
2508
		trace_kvm_cr_write(cr, val);
2509 2510
		switch (cr) {
		case 0:
2511 2512
			if (!check_selective_cr0_intercepted(vcpu, val))
				err = kvm_set_cr0(vcpu, val);
2513 2514 2515
			else
				return 1;

2516 2517
			break;
		case 3:
2518
			err = kvm_set_cr3(vcpu, val);
2519 2520
			break;
		case 4:
2521
			err = kvm_set_cr4(vcpu, val);
2522 2523
			break;
		case 8:
2524
			err = kvm_set_cr8(vcpu, val);
2525 2526 2527
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
2528
			kvm_queue_exception(vcpu, UD_VECTOR);
2529 2530 2531 2532 2533
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
2534
			val = kvm_read_cr0(vcpu);
2535 2536
			break;
		case 2:
2537
			val = vcpu->arch.cr2;
2538 2539
			break;
		case 3:
2540
			val = kvm_read_cr3(vcpu);
2541 2542
			break;
		case 4:
2543
			val = kvm_read_cr4(vcpu);
2544 2545
			break;
		case 8:
2546
			val = kvm_get_cr8(vcpu);
2547 2548 2549
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
2550
			kvm_queue_exception(vcpu, UD_VECTOR);
2551 2552
			return 1;
		}
2553
		kvm_register_write(vcpu, reg, val);
2554
		trace_kvm_cr_read(cr, val);
2555
	}
2556
	return kvm_complete_insn_gp(vcpu, err);
2557 2558
}

2559
static int cr_trap(struct kvm_vcpu *vcpu)
2560
{
2561
	struct vcpu_svm *svm = to_svm(vcpu);
2562 2563
	unsigned long old_value, new_value;
	unsigned int cr;
2564
	int ret = 0;
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575

	new_value = (unsigned long)svm->vmcb->control.exit_info_1;

	cr = svm->vmcb->control.exit_code - SVM_EXIT_CR0_WRITE_TRAP;
	switch (cr) {
	case 0:
		old_value = kvm_read_cr0(vcpu);
		svm_set_cr0(vcpu, new_value);

		kvm_post_set_cr0(vcpu, old_value, new_value);
		break;
2576 2577 2578 2579 2580 2581
	case 4:
		old_value = kvm_read_cr4(vcpu);
		svm_set_cr4(vcpu, new_value);

		kvm_post_set_cr4(vcpu, old_value, new_value);
		break;
2582
	case 8:
2583
		ret = kvm_set_cr8(vcpu, new_value);
2584
		break;
2585 2586 2587 2588 2589 2590
	default:
		WARN(1, "unhandled CR%d write trap", cr);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

2591
	return kvm_complete_insn_gp(vcpu, ret);
2592 2593
}

2594
static int dr_interception(struct kvm_vcpu *vcpu)
2595
{
2596
	struct vcpu_svm *svm = to_svm(vcpu);
2597 2598
	int reg, dr;
	unsigned long val;
2599
	int err = 0;
2600

2601
	if (vcpu->guest_debug == 0) {
2602 2603 2604 2605 2606 2607
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
2608
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
2609 2610 2611
		return 1;
	}

2612
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2613
		return emulate_on_interception(vcpu);
2614 2615 2616

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2617 2618
	if (dr >= 16) { /* mov to DRn  */
		dr -= 16;
2619
		val = kvm_register_read(vcpu, reg);
2620
		err = kvm_set_dr(vcpu, dr, val);
2621
	} else {
2622
		kvm_get_dr(vcpu, dr, &val);
2623
		kvm_register_write(vcpu, reg, val);
2624 2625
	}

2626
	return kvm_complete_insn_gp(vcpu, err);
2627 2628
}

2629
static int cr8_write_interception(struct kvm_vcpu *vcpu)
2630
{
A
Andre Przywara 已提交
2631
	int r;
A
Avi Kivity 已提交
2632

2633
	u8 cr8_prev = kvm_get_cr8(vcpu);
2634
	/* instruction emulation calls kvm_set_cr8() */
2635 2636
	r = cr_interception(vcpu);
	if (lapic_in_kernel(vcpu))
2637
		return r;
2638
	if (cr8_prev <= kvm_get_cr8(vcpu))
2639
		return r;
2640
	vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
2641 2642 2643
	return 0;
}

2644
static int efer_trap(struct kvm_vcpu *vcpu)
2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
{
	struct msr_data msr_info;
	int ret;

	/*
	 * Clear the EFER_SVME bit from EFER. The SVM code always sets this
	 * bit in svm_set_efer(), but __kvm_valid_efer() checks it against
	 * whether the guest has X86_FEATURE_SVM - this avoids a failure if
	 * the guest doesn't have X86_FEATURE_SVM.
	 */
	msr_info.host_initiated = false;
	msr_info.index = MSR_EFER;
2657 2658
	msr_info.data = to_svm(vcpu)->vmcb->control.exit_info_1 & ~EFER_SVME;
	ret = kvm_set_msr_common(vcpu, &msr_info);
2659

2660
	return kvm_complete_insn_gp(vcpu, ret);
2661 2662
}

2663 2664
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2665 2666 2667 2668 2669 2670 2671
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
2672 2673
	case MSR_IA32_PERF_CAPABILITIES:
		return 0;
2674
	default:
2675
		return KVM_MSR_RET_INVALID;
2676 2677 2678
	}

	return 0;
2679 2680
}

2681
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2682
{
2683 2684
	struct vcpu_svm *svm = to_svm(vcpu);

2685
	switch (msr_info->index) {
B
Brian Gerst 已提交
2686
	case MSR_STAR:
2687
		msr_info->data = svm->vmcb01.ptr->save.star;
A
Avi Kivity 已提交
2688
		break;
2689
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2690
	case MSR_LSTAR:
2691
		msr_info->data = svm->vmcb01.ptr->save.lstar;
A
Avi Kivity 已提交
2692 2693
		break;
	case MSR_CSTAR:
2694
		msr_info->data = svm->vmcb01.ptr->save.cstar;
A
Avi Kivity 已提交
2695 2696
		break;
	case MSR_KERNEL_GS_BASE:
2697
		msr_info->data = svm->vmcb01.ptr->save.kernel_gs_base;
A
Avi Kivity 已提交
2698 2699
		break;
	case MSR_SYSCALL_MASK:
2700
		msr_info->data = svm->vmcb01.ptr->save.sfmask;
A
Avi Kivity 已提交
2701 2702 2703
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2704
		msr_info->data = svm->vmcb01.ptr->save.sysenter_cs;
A
Avi Kivity 已提交
2705 2706
		break;
	case MSR_IA32_SYSENTER_EIP:
2707 2708 2709
		msr_info->data = (u32)svm->vmcb01.ptr->save.sysenter_eip;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_eip_hi << 32;
A
Avi Kivity 已提交
2710 2711
		break;
	case MSR_IA32_SYSENTER_ESP:
2712 2713 2714
		msr_info->data = svm->vmcb01.ptr->save.sysenter_esp;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_esp_hi << 32;
A
Avi Kivity 已提交
2715
		break;
P
Paolo Bonzini 已提交
2716 2717 2718
	case MSR_TSC_AUX:
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2719 2720 2721 2722 2723
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2724
	case MSR_IA32_DEBUGCTLMSR:
2725
		msr_info->data = svm->vmcb->save.dbgctl;
2726 2727
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2728
		msr_info->data = svm->vmcb->save.br_from;
2729 2730
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2731
		msr_info->data = svm->vmcb->save.br_to;
2732 2733
		break;
	case MSR_IA32_LASTINTFROMIP:
2734
		msr_info->data = svm->vmcb->save.last_excp_from;
2735 2736
		break;
	case MSR_IA32_LASTINTTOIP:
2737
		msr_info->data = svm->vmcb->save.last_excp_to;
2738
		break;
A
Alexander Graf 已提交
2739
	case MSR_VM_HSAVE_PA:
2740
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2741
		break;
2742
	case MSR_VM_CR:
2743
		msr_info->data = svm->nested.vm_cr_msr;
2744
		break;
2745 2746
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2747
		    !guest_has_spec_ctrl_msr(vcpu))
2748 2749
			return 1;

2750 2751 2752 2753
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			msr_info->data = svm->vmcb->save.spec_ctrl;
		else
			msr_info->data = svm->spec_ctrl;
2754
		break;
2755 2756 2757 2758 2759 2760 2761
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2779 2780 2781
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2782
	default:
2783
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2784 2785 2786 2787
	}
	return 0;
}

2788 2789 2790
static int svm_complete_emulated_msr(struct kvm_vcpu *vcpu, int err)
{
	struct vcpu_svm *svm = to_svm(vcpu);
2791
	if (!err || !sev_es_guest(vcpu->kvm) || WARN_ON_ONCE(!svm->ghcb))
2792
		return kvm_complete_insn_gp(vcpu, err);
2793 2794 2795 2796 2797 2798 2799 2800 2801

	ghcb_set_sw_exit_info_1(svm->ghcb, 1);
	ghcb_set_sw_exit_info_2(svm->ghcb,
				X86_TRAP_GP |
				SVM_EVTINJ_TYPE_EXEPT |
				SVM_EVTINJ_VALID);
	return 1;
}

2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2827
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2828
{
2829
	struct vcpu_svm *svm = to_svm(vcpu);
2830
	int r;
2831

2832 2833
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2834
	switch (ecx) {
P
Paolo Bonzini 已提交
2835 2836 2837 2838
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
2839 2840 2841
		svm->vmcb01.ptr->save.g_pat = data;
		if (is_guest_mode(vcpu))
			nested_vmcb02_compute_g_pat(svm);
2842
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
P
Paolo Bonzini 已提交
2843
		break;
2844 2845
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2846
		    !guest_has_spec_ctrl_msr(vcpu))
2847 2848
			return 1;

2849
		if (kvm_spec_ctrl_test_value(data))
2850 2851
			return 1;

2852 2853 2854 2855
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			svm->vmcb->save.spec_ctrl = data;
		else
			svm->spec_ctrl = data;
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
2870
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
2871
		break;
A
Ashok Raj 已提交
2872 2873
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2874
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2875 2876 2877 2878
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2879
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2880
			return 1;
A
Ashok Raj 已提交
2881 2882 2883 2884
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2885
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
A
Ashok Raj 已提交
2886
		break;
2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2897
	case MSR_STAR:
2898
		svm->vmcb01.ptr->save.star = data;
A
Avi Kivity 已提交
2899
		break;
2900
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2901
	case MSR_LSTAR:
2902
		svm->vmcb01.ptr->save.lstar = data;
A
Avi Kivity 已提交
2903 2904
		break;
	case MSR_CSTAR:
2905
		svm->vmcb01.ptr->save.cstar = data;
A
Avi Kivity 已提交
2906 2907
		break;
	case MSR_KERNEL_GS_BASE:
2908
		svm->vmcb01.ptr->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2909 2910
		break;
	case MSR_SYSCALL_MASK:
2911
		svm->vmcb01.ptr->save.sfmask = data;
A
Avi Kivity 已提交
2912 2913 2914
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2915
		svm->vmcb01.ptr->save.sysenter_cs = data;
A
Avi Kivity 已提交
2916 2917
		break;
	case MSR_IA32_SYSENTER_EIP:
2918 2919 2920 2921 2922 2923 2924 2925 2926
		svm->vmcb01.ptr->save.sysenter_eip = (u32)data;
		/*
		 * We only intercept the MSR_IA32_SYSENTER_{EIP|ESP} msrs
		 * when we spoof an Intel vendor ID (for cross vendor migration).
		 * In this case we use this intercept to track the high
		 * 32 bit part of these msrs to support Intel's
		 * implementation of SYSENTER/SYSEXIT.
		 */
		svm->sysenter_eip_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2927 2928
		break;
	case MSR_IA32_SYSENTER_ESP:
2929 2930
		svm->vmcb01.ptr->save.sysenter_esp = (u32)data;
		svm->sysenter_esp_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2931
		break;
P
Paolo Bonzini 已提交
2932 2933
	case MSR_TSC_AUX:
		/*
2934 2935 2936
		 * TSC_AUX is usually changed only during boot and never read
		 * directly.  Intercept TSC_AUX instead of exposing it to the
		 * guest via direct_access_msrs, and switch it via user return.
P
Paolo Bonzini 已提交
2937
		 */
2938
		preempt_disable();
2939
		r = kvm_set_user_return_msr(tsc_aux_uret_slot, data, -1ull);
2940 2941 2942 2943
		preempt_enable();
		if (r)
			return 1;

P
Paolo Bonzini 已提交
2944 2945
		svm->tsc_aux = data;
		break;
2946
	case MSR_IA32_DEBUGCTLMSR:
2947
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2948 2949
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
2950 2951 2952 2953 2954 2955
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
2956
		vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
2957
		if (data & (1ULL<<0))
2958
			svm_enable_lbrv(vcpu);
2959
		else
2960
			svm_disable_lbrv(vcpu);
2961
		break;
A
Alexander Graf 已提交
2962
	case MSR_VM_HSAVE_PA:
2963 2964 2965 2966 2967 2968 2969 2970 2971 2972
		/*
		 * Old kernels did not validate the value written to
		 * MSR_VM_HSAVE_PA.  Allow KVM_SET_MSR to set an invalid
		 * value to allow live migrating buggy or malicious guests
		 * originating from those kernels.
		 */
		if (!msr->host_initiated && !page_address_valid(vcpu, data))
			return 1;

		svm->nested.hsave_msr = data & PAGE_MASK;
2973
		break;
2974
	case MSR_VM_CR:
2975
		return svm_set_vm_cr(vcpu, data);
2976
	case MSR_VM_IGNNE:
2977
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2978
		break;
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
2997 2998 2999
	case MSR_IA32_APICBASE:
		if (kvm_vcpu_apicv_active(vcpu))
			avic_update_vapic_bar(to_svm(vcpu), data);
3000
		fallthrough;
A
Avi Kivity 已提交
3001
	default:
3002
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
3003 3004 3005 3006
	}
	return 0;
}

3007
static int msr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3008
{
3009
	if (to_svm(vcpu)->vmcb->control.exit_info_1)
3010
		return kvm_emulate_wrmsr(vcpu);
A
Avi Kivity 已提交
3011
	else
3012
		return kvm_emulate_rdmsr(vcpu);
A
Avi Kivity 已提交
3013 3014
}

3015
static int interrupt_window_interception(struct kvm_vcpu *vcpu)
3016
{
3017 3018
	kvm_make_request(KVM_REQ_EVENT, vcpu);
	svm_clear_vintr(to_svm(vcpu));
3019 3020 3021 3022 3023 3024

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
3025
	svm_toggle_avic_for_irq_window(vcpu, true);
3026

3027
	++vcpu->stat.irq_window_exits;
3028 3029 3030
	return 1;
}

3031
static int pause_interception(struct kvm_vcpu *vcpu)
3032
{
3033 3034 3035 3036 3037 3038 3039
	bool in_kernel;

	/*
	 * CPL is not made available for an SEV-ES guest, therefore
	 * vcpu->arch.preempted_in_kernel can never be true.  Just
	 * set in_kernel to false as well.
	 */
3040
	in_kernel = !sev_es_guest(vcpu->kvm) && svm_get_cpl(vcpu) == 0;
3041

3042
	if (!kvm_pause_in_guest(vcpu->kvm))
3043 3044
		grow_ple_window(vcpu);

3045
	kvm_vcpu_on_spin(vcpu, in_kernel);
3046
	return kvm_skip_emulated_instruction(vcpu);
3047 3048
}

3049
static int invpcid_interception(struct kvm_vcpu *vcpu)
3050
{
3051
	struct vcpu_svm *svm = to_svm(vcpu);
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
	unsigned long type;
	gva_t gva;

	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/*
	 * For an INVPCID intercept:
	 * EXITINFO1 provides the linear address of the memory operand.
	 * EXITINFO2 provides the contents of the register operand.
	 */
	type = svm->vmcb->control.exit_info_2;
	gva = svm->vmcb->control.exit_info_1;

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

	return kvm_handle_invpcid(vcpu, type, gva);
}

3076
static int (*const svm_exit_handlers[])(struct kvm_vcpu *vcpu) = {
3077 3078 3079 3080
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
3081
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
3082
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
3083 3084
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
3085
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
3102 3103
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
3104
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
3105 3106
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
3107
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
3108
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
3109
	[SVM_EXIT_INTR]				= intr_interception,
3110
	[SVM_EXIT_NMI]				= nmi_interception,
3111
	[SVM_EXIT_SMI]				= smi_interception,
3112
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
3113
	[SVM_EXIT_RDPMC]			= kvm_emulate_rdpmc,
3114
	[SVM_EXIT_CPUID]			= kvm_emulate_cpuid,
3115
	[SVM_EXIT_IRET]                         = iret_interception,
3116
	[SVM_EXIT_INVD]                         = kvm_emulate_invd,
3117
	[SVM_EXIT_PAUSE]			= pause_interception,
3118
	[SVM_EXIT_HLT]				= kvm_emulate_halt,
M
Marcelo Tosatti 已提交
3119
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
3120
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
3121
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
3122 3123
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
3124
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
3125
	[SVM_EXIT_VMRUN]			= vmrun_interception,
3126
	[SVM_EXIT_VMMCALL]			= kvm_emulate_hypercall,
3127 3128
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
3129 3130
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
3131
	[SVM_EXIT_SKINIT]			= skinit_interception,
3132
	[SVM_EXIT_RDTSCP]			= kvm_handle_invalid_op,
3133 3134 3135
	[SVM_EXIT_WBINVD]                       = kvm_emulate_wbinvd,
	[SVM_EXIT_MONITOR]			= kvm_emulate_monitor,
	[SVM_EXIT_MWAIT]			= kvm_emulate_mwait,
3136
	[SVM_EXIT_XSETBV]			= kvm_emulate_xsetbv,
3137
	[SVM_EXIT_RDPRU]			= kvm_handle_invalid_op,
3138
	[SVM_EXIT_EFER_WRITE_TRAP]		= efer_trap,
3139
	[SVM_EXIT_CR0_WRITE_TRAP]		= cr_trap,
3140
	[SVM_EXIT_CR4_WRITE_TRAP]		= cr_trap,
3141
	[SVM_EXIT_CR8_WRITE_TRAP]		= cr_trap,
3142
	[SVM_EXIT_INVPCID]                      = invpcid_interception,
3143
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
3144
	[SVM_EXIT_RSM]                          = rsm_interception,
3145 3146
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
3147
	[SVM_EXIT_VMGEXIT]			= sev_handle_vmgexit,
A
Avi Kivity 已提交
3148 3149
};

3150
static void dump_vmcb(struct kvm_vcpu *vcpu)
3151 3152 3153 3154
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
3155
	struct vmcb_save_area *save01 = &svm->vmcb01.ptr->save;
3156

3157 3158 3159 3160 3161
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

3162 3163
	pr_err("VMCB %p, last attempted VMRUN on CPU %d\n",
	       svm->current_vmcb->ptr, vcpu->arch.last_vmentry_cpu);
3164
	pr_err("VMCB Control Area:\n");
3165 3166
	pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
3167 3168
	pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
3169
	pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
3170 3171 3172
	pr_err("%-20s%08x %08x\n", "intercepts:",
              control->intercepts[INTERCEPT_WORD3],
	       control->intercepts[INTERCEPT_WORD4]);
3173
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3174 3175
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3191
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
3192
	pr_err("%-20s%016llx\n", "ghcb:", control->ghcb_gpa);
3193 3194
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3195
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
3196
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3197 3198 3199
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3200
	pr_err("%-20s%016llx\n", "vmsa_pa:", control->vmsa_pa);
3201
	pr_err("VMCB State Save Area:\n");
3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
3220 3221
	       save01->fs.selector, save01->fs.attrib,
	       save01->fs.limit, save01->fs.base);
3222 3223
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
3224 3225
	       save01->gs.selector, save01->gs.attrib,
	       save01->gs.limit, save01->gs.base);
3226 3227 3228 3229 3230 3231
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
3232 3233
	       save01->ldtr.selector, save01->ldtr.attrib,
	       save01->ldtr.limit, save01->ldtr.base);
3234 3235 3236 3237 3238 3239
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
3240 3241
	       save01->tr.selector, save01->tr.attrib,
	       save01->tr.limit, save01->tr.base);
3242 3243
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
3255
	       "star:", save01->star, "lstar:", save01->lstar);
3256
	pr_err("%-15s %016llx %-13s %016llx\n",
3257
	       "cstar:", save01->cstar, "sfmask:", save01->sfmask);
3258
	pr_err("%-15s %016llx %-13s %016llx\n",
3259 3260
	       "kernel_gs_base:", save01->kernel_gs_base,
	       "sysenter_cs:", save01->sysenter_cs);
3261
	pr_err("%-15s %016llx %-13s %016llx\n",
3262 3263
	       "sysenter_esp:", save01->sysenter_esp,
	       "sysenter_eip:", save01->sysenter_eip);
3264 3265 3266 3267 3268 3269 3270
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
3271 3272
}

3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289
static int svm_handle_invalid_exit(struct kvm_vcpu *vcpu, u64 exit_code)
{
	if (exit_code < ARRAY_SIZE(svm_exit_handlers) &&
	    svm_exit_handlers[exit_code])
		return 0;

	vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%llx\n", exit_code);
	dump_vmcb(vcpu);
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
	vcpu->run->internal.ndata = 2;
	vcpu->run->internal.data[0] = exit_code;
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;

	return -EINVAL;
}

3290
int svm_invoke_exit_handler(struct kvm_vcpu *vcpu, u64 exit_code)
3291
{
3292
	if (svm_handle_invalid_exit(vcpu, exit_code))
3293 3294 3295 3296
		return 0;

#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
3297
		return msr_interception(vcpu);
3298
	else if (exit_code == SVM_EXIT_VINTR)
3299
		return interrupt_window_interception(vcpu);
3300
	else if (exit_code == SVM_EXIT_INTR)
3301
		return intr_interception(vcpu);
3302
	else if (exit_code == SVM_EXIT_HLT)
3303
		return kvm_emulate_halt(vcpu);
3304
	else if (exit_code == SVM_EXIT_NPF)
3305
		return npf_interception(vcpu);
3306
#endif
3307
	return svm_exit_handlers[exit_code](vcpu);
3308 3309
}

3310 3311
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
			      u32 *intr_info, u32 *error_code)
3312 3313 3314 3315 3316
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
3317 3318 3319 3320 3321 3322
	*intr_info = control->exit_int_info;
	if ((*intr_info & SVM_EXITINTINFO_VALID) &&
	    (*intr_info & SVM_EXITINTINFO_VALID_ERR))
		*error_code = control->exit_int_info_err;
	else
		*error_code = 0;
3323 3324
}

3325
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
3326
{
3327
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3328
	struct kvm_run *kvm_run = vcpu->run;
3329
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
3330

3331 3332
	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);

3333 3334 3335 3336 3337 3338 3339
	/* SEV-ES guests must use the CR write traps to track CR registers. */
	if (!sev_es_guest(vcpu->kvm)) {
		if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
			vcpu->arch.cr0 = svm->vmcb->save.cr0;
		if (npt_enabled)
			vcpu->arch.cr3 = svm->vmcb->save.cr3;
	}
3340

3341
	if (is_guest_mode(vcpu)) {
3342 3343
		int vmexit;

3344
		trace_kvm_nested_vmexit(exit_code, vcpu, KVM_ISA_SVM);
3345

3346 3347 3348 3349 3350 3351
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3352 3353 3354
			return 1;
	}

3355 3356 3357 3358
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3359
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
3360
		dump_vmcb(vcpu);
3361 3362 3363
		return 0;
	}

3364
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3365
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3366 3367
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3368
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
3369
		       "exit_code 0x%x\n",
3370
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
3371 3372
		       exit_code);

3373
	if (exit_fastpath != EXIT_FASTPATH_NONE)
3374
		return 1;
3375

3376
	return svm_invoke_exit_handler(vcpu, exit_code);
A
Avi Kivity 已提交
3377 3378 3379 3380
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
3381
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
3382

3383
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3384 3385 3386
	load_TR_desc();
}

3387
static void pre_svm_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3388
{
3389 3390
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3391

3392
	/*
3393 3394 3395 3396
	 * If the previous vmrun of the vmcb occurred on a different physical
	 * cpu, then mark the vmcb dirty and assign a new asid.  Hardware's
	 * vmcb clean bits are per logical CPU, as are KVM's asid assignments.
	 */
3397
	if (unlikely(svm->current_vmcb->cpu != vcpu->cpu)) {
3398
		svm->current_vmcb->asid_generation = 0;
3399
		vmcb_mark_all_dirty(svm->vmcb);
3400
		svm->current_vmcb->cpu = vcpu->cpu;
3401 3402
        }

3403 3404
	if (sev_guest(vcpu->kvm))
		return pre_sev_run(svm, vcpu->cpu);
3405

3406
	/* FIXME: handle wraparound of asid_generation */
3407
	if (svm->current_vmcb->asid_generation != sd->asid_generation)
3408
		new_asid(svm, sd);
A
Avi Kivity 已提交
3409 3410
}

3411 3412 3413 3414 3415 3416
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3417
	if (!sev_es_guest(vcpu->kvm))
3418
		svm_set_intercept(svm, INTERCEPT_IRET);
3419 3420
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3421

3422
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3423 3424 3425
{
	struct vcpu_svm *svm = to_svm(vcpu);

3426
	BUG_ON(!(gif_set(svm)));
3427

3428 3429 3430
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3431 3432
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3433 3434
}

3435
static void svm_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3436 3437 3438
{
	struct vcpu_svm *svm = to_svm(vcpu);

3439 3440 3441 3442 3443 3444 3445
	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
	if (sev_es_guest(vcpu->kvm))
		return;

3446
	if (nested_svm_virtualize_tpr(vcpu))
3447 3448
		return;

3449
	svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
3450

3451
	if (irr == -1)
3452 3453
		return;

3454
	if (tpr >= irr)
3455
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
3456
}
3457

3458
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3459 3460 3461
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3462
	bool ret;
3463

3464
	if (!gif_set(svm))
3465 3466
		return true;

3467 3468 3469 3470
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
3471
	      (vcpu->arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3472 3473

	return ret;
3474 3475
}

3476
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3477 3478 3479
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3480
		return -EBUSY;
3481

3482 3483
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3484
		return -EBUSY;
3485 3486

	return !svm_nmi_blocked(vcpu);
3487 3488
}

J
Jan Kiszka 已提交
3489 3490
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
3491
	return !!(vcpu->arch.hflags & HF_NMI_MASK);
J
Jan Kiszka 已提交
3492 3493 3494 3495 3496 3497 3498
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
3499 3500
		vcpu->arch.hflags |= HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3501
			svm_set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3502
	} else {
3503 3504
		vcpu->arch.hflags &= ~HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3505
			svm_clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3506 3507 3508
	}
}

3509
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3510 3511 3512
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3513

3514
	if (!gif_set(svm))
3515
		return true;
3516

3517
	if (sev_es_guest(vcpu->kvm)) {
3518 3519 3520 3521 3522 3523 3524
		/*
		 * SEV-ES guests to not expose RFLAGS. Use the VMCB interrupt mask
		 * bit to determine the state of the IF flag.
		 */
		if (!(vmcb->control.int_state & SVM_GUEST_INTERRUPT_MASK))
			return true;
	} else if (is_guest_mode(vcpu)) {
3525
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3526
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
3527
		    ? !(svm->vmcb01.ptr->save.rflags & X86_EFLAGS_IF)
3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3540 3541
}

3542
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3543 3544 3545
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3546
		return -EBUSY;
3547

3548 3549 3550 3551 3552
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3553
		return -EBUSY;
3554 3555

	return !svm_interrupt_blocked(vcpu);
3556 3557
}

3558
static void svm_enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3559
{
3560 3561
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3562 3563 3564 3565
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3566 3567 3568
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3569
	 */
3570
	if (vgif_enabled(svm) || gif_set(svm)) {
3571 3572 3573 3574 3575 3576 3577
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
		svm_toggle_avic_for_irq_window(vcpu, false);
3578 3579
		svm_set_vintr(svm);
	}
3580 3581
}

3582
static void svm_enable_nmi_window(struct kvm_vcpu *vcpu)
3583
{
3584
	struct vcpu_svm *svm = to_svm(vcpu);
3585

3586
	if ((vcpu->arch.hflags & (HF_NMI_MASK | HF_IRET_MASK)) == HF_NMI_MASK)
3587
		return; /* IRET will cause a vm exit */
3588

3589 3590
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3591
			svm_set_intercept(svm, INTERCEPT_STGI);
3592
		return; /* STGI will cause a vm exit */
3593
	}
3594

J
Joerg Roedel 已提交
3595 3596 3597 3598
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3599
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3600
	svm->nmi_singlestep = true;
3601
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3602 3603
}

3604 3605 3606 3607 3608
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3609 3610 3611 3612 3613
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3614
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3615
{
3616 3617
	struct vcpu_svm *svm = to_svm(vcpu);

3618 3619 3620 3621 3622 3623 3624
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3625 3626 3627
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
3628
		svm->current_vmcb->asid_generation--;
3629 3630
}

3631 3632 3633 3634 3635 3636 3637
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3638 3639 3640 3641
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3642
	if (nested_svm_virtualize_tpr(vcpu))
3643 3644
		return;

3645
	if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
3646
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3647
		kvm_set_cr8(vcpu, cr8);
3648 3649 3650
	}
}

3651 3652 3653 3654 3655
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3656
	if (nested_svm_virtualize_tpr(vcpu) ||
3657
	    kvm_vcpu_apicv_active(vcpu))
3658 3659
		return;

3660 3661 3662 3663 3664
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3665
static void svm_complete_interrupts(struct kvm_vcpu *vcpu)
3666
{
3667
	struct vcpu_svm *svm = to_svm(vcpu);
3668 3669 3670
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3671 3672 3673
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3674

3675 3676 3677 3678
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
3679 3680 3681 3682 3683
	if ((vcpu->arch.hflags & HF_IRET_MASK) &&
	    (sev_es_guest(vcpu->kvm) ||
	     kvm_rip_read(vcpu) != svm->nmi_iret_rip)) {
		vcpu->arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3684
	}
3685

3686 3687 3688
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
3689 3690 3691 3692

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3693
	kvm_make_request(KVM_REQ_EVENT, vcpu);
3694

3695 3696 3697 3698 3699
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
3700
		vcpu->arch.nmi_injected = true;
3701 3702
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3703 3704 3705 3706 3707 3708
		/*
		 * Never re-inject a #VC exception.
		 */
		if (vector == X86_TRAP_VC)
			break;

3709 3710 3711 3712 3713 3714 3715
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
3716 3717 3718
			    kvm_is_linear_rip(vcpu, svm->int3_rip))
				kvm_rip_write(vcpu,
					      kvm_rip_read(vcpu) - int3_injected);
3719
			break;
3720
		}
3721 3722
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3723
			kvm_requeue_exception_e(vcpu, vector, err);
3724 3725

		} else
3726
			kvm_requeue_exception(vcpu, vector);
3727 3728
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3729
		kvm_queue_interrupt(vcpu, vector, false);
3730 3731 3732 3733 3734 3735
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3736 3737 3738 3739 3740 3741 3742 3743
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
3744
	svm_complete_interrupts(vcpu);
A
Avi Kivity 已提交
3745 3746
}

3747
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3748
{
3749
	if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3750 3751 3752 3753 3754 3755
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3756
static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu)
3757
{
3758
	struct vcpu_svm *svm = to_svm(vcpu);
3759
	unsigned long vmcb_pa = svm->current_vmcb->pa;
3760

3761
	kvm_guest_enter_irqoff();
3762

3763
	if (sev_es_guest(vcpu->kvm)) {
3764
		__svm_sev_es_vcpu_run(vmcb_pa);
3765
	} else {
3766 3767
		struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);

3768 3769 3770 3771 3772 3773
		/*
		 * Use a single vmcb (vmcb01 because it's always valid) for
		 * context switching guest state via VMLOAD/VMSAVE, that way
		 * the state doesn't need to be copied between vmcb01 and
		 * vmcb02 when switching vmcbs for nested virtualization.
		 */
3774
		vmload(svm->vmcb01.pa);
3775
		__svm_vcpu_run(vmcb_pa, (unsigned long *)&vcpu->arch.regs);
3776
		vmsave(svm->vmcb01.pa);
3777

3778
		vmload(__sme_page_pa(sd->save_area));
3779
	}
3780

3781
	kvm_guest_exit_irqoff();
3782 3783
}

3784
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3785
{
3786
	struct vcpu_svm *svm = to_svm(vcpu);
3787

3788 3789
	trace_kvm_entry(vcpu);

3790 3791 3792 3793
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

3810
	pre_svm_run(vcpu);
A
Avi Kivity 已提交
3811

3812 3813
	sync_lapic_to_cr8(vcpu);

C
Cathy Avery 已提交
3814 3815 3816 3817
	if (unlikely(svm->asid != svm->vmcb->control.asid)) {
		svm->vmcb->control.asid = svm->asid;
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
	}
3818
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3819

3820 3821
	svm_hv_update_vp_id(svm->vmcb, vcpu);

3822 3823 3824 3825
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
3826
	if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
3827 3828
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
3829
		svm_set_dr6(svm, DR6_ACTIVE_LOW);
3830

3831
	clgi();
3832
	kvm_load_guest_xsave_state(vcpu);
3833

3834
	kvm_wait_lapic_expire(vcpu);
3835

3836 3837 3838 3839 3840 3841
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3842 3843
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3844

3845
	svm_vcpu_enter_exit(vcpu);
3846

3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3862 3863
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL) &&
	    unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3864
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3865

3866
	if (!sev_es_guest(vcpu->kvm))
3867
		reload_tss(vcpu);
A
Avi Kivity 已提交
3868

3869 3870
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);
3871

3872
	if (!sev_es_guest(vcpu->kvm)) {
3873 3874 3875 3876 3877
		vcpu->arch.cr2 = svm->vmcb->save.cr2;
		vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
		vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
		vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
	}
3878

3879
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3880
		kvm_before_interrupt(vcpu);
3881

3882
	kvm_load_host_xsave_state(vcpu);
3883 3884 3885 3886 3887
	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3888
		kvm_after_interrupt(vcpu);
3889

3890 3891
	sync_cr8_to_lapic(vcpu);

3892
	svm->next_rip = 0;
3893
	if (is_guest_mode(vcpu)) {
3894
		nested_sync_control_from_vmcb02(svm);
3895 3896 3897 3898 3899 3900

		/* Track VMRUNs that have made past consistency checking */
		if (svm->nested.nested_run_pending &&
		    svm->vmcb->control.exit_code != SVM_EXIT_ERR)
                        ++vcpu->stat.nested_run;

3901 3902
		svm->nested.nested_run_pending = 0;
	}
3903

3904
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3905
	vmcb_mark_all_clean(svm->vmcb);
3906

G
Gleb Natapov 已提交
3907 3908
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3909
		vcpu->arch.apf.host_apf_flags =
3910
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3911

3912 3913
	if (npt_enabled)
		kvm_register_clear_available(vcpu, VCPU_EXREG_PDPTR);
3914 3915 3916 3917 3918 3919 3920

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
3921
		svm_handle_mce(vcpu);
3922

3923
	svm_complete_interrupts(vcpu);
3924 3925 3926 3927 3928

	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	return svm_exit_handlers_fastpath(vcpu);
A
Avi Kivity 已提交
3929 3930
}

3931
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3932
			     int root_level)
A
Avi Kivity 已提交
3933
{
3934
	struct vcpu_svm *svm = to_svm(vcpu);
3935
	unsigned long cr3;
3936

3937
	if (npt_enabled) {
3938
		svm->vmcb->control.nested_cr3 = __sme_set(root_hpa);
3939
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
3940

3941 3942
		hv_track_root_tdp(vcpu, root_hpa);

3943
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3944 3945 3946
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
3947
	} else if (vcpu->arch.mmu->shadow_root_level >= PT64_ROOT_4LEVEL) {
3948
		cr3 = __sme_set(root_hpa) | kvm_get_active_pcid(vcpu);
3949 3950 3951 3952
	} else {
		/* PCID in the guest should be impossible with a 32-bit MMU. */
		WARN_ON_ONCE(kvm_get_active_pcid(vcpu));
		cr3 = root_hpa;
3953
	}
3954

3955
	svm->vmcb->save.cr3 = cr3;
3956
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
3957 3958
}

A
Avi Kivity 已提交
3959 3960
static int is_disabled(void)
{
3961 3962 3963 3964 3965 3966
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
3967 3968 3969
	return 0;
}

I
Ingo Molnar 已提交
3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3981
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
3982
{
3983
	return 0;
Y
Yang, Sheng 已提交
3984 3985
}

3986 3987 3988 3989 3990
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

3991 3992 3993 3994 3995
/*
 * The kvm parameter can be NULL (module initialization, or invocation before
 * VM creation). Be sure to check the kvm parameter before using it.
 */
static bool svm_has_emulated_msr(struct kvm *kvm, u32 index)
3996
{
3997 3998
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
3999
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
4000
		return false;
4001 4002 4003 4004 4005
	case MSR_IA32_SMBASE:
		/* SEV-ES guests do not support SMM, so report false */
		if (kvm && sev_es_guest(kvm))
			return false;
		break;
4006 4007 4008 4009
	default:
		break;
	}

4010 4011 4012
	return true;
}

4013 4014 4015 4016 4017
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

4018
static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
4019
{
4020
	struct vcpu_svm *svm = to_svm(vcpu);
4021
	struct kvm_cpuid_entry2 *best;
4022

4023
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4024
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
4025 4026
				    boot_cpu_has(X86_FEATURE_XSAVES);

4027
	/* Update nrips enabled cache */
4028
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
4029
			     guest_cpuid_has(vcpu, X86_FEATURE_NRIPS);
4030

4031
	svm_recalc_instruction_intercepts(vcpu, svm);
4032

4033 4034 4035 4036
	/* For sev guests, the memory encryption bit is not reserved in CR3.  */
	if (sev_guest(vcpu->kvm)) {
		best = kvm_find_cpuid_entry(vcpu, 0x8000001F, 0);
		if (best)
4037
			vcpu->arch.reserved_gpa_bits &= ~(1UL << (best->ebx & 0x3f));
4038 4039
	}

4040 4041 4042 4043 4044 4045 4046 4047
	if (kvm_vcpu_apicv_active(vcpu)) {
		/*
		 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
		 * is exposed to the guest, disable AVIC.
		 */
		if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_X2APIC);
4048

4049 4050 4051 4052 4053 4054 4055 4056
		/*
		 * Currently, AVIC does not work with nested virtualization.
		 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
		 */
		if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_NESTED);
	}
4057

4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083
	if (guest_cpuid_is_intel(vcpu)) {
		/*
		 * We must intercept SYSENTER_EIP and SYSENTER_ESP
		 * accesses because the processor only stores 32 bits.
		 * For the same reason we cannot use virtual VMLOAD/VMSAVE.
		 */
		svm_set_intercept(svm, INTERCEPT_VMLOAD);
		svm_set_intercept(svm, INTERCEPT_VMSAVE);
		svm->vmcb->control.virt_ext &= ~VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;

		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 0, 0);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 0, 0);
	} else {
		/*
		 * If hardware supports Virtual VMLOAD VMSAVE then enable it
		 * in VMCB and clear intercepts to avoid #VMEXIT.
		 */
		if (vls) {
			svm_clr_intercept(svm, INTERCEPT_VMLOAD);
			svm_clr_intercept(svm, INTERCEPT_VMSAVE);
			svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
		}
		/* No need to intercept these MSRs */
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
	}
4084 4085
}

4086 4087 4088 4089 4090
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

4091
#define PRE_EX(exit)  { .exit_code = (exit), \
4092
			.stage = X86_ICPT_PRE_EXCEPT, }
4093
#define POST_EX(exit) { .exit_code = (exit), \
4094
			.stage = X86_ICPT_POST_EXCEPT, }
4095
#define POST_MEM(exit) { .exit_code = (exit), \
4096
			.stage = X86_ICPT_POST_MEMACCESS, }
4097

4098
static const struct __x86_intercept {
4099 4100 4101 4102 4103 4104 4105 4106
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
4107 4108
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
4109 4110 4111 4112 4113 4114 4115 4116
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
4117 4118 4119 4120 4121 4122 4123 4124
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
4125 4126 4127
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
4128 4129 4130 4131 4132 4133 4134 4135 4136
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
4137 4138 4139 4140 4141 4142 4143
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
4144 4145 4146 4147
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
4148
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
4149 4150
};

4151
#undef PRE_EX
4152
#undef POST_EX
4153
#undef POST_MEM
4154

4155 4156
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
4157 4158
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
4159
{
4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

4170
	if (stage != icpt_info.stage)
4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

4184 4185
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
4186 4187
			break;

4188 4189
		if (!(vmcb_is_intercept(&svm->nested.ctl,
					INTERCEPT_SELECTIVE_CR0)))
4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
4208 4209 4210 4211
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
4212 4213 4214 4215 4216 4217
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
4218 4219 4220 4221 4222 4223 4224
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
4225
		break;
4226 4227 4228 4229 4230 4231
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
4232 4233
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
4234
			bytes = info->dst_bytes;
4235
		} else {
4236
			exit_info = (info->dst_val & 0xffff) << 16;
4237
			bytes = info->src_bytes;
4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
4258 4259 4260 4261
	default:
		break;
	}

4262 4263 4264
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
4265 4266 4267 4268 4269 4270 4271 4272
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
4273 4274
}

4275
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
4276 4277 4278
{
}

4279 4280
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
4281
	if (!kvm_pause_in_guest(vcpu->kvm))
4282
		shrink_ple_window(vcpu);
4283 4284
}

4285 4286 4287 4288 4289 4290
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

4291
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
4292
{
4293 4294 4295 4296
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
4297 4298 4299 4300 4301
		return true;

	return is_smm(vcpu);
}

4302
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4303 4304 4305
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
4306
		return -EBUSY;
4307

4308 4309
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
4310
		return -EBUSY;
4311

4312
	return !svm_smi_blocked(vcpu);
4313 4314
}

4315
static int svm_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
4316
{
4317
	struct vcpu_svm *svm = to_svm(vcpu);
4318
	struct kvm_host_map map_save;
4319 4320 4321 4322 4323 4324
	int ret;

	if (is_guest_mode(vcpu)) {
		/* FED8h - SVM Guest */
		put_smstate(u64, smstate, 0x7ed8, 1);
		/* FEE0h - SVM Guest VMCB Physical Address */
4325
		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
4326 4327 4328 4329 4330 4331 4332 4333

		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

		ret = nested_svm_vmexit(svm);
		if (ret)
			return ret;
4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352

		/*
		 * KVM uses VMCB01 to store L1 host state while L2 runs but
		 * VMCB01 is going to be used during SMM and thus the state will
		 * be lost. Temporary save non-VMLOAD/VMSAVE state to the host save
		 * area pointed to by MSR_VM_HSAVE_PA. APM guarantees that the
		 * format of the area is identical to guest save area offsetted
		 * by 0x400 (matches the offset of 'struct vmcb_save_area'
		 * within 'struct vmcb'). Note: HSAVE area may also be used by
		 * L1 hypervisor to save additional host context (e.g. KVM does
		 * that, see svm_prepare_guest_switch()) which must be
		 * preserved.
		 */
		if (kvm_vcpu_map(vcpu, gpa_to_gfn(svm->nested.hsave_msr),
				 &map_save) == -EINVAL)
			return 1;

		BUILD_BUG_ON(offsetof(struct vmcb, save) != 0x400);

4353 4354
		svm_copy_vmrun_state(map_save.hva + 0x400,
				     &svm->vmcb01.ptr->save);
4355 4356

		kvm_vcpu_unmap(vcpu, &map_save, true);
4357
	}
4358 4359 4360
	return 0;
}

4361
static int svm_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
4362
{
4363
	struct vcpu_svm *svm = to_svm(vcpu);
4364
	struct kvm_host_map map, map_save;
4365
	int ret = 0;
4366

4367 4368 4369
	if (guest_cpuid_has(vcpu, X86_FEATURE_LM)) {
		u64 saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
		u64 guest = GET_SMSTATE(u64, smstate, 0x7ed8);
4370
		u64 vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
4371
		struct vmcb *vmcb12;
4372

4373 4374 4375 4376 4377 4378 4379
		if (guest) {
			if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
				return 1;

			if (!(saved_efer & EFER_SVME))
				return 1;

4380
			if (kvm_vcpu_map(vcpu,
4381
					 gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
4382 4383
				return 1;

4384
			if (svm_allocate_nested(svm))
4385 4386
				return 1;

4387 4388 4389 4390 4391
			vmcb12 = map.hva;

			nested_load_control_from_vmcb12(svm, &vmcb12->control);

			ret = enter_svm_guest_mode(vcpu, vmcb12_gpa, vmcb12);
4392
			kvm_vcpu_unmap(vcpu, &map, true);
4393 4394 4395 4396 4397 4398 4399 4400 4401

			/*
			 * Restore L1 host state from L1 HSAVE area as VMCB01 was
			 * used during SMM (see svm_enter_smm())
			 */
			if (kvm_vcpu_map(vcpu, gpa_to_gfn(svm->nested.hsave_msr),
					 &map_save) == -EINVAL)
				return 1;

4402 4403
			svm_copy_vmrun_state(&svm->vmcb01.ptr->save,
					     map_save.hva + 0x400);
4404 4405

			kvm_vcpu_unmap(vcpu, &map_save, true);
4406
		}
4407
	}
4408 4409

	return ret;
4410 4411
}

4412
static void svm_enable_smi_window(struct kvm_vcpu *vcpu)
4413 4414 4415 4416 4417
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
4418
			svm_set_intercept(svm, INTERCEPT_STGI);
4419
		/* STGI will cause a vm exit */
4420 4421
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
4422 4423 4424
	}
}

4425
static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
4426
{
4427 4428
	bool smep, smap, is_user;
	unsigned long cr4;
4429

4430 4431 4432 4433 4434 4435
	/*
	 * When the guest is an SEV-ES guest, emulation is not possible.
	 */
	if (sev_es_guest(vcpu->kvm))
		return false;

4436
	/*
4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
I
Ingo Molnar 已提交
4448
	 * privileges. The microcode reads CS:RIP and if it hits a SMAP
4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
4466 4467 4468 4469 4470 4471 4472 4473 4474 4475
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489
	if (likely(!insn || insn_len))
		return true;

	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

	cr4 = kvm_read_cr4(vcpu);
	smep = cr4 & X86_CR4_SMEP;
	smap = cr4 & X86_CR4_SMAP;
	is_user = svm_get_cpl(vcpu) == 3;
4490
	if (smap && (!smep || is_user)) {
4491 4492 4493
		if (!sev_guest(vcpu->kvm))
			return true;

4494
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
4495 4496 4497 4498 4499 4500
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

4501 4502 4503 4504 4505 4506 4507
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
4508 4509 4510
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
4511 4512
	 */
	return !gif_set(svm) ||
4513
		   (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
4514 4515
}

4516 4517 4518 4519 4520 4521 4522 4523
static void svm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
{
	if (!sev_es_guest(vcpu->kvm))
		return kvm_vcpu_deliver_sipi_vector(vcpu, vector);

	sev_vcpu_deliver_sipi_vector(vcpu, vector);
}

4524 4525 4526 4527 4528 4529 4530 4531
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
4532 4533 4534
	if (!pause_filter_count || !pause_filter_thresh)
		kvm->arch.pause_in_guest = true;

4535
	if (enable_apicv) {
4536 4537 4538 4539 4540 4541 4542 4543
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	return 0;
}

4544
static struct kvm_x86_ops svm_x86_ops __initdata = {
4545
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
4546 4547
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4548
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4549
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
4550 4551 4552

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4553
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
4554

4555
	.vm_size = sizeof(struct kvm_svm),
4556
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
4557
	.vm_destroy = svm_vm_destroy,
4558

4559
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
4560 4561
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
4562 4563
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
4564

4565
	.update_exception_bitmap = svm_update_exception_bitmap,
4566
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
4567 4568 4569 4570 4571
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4572
	.get_cpl = svm_get_cpl,
4573
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4574
	.set_cr0 = svm_set_cr0,
4575
	.is_valid_cr4 = svm_is_valid_cr4,
A
Avi Kivity 已提交
4576 4577 4578 4579 4580 4581
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4582
	.set_dr7 = svm_set_dr7,
4583
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4584
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4585 4586
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
4587

4588
	.tlb_flush_all = svm_flush_tlb,
4589
	.tlb_flush_current = svm_flush_tlb,
4590
	.tlb_flush_gva = svm_flush_tlb_gva,
4591
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4592 4593

	.run = svm_vcpu_run,
4594
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4595
	.skip_emulated_instruction = skip_emulated_instruction,
4596
	.update_emulated_instruction = NULL,
4597 4598
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4599
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4600
	.set_irq = svm_set_irq,
4601
	.set_nmi = svm_inject_nmi,
4602
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4603
	.cancel_injection = svm_cancel_injection,
4604
	.interrupt_allowed = svm_interrupt_allowed,
4605
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4606 4607
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4608 4609 4610
	.enable_nmi_window = svm_enable_nmi_window,
	.enable_irq_window = svm_enable_irq_window,
	.update_cr8_intercept = svm_update_cr8_intercept,
4611
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4612
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4613
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4614
	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4615
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4616 4617
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4618
	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4619
	.apicv_post_state_restore = avic_post_state_restore,
4620 4621

	.set_tss_addr = svm_set_tss_addr,
4622
	.set_identity_map_addr = svm_set_identity_map_addr,
4623
	.get_mt_mask = svm_get_mt_mask,
4624

4625 4626
	.get_exit_info = svm_get_exit_info,

4627
	.vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
4628

4629
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4630

4631 4632
	.get_l2_tsc_offset = svm_get_l2_tsc_offset,
	.get_l2_tsc_multiplier = svm_get_l2_tsc_multiplier,
4633
	.write_tsc_offset = svm_write_tsc_offset,
4634
	.write_tsc_multiplier = svm_write_tsc_multiplier,
4635

4636
	.load_mmu_pgd = svm_load_mmu_pgd,
4637 4638

	.check_intercept = svm_check_intercept,
4639
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4640

4641 4642
	.request_immediate_exit = __kvm_request_immediate_exit,

4643
	.sched_in = svm_sched_in,
4644 4645

	.pmu_ops = &amd_pmu_ops,
4646 4647
	.nested_ops = &svm_nested_ops,

4648
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4649
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4650
	.update_pi_irte = svm_update_pi_irte,
4651
	.setup_mce = svm_setup_mce,
4652

4653
	.smi_allowed = svm_smi_allowed,
4654 4655
	.enter_smm = svm_enter_smm,
	.leave_smm = svm_leave_smm,
4656
	.enable_smi_window = svm_enable_smi_window,
B
Brijesh Singh 已提交
4657 4658

	.mem_enc_op = svm_mem_enc_op,
4659 4660
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4661

4662 4663
	.vm_copy_enc_context_from = svm_vm_copy_asid_from,

4664
	.can_emulate_instruction = svm_can_emulate_instruction,
4665 4666

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
4667 4668

	.msr_filter_changed = svm_msr_filter_changed,
4669
	.complete_emulated_msr = svm_complete_emulated_msr,
4670 4671

	.vcpu_deliver_sipi_vector = svm_vcpu_deliver_sipi_vector,
A
Avi Kivity 已提交
4672 4673
};

4674 4675 4676 4677 4678 4679 4680
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4681 4682 4683 4684
};

static int __init svm_init(void)
{
T
Tom Lendacky 已提交
4685 4686
	__unused_size_checks();

4687
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4688
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4689 4690 4691 4692
}

static void __exit svm_exit(void)
{
4693
	kvm_exit();
A
Avi Kivity 已提交
4694 4695 4696 4697
}

module_init(svm_init)
module_exit(svm_exit)