svm.c 122.1 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/objtool.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
A
Avi Kivity 已提交
28

29
#include <asm/apic.h>
30
#include <asm/perf_event.h>
31
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
32
#include <asm/desc.h>
33
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
34
#include <asm/kvm_para.h>
35
#include <asm/irq_remapping.h>
36
#include <asm/spec-ctrl.h>
37
#include <asm/cpu_device_id.h>
38
#include <asm/traps.h>
A
Avi Kivity 已提交
39

40
#include <asm/virtext.h>
41
#include "trace.h"
42

43
#include "svm.h"
44
#include "svm_ops.h"
45

46 47
#define __ex(x) __kvm_handle_fault_on_reboot(x)

A
Avi Kivity 已提交
48 49 50
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

51
#ifdef MODULE
52
static const struct x86_cpu_id svm_cpu_id[] = {
53
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
54 55 56
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
57
#endif
58

A
Avi Kivity 已提交
59 60 61 62 63 64
#define IOPM_ALLOC_ORDER 2
#define MSRPM_ALLOC_ORDER 1

#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

65 66
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
67 68 69 70
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
71
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
72

73 74
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

75
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
76 77
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
78

79 80
static bool erratum_383_found __read_mostly;

81
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
82

83 84 85 86 87 88
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

89 90 91
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

92
static const struct svm_direct_access_msrs {
93
	u32 index;   /* Index of the MSR */
94
	bool always; /* True if intercept is initially cleared */
95
} direct_access_msrs[MAX_DIRECT_ACCESS_MSRS] = {
B
Brian Gerst 已提交
96
	{ .index = MSR_STAR,				.always = true  },
97 98 99 100 101 102 103 104 105
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
106
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
107
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
108 109 110 111
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
112 113 114
	{ .index = MSR_EFER,				.always = false },
	{ .index = MSR_IA32_CR_PAT,			.always = false },
	{ .index = MSR_AMD64_SEV_ES_GHCB,		.always = true  },
115
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
116 117
};

118 119
/* enable NPT for AMD64 and X86 with PAE */
#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
120
bool npt_enabled = true;
121
#else
122
bool npt_enabled;
123
#endif
124

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

173 174
/* allow nested paging (virtualized MMU) for all guests */
static int npt = true;
175
module_param(npt, int, S_IRUGO);
176

177 178
/* allow nested virtualization in KVM/SVM */
static int nested = true;
179 180
module_param(nested, int, S_IRUGO);

181 182 183 184
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

185 186 187 188
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

189 190 191
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
192

B
Brijesh Singh 已提交
193
/* enable/disable SEV support */
194
int sev = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
B
Brijesh Singh 已提交
195 196
module_param(sev, int, 0444);

197 198 199 200
/* enable/disable SEV-ES support */
int sev_es = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
module_param(sev_es, int, 0444);

201
bool __read_mostly dump_invalid_vmcb;
202 203
module_param(dump_invalid_vmcb, bool, 0644);

204
static bool svm_gp_erratum_intercept = true;
205

B
Brijesh Singh 已提交
206 207
static u8 rsm_ins_bytes[] = "\x0f\xaa";

208
static unsigned long iopm_base;
A
Avi Kivity 已提交
209 210 211 212

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
213 214
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
215 216 217 218
	u32 base3;
	u32 zero1;
} __attribute__((packed));

219
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
220

221
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
222

223
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
224 225 226
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

227
u32 svm_msrpm_offset(u32 msr)
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
248 249
#define MAX_INST_SIZE 15

250
static int get_max_npt_level(void)
251 252
{
#ifdef CONFIG_X86_64
253
	return PT64_ROOT_4LEVEL;
254 255 256 257 258
#else
	return PT32E_ROOT_LEVEL;
#endif
}

259
int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
260
{
261
	struct vcpu_svm *svm = to_svm(vcpu);
262
	u64 old_efer = vcpu->arch.efer;
263
	vcpu->arch.efer = efer;
264 265 266 267 268 269 270 271

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
272

273 274 275 276
	if ((old_efer & EFER_SVME) != (efer & EFER_SVME)) {
		if (!(efer & EFER_SVME)) {
			svm_leave_nested(svm);
			svm_set_gif(svm, true);
277 278 279
			/* #GP intercept is still needed for vmware backdoor */
			if (!enable_vmware_backdoor)
				clr_exception_intercept(svm, GP_VECTOR);
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295

			/*
			 * Free the nested guest state, unless we are in SMM.
			 * In this case we will return to the nested guest
			 * as soon as we leave SMM.
			 */
			if (!is_smm(&svm->vcpu))
				svm_free_nested(svm);

		} else {
			int ret = svm_allocate_nested(svm);

			if (ret) {
				vcpu->arch.efer = old_efer;
				return ret;
			}
296 297 298

			if (svm_gp_erratum_intercept)
				set_exception_intercept(svm, GP_VECTOR);
299
		}
300 301 302
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
303
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
304
	return 0;
A
Avi Kivity 已提交
305 306 307 308 309 310 311 312
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

313
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
314 315 316 317 318
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
319 320
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
321 322 323 324 325 326 327 328 329 330 331 332 333
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

334
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
335
{
336 337
	struct vcpu_svm *svm = to_svm(vcpu);

338 339 340 341 342 343 344
	/*
	 * SEV-ES does not expose the next RIP. The RIP update is controlled by
	 * the type of exit and the #VC handler in the guest.
	 */
	if (sev_es_guest(vcpu->kvm))
		goto done;

345
	if (nrips && svm->vmcb->control.next_rip != 0) {
346
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
347
		svm->next_rip = svm->vmcb->control.next_rip;
348
	}
349

350 351 352 353 354 355
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
356 357

done:
358
	svm_set_interrupt_shadow(vcpu, 0);
359

360
	return 1;
A
Avi Kivity 已提交
361 362
}

363
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
364 365
{
	struct vcpu_svm *svm = to_svm(vcpu);
366 367 368
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
369

370 371
	kvm_deliver_exception_payload(&svm->vcpu);

372
	if (nr == BP_VECTOR && !nrips) {
373 374 375 376 377 378 379 380 381
		unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
382
		(void)skip_emulated_instruction(&svm->vcpu);
383 384 385 386 387
		rip = kvm_rip_read(&svm->vcpu);
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
388 389 390 391 392 393 394
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

395 396 397 398 399 400
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

401
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
440 441
static int has_svm(void)
{
442
	const char *msg;
A
Avi Kivity 已提交
443

444
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
445
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
446 447 448
		return 0;
	}

449 450 451 452 453
	if (sev_active()) {
		pr_info("KVM is unsupported when running as an SEV guest\n");
		return 0;
	}

A
Avi Kivity 已提交
454 455 456
	return 1;
}

457
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
458
{
459 460 461 462
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

463
	cpu_svm_disable();
464 465

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
466 467
}

468
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
469 470
{

471
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
472 473 474 475
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

476 477 478 479
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
480
	if (!has_svm()) {
481
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
482
		return -EINVAL;
A
Avi Kivity 已提交
483
	}
484 485
	sd = per_cpu(svm_data, me);
	if (!sd) {
486
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
487
		return -EINVAL;
A
Avi Kivity 已提交
488 489
	}

490 491 492
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
493
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
494

495
	gdt = get_current_gdt_rw();
496
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
497

498
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
499

500
	wrmsrl(MSR_VM_HSAVE_PA, __sme_page_pa(sd->save_area));
501

502 503
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
504
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
505 506
	}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

537 538
	svm_init_erratum_383();

539 540
	amd_pmu_enable_virt();

541
	return 0;
A
Avi Kivity 已提交
542 543
}

544 545
static void svm_cpu_uninit(int cpu)
{
546
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
547

548
	if (!sd)
549 550
		return;

551
	per_cpu(svm_data, cpu) = NULL;
552
	kfree(sd->sev_vmcbs);
553 554
	__free_page(sd->save_area);
	kfree(sd);
555 556
}

A
Avi Kivity 已提交
557 558
static int svm_cpu_init(int cpu)
{
559
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
560

561 562
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
A
Avi Kivity 已提交
563
		return -ENOMEM;
564
	sd->cpu = cpu;
565
	sd->save_area = alloc_page(GFP_KERNEL);
566
	if (!sd->save_area)
567
		goto free_cpu_data;
568
	clear_page(page_address(sd->save_area));
A
Avi Kivity 已提交
569

570
	if (svm_sev_enabled()) {
571 572 573
		sd->sev_vmcbs = kmalloc_array(max_sev_asid + 1,
					      sizeof(void *),
					      GFP_KERNEL);
574
		if (!sd->sev_vmcbs)
575
			goto free_save_area;
576 577
	}

578
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
579 580 581

	return 0;

582 583 584
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
585
	kfree(sd);
586
	return -ENOMEM;
A
Avi Kivity 已提交
587 588 589

}

590
static int direct_access_msr_slot(u32 msr)
591
{
592
	u32 i;
593 594

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
595 596
		if (direct_access_msrs[i].index == msr)
			return i;
597

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
	return -ENOENT;
}

static void set_shadow_msr_intercept(struct kvm_vcpu *vcpu, u32 msr, int read,
				     int write)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int slot = direct_access_msr_slot(msr);

	if (slot == -ENOENT)
		return;

	/* Set the shadow bitmaps to the desired intercept states */
	if (read)
		set_bit(slot, svm->shadow_msr_intercept.read);
	else
		clear_bit(slot, svm->shadow_msr_intercept.read);

	if (write)
		set_bit(slot, svm->shadow_msr_intercept.write);
	else
		clear_bit(slot, svm->shadow_msr_intercept.write);
620 621
}

622 623 624
static bool valid_msr_intercept(u32 index)
{
	return direct_access_msr_slot(index) != -ENOENT;
625 626
}

627
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

646 647
static void set_msr_interception_bitmap(struct kvm_vcpu *vcpu, u32 *msrpm,
					u32 msr, int read, int write)
A
Avi Kivity 已提交
648
{
649 650 651
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
652

653 654 655 656 657 658
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

659 660 661 662 663 664 665
	/* Enforce non allowed MSRs to trap */
	if (read && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ))
		read = 0;

	if (write && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE))
		write = 0;

666 667 668 669 670 671 672 673 674 675 676
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
A
Avi Kivity 已提交
677 678
}

679 680
void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
			  int read, int write)
A
Avi Kivity 已提交
681
{
682 683 684 685
	set_shadow_msr_intercept(vcpu, msr, read, write);
	set_msr_interception_bitmap(vcpu, msrpm, msr, read, write);
}

686
u32 *svm_vcpu_alloc_msrpm(void)
A
Avi Kivity 已提交
687
{
688
	struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, MSRPM_ALLOC_ORDER);
689
	u32 *msrpm;
690 691 692

	if (!pages)
		return NULL;
A
Avi Kivity 已提交
693

694
	msrpm = page_address(pages);
695 696
	memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));

697 698 699
	return msrpm;
}

700
void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm)
701 702 703
{
	int i;

704 705 706
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;
707
		set_msr_interception(vcpu, msrpm, direct_access_msrs[i].index, 1, 1);
708
	}
709
}
710

711 712

void svm_vcpu_free_msrpm(u32 *msrpm)
713 714
{
	__free_pages(virt_to_page(msrpm), MSRPM_ALLOC_ORDER);
715 716
}

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
static void svm_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all direct access MSRs again. They
	 * will automatically get filtered through the MSR filter, so we are
	 * back in sync after this.
	 */
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 msr = direct_access_msrs[i].index;
		u32 read = test_bit(i, svm->shadow_msr_intercept.read);
		u32 write = test_bit(i, svm->shadow_msr_intercept.write);

		set_msr_interception_bitmap(vcpu, svm->msrpm, msr, read, write);
733
	}
734 735
}

736 737 738 739 740 741 742 743
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
744
			return;
745 746 747 748 749 750 751 752 753

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
754
	}
755 756 757 758 759

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
760
	BUG();
A
Avi Kivity 已提交
761 762
}

763
static void init_msrpm_offsets(void)
764
{
765
	int i;
766

767 768 769 770 771 772 773 774 775 776
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
777 778
}

779
static void svm_enable_lbrv(struct kvm_vcpu *vcpu)
780
{
781
	struct vcpu_svm *svm = to_svm(vcpu);
782

783
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
784 785 786 787
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
788 789
}

790
static void svm_disable_lbrv(struct kvm_vcpu *vcpu)
791
{
792
	struct vcpu_svm *svm = to_svm(vcpu);
793

794
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
795 796 797 798
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
799 800
}

801
void disable_nmi_singlestep(struct vcpu_svm *svm)
802 803
{
	svm->nmi_singlestep = false;
804

805 806 807 808 809 810 811
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
812 813
}

814 815 816 817 818 819 820 821 822 823 824
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
825
	if (control->pause_filter_count != old) {
826
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
827 828 829
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
830 831 832 833 834 835 836 837 838 839 840 841 842
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
843
	if (control->pause_filter_count != old) {
844
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
845 846 847
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
848 849
}

850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
	rdmsrl(MSR_K8_SYSCFG, msr);
	if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

P
Paolo Bonzini 已提交
888
	kvm_mmu_set_mmio_spte_mask(mask, PT_WRITABLE_MASK | PT_USER_MASK);
889 890
}

891 892 893 894
static void svm_hardware_teardown(void)
{
	int cpu;

895 896
	if (svm_sev_enabled())
		sev_hardware_teardown();
897 898 899 900 901 902 903 904

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
	iopm_base = 0;
}

905 906 907 908
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

909 910
	supported_xss = 0;

911 912
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
913 914
		kvm_cpu_cap_set(X86_FEATURE_SVM);

915
		if (nrips)
916 917 918 919
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
920 921 922

		/* Nested VM can receive #VMEXIT instead of triggering #GP */
		kvm_cpu_cap_set(X86_FEATURE_SVME_ADDR_CHK);
923 924
	}

925 926 927 928
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
929 930
}

A
Avi Kivity 已提交
931 932 933 934
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
935
	void *iopm_va;
A
Avi Kivity 已提交
936 937 938 939 940 941
	int r;

	iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);

	if (!iopm_pages)
		return -ENOMEM;
942 943 944

	iopm_va = page_address(iopm_pages);
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
A
Avi Kivity 已提交
945 946
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

947 948
	init_msrpm_offsets();

949 950
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

951 952 953
	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

A
Alexander Graf 已提交
954 955 956
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

957 958
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		kvm_has_tsc_control = true;
959 960
		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 32;
961 962
	}

963 964 965 966 967 968 969 970
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

971 972
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
973
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
974 975
	}

976 977 978 979 980
	if (IS_ENABLED(CONFIG_KVM_AMD_SEV) && sev) {
		sev_hardware_setup();
	} else {
		sev = false;
		sev_es = false;
B
Brijesh Singh 已提交
981 982
	}

983 984
	svm_adjust_mmio_mask();

Z
Zachary Amsden 已提交
985
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
986 987
		r = svm_cpu_init(cpu);
		if (r)
988
			goto err;
A
Avi Kivity 已提交
989
	}
990

991
	if (!boot_cpu_has(X86_FEATURE_NPT))
992 993
		npt_enabled = false;

994
	if (npt_enabled && !npt)
995 996
		npt_enabled = false;

997
	kvm_configure_mmu(npt_enabled, get_max_npt_level(), PG_LEVEL_1G);
998
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
999

1000 1001 1002 1003 1004
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

1005 1006 1007
	if (avic) {
		if (!npt_enabled ||
		    !boot_cpu_has(X86_FEATURE_AVIC) ||
1008
		    !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
1009
			avic = false;
1010
		} else {
1011
			pr_info("AVIC enabled\n");
1012 1013 1014

			amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
		}
1015
	}
1016

1017 1018
	if (vls) {
		if (!npt_enabled ||
1019
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
1020 1021 1022 1023 1024 1025 1026
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

1027 1028 1029
	if (boot_cpu_has(X86_FEATURE_SVME_ADDR_CHK))
		svm_gp_erratum_intercept = false;

1030 1031 1032 1033 1034 1035 1036
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

1037
	svm_set_cpu_caps();
1038

1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	/*
	 * It seems that on AMD processors PTE's accessed bit is
	 * being set by the CPU hardware before the NPF vmexit.
	 * This is not expected behaviour and our tests fail because
	 * of it.
	 * A workaround here is to disable support for
	 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
	 * In this case userspace can know if there is support using
	 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
	 * it
	 * If future AMD CPU models change the behaviour described above,
	 * this variable can be changed accordingly
	 */
	allow_smaller_maxphyaddr = !npt_enabled;

A
Avi Kivity 已提交
1054 1055
	return 0;

1056
err:
1057
	svm_hardware_teardown();
A
Avi Kivity 已提交
1058 1059 1060 1061 1062 1063 1064
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
1065
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

1078
static u64 svm_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1079 1080 1081 1082
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 g_tsc_offset = 0;

1083
	if (is_guest_mode(vcpu)) {
1084
		/* Write L1's TSC offset.  */
1085 1086 1087
		g_tsc_offset = svm->vmcb->control.tsc_offset -
			       svm->nested.hsave->control.tsc_offset;
		svm->nested.hsave->control.tsc_offset = offset;
1088 1089 1090 1091 1092
	}

	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   svm->vmcb->control.tsc_offset - g_tsc_offset,
				   offset);
1093 1094

	svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
1095

1096
	vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
1097
	return svm->vmcb->control.tsc_offset;
1098 1099
}

1100 1101 1102
static void svm_check_invpcid(struct vcpu_svm *svm)
{
	/*
1103 1104
	 * Intercept INVPCID if shadow paging is enabled to sync/free shadow
	 * roots, or if INVPCID is disabled in the guest to inject #UD.
1105 1106
	 */
	if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
1107 1108
		if (!npt_enabled ||
		    !guest_cpuid_has(&svm->vcpu, X86_FEATURE_INVPCID))
1109 1110 1111 1112 1113 1114
			svm_set_intercept(svm, INTERCEPT_INVPCID);
		else
			svm_clr_intercept(svm, INTERCEPT_INVPCID);
	}
}

P
Paolo Bonzini 已提交
1115
static void init_vmcb(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1116
{
1117 1118
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
1119

1120
	svm->vcpu.arch.hflags = 0;
1121

1122 1123 1124 1125 1126 1127
	svm_set_intercept(svm, INTERCEPT_CR0_READ);
	svm_set_intercept(svm, INTERCEPT_CR3_READ);
	svm_set_intercept(svm, INTERCEPT_CR4_READ);
	svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
1128
	if (!kvm_vcpu_apicv_active(&svm->vcpu))
1129
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
1130

1131
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
1132

1133 1134 1135
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1136
	set_exception_intercept(svm, AC_VECTOR);
1137
	set_exception_intercept(svm, DB_VECTOR);
1138 1139 1140 1141 1142 1143 1144 1145
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1146

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	svm_set_intercept(svm, INTERCEPT_INTR);
	svm_set_intercept(svm, INTERCEPT_NMI);
	svm_set_intercept(svm, INTERCEPT_SMI);
	svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
	svm_set_intercept(svm, INTERCEPT_RDPMC);
	svm_set_intercept(svm, INTERCEPT_CPUID);
	svm_set_intercept(svm, INTERCEPT_INVD);
	svm_set_intercept(svm, INTERCEPT_INVLPG);
	svm_set_intercept(svm, INTERCEPT_INVLPGA);
	svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
	svm_set_intercept(svm, INTERCEPT_MSR_PROT);
	svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
	svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
	svm_set_intercept(svm, INTERCEPT_VMRUN);
	svm_set_intercept(svm, INTERCEPT_VMMCALL);
	svm_set_intercept(svm, INTERCEPT_VMLOAD);
	svm_set_intercept(svm, INTERCEPT_VMSAVE);
	svm_set_intercept(svm, INTERCEPT_STGI);
	svm_set_intercept(svm, INTERCEPT_CLGI);
	svm_set_intercept(svm, INTERCEPT_SKINIT);
	svm_set_intercept(svm, INTERCEPT_WBINVD);
	svm_set_intercept(svm, INTERCEPT_XSETBV);
	svm_set_intercept(svm, INTERCEPT_RDPRU);
	svm_set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1171

1172
	if (!kvm_mwait_in_guest(svm->vcpu.kvm)) {
1173 1174
		svm_set_intercept(svm, INTERCEPT_MONITOR);
		svm_set_intercept(svm, INTERCEPT_MWAIT);
1175 1176
	}

1177
	if (!kvm_hlt_in_guest(svm->vcpu.kvm))
1178
		svm_set_intercept(svm, INTERCEPT_HLT);
1179

1180 1181
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1182 1183 1184 1185 1186 1187 1188 1189 1190
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1191
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

	save->gdtr.limit = 0xffff;
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

P
Paolo Bonzini 已提交
1203
	svm_set_efer(&svm->vcpu, 0);
M
Mike Day 已提交
1204
	save->dr6 = 0xffff0ff0;
1205
	kvm_set_rflags(&svm->vcpu, X86_EFLAGS_FIXED);
A
Avi Kivity 已提交
1206
	save->rip = 0x0000fff0;
1207
	svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
A
Avi Kivity 已提交
1208

J
Joerg Roedel 已提交
1209
	/*
1210
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1211
	 * It also updates the guest-visible cr0 value.
A
Avi Kivity 已提交
1212
	 */
1213
	svm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
1214
	kvm_mmu_reset_context(&svm->vcpu);
1215

1216
	save->cr4 = X86_CR4_PAE;
A
Avi Kivity 已提交
1217
	/* rdx = ?? */
1218 1219 1220

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1221
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1222
		svm_clr_intercept(svm, INTERCEPT_INVLPG);
1223
		clr_exception_intercept(svm, PF_VECTOR);
1224 1225
		svm_clr_intercept(svm, INTERCEPT_CR3_READ);
		svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
1226
		save->g_pat = svm->vcpu.arch.pat;
1227 1228 1229
		save->cr3 = 0;
		save->cr4 = 0;
	}
1230
	svm->asid_generation = 0;
C
Cathy Avery 已提交
1231
	svm->asid = 0;
1232

1233
	svm->nested.vmcb12_gpa = 0;
1234 1235
	svm->vcpu.arch.hflags = 0;

1236
	if (!kvm_pause_in_guest(svm->vcpu.kvm)) {
1237 1238 1239
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1240
		svm_set_intercept(svm, INTERCEPT_PAUSE);
1241
	} else {
1242
		svm_clr_intercept(svm, INTERCEPT_PAUSE);
1243 1244
	}

1245 1246
	svm_check_invpcid(svm);

1247
	if (kvm_vcpu_apicv_active(&svm->vcpu))
1248 1249
		avic_init_vmcb(svm);

1250 1251 1252 1253 1254
	/*
	 * If hardware supports Virtual VMLOAD VMSAVE then enable it
	 * in VMCB and clear intercepts to avoid #VMEXIT.
	 */
	if (vls) {
1255 1256
		svm_clr_intercept(svm, INTERCEPT_VMLOAD);
		svm_clr_intercept(svm, INTERCEPT_VMSAVE);
1257 1258 1259
		svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
	}

1260
	if (vgif) {
1261 1262
		svm_clr_intercept(svm, INTERCEPT_STGI);
		svm_clr_intercept(svm, INTERCEPT_CLGI);
1263 1264 1265
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1266
	if (sev_guest(svm->vcpu.kvm)) {
B
Brijesh Singh 已提交
1267
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1268
		clr_exception_intercept(svm, UD_VECTOR);
1269 1270 1271 1272 1273

		if (sev_es_guest(svm->vcpu.kvm)) {
			/* Perform SEV-ES specific VMCB updates */
			sev_es_init_vmcb(svm);
		}
1274
	}
B
Brijesh Singh 已提交
1275

1276
	vmcb_mark_all_dirty(svm->vmcb);
1277

1278
	enable_gif(svm);
1279 1280 1281

}

1282
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1283 1284
{
	struct vcpu_svm *svm = to_svm(vcpu);
1285 1286
	u32 dummy;
	u32 eax = 1;
1287

1288
	svm->spec_ctrl = 0;
1289
	svm->virt_spec_ctrl = 0;
1290

1291 1292 1293 1294 1295 1296
	if (!init_event) {
		svm->vcpu.arch.apic_base = APIC_DEFAULT_PHYS_BASE |
					   MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(&svm->vcpu))
			svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
	}
P
Paolo Bonzini 已提交
1297
	init_vmcb(svm);
A
Avi Kivity 已提交
1298

1299
	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1300
	kvm_rdx_write(vcpu, eax);
1301 1302 1303

	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1304 1305
}

1306
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1307
{
1308
	struct vcpu_svm *svm;
1309
	struct page *vmcb_page;
1310
	struct page *vmsa_page = NULL;
R
Rusty Russell 已提交
1311
	int err;
A
Avi Kivity 已提交
1312

1313 1314
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1315

1316
	err = -ENOMEM;
1317
	vmcb_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
1318
	if (!vmcb_page)
1319
		goto out;
A
Avi Kivity 已提交
1320

1321 1322 1323 1324 1325 1326 1327 1328
	if (sev_es_guest(svm->vcpu.kvm)) {
		/*
		 * SEV-ES guests require a separate VMSA page used to contain
		 * the encrypted register state of the guest.
		 */
		vmsa_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
		if (!vmsa_page)
			goto error_free_vmcb_page;
1329 1330 1331 1332 1333 1334 1335 1336

		/*
		 * SEV-ES guests maintain an encrypted version of their FPU
		 * state which is restored and saved on VMRUN and VMEXIT.
		 * Free the fpu structure to prevent KVM from attempting to
		 * access the FPU state.
		 */
		kvm_free_guest_fpu(vcpu);
1337 1338
	}

1339 1340
	err = avic_init_vcpu(svm);
	if (err)
1341
		goto error_free_vmsa_page;
1342

1343 1344 1345
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1346 1347
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1348

1349
	svm->msrpm = svm_vcpu_alloc_msrpm();
1350 1351
	if (!svm->msrpm) {
		err = -ENOMEM;
1352
		goto error_free_vmsa_page;
1353
	}
1354

1355
	svm_vcpu_init_msrpm(vcpu, svm->msrpm);
A
Alexander Graf 已提交
1356

1357 1358
	svm->vmcb = page_address(vmcb_page);
	svm->vmcb_pa = __sme_set(page_to_pfn(vmcb_page) << PAGE_SHIFT);
1359 1360 1361 1362

	if (vmsa_page)
		svm->vmsa = page_address(vmsa_page);

1363
	svm->asid_generation = 0;
1364
	svm->guest_state_loaded = false;
P
Paolo Bonzini 已提交
1365
	init_vmcb(svm);
A
Avi Kivity 已提交
1366

1367
	svm_init_osvw(vcpu);
1368
	vcpu->arch.microcode_version = 0x01000065;
1369

1370 1371 1372 1373
	if (sev_es_guest(svm->vcpu.kvm))
		/* Perform SEV-ES specific VMCB creation updates */
		sev_es_create_vcpu(svm);

1374
	return 0;
1375

1376 1377 1378
error_free_vmsa_page:
	if (vmsa_page)
		__free_page(vmsa_page);
1379
error_free_vmcb_page:
1380
	__free_page(vmcb_page);
1381
out:
1382
	return err;
A
Avi Kivity 已提交
1383 1384
}

1385 1386 1387 1388 1389 1390 1391 1392
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1393 1394
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1395 1396
	struct vcpu_svm *svm = to_svm(vcpu);

1397 1398 1399 1400 1401 1402 1403
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1404 1405
	svm_free_nested(svm);

1406 1407
	sev_free_vcpu(vcpu);

1408
	__free_page(pfn_to_page(__sme_clr(svm->vmcb_pa) >> PAGE_SHIFT));
1409
	__free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
A
Avi Kivity 已提交
1410 1411
}

1412
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1413
{
1414
	struct vcpu_svm *svm = to_svm(vcpu);
1415 1416
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
	unsigned int i;
1417

1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	if (svm->guest_state_loaded)
		return;

	/*
	 * Certain MSRs are restored on VMEXIT (sev-es), or vmload of host save
	 * area (non-sev-es). Save ones that aren't so we can restore them
	 * individually later.
	 */
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
		rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
1428

1429 1430 1431 1432
	/*
	 * Save additional host state that will be restored on VMEXIT (sev-es)
	 * or subsequent vmload of host save area.
	 */
1433
	if (sev_es_guest(svm->vcpu.kvm)) {
1434
		sev_es_prepare_guest_switch(svm, vcpu->cpu);
1435
	} else {
1436
		vmsave(__sme_page_pa(sd->save_area));
1437
	}
1438

1439 1440 1441 1442 1443 1444
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1445
	}
1446

P
Paolo Bonzini 已提交
1447 1448 1449
	/* This assumes that the kernel never uses MSR_TSC_AUX */
	if (static_cpu_has(X86_FEATURE_RDTSCP))
		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
1450

1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
	svm->guest_state_loaded = true;
}

static void svm_prepare_host_switch(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned int i;

	if (!svm->guest_state_loaded)
		return;

	/*
	 * Certain MSRs are restored on VMEXIT (sev-es), or vmload of host save
	 * area (non-sev-es). Restore the ones that weren't.
	 */
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
		wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);

	svm->guest_state_loaded = false;
}

static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);

	if (unlikely(cpu != vcpu->cpu)) {
		svm->asid_generation = 0;
		vmcb_mark_all_dirty(svm->vmcb);
	}

A
Ashok Raj 已提交
1482 1483 1484 1485
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1486
	avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1487 1488 1489 1490
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1491
	avic_vcpu_put(vcpu);
1492
	svm_prepare_host_switch(vcpu);
1493

1494
	++vcpu->stat.host_state_reload;
A
Avi Kivity 已提交
1495 1496 1497 1498
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1510 1511 1512 1513
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1514 1515 1516
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1517
       /*
A
Andrea Gelmini 已提交
1518
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1519 1520 1521
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1522
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1523 1524
}

A
Avi Kivity 已提交
1525 1526 1527 1528 1529
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1530
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1531 1532
		break;
	default:
1533
		WARN_ON_ONCE(1);
A
Avi Kivity 已提交
1534 1535 1536
	}
}

1537
static void svm_set_vintr(struct vcpu_svm *svm)
1538 1539 1540 1541 1542
{
	struct vmcb_control_area *control;

	/* The following fields are ignored when AVIC is enabled */
	WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
1543
	svm_set_intercept(svm, INTERCEPT_VINTR);
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1554
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1555 1556
}

1557 1558
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1559
	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1560
	svm_clr_intercept(svm, INTERCEPT_VINTR);
1561

1562 1563 1564
	/* Drop int_ctl fields related to VINTR injection.  */
	svm->vmcb->control.int_ctl &= mask;
	if (is_guest_mode(&svm->vcpu)) {
1565 1566
		svm->nested.hsave->control.int_ctl &= mask;

1567 1568 1569 1570 1571
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
	}

1572
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1573 1574
}

A
Avi Kivity 已提交
1575 1576
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1577
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
A
Avi Kivity 已提交
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
	case VCPU_SREG_FS: return &save->fs;
	case VCPU_SREG_GS: return &save->gs;
	case VCPU_SREG_SS: return &save->ss;
	case VCPU_SREG_TR: return &save->tr;
	case VCPU_SREG_LDTR: return &save->ldtr;
	}
	BUG();
A
Al Viro 已提交
1590
	return NULL;
A
Avi Kivity 已提交
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1625

J
Joerg Roedel 已提交
1626 1627
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1628 1629
	 * for cross vendor migration purposes by "not present"
	 */
1630
	var->unusable = !var->present;
1631

1632 1633 1634 1635 1636 1637
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1638
		var->type |= 0x2;
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1654
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1655 1656
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1657 1658 1659 1660 1661 1662
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1663
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1664
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1665
		break;
1666
	}
A
Avi Kivity 已提交
1667 1668
}

1669 1670 1671 1672 1673 1674 1675
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1676
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1677
{
1678 1679
	struct vcpu_svm *svm = to_svm(vcpu);

1680 1681
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1682 1683
}

1684
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1685
{
1686 1687
	struct vcpu_svm *svm = to_svm(vcpu);

1688 1689
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1690
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1691 1692
}

1693
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1694
{
1695 1696
	struct vcpu_svm *svm = to_svm(vcpu);

1697 1698
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1699 1700
}

1701
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1702
{
1703 1704
	struct vcpu_svm *svm = to_svm(vcpu);

1705 1706
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1707
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1708 1709
}

A
Avi Kivity 已提交
1710 1711
static void update_cr0_intercept(struct vcpu_svm *svm)
{
1712 1713 1714 1715 1716 1717 1718 1719 1720
	ulong gcr0;
	u64 *hcr0;

	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
	if (sev_es_guest(svm->vcpu.kvm))
		return;
A
Avi Kivity 已提交
1721

1722 1723
	gcr0 = svm->vcpu.arch.cr0;
	hcr0 = &svm->vmcb->save.cr0;
1724 1725
	*hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
		| (gcr0 & SVM_CR0_SELECTIVE_MASK);
A
Avi Kivity 已提交
1726

1727
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
A
Avi Kivity 已提交
1728

1729
	if (gcr0 == *hcr0) {
1730 1731
		svm_clr_intercept(svm, INTERCEPT_CR0_READ);
		svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
A
Avi Kivity 已提交
1732
	} else {
1733 1734
		svm_set_intercept(svm, INTERCEPT_CR0_READ);
		svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
A
Avi Kivity 已提交
1735 1736 1737
	}
}

1738
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1739
{
1740 1741
	struct vcpu_svm *svm = to_svm(vcpu);

1742
#ifdef CONFIG_X86_64
1743
	if (vcpu->arch.efer & EFER_LME && !vcpu->arch.guest_state_protected) {
1744
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1745
			vcpu->arch.efer |= EFER_LMA;
1746
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1747 1748
		}

M
Mike Day 已提交
1749
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1750
			vcpu->arch.efer &= ~EFER_LMA;
1751
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1752 1753 1754
		}
	}
#endif
1755
	vcpu->arch.cr0 = cr0;
1756 1757 1758

	if (!npt_enabled)
		cr0 |= X86_CR0_PG | X86_CR0_WP;
1759

1760 1761 1762 1763 1764 1765 1766
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
		cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
1767
	svm->vmcb->save.cr0 = cr0;
1768
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
A
Avi Kivity 已提交
1769
	update_cr0_intercept(svm);
A
Avi Kivity 已提交
1770 1771
}

1772 1773 1774 1775 1776 1777
static bool svm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
{
	return true;
}

void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1778
{
1779
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1780
	unsigned long old_cr4 = vcpu->arch.cr4;
1781 1782

	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1783
		svm_flush_tlb(vcpu);
1784

1785 1786 1787
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1788
	cr4 |= host_cr4_mce;
1789
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1790
	vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1791 1792 1793

	if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
		kvm_update_cpuid_runtime(vcpu);
A
Avi Kivity 已提交
1794 1795 1796 1797 1798
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1799
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1800 1801 1802 1803 1804
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1805 1806 1807 1808 1809 1810 1811 1812
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1813 1814 1815 1816 1817 1818 1819 1820

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1821 1822
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1823

1824
	vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1825 1826
}

1827
static void svm_update_exception_bitmap(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1828
{
J
Jan Kiszka 已提交
1829 1830
	struct vcpu_svm *svm = to_svm(vcpu);

1831
	clr_exception_intercept(svm, BP_VECTOR);
1832

J
Jan Kiszka 已提交
1833 1834
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1835
			set_exception_intercept(svm, BP_VECTOR);
1836
	}
1837 1838
}

1839
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1840
{
1841 1842
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1843
		sd->next_asid = sd->min_asid;
1844
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
C
Cathy Avery 已提交
1845
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1846 1847
	}

1848
	svm->asid_generation = sd->asid_generation;
C
Cathy Avery 已提交
1849
	svm->asid = sd->next_asid++;
A
Avi Kivity 已提交
1850 1851
}

1852
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1853
{
1854
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1855

1856 1857 1858
	if (svm->vcpu.arch.guest_state_protected)
		return;

1859 1860
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
1861
		vmcb_mark_dirty(vmcb, VMCB_DR);
1862
	}
J
Jan Kiszka 已提交
1863 1864
}

1865 1866 1867 1868
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

1869 1870 1871
	if (vcpu->arch.guest_state_protected)
		return;

1872 1873 1874 1875
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1876
	/*
1877
	 * We cannot reset svm->vmcb->save.dr6 to DR6_ACTIVE_LOW here,
1878 1879
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1880
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1881 1882 1883 1884 1885
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1886
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1887
{
1888 1889
	struct vcpu_svm *svm = to_svm(vcpu);

1890 1891 1892
	if (vcpu->arch.guest_state_protected)
		return;

1893
	svm->vmcb->save.dr7 = value;
1894
	vmcb_mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1895 1896
}

A
Avi Kivity 已提交
1897
static int pf_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1898
{
1899
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1900
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1901

1902
	return kvm_handle_page_fault(&svm->vcpu, error_code, fault_address,
1903 1904
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1905 1906 1907 1908 1909
			svm->vmcb->control.insn_len);
}

static int npf_interception(struct vcpu_svm *svm)
{
1910
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1911 1912 1913 1914
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
	return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
1915 1916
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1917
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1918 1919
}

A
Avi Kivity 已提交
1920
static int db_interception(struct vcpu_svm *svm)
J
Jan Kiszka 已提交
1921
{
A
Avi Kivity 已提交
1922
	struct kvm_run *kvm_run = svm->vcpu.run;
1923
	struct kvm_vcpu *vcpu = &svm->vcpu;
A
Avi Kivity 已提交
1924

J
Jan Kiszka 已提交
1925
	if (!(svm->vcpu.guest_debug &
1926
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1927
		!svm->nmi_singlestep) {
1928
		u32 payload = svm->vmcb->save.dr6 ^ DR6_ACTIVE_LOW;
1929
		kvm_queue_exception_p(&svm->vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
1930 1931
		return 1;
	}
1932

J
Jan Kiszka 已提交
1933
	if (svm->nmi_singlestep) {
1934
		disable_nmi_singlestep(svm);
1935 1936
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
1937 1938 1939
	}

	if (svm->vcpu.guest_debug &
J
Joerg Roedel 已提交
1940
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1941
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1942 1943
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1944 1945 1946 1947 1948 1949 1950
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
1951 1952
}

A
Avi Kivity 已提交
1953
static int bp_interception(struct vcpu_svm *svm)
J
Jan Kiszka 已提交
1954
{
A
Avi Kivity 已提交
1955 1956
	struct kvm_run *kvm_run = svm->vcpu.run;

J
Jan Kiszka 已提交
1957 1958 1959 1960 1961 1962
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

A
Avi Kivity 已提交
1963
static int ud_interception(struct vcpu_svm *svm)
1964
{
W
Wanpeng Li 已提交
1965
	return handle_ud(&svm->vcpu);
1966 1967
}

1968 1969 1970 1971 1972 1973
static int ac_interception(struct vcpu_svm *svm)
{
	kvm_queue_exception_e(&svm->vcpu, AC_VECTOR, 0);
	return 1;
}

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

2013
static void svm_handle_mce(struct vcpu_svm *svm)
2014
{
2015 2016 2017 2018 2019 2020 2021
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

2022
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
2023 2024 2025 2026

		return;
	}

2027 2028 2029 2030
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
2031
	kvm_machine_check();
2032 2033 2034 2035
}

static int mc_interception(struct vcpu_svm *svm)
{
2036 2037 2038
	return 1;
}

A
Avi Kivity 已提交
2039
static int shutdown_interception(struct vcpu_svm *svm)
2040
{
A
Avi Kivity 已提交
2041 2042
	struct kvm_run *kvm_run = svm->vcpu.run;

2043 2044 2045 2046 2047 2048 2049
	/*
	 * The VM save area has already been encrypted so it
	 * cannot be reinitialized - just terminate.
	 */
	if (sev_es_guest(svm->vcpu.kvm))
		return -EINVAL;

2050 2051 2052 2053
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
2054
	clear_page(svm->vmcb);
P
Paolo Bonzini 已提交
2055
	init_vmcb(svm);
2056 2057 2058 2059 2060

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

A
Avi Kivity 已提交
2061
static int io_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2062
{
2063
	struct kvm_vcpu *vcpu = &svm->vcpu;
M
Mike Day 已提交
2064
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
2065
	int size, in, string;
2066
	unsigned port;
A
Avi Kivity 已提交
2067

R
Rusty Russell 已提交
2068
	++svm->vcpu.stat.io_exits;
2069
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
2070 2071 2072
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
2073 2074 2075 2076 2077 2078 2079 2080

	if (string) {
		if (sev_es_guest(vcpu->kvm))
			return sev_es_string_io(svm, size, port, in);
		else
			return kvm_emulate_instruction(vcpu, 0);
	}

2081 2082
	svm->next_rip = svm->vmcb->control.exit_info_2;

2083
	return kvm_fast_pio(&svm->vcpu, size, port, in);
A
Avi Kivity 已提交
2084 2085
}

A
Avi Kivity 已提交
2086
static int nmi_interception(struct vcpu_svm *svm)
2087 2088 2089 2090
{
	return 1;
}

A
Avi Kivity 已提交
2091
static int intr_interception(struct vcpu_svm *svm)
2092 2093 2094 2095 2096
{
	++svm->vcpu.stat.irq_exits;
	return 1;
}

A
Avi Kivity 已提交
2097
static int nop_on_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2098 2099 2100 2101
{
	return 1;
}

A
Avi Kivity 已提交
2102
static int halt_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2103
{
R
Rusty Russell 已提交
2104
	return kvm_emulate_halt(&svm->vcpu);
A
Avi Kivity 已提交
2105 2106
}

A
Avi Kivity 已提交
2107
static int vmmcall_interception(struct vcpu_svm *svm)
2108
{
2109
	return kvm_emulate_hypercall(&svm->vcpu);
2110 2111
}

A
Avi Kivity 已提交
2112
static int vmload_interception(struct vcpu_svm *svm)
2113
{
2114
	struct vmcb *nested_vmcb;
2115
	struct kvm_host_map map;
2116
	int ret;
2117

2118 2119 2120
	if (nested_svm_check_permissions(svm))
		return 1;

2121 2122 2123 2124
	ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
	if (ret) {
		if (ret == -EINVAL)
			kvm_inject_gp(&svm->vcpu, 0);
2125
		return 1;
2126 2127 2128
	}

	nested_vmcb = map.hva;
2129

2130
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
2131

2132
	nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
2133
	kvm_vcpu_unmap(&svm->vcpu, &map, true);
2134

2135
	return ret;
2136 2137
}

A
Avi Kivity 已提交
2138
static int vmsave_interception(struct vcpu_svm *svm)
2139
{
2140
	struct vmcb *nested_vmcb;
2141
	struct kvm_host_map map;
2142
	int ret;
2143

2144 2145 2146
	if (nested_svm_check_permissions(svm))
		return 1;

2147 2148 2149 2150
	ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
	if (ret) {
		if (ret == -EINVAL)
			kvm_inject_gp(&svm->vcpu, 0);
2151
		return 1;
2152 2153 2154
	}

	nested_vmcb = map.hva;
2155

2156
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
2157

2158
	nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
2159
	kvm_vcpu_unmap(&svm->vcpu, &map, true);
2160

2161
	return ret;
2162 2163
}

A
Avi Kivity 已提交
2164
static int vmrun_interception(struct vcpu_svm *svm)
A
Alexander Graf 已提交
2165 2166 2167 2168
{
	if (nested_svm_check_permissions(svm))
		return 1;

2169
	return nested_svm_vmrun(svm);
A
Alexander Graf 已提交
2170 2171
}

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
enum {
	NONE_SVM_INSTR,
	SVM_INSTR_VMRUN,
	SVM_INSTR_VMLOAD,
	SVM_INSTR_VMSAVE,
};

/* Return NONE_SVM_INSTR if not SVM instrs, otherwise return decode result */
static int svm_instr_opcode(struct kvm_vcpu *vcpu)
{
	struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;

	if (ctxt->b != 0x1 || ctxt->opcode_len != 2)
		return NONE_SVM_INSTR;

	switch (ctxt->modrm) {
	case 0xd8: /* VMRUN */
		return SVM_INSTR_VMRUN;
	case 0xda: /* VMLOAD */
		return SVM_INSTR_VMLOAD;
	case 0xdb: /* VMSAVE */
		return SVM_INSTR_VMSAVE;
	default:
		break;
	}

	return NONE_SVM_INSTR;
}

static int emulate_svm_instr(struct kvm_vcpu *vcpu, int opcode)
{
2203 2204 2205 2206 2207
	const int guest_mode_exit_codes[] = {
		[SVM_INSTR_VMRUN] = SVM_EXIT_VMRUN,
		[SVM_INSTR_VMLOAD] = SVM_EXIT_VMLOAD,
		[SVM_INSTR_VMSAVE] = SVM_EXIT_VMSAVE,
	};
2208 2209 2210 2211 2212 2213 2214
	int (*const svm_instr_handlers[])(struct vcpu_svm *svm) = {
		[SVM_INSTR_VMRUN] = vmrun_interception,
		[SVM_INSTR_VMLOAD] = vmload_interception,
		[SVM_INSTR_VMSAVE] = vmsave_interception,
	};
	struct vcpu_svm *svm = to_svm(vcpu);

2215 2216 2217 2218 2219 2220 2221 2222
	if (is_guest_mode(vcpu)) {
		svm->vmcb->control.exit_code = guest_mode_exit_codes[opcode];
		svm->vmcb->control.exit_info_1 = 0;
		svm->vmcb->control.exit_info_2 = 0;

		return nested_svm_vmexit(svm);
	} else
		return svm_instr_handlers[opcode](svm);
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
}

/*
 * #GP handling code. Note that #GP can be triggered under the following two
 * cases:
 *   1) SVM VM-related instructions (VMRUN/VMSAVE/VMLOAD) that trigger #GP on
 *      some AMD CPUs when EAX of these instructions are in the reserved memory
 *      regions (e.g. SMM memory on host).
 *   2) VMware backdoor
 */
static int gp_interception(struct vcpu_svm *svm)
{
	struct kvm_vcpu *vcpu = &svm->vcpu;
	u32 error_code = svm->vmcb->control.exit_info_1;
	int opcode;

	/* Both #GP cases have zero error_code */
	if (error_code)
		goto reinject;

	/* Decode the instruction for usage later */
	if (x86_decode_emulated_instruction(vcpu, 0, NULL, 0) != EMULATION_OK)
		goto reinject;

	opcode = svm_instr_opcode(vcpu);

	if (opcode == NONE_SVM_INSTR) {
		if (!enable_vmware_backdoor)
			goto reinject;

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC.
		 */
2257 2258
		if (!is_guest_mode(vcpu))
			return kvm_emulate_instruction(vcpu,
2259 2260 2261 2262 2263 2264 2265 2266 2267
				EMULTYPE_VMWARE_GP | EMULTYPE_NO_DECODE);
	} else
		return emulate_svm_instr(vcpu, opcode);

reinject:
	kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
	return 1;
}

P
Paolo Bonzini 已提交
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
2278 2279
			svm_clr_intercept(svm, INTERCEPT_STGI);
		if (svm_is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

A
Avi Kivity 已提交
2300
static int stgi_interception(struct vcpu_svm *svm)
2301
{
2302 2303
	int ret;

2304 2305 2306
	if (nested_svm_check_permissions(svm))
		return 1;

2307
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
P
Paolo Bonzini 已提交
2308
	svm_set_gif(svm, true);
2309
	return ret;
2310 2311
}

A
Avi Kivity 已提交
2312
static int clgi_interception(struct vcpu_svm *svm)
2313
{
2314 2315
	int ret;

2316 2317 2318
	if (nested_svm_check_permissions(svm))
		return 1;

2319
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
P
Paolo Bonzini 已提交
2320
	svm_set_gif(svm, false);
2321
	return ret;
2322 2323
}

A
Avi Kivity 已提交
2324
static int invlpga_interception(struct vcpu_svm *svm)
A
Alexander Graf 已提交
2325 2326 2327
{
	struct kvm_vcpu *vcpu = &svm->vcpu;

2328 2329
	trace_kvm_invlpga(svm->vmcb->save.rip, kvm_rcx_read(&svm->vcpu),
			  kvm_rax_read(&svm->vcpu));
2330

A
Alexander Graf 已提交
2331
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2332
	kvm_mmu_invlpg(vcpu, kvm_rax_read(&svm->vcpu));
A
Alexander Graf 已提交
2333

2334
	return kvm_skip_emulated_instruction(&svm->vcpu);
A
Alexander Graf 已提交
2335 2336
}

2337 2338
static int skinit_interception(struct vcpu_svm *svm)
{
2339
	trace_kvm_skinit(svm->vmcb->save.rip, kvm_rax_read(&svm->vcpu));
2340 2341 2342 2343 2344

	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
	return 1;
}

D
David Kaplan 已提交
2345 2346
static int wbinvd_interception(struct vcpu_svm *svm)
{
2347
	return kvm_emulate_wbinvd(&svm->vcpu);
D
David Kaplan 已提交
2348 2349
}

J
Joerg Roedel 已提交
2350 2351 2352
static int xsetbv_interception(struct vcpu_svm *svm)
{
	u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
2353
	u32 index = kvm_rcx_read(&svm->vcpu);
J
Joerg Roedel 已提交
2354

2355 2356
	int err = kvm_set_xcr(&svm->vcpu, index, new_bv);
	return kvm_complete_insn_gp(&svm->vcpu, err);
J
Joerg Roedel 已提交
2357 2358
}

J
Jim Mattson 已提交
2359 2360 2361 2362 2363 2364
static int rdpru_interception(struct vcpu_svm *svm)
{
	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
	return 1;
}

A
Avi Kivity 已提交
2365
static int task_switch_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2366
{
2367
	u16 tss_selector;
2368 2369 2370
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2371
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2372 2373 2374 2375
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2376 2377
	bool has_error_code = false;
	u32 error_code = 0;
2378 2379

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2380

2381 2382
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2383 2384 2385 2386
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2387
	else if (idt_v)
2388 2389 2390 2391
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2392 2393 2394 2395 2396 2397
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
			svm->vcpu.arch.nmi_injected = false;
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2398 2399 2400 2401 2402 2403
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2404 2405 2406 2407 2408 2409 2410 2411 2412
			kvm_clear_exception_queue(&svm->vcpu);
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
			kvm_clear_interrupt_queue(&svm->vcpu);
			break;
		default:
			break;
		}
	}
2413

2414 2415 2416
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2417
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2418
		if (!skip_emulated_instruction(&svm->vcpu))
2419
			return 0;
2420
	}
2421

2422 2423 2424
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2425
	return kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
2426
			       has_error_code, error_code);
A
Avi Kivity 已提交
2427 2428
}

A
Avi Kivity 已提交
2429
static int cpuid_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2430
{
2431
	return kvm_emulate_cpuid(&svm->vcpu);
A
Avi Kivity 已提交
2432 2433
}

A
Avi Kivity 已提交
2434
static int iret_interception(struct vcpu_svm *svm)
2435 2436
{
	++svm->vcpu.stat.nmi_window_exits;
2437
	svm->vcpu.arch.hflags |= HF_IRET_MASK;
2438 2439 2440 2441
	if (!sev_es_guest(svm->vcpu.kvm)) {
		svm_clr_intercept(svm, INTERCEPT_IRET);
		svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
	}
2442
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2443 2444 2445
	return 1;
}

2446 2447 2448 2449 2450 2451
static int invd_interception(struct vcpu_svm *svm)
{
	/* Treat an INVD instruction as a NOP and just skip it. */
	return kvm_skip_emulated_instruction(&svm->vcpu);
}

A
Avi Kivity 已提交
2452
static int invlpg_interception(struct vcpu_svm *svm)
M
Marcelo Tosatti 已提交
2453
{
2454
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2455
		return kvm_emulate_instruction(&svm->vcpu, 0);
2456 2457

	kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
2458
	return kvm_skip_emulated_instruction(&svm->vcpu);
M
Marcelo Tosatti 已提交
2459 2460
}

A
Avi Kivity 已提交
2461
static int emulate_on_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2462
{
2463
	return kvm_emulate_instruction(&svm->vcpu, 0);
A
Avi Kivity 已提交
2464 2465
}

B
Brijesh Singh 已提交
2466 2467
static int rsm_interception(struct vcpu_svm *svm)
{
2468
	return kvm_emulate_instruction_from_buffer(&svm->vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2469 2470
}

A
Avi Kivity 已提交
2471 2472 2473 2474
static int rdpmc_interception(struct vcpu_svm *svm)
{
	int err;

2475
	if (!nrips)
A
Avi Kivity 已提交
2476 2477 2478
		return emulate_on_interception(svm);

	err = kvm_rdpmc(&svm->vcpu);
2479
	return kvm_complete_insn_gp(&svm->vcpu, err);
A
Avi Kivity 已提交
2480 2481
}

2482 2483
static bool check_selective_cr0_intercepted(struct vcpu_svm *svm,
					    unsigned long val)
2484 2485 2486 2487 2488
{
	unsigned long cr0 = svm->vcpu.arch.cr0;
	bool ret = false;

	if (!is_guest_mode(&svm->vcpu) ||
2489
	    (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
#define CR_VALID (1ULL << 63)

static int cr_interception(struct vcpu_svm *svm)
{
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_on_interception(svm);

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
		return emulate_on_interception(svm);

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2518 2519 2520 2521
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2522 2523 2524 2525 2526

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
		val = kvm_register_read(&svm->vcpu, reg);
2527
		trace_kvm_cr_write(cr, val);
2528 2529
		switch (cr) {
		case 0:
2530 2531
			if (!check_selective_cr0_intercepted(svm, val))
				err = kvm_set_cr0(&svm->vcpu, val);
2532 2533 2534
			else
				return 1;

2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
			break;
		case 3:
			err = kvm_set_cr3(&svm->vcpu, val);
			break;
		case 4:
			err = kvm_set_cr4(&svm->vcpu, val);
			break;
		case 8:
			err = kvm_set_cr8(&svm->vcpu, val);
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
			val = kvm_read_cr0(&svm->vcpu);
			break;
		case 2:
			val = svm->vcpu.arch.cr2;
			break;
		case 3:
2559
			val = kvm_read_cr3(&svm->vcpu);
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
			break;
		case 4:
			val = kvm_read_cr4(&svm->vcpu);
			break;
		case 8:
			val = kvm_get_cr8(&svm->vcpu);
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
			return 1;
		}
		kvm_register_write(&svm->vcpu, reg, val);
2573
		trace_kvm_cr_read(cr, val);
2574
	}
2575
	return kvm_complete_insn_gp(&svm->vcpu, err);
2576 2577
}

2578 2579 2580 2581 2582
static int cr_trap(struct vcpu_svm *svm)
{
	struct kvm_vcpu *vcpu = &svm->vcpu;
	unsigned long old_value, new_value;
	unsigned int cr;
2583
	int ret = 0;
2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594

	new_value = (unsigned long)svm->vmcb->control.exit_info_1;

	cr = svm->vmcb->control.exit_code - SVM_EXIT_CR0_WRITE_TRAP;
	switch (cr) {
	case 0:
		old_value = kvm_read_cr0(vcpu);
		svm_set_cr0(vcpu, new_value);

		kvm_post_set_cr0(vcpu, old_value, new_value);
		break;
2595 2596 2597 2598 2599 2600
	case 4:
		old_value = kvm_read_cr4(vcpu);
		svm_set_cr4(vcpu, new_value);

		kvm_post_set_cr4(vcpu, old_value, new_value);
		break;
2601 2602 2603
	case 8:
		ret = kvm_set_cr8(&svm->vcpu, new_value);
		break;
2604 2605 2606 2607 2608 2609
	default:
		WARN(1, "unhandled CR%d write trap", cr);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

2610
	return kvm_complete_insn_gp(vcpu, ret);
2611 2612
}

2613 2614 2615 2616
static int dr_interception(struct vcpu_svm *svm)
{
	int reg, dr;
	unsigned long val;
2617
	int err = 0;
2618

2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	if (svm->vcpu.guest_debug == 0) {
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
		svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

2630 2631 2632 2633 2634
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_on_interception(svm);

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2635 2636
	if (dr >= 16) { /* mov to DRn  */
		dr -= 16;
2637
		val = kvm_register_read(&svm->vcpu, reg);
2638
		err = kvm_set_dr(&svm->vcpu, dr, val);
2639
	} else {
2640 2641
		kvm_get_dr(&svm->vcpu, dr, &val);
		kvm_register_write(&svm->vcpu, reg, val);
2642 2643
	}

2644
	return kvm_complete_insn_gp(&svm->vcpu, err);
2645 2646
}

A
Avi Kivity 已提交
2647
static int cr8_write_interception(struct vcpu_svm *svm)
2648
{
A
Avi Kivity 已提交
2649
	struct kvm_run *kvm_run = svm->vcpu.run;
A
Andre Przywara 已提交
2650
	int r;
A
Avi Kivity 已提交
2651

2652 2653
	u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
	/* instruction emulation calls kvm_set_cr8() */
2654
	r = cr_interception(svm);
2655
	if (lapic_in_kernel(&svm->vcpu))
2656
		return r;
2657
	if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
2658
		return r;
2659 2660 2661 2662
	kvm_run->exit_reason = KVM_EXIT_SET_TPR;
	return 0;
}

2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
static int efer_trap(struct vcpu_svm *svm)
{
	struct msr_data msr_info;
	int ret;

	/*
	 * Clear the EFER_SVME bit from EFER. The SVM code always sets this
	 * bit in svm_set_efer(), but __kvm_valid_efer() checks it against
	 * whether the guest has X86_FEATURE_SVM - this avoids a failure if
	 * the guest doesn't have X86_FEATURE_SVM.
	 */
	msr_info.host_initiated = false;
	msr_info.index = MSR_EFER;
	msr_info.data = svm->vmcb->control.exit_info_1 & ~EFER_SVME;
	ret = kvm_set_msr_common(&svm->vcpu, &msr_info);

	return kvm_complete_insn_gp(&svm->vcpu, ret);
}

2682 2683
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2684 2685 2686 2687 2688 2689 2690
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
2691 2692
	case MSR_IA32_PERF_CAPABILITIES:
		return 0;
2693
	default:
2694
		return KVM_MSR_RET_INVALID;
2695 2696 2697
	}

	return 0;
2698 2699
}

2700
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2701
{
2702 2703
	struct vcpu_svm *svm = to_svm(vcpu);

2704
	switch (msr_info->index) {
B
Brian Gerst 已提交
2705
	case MSR_STAR:
2706
		msr_info->data = svm->vmcb->save.star;
A
Avi Kivity 已提交
2707
		break;
2708
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2709
	case MSR_LSTAR:
2710
		msr_info->data = svm->vmcb->save.lstar;
A
Avi Kivity 已提交
2711 2712
		break;
	case MSR_CSTAR:
2713
		msr_info->data = svm->vmcb->save.cstar;
A
Avi Kivity 已提交
2714 2715
		break;
	case MSR_KERNEL_GS_BASE:
2716
		msr_info->data = svm->vmcb->save.kernel_gs_base;
A
Avi Kivity 已提交
2717 2718
		break;
	case MSR_SYSCALL_MASK:
2719
		msr_info->data = svm->vmcb->save.sfmask;
A
Avi Kivity 已提交
2720 2721 2722
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2723
		msr_info->data = svm->vmcb->save.sysenter_cs;
A
Avi Kivity 已提交
2724 2725
		break;
	case MSR_IA32_SYSENTER_EIP:
2726
		msr_info->data = svm->sysenter_eip;
A
Avi Kivity 已提交
2727 2728
		break;
	case MSR_IA32_SYSENTER_ESP:
2729
		msr_info->data = svm->sysenter_esp;
A
Avi Kivity 已提交
2730
		break;
P
Paolo Bonzini 已提交
2731 2732 2733 2734 2735
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2736 2737 2738 2739 2740
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2741
	case MSR_IA32_DEBUGCTLMSR:
2742
		msr_info->data = svm->vmcb->save.dbgctl;
2743 2744
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2745
		msr_info->data = svm->vmcb->save.br_from;
2746 2747
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2748
		msr_info->data = svm->vmcb->save.br_to;
2749 2750
		break;
	case MSR_IA32_LASTINTFROMIP:
2751
		msr_info->data = svm->vmcb->save.last_excp_from;
2752 2753
		break;
	case MSR_IA32_LASTINTTOIP:
2754
		msr_info->data = svm->vmcb->save.last_excp_to;
2755
		break;
A
Alexander Graf 已提交
2756
	case MSR_VM_HSAVE_PA:
2757
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2758
		break;
2759
	case MSR_VM_CR:
2760
		msr_info->data = svm->nested.vm_cr_msr;
2761
		break;
2762 2763
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2764
		    !guest_has_spec_ctrl_msr(vcpu))
2765 2766 2767 2768
			return 1;

		msr_info->data = svm->spec_ctrl;
		break;
2769 2770 2771 2772 2773 2774 2775
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2793 2794 2795
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2796
	default:
2797
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2798 2799 2800 2801
	}
	return 0;
}

2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
static int svm_complete_emulated_msr(struct kvm_vcpu *vcpu, int err)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (!sev_es_guest(svm->vcpu.kvm) || !err)
		return kvm_complete_insn_gp(&svm->vcpu, err);

	ghcb_set_sw_exit_info_1(svm->ghcb, 1);
	ghcb_set_sw_exit_info_2(svm->ghcb,
				X86_TRAP_GP |
				SVM_EVTINJ_TYPE_EXEPT |
				SVM_EVTINJ_VALID);
	return 1;
}

A
Avi Kivity 已提交
2816
static int rdmsr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2817
{
2818
	return kvm_emulate_rdmsr(&svm->vcpu);
A
Avi Kivity 已提交
2819 2820
}

2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2846
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2847
{
2848 2849
	struct vcpu_svm *svm = to_svm(vcpu);

2850 2851
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2852
	switch (ecx) {
P
Paolo Bonzini 已提交
2853 2854 2855 2856 2857
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
		svm->vmcb->save.g_pat = data;
2858
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
P
Paolo Bonzini 已提交
2859
		break;
2860 2861
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2862
		    !guest_has_spec_ctrl_msr(vcpu))
2863 2864
			return 1;

2865
		if (kvm_spec_ctrl_test_value(data))
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
			return 1;

		svm->spec_ctrl = data;
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
2883
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
2884
		break;
A
Ashok Raj 已提交
2885 2886
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2887
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2888 2889 2890 2891
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2892
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2893
			return 1;
A
Ashok Raj 已提交
2894 2895 2896 2897
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2898
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
A
Ashok Raj 已提交
2899
		break;
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2910
	case MSR_STAR:
2911
		svm->vmcb->save.star = data;
A
Avi Kivity 已提交
2912
		break;
2913
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2914
	case MSR_LSTAR:
2915
		svm->vmcb->save.lstar = data;
A
Avi Kivity 已提交
2916 2917
		break;
	case MSR_CSTAR:
2918
		svm->vmcb->save.cstar = data;
A
Avi Kivity 已提交
2919 2920
		break;
	case MSR_KERNEL_GS_BASE:
2921
		svm->vmcb->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2922 2923
		break;
	case MSR_SYSCALL_MASK:
2924
		svm->vmcb->save.sfmask = data;
A
Avi Kivity 已提交
2925 2926 2927
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2928
		svm->vmcb->save.sysenter_cs = data;
A
Avi Kivity 已提交
2929 2930
		break;
	case MSR_IA32_SYSENTER_EIP:
2931
		svm->sysenter_eip = data;
2932
		svm->vmcb->save.sysenter_eip = data;
A
Avi Kivity 已提交
2933 2934
		break;
	case MSR_IA32_SYSENTER_ESP:
2935
		svm->sysenter_esp = data;
2936
		svm->vmcb->save.sysenter_esp = data;
A
Avi Kivity 已提交
2937
		break;
P
Paolo Bonzini 已提交
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;

		/*
		 * This is rare, so we update the MSR here instead of using
		 * direct_access_msrs.  Doing that would require a rdmsr in
		 * svm_vcpu_put.
		 */
		svm->tsc_aux = data;
		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
		break;
2950
	case MSR_IA32_DEBUGCTLMSR:
2951
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2952 2953
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
2954 2955 2956 2957 2958 2959
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
2960
		vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
2961
		if (data & (1ULL<<0))
2962
			svm_enable_lbrv(vcpu);
2963
		else
2964
			svm_disable_lbrv(vcpu);
2965
		break;
A
Alexander Graf 已提交
2966
	case MSR_VM_HSAVE_PA:
2967
		svm->nested.hsave_msr = data;
2968
		break;
2969
	case MSR_VM_CR:
2970
		return svm_set_vm_cr(vcpu, data);
2971
	case MSR_VM_IGNNE:
2972
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2973
		break;
2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
2992 2993 2994
	case MSR_IA32_APICBASE:
		if (kvm_vcpu_apicv_active(vcpu))
			avic_update_vapic_bar(to_svm(vcpu), data);
2995
		fallthrough;
A
Avi Kivity 已提交
2996
	default:
2997
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
2998 2999 3000 3001
	}
	return 0;
}

A
Avi Kivity 已提交
3002
static int wrmsr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
3003
{
3004
	return kvm_emulate_wrmsr(&svm->vcpu);
A
Avi Kivity 已提交
3005 3006
}

A
Avi Kivity 已提交
3007
static int msr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
3008
{
R
Rusty Russell 已提交
3009
	if (svm->vmcb->control.exit_info_1)
A
Avi Kivity 已提交
3010
		return wrmsr_interception(svm);
A
Avi Kivity 已提交
3011
	else
A
Avi Kivity 已提交
3012
		return rdmsr_interception(svm);
A
Avi Kivity 已提交
3013 3014
}

A
Avi Kivity 已提交
3015
static int interrupt_window_interception(struct vcpu_svm *svm)
3016
{
3017
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3018
	svm_clear_vintr(svm);
3019 3020 3021 3022 3023 3024 3025 3026

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
	svm_toggle_avic_for_irq_window(&svm->vcpu, true);

3027
	++svm->vcpu.stat.irq_window_exits;
3028 3029 3030
	return 1;
}

3031 3032
static int pause_interception(struct vcpu_svm *svm)
{
3033
	struct kvm_vcpu *vcpu = &svm->vcpu;
3034 3035 3036 3037 3038 3039 3040 3041
	bool in_kernel;

	/*
	 * CPL is not made available for an SEV-ES guest, therefore
	 * vcpu->arch.preempted_in_kernel can never be true.  Just
	 * set in_kernel to false as well.
	 */
	in_kernel = !sev_es_guest(svm->vcpu.kvm) && svm_get_cpl(vcpu) == 0;
3042

3043
	if (!kvm_pause_in_guest(vcpu->kvm))
3044 3045
		grow_ple_window(vcpu);

3046
	kvm_vcpu_on_spin(vcpu, in_kernel);
3047 3048 3049
	return 1;
}

3050 3051
static int nop_interception(struct vcpu_svm *svm)
{
3052
	return kvm_skip_emulated_instruction(&(svm->vcpu));
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
}

static int monitor_interception(struct vcpu_svm *svm)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return nop_interception(svm);
}

static int mwait_interception(struct vcpu_svm *svm)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return nop_interception(svm);
}

3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
static int invpcid_interception(struct vcpu_svm *svm)
{
	struct kvm_vcpu *vcpu = &svm->vcpu;
	unsigned long type;
	gva_t gva;

	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/*
	 * For an INVPCID intercept:
	 * EXITINFO1 provides the linear address of the memory operand.
	 * EXITINFO2 provides the contents of the register operand.
	 */
	type = svm->vmcb->control.exit_info_2;
	gva = svm->vmcb->control.exit_info_1;

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

	return kvm_handle_invpcid(vcpu, type, gva);
}

3094
static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
3095 3096 3097 3098
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
3099
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
3100
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
3101 3102
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
3103
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
3120 3121
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
3122
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
3123 3124
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
3125
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
3126
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
3127
	[SVM_EXIT_INTR]				= intr_interception,
3128
	[SVM_EXIT_NMI]				= nmi_interception,
A
Avi Kivity 已提交
3129 3130
	[SVM_EXIT_SMI]				= nop_on_interception,
	[SVM_EXIT_INIT]				= nop_on_interception,
3131
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
A
Avi Kivity 已提交
3132
	[SVM_EXIT_RDPMC]			= rdpmc_interception,
A
Avi Kivity 已提交
3133
	[SVM_EXIT_CPUID]			= cpuid_interception,
3134
	[SVM_EXIT_IRET]                         = iret_interception,
3135
	[SVM_EXIT_INVD]                         = invd_interception,
3136
	[SVM_EXIT_PAUSE]			= pause_interception,
A
Avi Kivity 已提交
3137
	[SVM_EXIT_HLT]				= halt_interception,
M
Marcelo Tosatti 已提交
3138
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
3139
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
3140
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
3141 3142
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
3143
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
3144
	[SVM_EXIT_VMRUN]			= vmrun_interception,
3145
	[SVM_EXIT_VMMCALL]			= vmmcall_interception,
3146 3147
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
3148 3149
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
3150
	[SVM_EXIT_SKINIT]			= skinit_interception,
D
David Kaplan 已提交
3151
	[SVM_EXIT_WBINVD]                       = wbinvd_interception,
3152 3153
	[SVM_EXIT_MONITOR]			= monitor_interception,
	[SVM_EXIT_MWAIT]			= mwait_interception,
J
Joerg Roedel 已提交
3154
	[SVM_EXIT_XSETBV]			= xsetbv_interception,
J
Jim Mattson 已提交
3155
	[SVM_EXIT_RDPRU]			= rdpru_interception,
3156
	[SVM_EXIT_EFER_WRITE_TRAP]		= efer_trap,
3157
	[SVM_EXIT_CR0_WRITE_TRAP]		= cr_trap,
3158
	[SVM_EXIT_CR4_WRITE_TRAP]		= cr_trap,
3159
	[SVM_EXIT_CR8_WRITE_TRAP]		= cr_trap,
3160
	[SVM_EXIT_INVPCID]                      = invpcid_interception,
3161
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
3162
	[SVM_EXIT_RSM]                          = rsm_interception,
3163 3164
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
3165
	[SVM_EXIT_VMGEXIT]			= sev_handle_vmgexit,
A
Avi Kivity 已提交
3166 3167
};

3168
static void dump_vmcb(struct kvm_vcpu *vcpu)
3169 3170 3171 3172 3173
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;

3174 3175 3176 3177 3178
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

3179
	pr_err("VMCB Control Area:\n");
3180 3181
	pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
3182 3183
	pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
3184
	pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
3185 3186 3187
	pr_err("%-20s%08x %08x\n", "intercepts:",
              control->intercepts[INTERCEPT_WORD3],
	       control->intercepts[INTERCEPT_WORD4]);
3188
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3189 3190
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3206
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
3207
	pr_err("%-20s%016llx\n", "ghcb:", control->ghcb_gpa);
3208 3209
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3210
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
3211
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3212 3213 3214
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3215
	pr_err("%-20s%016llx\n", "vmsa_pa:", control->vmsa_pa);
3216
	pr_err("VMCB State Save Area:\n");
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
	       save->fs.selector, save->fs.attrib,
	       save->fs.limit, save->fs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
	       save->gs.selector, save->gs.attrib,
	       save->gs.limit, save->gs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
	       save->ldtr.selector, save->ldtr.attrib,
	       save->ldtr.limit, save->ldtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
	       save->tr.selector, save->tr.attrib,
	       save->tr.limit, save->tr.base);
3257 3258
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "star:", save->star, "lstar:", save->lstar);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cstar:", save->cstar, "sfmask:", save->sfmask);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "kernel_gs_base:", save->kernel_gs_base,
	       "sysenter_cs:", save->sysenter_cs);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "sysenter_esp:", save->sysenter_esp,
	       "sysenter_eip:", save->sysenter_eip);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
3286 3287
}

3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
static int svm_handle_invalid_exit(struct kvm_vcpu *vcpu, u64 exit_code)
{
	if (exit_code < ARRAY_SIZE(svm_exit_handlers) &&
	    svm_exit_handlers[exit_code])
		return 0;

	vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%llx\n", exit_code);
	dump_vmcb(vcpu);
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
	vcpu->run->internal.ndata = 2;
	vcpu->run->internal.data[0] = exit_code;
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;

	return -EINVAL;
}

3305
int svm_invoke_exit_handler(struct vcpu_svm *svm, u64 exit_code)
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
{
	if (svm_handle_invalid_exit(&svm->vcpu, exit_code))
		return 0;

#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
		return msr_interception(svm);
	else if (exit_code == SVM_EXIT_VINTR)
		return interrupt_window_interception(svm);
	else if (exit_code == SVM_EXIT_INTR)
		return intr_interception(svm);
	else if (exit_code == SVM_EXIT_HLT)
		return halt_interception(svm);
	else if (exit_code == SVM_EXIT_NPF)
		return npf_interception(svm);
#endif
	return svm_exit_handlers[exit_code](svm);
}

3325 3326
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
			      u32 *intr_info, u32 *error_code)
3327 3328 3329 3330 3331
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
3332 3333 3334 3335 3336 3337
	*intr_info = control->exit_int_info;
	if ((*intr_info & SVM_EXITINTINFO_VALID) &&
	    (*intr_info & SVM_EXITINTINFO_VALID_ERR))
		*error_code = control->exit_int_info_err;
	else
		*error_code = 0;
3338 3339
}

3340
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
3341
{
3342
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3343
	struct kvm_run *kvm_run = vcpu->run;
3344
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
3345

3346 3347
	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);

3348 3349 3350 3351 3352 3353 3354
	/* SEV-ES guests must use the CR write traps to track CR registers. */
	if (!sev_es_guest(vcpu->kvm)) {
		if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
			vcpu->arch.cr0 = svm->vmcb->save.cr0;
		if (npt_enabled)
			vcpu->arch.cr3 = svm->vmcb->save.cr3;
	}
3355

3356
	if (is_guest_mode(vcpu)) {
3357 3358
		int vmexit;

3359
		trace_kvm_nested_vmexit(exit_code, vcpu, KVM_ISA_SVM);
3360

3361 3362 3363 3364 3365 3366
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3367 3368 3369
			return 1;
	}

3370 3371 3372 3373
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3374
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
3375
		dump_vmcb(vcpu);
3376 3377 3378
		return 0;
	}

3379
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3380
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3381 3382
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3383
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
3384
		       "exit_code 0x%x\n",
3385
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
3386 3387
		       exit_code);

3388
	if (exit_fastpath != EXIT_FASTPATH_NONE)
3389
		return 1;
3390

3391
	return svm_invoke_exit_handler(svm, exit_code);
A
Avi Kivity 已提交
3392 3393 3394 3395
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
3396
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
3397

3398
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3399 3400 3401
	load_TR_desc();
}

R
Rusty Russell 已提交
3402
static void pre_svm_run(struct vcpu_svm *svm)
A
Avi Kivity 已提交
3403
{
3404
	struct svm_cpu_data *sd = per_cpu(svm_data, svm->vcpu.cpu);
A
Avi Kivity 已提交
3405

3406
	if (sev_guest(svm->vcpu.kvm))
3407
		return pre_sev_run(svm, svm->vcpu.cpu);
3408

3409
	/* FIXME: handle wraparound of asid_generation */
3410 3411
	if (svm->asid_generation != sd->asid_generation)
		new_asid(svm, sd);
A
Avi Kivity 已提交
3412 3413
}

3414 3415 3416 3417 3418 3419
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3420 3421
	if (!sev_es_guest(svm->vcpu.kvm))
		svm_set_intercept(svm, INTERCEPT_IRET);
3422 3423
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3424

3425
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3426 3427 3428
{
	struct vcpu_svm *svm = to_svm(vcpu);

3429
	BUG_ON(!(gif_set(svm)));
3430

3431 3432 3433
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3434 3435
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3436 3437
}

3438
static void svm_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3439 3440 3441
{
	struct vcpu_svm *svm = to_svm(vcpu);

3442 3443 3444 3445 3446 3447 3448
	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
	if (sev_es_guest(vcpu->kvm))
		return;

3449
	if (nested_svm_virtualize_tpr(vcpu))
3450 3451
		return;

3452
	svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
3453

3454
	if (irr == -1)
3455 3456
		return;

3457
	if (tpr >= irr)
3458
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
3459
}
3460

3461
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3462 3463 3464
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3465
	bool ret;
3466

3467
	if (!gif_set(svm))
3468 3469
		return true;

3470 3471 3472 3473 3474
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
	      (svm->vcpu.arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3475 3476

	return ret;
3477 3478
}

3479
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3480 3481 3482
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3483
		return -EBUSY;
3484

3485 3486
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3487
		return -EBUSY;
3488 3489

	return !svm_nmi_blocked(vcpu);
3490 3491
}

J
Jan Kiszka 已提交
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
		svm->vcpu.arch.hflags |= HF_NMI_MASK;
3505 3506
		if (!sev_es_guest(svm->vcpu.kvm))
			svm_set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3507 3508
	} else {
		svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
3509 3510
		if (!sev_es_guest(svm->vcpu.kvm))
			svm_clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3511 3512 3513
	}
}

3514
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3515 3516 3517
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3518

3519
	if (!gif_set(svm))
3520
		return true;
3521

3522 3523 3524 3525 3526 3527 3528 3529
	if (sev_es_guest(svm->vcpu.kvm)) {
		/*
		 * SEV-ES guests to not expose RFLAGS. Use the VMCB interrupt mask
		 * bit to determine the state of the IF flag.
		 */
		if (!(vmcb->control.int_state & SVM_GUEST_INTERRUPT_MASK))
			return true;
	} else if (is_guest_mode(vcpu)) {
3530
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3531
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
P
Paolo Bonzini 已提交
3532
		    ? !(svm->nested.hsave->save.rflags & X86_EFLAGS_IF)
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3545 3546
}

3547
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3548 3549 3550
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3551
		return -EBUSY;
3552

3553 3554 3555 3556 3557
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3558
		return -EBUSY;
3559 3560

	return !svm_interrupt_blocked(vcpu);
3561 3562
}

3563
static void svm_enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3564
{
3565 3566
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3567 3568 3569 3570
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3571 3572 3573
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3574
	 */
3575
	if (vgif_enabled(svm) || gif_set(svm)) {
3576 3577 3578 3579 3580 3581 3582
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
		svm_toggle_avic_for_irq_window(vcpu, false);
3583 3584
		svm_set_vintr(svm);
	}
3585 3586
}

3587
static void svm_enable_nmi_window(struct kvm_vcpu *vcpu)
3588
{
3589
	struct vcpu_svm *svm = to_svm(vcpu);
3590

3591 3592
	if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
	    == HF_NMI_MASK)
3593
		return; /* IRET will cause a vm exit */
3594

3595 3596
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3597
			svm_set_intercept(svm, INTERCEPT_STGI);
3598
		return; /* STGI will cause a vm exit */
3599
	}
3600

J
Joerg Roedel 已提交
3601 3602 3603 3604
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3605
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3606
	svm->nmi_singlestep = true;
3607
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3608 3609
}

3610 3611 3612 3613 3614
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3615 3616 3617 3618 3619
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3620
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3621
{
3622 3623
	struct vcpu_svm *svm = to_svm(vcpu);

3624 3625 3626 3627 3628 3629 3630
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3631 3632 3633 3634
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
		svm->asid_generation--;
3635 3636
}

3637 3638 3639 3640 3641 3642 3643
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3644 3645 3646 3647
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3648
	if (nested_svm_virtualize_tpr(vcpu))
3649 3650
		return;

3651
	if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
3652
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3653
		kvm_set_cr8(vcpu, cr8);
3654 3655 3656
	}
}

3657 3658 3659 3660 3661
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3662
	if (nested_svm_virtualize_tpr(vcpu) ||
3663
	    kvm_vcpu_apicv_active(vcpu))
3664 3665
		return;

3666 3667 3668 3669 3670
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3671 3672 3673 3674 3675
static void svm_complete_interrupts(struct vcpu_svm *svm)
{
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3676 3677 3678
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3679

3680 3681 3682 3683
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
3684 3685 3686
	if ((svm->vcpu.arch.hflags & HF_IRET_MASK) &&
	    (sev_es_guest(svm->vcpu.kvm) ||
	     kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip)) {
3687
		svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3688 3689
		kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	}
3690

3691 3692 3693 3694 3695 3696 3697
	svm->vcpu.arch.nmi_injected = false;
	kvm_clear_exception_queue(&svm->vcpu);
	kvm_clear_interrupt_queue(&svm->vcpu);

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3698 3699
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);

3700 3701 3702 3703 3704 3705 3706 3707
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
		svm->vcpu.arch.nmi_injected = true;
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3708 3709 3710 3711 3712 3713
		/*
		 * Never re-inject a #VC exception.
		 */
		if (vector == X86_TRAP_VC)
			break;

3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
			    kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
				kvm_rip_write(&svm->vcpu,
					      kvm_rip_read(&svm->vcpu) -
					      int3_injected);
3725
			break;
3726
		}
3727 3728
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3729
			kvm_requeue_exception_e(&svm->vcpu, vector, err);
3730 3731

		} else
3732
			kvm_requeue_exception(&svm->vcpu, vector);
3733 3734
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3735
		kvm_queue_interrupt(&svm->vcpu, vector, false);
3736 3737 3738 3739 3740 3741
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
	svm_complete_interrupts(svm);
}

3753
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3754
{
3755
	if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3756 3757 3758 3759 3760 3761
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784
static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu,
					struct vcpu_svm *svm)
{
	/*
	 * VMENTER enables interrupts (host state), but the kernel state is
	 * interrupts disabled when this is invoked. Also tell RCU about
	 * it. This is the same logic as for exit_to_user_mode().
	 *
	 * This ensures that e.g. latency analysis on the host observes
	 * guest mode as interrupt enabled.
	 *
	 * guest_enter_irqoff() informs context tracking about the
	 * transition to guest mode and if enabled adjusts RCU state
	 * accordingly.
	 */
	instrumentation_begin();
	trace_hardirqs_on_prepare();
	lockdep_hardirqs_on_prepare(CALLER_ADDR0);
	instrumentation_end();

	guest_enter_irqoff();
	lockdep_hardirqs_on(CALLER_ADDR0);

3785 3786 3787
	if (sev_es_guest(svm->vcpu.kvm)) {
		__svm_sev_es_vcpu_run(svm->vmcb_pa);
	} else {
3788 3789
		struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);

3790
		__svm_vcpu_run(svm->vmcb_pa, (unsigned long *)&svm->vcpu.arch.regs);
3791

3792
		vmload(__sme_page_pa(sd->save_area));
3793
	}
3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814

	/*
	 * VMEXIT disables interrupts (host state), but tracing and lockdep
	 * have them in state 'on' as recorded before entering guest mode.
	 * Same as enter_from_user_mode().
	 *
	 * guest_exit_irqoff() restores host context and reinstates RCU if
	 * enabled and required.
	 *
	 * This needs to be done before the below as native_read_msr()
	 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
	 * into world and some more.
	 */
	lockdep_hardirqs_off(CALLER_ADDR0);
	guest_exit_irqoff();

	instrumentation_begin();
	trace_hardirqs_off_finish();
	instrumentation_end();
}

3815
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3816
{
3817
	struct vcpu_svm *svm = to_svm(vcpu);
3818

3819 3820
	trace_kvm_entry(vcpu);

3821 3822 3823 3824
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

R
Rusty Russell 已提交
3841
	pre_svm_run(svm);
A
Avi Kivity 已提交
3842

3843 3844
	sync_lapic_to_cr8(vcpu);

C
Cathy Avery 已提交
3845 3846 3847 3848
	if (unlikely(svm->asid != svm->vmcb->control.asid)) {
		svm->vmcb->control.asid = svm->asid;
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
	}
3849
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3850

3851 3852 3853 3854 3855 3856 3857
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
	if (unlikely(svm->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
3858
		svm_set_dr6(svm, DR6_ACTIVE_LOW);
3859

3860
	clgi();
3861
	kvm_load_guest_xsave_state(vcpu);
3862

3863
	kvm_wait_lapic_expire(vcpu);
3864

3865 3866 3867 3868 3869 3870
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3871
	x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3872

3873
	svm_vcpu_enter_exit(vcpu, svm);
3874

3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3890
	if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3891
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3892

3893 3894
	if (!sev_es_guest(svm->vcpu.kvm))
		reload_tss(vcpu);
A
Avi Kivity 已提交
3895

3896 3897
	x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);

3898 3899 3900 3901 3902 3903
	if (!sev_es_guest(svm->vcpu.kvm)) {
		vcpu->arch.cr2 = svm->vmcb->save.cr2;
		vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
		vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
		vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
	}
3904

3905
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3906
		kvm_before_interrupt(&svm->vcpu);
3907

3908
	kvm_load_host_xsave_state(vcpu);
3909 3910 3911 3912 3913
	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3914
		kvm_after_interrupt(&svm->vcpu);
3915

3916 3917
	sync_cr8_to_lapic(vcpu);

3918
	svm->next_rip = 0;
3919 3920 3921 3922
	if (is_guest_mode(&svm->vcpu)) {
		sync_nested_vmcb_control(svm);
		svm->nested.nested_run_pending = 0;
	}
3923

3924
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3925
	vmcb_mark_all_clean(svm->vmcb);
3926

G
Gleb Natapov 已提交
3927 3928
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3929 3930
		svm->vcpu.arch.apf.host_apf_flags =
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3931

A
Avi Kivity 已提交
3932 3933 3934 3935
	if (npt_enabled) {
		vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
		vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
	}
3936 3937 3938 3939 3940 3941 3942 3943

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
		svm_handle_mce(svm);
3944

3945
	svm_complete_interrupts(svm);
3946 3947 3948 3949 3950

	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	return svm_exit_handlers_fastpath(vcpu);
A
Avi Kivity 已提交
3951 3952
}

3953 3954
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long root,
			     int root_level)
A
Avi Kivity 已提交
3955
{
3956
	struct vcpu_svm *svm = to_svm(vcpu);
3957
	unsigned long cr3;
3958

3959 3960 3961
	cr3 = __sme_set(root);
	if (npt_enabled) {
		svm->vmcb->control.nested_cr3 = cr3;
3962
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
3963

3964
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3965 3966 3967
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
3968
	}
3969

3970
	svm->vmcb->save.cr3 = cr3;
3971
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
3972 3973
}

A
Avi Kivity 已提交
3974 3975
static int is_disabled(void)
{
3976 3977 3978 3979 3980 3981
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
3982 3983 3984
	return 0;
}

I
Ingo Molnar 已提交
3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3996
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
3997
{
3998
	return 0;
Y
Yang, Sheng 已提交
3999 4000
}

4001 4002 4003 4004 4005
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

4006 4007 4008 4009 4010
/*
 * The kvm parameter can be NULL (module initialization, or invocation before
 * VM creation). Be sure to check the kvm parameter before using it.
 */
static bool svm_has_emulated_msr(struct kvm *kvm, u32 index)
4011
{
4012 4013
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
4014
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
4015
		return false;
4016 4017 4018 4019 4020
	case MSR_IA32_SMBASE:
		/* SEV-ES guests do not support SMM, so report false */
		if (kvm && sev_es_guest(kvm))
			return false;
		break;
4021 4022 4023 4024
	default:
		break;
	}

4025 4026 4027
	return true;
}

4028 4029 4030 4031 4032
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

4033
static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
4034
{
4035
	struct vcpu_svm *svm = to_svm(vcpu);
4036
	struct kvm_cpuid_entry2 *best;
4037

4038
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4039
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
4040 4041
				    boot_cpu_has(X86_FEATURE_XSAVES);

4042
	/* Update nrips enabled cache */
4043 4044
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
			     guest_cpuid_has(&svm->vcpu, X86_FEATURE_NRIPS);
4045

4046 4047 4048
	/* Check again if INVPCID interception if required */
	svm_check_invpcid(svm);

4049 4050 4051 4052
	/* For sev guests, the memory encryption bit is not reserved in CR3.  */
	if (sev_guest(vcpu->kvm)) {
		best = kvm_find_cpuid_entry(vcpu, 0x8000001F, 0);
		if (best)
4053
			vcpu->arch.reserved_gpa_bits &= ~(1UL << (best->ebx & 0x3f));
4054 4055
	}

4056 4057 4058
	if (!kvm_vcpu_apicv_active(vcpu))
		return;

4059 4060 4061 4062 4063 4064 4065
	/*
	 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
	 * is exposed to the guest, disable AVIC.
	 */
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
		kvm_request_apicv_update(vcpu->kvm, false,
					 APICV_INHIBIT_REASON_X2APIC);
4066 4067 4068 4069 4070 4071 4072 4073

	/*
	 * Currently, AVIC does not work with nested virtualization.
	 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
	 */
	if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
		kvm_request_apicv_update(vcpu->kvm, false,
					 APICV_INHIBIT_REASON_NESTED);
4074 4075
}

4076 4077 4078 4079 4080
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

4081
#define PRE_EX(exit)  { .exit_code = (exit), \
4082
			.stage = X86_ICPT_PRE_EXCEPT, }
4083
#define POST_EX(exit) { .exit_code = (exit), \
4084
			.stage = X86_ICPT_POST_EXCEPT, }
4085
#define POST_MEM(exit) { .exit_code = (exit), \
4086
			.stage = X86_ICPT_POST_MEMACCESS, }
4087

4088
static const struct __x86_intercept {
4089 4090 4091 4092 4093 4094 4095 4096
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
4097 4098
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
4099 4100 4101 4102 4103 4104 4105 4106
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
4107 4108 4109 4110 4111 4112 4113 4114
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
4115 4116 4117
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
4118 4119 4120 4121 4122 4123 4124 4125 4126
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
4127 4128 4129 4130 4131 4132 4133
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
4134 4135 4136 4137
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
4138
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
4139 4140
};

4141
#undef PRE_EX
4142
#undef POST_EX
4143
#undef POST_MEM
4144

4145 4146
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
4147 4148
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
4149
{
4150 4151 4152 4153 4154 4155 4156 4157 4158 4159
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

4160
	if (stage != icpt_info.stage)
4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

4174 4175
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
4176 4177
			break;

4178 4179
		if (!(vmcb_is_intercept(&svm->nested.ctl,
					INTERCEPT_SELECTIVE_CR0)))
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
4198 4199 4200 4201
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
4202 4203 4204 4205 4206 4207
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
4208 4209 4210 4211 4212 4213 4214
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
4215
		break;
4216 4217 4218 4219 4220 4221
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
4222 4223
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
4224
			bytes = info->dst_bytes;
4225
		} else {
4226
			exit_info = (info->dst_val & 0xffff) << 16;
4227
			bytes = info->src_bytes;
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
4248 4249 4250 4251
	default:
		break;
	}

4252 4253 4254
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
4255 4256 4257 4258 4259 4260 4261 4262
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
4263 4264
}

4265
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
4266 4267 4268
{
}

4269 4270
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
4271
	if (!kvm_pause_in_guest(vcpu->kvm))
4272
		shrink_ple_window(vcpu);
4273 4274
}

4275 4276 4277 4278 4279 4280
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

4281
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
4282
{
4283 4284 4285 4286
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
4287 4288 4289 4290 4291
		return true;

	return is_smm(vcpu);
}

4292
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4293 4294 4295
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
4296
		return -EBUSY;
4297

4298 4299
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
4300
		return -EBUSY;
4301

4302
	return !svm_smi_blocked(vcpu);
4303 4304
}

4305 4306
static int svm_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
4307 4308 4309 4310 4311 4312 4313
	struct vcpu_svm *svm = to_svm(vcpu);
	int ret;

	if (is_guest_mode(vcpu)) {
		/* FED8h - SVM Guest */
		put_smstate(u64, smstate, 0x7ed8, 1);
		/* FEE0h - SVM Guest VMCB Physical Address */
4314
		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
4315 4316 4317 4318 4319 4320 4321 4322 4323

		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

		ret = nested_svm_vmexit(svm);
		if (ret)
			return ret;
	}
4324 4325 4326
	return 0;
}

4327
static int svm_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
4328
{
4329
	struct vcpu_svm *svm = to_svm(vcpu);
4330
	struct kvm_host_map map;
4331
	int ret = 0;
4332

4333 4334 4335
	if (guest_cpuid_has(vcpu, X86_FEATURE_LM)) {
		u64 saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
		u64 guest = GET_SMSTATE(u64, smstate, 0x7ed8);
4336
		u64 vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
4337

4338 4339 4340 4341 4342 4343 4344 4345
		if (guest) {
			if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
				return 1;

			if (!(saved_efer & EFER_SVME))
				return 1;

			if (kvm_vcpu_map(&svm->vcpu,
4346
					 gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
4347 4348
				return 1;

4349
			if (svm_allocate_nested(svm))
4350 4351
				return 1;

4352
			ret = enter_svm_guest_mode(svm, vmcb12_gpa, map.hva);
4353 4354
			kvm_vcpu_unmap(&svm->vcpu, &map, true);
		}
4355
	}
4356 4357

	return ret;
4358 4359
}

4360
static void svm_enable_smi_window(struct kvm_vcpu *vcpu)
4361 4362 4363 4364 4365
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
4366
			svm_set_intercept(svm, INTERCEPT_STGI);
4367
		/* STGI will cause a vm exit */
4368 4369
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
4370 4371 4372
	}
}

4373
static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
4374
{
4375 4376
	bool smep, smap, is_user;
	unsigned long cr4;
4377

4378 4379 4380 4381 4382 4383
	/*
	 * When the guest is an SEV-ES guest, emulation is not possible.
	 */
	if (sev_es_guest(vcpu->kvm))
		return false;

4384
	/*
4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
	 * priviledges. The microcode reads CS:RIP and if it hits a SMAP
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437
	if (likely(!insn || insn_len))
		return true;

	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

	cr4 = kvm_read_cr4(vcpu);
	smep = cr4 & X86_CR4_SMEP;
	smap = cr4 & X86_CR4_SMAP;
	is_user = svm_get_cpl(vcpu) == 3;
4438
	if (smap && (!smep || is_user)) {
4439 4440 4441
		if (!sev_guest(vcpu->kvm))
			return true;

4442
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
4443 4444 4445 4446 4447 4448
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

4449 4450 4451 4452 4453 4454 4455
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
4456 4457 4458
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
4459 4460
	 */
	return !gif_set(svm) ||
4461
		   (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
4462 4463
}

4464 4465 4466 4467 4468 4469 4470 4471
static void svm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
{
	if (!sev_es_guest(vcpu->kvm))
		return kvm_vcpu_deliver_sipi_vector(vcpu, vector);

	sev_vcpu_deliver_sipi_vector(vcpu, vector);
}

4472 4473 4474 4475 4476 4477 4478 4479
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
4480 4481 4482
	if (!pause_filter_count || !pause_filter_thresh)
		kvm->arch.pause_in_guest = true;

4483 4484 4485 4486 4487 4488 4489 4490 4491 4492
	if (avic) {
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	kvm_apicv_init(kvm, avic);
	return 0;
}

4493
static struct kvm_x86_ops svm_x86_ops __initdata = {
4494
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
4495 4496
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4497
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4498
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
4499 4500 4501

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4502
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
4503

4504
	.vm_size = sizeof(struct kvm_svm),
4505
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
4506
	.vm_destroy = svm_vm_destroy,
4507

4508
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
4509 4510
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
4511 4512
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
4513

4514
	.update_exception_bitmap = svm_update_exception_bitmap,
4515
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
4516 4517 4518 4519 4520
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4521
	.get_cpl = svm_get_cpl,
4522
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4523
	.set_cr0 = svm_set_cr0,
4524
	.is_valid_cr4 = svm_is_valid_cr4,
A
Avi Kivity 已提交
4525 4526 4527 4528 4529 4530
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4531
	.set_dr7 = svm_set_dr7,
4532
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4533
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4534 4535
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
4536

4537
	.tlb_flush_all = svm_flush_tlb,
4538
	.tlb_flush_current = svm_flush_tlb,
4539
	.tlb_flush_gva = svm_flush_tlb_gva,
4540
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4541 4542

	.run = svm_vcpu_run,
4543
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4544
	.skip_emulated_instruction = skip_emulated_instruction,
4545
	.update_emulated_instruction = NULL,
4546 4547
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4548
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4549
	.set_irq = svm_set_irq,
4550
	.set_nmi = svm_inject_nmi,
4551
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4552
	.cancel_injection = svm_cancel_injection,
4553
	.interrupt_allowed = svm_interrupt_allowed,
4554
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4555 4556
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4557 4558 4559
	.enable_nmi_window = svm_enable_nmi_window,
	.enable_irq_window = svm_enable_irq_window,
	.update_cr8_intercept = svm_update_cr8_intercept,
4560
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4561
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4562
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4563
	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4564
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4565 4566
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4567
	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4568
	.apicv_post_state_restore = avic_post_state_restore,
4569 4570

	.set_tss_addr = svm_set_tss_addr,
4571
	.set_identity_map_addr = svm_set_identity_map_addr,
4572
	.get_mt_mask = svm_get_mt_mask,
4573

4574 4575
	.get_exit_info = svm_get_exit_info,

4576
	.vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
4577

4578
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4579

4580
	.write_l1_tsc_offset = svm_write_l1_tsc_offset,
4581

4582
	.load_mmu_pgd = svm_load_mmu_pgd,
4583 4584

	.check_intercept = svm_check_intercept,
4585
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4586

4587 4588
	.request_immediate_exit = __kvm_request_immediate_exit,

4589
	.sched_in = svm_sched_in,
4590 4591

	.pmu_ops = &amd_pmu_ops,
4592 4593
	.nested_ops = &svm_nested_ops,

4594
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4595
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4596
	.update_pi_irte = svm_update_pi_irte,
4597
	.setup_mce = svm_setup_mce,
4598

4599
	.smi_allowed = svm_smi_allowed,
4600 4601
	.pre_enter_smm = svm_pre_enter_smm,
	.pre_leave_smm = svm_pre_leave_smm,
4602
	.enable_smi_window = svm_enable_smi_window,
B
Brijesh Singh 已提交
4603 4604

	.mem_enc_op = svm_mem_enc_op,
4605 4606
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4607

4608
	.can_emulate_instruction = svm_can_emulate_instruction,
4609 4610

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
4611 4612

	.msr_filter_changed = svm_msr_filter_changed,
4613
	.complete_emulated_msr = svm_complete_emulated_msr,
4614 4615

	.vcpu_deliver_sipi_vector = svm_vcpu_deliver_sipi_vector,
A
Avi Kivity 已提交
4616 4617
};

4618 4619 4620 4621 4622 4623 4624
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4625 4626 4627 4628
};

static int __init svm_init(void)
{
T
Tom Lendacky 已提交
4629 4630
	__unused_size_checks();

4631
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4632
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4633 4634 4635 4636
}

static void __exit svm_exit(void)
{
4637
	kvm_exit();
A
Avi Kivity 已提交
4638 4639 4640 4641
}

module_init(svm_init)
module_exit(svm_exit)