svm.c 123.4 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/objtool.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
A
Avi Kivity 已提交
28

29
#include <asm/apic.h>
30
#include <asm/perf_event.h>
31
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
32
#include <asm/desc.h>
33
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
34
#include <asm/kvm_para.h>
35
#include <asm/irq_remapping.h>
36
#include <asm/spec-ctrl.h>
37
#include <asm/cpu_device_id.h>
38
#include <asm/traps.h>
A
Avi Kivity 已提交
39

40
#include <asm/virtext.h>
41
#include "trace.h"
42

43
#include "svm.h"
44
#include "svm_ops.h"
45

46 47 48
#include "kvm_onhyperv.h"
#include "svm_onhyperv.h"

49 50
#define __ex(x) __kvm_handle_fault_on_reboot(x)

A
Avi Kivity 已提交
51 52 53
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

54
#ifdef MODULE
55
static const struct x86_cpu_id svm_cpu_id[] = {
56
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
57 58 59
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
60
#endif
61

A
Avi Kivity 已提交
62 63 64
#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

65 66
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
67 68 69 70
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
71
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
72

73 74
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

75
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
76 77
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
78

79 80
static bool erratum_383_found __read_mostly;

81
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
82

83 84 85 86 87 88
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

89 90 91
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

92
static const struct svm_direct_access_msrs {
93
	u32 index;   /* Index of the MSR */
94
	bool always; /* True if intercept is initially cleared */
95
} direct_access_msrs[MAX_DIRECT_ACCESS_MSRS] = {
B
Brian Gerst 已提交
96
	{ .index = MSR_STAR,				.always = true  },
97
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
98 99
	{ .index = MSR_IA32_SYSENTER_EIP,		.always = false },
	{ .index = MSR_IA32_SYSENTER_ESP,		.always = false },
100 101 102 103 104 105 106 107
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
108
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
109
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
110 111 112 113
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
114 115 116
	{ .index = MSR_EFER,				.always = false },
	{ .index = MSR_IA32_CR_PAT,			.always = false },
	{ .index = MSR_AMD64_SEV_ES_GHCB,		.always = true  },
117
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
118 119
};

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

168 169 170 171 172 173
/*
 * Use nested page tables by default.  Note, NPT may get forced off by
 * svm_hardware_setup() if it's unsupported by hardware or the host kernel.
 */
bool npt_enabled = true;
module_param_named(npt, npt_enabled, bool, 0444);
174

175 176
/* allow nested virtualization in KVM/SVM */
static int nested = true;
177 178
module_param(nested, int, S_IRUGO);

179 180 181 182
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

183 184 185 186
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

187 188 189
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
190

191 192 193 194 195 196 197
/*
 * enable / disable AVIC.  Because the defaults differ for APICv
 * support between VMX and SVM we cannot use module_param_named.
 */
static bool avic;
module_param(avic, bool, 0444);

198
bool __read_mostly dump_invalid_vmcb;
199 200
module_param(dump_invalid_vmcb, bool, 0644);

201 202 203 204 205

bool intercept_smi = true;
module_param(intercept_smi, bool, 0444);


206
static bool svm_gp_erratum_intercept = true;
207

B
Brijesh Singh 已提交
208 209
static u8 rsm_ins_bytes[] = "\x0f\xaa";

210
static unsigned long iopm_base;
A
Avi Kivity 已提交
211 212 213 214

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
215 216
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
217 218 219 220
	u32 base3;
	u32 zero1;
} __attribute__((packed));

221
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
222

223 224 225 226 227 228 229
/*
 * Only MSR_TSC_AUX is switched via the user return hook.  EFER is switched via
 * the VMCB, and the SYSCALL/SYSENTER MSRs are handled by VMLOAD/VMSAVE.
 *
 * RDTSCP and RDPID are not used in the kernel, specifically to allow KVM to
 * defer the restoration of TSC_AUX until the CPU returns to userspace.
 */
230
static int tsc_aux_uret_slot __read_mostly = -1;
231

232
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
233

234
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
235 236 237
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

238
u32 svm_msrpm_offset(u32 msr)
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
259 260
#define MAX_INST_SIZE 15

261
static int get_max_npt_level(void)
262 263
{
#ifdef CONFIG_X86_64
264
	return PT64_ROOT_4LEVEL;
265 266 267 268 269
#else
	return PT32E_ROOT_LEVEL;
#endif
}

270
int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
271
{
272
	struct vcpu_svm *svm = to_svm(vcpu);
273
	u64 old_efer = vcpu->arch.efer;
274
	vcpu->arch.efer = efer;
275 276 277 278 279 280 281 282

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
283

284 285 286 287
	if ((old_efer & EFER_SVME) != (efer & EFER_SVME)) {
		if (!(efer & EFER_SVME)) {
			svm_leave_nested(svm);
			svm_set_gif(svm, true);
288 289 290
			/* #GP intercept is still needed for vmware backdoor */
			if (!enable_vmware_backdoor)
				clr_exception_intercept(svm, GP_VECTOR);
291 292 293 294 295 296

			/*
			 * Free the nested guest state, unless we are in SMM.
			 * In this case we will return to the nested guest
			 * as soon as we leave SMM.
			 */
297
			if (!is_smm(vcpu))
298 299 300 301 302 303 304 305 306
				svm_free_nested(svm);

		} else {
			int ret = svm_allocate_nested(svm);

			if (ret) {
				vcpu->arch.efer = old_efer;
				return ret;
			}
307 308 309

			if (svm_gp_erratum_intercept)
				set_exception_intercept(svm, GP_VECTOR);
310
		}
311 312 313
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
314
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
315
	return 0;
A
Avi Kivity 已提交
316 317 318 319 320 321 322 323
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

324
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
325 326 327 328 329
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
330 331
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
332 333 334 335 336 337 338 339 340 341 342 343 344
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

345
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
346
{
347 348
	struct vcpu_svm *svm = to_svm(vcpu);

349 350 351 352 353 354 355
	/*
	 * SEV-ES does not expose the next RIP. The RIP update is controlled by
	 * the type of exit and the #VC handler in the guest.
	 */
	if (sev_es_guest(vcpu->kvm))
		goto done;

356
	if (nrips && svm->vmcb->control.next_rip != 0) {
357
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
358
		svm->next_rip = svm->vmcb->control.next_rip;
359
	}
360

361 362 363 364 365 366
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
367 368

done:
369
	svm_set_interrupt_shadow(vcpu, 0);
370

371
	return 1;
A
Avi Kivity 已提交
372 373
}

374
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
375 376
{
	struct vcpu_svm *svm = to_svm(vcpu);
377 378 379
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
380

381
	kvm_deliver_exception_payload(vcpu);
382

383
	if (nr == BP_VECTOR && !nrips) {
384
		unsigned long rip, old_rip = kvm_rip_read(vcpu);
385 386 387 388 389 390 391 392

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
393 394
		(void)skip_emulated_instruction(vcpu);
		rip = kvm_rip_read(vcpu);
395 396 397 398
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
399 400 401 402 403 404 405
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

406 407 408 409 410 411
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

412
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
451 452
static int has_svm(void)
{
453
	const char *msg;
A
Avi Kivity 已提交
454

455
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
456
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
457 458 459
		return 0;
	}

460 461 462 463 464
	if (sev_active()) {
		pr_info("KVM is unsupported when running as an SEV guest\n");
		return 0;
	}

465 466 467 468 469
	if (pgtable_l5_enabled()) {
		pr_info("KVM doesn't yet support 5-level paging on AMD SVM\n");
		return 0;
	}

A
Avi Kivity 已提交
470 471 472
	return 1;
}

473
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
474
{
475 476 477 478
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

479
	cpu_svm_disable();
480 481

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
482 483
}

484
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
485 486
{

487
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
488 489 490 491
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

492 493 494 495
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
496
	if (!has_svm()) {
497
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
498
		return -EINVAL;
A
Avi Kivity 已提交
499
	}
500 501
	sd = per_cpu(svm_data, me);
	if (!sd) {
502
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
503
		return -EINVAL;
A
Avi Kivity 已提交
504 505
	}

506 507 508
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
509
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
510

511
	gdt = get_current_gdt_rw();
512
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
513

514
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
515

516
	wrmsrl(MSR_VM_HSAVE_PA, __sme_page_pa(sd->save_area));
517

518 519
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
520
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
521 522
	}

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

553 554
	svm_init_erratum_383();

555 556
	amd_pmu_enable_virt();

557
	return 0;
A
Avi Kivity 已提交
558 559
}

560 561
static void svm_cpu_uninit(int cpu)
{
562
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
563

564
	if (!sd)
565 566
		return;

567
	per_cpu(svm_data, cpu) = NULL;
568
	kfree(sd->sev_vmcbs);
569 570
	__free_page(sd->save_area);
	kfree(sd);
571 572
}

A
Avi Kivity 已提交
573 574
static int svm_cpu_init(int cpu)
{
575
	struct svm_cpu_data *sd;
576
	int ret = -ENOMEM;
A
Avi Kivity 已提交
577

578 579
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
580
		return ret;
581
	sd->cpu = cpu;
582
	sd->save_area = alloc_page(GFP_KERNEL);
583
	if (!sd->save_area)
584
		goto free_cpu_data;
585

586
	clear_page(page_address(sd->save_area));
A
Avi Kivity 已提交
587

588 589 590
	ret = sev_cpu_init(sd);
	if (ret)
		goto free_save_area;
591

592
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
593 594 595

	return 0;

596 597 598
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
599
	kfree(sd);
600
	return ret;
A
Avi Kivity 已提交
601 602 603

}

604
static int direct_access_msr_slot(u32 msr)
605
{
606
	u32 i;
607 608

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
609 610
		if (direct_access_msrs[i].index == msr)
			return i;
611

612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
	return -ENOENT;
}

static void set_shadow_msr_intercept(struct kvm_vcpu *vcpu, u32 msr, int read,
				     int write)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int slot = direct_access_msr_slot(msr);

	if (slot == -ENOENT)
		return;

	/* Set the shadow bitmaps to the desired intercept states */
	if (read)
		set_bit(slot, svm->shadow_msr_intercept.read);
	else
		clear_bit(slot, svm->shadow_msr_intercept.read);

	if (write)
		set_bit(slot, svm->shadow_msr_intercept.write);
	else
		clear_bit(slot, svm->shadow_msr_intercept.write);
634 635
}

636 637 638
static bool valid_msr_intercept(u32 index)
{
	return direct_access_msr_slot(index) != -ENOENT;
639 640
}

641
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

660 661
static void set_msr_interception_bitmap(struct kvm_vcpu *vcpu, u32 *msrpm,
					u32 msr, int read, int write)
A
Avi Kivity 已提交
662
{
663 664 665
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
666

667 668 669 670 671 672
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

673 674 675 676 677 678 679
	/* Enforce non allowed MSRs to trap */
	if (read && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ))
		read = 0;

	if (write && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE))
		write = 0;

680 681 682 683 684 685 686 687 688 689 690
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
691 692 693

	svm_hv_vmcb_dirty_nested_enlightenments(vcpu);

A
Avi Kivity 已提交
694 695
}

696 697
void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
			  int read, int write)
A
Avi Kivity 已提交
698
{
699 700 701 702
	set_shadow_msr_intercept(vcpu, msr, read, write);
	set_msr_interception_bitmap(vcpu, msrpm, msr, read, write);
}

703
u32 *svm_vcpu_alloc_msrpm(void)
A
Avi Kivity 已提交
704
{
705 706
	unsigned int order = get_order(MSRPM_SIZE);
	struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, order);
707
	u32 *msrpm;
708 709 710

	if (!pages)
		return NULL;
A
Avi Kivity 已提交
711

712
	msrpm = page_address(pages);
713
	memset(msrpm, 0xff, PAGE_SIZE * (1 << order));
714

715 716 717
	return msrpm;
}

718
void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm)
719 720 721
{
	int i;

722 723 724
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;
725
		set_msr_interception(vcpu, msrpm, direct_access_msrs[i].index, 1, 1);
726
	}
727
}
728

729 730

void svm_vcpu_free_msrpm(u32 *msrpm)
731
{
732
	__free_pages(virt_to_page(msrpm), get_order(MSRPM_SIZE));
733 734
}

735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
static void svm_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all direct access MSRs again. They
	 * will automatically get filtered through the MSR filter, so we are
	 * back in sync after this.
	 */
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 msr = direct_access_msrs[i].index;
		u32 read = test_bit(i, svm->shadow_msr_intercept.read);
		u32 write = test_bit(i, svm->shadow_msr_intercept.write);

		set_msr_interception_bitmap(vcpu, svm->msrpm, msr, read, write);
751
	}
752 753
}

754 755 756 757 758 759 760 761
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
762
			return;
763 764 765 766 767 768 769 770 771

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
772
	}
773 774 775 776 777

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
778
	BUG();
A
Avi Kivity 已提交
779 780
}

781
static void init_msrpm_offsets(void)
782
{
783
	int i;
784

785 786 787 788 789 790 791 792 793 794
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
795 796
}

797
static void svm_enable_lbrv(struct kvm_vcpu *vcpu)
798
{
799
	struct vcpu_svm *svm = to_svm(vcpu);
800

801
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
802 803 804 805
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
806 807
}

808
static void svm_disable_lbrv(struct kvm_vcpu *vcpu)
809
{
810
	struct vcpu_svm *svm = to_svm(vcpu);
811

812
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
813 814 815 816
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
817 818
}

819
void disable_nmi_singlestep(struct vcpu_svm *svm)
820 821
{
	svm->nmi_singlestep = false;
822

823 824 825 826 827 828 829
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
830 831
}

832 833 834 835 836 837 838 839 840 841 842
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
843
	if (control->pause_filter_count != old) {
844
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
845 846 847
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
848 849 850 851 852 853 854 855 856 857 858 859 860
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
861
	if (control->pause_filter_count != old) {
862
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
863 864 865
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
866 867
}

868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
884 885
	rdmsrl(MSR_AMD64_SYSCFG, msr);
	if (!(msr & MSR_AMD64_SYSCFG_MEM_ENCRYPT))
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

906
	kvm_mmu_set_mmio_spte_mask(mask, mask, PT_WRITABLE_MASK | PT_USER_MASK);
907 908
}

909 910 911 912
static void svm_hardware_teardown(void)
{
	int cpu;

913
	sev_hardware_teardown();
914 915 916 917

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

918 919
	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT),
	get_order(IOPM_SIZE));
920 921 922
	iopm_base = 0;
}

923 924 925 926
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

927 928
	supported_xss = 0;

929 930
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
931 932
		kvm_cpu_cap_set(X86_FEATURE_SVM);

933
		if (nrips)
934 935 936 937
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
938 939 940

		/* Nested VM can receive #VMEXIT instead of triggering #GP */
		kvm_cpu_cap_set(X86_FEATURE_SVME_ADDR_CHK);
941 942
	}

943 944 945 946
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
947 948 949

	/* CPUID 0x8000001F (SME/SEV features) */
	sev_set_cpu_caps();
950 951
}

A
Avi Kivity 已提交
952 953 954 955
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
956
	void *iopm_va;
A
Avi Kivity 已提交
957
	int r;
958
	unsigned int order = get_order(IOPM_SIZE);
A
Avi Kivity 已提交
959

960 961 962 963 964 965 966 967 968 969
	/*
	 * NX is required for shadow paging and for NPT if the NX huge pages
	 * mitigation is enabled.
	 */
	if (!boot_cpu_has(X86_FEATURE_NX)) {
		pr_err_ratelimited("NX (Execute Disable) not supported\n");
		return -EOPNOTSUPP;
	}
	kvm_enable_efer_bits(EFER_NX);

970
	iopm_pages = alloc_pages(GFP_KERNEL, order);
A
Avi Kivity 已提交
971 972 973

	if (!iopm_pages)
		return -ENOMEM;
974 975

	iopm_va = page_address(iopm_pages);
976
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << order));
A
Avi Kivity 已提交
977 978
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

979 980
	init_msrpm_offsets();

981 982
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

A
Alexander Graf 已提交
983 984 985
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

986 987
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		kvm_has_tsc_control = true;
988 989
		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 32;
990 991
	}

992
	tsc_aux_uret_slot = kvm_add_user_return_msr(MSR_TSC_AUX);
993

994 995 996 997 998 999 1000 1001
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

1002 1003
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
1004
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
1005 1006
	}

1007 1008 1009 1010 1011 1012
	/*
	 * KVM's MMU doesn't support using 2-level paging for itself, and thus
	 * NPT isn't supported if the host is using 2-level paging since host
	 * CR4 is unchanged on VMRUN.
	 */
	if (!IS_ENABLED(CONFIG_X86_64) && !IS_ENABLED(CONFIG_X86_PAE))
1013 1014
		npt_enabled = false;

1015
	if (!boot_cpu_has(X86_FEATURE_NPT))
1016 1017
		npt_enabled = false;

1018
	kvm_configure_mmu(npt_enabled, get_max_npt_level(), PG_LEVEL_1G);
1019
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
1020

1021 1022
	/* Note, SEV setup consumes npt_enabled. */
	sev_hardware_setup();
1023

1024 1025
	svm_hv_hardware_setup();

1026 1027 1028 1029 1030 1031 1032 1033
	svm_adjust_mmio_mask();

	for_each_possible_cpu(cpu) {
		r = svm_cpu_init(cpu);
		if (r)
			goto err;
	}

1034 1035 1036 1037 1038
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

1039
	enable_apicv = avic = avic && npt_enabled && boot_cpu_has(X86_FEATURE_AVIC);
1040

1041 1042 1043 1044
	if (enable_apicv) {
		pr_info("AVIC enabled\n");

		amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
1045
	}
1046

1047 1048
	if (vls) {
		if (!npt_enabled ||
1049
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
1050 1051 1052 1053 1054 1055 1056
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

1057 1058 1059
	if (boot_cpu_has(X86_FEATURE_SVME_ADDR_CHK))
		svm_gp_erratum_intercept = false;

1060 1061 1062 1063 1064 1065 1066
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

1067
	svm_set_cpu_caps();
1068

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	/*
	 * It seems that on AMD processors PTE's accessed bit is
	 * being set by the CPU hardware before the NPF vmexit.
	 * This is not expected behaviour and our tests fail because
	 * of it.
	 * A workaround here is to disable support for
	 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
	 * In this case userspace can know if there is support using
	 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
	 * it
	 * If future AMD CPU models change the behaviour described above,
	 * this variable can be changed accordingly
	 */
	allow_smaller_maxphyaddr = !npt_enabled;

A
Avi Kivity 已提交
1084 1085
	return 0;

1086
err:
1087
	svm_hardware_teardown();
A
Avi Kivity 已提交
1088 1089 1090 1091 1092 1093 1094
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
1095
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
static u64 svm_get_l2_tsc_offset(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	return svm->nested.ctl.tsc_offset;
}

static u64 svm_get_l2_tsc_multiplier(struct kvm_vcpu *vcpu)
{
	return kvm_default_tsc_scaling_ratio;
}

1120
static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1121 1122
{
	struct vcpu_svm *svm = to_svm(vcpu);
1123

1124 1125
	svm->vmcb01.ptr->control.tsc_offset = vcpu->arch.l1_tsc_offset;
	svm->vmcb->control.tsc_offset = offset;
1126
	vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
1127 1128
}

1129 1130 1131 1132 1133
static void svm_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 multiplier)
{
	wrmsrl(MSR_AMD64_TSC_RATIO, multiplier);
}

1134 1135 1136
/* Evaluate instruction intercepts that depend on guest CPUID features. */
static void svm_recalc_instruction_intercepts(struct kvm_vcpu *vcpu,
					      struct vcpu_svm *svm)
1137 1138
{
	/*
1139 1140
	 * Intercept INVPCID if shadow paging is enabled to sync/free shadow
	 * roots, or if INVPCID is disabled in the guest to inject #UD.
1141 1142
	 */
	if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
1143 1144
		if (!npt_enabled ||
		    !guest_cpuid_has(&svm->vcpu, X86_FEATURE_INVPCID))
1145 1146 1147 1148
			svm_set_intercept(svm, INTERCEPT_INVPCID);
		else
			svm_clr_intercept(svm, INTERCEPT_INVPCID);
	}
1149 1150 1151 1152 1153 1154 1155

	if (kvm_cpu_cap_has(X86_FEATURE_RDTSCP)) {
		if (guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
			svm_clr_intercept(svm, INTERCEPT_RDTSCP);
		else
			svm_set_intercept(svm, INTERCEPT_RDTSCP);
	}
1156 1157
}

1158
static void init_vmcb(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1159
{
1160
	struct vcpu_svm *svm = to_svm(vcpu);
1161 1162
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
1163

1164
	vcpu->arch.hflags = 0;
1165

1166 1167 1168 1169 1170 1171
	svm_set_intercept(svm, INTERCEPT_CR0_READ);
	svm_set_intercept(svm, INTERCEPT_CR3_READ);
	svm_set_intercept(svm, INTERCEPT_CR4_READ);
	svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
1172
	if (!kvm_vcpu_apicv_active(vcpu))
1173
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
1174

1175
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
1176

1177 1178 1179
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1180
	set_exception_intercept(svm, AC_VECTOR);
1181
	set_exception_intercept(svm, DB_VECTOR);
1182 1183 1184 1185 1186 1187 1188 1189
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1190

1191 1192
	svm_set_intercept(svm, INTERCEPT_INTR);
	svm_set_intercept(svm, INTERCEPT_NMI);
1193 1194 1195 1196

	if (intercept_smi)
		svm_set_intercept(svm, INTERCEPT_SMI);

1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
	svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
	svm_set_intercept(svm, INTERCEPT_RDPMC);
	svm_set_intercept(svm, INTERCEPT_CPUID);
	svm_set_intercept(svm, INTERCEPT_INVD);
	svm_set_intercept(svm, INTERCEPT_INVLPG);
	svm_set_intercept(svm, INTERCEPT_INVLPGA);
	svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
	svm_set_intercept(svm, INTERCEPT_MSR_PROT);
	svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
	svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
	svm_set_intercept(svm, INTERCEPT_VMRUN);
	svm_set_intercept(svm, INTERCEPT_VMMCALL);
	svm_set_intercept(svm, INTERCEPT_VMLOAD);
	svm_set_intercept(svm, INTERCEPT_VMSAVE);
	svm_set_intercept(svm, INTERCEPT_STGI);
	svm_set_intercept(svm, INTERCEPT_CLGI);
	svm_set_intercept(svm, INTERCEPT_SKINIT);
	svm_set_intercept(svm, INTERCEPT_WBINVD);
	svm_set_intercept(svm, INTERCEPT_XSETBV);
	svm_set_intercept(svm, INTERCEPT_RDPRU);
	svm_set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1218

1219
	if (!kvm_mwait_in_guest(vcpu->kvm)) {
1220 1221
		svm_set_intercept(svm, INTERCEPT_MONITOR);
		svm_set_intercept(svm, INTERCEPT_MWAIT);
1222 1223
	}

1224
	if (!kvm_hlt_in_guest(vcpu->kvm))
1225
		svm_set_intercept(svm, INTERCEPT_HLT);
1226

1227 1228
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1229 1230 1231 1232 1233 1234 1235 1236 1237
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1238
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

	save->gdtr.limit = 0xffff;
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

1250 1251
	svm_set_cr4(vcpu, 0);
	svm_set_efer(vcpu, 0);
M
Mike Day 已提交
1252
	save->dr6 = 0xffff0ff0;
1253
	kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
A
Avi Kivity 已提交
1254
	save->rip = 0x0000fff0;
1255
	vcpu->arch.regs[VCPU_REGS_RIP] = save->rip;
A
Avi Kivity 已提交
1256

J
Joerg Roedel 已提交
1257
	/*
1258
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1259
	 * It also updates the guest-visible cr0 value.
A
Avi Kivity 已提交
1260
	 */
1261 1262
	svm_set_cr0(vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
	kvm_mmu_reset_context(vcpu);
1263

1264
	save->cr4 = X86_CR4_PAE;
A
Avi Kivity 已提交
1265
	/* rdx = ?? */
1266 1267 1268

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1269
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1270
		svm_clr_intercept(svm, INTERCEPT_INVLPG);
1271
		clr_exception_intercept(svm, PF_VECTOR);
1272 1273
		svm_clr_intercept(svm, INTERCEPT_CR3_READ);
		svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
1274
		save->g_pat = vcpu->arch.pat;
1275 1276 1277
		save->cr3 = 0;
		save->cr4 = 0;
	}
1278
	svm->current_vmcb->asid_generation = 0;
C
Cathy Avery 已提交
1279
	svm->asid = 0;
1280

1281 1282
	svm->nested.vmcb12_gpa = INVALID_GPA;
	svm->nested.last_vmcb12_gpa = INVALID_GPA;
1283
	vcpu->arch.hflags = 0;
1284

1285
	if (!kvm_pause_in_guest(vcpu->kvm)) {
1286 1287 1288
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1289
		svm_set_intercept(svm, INTERCEPT_PAUSE);
1290
	} else {
1291
		svm_clr_intercept(svm, INTERCEPT_PAUSE);
1292 1293
	}

1294
	svm_recalc_instruction_intercepts(vcpu, svm);
1295

1296
	/*
1297 1298
	 * If the host supports V_SPEC_CTRL then disable the interception
	 * of MSR_IA32_SPEC_CTRL.
1299
	 */
1300 1301 1302
	if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);

1303
	if (kvm_vcpu_apicv_active(vcpu))
1304
		avic_init_vmcb(svm);
1305

1306
	if (vgif) {
1307 1308
		svm_clr_intercept(svm, INTERCEPT_STGI);
		svm_clr_intercept(svm, INTERCEPT_CLGI);
1309 1310 1311
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1312
	if (sev_guest(vcpu->kvm)) {
B
Brijesh Singh 已提交
1313
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1314
		clr_exception_intercept(svm, UD_VECTOR);
1315

1316
		if (sev_es_guest(vcpu->kvm)) {
1317 1318 1319
			/* Perform SEV-ES specific VMCB updates */
			sev_es_init_vmcb(svm);
		}
1320
	}
B
Brijesh Singh 已提交
1321

1322 1323
	svm_hv_init_vmcb(svm->vmcb);

1324
	vmcb_mark_all_dirty(svm->vmcb);
1325

1326
	enable_gif(svm);
1327 1328 1329

}

1330
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1331 1332
{
	struct vcpu_svm *svm = to_svm(vcpu);
1333 1334
	u32 dummy;
	u32 eax = 1;
1335

1336
	svm->spec_ctrl = 0;
1337
	svm->virt_spec_ctrl = 0;
1338

1339
	if (!init_event) {
1340 1341 1342 1343
		vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE |
				       MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
1344
	}
1345
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1346

1347
	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1348
	kvm_rdx_write(vcpu, eax);
1349 1350 1351

	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1352 1353
}

1354 1355 1356 1357 1358 1359
void svm_switch_vmcb(struct vcpu_svm *svm, struct kvm_vmcb_info *target_vmcb)
{
	svm->current_vmcb = target_vmcb;
	svm->vmcb = target_vmcb->ptr;
}

1360
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1361
{
1362
	struct vcpu_svm *svm;
1363
	struct page *vmcb01_page;
1364
	struct page *vmsa_page = NULL;
R
Rusty Russell 已提交
1365
	int err;
A
Avi Kivity 已提交
1366

1367 1368
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1369

1370
	err = -ENOMEM;
1371 1372
	vmcb01_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
	if (!vmcb01_page)
1373
		goto out;
A
Avi Kivity 已提交
1374

1375
	if (sev_es_guest(vcpu->kvm)) {
1376 1377 1378 1379 1380 1381 1382
		/*
		 * SEV-ES guests require a separate VMSA page used to contain
		 * the encrypted register state of the guest.
		 */
		vmsa_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
		if (!vmsa_page)
			goto error_free_vmcb_page;
1383 1384 1385 1386 1387 1388 1389 1390

		/*
		 * SEV-ES guests maintain an encrypted version of their FPU
		 * state which is restored and saved on VMRUN and VMEXIT.
		 * Free the fpu structure to prevent KVM from attempting to
		 * access the FPU state.
		 */
		kvm_free_guest_fpu(vcpu);
1391 1392
	}

1393 1394
	err = avic_init_vcpu(svm);
	if (err)
1395
		goto error_free_vmsa_page;
1396

1397 1398 1399
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1400 1401
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1402

1403
	svm->msrpm = svm_vcpu_alloc_msrpm();
1404 1405
	if (!svm->msrpm) {
		err = -ENOMEM;
1406
		goto error_free_vmsa_page;
1407
	}
1408

1409
	svm_vcpu_init_msrpm(vcpu, svm->msrpm);
A
Alexander Graf 已提交
1410

1411 1412
	svm->vmcb01.ptr = page_address(vmcb01_page);
	svm->vmcb01.pa = __sme_set(page_to_pfn(vmcb01_page) << PAGE_SHIFT);
1413 1414 1415 1416

	if (vmsa_page)
		svm->vmsa = page_address(vmsa_page);

1417
	svm->guest_state_loaded = false;
1418 1419

	svm_switch_vmcb(svm, &svm->vmcb01);
1420
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1421

1422
	svm_init_osvw(vcpu);
1423
	vcpu->arch.microcode_version = 0x01000065;
1424

1425
	if (sev_es_guest(vcpu->kvm))
1426 1427 1428
		/* Perform SEV-ES specific VMCB creation updates */
		sev_es_create_vcpu(svm);

1429
	return 0;
1430

1431 1432 1433
error_free_vmsa_page:
	if (vmsa_page)
		__free_page(vmsa_page);
1434
error_free_vmcb_page:
1435
	__free_page(vmcb01_page);
1436
out:
1437
	return err;
A
Avi Kivity 已提交
1438 1439
}

1440 1441 1442 1443 1444 1445 1446 1447
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1448 1449
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1450 1451
	struct vcpu_svm *svm = to_svm(vcpu);

1452 1453 1454 1455 1456 1457 1458
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1459 1460
	svm_free_nested(svm);

1461 1462
	sev_free_vcpu(vcpu);

1463
	__free_page(pfn_to_page(__sme_clr(svm->vmcb01.pa) >> PAGE_SHIFT));
1464
	__free_pages(virt_to_page(svm->msrpm), get_order(MSRPM_SIZE));
A
Avi Kivity 已提交
1465 1466
}

1467
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1468
{
1469
	struct vcpu_svm *svm = to_svm(vcpu);
1470
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
1471

1472 1473 1474
	if (sev_es_guest(vcpu->kvm))
		sev_es_unmap_ghcb(svm);

1475 1476 1477 1478 1479 1480 1481
	if (svm->guest_state_loaded)
		return;

	/*
	 * Save additional host state that will be restored on VMEXIT (sev-es)
	 * or subsequent vmload of host save area.
	 */
1482
	if (sev_es_guest(vcpu->kvm)) {
1483
		sev_es_prepare_guest_switch(svm, vcpu->cpu);
1484
	} else {
1485
		vmsave(__sme_page_pa(sd->save_area));
1486
	}
1487

1488 1489 1490 1491 1492 1493
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1494
	}
1495

1496 1497
	if (likely(tsc_aux_uret_slot >= 0))
		kvm_set_user_return_msr(tsc_aux_uret_slot, svm->tsc_aux, -1ull);
1498

1499 1500 1501 1502 1503
	svm->guest_state_loaded = true;
}

static void svm_prepare_host_switch(struct kvm_vcpu *vcpu)
{
1504
	to_svm(vcpu)->guest_state_loaded = false;
1505 1506 1507 1508 1509 1510 1511
}

static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);

A
Ashok Raj 已提交
1512 1513 1514 1515
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1516
	avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1517 1518 1519 1520
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1521
	avic_vcpu_put(vcpu);
1522
	svm_prepare_host_switch(vcpu);
1523

1524
	++vcpu->stat.host_state_reload;
A
Avi Kivity 已提交
1525 1526 1527 1528
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1540 1541 1542 1543
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1544 1545 1546
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1547
       /*
A
Andrea Gelmini 已提交
1548
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1549 1550 1551
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1552
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1553 1554
}

A
Avi Kivity 已提交
1555 1556 1557 1558 1559
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1560
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1561 1562
		break;
	default:
1563
		WARN_ON_ONCE(1);
A
Avi Kivity 已提交
1564 1565 1566
	}
}

1567
static void svm_set_vintr(struct vcpu_svm *svm)
1568 1569 1570 1571 1572
{
	struct vmcb_control_area *control;

	/* The following fields are ignored when AVIC is enabled */
	WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
1573
	svm_set_intercept(svm, INTERCEPT_VINTR);
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1584
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1585 1586
}

1587 1588
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1589
	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1590
	svm_clr_intercept(svm, INTERCEPT_VINTR);
1591

1592 1593 1594
	/* Drop int_ctl fields related to VINTR injection.  */
	svm->vmcb->control.int_ctl &= mask;
	if (is_guest_mode(&svm->vcpu)) {
1595
		svm->vmcb01.ptr->control.int_ctl &= mask;
1596

1597 1598 1599 1600 1601
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
	}

1602
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1603 1604
}

A
Avi Kivity 已提交
1605 1606
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1607
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1608
	struct vmcb_save_area *save01 = &to_svm(vcpu)->vmcb01.ptr->save;
A
Avi Kivity 已提交
1609 1610 1611 1612 1613

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
1614 1615
	case VCPU_SREG_FS: return &save01->fs;
	case VCPU_SREG_GS: return &save01->gs;
A
Avi Kivity 已提交
1616
	case VCPU_SREG_SS: return &save->ss;
1617 1618
	case VCPU_SREG_TR: return &save01->tr;
	case VCPU_SREG_LDTR: return &save01->ldtr;
A
Avi Kivity 已提交
1619 1620
	}
	BUG();
A
Al Viro 已提交
1621
	return NULL;
A
Avi Kivity 已提交
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1656

J
Joerg Roedel 已提交
1657 1658
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1659 1660
	 * for cross vendor migration purposes by "not present"
	 */
1661
	var->unusable = !var->present;
1662

1663 1664 1665 1666 1667 1668
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1669
		var->type |= 0x2;
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1685
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1686 1687
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1688 1689 1690 1691 1692 1693
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1694
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1695
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1696
		break;
1697
	}
A
Avi Kivity 已提交
1698 1699
}

1700 1701 1702 1703 1704 1705 1706
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1707
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1708
{
1709 1710
	struct vcpu_svm *svm = to_svm(vcpu);

1711 1712
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1713 1714
}

1715
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1716
{
1717 1718
	struct vcpu_svm *svm = to_svm(vcpu);

1719 1720
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1721
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1722 1723
}

1724
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1725
{
1726 1727
	struct vcpu_svm *svm = to_svm(vcpu);

1728 1729
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1730 1731
}

1732
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1733
{
1734 1735
	struct vcpu_svm *svm = to_svm(vcpu);

1736 1737
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1738
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1739 1740
}

1741
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1742
{
1743
	struct vcpu_svm *svm = to_svm(vcpu);
1744
	u64 hcr0 = cr0;
1745

1746
#ifdef CONFIG_X86_64
1747
	if (vcpu->arch.efer & EFER_LME && !vcpu->arch.guest_state_protected) {
1748
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1749
			vcpu->arch.efer |= EFER_LMA;
1750
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1751 1752
		}

M
Mike Day 已提交
1753
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1754
			vcpu->arch.efer &= ~EFER_LMA;
1755
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1756 1757 1758
		}
	}
#endif
1759
	vcpu->arch.cr0 = cr0;
1760 1761

	if (!npt_enabled)
1762
		hcr0 |= X86_CR0_PG | X86_CR0_WP;
1763

1764 1765 1766 1767 1768 1769
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
1770 1771 1772
		hcr0 &= ~(X86_CR0_CD | X86_CR0_NW);

	svm->vmcb->save.cr0 = hcr0;
1773
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
1774 1775 1776 1777 1778

	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
1779
	if (sev_es_guest(vcpu->kvm))
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
		return;

	if (hcr0 == cr0) {
		/* Selective CR0 write remains on.  */
		svm_clr_intercept(svm, INTERCEPT_CR0_READ);
		svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
	} else {
		svm_set_intercept(svm, INTERCEPT_CR0_READ);
		svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	}
A
Avi Kivity 已提交
1790 1791
}

1792 1793 1794 1795 1796 1797
static bool svm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
{
	return true;
}

void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1798
{
1799
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1800
	unsigned long old_cr4 = vcpu->arch.cr4;
1801 1802

	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1803
		svm_flush_tlb(vcpu);
1804

1805 1806 1807
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1808
	cr4 |= host_cr4_mce;
1809
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1810
	vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1811 1812 1813

	if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
		kvm_update_cpuid_runtime(vcpu);
A
Avi Kivity 已提交
1814 1815 1816 1817 1818
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1819
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1820 1821 1822 1823 1824
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1825 1826 1827 1828 1829 1830 1831 1832
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1833 1834 1835 1836 1837 1838 1839 1840

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1841 1842
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1843

1844
	vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1845 1846
}

1847
static void svm_update_exception_bitmap(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1848
{
J
Jan Kiszka 已提交
1849 1850
	struct vcpu_svm *svm = to_svm(vcpu);

1851
	clr_exception_intercept(svm, BP_VECTOR);
1852

J
Jan Kiszka 已提交
1853 1854
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1855
			set_exception_intercept(svm, BP_VECTOR);
1856
	}
1857 1858
}

1859
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1860
{
1861 1862
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1863
		sd->next_asid = sd->min_asid;
1864
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
C
Cathy Avery 已提交
1865
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1866 1867
	}

1868
	svm->current_vmcb->asid_generation = sd->asid_generation;
C
Cathy Avery 已提交
1869
	svm->asid = sd->next_asid++;
A
Avi Kivity 已提交
1870 1871
}

1872
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1873
{
1874
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1875

1876 1877 1878
	if (svm->vcpu.arch.guest_state_protected)
		return;

1879 1880
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
1881
		vmcb_mark_dirty(vmcb, VMCB_DR);
1882
	}
J
Jan Kiszka 已提交
1883 1884
}

1885 1886 1887 1888
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

1889 1890 1891
	if (vcpu->arch.guest_state_protected)
		return;

1892 1893 1894 1895
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1896
	/*
1897
	 * We cannot reset svm->vmcb->save.dr6 to DR6_ACTIVE_LOW here,
1898 1899
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1900
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1901 1902 1903 1904 1905
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1906
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1907
{
1908 1909
	struct vcpu_svm *svm = to_svm(vcpu);

1910 1911 1912
	if (vcpu->arch.guest_state_protected)
		return;

1913
	svm->vmcb->save.dr7 = value;
1914
	vmcb_mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1915 1916
}

1917
static int pf_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1918
{
1919 1920
	struct vcpu_svm *svm = to_svm(vcpu);

1921
	u64 fault_address = svm->vmcb->control.exit_info_2;
1922
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1923

1924
	return kvm_handle_page_fault(vcpu, error_code, fault_address,
1925 1926
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1927 1928 1929
			svm->vmcb->control.insn_len);
}

1930
static int npf_interception(struct kvm_vcpu *vcpu)
1931
{
1932 1933
	struct vcpu_svm *svm = to_svm(vcpu);

1934
	u64 fault_address = svm->vmcb->control.exit_info_2;
1935 1936 1937
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
1938
	return kvm_mmu_page_fault(vcpu, fault_address, error_code,
1939 1940
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1941
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1942 1943
}

1944
static int db_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1945
{
1946 1947
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1948

1949
	if (!(vcpu->guest_debug &
1950
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1951
		!svm->nmi_singlestep) {
1952
		u32 payload = svm->vmcb->save.dr6 ^ DR6_ACTIVE_LOW;
1953
		kvm_queue_exception_p(vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
1954 1955
		return 1;
	}
1956

J
Jan Kiszka 已提交
1957
	if (svm->nmi_singlestep) {
1958
		disable_nmi_singlestep(svm);
1959 1960
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
1961 1962
	}

1963
	if (vcpu->guest_debug &
J
Joerg Roedel 已提交
1964
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1965
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1966 1967
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1968 1969 1970 1971 1972 1973 1974
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
1975 1976
}

1977
static int bp_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1978
{
1979 1980
	struct vcpu_svm *svm = to_svm(vcpu);
	struct kvm_run *kvm_run = vcpu->run;
A
Avi Kivity 已提交
1981

J
Jan Kiszka 已提交
1982 1983 1984 1985 1986 1987
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

1988
static int ud_interception(struct kvm_vcpu *vcpu)
1989
{
1990
	return handle_ud(vcpu);
1991 1992
}

1993
static int ac_interception(struct kvm_vcpu *vcpu)
1994
{
1995
	kvm_queue_exception_e(vcpu, AC_VECTOR, 0);
1996 1997 1998
	return 1;
}

1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

2038
static void svm_handle_mce(struct kvm_vcpu *vcpu)
2039
{
2040 2041 2042 2043 2044 2045 2046
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

2047
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2048 2049 2050 2051

		return;
	}

2052 2053 2054 2055
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
2056
	kvm_machine_check();
2057 2058
}

2059
static int mc_interception(struct kvm_vcpu *vcpu)
2060
{
2061 2062 2063
	return 1;
}

2064
static int shutdown_interception(struct kvm_vcpu *vcpu)
2065
{
2066 2067
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2068

2069 2070 2071 2072
	/*
	 * The VM save area has already been encrypted so it
	 * cannot be reinitialized - just terminate.
	 */
2073
	if (sev_es_guest(vcpu->kvm))
2074 2075
		return -EINVAL;

2076 2077 2078 2079
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
2080
	clear_page(svm->vmcb);
2081
	init_vmcb(vcpu);
2082 2083 2084 2085 2086

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

2087
static int io_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2088
{
2089
	struct vcpu_svm *svm = to_svm(vcpu);
M
Mike Day 已提交
2090
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
2091
	int size, in, string;
2092
	unsigned port;
A
Avi Kivity 已提交
2093

2094
	++vcpu->stat.io_exits;
2095
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
2096 2097 2098
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
2099 2100 2101 2102 2103 2104 2105 2106

	if (string) {
		if (sev_es_guest(vcpu->kvm))
			return sev_es_string_io(svm, size, port, in);
		else
			return kvm_emulate_instruction(vcpu, 0);
	}

2107 2108
	svm->next_rip = svm->vmcb->control.exit_info_2;

2109
	return kvm_fast_pio(vcpu, size, port, in);
2110 2111
}

2112
static int nmi_interception(struct kvm_vcpu *vcpu)
2113 2114 2115 2116
{
	return 1;
}

2117 2118 2119 2120 2121
static int smi_interception(struct kvm_vcpu *vcpu)
{
	return 1;
}

2122
static int intr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2123
{
2124
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
2125 2126 2127
	return 1;
}

2128
static int vmload_vmsave_interception(struct kvm_vcpu *vcpu, bool vmload)
A
Avi Kivity 已提交
2129
{
2130
	struct vcpu_svm *svm = to_svm(vcpu);
2131
	struct vmcb *vmcb12;
2132
	struct kvm_host_map map;
2133
	int ret;
2134

2135
	if (nested_svm_check_permissions(vcpu))
2136 2137
		return 1;

2138
	ret = kvm_vcpu_map(vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
2139 2140
	if (ret) {
		if (ret == -EINVAL)
2141
			kvm_inject_gp(vcpu, 0);
2142
		return 1;
2143 2144
	}

2145
	vmcb12 = map.hva;
2146

2147
	ret = kvm_skip_emulated_instruction(vcpu);
2148

2149
	if (vmload) {
2150
		nested_svm_vmloadsave(vmcb12, svm->vmcb);
2151 2152 2153
		svm->sysenter_eip_hi = 0;
		svm->sysenter_esp_hi = 0;
	} else
2154
		nested_svm_vmloadsave(svm->vmcb, vmcb12);
2155

2156
	kvm_vcpu_unmap(vcpu, &map, true);
2157

2158
	return ret;
2159 2160
}

2161
static int vmload_interception(struct kvm_vcpu *vcpu)
2162
{
2163 2164
	return vmload_vmsave_interception(vcpu, true);
}
2165

2166 2167 2168
static int vmsave_interception(struct kvm_vcpu *vcpu)
{
	return vmload_vmsave_interception(vcpu, false);
2169 2170
}

2171
static int vmrun_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2172
{
2173
	if (nested_svm_check_permissions(vcpu))
A
Alexander Graf 已提交
2174 2175
		return 1;

2176
	return nested_svm_vmrun(vcpu);
A
Alexander Graf 已提交
2177 2178
}

2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
enum {
	NONE_SVM_INSTR,
	SVM_INSTR_VMRUN,
	SVM_INSTR_VMLOAD,
	SVM_INSTR_VMSAVE,
};

/* Return NONE_SVM_INSTR if not SVM instrs, otherwise return decode result */
static int svm_instr_opcode(struct kvm_vcpu *vcpu)
{
	struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;

	if (ctxt->b != 0x1 || ctxt->opcode_len != 2)
		return NONE_SVM_INSTR;

	switch (ctxt->modrm) {
	case 0xd8: /* VMRUN */
		return SVM_INSTR_VMRUN;
	case 0xda: /* VMLOAD */
		return SVM_INSTR_VMLOAD;
	case 0xdb: /* VMSAVE */
		return SVM_INSTR_VMSAVE;
	default:
		break;
	}

	return NONE_SVM_INSTR;
}

static int emulate_svm_instr(struct kvm_vcpu *vcpu, int opcode)
{
2210 2211 2212 2213 2214
	const int guest_mode_exit_codes[] = {
		[SVM_INSTR_VMRUN] = SVM_EXIT_VMRUN,
		[SVM_INSTR_VMLOAD] = SVM_EXIT_VMLOAD,
		[SVM_INSTR_VMSAVE] = SVM_EXIT_VMSAVE,
	};
2215
	int (*const svm_instr_handlers[])(struct kvm_vcpu *vcpu) = {
2216 2217 2218 2219 2220
		[SVM_INSTR_VMRUN] = vmrun_interception,
		[SVM_INSTR_VMLOAD] = vmload_interception,
		[SVM_INSTR_VMSAVE] = vmsave_interception,
	};
	struct vcpu_svm *svm = to_svm(vcpu);
2221
	int ret;
2222

2223
	if (is_guest_mode(vcpu)) {
2224
		/* Returns '1' or -errno on failure, '0' on success. */
2225
		ret = nested_svm_simple_vmexit(svm, guest_mode_exit_codes[opcode]);
2226 2227 2228 2229
		if (ret)
			return ret;
		return 1;
	}
2230
	return svm_instr_handlers[opcode](vcpu);
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
}

/*
 * #GP handling code. Note that #GP can be triggered under the following two
 * cases:
 *   1) SVM VM-related instructions (VMRUN/VMSAVE/VMLOAD) that trigger #GP on
 *      some AMD CPUs when EAX of these instructions are in the reserved memory
 *      regions (e.g. SMM memory on host).
 *   2) VMware backdoor
 */
2241
static int gp_interception(struct kvm_vcpu *vcpu)
2242
{
2243
	struct vcpu_svm *svm = to_svm(vcpu);
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
	u32 error_code = svm->vmcb->control.exit_info_1;
	int opcode;

	/* Both #GP cases have zero error_code */
	if (error_code)
		goto reinject;

	/* Decode the instruction for usage later */
	if (x86_decode_emulated_instruction(vcpu, 0, NULL, 0) != EMULATION_OK)
		goto reinject;

	opcode = svm_instr_opcode(vcpu);

	if (opcode == NONE_SVM_INSTR) {
		if (!enable_vmware_backdoor)
			goto reinject;

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC.
		 */
2265 2266
		if (!is_guest_mode(vcpu))
			return kvm_emulate_instruction(vcpu,
2267 2268 2269 2270 2271 2272 2273 2274 2275
				EMULTYPE_VMWARE_GP | EMULTYPE_NO_DECODE);
	} else
		return emulate_svm_instr(vcpu, opcode);

reinject:
	kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
	return 1;
}

P
Paolo Bonzini 已提交
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
2286 2287
			svm_clr_intercept(svm, INTERCEPT_STGI);
		if (svm_is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

2308
static int stgi_interception(struct kvm_vcpu *vcpu)
2309
{
2310 2311
	int ret;

2312
	if (nested_svm_check_permissions(vcpu))
2313 2314
		return 1;

2315 2316
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), true);
2317
	return ret;
2318 2319
}

2320
static int clgi_interception(struct kvm_vcpu *vcpu)
2321
{
2322 2323
	int ret;

2324
	if (nested_svm_check_permissions(vcpu))
2325 2326
		return 1;

2327 2328
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), false);
2329
	return ret;
2330 2331
}

2332
static int invlpga_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2333
{
2334 2335
	gva_t gva = kvm_rax_read(vcpu);
	u32 asid = kvm_rcx_read(vcpu);
A
Alexander Graf 已提交
2336

2337 2338 2339
	/* FIXME: Handle an address size prefix. */
	if (!is_long_mode(vcpu))
		gva = (u32)gva;
A
Alexander Graf 已提交
2340

2341
	trace_kvm_invlpga(to_svm(vcpu)->vmcb->save.rip, asid, gva);
2342

A
Alexander Graf 已提交
2343
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2344
	kvm_mmu_invlpg(vcpu, gva);
2345

2346
	return kvm_skip_emulated_instruction(vcpu);
D
David Kaplan 已提交
2347 2348
}

2349
static int skinit_interception(struct kvm_vcpu *vcpu)
J
Joerg Roedel 已提交
2350
{
2351
	trace_kvm_skinit(to_svm(vcpu)->vmcb->save.rip, kvm_rax_read(vcpu));
J
Joerg Roedel 已提交
2352

2353
	kvm_queue_exception(vcpu, UD_VECTOR);
J
Jim Mattson 已提交
2354 2355 2356
	return 1;
}

2357
static int task_switch_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2358
{
2359
	struct vcpu_svm *svm = to_svm(vcpu);
2360
	u16 tss_selector;
2361 2362 2363
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2364
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2365 2366 2367 2368
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2369 2370
	bool has_error_code = false;
	u32 error_code = 0;
2371 2372

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2373

2374 2375
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2376 2377 2378 2379
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2380
	else if (idt_v)
2381 2382 2383 2384
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2385 2386 2387
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
2388
			vcpu->arch.nmi_injected = false;
2389 2390
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2391 2392 2393 2394 2395 2396
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2397
			kvm_clear_exception_queue(vcpu);
2398 2399
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
2400
			kvm_clear_interrupt_queue(vcpu);
2401 2402 2403 2404 2405
			break;
		default:
			break;
		}
	}
2406

2407 2408 2409
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2410
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2411
		if (!skip_emulated_instruction(vcpu))
2412
			return 0;
2413
	}
2414

2415 2416 2417
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2418
	return kvm_task_switch(vcpu, tss_selector, int_vec, reason,
2419
			       has_error_code, error_code);
A
Avi Kivity 已提交
2420 2421
}

2422
static int iret_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2423
{
2424
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2425

2426 2427 2428
	++vcpu->stat.nmi_window_exits;
	vcpu->arch.hflags |= HF_IRET_MASK;
	if (!sev_es_guest(vcpu->kvm)) {
2429
		svm_clr_intercept(svm, INTERCEPT_IRET);
2430
		svm->nmi_iret_rip = kvm_rip_read(vcpu);
2431
	}
2432
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2433 2434 2435
	return 1;
}

2436
static int invlpg_interception(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
2437
{
2438
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2439
		return kvm_emulate_instruction(vcpu, 0);
2440

2441 2442
	kvm_mmu_invlpg(vcpu, to_svm(vcpu)->vmcb->control.exit_info_1);
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
2443 2444
}

2445
static int emulate_on_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2446
{
2447
	return kvm_emulate_instruction(vcpu, 0);
A
Avi Kivity 已提交
2448 2449
}

2450
static int rsm_interception(struct kvm_vcpu *vcpu)
B
Brijesh Singh 已提交
2451
{
2452
	return kvm_emulate_instruction_from_buffer(vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2453 2454
}

2455
static bool check_selective_cr0_intercepted(struct kvm_vcpu *vcpu,
2456
					    unsigned long val)
2457
{
2458 2459
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long cr0 = vcpu->arch.cr0;
2460 2461
	bool ret = false;

2462
	if (!is_guest_mode(vcpu) ||
2463
	    (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2477 2478
#define CR_VALID (1ULL << 63)

2479
static int cr_interception(struct kvm_vcpu *vcpu)
2480
{
2481
	struct vcpu_svm *svm = to_svm(vcpu);
2482 2483 2484 2485 2486
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2487
		return emulate_on_interception(vcpu);
2488 2489

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2490
		return emulate_on_interception(vcpu);
2491 2492

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2493 2494 2495 2496
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2497 2498 2499 2500

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
2501
		val = kvm_register_read(vcpu, reg);
2502
		trace_kvm_cr_write(cr, val);
2503 2504
		switch (cr) {
		case 0:
2505 2506
			if (!check_selective_cr0_intercepted(vcpu, val))
				err = kvm_set_cr0(vcpu, val);
2507 2508 2509
			else
				return 1;

2510 2511
			break;
		case 3:
2512
			err = kvm_set_cr3(vcpu, val);
2513 2514
			break;
		case 4:
2515
			err = kvm_set_cr4(vcpu, val);
2516 2517
			break;
		case 8:
2518
			err = kvm_set_cr8(vcpu, val);
2519 2520 2521
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
2522
			kvm_queue_exception(vcpu, UD_VECTOR);
2523 2524 2525 2526 2527
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
2528
			val = kvm_read_cr0(vcpu);
2529 2530
			break;
		case 2:
2531
			val = vcpu->arch.cr2;
2532 2533
			break;
		case 3:
2534
			val = kvm_read_cr3(vcpu);
2535 2536
			break;
		case 4:
2537
			val = kvm_read_cr4(vcpu);
2538 2539
			break;
		case 8:
2540
			val = kvm_get_cr8(vcpu);
2541 2542 2543
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
2544
			kvm_queue_exception(vcpu, UD_VECTOR);
2545 2546
			return 1;
		}
2547
		kvm_register_write(vcpu, reg, val);
2548
		trace_kvm_cr_read(cr, val);
2549
	}
2550
	return kvm_complete_insn_gp(vcpu, err);
2551 2552
}

2553
static int cr_trap(struct kvm_vcpu *vcpu)
2554
{
2555
	struct vcpu_svm *svm = to_svm(vcpu);
2556 2557
	unsigned long old_value, new_value;
	unsigned int cr;
2558
	int ret = 0;
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569

	new_value = (unsigned long)svm->vmcb->control.exit_info_1;

	cr = svm->vmcb->control.exit_code - SVM_EXIT_CR0_WRITE_TRAP;
	switch (cr) {
	case 0:
		old_value = kvm_read_cr0(vcpu);
		svm_set_cr0(vcpu, new_value);

		kvm_post_set_cr0(vcpu, old_value, new_value);
		break;
2570 2571 2572 2573 2574 2575
	case 4:
		old_value = kvm_read_cr4(vcpu);
		svm_set_cr4(vcpu, new_value);

		kvm_post_set_cr4(vcpu, old_value, new_value);
		break;
2576
	case 8:
2577
		ret = kvm_set_cr8(vcpu, new_value);
2578
		break;
2579 2580 2581 2582 2583 2584
	default:
		WARN(1, "unhandled CR%d write trap", cr);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

2585
	return kvm_complete_insn_gp(vcpu, ret);
2586 2587
}

2588
static int dr_interception(struct kvm_vcpu *vcpu)
2589
{
2590
	struct vcpu_svm *svm = to_svm(vcpu);
2591 2592
	int reg, dr;
	unsigned long val;
2593
	int err = 0;
2594

2595
	if (vcpu->guest_debug == 0) {
2596 2597 2598 2599 2600 2601
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
2602
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
2603 2604 2605
		return 1;
	}

2606
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2607
		return emulate_on_interception(vcpu);
2608 2609 2610

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2611 2612
	if (dr >= 16) { /* mov to DRn  */
		dr -= 16;
2613
		val = kvm_register_read(vcpu, reg);
2614
		err = kvm_set_dr(vcpu, dr, val);
2615
	} else {
2616
		kvm_get_dr(vcpu, dr, &val);
2617
		kvm_register_write(vcpu, reg, val);
2618 2619
	}

2620
	return kvm_complete_insn_gp(vcpu, err);
2621 2622
}

2623
static int cr8_write_interception(struct kvm_vcpu *vcpu)
2624
{
A
Andre Przywara 已提交
2625
	int r;
A
Avi Kivity 已提交
2626

2627
	u8 cr8_prev = kvm_get_cr8(vcpu);
2628
	/* instruction emulation calls kvm_set_cr8() */
2629 2630
	r = cr_interception(vcpu);
	if (lapic_in_kernel(vcpu))
2631
		return r;
2632
	if (cr8_prev <= kvm_get_cr8(vcpu))
2633
		return r;
2634
	vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
2635 2636 2637
	return 0;
}

2638
static int efer_trap(struct kvm_vcpu *vcpu)
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
{
	struct msr_data msr_info;
	int ret;

	/*
	 * Clear the EFER_SVME bit from EFER. The SVM code always sets this
	 * bit in svm_set_efer(), but __kvm_valid_efer() checks it against
	 * whether the guest has X86_FEATURE_SVM - this avoids a failure if
	 * the guest doesn't have X86_FEATURE_SVM.
	 */
	msr_info.host_initiated = false;
	msr_info.index = MSR_EFER;
2651 2652
	msr_info.data = to_svm(vcpu)->vmcb->control.exit_info_1 & ~EFER_SVME;
	ret = kvm_set_msr_common(vcpu, &msr_info);
2653

2654
	return kvm_complete_insn_gp(vcpu, ret);
2655 2656
}

2657 2658
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2659 2660 2661 2662 2663 2664 2665
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
2666 2667
	case MSR_IA32_PERF_CAPABILITIES:
		return 0;
2668
	default:
2669
		return KVM_MSR_RET_INVALID;
2670 2671 2672
	}

	return 0;
2673 2674
}

2675
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2676
{
2677 2678
	struct vcpu_svm *svm = to_svm(vcpu);

2679
	switch (msr_info->index) {
B
Brian Gerst 已提交
2680
	case MSR_STAR:
2681
		msr_info->data = svm->vmcb01.ptr->save.star;
A
Avi Kivity 已提交
2682
		break;
2683
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2684
	case MSR_LSTAR:
2685
		msr_info->data = svm->vmcb01.ptr->save.lstar;
A
Avi Kivity 已提交
2686 2687
		break;
	case MSR_CSTAR:
2688
		msr_info->data = svm->vmcb01.ptr->save.cstar;
A
Avi Kivity 已提交
2689 2690
		break;
	case MSR_KERNEL_GS_BASE:
2691
		msr_info->data = svm->vmcb01.ptr->save.kernel_gs_base;
A
Avi Kivity 已提交
2692 2693
		break;
	case MSR_SYSCALL_MASK:
2694
		msr_info->data = svm->vmcb01.ptr->save.sfmask;
A
Avi Kivity 已提交
2695 2696 2697
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2698
		msr_info->data = svm->vmcb01.ptr->save.sysenter_cs;
A
Avi Kivity 已提交
2699 2700
		break;
	case MSR_IA32_SYSENTER_EIP:
2701 2702 2703
		msr_info->data = (u32)svm->vmcb01.ptr->save.sysenter_eip;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_eip_hi << 32;
A
Avi Kivity 已提交
2704 2705
		break;
	case MSR_IA32_SYSENTER_ESP:
2706 2707 2708
		msr_info->data = svm->vmcb01.ptr->save.sysenter_esp;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_esp_hi << 32;
A
Avi Kivity 已提交
2709
		break;
P
Paolo Bonzini 已提交
2710 2711 2712
	case MSR_TSC_AUX:
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2713 2714 2715 2716 2717
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2718
	case MSR_IA32_DEBUGCTLMSR:
2719
		msr_info->data = svm->vmcb->save.dbgctl;
2720 2721
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2722
		msr_info->data = svm->vmcb->save.br_from;
2723 2724
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2725
		msr_info->data = svm->vmcb->save.br_to;
2726 2727
		break;
	case MSR_IA32_LASTINTFROMIP:
2728
		msr_info->data = svm->vmcb->save.last_excp_from;
2729 2730
		break;
	case MSR_IA32_LASTINTTOIP:
2731
		msr_info->data = svm->vmcb->save.last_excp_to;
2732
		break;
A
Alexander Graf 已提交
2733
	case MSR_VM_HSAVE_PA:
2734
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2735
		break;
2736
	case MSR_VM_CR:
2737
		msr_info->data = svm->nested.vm_cr_msr;
2738
		break;
2739 2740
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2741
		    !guest_has_spec_ctrl_msr(vcpu))
2742 2743
			return 1;

2744 2745 2746 2747
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			msr_info->data = svm->vmcb->save.spec_ctrl;
		else
			msr_info->data = svm->spec_ctrl;
2748
		break;
2749 2750 2751 2752 2753 2754 2755
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2773 2774 2775
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2776
	default:
2777
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2778 2779 2780 2781
	}
	return 0;
}

2782 2783 2784
static int svm_complete_emulated_msr(struct kvm_vcpu *vcpu, int err)
{
	struct vcpu_svm *svm = to_svm(vcpu);
2785
	if (!err || !sev_es_guest(vcpu->kvm) || WARN_ON_ONCE(!svm->ghcb))
2786
		return kvm_complete_insn_gp(vcpu, err);
2787 2788 2789 2790 2791 2792 2793 2794 2795

	ghcb_set_sw_exit_info_1(svm->ghcb, 1);
	ghcb_set_sw_exit_info_2(svm->ghcb,
				X86_TRAP_GP |
				SVM_EVTINJ_TYPE_EXEPT |
				SVM_EVTINJ_VALID);
	return 1;
}

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2821
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2822
{
2823
	struct vcpu_svm *svm = to_svm(vcpu);
2824
	int r;
2825

2826 2827
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2828
	switch (ecx) {
P
Paolo Bonzini 已提交
2829 2830 2831 2832
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
2833 2834 2835
		svm->vmcb01.ptr->save.g_pat = data;
		if (is_guest_mode(vcpu))
			nested_vmcb02_compute_g_pat(svm);
2836
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
P
Paolo Bonzini 已提交
2837
		break;
2838 2839
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2840
		    !guest_has_spec_ctrl_msr(vcpu))
2841 2842
			return 1;

2843
		if (kvm_spec_ctrl_test_value(data))
2844 2845
			return 1;

2846 2847 2848 2849
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			svm->vmcb->save.spec_ctrl = data;
		else
			svm->spec_ctrl = data;
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
2864
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
2865
		break;
A
Ashok Raj 已提交
2866 2867
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2868
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2869 2870 2871 2872
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2873
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2874
			return 1;
A
Ashok Raj 已提交
2875 2876 2877 2878
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2879
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
A
Ashok Raj 已提交
2880
		break;
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2891
	case MSR_STAR:
2892
		svm->vmcb01.ptr->save.star = data;
A
Avi Kivity 已提交
2893
		break;
2894
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2895
	case MSR_LSTAR:
2896
		svm->vmcb01.ptr->save.lstar = data;
A
Avi Kivity 已提交
2897 2898
		break;
	case MSR_CSTAR:
2899
		svm->vmcb01.ptr->save.cstar = data;
A
Avi Kivity 已提交
2900 2901
		break;
	case MSR_KERNEL_GS_BASE:
2902
		svm->vmcb01.ptr->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2903 2904
		break;
	case MSR_SYSCALL_MASK:
2905
		svm->vmcb01.ptr->save.sfmask = data;
A
Avi Kivity 已提交
2906 2907 2908
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2909
		svm->vmcb01.ptr->save.sysenter_cs = data;
A
Avi Kivity 已提交
2910 2911
		break;
	case MSR_IA32_SYSENTER_EIP:
2912 2913 2914 2915 2916 2917 2918 2919 2920
		svm->vmcb01.ptr->save.sysenter_eip = (u32)data;
		/*
		 * We only intercept the MSR_IA32_SYSENTER_{EIP|ESP} msrs
		 * when we spoof an Intel vendor ID (for cross vendor migration).
		 * In this case we use this intercept to track the high
		 * 32 bit part of these msrs to support Intel's
		 * implementation of SYSENTER/SYSEXIT.
		 */
		svm->sysenter_eip_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2921 2922
		break;
	case MSR_IA32_SYSENTER_ESP:
2923 2924
		svm->vmcb01.ptr->save.sysenter_esp = (u32)data;
		svm->sysenter_esp_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2925
		break;
P
Paolo Bonzini 已提交
2926 2927
	case MSR_TSC_AUX:
		/*
2928 2929 2930
		 * TSC_AUX is usually changed only during boot and never read
		 * directly.  Intercept TSC_AUX instead of exposing it to the
		 * guest via direct_access_msrs, and switch it via user return.
P
Paolo Bonzini 已提交
2931
		 */
2932
		preempt_disable();
2933
		r = kvm_set_user_return_msr(tsc_aux_uret_slot, data, -1ull);
2934 2935 2936 2937
		preempt_enable();
		if (r)
			return 1;

P
Paolo Bonzini 已提交
2938 2939
		svm->tsc_aux = data;
		break;
2940
	case MSR_IA32_DEBUGCTLMSR:
2941
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2942 2943
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
2944 2945 2946 2947 2948 2949
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
2950
		vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
2951
		if (data & (1ULL<<0))
2952
			svm_enable_lbrv(vcpu);
2953
		else
2954
			svm_disable_lbrv(vcpu);
2955
		break;
A
Alexander Graf 已提交
2956
	case MSR_VM_HSAVE_PA:
2957
		svm->nested.hsave_msr = data;
2958
		break;
2959
	case MSR_VM_CR:
2960
		return svm_set_vm_cr(vcpu, data);
2961
	case MSR_VM_IGNNE:
2962
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2963
		break;
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
2982 2983 2984
	case MSR_IA32_APICBASE:
		if (kvm_vcpu_apicv_active(vcpu))
			avic_update_vapic_bar(to_svm(vcpu), data);
2985
		fallthrough;
A
Avi Kivity 已提交
2986
	default:
2987
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
2988 2989 2990 2991
	}
	return 0;
}

2992
static int msr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2993
{
2994
	if (to_svm(vcpu)->vmcb->control.exit_info_1)
2995
		return kvm_emulate_wrmsr(vcpu);
A
Avi Kivity 已提交
2996
	else
2997
		return kvm_emulate_rdmsr(vcpu);
A
Avi Kivity 已提交
2998 2999
}

3000
static int interrupt_window_interception(struct kvm_vcpu *vcpu)
3001
{
3002 3003
	kvm_make_request(KVM_REQ_EVENT, vcpu);
	svm_clear_vintr(to_svm(vcpu));
3004 3005 3006 3007 3008 3009

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
3010
	svm_toggle_avic_for_irq_window(vcpu, true);
3011

3012
	++vcpu->stat.irq_window_exits;
3013 3014 3015
	return 1;
}

3016
static int pause_interception(struct kvm_vcpu *vcpu)
3017
{
3018 3019 3020 3021 3022 3023 3024
	bool in_kernel;

	/*
	 * CPL is not made available for an SEV-ES guest, therefore
	 * vcpu->arch.preempted_in_kernel can never be true.  Just
	 * set in_kernel to false as well.
	 */
3025
	in_kernel = !sev_es_guest(vcpu->kvm) && svm_get_cpl(vcpu) == 0;
3026

3027
	if (!kvm_pause_in_guest(vcpu->kvm))
3028 3029
		grow_ple_window(vcpu);

3030
	kvm_vcpu_on_spin(vcpu, in_kernel);
3031
	return kvm_skip_emulated_instruction(vcpu);
3032 3033
}

3034
static int invpcid_interception(struct kvm_vcpu *vcpu)
3035
{
3036
	struct vcpu_svm *svm = to_svm(vcpu);
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
	unsigned long type;
	gva_t gva;

	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/*
	 * For an INVPCID intercept:
	 * EXITINFO1 provides the linear address of the memory operand.
	 * EXITINFO2 provides the contents of the register operand.
	 */
	type = svm->vmcb->control.exit_info_2;
	gva = svm->vmcb->control.exit_info_1;

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

	return kvm_handle_invpcid(vcpu, type, gva);
}

3061
static int (*const svm_exit_handlers[])(struct kvm_vcpu *vcpu) = {
3062 3063 3064 3065
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
3066
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
3067
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
3068 3069
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
3070
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
3087 3088
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
3089
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
3090 3091
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
3092
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
3093
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
3094
	[SVM_EXIT_INTR]				= intr_interception,
3095
	[SVM_EXIT_NMI]				= nmi_interception,
3096
	[SVM_EXIT_SMI]				= smi_interception,
3097
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
3098
	[SVM_EXIT_RDPMC]			= kvm_emulate_rdpmc,
3099
	[SVM_EXIT_CPUID]			= kvm_emulate_cpuid,
3100
	[SVM_EXIT_IRET]                         = iret_interception,
3101
	[SVM_EXIT_INVD]                         = kvm_emulate_invd,
3102
	[SVM_EXIT_PAUSE]			= pause_interception,
3103
	[SVM_EXIT_HLT]				= kvm_emulate_halt,
M
Marcelo Tosatti 已提交
3104
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
3105
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
3106
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
3107 3108
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
3109
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
3110
	[SVM_EXIT_VMRUN]			= vmrun_interception,
3111
	[SVM_EXIT_VMMCALL]			= kvm_emulate_hypercall,
3112 3113
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
3114 3115
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
3116
	[SVM_EXIT_SKINIT]			= skinit_interception,
3117
	[SVM_EXIT_RDTSCP]			= kvm_handle_invalid_op,
3118 3119 3120
	[SVM_EXIT_WBINVD]                       = kvm_emulate_wbinvd,
	[SVM_EXIT_MONITOR]			= kvm_emulate_monitor,
	[SVM_EXIT_MWAIT]			= kvm_emulate_mwait,
3121
	[SVM_EXIT_XSETBV]			= kvm_emulate_xsetbv,
3122
	[SVM_EXIT_RDPRU]			= kvm_handle_invalid_op,
3123
	[SVM_EXIT_EFER_WRITE_TRAP]		= efer_trap,
3124
	[SVM_EXIT_CR0_WRITE_TRAP]		= cr_trap,
3125
	[SVM_EXIT_CR4_WRITE_TRAP]		= cr_trap,
3126
	[SVM_EXIT_CR8_WRITE_TRAP]		= cr_trap,
3127
	[SVM_EXIT_INVPCID]                      = invpcid_interception,
3128
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
3129
	[SVM_EXIT_RSM]                          = rsm_interception,
3130 3131
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
3132
	[SVM_EXIT_VMGEXIT]			= sev_handle_vmgexit,
A
Avi Kivity 已提交
3133 3134
};

3135
static void dump_vmcb(struct kvm_vcpu *vcpu)
3136 3137 3138 3139
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
3140
	struct vmcb_save_area *save01 = &svm->vmcb01.ptr->save;
3141

3142 3143 3144 3145 3146
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

3147 3148
	pr_err("VMCB %p, last attempted VMRUN on CPU %d\n",
	       svm->current_vmcb->ptr, vcpu->arch.last_vmentry_cpu);
3149
	pr_err("VMCB Control Area:\n");
3150 3151
	pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
3152 3153
	pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
3154
	pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
3155 3156 3157
	pr_err("%-20s%08x %08x\n", "intercepts:",
              control->intercepts[INTERCEPT_WORD3],
	       control->intercepts[INTERCEPT_WORD4]);
3158
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3159 3160
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3176
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
3177
	pr_err("%-20s%016llx\n", "ghcb:", control->ghcb_gpa);
3178 3179
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3180
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
3181
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3182 3183 3184
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3185
	pr_err("%-20s%016llx\n", "vmsa_pa:", control->vmsa_pa);
3186
	pr_err("VMCB State Save Area:\n");
3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
3205 3206
	       save01->fs.selector, save01->fs.attrib,
	       save01->fs.limit, save01->fs.base);
3207 3208
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
3209 3210
	       save01->gs.selector, save01->gs.attrib,
	       save01->gs.limit, save01->gs.base);
3211 3212 3213 3214 3215 3216
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
3217 3218
	       save01->ldtr.selector, save01->ldtr.attrib,
	       save01->ldtr.limit, save01->ldtr.base);
3219 3220 3221 3222 3223 3224
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
3225 3226
	       save01->tr.selector, save01->tr.attrib,
	       save01->tr.limit, save01->tr.base);
3227 3228
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
3240
	       "star:", save01->star, "lstar:", save01->lstar);
3241
	pr_err("%-15s %016llx %-13s %016llx\n",
3242
	       "cstar:", save01->cstar, "sfmask:", save01->sfmask);
3243
	pr_err("%-15s %016llx %-13s %016llx\n",
3244 3245
	       "kernel_gs_base:", save01->kernel_gs_base,
	       "sysenter_cs:", save01->sysenter_cs);
3246
	pr_err("%-15s %016llx %-13s %016llx\n",
3247 3248
	       "sysenter_esp:", save01->sysenter_esp,
	       "sysenter_eip:", save01->sysenter_eip);
3249 3250 3251 3252 3253 3254 3255
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
3256 3257
}

3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
static int svm_handle_invalid_exit(struct kvm_vcpu *vcpu, u64 exit_code)
{
	if (exit_code < ARRAY_SIZE(svm_exit_handlers) &&
	    svm_exit_handlers[exit_code])
		return 0;

	vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%llx\n", exit_code);
	dump_vmcb(vcpu);
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
	vcpu->run->internal.ndata = 2;
	vcpu->run->internal.data[0] = exit_code;
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;

	return -EINVAL;
}

3275
int svm_invoke_exit_handler(struct kvm_vcpu *vcpu, u64 exit_code)
3276
{
3277
	if (svm_handle_invalid_exit(vcpu, exit_code))
3278 3279 3280 3281
		return 0;

#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
3282
		return msr_interception(vcpu);
3283
	else if (exit_code == SVM_EXIT_VINTR)
3284
		return interrupt_window_interception(vcpu);
3285
	else if (exit_code == SVM_EXIT_INTR)
3286
		return intr_interception(vcpu);
3287
	else if (exit_code == SVM_EXIT_HLT)
3288
		return kvm_emulate_halt(vcpu);
3289
	else if (exit_code == SVM_EXIT_NPF)
3290
		return npf_interception(vcpu);
3291
#endif
3292
	return svm_exit_handlers[exit_code](vcpu);
3293 3294
}

3295 3296
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
			      u32 *intr_info, u32 *error_code)
3297 3298 3299 3300 3301
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
3302 3303 3304 3305 3306 3307
	*intr_info = control->exit_int_info;
	if ((*intr_info & SVM_EXITINTINFO_VALID) &&
	    (*intr_info & SVM_EXITINTINFO_VALID_ERR))
		*error_code = control->exit_int_info_err;
	else
		*error_code = 0;
3308 3309
}

3310
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
3311
{
3312
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3313
	struct kvm_run *kvm_run = vcpu->run;
3314
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
3315

3316 3317
	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);

3318 3319 3320 3321 3322 3323 3324
	/* SEV-ES guests must use the CR write traps to track CR registers. */
	if (!sev_es_guest(vcpu->kvm)) {
		if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
			vcpu->arch.cr0 = svm->vmcb->save.cr0;
		if (npt_enabled)
			vcpu->arch.cr3 = svm->vmcb->save.cr3;
	}
3325

3326
	if (is_guest_mode(vcpu)) {
3327 3328
		int vmexit;

3329
		trace_kvm_nested_vmexit(exit_code, vcpu, KVM_ISA_SVM);
3330

3331 3332 3333 3334 3335 3336
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3337 3338 3339
			return 1;
	}

3340 3341 3342 3343
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3344
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
3345
		dump_vmcb(vcpu);
3346 3347 3348
		return 0;
	}

3349
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3350
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3351 3352
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3353
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
3354
		       "exit_code 0x%x\n",
3355
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
3356 3357
		       exit_code);

3358
	if (exit_fastpath != EXIT_FASTPATH_NONE)
3359
		return 1;
3360

3361
	return svm_invoke_exit_handler(vcpu, exit_code);
A
Avi Kivity 已提交
3362 3363 3364 3365
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
3366
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
3367

3368
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3369 3370 3371
	load_TR_desc();
}

3372
static void pre_svm_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3373
{
3374 3375
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3376

3377
	/*
3378 3379 3380 3381
	 * If the previous vmrun of the vmcb occurred on a different physical
	 * cpu, then mark the vmcb dirty and assign a new asid.  Hardware's
	 * vmcb clean bits are per logical CPU, as are KVM's asid assignments.
	 */
3382
	if (unlikely(svm->current_vmcb->cpu != vcpu->cpu)) {
3383
		svm->current_vmcb->asid_generation = 0;
3384
		vmcb_mark_all_dirty(svm->vmcb);
3385
		svm->current_vmcb->cpu = vcpu->cpu;
3386 3387
        }

3388 3389
	if (sev_guest(vcpu->kvm))
		return pre_sev_run(svm, vcpu->cpu);
3390

3391
	/* FIXME: handle wraparound of asid_generation */
3392
	if (svm->current_vmcb->asid_generation != sd->asid_generation)
3393
		new_asid(svm, sd);
A
Avi Kivity 已提交
3394 3395
}

3396 3397 3398 3399 3400 3401
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3402
	if (!sev_es_guest(vcpu->kvm))
3403
		svm_set_intercept(svm, INTERCEPT_IRET);
3404 3405
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3406

3407
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3408 3409 3410
{
	struct vcpu_svm *svm = to_svm(vcpu);

3411
	BUG_ON(!(gif_set(svm)));
3412

3413 3414 3415
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3416 3417
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3418 3419
}

3420
static void svm_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3421 3422 3423
{
	struct vcpu_svm *svm = to_svm(vcpu);

3424 3425 3426 3427 3428 3429 3430
	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
	if (sev_es_guest(vcpu->kvm))
		return;

3431
	if (nested_svm_virtualize_tpr(vcpu))
3432 3433
		return;

3434
	svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
3435

3436
	if (irr == -1)
3437 3438
		return;

3439
	if (tpr >= irr)
3440
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
3441
}
3442

3443
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3444 3445 3446
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3447
	bool ret;
3448

3449
	if (!gif_set(svm))
3450 3451
		return true;

3452 3453 3454 3455
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
3456
	      (vcpu->arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3457 3458

	return ret;
3459 3460
}

3461
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3462 3463 3464
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3465
		return -EBUSY;
3466

3467 3468
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3469
		return -EBUSY;
3470 3471

	return !svm_nmi_blocked(vcpu);
3472 3473
}

J
Jan Kiszka 已提交
3474 3475
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
3476
	return !!(vcpu->arch.hflags & HF_NMI_MASK);
J
Jan Kiszka 已提交
3477 3478 3479 3480 3481 3482 3483
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
3484 3485
		vcpu->arch.hflags |= HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3486
			svm_set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3487
	} else {
3488 3489
		vcpu->arch.hflags &= ~HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3490
			svm_clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3491 3492 3493
	}
}

3494
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3495 3496 3497
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3498

3499
	if (!gif_set(svm))
3500
		return true;
3501

3502
	if (sev_es_guest(vcpu->kvm)) {
3503 3504 3505 3506 3507 3508 3509
		/*
		 * SEV-ES guests to not expose RFLAGS. Use the VMCB interrupt mask
		 * bit to determine the state of the IF flag.
		 */
		if (!(vmcb->control.int_state & SVM_GUEST_INTERRUPT_MASK))
			return true;
	} else if (is_guest_mode(vcpu)) {
3510
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3511
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
3512
		    ? !(svm->vmcb01.ptr->save.rflags & X86_EFLAGS_IF)
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3525 3526
}

3527
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3528 3529 3530
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3531
		return -EBUSY;
3532

3533 3534 3535 3536 3537
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3538
		return -EBUSY;
3539 3540

	return !svm_interrupt_blocked(vcpu);
3541 3542
}

3543
static void svm_enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3544
{
3545 3546
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3547 3548 3549 3550
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3551 3552 3553
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3554
	 */
3555
	if (vgif_enabled(svm) || gif_set(svm)) {
3556 3557 3558 3559 3560 3561 3562
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
		svm_toggle_avic_for_irq_window(vcpu, false);
3563 3564
		svm_set_vintr(svm);
	}
3565 3566
}

3567
static void svm_enable_nmi_window(struct kvm_vcpu *vcpu)
3568
{
3569
	struct vcpu_svm *svm = to_svm(vcpu);
3570

3571
	if ((vcpu->arch.hflags & (HF_NMI_MASK | HF_IRET_MASK)) == HF_NMI_MASK)
3572
		return; /* IRET will cause a vm exit */
3573

3574 3575
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3576
			svm_set_intercept(svm, INTERCEPT_STGI);
3577
		return; /* STGI will cause a vm exit */
3578
	}
3579

J
Joerg Roedel 已提交
3580 3581 3582 3583
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3584
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3585
	svm->nmi_singlestep = true;
3586
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3587 3588
}

3589 3590 3591 3592 3593
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3594 3595 3596 3597 3598
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3599
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3600
{
3601 3602
	struct vcpu_svm *svm = to_svm(vcpu);

3603 3604 3605 3606 3607 3608 3609
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3610 3611 3612
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
3613
		svm->current_vmcb->asid_generation--;
3614 3615
}

3616 3617 3618 3619 3620 3621 3622
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3623 3624 3625 3626
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3627
	if (nested_svm_virtualize_tpr(vcpu))
3628 3629
		return;

3630
	if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
3631
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3632
		kvm_set_cr8(vcpu, cr8);
3633 3634 3635
	}
}

3636 3637 3638 3639 3640
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3641
	if (nested_svm_virtualize_tpr(vcpu) ||
3642
	    kvm_vcpu_apicv_active(vcpu))
3643 3644
		return;

3645 3646 3647 3648 3649
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3650
static void svm_complete_interrupts(struct kvm_vcpu *vcpu)
3651
{
3652
	struct vcpu_svm *svm = to_svm(vcpu);
3653 3654 3655
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3656 3657 3658
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3659

3660 3661 3662 3663
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
3664 3665 3666 3667 3668
	if ((vcpu->arch.hflags & HF_IRET_MASK) &&
	    (sev_es_guest(vcpu->kvm) ||
	     kvm_rip_read(vcpu) != svm->nmi_iret_rip)) {
		vcpu->arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3669
	}
3670

3671 3672 3673
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
3674 3675 3676 3677

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3678
	kvm_make_request(KVM_REQ_EVENT, vcpu);
3679

3680 3681 3682 3683 3684
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
3685
		vcpu->arch.nmi_injected = true;
3686 3687
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3688 3689 3690 3691 3692 3693
		/*
		 * Never re-inject a #VC exception.
		 */
		if (vector == X86_TRAP_VC)
			break;

3694 3695 3696 3697 3698 3699 3700
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
3701 3702 3703
			    kvm_is_linear_rip(vcpu, svm->int3_rip))
				kvm_rip_write(vcpu,
					      kvm_rip_read(vcpu) - int3_injected);
3704
			break;
3705
		}
3706 3707
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3708
			kvm_requeue_exception_e(vcpu, vector, err);
3709 3710

		} else
3711
			kvm_requeue_exception(vcpu, vector);
3712 3713
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3714
		kvm_queue_interrupt(vcpu, vector, false);
3715 3716 3717 3718 3719 3720
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3721 3722 3723 3724 3725 3726 3727 3728
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
3729
	svm_complete_interrupts(vcpu);
A
Avi Kivity 已提交
3730 3731
}

3732
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3733
{
3734
	if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3735 3736 3737 3738 3739 3740
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3741
static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu)
3742
{
3743
	struct vcpu_svm *svm = to_svm(vcpu);
3744
	unsigned long vmcb_pa = svm->current_vmcb->pa;
3745

3746
	kvm_guest_enter_irqoff();
3747

3748
	if (sev_es_guest(vcpu->kvm)) {
3749
		__svm_sev_es_vcpu_run(vmcb_pa);
3750
	} else {
3751 3752
		struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);

3753 3754 3755 3756 3757 3758
		/*
		 * Use a single vmcb (vmcb01 because it's always valid) for
		 * context switching guest state via VMLOAD/VMSAVE, that way
		 * the state doesn't need to be copied between vmcb01 and
		 * vmcb02 when switching vmcbs for nested virtualization.
		 */
3759
		vmload(svm->vmcb01.pa);
3760
		__svm_vcpu_run(vmcb_pa, (unsigned long *)&vcpu->arch.regs);
3761
		vmsave(svm->vmcb01.pa);
3762

3763
		vmload(__sme_page_pa(sd->save_area));
3764
	}
3765

3766
	kvm_guest_exit_irqoff();
3767 3768
}

3769
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3770
{
3771
	struct vcpu_svm *svm = to_svm(vcpu);
3772

3773 3774
	trace_kvm_entry(vcpu);

3775 3776 3777 3778
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

3795
	pre_svm_run(vcpu);
A
Avi Kivity 已提交
3796

3797 3798
	sync_lapic_to_cr8(vcpu);

C
Cathy Avery 已提交
3799 3800 3801 3802
	if (unlikely(svm->asid != svm->vmcb->control.asid)) {
		svm->vmcb->control.asid = svm->asid;
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
	}
3803
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3804

3805 3806
	svm_hv_update_vp_id(svm->vmcb, vcpu);

3807 3808 3809 3810
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
3811
	if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
3812 3813
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
3814
		svm_set_dr6(svm, DR6_ACTIVE_LOW);
3815

3816
	clgi();
3817
	kvm_load_guest_xsave_state(vcpu);
3818

3819
	kvm_wait_lapic_expire(vcpu);
3820

3821 3822 3823 3824 3825 3826
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3827 3828
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3829

3830
	svm_vcpu_enter_exit(vcpu);
3831

3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3847 3848
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL) &&
	    unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3849
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3850

3851
	if (!sev_es_guest(vcpu->kvm))
3852
		reload_tss(vcpu);
A
Avi Kivity 已提交
3853

3854 3855
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);
3856

3857
	if (!sev_es_guest(vcpu->kvm)) {
3858 3859 3860 3861 3862
		vcpu->arch.cr2 = svm->vmcb->save.cr2;
		vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
		vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
		vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
	}
3863

3864
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3865
		kvm_before_interrupt(vcpu);
3866

3867
	kvm_load_host_xsave_state(vcpu);
3868 3869 3870 3871 3872
	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3873
		kvm_after_interrupt(vcpu);
3874

3875 3876
	sync_cr8_to_lapic(vcpu);

3877
	svm->next_rip = 0;
3878
	if (is_guest_mode(vcpu)) {
3879
		nested_sync_control_from_vmcb02(svm);
3880 3881 3882 3883 3884 3885

		/* Track VMRUNs that have made past consistency checking */
		if (svm->nested.nested_run_pending &&
		    svm->vmcb->control.exit_code != SVM_EXIT_ERR)
                        ++vcpu->stat.nested_run;

3886 3887
		svm->nested.nested_run_pending = 0;
	}
3888

3889
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3890
	vmcb_mark_all_clean(svm->vmcb);
3891

G
Gleb Natapov 已提交
3892 3893
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3894
		vcpu->arch.apf.host_apf_flags =
3895
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3896

3897 3898
	if (npt_enabled)
		kvm_register_clear_available(vcpu, VCPU_EXREG_PDPTR);
3899 3900 3901 3902 3903 3904 3905

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
3906
		svm_handle_mce(vcpu);
3907

3908
	svm_complete_interrupts(vcpu);
3909 3910 3911 3912 3913

	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	return svm_exit_handlers_fastpath(vcpu);
A
Avi Kivity 已提交
3914 3915
}

3916
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3917
			     int root_level)
A
Avi Kivity 已提交
3918
{
3919
	struct vcpu_svm *svm = to_svm(vcpu);
3920
	unsigned long cr3;
3921

3922
	if (npt_enabled) {
3923
		svm->vmcb->control.nested_cr3 = __sme_set(root_hpa);
3924
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
3925

3926 3927
		hv_track_root_tdp(vcpu, root_hpa);

3928
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3929 3930 3931
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
3932
	} else if (vcpu->arch.mmu->shadow_root_level >= PT64_ROOT_4LEVEL) {
3933
		cr3 = __sme_set(root_hpa) | kvm_get_active_pcid(vcpu);
3934 3935 3936 3937
	} else {
		/* PCID in the guest should be impossible with a 32-bit MMU. */
		WARN_ON_ONCE(kvm_get_active_pcid(vcpu));
		cr3 = root_hpa;
3938
	}
3939

3940
	svm->vmcb->save.cr3 = cr3;
3941
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
3942 3943
}

A
Avi Kivity 已提交
3944 3945
static int is_disabled(void)
{
3946 3947 3948 3949 3950 3951
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
3952 3953 3954
	return 0;
}

I
Ingo Molnar 已提交
3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3966
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
3967
{
3968
	return 0;
Y
Yang, Sheng 已提交
3969 3970
}

3971 3972 3973 3974 3975
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

3976 3977 3978 3979 3980
/*
 * The kvm parameter can be NULL (module initialization, or invocation before
 * VM creation). Be sure to check the kvm parameter before using it.
 */
static bool svm_has_emulated_msr(struct kvm *kvm, u32 index)
3981
{
3982 3983
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
3984
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3985
		return false;
3986 3987 3988 3989 3990
	case MSR_IA32_SMBASE:
		/* SEV-ES guests do not support SMM, so report false */
		if (kvm && sev_es_guest(kvm))
			return false;
		break;
3991 3992 3993 3994
	default:
		break;
	}

3995 3996 3997
	return true;
}

3998 3999 4000 4001 4002
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

4003
static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
4004
{
4005
	struct vcpu_svm *svm = to_svm(vcpu);
4006
	struct kvm_cpuid_entry2 *best;
4007

4008
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4009
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
4010 4011
				    boot_cpu_has(X86_FEATURE_XSAVES);

4012
	/* Update nrips enabled cache */
4013
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
4014
			     guest_cpuid_has(vcpu, X86_FEATURE_NRIPS);
4015

4016
	svm_recalc_instruction_intercepts(vcpu, svm);
4017

4018 4019 4020 4021
	/* For sev guests, the memory encryption bit is not reserved in CR3.  */
	if (sev_guest(vcpu->kvm)) {
		best = kvm_find_cpuid_entry(vcpu, 0x8000001F, 0);
		if (best)
4022
			vcpu->arch.reserved_gpa_bits &= ~(1UL << (best->ebx & 0x3f));
4023 4024
	}

4025 4026 4027 4028 4029 4030 4031 4032
	if (kvm_vcpu_apicv_active(vcpu)) {
		/*
		 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
		 * is exposed to the guest, disable AVIC.
		 */
		if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_X2APIC);
4033

4034 4035 4036 4037 4038 4039 4040 4041
		/*
		 * Currently, AVIC does not work with nested virtualization.
		 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
		 */
		if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_NESTED);
	}
4042

4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068
	if (guest_cpuid_is_intel(vcpu)) {
		/*
		 * We must intercept SYSENTER_EIP and SYSENTER_ESP
		 * accesses because the processor only stores 32 bits.
		 * For the same reason we cannot use virtual VMLOAD/VMSAVE.
		 */
		svm_set_intercept(svm, INTERCEPT_VMLOAD);
		svm_set_intercept(svm, INTERCEPT_VMSAVE);
		svm->vmcb->control.virt_ext &= ~VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;

		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 0, 0);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 0, 0);
	} else {
		/*
		 * If hardware supports Virtual VMLOAD VMSAVE then enable it
		 * in VMCB and clear intercepts to avoid #VMEXIT.
		 */
		if (vls) {
			svm_clr_intercept(svm, INTERCEPT_VMLOAD);
			svm_clr_intercept(svm, INTERCEPT_VMSAVE);
			svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
		}
		/* No need to intercept these MSRs */
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
	}
4069 4070
}

4071 4072 4073 4074 4075
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

4076
#define PRE_EX(exit)  { .exit_code = (exit), \
4077
			.stage = X86_ICPT_PRE_EXCEPT, }
4078
#define POST_EX(exit) { .exit_code = (exit), \
4079
			.stage = X86_ICPT_POST_EXCEPT, }
4080
#define POST_MEM(exit) { .exit_code = (exit), \
4081
			.stage = X86_ICPT_POST_MEMACCESS, }
4082

4083
static const struct __x86_intercept {
4084 4085 4086 4087 4088 4089 4090 4091
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
4092 4093
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
4094 4095 4096 4097 4098 4099 4100 4101
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
4102 4103 4104 4105 4106 4107 4108 4109
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
4110 4111 4112
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
4113 4114 4115 4116 4117 4118 4119 4120 4121
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
4122 4123 4124 4125 4126 4127 4128
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
4129 4130 4131 4132
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
4133
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
4134 4135
};

4136
#undef PRE_EX
4137
#undef POST_EX
4138
#undef POST_MEM
4139

4140 4141
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
4142 4143
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
4144
{
4145 4146 4147 4148 4149 4150 4151 4152 4153 4154
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

4155
	if (stage != icpt_info.stage)
4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

4169 4170
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
4171 4172
			break;

4173 4174
		if (!(vmcb_is_intercept(&svm->nested.ctl,
					INTERCEPT_SELECTIVE_CR0)))
4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
4193 4194 4195 4196
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
4197 4198 4199 4200 4201 4202
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
4203 4204 4205 4206 4207 4208 4209
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
4210
		break;
4211 4212 4213 4214 4215 4216
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
4217 4218
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
4219
			bytes = info->dst_bytes;
4220
		} else {
4221
			exit_info = (info->dst_val & 0xffff) << 16;
4222
			bytes = info->src_bytes;
4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
4243 4244 4245 4246
	default:
		break;
	}

4247 4248 4249
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
4250 4251 4252 4253 4254 4255 4256 4257
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
4258 4259
}

4260
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
4261 4262 4263
{
}

4264 4265
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
4266
	if (!kvm_pause_in_guest(vcpu->kvm))
4267
		shrink_ple_window(vcpu);
4268 4269
}

4270 4271 4272 4273 4274 4275
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

4276
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
4277
{
4278 4279 4280 4281
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
4282 4283 4284 4285 4286
		return true;

	return is_smm(vcpu);
}

4287
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4288 4289 4290
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
4291
		return -EBUSY;
4292

4293 4294
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
4295
		return -EBUSY;
4296

4297
	return !svm_smi_blocked(vcpu);
4298 4299
}

4300
static int svm_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
4301
{
4302 4303 4304 4305 4306 4307 4308
	struct vcpu_svm *svm = to_svm(vcpu);
	int ret;

	if (is_guest_mode(vcpu)) {
		/* FED8h - SVM Guest */
		put_smstate(u64, smstate, 0x7ed8, 1);
		/* FEE0h - SVM Guest VMCB Physical Address */
4309
		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
4310 4311 4312 4313 4314 4315 4316 4317 4318

		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

		ret = nested_svm_vmexit(svm);
		if (ret)
			return ret;
	}
4319 4320 4321
	return 0;
}

4322
static int svm_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
4323
{
4324
	struct vcpu_svm *svm = to_svm(vcpu);
4325
	struct kvm_host_map map;
4326
	int ret = 0;
4327

4328 4329 4330
	if (guest_cpuid_has(vcpu, X86_FEATURE_LM)) {
		u64 saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
		u64 guest = GET_SMSTATE(u64, smstate, 0x7ed8);
4331
		u64 vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
4332

4333 4334 4335 4336 4337 4338 4339
		if (guest) {
			if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
				return 1;

			if (!(saved_efer & EFER_SVME))
				return 1;

4340
			if (kvm_vcpu_map(vcpu,
4341
					 gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
4342 4343
				return 1;

4344
			if (svm_allocate_nested(svm))
4345 4346
				return 1;

4347 4348
			ret = enter_svm_guest_mode(vcpu, vmcb12_gpa, map.hva);
			kvm_vcpu_unmap(vcpu, &map, true);
4349
		}
4350
	}
4351 4352

	return ret;
4353 4354
}

4355
static void svm_enable_smi_window(struct kvm_vcpu *vcpu)
4356 4357 4358 4359 4360
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
4361
			svm_set_intercept(svm, INTERCEPT_STGI);
4362
		/* STGI will cause a vm exit */
4363 4364
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
4365 4366 4367
	}
}

4368
static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
4369
{
4370 4371
	bool smep, smap, is_user;
	unsigned long cr4;
4372

4373 4374 4375 4376 4377 4378
	/*
	 * When the guest is an SEV-ES guest, emulation is not possible.
	 */
	if (sev_es_guest(vcpu->kvm))
		return false;

4379
	/*
4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
I
Ingo Molnar 已提交
4391
	 * privileges. The microcode reads CS:RIP and if it hits a SMAP
4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
4409 4410 4411 4412 4413 4414 4415 4416 4417 4418
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432
	if (likely(!insn || insn_len))
		return true;

	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

	cr4 = kvm_read_cr4(vcpu);
	smep = cr4 & X86_CR4_SMEP;
	smap = cr4 & X86_CR4_SMAP;
	is_user = svm_get_cpl(vcpu) == 3;
4433
	if (smap && (!smep || is_user)) {
4434 4435 4436
		if (!sev_guest(vcpu->kvm))
			return true;

4437
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
4438 4439 4440 4441 4442 4443
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

4444 4445 4446 4447 4448 4449 4450
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
4451 4452 4453
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
4454 4455
	 */
	return !gif_set(svm) ||
4456
		   (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
4457 4458
}

4459 4460 4461 4462 4463 4464 4465 4466
static void svm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
{
	if (!sev_es_guest(vcpu->kvm))
		return kvm_vcpu_deliver_sipi_vector(vcpu, vector);

	sev_vcpu_deliver_sipi_vector(vcpu, vector);
}

4467 4468 4469 4470 4471 4472 4473 4474
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
4475 4476 4477
	if (!pause_filter_count || !pause_filter_thresh)
		kvm->arch.pause_in_guest = true;

4478
	if (enable_apicv) {
4479 4480 4481 4482 4483 4484 4485 4486
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	return 0;
}

4487
static struct kvm_x86_ops svm_x86_ops __initdata = {
4488
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
4489 4490
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4491
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4492
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
4493 4494 4495

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4496
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
4497

4498
	.vm_size = sizeof(struct kvm_svm),
4499
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
4500
	.vm_destroy = svm_vm_destroy,
4501

4502
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
4503 4504
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
4505 4506
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
4507

4508
	.update_exception_bitmap = svm_update_exception_bitmap,
4509
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
4510 4511 4512 4513 4514
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4515
	.get_cpl = svm_get_cpl,
4516
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4517
	.set_cr0 = svm_set_cr0,
4518
	.is_valid_cr4 = svm_is_valid_cr4,
A
Avi Kivity 已提交
4519 4520 4521 4522 4523 4524
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4525
	.set_dr7 = svm_set_dr7,
4526
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4527
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4528 4529
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
4530

4531
	.tlb_flush_all = svm_flush_tlb,
4532
	.tlb_flush_current = svm_flush_tlb,
4533
	.tlb_flush_gva = svm_flush_tlb_gva,
4534
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4535 4536

	.run = svm_vcpu_run,
4537
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4538
	.skip_emulated_instruction = skip_emulated_instruction,
4539
	.update_emulated_instruction = NULL,
4540 4541
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4542
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4543
	.set_irq = svm_set_irq,
4544
	.set_nmi = svm_inject_nmi,
4545
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4546
	.cancel_injection = svm_cancel_injection,
4547
	.interrupt_allowed = svm_interrupt_allowed,
4548
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4549 4550
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4551 4552 4553
	.enable_nmi_window = svm_enable_nmi_window,
	.enable_irq_window = svm_enable_irq_window,
	.update_cr8_intercept = svm_update_cr8_intercept,
4554
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4555
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4556
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4557
	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4558
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4559 4560
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4561
	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4562
	.apicv_post_state_restore = avic_post_state_restore,
4563 4564

	.set_tss_addr = svm_set_tss_addr,
4565
	.set_identity_map_addr = svm_set_identity_map_addr,
4566
	.get_mt_mask = svm_get_mt_mask,
4567

4568 4569
	.get_exit_info = svm_get_exit_info,

4570
	.vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
4571

4572
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4573

4574 4575
	.get_l2_tsc_offset = svm_get_l2_tsc_offset,
	.get_l2_tsc_multiplier = svm_get_l2_tsc_multiplier,
4576
	.write_tsc_offset = svm_write_tsc_offset,
4577
	.write_tsc_multiplier = svm_write_tsc_multiplier,
4578

4579
	.load_mmu_pgd = svm_load_mmu_pgd,
4580 4581

	.check_intercept = svm_check_intercept,
4582
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4583

4584 4585
	.request_immediate_exit = __kvm_request_immediate_exit,

4586
	.sched_in = svm_sched_in,
4587 4588

	.pmu_ops = &amd_pmu_ops,
4589 4590
	.nested_ops = &svm_nested_ops,

4591
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4592
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4593
	.update_pi_irte = svm_update_pi_irte,
4594
	.setup_mce = svm_setup_mce,
4595

4596
	.smi_allowed = svm_smi_allowed,
4597 4598
	.enter_smm = svm_enter_smm,
	.leave_smm = svm_leave_smm,
4599
	.enable_smi_window = svm_enable_smi_window,
B
Brijesh Singh 已提交
4600 4601

	.mem_enc_op = svm_mem_enc_op,
4602 4603
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4604

4605 4606
	.vm_copy_enc_context_from = svm_vm_copy_asid_from,

4607
	.can_emulate_instruction = svm_can_emulate_instruction,
4608 4609

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
4610 4611

	.msr_filter_changed = svm_msr_filter_changed,
4612
	.complete_emulated_msr = svm_complete_emulated_msr,
4613 4614

	.vcpu_deliver_sipi_vector = svm_vcpu_deliver_sipi_vector,
A
Avi Kivity 已提交
4615 4616
};

4617 4618 4619 4620 4621 4622 4623
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4624 4625 4626 4627
};

static int __init svm_init(void)
{
T
Tom Lendacky 已提交
4628 4629
	__unused_size_checks();

4630
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4631
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4632 4633 4634 4635
}

static void __exit svm_exit(void)
{
4636
	kvm_exit();
A
Avi Kivity 已提交
4637 4638 4639 4640
}

module_init(svm_init)
module_exit(svm_exit)