svm.c 123.7 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/objtool.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
A
Avi Kivity 已提交
28

29
#include <asm/apic.h>
30
#include <asm/perf_event.h>
31
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
32
#include <asm/desc.h>
33
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
34
#include <asm/kvm_para.h>
35
#include <asm/irq_remapping.h>
36
#include <asm/spec-ctrl.h>
37
#include <asm/cpu_device_id.h>
38
#include <asm/traps.h>
A
Avi Kivity 已提交
39

40
#include <asm/virtext.h>
41
#include "trace.h"
42

43
#include "svm.h"
44
#include "svm_ops.h"
45

46 47
#define __ex(x) __kvm_handle_fault_on_reboot(x)

A
Avi Kivity 已提交
48 49 50
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

51
#ifdef MODULE
52
static const struct x86_cpu_id svm_cpu_id[] = {
53
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
54 55 56
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
57
#endif
58

A
Avi Kivity 已提交
59 60 61
#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

62 63
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
64 65 66 67
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
68
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
69

70 71
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

72
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
73 74
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
75

76 77
static bool erratum_383_found __read_mostly;

78
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
79

80 81 82 83 84 85
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

86 87 88
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

89
static const struct svm_direct_access_msrs {
90
	u32 index;   /* Index of the MSR */
91
	bool always; /* True if intercept is initially cleared */
92
} direct_access_msrs[MAX_DIRECT_ACCESS_MSRS] = {
B
Brian Gerst 已提交
93
	{ .index = MSR_STAR,				.always = true  },
94
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
95 96
	{ .index = MSR_IA32_SYSENTER_EIP,		.always = false },
	{ .index = MSR_IA32_SYSENTER_ESP,		.always = false },
97 98 99 100 101 102 103 104
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
105
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
106
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
107 108 109 110
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
111 112 113
	{ .index = MSR_EFER,				.always = false },
	{ .index = MSR_IA32_CR_PAT,			.always = false },
	{ .index = MSR_AMD64_SEV_ES_GHCB,		.always = true  },
114
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
115 116
};

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

165 166 167 168 169 170
/*
 * Use nested page tables by default.  Note, NPT may get forced off by
 * svm_hardware_setup() if it's unsupported by hardware or the host kernel.
 */
bool npt_enabled = true;
module_param_named(npt, npt_enabled, bool, 0444);
171

172 173
/* allow nested virtualization in KVM/SVM */
static int nested = true;
174 175
module_param(nested, int, S_IRUGO);

176 177 178 179
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

180 181 182 183
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

184 185 186
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
187

188
bool __read_mostly dump_invalid_vmcb;
189 190
module_param(dump_invalid_vmcb, bool, 0644);

191
static bool svm_gp_erratum_intercept = true;
192

B
Brijesh Singh 已提交
193 194
static u8 rsm_ins_bytes[] = "\x0f\xaa";

195
static unsigned long iopm_base;
A
Avi Kivity 已提交
196 197 198 199

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
200 201
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
202 203 204 205
	u32 base3;
	u32 zero1;
} __attribute__((packed));

206
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
207

208 209 210 211 212 213 214 215 216
/*
 * Only MSR_TSC_AUX is switched via the user return hook.  EFER is switched via
 * the VMCB, and the SYSCALL/SYSENTER MSRs are handled by VMLOAD/VMSAVE.
 *
 * RDTSCP and RDPID are not used in the kernel, specifically to allow KVM to
 * defer the restoration of TSC_AUX until the CPU returns to userspace.
 */
#define TSC_AUX_URET_SLOT	0

217
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
218

219
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
220 221 222
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

223
u32 svm_msrpm_offset(u32 msr)
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
244 245
#define MAX_INST_SIZE 15

246
static int get_max_npt_level(void)
247 248
{
#ifdef CONFIG_X86_64
249
	return PT64_ROOT_4LEVEL;
250 251 252 253 254
#else
	return PT32E_ROOT_LEVEL;
#endif
}

255
int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
256
{
257
	struct vcpu_svm *svm = to_svm(vcpu);
258
	u64 old_efer = vcpu->arch.efer;
259
	vcpu->arch.efer = efer;
260 261 262 263 264 265 266 267

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
268

269 270 271 272
	if ((old_efer & EFER_SVME) != (efer & EFER_SVME)) {
		if (!(efer & EFER_SVME)) {
			svm_leave_nested(svm);
			svm_set_gif(svm, true);
273 274 275
			/* #GP intercept is still needed for vmware backdoor */
			if (!enable_vmware_backdoor)
				clr_exception_intercept(svm, GP_VECTOR);
276 277 278 279 280 281

			/*
			 * Free the nested guest state, unless we are in SMM.
			 * In this case we will return to the nested guest
			 * as soon as we leave SMM.
			 */
282
			if (!is_smm(vcpu))
283 284 285 286 287 288 289 290 291
				svm_free_nested(svm);

		} else {
			int ret = svm_allocate_nested(svm);

			if (ret) {
				vcpu->arch.efer = old_efer;
				return ret;
			}
292 293 294

			if (svm_gp_erratum_intercept)
				set_exception_intercept(svm, GP_VECTOR);
295
		}
296 297 298
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
299
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
300
	return 0;
A
Avi Kivity 已提交
301 302 303 304 305 306 307 308
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

309
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
310 311 312 313 314
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
315 316
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
317 318 319 320 321 322 323 324 325 326 327 328 329
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

330
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
331
{
332 333
	struct vcpu_svm *svm = to_svm(vcpu);

334 335 336 337 338 339 340
	/*
	 * SEV-ES does not expose the next RIP. The RIP update is controlled by
	 * the type of exit and the #VC handler in the guest.
	 */
	if (sev_es_guest(vcpu->kvm))
		goto done;

341
	if (nrips && svm->vmcb->control.next_rip != 0) {
342
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
343
		svm->next_rip = svm->vmcb->control.next_rip;
344
	}
345

346 347 348 349 350 351
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
352 353

done:
354
	svm_set_interrupt_shadow(vcpu, 0);
355

356
	return 1;
A
Avi Kivity 已提交
357 358
}

359
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
360 361
{
	struct vcpu_svm *svm = to_svm(vcpu);
362 363 364
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
365

366
	kvm_deliver_exception_payload(vcpu);
367

368
	if (nr == BP_VECTOR && !nrips) {
369
		unsigned long rip, old_rip = kvm_rip_read(vcpu);
370 371 372 373 374 375 376 377

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
378 379
		(void)skip_emulated_instruction(vcpu);
		rip = kvm_rip_read(vcpu);
380 381 382 383
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
384 385 386 387 388 389 390
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

391 392 393 394 395 396
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

397
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
436 437
static int has_svm(void)
{
438
	const char *msg;
A
Avi Kivity 已提交
439

440
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
441
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
442 443 444
		return 0;
	}

445 446 447 448 449
	if (sev_active()) {
		pr_info("KVM is unsupported when running as an SEV guest\n");
		return 0;
	}

A
Avi Kivity 已提交
450 451 452
	return 1;
}

453
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
454
{
455 456 457 458
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

459
	cpu_svm_disable();
460 461

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
462 463
}

464
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
465 466
{

467
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
468 469 470 471
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

472 473 474 475
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
476
	if (!has_svm()) {
477
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
478
		return -EINVAL;
A
Avi Kivity 已提交
479
	}
480 481
	sd = per_cpu(svm_data, me);
	if (!sd) {
482
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
483
		return -EINVAL;
A
Avi Kivity 已提交
484 485
	}

486 487 488
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
489
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
490

491
	gdt = get_current_gdt_rw();
492
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
493

494
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
495

496
	wrmsrl(MSR_VM_HSAVE_PA, __sme_page_pa(sd->save_area));
497

498 499
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
500
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
501 502
	}

503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

533 534
	svm_init_erratum_383();

535 536
	amd_pmu_enable_virt();

537
	return 0;
A
Avi Kivity 已提交
538 539
}

540 541
static void svm_cpu_uninit(int cpu)
{
542
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
543

544
	if (!sd)
545 546
		return;

547
	per_cpu(svm_data, cpu) = NULL;
548
	kfree(sd->sev_vmcbs);
549 550
	__free_page(sd->save_area);
	kfree(sd);
551 552
}

A
Avi Kivity 已提交
553 554
static int svm_cpu_init(int cpu)
{
555
	struct svm_cpu_data *sd;
556
	int ret = -ENOMEM;
A
Avi Kivity 已提交
557

558 559
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
560
		return ret;
561
	sd->cpu = cpu;
562
	sd->save_area = alloc_page(GFP_KERNEL);
563
	if (!sd->save_area)
564
		goto free_cpu_data;
565

566
	clear_page(page_address(sd->save_area));
A
Avi Kivity 已提交
567

568 569 570
	ret = sev_cpu_init(sd);
	if (ret)
		goto free_save_area;
571

572
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
573 574 575

	return 0;

576 577 578
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
579
	kfree(sd);
580
	return ret;
A
Avi Kivity 已提交
581 582 583

}

584
static int direct_access_msr_slot(u32 msr)
585
{
586
	u32 i;
587 588

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
589 590
		if (direct_access_msrs[i].index == msr)
			return i;
591

592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
	return -ENOENT;
}

static void set_shadow_msr_intercept(struct kvm_vcpu *vcpu, u32 msr, int read,
				     int write)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int slot = direct_access_msr_slot(msr);

	if (slot == -ENOENT)
		return;

	/* Set the shadow bitmaps to the desired intercept states */
	if (read)
		set_bit(slot, svm->shadow_msr_intercept.read);
	else
		clear_bit(slot, svm->shadow_msr_intercept.read);

	if (write)
		set_bit(slot, svm->shadow_msr_intercept.write);
	else
		clear_bit(slot, svm->shadow_msr_intercept.write);
614 615
}

616 617 618
static bool valid_msr_intercept(u32 index)
{
	return direct_access_msr_slot(index) != -ENOENT;
619 620
}

621
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

640 641
static void set_msr_interception_bitmap(struct kvm_vcpu *vcpu, u32 *msrpm,
					u32 msr, int read, int write)
A
Avi Kivity 已提交
642
{
643 644 645
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
646

647 648 649 650 651 652
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

653 654 655 656 657 658 659
	/* Enforce non allowed MSRs to trap */
	if (read && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ))
		read = 0;

	if (write && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE))
		write = 0;

660 661 662 663 664 665 666 667 668 669 670
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
A
Avi Kivity 已提交
671 672
}

673 674
void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
			  int read, int write)
A
Avi Kivity 已提交
675
{
676 677 678 679
	set_shadow_msr_intercept(vcpu, msr, read, write);
	set_msr_interception_bitmap(vcpu, msrpm, msr, read, write);
}

680
u32 *svm_vcpu_alloc_msrpm(void)
A
Avi Kivity 已提交
681
{
682 683
	unsigned int order = get_order(MSRPM_SIZE);
	struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, order);
684
	u32 *msrpm;
685 686 687

	if (!pages)
		return NULL;
A
Avi Kivity 已提交
688

689
	msrpm = page_address(pages);
690
	memset(msrpm, 0xff, PAGE_SIZE * (1 << order));
691

692 693 694
	return msrpm;
}

695
void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm)
696 697 698
{
	int i;

699 700 701
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;
702
		set_msr_interception(vcpu, msrpm, direct_access_msrs[i].index, 1, 1);
703
	}
704
}
705

706 707

void svm_vcpu_free_msrpm(u32 *msrpm)
708
{
709
	__free_pages(virt_to_page(msrpm), get_order(MSRPM_SIZE));
710 711
}

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
static void svm_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all direct access MSRs again. They
	 * will automatically get filtered through the MSR filter, so we are
	 * back in sync after this.
	 */
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 msr = direct_access_msrs[i].index;
		u32 read = test_bit(i, svm->shadow_msr_intercept.read);
		u32 write = test_bit(i, svm->shadow_msr_intercept.write);

		set_msr_interception_bitmap(vcpu, svm->msrpm, msr, read, write);
728
	}
729 730
}

731 732 733 734 735 736 737 738
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
739
			return;
740 741 742 743 744 745 746 747 748

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
749
	}
750 751 752 753 754

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
755
	BUG();
A
Avi Kivity 已提交
756 757
}

758
static void init_msrpm_offsets(void)
759
{
760
	int i;
761

762 763 764 765 766 767 768 769 770 771
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
772 773
}

774
static void svm_enable_lbrv(struct kvm_vcpu *vcpu)
775
{
776
	struct vcpu_svm *svm = to_svm(vcpu);
777

778
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
779 780 781 782
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
783 784
}

785
static void svm_disable_lbrv(struct kvm_vcpu *vcpu)
786
{
787
	struct vcpu_svm *svm = to_svm(vcpu);
788

789
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
790 791 792 793
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
794 795
}

796
void disable_nmi_singlestep(struct vcpu_svm *svm)
797 798
{
	svm->nmi_singlestep = false;
799

800 801 802 803 804 805 806
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
807 808
}

809 810 811 812 813 814 815 816 817 818 819
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
820
	if (control->pause_filter_count != old) {
821
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
822 823 824
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
825 826 827 828 829 830 831 832 833 834 835 836 837
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
838
	if (control->pause_filter_count != old) {
839
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
840 841 842
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
843 844
}

845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
	rdmsrl(MSR_K8_SYSCFG, msr);
	if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

883
	kvm_mmu_set_mmio_spte_mask(mask, mask, PT_WRITABLE_MASK | PT_USER_MASK);
884 885
}

886 887 888 889
static void svm_hardware_teardown(void)
{
	int cpu;

890
	sev_hardware_teardown();
891 892 893 894

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

895 896
	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT),
	get_order(IOPM_SIZE));
897 898 899
	iopm_base = 0;
}

900 901 902 903
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

904 905
	supported_xss = 0;

906 907
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
908 909
		kvm_cpu_cap_set(X86_FEATURE_SVM);

910
		if (nrips)
911 912 913 914
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
915 916 917

		/* Nested VM can receive #VMEXIT instead of triggering #GP */
		kvm_cpu_cap_set(X86_FEATURE_SVME_ADDR_CHK);
918 919
	}

920 921 922 923
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
924 925 926

	/* CPUID 0x8000001F (SME/SEV features) */
	sev_set_cpu_caps();
927 928
}

A
Avi Kivity 已提交
929 930 931 932
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
933
	void *iopm_va;
A
Avi Kivity 已提交
934
	int r;
935
	unsigned int order = get_order(IOPM_SIZE);
A
Avi Kivity 已提交
936

937
	iopm_pages = alloc_pages(GFP_KERNEL, order);
A
Avi Kivity 已提交
938 939 940

	if (!iopm_pages)
		return -ENOMEM;
941 942

	iopm_va = page_address(iopm_pages);
943
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << order));
A
Avi Kivity 已提交
944 945
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

946 947
	init_msrpm_offsets();

948 949
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

950 951 952
	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

A
Alexander Graf 已提交
953 954 955
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

956 957
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		kvm_has_tsc_control = true;
958 959
		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 32;
960 961
	}

962 963 964
	if (boot_cpu_has(X86_FEATURE_RDTSCP))
		kvm_define_user_return_msr(TSC_AUX_URET_SLOT, MSR_TSC_AUX);

965 966 967 968 969 970 971 972
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

973 974
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
975
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
976 977
	}

978 979 980 981 982 983
	/*
	 * KVM's MMU doesn't support using 2-level paging for itself, and thus
	 * NPT isn't supported if the host is using 2-level paging since host
	 * CR4 is unchanged on VMRUN.
	 */
	if (!IS_ENABLED(CONFIG_X86_64) && !IS_ENABLED(CONFIG_X86_PAE))
984 985
		npt_enabled = false;

986
	if (!boot_cpu_has(X86_FEATURE_NPT))
987 988
		npt_enabled = false;

989
	kvm_configure_mmu(npt_enabled, get_max_npt_level(), PG_LEVEL_1G);
990
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
991

992 993
	/* Note, SEV setup consumes npt_enabled. */
	sev_hardware_setup();
994 995 996 997 998 999 1000 1001 1002

	svm_adjust_mmio_mask();

	for_each_possible_cpu(cpu) {
		r = svm_cpu_init(cpu);
		if (r)
			goto err;
	}

1003 1004 1005 1006 1007
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

1008 1009 1010
	if (avic) {
		if (!npt_enabled ||
		    !boot_cpu_has(X86_FEATURE_AVIC) ||
1011
		    !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
1012
			avic = false;
1013
		} else {
1014
			pr_info("AVIC enabled\n");
1015 1016 1017

			amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
		}
1018
	}
1019

1020 1021
	if (vls) {
		if (!npt_enabled ||
1022
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
1023 1024 1025 1026 1027 1028 1029
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

1030 1031 1032
	if (boot_cpu_has(X86_FEATURE_SVME_ADDR_CHK))
		svm_gp_erratum_intercept = false;

1033 1034 1035 1036 1037 1038 1039
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

1040
	svm_set_cpu_caps();
1041

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
	/*
	 * It seems that on AMD processors PTE's accessed bit is
	 * being set by the CPU hardware before the NPF vmexit.
	 * This is not expected behaviour and our tests fail because
	 * of it.
	 * A workaround here is to disable support for
	 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
	 * In this case userspace can know if there is support using
	 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
	 * it
	 * If future AMD CPU models change the behaviour described above,
	 * this variable can be changed accordingly
	 */
	allow_smaller_maxphyaddr = !npt_enabled;

A
Avi Kivity 已提交
1057 1058
	return 0;

1059
err:
1060
	svm_hardware_teardown();
A
Avi Kivity 已提交
1061 1062 1063 1064 1065 1066 1067
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
1068
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

1081
static u64 svm_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1082 1083 1084 1085
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 g_tsc_offset = 0;

1086
	if (is_guest_mode(vcpu)) {
1087
		/* Write L1's TSC offset.  */
1088
		g_tsc_offset = svm->vmcb->control.tsc_offset -
1089 1090
			       svm->vmcb01.ptr->control.tsc_offset;
		svm->vmcb01.ptr->control.tsc_offset = offset;
1091 1092 1093 1094 1095
	}

	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   svm->vmcb->control.tsc_offset - g_tsc_offset,
				   offset);
1096 1097

	svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
1098

1099
	vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
1100
	return svm->vmcb->control.tsc_offset;
1101 1102
}

1103 1104 1105
static void svm_check_invpcid(struct vcpu_svm *svm)
{
	/*
1106 1107
	 * Intercept INVPCID if shadow paging is enabled to sync/free shadow
	 * roots, or if INVPCID is disabled in the guest to inject #UD.
1108 1109
	 */
	if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
1110 1111
		if (!npt_enabled ||
		    !guest_cpuid_has(&svm->vcpu, X86_FEATURE_INVPCID))
1112 1113 1114 1115 1116 1117
			svm_set_intercept(svm, INTERCEPT_INVPCID);
		else
			svm_clr_intercept(svm, INTERCEPT_INVPCID);
	}
}

1118
static void init_vmcb(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1119
{
1120
	struct vcpu_svm *svm = to_svm(vcpu);
1121 1122
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
1123

1124
	vcpu->arch.hflags = 0;
1125

1126 1127 1128 1129 1130 1131
	svm_set_intercept(svm, INTERCEPT_CR0_READ);
	svm_set_intercept(svm, INTERCEPT_CR3_READ);
	svm_set_intercept(svm, INTERCEPT_CR4_READ);
	svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
1132
	if (!kvm_vcpu_apicv_active(vcpu))
1133
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
1134

1135
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
1136

1137 1138 1139
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1140
	set_exception_intercept(svm, AC_VECTOR);
1141
	set_exception_intercept(svm, DB_VECTOR);
1142 1143 1144 1145 1146 1147 1148 1149
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1150

1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	svm_set_intercept(svm, INTERCEPT_INTR);
	svm_set_intercept(svm, INTERCEPT_NMI);
	svm_set_intercept(svm, INTERCEPT_SMI);
	svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
	svm_set_intercept(svm, INTERCEPT_RDPMC);
	svm_set_intercept(svm, INTERCEPT_CPUID);
	svm_set_intercept(svm, INTERCEPT_INVD);
	svm_set_intercept(svm, INTERCEPT_INVLPG);
	svm_set_intercept(svm, INTERCEPT_INVLPGA);
	svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
	svm_set_intercept(svm, INTERCEPT_MSR_PROT);
	svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
	svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
	svm_set_intercept(svm, INTERCEPT_VMRUN);
	svm_set_intercept(svm, INTERCEPT_VMMCALL);
	svm_set_intercept(svm, INTERCEPT_VMLOAD);
	svm_set_intercept(svm, INTERCEPT_VMSAVE);
	svm_set_intercept(svm, INTERCEPT_STGI);
	svm_set_intercept(svm, INTERCEPT_CLGI);
	svm_set_intercept(svm, INTERCEPT_SKINIT);
	svm_set_intercept(svm, INTERCEPT_WBINVD);
	svm_set_intercept(svm, INTERCEPT_XSETBV);
	svm_set_intercept(svm, INTERCEPT_RDPRU);
	svm_set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1175

1176
	if (!kvm_mwait_in_guest(vcpu->kvm)) {
1177 1178
		svm_set_intercept(svm, INTERCEPT_MONITOR);
		svm_set_intercept(svm, INTERCEPT_MWAIT);
1179 1180
	}

1181
	if (!kvm_hlt_in_guest(vcpu->kvm))
1182
		svm_set_intercept(svm, INTERCEPT_HLT);
1183

1184 1185
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1195
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

	save->gdtr.limit = 0xffff;
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

1207 1208
	svm_set_cr4(vcpu, 0);
	svm_set_efer(vcpu, 0);
M
Mike Day 已提交
1209
	save->dr6 = 0xffff0ff0;
1210
	kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
A
Avi Kivity 已提交
1211
	save->rip = 0x0000fff0;
1212
	vcpu->arch.regs[VCPU_REGS_RIP] = save->rip;
A
Avi Kivity 已提交
1213

J
Joerg Roedel 已提交
1214
	/*
1215
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1216
	 * It also updates the guest-visible cr0 value.
A
Avi Kivity 已提交
1217
	 */
1218 1219
	svm_set_cr0(vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
	kvm_mmu_reset_context(vcpu);
1220

1221
	save->cr4 = X86_CR4_PAE;
A
Avi Kivity 已提交
1222
	/* rdx = ?? */
1223 1224 1225

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1226
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1227
		svm_clr_intercept(svm, INTERCEPT_INVLPG);
1228
		clr_exception_intercept(svm, PF_VECTOR);
1229 1230
		svm_clr_intercept(svm, INTERCEPT_CR3_READ);
		svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
1231
		save->g_pat = vcpu->arch.pat;
1232 1233 1234
		save->cr3 = 0;
		save->cr4 = 0;
	}
1235
	svm->current_vmcb->asid_generation = 0;
C
Cathy Avery 已提交
1236
	svm->asid = 0;
1237

1238
	svm->nested.vmcb12_gpa = 0;
1239
	svm->nested.last_vmcb12_gpa = 0;
1240
	vcpu->arch.hflags = 0;
1241

1242
	if (!kvm_pause_in_guest(vcpu->kvm)) {
1243 1244 1245
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1246
		svm_set_intercept(svm, INTERCEPT_PAUSE);
1247
	} else {
1248
		svm_clr_intercept(svm, INTERCEPT_PAUSE);
1249 1250
	}

1251 1252
	svm_check_invpcid(svm);

1253
	/*
1254 1255
	 * If the host supports V_SPEC_CTRL then disable the interception
	 * of MSR_IA32_SPEC_CTRL.
1256
	 */
1257 1258 1259
	if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);

1260
	if (kvm_vcpu_apicv_active(vcpu))
1261
		avic_init_vmcb(svm);
1262

1263
	if (vgif) {
1264 1265
		svm_clr_intercept(svm, INTERCEPT_STGI);
		svm_clr_intercept(svm, INTERCEPT_CLGI);
1266 1267 1268
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1269
	if (sev_guest(vcpu->kvm)) {
B
Brijesh Singh 已提交
1270
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1271
		clr_exception_intercept(svm, UD_VECTOR);
1272

1273
		if (sev_es_guest(vcpu->kvm)) {
1274 1275 1276
			/* Perform SEV-ES specific VMCB updates */
			sev_es_init_vmcb(svm);
		}
1277
	}
B
Brijesh Singh 已提交
1278

1279
	vmcb_mark_all_dirty(svm->vmcb);
1280

1281
	enable_gif(svm);
1282 1283 1284

}

1285
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1286 1287
{
	struct vcpu_svm *svm = to_svm(vcpu);
1288 1289
	u32 dummy;
	u32 eax = 1;
1290

1291
	svm->spec_ctrl = 0;
1292
	svm->virt_spec_ctrl = 0;
1293

1294
	if (!init_event) {
1295 1296 1297 1298
		vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE |
				       MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
1299
	}
1300
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1301

1302
	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1303
	kvm_rdx_write(vcpu, eax);
1304 1305 1306

	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1307 1308
}

1309 1310 1311 1312 1313 1314
void svm_switch_vmcb(struct vcpu_svm *svm, struct kvm_vmcb_info *target_vmcb)
{
	svm->current_vmcb = target_vmcb;
	svm->vmcb = target_vmcb->ptr;
}

1315
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1316
{
1317
	struct vcpu_svm *svm;
1318
	struct page *vmcb01_page;
1319
	struct page *vmsa_page = NULL;
R
Rusty Russell 已提交
1320
	int err;
A
Avi Kivity 已提交
1321

1322 1323
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1324

1325
	err = -ENOMEM;
1326 1327
	vmcb01_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
	if (!vmcb01_page)
1328
		goto out;
A
Avi Kivity 已提交
1329

1330
	if (sev_es_guest(vcpu->kvm)) {
1331 1332 1333 1334 1335 1336 1337
		/*
		 * SEV-ES guests require a separate VMSA page used to contain
		 * the encrypted register state of the guest.
		 */
		vmsa_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
		if (!vmsa_page)
			goto error_free_vmcb_page;
1338 1339 1340 1341 1342 1343 1344 1345

		/*
		 * SEV-ES guests maintain an encrypted version of their FPU
		 * state which is restored and saved on VMRUN and VMEXIT.
		 * Free the fpu structure to prevent KVM from attempting to
		 * access the FPU state.
		 */
		kvm_free_guest_fpu(vcpu);
1346 1347
	}

1348 1349
	err = avic_init_vcpu(svm);
	if (err)
1350
		goto error_free_vmsa_page;
1351

1352 1353 1354
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1355 1356
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1357

1358
	svm->msrpm = svm_vcpu_alloc_msrpm();
1359 1360
	if (!svm->msrpm) {
		err = -ENOMEM;
1361
		goto error_free_vmsa_page;
1362
	}
1363

1364
	svm_vcpu_init_msrpm(vcpu, svm->msrpm);
A
Alexander Graf 已提交
1365

1366 1367
	svm->vmcb01.ptr = page_address(vmcb01_page);
	svm->vmcb01.pa = __sme_set(page_to_pfn(vmcb01_page) << PAGE_SHIFT);
1368 1369 1370 1371

	if (vmsa_page)
		svm->vmsa = page_address(vmsa_page);

1372
	svm->guest_state_loaded = false;
1373 1374

	svm_switch_vmcb(svm, &svm->vmcb01);
1375
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1376

1377
	svm_init_osvw(vcpu);
1378
	vcpu->arch.microcode_version = 0x01000065;
1379

1380
	if (sev_es_guest(vcpu->kvm))
1381 1382 1383
		/* Perform SEV-ES specific VMCB creation updates */
		sev_es_create_vcpu(svm);

1384
	return 0;
1385

1386 1387 1388
error_free_vmsa_page:
	if (vmsa_page)
		__free_page(vmsa_page);
1389
error_free_vmcb_page:
1390
	__free_page(vmcb01_page);
1391
out:
1392
	return err;
A
Avi Kivity 已提交
1393 1394
}

1395 1396 1397 1398 1399 1400 1401 1402
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1403 1404
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1405 1406
	struct vcpu_svm *svm = to_svm(vcpu);

1407 1408 1409 1410 1411 1412 1413
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1414 1415
	svm_free_nested(svm);

1416 1417
	sev_free_vcpu(vcpu);

1418
	__free_page(pfn_to_page(__sme_clr(svm->vmcb01.pa) >> PAGE_SHIFT));
1419
	__free_pages(virt_to_page(svm->msrpm), get_order(MSRPM_SIZE));
A
Avi Kivity 已提交
1420 1421
}

1422
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1423
{
1424
	struct vcpu_svm *svm = to_svm(vcpu);
1425
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
1426

1427 1428 1429 1430 1431 1432 1433
	if (svm->guest_state_loaded)
		return;

	/*
	 * Save additional host state that will be restored on VMEXIT (sev-es)
	 * or subsequent vmload of host save area.
	 */
1434
	if (sev_es_guest(vcpu->kvm)) {
1435
		sev_es_prepare_guest_switch(svm, vcpu->cpu);
1436
	} else {
1437
		vmsave(__sme_page_pa(sd->save_area));
1438
	}
1439

1440 1441 1442 1443 1444 1445
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1446
	}
1447

P
Paolo Bonzini 已提交
1448
	if (static_cpu_has(X86_FEATURE_RDTSCP))
1449
		kvm_set_user_return_msr(TSC_AUX_URET_SLOT, svm->tsc_aux, -1ull);
1450

1451 1452 1453 1454 1455
	svm->guest_state_loaded = true;
}

static void svm_prepare_host_switch(struct kvm_vcpu *vcpu)
{
1456
	to_svm(vcpu)->guest_state_loaded = false;
1457 1458 1459 1460 1461 1462 1463
}

static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);

A
Ashok Raj 已提交
1464 1465 1466 1467
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1468
	avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1469 1470 1471 1472
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1473
	avic_vcpu_put(vcpu);
1474
	svm_prepare_host_switch(vcpu);
1475

1476
	++vcpu->stat.host_state_reload;
A
Avi Kivity 已提交
1477 1478 1479 1480
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1492 1493 1494 1495
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1496 1497 1498
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1499
       /*
A
Andrea Gelmini 已提交
1500
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1501 1502 1503
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1504
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1505 1506
}

A
Avi Kivity 已提交
1507 1508 1509 1510 1511
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1512
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1513 1514
		break;
	default:
1515
		WARN_ON_ONCE(1);
A
Avi Kivity 已提交
1516 1517 1518
	}
}

1519
static void svm_set_vintr(struct vcpu_svm *svm)
1520 1521 1522 1523 1524
{
	struct vmcb_control_area *control;

	/* The following fields are ignored when AVIC is enabled */
	WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
1525
	svm_set_intercept(svm, INTERCEPT_VINTR);
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1536
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1537 1538
}

1539 1540
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1541
	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1542
	svm_clr_intercept(svm, INTERCEPT_VINTR);
1543

1544 1545 1546
	/* Drop int_ctl fields related to VINTR injection.  */
	svm->vmcb->control.int_ctl &= mask;
	if (is_guest_mode(&svm->vcpu)) {
1547
		svm->vmcb01.ptr->control.int_ctl &= mask;
1548

1549 1550 1551 1552 1553
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
	}

1554
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1555 1556
}

A
Avi Kivity 已提交
1557 1558
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1559
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1560
	struct vmcb_save_area *save01 = &to_svm(vcpu)->vmcb01.ptr->save;
A
Avi Kivity 已提交
1561 1562 1563 1564 1565

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
1566 1567
	case VCPU_SREG_FS: return &save01->fs;
	case VCPU_SREG_GS: return &save01->gs;
A
Avi Kivity 已提交
1568
	case VCPU_SREG_SS: return &save->ss;
1569 1570
	case VCPU_SREG_TR: return &save01->tr;
	case VCPU_SREG_LDTR: return &save01->ldtr;
A
Avi Kivity 已提交
1571 1572
	}
	BUG();
A
Al Viro 已提交
1573
	return NULL;
A
Avi Kivity 已提交
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1608

J
Joerg Roedel 已提交
1609 1610
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1611 1612
	 * for cross vendor migration purposes by "not present"
	 */
1613
	var->unusable = !var->present;
1614

1615 1616 1617 1618 1619 1620
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1621
		var->type |= 0x2;
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1637
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1638 1639
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1640 1641 1642 1643 1644 1645
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1646
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1647
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1648
		break;
1649
	}
A
Avi Kivity 已提交
1650 1651
}

1652 1653 1654 1655 1656 1657 1658
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1659
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1660
{
1661 1662
	struct vcpu_svm *svm = to_svm(vcpu);

1663 1664
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1665 1666
}

1667
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1668
{
1669 1670
	struct vcpu_svm *svm = to_svm(vcpu);

1671 1672
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1673
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1674 1675
}

1676
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1677
{
1678 1679
	struct vcpu_svm *svm = to_svm(vcpu);

1680 1681
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1682 1683
}

1684
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1685
{
1686 1687
	struct vcpu_svm *svm = to_svm(vcpu);

1688 1689
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1690
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1691 1692
}

1693
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1694
{
1695
	struct vcpu_svm *svm = to_svm(vcpu);
1696
	u64 hcr0 = cr0;
1697

1698
#ifdef CONFIG_X86_64
1699
	if (vcpu->arch.efer & EFER_LME && !vcpu->arch.guest_state_protected) {
1700
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1701
			vcpu->arch.efer |= EFER_LMA;
1702
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1703 1704
		}

M
Mike Day 已提交
1705
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1706
			vcpu->arch.efer &= ~EFER_LMA;
1707
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1708 1709 1710
		}
	}
#endif
1711
	vcpu->arch.cr0 = cr0;
1712 1713

	if (!npt_enabled)
1714
		hcr0 |= X86_CR0_PG | X86_CR0_WP;
1715

1716 1717 1718 1719 1720 1721
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
1722 1723 1724
		hcr0 &= ~(X86_CR0_CD | X86_CR0_NW);

	svm->vmcb->save.cr0 = hcr0;
1725
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
1726 1727 1728 1729 1730

	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
1731
	if (sev_es_guest(vcpu->kvm))
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
		return;

	if (hcr0 == cr0) {
		/* Selective CR0 write remains on.  */
		svm_clr_intercept(svm, INTERCEPT_CR0_READ);
		svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
	} else {
		svm_set_intercept(svm, INTERCEPT_CR0_READ);
		svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	}
A
Avi Kivity 已提交
1742 1743
}

1744 1745 1746 1747 1748 1749
static bool svm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
{
	return true;
}

void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1750
{
1751
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1752
	unsigned long old_cr4 = vcpu->arch.cr4;
1753 1754

	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1755
		svm_flush_tlb(vcpu);
1756

1757 1758 1759
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1760
	cr4 |= host_cr4_mce;
1761
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1762
	vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1763 1764 1765

	if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
		kvm_update_cpuid_runtime(vcpu);
A
Avi Kivity 已提交
1766 1767 1768 1769 1770
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1771
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1772 1773 1774 1775 1776
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1777 1778 1779 1780 1781 1782 1783 1784
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1785 1786 1787 1788 1789 1790 1791 1792

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1793 1794
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1795

1796
	vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1797 1798
}

1799
static void svm_update_exception_bitmap(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1800
{
J
Jan Kiszka 已提交
1801 1802
	struct vcpu_svm *svm = to_svm(vcpu);

1803
	clr_exception_intercept(svm, BP_VECTOR);
1804

J
Jan Kiszka 已提交
1805 1806
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1807
			set_exception_intercept(svm, BP_VECTOR);
1808
	}
1809 1810
}

1811
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1812
{
1813 1814
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1815
		sd->next_asid = sd->min_asid;
1816
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
C
Cathy Avery 已提交
1817
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1818 1819
	}

1820
	svm->current_vmcb->asid_generation = sd->asid_generation;
C
Cathy Avery 已提交
1821
	svm->asid = sd->next_asid++;
A
Avi Kivity 已提交
1822 1823
}

1824
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1825
{
1826
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1827

1828 1829 1830
	if (svm->vcpu.arch.guest_state_protected)
		return;

1831 1832
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
1833
		vmcb_mark_dirty(vmcb, VMCB_DR);
1834
	}
J
Jan Kiszka 已提交
1835 1836
}

1837 1838 1839 1840
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

1841 1842 1843
	if (vcpu->arch.guest_state_protected)
		return;

1844 1845 1846 1847
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1848
	/*
1849
	 * We cannot reset svm->vmcb->save.dr6 to DR6_ACTIVE_LOW here,
1850 1851
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1852
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1853 1854 1855 1856 1857
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1858
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1859
{
1860 1861
	struct vcpu_svm *svm = to_svm(vcpu);

1862 1863 1864
	if (vcpu->arch.guest_state_protected)
		return;

1865
	svm->vmcb->save.dr7 = value;
1866
	vmcb_mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1867 1868
}

1869
static int pf_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1870
{
1871 1872
	struct vcpu_svm *svm = to_svm(vcpu);

1873
	u64 fault_address = svm->vmcb->control.exit_info_2;
1874
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1875

1876
	return kvm_handle_page_fault(vcpu, error_code, fault_address,
1877 1878
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1879 1880 1881
			svm->vmcb->control.insn_len);
}

1882
static int npf_interception(struct kvm_vcpu *vcpu)
1883
{
1884 1885
	struct vcpu_svm *svm = to_svm(vcpu);

1886
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1887 1888 1889
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
1890
	return kvm_mmu_page_fault(vcpu, fault_address, error_code,
1891 1892
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1893
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1894 1895
}

1896
static int db_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1897
{
1898 1899
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1900

1901
	if (!(vcpu->guest_debug &
1902
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1903
		!svm->nmi_singlestep) {
1904
		u32 payload = svm->vmcb->save.dr6 ^ DR6_ACTIVE_LOW;
1905
		kvm_queue_exception_p(vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
1906 1907
		return 1;
	}
1908

J
Jan Kiszka 已提交
1909
	if (svm->nmi_singlestep) {
1910
		disable_nmi_singlestep(svm);
1911 1912
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
1913 1914
	}

1915
	if (vcpu->guest_debug &
J
Joerg Roedel 已提交
1916
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1917
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1918 1919
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1920 1921 1922 1923 1924 1925 1926
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
1927 1928
}

1929
static int bp_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1930
{
1931 1932
	struct vcpu_svm *svm = to_svm(vcpu);
	struct kvm_run *kvm_run = vcpu->run;
A
Avi Kivity 已提交
1933

J
Jan Kiszka 已提交
1934 1935 1936 1937 1938 1939
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

1940
static int ud_interception(struct kvm_vcpu *vcpu)
1941
{
1942
	return handle_ud(vcpu);
1943 1944
}

1945
static int ac_interception(struct kvm_vcpu *vcpu)
1946
{
1947
	kvm_queue_exception_e(vcpu, AC_VECTOR, 0);
1948 1949 1950
	return 1;
}

1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

1990
static void svm_handle_mce(struct kvm_vcpu *vcpu)
1991
{
1992 1993 1994 1995 1996 1997 1998
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

1999
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2000 2001 2002 2003

		return;
	}

2004 2005 2006 2007
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
2008
	kvm_machine_check();
2009 2010
}

2011
static int mc_interception(struct kvm_vcpu *vcpu)
2012
{
2013 2014 2015
	return 1;
}

2016
static int shutdown_interception(struct kvm_vcpu *vcpu)
2017
{
2018 2019
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2020

2021 2022 2023 2024
	/*
	 * The VM save area has already been encrypted so it
	 * cannot be reinitialized - just terminate.
	 */
2025
	if (sev_es_guest(vcpu->kvm))
2026 2027
		return -EINVAL;

2028 2029 2030 2031
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
2032
	clear_page(svm->vmcb);
2033
	init_vmcb(vcpu);
2034 2035 2036 2037 2038

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

2039
static int io_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2040
{
2041
	struct vcpu_svm *svm = to_svm(vcpu);
M
Mike Day 已提交
2042
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
2043
	int size, in, string;
2044
	unsigned port;
A
Avi Kivity 已提交
2045

2046
	++vcpu->stat.io_exits;
2047
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
2048 2049 2050
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
2051 2052 2053 2054 2055 2056 2057 2058

	if (string) {
		if (sev_es_guest(vcpu->kvm))
			return sev_es_string_io(svm, size, port, in);
		else
			return kvm_emulate_instruction(vcpu, 0);
	}

2059 2060
	svm->next_rip = svm->vmcb->control.exit_info_2;

2061
	return kvm_fast_pio(vcpu, size, port, in);
2062 2063
}

2064
static int nmi_interception(struct kvm_vcpu *vcpu)
2065 2066 2067 2068
{
	return 1;
}

2069
static int intr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2070
{
2071
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
2072 2073 2074
	return 1;
}

2075
static int vmload_vmsave_interception(struct kvm_vcpu *vcpu, bool vmload)
A
Avi Kivity 已提交
2076
{
2077
	struct vcpu_svm *svm = to_svm(vcpu);
2078
	struct vmcb *vmcb12;
2079
	struct kvm_host_map map;
2080
	int ret;
2081

2082
	if (nested_svm_check_permissions(vcpu))
2083 2084
		return 1;

2085
	ret = kvm_vcpu_map(vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
2086 2087
	if (ret) {
		if (ret == -EINVAL)
2088
			kvm_inject_gp(vcpu, 0);
2089
		return 1;
2090 2091
	}

2092
	vmcb12 = map.hva;
2093

2094
	ret = kvm_skip_emulated_instruction(vcpu);
2095

2096
	if (vmload) {
2097
		nested_svm_vmloadsave(vmcb12, svm->vmcb);
2098 2099 2100
		svm->sysenter_eip_hi = 0;
		svm->sysenter_esp_hi = 0;
	} else
2101
		nested_svm_vmloadsave(svm->vmcb, vmcb12);
2102

2103
	kvm_vcpu_unmap(vcpu, &map, true);
2104

2105
	return ret;
2106 2107
}

2108
static int vmload_interception(struct kvm_vcpu *vcpu)
2109
{
2110 2111
	return vmload_vmsave_interception(vcpu, true);
}
2112

2113 2114 2115
static int vmsave_interception(struct kvm_vcpu *vcpu)
{
	return vmload_vmsave_interception(vcpu, false);
2116 2117
}

2118
static int vmrun_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2119
{
2120
	if (nested_svm_check_permissions(vcpu))
A
Alexander Graf 已提交
2121 2122
		return 1;

2123
	return nested_svm_vmrun(vcpu);
A
Alexander Graf 已提交
2124 2125
}

2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
enum {
	NONE_SVM_INSTR,
	SVM_INSTR_VMRUN,
	SVM_INSTR_VMLOAD,
	SVM_INSTR_VMSAVE,
};

/* Return NONE_SVM_INSTR if not SVM instrs, otherwise return decode result */
static int svm_instr_opcode(struct kvm_vcpu *vcpu)
{
	struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;

	if (ctxt->b != 0x1 || ctxt->opcode_len != 2)
		return NONE_SVM_INSTR;

	switch (ctxt->modrm) {
	case 0xd8: /* VMRUN */
		return SVM_INSTR_VMRUN;
	case 0xda: /* VMLOAD */
		return SVM_INSTR_VMLOAD;
	case 0xdb: /* VMSAVE */
		return SVM_INSTR_VMSAVE;
	default:
		break;
	}

	return NONE_SVM_INSTR;
}

static int emulate_svm_instr(struct kvm_vcpu *vcpu, int opcode)
{
2157 2158 2159 2160 2161
	const int guest_mode_exit_codes[] = {
		[SVM_INSTR_VMRUN] = SVM_EXIT_VMRUN,
		[SVM_INSTR_VMLOAD] = SVM_EXIT_VMLOAD,
		[SVM_INSTR_VMSAVE] = SVM_EXIT_VMSAVE,
	};
2162
	int (*const svm_instr_handlers[])(struct kvm_vcpu *vcpu) = {
2163 2164 2165 2166 2167
		[SVM_INSTR_VMRUN] = vmrun_interception,
		[SVM_INSTR_VMLOAD] = vmload_interception,
		[SVM_INSTR_VMSAVE] = vmsave_interception,
	};
	struct vcpu_svm *svm = to_svm(vcpu);
2168
	int ret;
2169

2170
	if (is_guest_mode(vcpu)) {
2171
		/* Returns '1' or -errno on failure, '0' on success. */
2172
		ret = nested_svm_simple_vmexit(svm, guest_mode_exit_codes[opcode]);
2173 2174 2175 2176
		if (ret)
			return ret;
		return 1;
	}
2177
	return svm_instr_handlers[opcode](vcpu);
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
}

/*
 * #GP handling code. Note that #GP can be triggered under the following two
 * cases:
 *   1) SVM VM-related instructions (VMRUN/VMSAVE/VMLOAD) that trigger #GP on
 *      some AMD CPUs when EAX of these instructions are in the reserved memory
 *      regions (e.g. SMM memory on host).
 *   2) VMware backdoor
 */
2188
static int gp_interception(struct kvm_vcpu *vcpu)
2189
{
2190
	struct vcpu_svm *svm = to_svm(vcpu);
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
	u32 error_code = svm->vmcb->control.exit_info_1;
	int opcode;

	/* Both #GP cases have zero error_code */
	if (error_code)
		goto reinject;

	/* Decode the instruction for usage later */
	if (x86_decode_emulated_instruction(vcpu, 0, NULL, 0) != EMULATION_OK)
		goto reinject;

	opcode = svm_instr_opcode(vcpu);

	if (opcode == NONE_SVM_INSTR) {
		if (!enable_vmware_backdoor)
			goto reinject;

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC.
		 */
2212 2213
		if (!is_guest_mode(vcpu))
			return kvm_emulate_instruction(vcpu,
2214 2215 2216 2217 2218 2219 2220 2221 2222
				EMULTYPE_VMWARE_GP | EMULTYPE_NO_DECODE);
	} else
		return emulate_svm_instr(vcpu, opcode);

reinject:
	kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
	return 1;
}

P
Paolo Bonzini 已提交
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
2233 2234
			svm_clr_intercept(svm, INTERCEPT_STGI);
		if (svm_is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

2255
static int stgi_interception(struct kvm_vcpu *vcpu)
2256
{
2257 2258
	int ret;

2259
	if (nested_svm_check_permissions(vcpu))
2260 2261
		return 1;

2262 2263
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), true);
2264
	return ret;
2265 2266
}

2267
static int clgi_interception(struct kvm_vcpu *vcpu)
2268
{
2269 2270
	int ret;

2271
	if (nested_svm_check_permissions(vcpu))
2272 2273
		return 1;

2274 2275
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), false);
2276
	return ret;
2277 2278
}

2279
static int invlpga_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2280
{
2281 2282
	gva_t gva = kvm_rax_read(vcpu);
	u32 asid = kvm_rcx_read(vcpu);
A
Alexander Graf 已提交
2283

2284 2285 2286
	/* FIXME: Handle an address size prefix. */
	if (!is_long_mode(vcpu))
		gva = (u32)gva;
A
Alexander Graf 已提交
2287

2288
	trace_kvm_invlpga(to_svm(vcpu)->vmcb->save.rip, asid, gva);
2289

A
Alexander Graf 已提交
2290
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2291
	kvm_mmu_invlpg(vcpu, gva);
2292

2293
	return kvm_skip_emulated_instruction(vcpu);
D
David Kaplan 已提交
2294 2295
}

2296
static int skinit_interception(struct kvm_vcpu *vcpu)
J
Joerg Roedel 已提交
2297
{
2298
	trace_kvm_skinit(to_svm(vcpu)->vmcb->save.rip, kvm_rax_read(vcpu));
J
Joerg Roedel 已提交
2299

2300
	kvm_queue_exception(vcpu, UD_VECTOR);
J
Jim Mattson 已提交
2301 2302 2303
	return 1;
}

2304
static int task_switch_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2305
{
2306
	struct vcpu_svm *svm = to_svm(vcpu);
2307
	u16 tss_selector;
2308 2309 2310
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2311
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2312 2313 2314 2315
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2316 2317
	bool has_error_code = false;
	u32 error_code = 0;
2318 2319

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2320

2321 2322
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2323 2324 2325 2326
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2327
	else if (idt_v)
2328 2329 2330 2331
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2332 2333 2334
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
2335
			vcpu->arch.nmi_injected = false;
2336 2337
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2338 2339 2340 2341 2342 2343
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2344
			kvm_clear_exception_queue(vcpu);
2345 2346
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
2347
			kvm_clear_interrupt_queue(vcpu);
2348 2349 2350 2351 2352
			break;
		default:
			break;
		}
	}
2353

2354 2355 2356
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2357
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2358
		if (!skip_emulated_instruction(vcpu))
2359
			return 0;
2360
	}
2361

2362 2363 2364
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2365
	return kvm_task_switch(vcpu, tss_selector, int_vec, reason,
2366
			       has_error_code, error_code);
A
Avi Kivity 已提交
2367 2368
}

2369
static int iret_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2370
{
2371
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2372

2373 2374 2375
	++vcpu->stat.nmi_window_exits;
	vcpu->arch.hflags |= HF_IRET_MASK;
	if (!sev_es_guest(vcpu->kvm)) {
2376
		svm_clr_intercept(svm, INTERCEPT_IRET);
2377
		svm->nmi_iret_rip = kvm_rip_read(vcpu);
2378
	}
2379
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2380 2381 2382
	return 1;
}

2383
static int invlpg_interception(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
2384
{
2385
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2386
		return kvm_emulate_instruction(vcpu, 0);
2387

2388 2389
	kvm_mmu_invlpg(vcpu, to_svm(vcpu)->vmcb->control.exit_info_1);
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
2390 2391
}

2392
static int emulate_on_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2393
{
2394
	return kvm_emulate_instruction(vcpu, 0);
A
Avi Kivity 已提交
2395 2396
}

2397
static int rsm_interception(struct kvm_vcpu *vcpu)
B
Brijesh Singh 已提交
2398
{
2399
	return kvm_emulate_instruction_from_buffer(vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2400 2401
}

2402
static bool check_selective_cr0_intercepted(struct kvm_vcpu *vcpu,
2403
					    unsigned long val)
2404
{
2405 2406
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long cr0 = vcpu->arch.cr0;
2407 2408
	bool ret = false;

2409
	if (!is_guest_mode(vcpu) ||
2410
	    (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2424 2425
#define CR_VALID (1ULL << 63)

2426
static int cr_interception(struct kvm_vcpu *vcpu)
2427
{
2428
	struct vcpu_svm *svm = to_svm(vcpu);
2429 2430 2431 2432 2433
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2434
		return emulate_on_interception(vcpu);
2435 2436

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2437
		return emulate_on_interception(vcpu);
2438 2439

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2440 2441 2442 2443
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2444 2445 2446 2447

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
2448
		val = kvm_register_read(vcpu, reg);
2449
		trace_kvm_cr_write(cr, val);
2450 2451
		switch (cr) {
		case 0:
2452 2453
			if (!check_selective_cr0_intercepted(vcpu, val))
				err = kvm_set_cr0(vcpu, val);
2454 2455 2456
			else
				return 1;

2457 2458
			break;
		case 3:
2459
			err = kvm_set_cr3(vcpu, val);
2460 2461
			break;
		case 4:
2462
			err = kvm_set_cr4(vcpu, val);
2463 2464
			break;
		case 8:
2465
			err = kvm_set_cr8(vcpu, val);
2466 2467 2468
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
2469
			kvm_queue_exception(vcpu, UD_VECTOR);
2470 2471 2472 2473 2474
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
2475
			val = kvm_read_cr0(vcpu);
2476 2477
			break;
		case 2:
2478
			val = vcpu->arch.cr2;
2479 2480
			break;
		case 3:
2481
			val = kvm_read_cr3(vcpu);
2482 2483
			break;
		case 4:
2484
			val = kvm_read_cr4(vcpu);
2485 2486
			break;
		case 8:
2487
			val = kvm_get_cr8(vcpu);
2488 2489 2490
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
2491
			kvm_queue_exception(vcpu, UD_VECTOR);
2492 2493
			return 1;
		}
2494
		kvm_register_write(vcpu, reg, val);
2495
		trace_kvm_cr_read(cr, val);
2496
	}
2497
	return kvm_complete_insn_gp(vcpu, err);
2498 2499
}

2500
static int cr_trap(struct kvm_vcpu *vcpu)
2501
{
2502
	struct vcpu_svm *svm = to_svm(vcpu);
2503 2504
	unsigned long old_value, new_value;
	unsigned int cr;
2505
	int ret = 0;
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516

	new_value = (unsigned long)svm->vmcb->control.exit_info_1;

	cr = svm->vmcb->control.exit_code - SVM_EXIT_CR0_WRITE_TRAP;
	switch (cr) {
	case 0:
		old_value = kvm_read_cr0(vcpu);
		svm_set_cr0(vcpu, new_value);

		kvm_post_set_cr0(vcpu, old_value, new_value);
		break;
2517 2518 2519 2520 2521 2522
	case 4:
		old_value = kvm_read_cr4(vcpu);
		svm_set_cr4(vcpu, new_value);

		kvm_post_set_cr4(vcpu, old_value, new_value);
		break;
2523
	case 8:
2524
		ret = kvm_set_cr8(vcpu, new_value);
2525
		break;
2526 2527 2528 2529 2530 2531
	default:
		WARN(1, "unhandled CR%d write trap", cr);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

2532
	return kvm_complete_insn_gp(vcpu, ret);
2533 2534
}

2535
static int dr_interception(struct kvm_vcpu *vcpu)
2536
{
2537
	struct vcpu_svm *svm = to_svm(vcpu);
2538 2539
	int reg, dr;
	unsigned long val;
2540
	int err = 0;
2541

2542
	if (vcpu->guest_debug == 0) {
2543 2544 2545 2546 2547 2548
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
2549
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
2550 2551 2552
		return 1;
	}

2553
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2554
		return emulate_on_interception(vcpu);
2555 2556 2557

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2558 2559
	if (dr >= 16) { /* mov to DRn  */
		dr -= 16;
2560
		val = kvm_register_read(vcpu, reg);
2561
		err = kvm_set_dr(vcpu, dr, val);
2562
	} else {
2563
		kvm_get_dr(vcpu, dr, &val);
2564
		kvm_register_write(vcpu, reg, val);
2565 2566
	}

2567
	return kvm_complete_insn_gp(vcpu, err);
2568 2569
}

2570
static int cr8_write_interception(struct kvm_vcpu *vcpu)
2571
{
A
Andre Przywara 已提交
2572
	int r;
A
Avi Kivity 已提交
2573

2574
	u8 cr8_prev = kvm_get_cr8(vcpu);
2575
	/* instruction emulation calls kvm_set_cr8() */
2576 2577
	r = cr_interception(vcpu);
	if (lapic_in_kernel(vcpu))
2578
		return r;
2579
	if (cr8_prev <= kvm_get_cr8(vcpu))
2580
		return r;
2581
	vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
2582 2583 2584
	return 0;
}

2585
static int efer_trap(struct kvm_vcpu *vcpu)
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
{
	struct msr_data msr_info;
	int ret;

	/*
	 * Clear the EFER_SVME bit from EFER. The SVM code always sets this
	 * bit in svm_set_efer(), but __kvm_valid_efer() checks it against
	 * whether the guest has X86_FEATURE_SVM - this avoids a failure if
	 * the guest doesn't have X86_FEATURE_SVM.
	 */
	msr_info.host_initiated = false;
	msr_info.index = MSR_EFER;
2598 2599
	msr_info.data = to_svm(vcpu)->vmcb->control.exit_info_1 & ~EFER_SVME;
	ret = kvm_set_msr_common(vcpu, &msr_info);
2600

2601
	return kvm_complete_insn_gp(vcpu, ret);
2602 2603
}

2604 2605
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2606 2607 2608 2609 2610 2611 2612
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
2613 2614
	case MSR_IA32_PERF_CAPABILITIES:
		return 0;
2615
	default:
2616
		return KVM_MSR_RET_INVALID;
2617 2618 2619
	}

	return 0;
2620 2621
}

2622
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2623
{
2624 2625
	struct vcpu_svm *svm = to_svm(vcpu);

2626
	switch (msr_info->index) {
B
Brian Gerst 已提交
2627
	case MSR_STAR:
2628
		msr_info->data = svm->vmcb01.ptr->save.star;
A
Avi Kivity 已提交
2629
		break;
2630
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2631
	case MSR_LSTAR:
2632
		msr_info->data = svm->vmcb01.ptr->save.lstar;
A
Avi Kivity 已提交
2633 2634
		break;
	case MSR_CSTAR:
2635
		msr_info->data = svm->vmcb01.ptr->save.cstar;
A
Avi Kivity 已提交
2636 2637
		break;
	case MSR_KERNEL_GS_BASE:
2638
		msr_info->data = svm->vmcb01.ptr->save.kernel_gs_base;
A
Avi Kivity 已提交
2639 2640
		break;
	case MSR_SYSCALL_MASK:
2641
		msr_info->data = svm->vmcb01.ptr->save.sfmask;
A
Avi Kivity 已提交
2642 2643 2644
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2645
		msr_info->data = svm->vmcb01.ptr->save.sysenter_cs;
A
Avi Kivity 已提交
2646 2647
		break;
	case MSR_IA32_SYSENTER_EIP:
2648 2649 2650
		msr_info->data = (u32)svm->vmcb01.ptr->save.sysenter_eip;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_eip_hi << 32;
A
Avi Kivity 已提交
2651 2652
		break;
	case MSR_IA32_SYSENTER_ESP:
2653 2654 2655
		msr_info->data = svm->vmcb01.ptr->save.sysenter_esp;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_esp_hi << 32;
A
Avi Kivity 已提交
2656
		break;
P
Paolo Bonzini 已提交
2657 2658 2659
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;
2660 2661 2662
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
			return 1;
P
Paolo Bonzini 已提交
2663 2664
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2665 2666 2667 2668 2669
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2670
	case MSR_IA32_DEBUGCTLMSR:
2671
		msr_info->data = svm->vmcb->save.dbgctl;
2672 2673
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2674
		msr_info->data = svm->vmcb->save.br_from;
2675 2676
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2677
		msr_info->data = svm->vmcb->save.br_to;
2678 2679
		break;
	case MSR_IA32_LASTINTFROMIP:
2680
		msr_info->data = svm->vmcb->save.last_excp_from;
2681 2682
		break;
	case MSR_IA32_LASTINTTOIP:
2683
		msr_info->data = svm->vmcb->save.last_excp_to;
2684
		break;
A
Alexander Graf 已提交
2685
	case MSR_VM_HSAVE_PA:
2686
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2687
		break;
2688
	case MSR_VM_CR:
2689
		msr_info->data = svm->nested.vm_cr_msr;
2690
		break;
2691 2692
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2693
		    !guest_has_spec_ctrl_msr(vcpu))
2694 2695
			return 1;

2696 2697 2698 2699
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			msr_info->data = svm->vmcb->save.spec_ctrl;
		else
			msr_info->data = svm->spec_ctrl;
2700
		break;
2701 2702 2703 2704 2705 2706 2707
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2725 2726 2727
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2728
	default:
2729
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2730 2731 2732 2733
	}
	return 0;
}

2734 2735 2736
static int svm_complete_emulated_msr(struct kvm_vcpu *vcpu, int err)
{
	struct vcpu_svm *svm = to_svm(vcpu);
2737
	if (!err || !sev_es_guest(vcpu->kvm) || WARN_ON_ONCE(!svm->ghcb))
2738
		return kvm_complete_insn_gp(vcpu, err);
2739 2740 2741 2742 2743 2744 2745 2746 2747

	ghcb_set_sw_exit_info_1(svm->ghcb, 1);
	ghcb_set_sw_exit_info_2(svm->ghcb,
				X86_TRAP_GP |
				SVM_EVTINJ_TYPE_EXEPT |
				SVM_EVTINJ_VALID);
	return 1;
}

2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2773
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2774
{
2775
	struct vcpu_svm *svm = to_svm(vcpu);
2776
	int r;
2777

2778 2779
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2780
	switch (ecx) {
P
Paolo Bonzini 已提交
2781 2782 2783 2784
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
2785 2786 2787
		svm->vmcb01.ptr->save.g_pat = data;
		if (is_guest_mode(vcpu))
			nested_vmcb02_compute_g_pat(svm);
2788
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
P
Paolo Bonzini 已提交
2789
		break;
2790 2791
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2792
		    !guest_has_spec_ctrl_msr(vcpu))
2793 2794
			return 1;

2795
		if (kvm_spec_ctrl_test_value(data))
2796 2797
			return 1;

2798 2799 2800 2801
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			svm->vmcb->save.spec_ctrl = data;
		else
			svm->spec_ctrl = data;
2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
2816
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
2817
		break;
A
Ashok Raj 已提交
2818 2819
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2820
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2821 2822 2823 2824
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2825
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2826
			return 1;
A
Ashok Raj 已提交
2827 2828 2829 2830
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2831
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
A
Ashok Raj 已提交
2832
		break;
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2843
	case MSR_STAR:
2844
		svm->vmcb01.ptr->save.star = data;
A
Avi Kivity 已提交
2845
		break;
2846
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2847
	case MSR_LSTAR:
2848
		svm->vmcb01.ptr->save.lstar = data;
A
Avi Kivity 已提交
2849 2850
		break;
	case MSR_CSTAR:
2851
		svm->vmcb01.ptr->save.cstar = data;
A
Avi Kivity 已提交
2852 2853
		break;
	case MSR_KERNEL_GS_BASE:
2854
		svm->vmcb01.ptr->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2855 2856
		break;
	case MSR_SYSCALL_MASK:
2857
		svm->vmcb01.ptr->save.sfmask = data;
A
Avi Kivity 已提交
2858 2859 2860
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2861
		svm->vmcb01.ptr->save.sysenter_cs = data;
A
Avi Kivity 已提交
2862 2863
		break;
	case MSR_IA32_SYSENTER_EIP:
2864 2865 2866 2867 2868 2869 2870 2871 2872
		svm->vmcb01.ptr->save.sysenter_eip = (u32)data;
		/*
		 * We only intercept the MSR_IA32_SYSENTER_{EIP|ESP} msrs
		 * when we spoof an Intel vendor ID (for cross vendor migration).
		 * In this case we use this intercept to track the high
		 * 32 bit part of these msrs to support Intel's
		 * implementation of SYSENTER/SYSEXIT.
		 */
		svm->sysenter_eip_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2873 2874
		break;
	case MSR_IA32_SYSENTER_ESP:
2875 2876
		svm->vmcb01.ptr->save.sysenter_esp = (u32)data;
		svm->sysenter_esp_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2877
		break;
P
Paolo Bonzini 已提交
2878 2879 2880 2881
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;

2882 2883 2884 2885
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
			return 1;

2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
		/*
		 * Per Intel's SDM, bits 63:32 are reserved, but AMD's APM has
		 * incomplete and conflicting architectural behavior.  Current
		 * AMD CPUs completely ignore bits 63:32, i.e. they aren't
		 * reserved and always read as zeros.  Emulate AMD CPU behavior
		 * to avoid explosions if the vCPU is migrated from an AMD host
		 * to an Intel host.
		 */
		data = (u32)data;

P
Paolo Bonzini 已提交
2896
		/*
2897 2898 2899
		 * TSC_AUX is usually changed only during boot and never read
		 * directly.  Intercept TSC_AUX instead of exposing it to the
		 * guest via direct_access_msrs, and switch it via user return.
P
Paolo Bonzini 已提交
2900
		 */
2901 2902 2903 2904 2905 2906
		preempt_disable();
		r = kvm_set_user_return_msr(TSC_AUX_URET_SLOT, data, -1ull);
		preempt_enable();
		if (r)
			return 1;

P
Paolo Bonzini 已提交
2907 2908
		svm->tsc_aux = data;
		break;
2909
	case MSR_IA32_DEBUGCTLMSR:
2910
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2911 2912
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
2913 2914 2915 2916 2917 2918
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
2919
		vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
2920
		if (data & (1ULL<<0))
2921
			svm_enable_lbrv(vcpu);
2922
		else
2923
			svm_disable_lbrv(vcpu);
2924
		break;
A
Alexander Graf 已提交
2925
	case MSR_VM_HSAVE_PA:
2926
		svm->nested.hsave_msr = data;
2927
		break;
2928
	case MSR_VM_CR:
2929
		return svm_set_vm_cr(vcpu, data);
2930
	case MSR_VM_IGNNE:
2931
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2932
		break;
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
2951 2952 2953
	case MSR_IA32_APICBASE:
		if (kvm_vcpu_apicv_active(vcpu))
			avic_update_vapic_bar(to_svm(vcpu), data);
2954
		fallthrough;
A
Avi Kivity 已提交
2955
	default:
2956
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
2957 2958 2959 2960
	}
	return 0;
}

2961
static int msr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2962
{
2963
	if (to_svm(vcpu)->vmcb->control.exit_info_1)
2964
		return kvm_emulate_wrmsr(vcpu);
A
Avi Kivity 已提交
2965
	else
2966
		return kvm_emulate_rdmsr(vcpu);
A
Avi Kivity 已提交
2967 2968
}

2969
static int interrupt_window_interception(struct kvm_vcpu *vcpu)
2970
{
2971 2972
	kvm_make_request(KVM_REQ_EVENT, vcpu);
	svm_clear_vintr(to_svm(vcpu));
2973 2974 2975 2976 2977 2978

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
2979
	svm_toggle_avic_for_irq_window(vcpu, true);
2980

2981
	++vcpu->stat.irq_window_exits;
2982 2983 2984
	return 1;
}

2985
static int pause_interception(struct kvm_vcpu *vcpu)
2986
{
2987 2988 2989 2990 2991 2992 2993
	bool in_kernel;

	/*
	 * CPL is not made available for an SEV-ES guest, therefore
	 * vcpu->arch.preempted_in_kernel can never be true.  Just
	 * set in_kernel to false as well.
	 */
2994
	in_kernel = !sev_es_guest(vcpu->kvm) && svm_get_cpl(vcpu) == 0;
2995

2996
	if (!kvm_pause_in_guest(vcpu->kvm))
2997 2998
		grow_ple_window(vcpu);

2999
	kvm_vcpu_on_spin(vcpu, in_kernel);
3000
	return kvm_skip_emulated_instruction(vcpu);
3001 3002
}

3003
static int invpcid_interception(struct kvm_vcpu *vcpu)
3004
{
3005
	struct vcpu_svm *svm = to_svm(vcpu);
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
	unsigned long type;
	gva_t gva;

	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/*
	 * For an INVPCID intercept:
	 * EXITINFO1 provides the linear address of the memory operand.
	 * EXITINFO2 provides the contents of the register operand.
	 */
	type = svm->vmcb->control.exit_info_2;
	gva = svm->vmcb->control.exit_info_1;

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

	return kvm_handle_invpcid(vcpu, type, gva);
}

3030
static int (*const svm_exit_handlers[])(struct kvm_vcpu *vcpu) = {
3031 3032 3033 3034
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
3035
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
3036
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
3037 3038
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
3039
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
3056 3057
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
3058
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
3059 3060
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
3061
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
3062
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
3063
	[SVM_EXIT_INTR]				= intr_interception,
3064
	[SVM_EXIT_NMI]				= nmi_interception,
3065 3066
	[SVM_EXIT_SMI]				= kvm_emulate_as_nop,
	[SVM_EXIT_INIT]				= kvm_emulate_as_nop,
3067
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
3068
	[SVM_EXIT_RDPMC]			= kvm_emulate_rdpmc,
3069
	[SVM_EXIT_CPUID]			= kvm_emulate_cpuid,
3070
	[SVM_EXIT_IRET]                         = iret_interception,
3071
	[SVM_EXIT_INVD]                         = kvm_emulate_invd,
3072
	[SVM_EXIT_PAUSE]			= pause_interception,
3073
	[SVM_EXIT_HLT]				= kvm_emulate_halt,
M
Marcelo Tosatti 已提交
3074
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
3075
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
3076
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
3077 3078
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
3079
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
3080
	[SVM_EXIT_VMRUN]			= vmrun_interception,
3081
	[SVM_EXIT_VMMCALL]			= kvm_emulate_hypercall,
3082 3083
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
3084 3085
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
3086
	[SVM_EXIT_SKINIT]			= skinit_interception,
3087 3088 3089
	[SVM_EXIT_WBINVD]                       = kvm_emulate_wbinvd,
	[SVM_EXIT_MONITOR]			= kvm_emulate_monitor,
	[SVM_EXIT_MWAIT]			= kvm_emulate_mwait,
3090
	[SVM_EXIT_XSETBV]			= kvm_emulate_xsetbv,
3091
	[SVM_EXIT_RDPRU]			= kvm_handle_invalid_op,
3092
	[SVM_EXIT_EFER_WRITE_TRAP]		= efer_trap,
3093
	[SVM_EXIT_CR0_WRITE_TRAP]		= cr_trap,
3094
	[SVM_EXIT_CR4_WRITE_TRAP]		= cr_trap,
3095
	[SVM_EXIT_CR8_WRITE_TRAP]		= cr_trap,
3096
	[SVM_EXIT_INVPCID]                      = invpcid_interception,
3097
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
3098
	[SVM_EXIT_RSM]                          = rsm_interception,
3099 3100
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
3101
	[SVM_EXIT_VMGEXIT]			= sev_handle_vmgexit,
A
Avi Kivity 已提交
3102 3103
};

3104
static void dump_vmcb(struct kvm_vcpu *vcpu)
3105 3106 3107 3108
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
3109
	struct vmcb_save_area *save01 = &svm->vmcb01.ptr->save;
3110

3111 3112 3113 3114 3115
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

3116
	pr_err("VMCB Control Area:\n");
3117 3118
	pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
3119 3120
	pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
3121
	pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
3122 3123 3124
	pr_err("%-20s%08x %08x\n", "intercepts:",
              control->intercepts[INTERCEPT_WORD3],
	       control->intercepts[INTERCEPT_WORD4]);
3125
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3126 3127
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3143
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
3144
	pr_err("%-20s%016llx\n", "ghcb:", control->ghcb_gpa);
3145 3146
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3147
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
3148
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3149 3150 3151
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3152
	pr_err("%-20s%016llx\n", "vmsa_pa:", control->vmsa_pa);
3153
	pr_err("VMCB State Save Area:\n");
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
3172 3173
	       save01->fs.selector, save01->fs.attrib,
	       save01->fs.limit, save01->fs.base);
3174 3175
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
3176 3177
	       save01->gs.selector, save01->gs.attrib,
	       save01->gs.limit, save01->gs.base);
3178 3179 3180 3181 3182 3183
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
3184 3185
	       save01->ldtr.selector, save01->ldtr.attrib,
	       save01->ldtr.limit, save01->ldtr.base);
3186 3187 3188 3189 3190 3191
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
3192 3193
	       save01->tr.selector, save01->tr.attrib,
	       save01->tr.limit, save01->tr.base);
3194 3195
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
3207
	       "star:", save01->star, "lstar:", save01->lstar);
3208
	pr_err("%-15s %016llx %-13s %016llx\n",
3209
	       "cstar:", save01->cstar, "sfmask:", save01->sfmask);
3210
	pr_err("%-15s %016llx %-13s %016llx\n",
3211 3212
	       "kernel_gs_base:", save01->kernel_gs_base,
	       "sysenter_cs:", save01->sysenter_cs);
3213
	pr_err("%-15s %016llx %-13s %016llx\n",
3214 3215
	       "sysenter_esp:", save01->sysenter_esp,
	       "sysenter_eip:", save01->sysenter_eip);
3216 3217 3218 3219 3220 3221 3222
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
3223 3224
}

3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
static int svm_handle_invalid_exit(struct kvm_vcpu *vcpu, u64 exit_code)
{
	if (exit_code < ARRAY_SIZE(svm_exit_handlers) &&
	    svm_exit_handlers[exit_code])
		return 0;

	vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%llx\n", exit_code);
	dump_vmcb(vcpu);
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
	vcpu->run->internal.ndata = 2;
	vcpu->run->internal.data[0] = exit_code;
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;

	return -EINVAL;
}

3242
int svm_invoke_exit_handler(struct kvm_vcpu *vcpu, u64 exit_code)
3243
{
3244
	if (svm_handle_invalid_exit(vcpu, exit_code))
3245 3246 3247 3248
		return 0;

#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
3249
		return msr_interception(vcpu);
3250
	else if (exit_code == SVM_EXIT_VINTR)
3251
		return interrupt_window_interception(vcpu);
3252
	else if (exit_code == SVM_EXIT_INTR)
3253
		return intr_interception(vcpu);
3254
	else if (exit_code == SVM_EXIT_HLT)
3255
		return kvm_emulate_halt(vcpu);
3256
	else if (exit_code == SVM_EXIT_NPF)
3257
		return npf_interception(vcpu);
3258
#endif
3259
	return svm_exit_handlers[exit_code](vcpu);
3260 3261
}

3262 3263
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
			      u32 *intr_info, u32 *error_code)
3264 3265 3266 3267 3268
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
3269 3270 3271 3272 3273 3274
	*intr_info = control->exit_int_info;
	if ((*intr_info & SVM_EXITINTINFO_VALID) &&
	    (*intr_info & SVM_EXITINTINFO_VALID_ERR))
		*error_code = control->exit_int_info_err;
	else
		*error_code = 0;
3275 3276
}

3277
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
3278
{
3279
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3280
	struct kvm_run *kvm_run = vcpu->run;
3281
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
3282

3283 3284
	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);

3285 3286 3287 3288 3289 3290 3291
	/* SEV-ES guests must use the CR write traps to track CR registers. */
	if (!sev_es_guest(vcpu->kvm)) {
		if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
			vcpu->arch.cr0 = svm->vmcb->save.cr0;
		if (npt_enabled)
			vcpu->arch.cr3 = svm->vmcb->save.cr3;
	}
3292

3293
	if (is_guest_mode(vcpu)) {
3294 3295
		int vmexit;

3296
		trace_kvm_nested_vmexit(exit_code, vcpu, KVM_ISA_SVM);
3297

3298 3299 3300 3301 3302 3303
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3304 3305 3306
			return 1;
	}

3307 3308 3309 3310
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3311
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
3312
		dump_vmcb(vcpu);
3313 3314 3315
		return 0;
	}

3316
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3317
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3318 3319
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3320
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
3321
		       "exit_code 0x%x\n",
3322
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
3323 3324
		       exit_code);

3325
	if (exit_fastpath != EXIT_FASTPATH_NONE)
3326
		return 1;
3327

3328
	return svm_invoke_exit_handler(vcpu, exit_code);
A
Avi Kivity 已提交
3329 3330 3331 3332
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
3333
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
3334

3335
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3336 3337 3338
	load_TR_desc();
}

3339
static void pre_svm_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3340
{
3341 3342
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3343

3344
	/*
3345 3346 3347 3348
	 * If the previous vmrun of the vmcb occurred on a different physical
	 * cpu, then mark the vmcb dirty and assign a new asid.  Hardware's
	 * vmcb clean bits are per logical CPU, as are KVM's asid assignments.
	 */
3349
	if (unlikely(svm->current_vmcb->cpu != vcpu->cpu)) {
3350
		svm->current_vmcb->asid_generation = 0;
3351
		vmcb_mark_all_dirty(svm->vmcb);
3352
		svm->current_vmcb->cpu = vcpu->cpu;
3353 3354
        }

3355 3356
	if (sev_guest(vcpu->kvm))
		return pre_sev_run(svm, vcpu->cpu);
3357

3358
	/* FIXME: handle wraparound of asid_generation */
3359
	if (svm->current_vmcb->asid_generation != sd->asid_generation)
3360
		new_asid(svm, sd);
A
Avi Kivity 已提交
3361 3362
}

3363 3364 3365 3366 3367 3368
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3369
	if (!sev_es_guest(vcpu->kvm))
3370
		svm_set_intercept(svm, INTERCEPT_IRET);
3371 3372
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3373

3374
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3375 3376 3377
{
	struct vcpu_svm *svm = to_svm(vcpu);

3378
	BUG_ON(!(gif_set(svm)));
3379

3380 3381 3382
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3383 3384
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3385 3386
}

3387
static void svm_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3388 3389 3390
{
	struct vcpu_svm *svm = to_svm(vcpu);

3391 3392 3393 3394 3395 3396 3397
	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
	if (sev_es_guest(vcpu->kvm))
		return;

3398
	if (nested_svm_virtualize_tpr(vcpu))
3399 3400
		return;

3401
	svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
3402

3403
	if (irr == -1)
3404 3405
		return;

3406
	if (tpr >= irr)
3407
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
3408
}
3409

3410
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3411 3412 3413
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3414
	bool ret;
3415

3416
	if (!gif_set(svm))
3417 3418
		return true;

3419 3420 3421 3422
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
3423
	      (vcpu->arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3424 3425

	return ret;
3426 3427
}

3428
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3429 3430 3431
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3432
		return -EBUSY;
3433

3434 3435
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3436
		return -EBUSY;
3437 3438

	return !svm_nmi_blocked(vcpu);
3439 3440
}

J
Jan Kiszka 已提交
3441 3442
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
3443
	return !!(vcpu->arch.hflags & HF_NMI_MASK);
J
Jan Kiszka 已提交
3444 3445 3446 3447 3448 3449 3450
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
3451 3452
		vcpu->arch.hflags |= HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3453
			svm_set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3454
	} else {
3455 3456
		vcpu->arch.hflags &= ~HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3457
			svm_clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3458 3459 3460
	}
}

3461
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3462 3463 3464
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3465

3466
	if (!gif_set(svm))
3467
		return true;
3468

3469
	if (sev_es_guest(vcpu->kvm)) {
3470 3471 3472 3473 3474 3475 3476
		/*
		 * SEV-ES guests to not expose RFLAGS. Use the VMCB interrupt mask
		 * bit to determine the state of the IF flag.
		 */
		if (!(vmcb->control.int_state & SVM_GUEST_INTERRUPT_MASK))
			return true;
	} else if (is_guest_mode(vcpu)) {
3477
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3478
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
3479
		    ? !(svm->vmcb01.ptr->save.rflags & X86_EFLAGS_IF)
3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3492 3493
}

3494
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3495 3496 3497
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3498
		return -EBUSY;
3499

3500 3501 3502 3503 3504
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3505
		return -EBUSY;
3506 3507

	return !svm_interrupt_blocked(vcpu);
3508 3509
}

3510
static void svm_enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3511
{
3512 3513
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3514 3515 3516 3517
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3518 3519 3520
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3521
	 */
3522
	if (vgif_enabled(svm) || gif_set(svm)) {
3523 3524 3525 3526 3527 3528 3529
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
		svm_toggle_avic_for_irq_window(vcpu, false);
3530 3531
		svm_set_vintr(svm);
	}
3532 3533
}

3534
static void svm_enable_nmi_window(struct kvm_vcpu *vcpu)
3535
{
3536
	struct vcpu_svm *svm = to_svm(vcpu);
3537

3538
	if ((vcpu->arch.hflags & (HF_NMI_MASK | HF_IRET_MASK)) == HF_NMI_MASK)
3539
		return; /* IRET will cause a vm exit */
3540

3541 3542
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3543
			svm_set_intercept(svm, INTERCEPT_STGI);
3544
		return; /* STGI will cause a vm exit */
3545
	}
3546

J
Joerg Roedel 已提交
3547 3548 3549 3550
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3551
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3552
	svm->nmi_singlestep = true;
3553
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3554 3555
}

3556 3557 3558 3559 3560
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3561 3562 3563 3564 3565
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3566
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3567
{
3568 3569
	struct vcpu_svm *svm = to_svm(vcpu);

3570 3571 3572 3573 3574 3575 3576
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3577 3578 3579
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
3580
		svm->current_vmcb->asid_generation--;
3581 3582
}

3583 3584 3585 3586 3587 3588 3589
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3590 3591 3592 3593
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3594
	if (nested_svm_virtualize_tpr(vcpu))
3595 3596
		return;

3597
	if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
3598
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3599
		kvm_set_cr8(vcpu, cr8);
3600 3601 3602
	}
}

3603 3604 3605 3606 3607
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3608
	if (nested_svm_virtualize_tpr(vcpu) ||
3609
	    kvm_vcpu_apicv_active(vcpu))
3610 3611
		return;

3612 3613 3614 3615 3616
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3617
static void svm_complete_interrupts(struct kvm_vcpu *vcpu)
3618
{
3619
	struct vcpu_svm *svm = to_svm(vcpu);
3620 3621 3622
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3623 3624 3625
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3626

3627 3628 3629 3630
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
3631 3632 3633 3634 3635
	if ((vcpu->arch.hflags & HF_IRET_MASK) &&
	    (sev_es_guest(vcpu->kvm) ||
	     kvm_rip_read(vcpu) != svm->nmi_iret_rip)) {
		vcpu->arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3636
	}
3637

3638 3639 3640
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
3641 3642 3643 3644

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3645
	kvm_make_request(KVM_REQ_EVENT, vcpu);
3646

3647 3648 3649 3650 3651
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
3652
		vcpu->arch.nmi_injected = true;
3653 3654
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3655 3656 3657 3658 3659 3660
		/*
		 * Never re-inject a #VC exception.
		 */
		if (vector == X86_TRAP_VC)
			break;

3661 3662 3663 3664 3665 3666 3667
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
3668 3669 3670
			    kvm_is_linear_rip(vcpu, svm->int3_rip))
				kvm_rip_write(vcpu,
					      kvm_rip_read(vcpu) - int3_injected);
3671
			break;
3672
		}
3673 3674
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3675
			kvm_requeue_exception_e(vcpu, vector, err);
3676 3677

		} else
3678
			kvm_requeue_exception(vcpu, vector);
3679 3680
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3681
		kvm_queue_interrupt(vcpu, vector, false);
3682 3683 3684 3685 3686 3687
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3688 3689 3690 3691 3692 3693 3694 3695
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
3696
	svm_complete_interrupts(vcpu);
A
Avi Kivity 已提交
3697 3698
}

3699
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3700
{
3701
	if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3702 3703 3704 3705 3706 3707
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3708
static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu)
3709
{
3710
	struct vcpu_svm *svm = to_svm(vcpu);
3711
	unsigned long vmcb_pa = svm->current_vmcb->pa;
3712

3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
	/*
	 * VMENTER enables interrupts (host state), but the kernel state is
	 * interrupts disabled when this is invoked. Also tell RCU about
	 * it. This is the same logic as for exit_to_user_mode().
	 *
	 * This ensures that e.g. latency analysis on the host observes
	 * guest mode as interrupt enabled.
	 *
	 * guest_enter_irqoff() informs context tracking about the
	 * transition to guest mode and if enabled adjusts RCU state
	 * accordingly.
	 */
	instrumentation_begin();
	trace_hardirqs_on_prepare();
	lockdep_hardirqs_on_prepare(CALLER_ADDR0);
	instrumentation_end();

	guest_enter_irqoff();
	lockdep_hardirqs_on(CALLER_ADDR0);

3733
	if (sev_es_guest(vcpu->kvm)) {
3734
		__svm_sev_es_vcpu_run(vmcb_pa);
3735
	} else {
3736 3737
		struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);

3738 3739 3740 3741 3742 3743
		/*
		 * Use a single vmcb (vmcb01 because it's always valid) for
		 * context switching guest state via VMLOAD/VMSAVE, that way
		 * the state doesn't need to be copied between vmcb01 and
		 * vmcb02 when switching vmcbs for nested virtualization.
		 */
3744
		vmload(svm->vmcb01.pa);
3745
		__svm_vcpu_run(vmcb_pa, (unsigned long *)&vcpu->arch.regs);
3746
		vmsave(svm->vmcb01.pa);
3747

3748
		vmload(__sme_page_pa(sd->save_area));
3749
	}
3750 3751 3752 3753 3754 3755

	/*
	 * VMEXIT disables interrupts (host state), but tracing and lockdep
	 * have them in state 'on' as recorded before entering guest mode.
	 * Same as enter_from_user_mode().
	 *
3756 3757
	 * context_tracking_guest_exit() restores host context and reinstates
	 * RCU if enabled and required.
3758 3759 3760 3761 3762 3763
	 *
	 * This needs to be done before the below as native_read_msr()
	 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
	 * into world and some more.
	 */
	lockdep_hardirqs_off(CALLER_ADDR0);
3764
	context_tracking_guest_exit();
3765 3766 3767 3768 3769 3770

	instrumentation_begin();
	trace_hardirqs_off_finish();
	instrumentation_end();
}

3771
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3772
{
3773
	struct vcpu_svm *svm = to_svm(vcpu);
3774

3775 3776
	trace_kvm_entry(vcpu);

3777 3778 3779 3780
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

3797
	pre_svm_run(vcpu);
A
Avi Kivity 已提交
3798

3799 3800
	sync_lapic_to_cr8(vcpu);

C
Cathy Avery 已提交
3801 3802 3803 3804
	if (unlikely(svm->asid != svm->vmcb->control.asid)) {
		svm->vmcb->control.asid = svm->asid;
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
	}
3805
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3806

3807 3808 3809 3810
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
3811
	if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
3812 3813
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
3814
		svm_set_dr6(svm, DR6_ACTIVE_LOW);
3815

3816
	clgi();
3817
	kvm_load_guest_xsave_state(vcpu);
3818

3819
	kvm_wait_lapic_expire(vcpu);
3820

3821 3822 3823 3824 3825 3826
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3827 3828
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3829

3830
	svm_vcpu_enter_exit(vcpu);
3831

3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3847 3848
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL) &&
	    unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3849
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3850

3851
	if (!sev_es_guest(vcpu->kvm))
3852
		reload_tss(vcpu);
A
Avi Kivity 已提交
3853

3854 3855
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);
3856

3857
	if (!sev_es_guest(vcpu->kvm)) {
3858 3859 3860 3861 3862
		vcpu->arch.cr2 = svm->vmcb->save.cr2;
		vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
		vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
		vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
	}
3863

3864
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3865
		kvm_before_interrupt(vcpu);
3866

3867
	kvm_load_host_xsave_state(vcpu);
3868 3869 3870 3871 3872
	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3873
		kvm_after_interrupt(vcpu);
3874

3875 3876
	sync_cr8_to_lapic(vcpu);

3877
	svm->next_rip = 0;
3878
	if (is_guest_mode(vcpu)) {
3879
		nested_sync_control_from_vmcb02(svm);
3880 3881
		svm->nested.nested_run_pending = 0;
	}
3882

3883
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3884
	vmcb_mark_all_clean(svm->vmcb);
3885

G
Gleb Natapov 已提交
3886 3887
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3888
		vcpu->arch.apf.host_apf_flags =
3889
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3890

A
Avi Kivity 已提交
3891 3892 3893 3894
	if (npt_enabled) {
		vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
		vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
	}
3895 3896 3897 3898 3899 3900 3901

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
3902
		svm_handle_mce(vcpu);
3903

3904
	svm_complete_interrupts(vcpu);
3905 3906 3907 3908 3909

	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	return svm_exit_handlers_fastpath(vcpu);
A
Avi Kivity 已提交
3910 3911
}

3912
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3913
			     int root_level)
A
Avi Kivity 已提交
3914
{
3915
	struct vcpu_svm *svm = to_svm(vcpu);
3916
	unsigned long cr3;
3917

3918
	if (npt_enabled) {
3919
		svm->vmcb->control.nested_cr3 = __sme_set(root_hpa);
3920
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
3921

3922
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3923 3924 3925
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
3926
	} else if (vcpu->arch.mmu->shadow_root_level >= PT64_ROOT_4LEVEL) {
3927
		cr3 = __sme_set(root_hpa) | kvm_get_active_pcid(vcpu);
3928 3929 3930 3931
	} else {
		/* PCID in the guest should be impossible with a 32-bit MMU. */
		WARN_ON_ONCE(kvm_get_active_pcid(vcpu));
		cr3 = root_hpa;
3932
	}
3933

3934
	svm->vmcb->save.cr3 = cr3;
3935
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
3936 3937
}

A
Avi Kivity 已提交
3938 3939
static int is_disabled(void)
{
3940 3941 3942 3943 3944 3945
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
3946 3947 3948
	return 0;
}

I
Ingo Molnar 已提交
3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3960
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
3961
{
3962
	return 0;
Y
Yang, Sheng 已提交
3963 3964
}

3965 3966 3967 3968 3969
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

3970 3971 3972 3973 3974
/*
 * The kvm parameter can be NULL (module initialization, or invocation before
 * VM creation). Be sure to check the kvm parameter before using it.
 */
static bool svm_has_emulated_msr(struct kvm *kvm, u32 index)
3975
{
3976 3977
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
3978
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3979
		return false;
3980 3981 3982 3983 3984
	case MSR_IA32_SMBASE:
		/* SEV-ES guests do not support SMM, so report false */
		if (kvm && sev_es_guest(kvm))
			return false;
		break;
3985 3986 3987 3988
	default:
		break;
	}

3989 3990 3991
	return true;
}

3992 3993 3994 3995 3996
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

3997
static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
3998
{
3999
	struct vcpu_svm *svm = to_svm(vcpu);
4000
	struct kvm_cpuid_entry2 *best;
4001

4002
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4003
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
4004 4005
				    boot_cpu_has(X86_FEATURE_XSAVES);

4006
	/* Update nrips enabled cache */
4007
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
4008
			     guest_cpuid_has(vcpu, X86_FEATURE_NRIPS);
4009

4010 4011 4012
	/* Check again if INVPCID interception if required */
	svm_check_invpcid(svm);

4013 4014 4015 4016
	/* For sev guests, the memory encryption bit is not reserved in CR3.  */
	if (sev_guest(vcpu->kvm)) {
		best = kvm_find_cpuid_entry(vcpu, 0x8000001F, 0);
		if (best)
4017
			vcpu->arch.reserved_gpa_bits &= ~(1UL << (best->ebx & 0x3f));
4018 4019
	}

4020 4021 4022 4023 4024 4025 4026 4027
	if (kvm_vcpu_apicv_active(vcpu)) {
		/*
		 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
		 * is exposed to the guest, disable AVIC.
		 */
		if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_X2APIC);
4028

4029 4030 4031 4032 4033 4034 4035 4036
		/*
		 * Currently, AVIC does not work with nested virtualization.
		 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
		 */
		if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_NESTED);
	}
4037

4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063
	if (guest_cpuid_is_intel(vcpu)) {
		/*
		 * We must intercept SYSENTER_EIP and SYSENTER_ESP
		 * accesses because the processor only stores 32 bits.
		 * For the same reason we cannot use virtual VMLOAD/VMSAVE.
		 */
		svm_set_intercept(svm, INTERCEPT_VMLOAD);
		svm_set_intercept(svm, INTERCEPT_VMSAVE);
		svm->vmcb->control.virt_ext &= ~VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;

		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 0, 0);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 0, 0);
	} else {
		/*
		 * If hardware supports Virtual VMLOAD VMSAVE then enable it
		 * in VMCB and clear intercepts to avoid #VMEXIT.
		 */
		if (vls) {
			svm_clr_intercept(svm, INTERCEPT_VMLOAD);
			svm_clr_intercept(svm, INTERCEPT_VMSAVE);
			svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
		}
		/* No need to intercept these MSRs */
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
	}
4064 4065
}

4066 4067 4068 4069 4070
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

4071
#define PRE_EX(exit)  { .exit_code = (exit), \
4072
			.stage = X86_ICPT_PRE_EXCEPT, }
4073
#define POST_EX(exit) { .exit_code = (exit), \
4074
			.stage = X86_ICPT_POST_EXCEPT, }
4075
#define POST_MEM(exit) { .exit_code = (exit), \
4076
			.stage = X86_ICPT_POST_MEMACCESS, }
4077

4078
static const struct __x86_intercept {
4079 4080 4081 4082 4083 4084 4085 4086
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
4087 4088
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
4089 4090 4091 4092 4093 4094 4095 4096
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
4097 4098 4099 4100 4101 4102 4103 4104
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
4105 4106 4107
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
4108 4109 4110 4111 4112 4113 4114 4115 4116
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
4117 4118 4119 4120 4121 4122 4123
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
4124 4125 4126 4127
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
4128
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
4129 4130
};

4131
#undef PRE_EX
4132
#undef POST_EX
4133
#undef POST_MEM
4134

4135 4136
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
4137 4138
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
4139
{
4140 4141 4142 4143 4144 4145 4146 4147 4148 4149
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

4150
	if (stage != icpt_info.stage)
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

4164 4165
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
4166 4167
			break;

4168 4169
		if (!(vmcb_is_intercept(&svm->nested.ctl,
					INTERCEPT_SELECTIVE_CR0)))
4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
4188 4189 4190 4191
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
4192 4193 4194 4195 4196 4197
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
4198 4199 4200 4201 4202 4203 4204
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
4205
		break;
4206 4207 4208 4209 4210 4211
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
4212 4213
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
4214
			bytes = info->dst_bytes;
4215
		} else {
4216
			exit_info = (info->dst_val & 0xffff) << 16;
4217
			bytes = info->src_bytes;
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
4238 4239 4240 4241
	default:
		break;
	}

4242 4243 4244
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
4245 4246 4247 4248 4249 4250 4251 4252
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
4253 4254
}

4255
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
4256 4257 4258
{
}

4259 4260
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
4261
	if (!kvm_pause_in_guest(vcpu->kvm))
4262
		shrink_ple_window(vcpu);
4263 4264
}

4265 4266 4267 4268 4269 4270
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

4271
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
4272
{
4273 4274 4275 4276
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
4277 4278 4279 4280 4281
		return true;

	return is_smm(vcpu);
}

4282
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4283 4284 4285
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
4286
		return -EBUSY;
4287

4288 4289
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
4290
		return -EBUSY;
4291

4292
	return !svm_smi_blocked(vcpu);
4293 4294
}

4295 4296
static int svm_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
4297 4298 4299 4300 4301 4302 4303
	struct vcpu_svm *svm = to_svm(vcpu);
	int ret;

	if (is_guest_mode(vcpu)) {
		/* FED8h - SVM Guest */
		put_smstate(u64, smstate, 0x7ed8, 1);
		/* FEE0h - SVM Guest VMCB Physical Address */
4304
		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
4305 4306 4307 4308 4309 4310 4311 4312 4313

		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

		ret = nested_svm_vmexit(svm);
		if (ret)
			return ret;
	}
4314 4315 4316
	return 0;
}

4317
static int svm_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
4318
{
4319
	struct vcpu_svm *svm = to_svm(vcpu);
4320
	struct kvm_host_map map;
4321
	int ret = 0;
4322

4323 4324 4325
	if (guest_cpuid_has(vcpu, X86_FEATURE_LM)) {
		u64 saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
		u64 guest = GET_SMSTATE(u64, smstate, 0x7ed8);
4326
		u64 vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
4327

4328 4329 4330 4331 4332 4333 4334
		if (guest) {
			if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
				return 1;

			if (!(saved_efer & EFER_SVME))
				return 1;

4335
			if (kvm_vcpu_map(vcpu,
4336
					 gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
4337 4338
				return 1;

4339
			if (svm_allocate_nested(svm))
4340 4341
				return 1;

4342 4343
			ret = enter_svm_guest_mode(vcpu, vmcb12_gpa, map.hva);
			kvm_vcpu_unmap(vcpu, &map, true);
4344
		}
4345
	}
4346 4347

	return ret;
4348 4349
}

4350
static void svm_enable_smi_window(struct kvm_vcpu *vcpu)
4351 4352 4353 4354 4355
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
4356
			svm_set_intercept(svm, INTERCEPT_STGI);
4357
		/* STGI will cause a vm exit */
4358 4359
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
4360 4361 4362
	}
}

4363
static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
4364
{
4365 4366
	bool smep, smap, is_user;
	unsigned long cr4;
4367

4368 4369 4370 4371 4372 4373
	/*
	 * When the guest is an SEV-ES guest, emulation is not possible.
	 */
	if (sev_es_guest(vcpu->kvm))
		return false;

4374
	/*
4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
I
Ingo Molnar 已提交
4386
	 * privileges. The microcode reads CS:RIP and if it hits a SMAP
4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
4404 4405 4406 4407 4408 4409 4410 4411 4412 4413
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427
	if (likely(!insn || insn_len))
		return true;

	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

	cr4 = kvm_read_cr4(vcpu);
	smep = cr4 & X86_CR4_SMEP;
	smap = cr4 & X86_CR4_SMAP;
	is_user = svm_get_cpl(vcpu) == 3;
4428
	if (smap && (!smep || is_user)) {
4429 4430 4431
		if (!sev_guest(vcpu->kvm))
			return true;

4432
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
4433 4434 4435 4436 4437 4438
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

4439 4440 4441 4442 4443 4444 4445
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
4446 4447 4448
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
4449 4450
	 */
	return !gif_set(svm) ||
4451
		   (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
4452 4453
}

4454 4455 4456 4457 4458 4459 4460 4461
static void svm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
{
	if (!sev_es_guest(vcpu->kvm))
		return kvm_vcpu_deliver_sipi_vector(vcpu, vector);

	sev_vcpu_deliver_sipi_vector(vcpu, vector);
}

4462 4463 4464 4465 4466 4467 4468 4469
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
4470 4471 4472
	if (!pause_filter_count || !pause_filter_thresh)
		kvm->arch.pause_in_guest = true;

4473 4474 4475 4476 4477 4478 4479 4480 4481 4482
	if (avic) {
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	kvm_apicv_init(kvm, avic);
	return 0;
}

4483
static struct kvm_x86_ops svm_x86_ops __initdata = {
4484
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
4485 4486
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4487
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4488
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
4489 4490 4491

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4492
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
4493

4494
	.vm_size = sizeof(struct kvm_svm),
4495
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
4496
	.vm_destroy = svm_vm_destroy,
4497

4498
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
4499 4500
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
4501 4502
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
4503

4504
	.update_exception_bitmap = svm_update_exception_bitmap,
4505
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
4506 4507 4508 4509 4510
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4511
	.get_cpl = svm_get_cpl,
4512
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4513
	.set_cr0 = svm_set_cr0,
4514
	.is_valid_cr4 = svm_is_valid_cr4,
A
Avi Kivity 已提交
4515 4516 4517 4518 4519 4520
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4521
	.set_dr7 = svm_set_dr7,
4522
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4523
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4524 4525
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
4526

4527
	.tlb_flush_all = svm_flush_tlb,
4528
	.tlb_flush_current = svm_flush_tlb,
4529
	.tlb_flush_gva = svm_flush_tlb_gva,
4530
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4531 4532

	.run = svm_vcpu_run,
4533
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4534
	.skip_emulated_instruction = skip_emulated_instruction,
4535
	.update_emulated_instruction = NULL,
4536 4537
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4538
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4539
	.set_irq = svm_set_irq,
4540
	.set_nmi = svm_inject_nmi,
4541
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4542
	.cancel_injection = svm_cancel_injection,
4543
	.interrupt_allowed = svm_interrupt_allowed,
4544
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4545 4546
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4547 4548 4549
	.enable_nmi_window = svm_enable_nmi_window,
	.enable_irq_window = svm_enable_irq_window,
	.update_cr8_intercept = svm_update_cr8_intercept,
4550
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4551
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4552
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4553
	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4554
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4555 4556
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4557
	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4558
	.apicv_post_state_restore = avic_post_state_restore,
4559 4560

	.set_tss_addr = svm_set_tss_addr,
4561
	.set_identity_map_addr = svm_set_identity_map_addr,
4562
	.get_mt_mask = svm_get_mt_mask,
4563

4564 4565
	.get_exit_info = svm_get_exit_info,

4566
	.vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
4567

4568
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4569

4570
	.write_l1_tsc_offset = svm_write_l1_tsc_offset,
4571

4572
	.load_mmu_pgd = svm_load_mmu_pgd,
4573 4574

	.check_intercept = svm_check_intercept,
4575
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4576

4577 4578
	.request_immediate_exit = __kvm_request_immediate_exit,

4579
	.sched_in = svm_sched_in,
4580 4581

	.pmu_ops = &amd_pmu_ops,
4582 4583
	.nested_ops = &svm_nested_ops,

4584
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4585
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4586
	.update_pi_irte = svm_update_pi_irte,
4587
	.setup_mce = svm_setup_mce,
4588

4589
	.smi_allowed = svm_smi_allowed,
4590 4591
	.pre_enter_smm = svm_pre_enter_smm,
	.pre_leave_smm = svm_pre_leave_smm,
4592
	.enable_smi_window = svm_enable_smi_window,
B
Brijesh Singh 已提交
4593 4594

	.mem_enc_op = svm_mem_enc_op,
4595 4596
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4597

4598 4599
	.vm_copy_enc_context_from = svm_vm_copy_asid_from,

4600
	.can_emulate_instruction = svm_can_emulate_instruction,
4601 4602

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
4603 4604

	.msr_filter_changed = svm_msr_filter_changed,
4605
	.complete_emulated_msr = svm_complete_emulated_msr,
4606 4607

	.vcpu_deliver_sipi_vector = svm_vcpu_deliver_sipi_vector,
A
Avi Kivity 已提交
4608 4609
};

4610 4611 4612 4613 4614 4615 4616
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4617 4618 4619 4620
};

static int __init svm_init(void)
{
T
Tom Lendacky 已提交
4621 4622
	__unused_size_checks();

4623
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4624
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4625 4626 4627 4628
}

static void __exit svm_exit(void)
{
4629
	kvm_exit();
A
Avi Kivity 已提交
4630 4631 4632 4633
}

module_init(svm_init)
module_exit(svm_exit)