svm.c 111.9 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/frame.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
A
Avi Kivity 已提交
28

29
#include <asm/apic.h>
30
#include <asm/perf_event.h>
31
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
32
#include <asm/desc.h>
33
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
34
#include <asm/kvm_para.h>
35
#include <asm/irq_remapping.h>
36
#include <asm/mce.h>
37
#include <asm/spec-ctrl.h>
38
#include <asm/cpu_device_id.h>
A
Avi Kivity 已提交
39

40
#include <asm/virtext.h>
41
#include "trace.h"
42

43 44
#include "svm.h"

45 46
#define __ex(x) __kvm_handle_fault_on_reboot(x)

A
Avi Kivity 已提交
47 48 49
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

50
#ifdef MODULE
51
static const struct x86_cpu_id svm_cpu_id[] = {
52
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
53 54 55
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
56
#endif
57

A
Avi Kivity 已提交
58 59 60 61 62 63
#define IOPM_ALLOC_ORDER 2
#define MSRPM_ALLOC_ORDER 1

#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

64 65
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
66 67 68 69
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
70
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
71

72 73
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

74
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
75 76
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
77

78 79
static bool erratum_383_found __read_mostly;

80
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
81

82 83 84 85 86 87
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

88 89 90
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

91
static const struct svm_direct_access_msrs {
92 93 94
	u32 index;   /* Index of the MSR */
	bool always; /* True if intercept is always on */
} direct_access_msrs[] = {
B
Brian Gerst 已提交
95
	{ .index = MSR_STAR,				.always = true  },
96 97 98 99 100 101 102 103 104
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
105
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
106
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
107 108 109 110 111
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
112 113
};

114 115
/* enable NPT for AMD64 and X86 with PAE */
#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
116
bool npt_enabled = true;
117
#else
118
bool npt_enabled;
119
#endif
120

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

169 170
/* allow nested paging (virtualized MMU) for all guests */
static int npt = true;
171
module_param(npt, int, S_IRUGO);
172

173 174
/* allow nested virtualization in KVM/SVM */
static int nested = true;
175 176
module_param(nested, int, S_IRUGO);

177 178 179 180
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

181 182 183 184
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

185 186 187
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
188

B
Brijesh Singh 已提交
189 190 191 192
/* enable/disable SEV support */
static int sev = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
module_param(sev, int, 0444);

193 194 195
static bool __read_mostly dump_invalid_vmcb = 0;
module_param(dump_invalid_vmcb, bool, 0644);

B
Brijesh Singh 已提交
196 197
static u8 rsm_ins_bytes[] = "\x0f\xaa";

198
static void svm_complete_interrupts(struct vcpu_svm *svm);
199

200
static unsigned long iopm_base;
A
Avi Kivity 已提交
201 202 203 204

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
205 206
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
207 208 209 210
	u32 base3;
	u32 zero1;
} __attribute__((packed));

211
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
212

213
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
214

215
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
216 217 218
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

219
u32 svm_msrpm_offset(u32 msr)
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
240 241 242 243
#define MAX_INST_SIZE 15

static inline void clgi(void)
{
244
	asm volatile (__ex("clgi"));
A
Avi Kivity 已提交
245 246 247 248
}

static inline void stgi(void)
{
249
	asm volatile (__ex("stgi"));
A
Avi Kivity 已提交
250 251 252 253
}

static inline void invlpga(unsigned long addr, u32 asid)
{
254
	asm volatile (__ex("invlpga %1, %0") : : "c"(asid), "a"(addr));
A
Avi Kivity 已提交
255 256
}

257
static int get_max_npt_level(void)
258 259
{
#ifdef CONFIG_X86_64
260
	return PT64_ROOT_4LEVEL;
261 262 263 264 265
#else
	return PT32E_ROOT_LEVEL;
#endif
}

266
void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
267
{
268
	struct vcpu_svm *svm = to_svm(vcpu);
269
	vcpu->arch.efer = efer;
270 271 272 273 274 275 276 277

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
278

279 280 281 282 283 284
	if (!(efer & EFER_SVME)) {
		svm_leave_nested(svm);
		svm_set_gif(svm, true);
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
285
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
A
Avi Kivity 已提交
286 287 288 289 290 291 292 293
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

294
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
295 296 297 298 299
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
300 301
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
302 303 304 305 306 307 308 309 310 311 312 313 314
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

315
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
316
{
317 318
	struct vcpu_svm *svm = to_svm(vcpu);

319
	if (nrips && svm->vmcb->control.next_rip != 0) {
320
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
321
		svm->next_rip = svm->vmcb->control.next_rip;
322
	}
323

324 325 326 327 328 329
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
330
	svm_set_interrupt_shadow(vcpu, 0);
331

332
	return 1;
A
Avi Kivity 已提交
333 334
}

335
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
336 337
{
	struct vcpu_svm *svm = to_svm(vcpu);
338 339 340
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
341

342 343
	kvm_deliver_exception_payload(&svm->vcpu);

344
	if (nr == BP_VECTOR && !nrips) {
345 346 347 348 349 350 351 352 353
		unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
354
		(void)skip_emulated_instruction(&svm->vcpu);
355 356 357 358 359
		rip = kvm_rip_read(&svm->vcpu);
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
360 361 362 363 364 365 366
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

367 368 369 370 371 372
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

373
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
412 413
static int has_svm(void)
{
414
	const char *msg;
A
Avi Kivity 已提交
415

416
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
417
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
418 419 420 421 422 423
		return 0;
	}

	return 1;
}

424
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
425
{
426 427 428 429
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

430
	cpu_svm_disable();
431 432

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
433 434
}

435
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
436 437
{

438
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
439 440 441 442
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

443 444 445 446
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
447
	if (!has_svm()) {
448
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
449
		return -EINVAL;
A
Avi Kivity 已提交
450
	}
451 452
	sd = per_cpu(svm_data, me);
	if (!sd) {
453
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
454
		return -EINVAL;
A
Avi Kivity 已提交
455 456
	}

457 458 459
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
460
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
461

462
	gdt = get_current_gdt_rw();
463
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
464

465
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
466

467
	wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
468

469 470
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
471
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
472 473
	}

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

504 505
	svm_init_erratum_383();

506 507
	amd_pmu_enable_virt();

508
	return 0;
A
Avi Kivity 已提交
509 510
}

511 512
static void svm_cpu_uninit(int cpu)
{
513
	struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
514

515
	if (!sd)
516 517 518
		return;

	per_cpu(svm_data, raw_smp_processor_id()) = NULL;
519
	kfree(sd->sev_vmcbs);
520 521
	__free_page(sd->save_area);
	kfree(sd);
522 523
}

A
Avi Kivity 已提交
524 525
static int svm_cpu_init(int cpu)
{
526
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
527

528 529
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
A
Avi Kivity 已提交
530
		return -ENOMEM;
531
	sd->cpu = cpu;
532
	sd->save_area = alloc_page(GFP_KERNEL);
533
	if (!sd->save_area)
534
		goto free_cpu_data;
A
Avi Kivity 已提交
535

536
	if (svm_sev_enabled()) {
537 538 539
		sd->sev_vmcbs = kmalloc_array(max_sev_asid + 1,
					      sizeof(void *),
					      GFP_KERNEL);
540
		if (!sd->sev_vmcbs)
541
			goto free_save_area;
542 543
	}

544
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
545 546 547

	return 0;

548 549 550
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
551
	kfree(sd);
552
	return -ENOMEM;
A
Avi Kivity 已提交
553 554 555

}

556 557 558 559 560 561 562 563 564 565 566
static bool valid_msr_intercept(u32 index)
{
	int i;

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
		if (direct_access_msrs[i].index == index)
			return true;

	return false;
}

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, unsigned msr)
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

586 587
static void set_msr_interception(u32 *msrpm, unsigned msr,
				 int read, int write)
A
Avi Kivity 已提交
588
{
589 590 591
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
592

593 594 595 596 597 598
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

599 600 601 602 603 604 605 606 607 608 609
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
A
Avi Kivity 已提交
610 611
}

612
static u32 *svm_vcpu_init_msrpm(void)
A
Avi Kivity 已提交
613 614
{
	int i;
615 616 617 618 619
	u32 *msrpm;
	struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, MSRPM_ALLOC_ORDER);

	if (!pages)
		return NULL;
A
Avi Kivity 已提交
620

621
	msrpm = page_address(pages);
622 623
	memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));

624 625 626 627 628
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;
		set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
	}
629 630 631 632 633 634
	return msrpm;
}

static void svm_vcpu_free_msrpm(u32 *msrpm)
{
	__free_pages(virt_to_page(msrpm), MSRPM_ALLOC_ORDER);
635 636
}

637 638 639 640 641 642 643 644
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
645
			return;
646 647 648 649 650 651 652 653 654

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
655
	}
656 657 658 659 660

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
661
	BUG();
A
Avi Kivity 已提交
662 663
}

664
static void init_msrpm_offsets(void)
665
{
666
	int i;
667

668 669 670 671 672 673 674 675 676 677
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
678 679
}

680 681 682 683
static void svm_enable_lbrv(struct vcpu_svm *svm)
{
	u32 *msrpm = svm->msrpm;

684
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
685 686 687 688 689 690 691 692 693 694
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
}

static void svm_disable_lbrv(struct vcpu_svm *svm)
{
	u32 *msrpm = svm->msrpm;

695
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
696 697 698 699 700 701
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
}

702
void disable_nmi_singlestep(struct vcpu_svm *svm)
703 704
{
	svm->nmi_singlestep = false;
705

706 707 708 709 710 711 712
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
713 714
}

715 716 717 718 719 720 721 722 723 724 725
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
726
	if (control->pause_filter_count != old) {
727
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
728 729 730
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
731 732 733 734 735 736 737 738 739 740 741 742 743
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
744
	if (control->pause_filter_count != old) {
745
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
746 747 748
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
749 750
}

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
	rdmsrl(MSR_K8_SYSCFG, msr);
	if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

P
Paolo Bonzini 已提交
789
	kvm_mmu_set_mmio_spte_mask(mask, PT_WRITABLE_MASK | PT_USER_MASK);
790 791
}

792 793 794 795
static void svm_hardware_teardown(void)
{
	int cpu;

796 797
	if (svm_sev_enabled())
		sev_hardware_teardown();
798 799 800 801 802 803 804 805

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
	iopm_base = 0;
}

806 807 808 809
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

810 811
	supported_xss = 0;

812 813
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
814 815
		kvm_cpu_cap_set(X86_FEATURE_SVM);

816
		if (nrips)
817 818 819 820 821 822
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
	}

823 824 825 826
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
827 828 829

	/* Enable INVPCID feature */
	kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
830 831
}

A
Avi Kivity 已提交
832 833 834 835
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
836
	void *iopm_va;
A
Avi Kivity 已提交
837 838 839 840 841 842
	int r;

	iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);

	if (!iopm_pages)
		return -ENOMEM;
843 844 845

	iopm_va = page_address(iopm_pages);
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
A
Avi Kivity 已提交
846 847
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

848 849
	init_msrpm_offsets();

850 851
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

852 853 854
	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

A
Alexander Graf 已提交
855 856 857
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

858 859
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		kvm_has_tsc_control = true;
860 861
		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 32;
862 863
	}

864 865 866 867 868 869 870 871
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

872 873
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
874
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
875 876
	}

B
Brijesh Singh 已提交
877 878 879 880 881 882 883 884 885 886 887
	if (sev) {
		if (boot_cpu_has(X86_FEATURE_SEV) &&
		    IS_ENABLED(CONFIG_KVM_AMD_SEV)) {
			r = sev_hardware_setup();
			if (r)
				sev = false;
		} else {
			sev = false;
		}
	}

888 889
	svm_adjust_mmio_mask();

Z
Zachary Amsden 已提交
890
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
891 892
		r = svm_cpu_init(cpu);
		if (r)
893
			goto err;
A
Avi Kivity 已提交
894
	}
895

896
	if (!boot_cpu_has(X86_FEATURE_NPT))
897 898
		npt_enabled = false;

899
	if (npt_enabled && !npt)
900 901
		npt_enabled = false;

902
	kvm_configure_mmu(npt_enabled, get_max_npt_level(), PG_LEVEL_1G);
903
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
904

905 906 907 908 909
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

910 911 912
	if (avic) {
		if (!npt_enabled ||
		    !boot_cpu_has(X86_FEATURE_AVIC) ||
913
		    !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
914
			avic = false;
915
		} else {
916
			pr_info("AVIC enabled\n");
917 918 919

			amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
		}
920
	}
921

922 923
	if (vls) {
		if (!npt_enabled ||
924
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
925 926 927 928 929 930 931
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

932 933 934 935 936 937 938
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

939
	svm_set_cpu_caps();
940

941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
	/*
	 * It seems that on AMD processors PTE's accessed bit is
	 * being set by the CPU hardware before the NPF vmexit.
	 * This is not expected behaviour and our tests fail because
	 * of it.
	 * A workaround here is to disable support for
	 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
	 * In this case userspace can know if there is support using
	 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
	 * it
	 * If future AMD CPU models change the behaviour described above,
	 * this variable can be changed accordingly
	 */
	allow_smaller_maxphyaddr = !npt_enabled;

A
Avi Kivity 已提交
956 957
	return 0;

958
err:
959
	svm_hardware_teardown();
A
Avi Kivity 已提交
960 961 962 963 964 965 966
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
967
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
968 969 970 971 972 973 974 975 976 977 978 979
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

980
static u64 svm_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
981 982 983 984
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 g_tsc_offset = 0;

985
	if (is_guest_mode(vcpu)) {
986
		/* Write L1's TSC offset.  */
987 988 989
		g_tsc_offset = svm->vmcb->control.tsc_offset -
			       svm->nested.hsave->control.tsc_offset;
		svm->nested.hsave->control.tsc_offset = offset;
990 991 992 993 994
	}

	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   svm->vmcb->control.tsc_offset - g_tsc_offset,
				   offset);
995 996

	svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
997

998
	vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
999
	return svm->vmcb->control.tsc_offset;
1000 1001
}

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
static void svm_check_invpcid(struct vcpu_svm *svm)
{
	/*
	 * Intercept INVPCID instruction only if shadow page table is
	 * enabled. Interception is not required with nested page table
	 * enabled.
	 */
	if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
		if (!npt_enabled)
			svm_set_intercept(svm, INTERCEPT_INVPCID);
		else
			svm_clr_intercept(svm, INTERCEPT_INVPCID);
	}
}

P
Paolo Bonzini 已提交
1017
static void init_vmcb(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1018
{
1019 1020
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
1021

1022
	svm->vcpu.arch.hflags = 0;
1023

1024 1025 1026 1027 1028 1029
	svm_set_intercept(svm, INTERCEPT_CR0_READ);
	svm_set_intercept(svm, INTERCEPT_CR3_READ);
	svm_set_intercept(svm, INTERCEPT_CR4_READ);
	svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
1030
	if (!kvm_vcpu_apicv_active(&svm->vcpu))
1031
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
1032

1033
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
1034

1035 1036 1037
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1038
	set_exception_intercept(svm, AC_VECTOR);
1039
	set_exception_intercept(svm, DB_VECTOR);
1040 1041 1042 1043 1044 1045 1046 1047
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1048

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	svm_set_intercept(svm, INTERCEPT_INTR);
	svm_set_intercept(svm, INTERCEPT_NMI);
	svm_set_intercept(svm, INTERCEPT_SMI);
	svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
	svm_set_intercept(svm, INTERCEPT_RDPMC);
	svm_set_intercept(svm, INTERCEPT_CPUID);
	svm_set_intercept(svm, INTERCEPT_INVD);
	svm_set_intercept(svm, INTERCEPT_INVLPG);
	svm_set_intercept(svm, INTERCEPT_INVLPGA);
	svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
	svm_set_intercept(svm, INTERCEPT_MSR_PROT);
	svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
	svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
	svm_set_intercept(svm, INTERCEPT_VMRUN);
	svm_set_intercept(svm, INTERCEPT_VMMCALL);
	svm_set_intercept(svm, INTERCEPT_VMLOAD);
	svm_set_intercept(svm, INTERCEPT_VMSAVE);
	svm_set_intercept(svm, INTERCEPT_STGI);
	svm_set_intercept(svm, INTERCEPT_CLGI);
	svm_set_intercept(svm, INTERCEPT_SKINIT);
	svm_set_intercept(svm, INTERCEPT_WBINVD);
	svm_set_intercept(svm, INTERCEPT_XSETBV);
	svm_set_intercept(svm, INTERCEPT_RDPRU);
	svm_set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1073

1074
	if (!kvm_mwait_in_guest(svm->vcpu.kvm)) {
1075 1076
		svm_set_intercept(svm, INTERCEPT_MONITOR);
		svm_set_intercept(svm, INTERCEPT_MWAIT);
1077 1078
	}

1079
	if (!kvm_hlt_in_guest(svm->vcpu.kvm))
1080
		svm_set_intercept(svm, INTERCEPT_HLT);
1081

1082 1083
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1084 1085 1086 1087 1088 1089 1090 1091 1092
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1093
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

	save->gdtr.limit = 0xffff;
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

P
Paolo Bonzini 已提交
1105
	svm_set_efer(&svm->vcpu, 0);
M
Mike Day 已提交
1106
	save->dr6 = 0xffff0ff0;
1107
	kvm_set_rflags(&svm->vcpu, 2);
A
Avi Kivity 已提交
1108
	save->rip = 0x0000fff0;
1109
	svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
A
Avi Kivity 已提交
1110

J
Joerg Roedel 已提交
1111
	/*
1112
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1113
	 * It also updates the guest-visible cr0 value.
A
Avi Kivity 已提交
1114
	 */
1115
	svm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
1116
	kvm_mmu_reset_context(&svm->vcpu);
1117

1118
	save->cr4 = X86_CR4_PAE;
A
Avi Kivity 已提交
1119
	/* rdx = ?? */
1120 1121 1122

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1123
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1124
		svm_clr_intercept(svm, INTERCEPT_INVLPG);
1125
		clr_exception_intercept(svm, PF_VECTOR);
1126 1127
		svm_clr_intercept(svm, INTERCEPT_CR3_READ);
		svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
1128
		save->g_pat = svm->vcpu.arch.pat;
1129 1130 1131
		save->cr3 = 0;
		save->cr4 = 0;
	}
1132
	svm->asid_generation = 0;
1133

1134
	svm->nested.vmcb12_gpa = 0;
1135 1136
	svm->vcpu.arch.hflags = 0;

1137
	if (!kvm_pause_in_guest(svm->vcpu.kvm)) {
1138 1139 1140
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1141
		svm_set_intercept(svm, INTERCEPT_PAUSE);
1142
	} else {
1143
		svm_clr_intercept(svm, INTERCEPT_PAUSE);
1144 1145
	}

1146 1147
	svm_check_invpcid(svm);

1148
	if (kvm_vcpu_apicv_active(&svm->vcpu))
1149 1150
		avic_init_vmcb(svm);

1151 1152 1153 1154 1155
	/*
	 * If hardware supports Virtual VMLOAD VMSAVE then enable it
	 * in VMCB and clear intercepts to avoid #VMEXIT.
	 */
	if (vls) {
1156 1157
		svm_clr_intercept(svm, INTERCEPT_VMLOAD);
		svm_clr_intercept(svm, INTERCEPT_VMSAVE);
1158 1159 1160
		svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
	}

1161
	if (vgif) {
1162 1163
		svm_clr_intercept(svm, INTERCEPT_STGI);
		svm_clr_intercept(svm, INTERCEPT_CLGI);
1164 1165 1166
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1167
	if (sev_guest(svm->vcpu.kvm)) {
B
Brijesh Singh 已提交
1168
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1169 1170
		clr_exception_intercept(svm, UD_VECTOR);
	}
B
Brijesh Singh 已提交
1171

1172
	vmcb_mark_all_dirty(svm->vmcb);
1173

1174
	enable_gif(svm);
1175 1176 1177

}

1178
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1179 1180
{
	struct vcpu_svm *svm = to_svm(vcpu);
1181 1182
	u32 dummy;
	u32 eax = 1;
1183

1184
	svm->spec_ctrl = 0;
1185
	svm->virt_spec_ctrl = 0;
1186

1187 1188 1189 1190 1191 1192
	if (!init_event) {
		svm->vcpu.arch.apic_base = APIC_DEFAULT_PHYS_BASE |
					   MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(&svm->vcpu))
			svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
	}
P
Paolo Bonzini 已提交
1193
	init_vmcb(svm);
A
Avi Kivity 已提交
1194

1195
	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1196
	kvm_rdx_write(vcpu, eax);
1197 1198 1199

	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1200 1201
}

1202
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1203
{
1204
	struct vcpu_svm *svm;
1205
	struct page *vmcb_page;
A
Alexander Graf 已提交
1206
	struct page *hsave_page;
R
Rusty Russell 已提交
1207
	int err;
A
Avi Kivity 已提交
1208

1209 1210
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1211

1212
	err = -ENOMEM;
1213
	vmcb_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
1214
	if (!vmcb_page)
1215
		goto out;
A
Avi Kivity 已提交
1216

1217
	hsave_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
A
Alexander Graf 已提交
1218
	if (!hsave_page)
1219
		goto error_free_vmcb_page;
1220

1221 1222
	err = avic_init_vcpu(svm);
	if (err)
1223
		goto error_free_hsave_page;
1224

1225 1226 1227
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1228 1229
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1230

1231
	svm->nested.hsave = page_address(hsave_page);
A
Alexander Graf 已提交
1232

1233 1234
	svm->msrpm = svm_vcpu_init_msrpm();
	if (!svm->msrpm)
1235
		goto error_free_hsave_page;
1236

1237 1238
	svm->nested.msrpm = svm_vcpu_init_msrpm();
	if (!svm->nested.msrpm)
1239
		goto error_free_msrpm;
A
Alexander Graf 已提交
1240

1241 1242
	svm->vmcb = page_address(vmcb_page);
	svm->vmcb_pa = __sme_set(page_to_pfn(vmcb_page) << PAGE_SHIFT);
1243
	svm->asid_generation = 0;
P
Paolo Bonzini 已提交
1244
	init_vmcb(svm);
A
Avi Kivity 已提交
1245

1246
	svm_init_osvw(vcpu);
1247
	vcpu->arch.microcode_version = 0x01000065;
1248

1249
	return 0;
1250

1251
error_free_msrpm:
1252
	svm_vcpu_free_msrpm(svm->msrpm);
1253
error_free_hsave_page:
1254
	__free_page(hsave_page);
1255
error_free_vmcb_page:
1256
	__free_page(vmcb_page);
1257
out:
1258
	return err;
A
Avi Kivity 已提交
1259 1260
}

1261 1262 1263 1264 1265 1266 1267 1268
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1269 1270
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1271 1272
	struct vcpu_svm *svm = to_svm(vcpu);

1273 1274 1275 1276 1277 1278 1279
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1280
	__free_page(pfn_to_page(__sme_clr(svm->vmcb_pa) >> PAGE_SHIFT));
1281
	__free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
1282 1283
	__free_page(virt_to_page(svm->nested.hsave));
	__free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
A
Avi Kivity 已提交
1284 1285
}

1286
static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
A
Avi Kivity 已提交
1287
{
1288
	struct vcpu_svm *svm = to_svm(vcpu);
A
Ashok Raj 已提交
1289
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
1290
	int i;
1291 1292

	if (unlikely(cpu != vcpu->cpu)) {
1293
		svm->asid_generation = 0;
1294
		vmcb_mark_all_dirty(svm->vmcb);
1295
	}
1296

1297 1298 1299
#ifdef CONFIG_X86_64
	rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
#endif
1300 1301 1302 1303
	savesegment(fs, svm->host.fs);
	savesegment(gs, svm->host.gs);
	svm->host.ldt = kvm_read_ldt();

1304
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
1305
		rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
1306

1307 1308 1309 1310 1311 1312
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1313
	}
P
Paolo Bonzini 已提交
1314 1315 1316
	/* This assumes that the kernel never uses MSR_TSC_AUX */
	if (static_cpu_has(X86_FEATURE_RDTSCP))
		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
1317

A
Ashok Raj 已提交
1318 1319 1320 1321
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1322
	avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1323 1324 1325 1326
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1327
	struct vcpu_svm *svm = to_svm(vcpu);
1328 1329
	int i;

1330 1331
	avic_vcpu_put(vcpu);

1332
	++vcpu->stat.host_state_reload;
1333 1334 1335
	kvm_load_ldt(svm->host.ldt);
#ifdef CONFIG_X86_64
	loadsegment(fs, svm->host.fs);
1336
	wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gsbase);
1337
	load_gs_index(svm->host.gs);
1338
#else
1339
#ifdef CONFIG_X86_32_LAZY_GS
1340
	loadsegment(gs, svm->host.gs);
1341
#endif
1342
#endif
1343
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
1344
		wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
A
Avi Kivity 已提交
1345 1346 1347 1348
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1360 1361 1362 1363
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1364 1365 1366
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1367
       /*
A
Andrea Gelmini 已提交
1368
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1369 1370 1371
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1372
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1373 1374
}

A
Avi Kivity 已提交
1375 1376 1377 1378 1379
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1380
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1381 1382
		break;
	default:
1383
		WARN_ON_ONCE(1);
A
Avi Kivity 已提交
1384 1385 1386
	}
}

1387
static void svm_set_vintr(struct vcpu_svm *svm)
1388 1389 1390 1391 1392
{
	struct vmcb_control_area *control;

	/* The following fields are ignored when AVIC is enabled */
	WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
1393
	svm_set_intercept(svm, INTERCEPT_VINTR);
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1404
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1405 1406
}

1407 1408
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1409
	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1410
	svm_clr_intercept(svm, INTERCEPT_VINTR);
1411

1412 1413 1414
	/* Drop int_ctl fields related to VINTR injection.  */
	svm->vmcb->control.int_ctl &= mask;
	if (is_guest_mode(&svm->vcpu)) {
1415 1416
		svm->nested.hsave->control.int_ctl &= mask;

1417 1418 1419 1420 1421
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
	}

1422
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1423 1424
}

A
Avi Kivity 已提交
1425 1426
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1427
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
A
Avi Kivity 已提交
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
	case VCPU_SREG_FS: return &save->fs;
	case VCPU_SREG_GS: return &save->gs;
	case VCPU_SREG_SS: return &save->ss;
	case VCPU_SREG_TR: return &save->tr;
	case VCPU_SREG_LDTR: return &save->ldtr;
	}
	BUG();
A
Al Viro 已提交
1440
	return NULL;
A
Avi Kivity 已提交
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1475

J
Joerg Roedel 已提交
1476 1477
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1478 1479
	 * for cross vendor migration purposes by "not present"
	 */
1480
	var->unusable = !var->present;
1481

1482 1483 1484 1485 1486 1487
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1488
		var->type |= 0x2;
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1504
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1505 1506
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1507 1508 1509 1510 1511 1512
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1513
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1514
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1515
		break;
1516
	}
A
Avi Kivity 已提交
1517 1518
}

1519 1520 1521 1522 1523 1524 1525
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1526
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1527
{
1528 1529
	struct vcpu_svm *svm = to_svm(vcpu);

1530 1531
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1532 1533
}

1534
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1535
{
1536 1537
	struct vcpu_svm *svm = to_svm(vcpu);

1538 1539
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1540
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1541 1542
}

1543
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1544
{
1545 1546
	struct vcpu_svm *svm = to_svm(vcpu);

1547 1548
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1549 1550
}

1551
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1552
{
1553 1554
	struct vcpu_svm *svm = to_svm(vcpu);

1555 1556
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1557
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1558 1559
}

A
Avi Kivity 已提交
1560 1561 1562 1563 1564
static void update_cr0_intercept(struct vcpu_svm *svm)
{
	ulong gcr0 = svm->vcpu.arch.cr0;
	u64 *hcr0 = &svm->vmcb->save.cr0;

1565 1566
	*hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
		| (gcr0 & SVM_CR0_SELECTIVE_MASK);
A
Avi Kivity 已提交
1567

1568
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
A
Avi Kivity 已提交
1569

1570
	if (gcr0 == *hcr0) {
1571 1572
		svm_clr_intercept(svm, INTERCEPT_CR0_READ);
		svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
A
Avi Kivity 已提交
1573
	} else {
1574 1575
		svm_set_intercept(svm, INTERCEPT_CR0_READ);
		svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
A
Avi Kivity 已提交
1576 1577 1578
	}
}

1579
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1580
{
1581 1582
	struct vcpu_svm *svm = to_svm(vcpu);

1583
#ifdef CONFIG_X86_64
1584
	if (vcpu->arch.efer & EFER_LME) {
1585
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1586
			vcpu->arch.efer |= EFER_LMA;
1587
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1588 1589
		}

M
Mike Day 已提交
1590
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1591
			vcpu->arch.efer &= ~EFER_LMA;
1592
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1593 1594 1595
		}
	}
#endif
1596
	vcpu->arch.cr0 = cr0;
1597 1598 1599

	if (!npt_enabled)
		cr0 |= X86_CR0_PG | X86_CR0_WP;
1600

1601 1602 1603 1604 1605 1606 1607
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
		cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
1608
	svm->vmcb->save.cr0 = cr0;
1609
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
A
Avi Kivity 已提交
1610
	update_cr0_intercept(svm);
A
Avi Kivity 已提交
1611 1612
}

1613
int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1614
{
1615
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1616 1617
	unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;

1618 1619 1620
	if (cr4 & X86_CR4_VMXE)
		return 1;

1621
	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1622
		svm_flush_tlb(vcpu);
1623

1624 1625 1626
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1627
	cr4 |= host_cr4_mce;
1628
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1629
	vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1630
	return 0;
A
Avi Kivity 已提交
1631 1632 1633 1634 1635
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1636
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1637 1638 1639 1640 1641
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1642 1643 1644 1645 1646 1647 1648 1649
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1650 1651 1652 1653 1654 1655 1656 1657

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1658 1659
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1660

1661
	vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1662 1663
}

1664
static void update_exception_bitmap(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1665
{
J
Jan Kiszka 已提交
1666 1667
	struct vcpu_svm *svm = to_svm(vcpu);

1668
	clr_exception_intercept(svm, BP_VECTOR);
1669

J
Jan Kiszka 已提交
1670 1671
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1672
			set_exception_intercept(svm, BP_VECTOR);
1673
	}
1674 1675
}

1676
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1677
{
1678 1679
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1680
		sd->next_asid = sd->min_asid;
1681
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
A
Avi Kivity 已提交
1682 1683
	}

1684 1685
	svm->asid_generation = sd->asid_generation;
	svm->vmcb->control.asid = sd->next_asid++;
1686

1687
	vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1688 1689
}

1690
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1691
{
1692
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1693

1694 1695
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
1696
		vmcb_mark_dirty(vmcb, VMCB_DR);
1697
	}
J
Jan Kiszka 已提交
1698 1699
}

1700 1701 1702 1703 1704 1705 1706 1707
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1708 1709 1710 1711
	/*
	 * We cannot reset svm->vmcb->save.dr6 to DR6_FIXED_1|DR6_RTM here,
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1712
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1713 1714 1715 1716 1717
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1718
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1719
{
1720 1721
	struct vcpu_svm *svm = to_svm(vcpu);

1722
	svm->vmcb->save.dr7 = value;
1723
	vmcb_mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1724 1725
}

A
Avi Kivity 已提交
1726
static int pf_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1727
{
1728
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1729
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1730

1731
	return kvm_handle_page_fault(&svm->vcpu, error_code, fault_address,
1732 1733
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1734 1735 1736 1737 1738
			svm->vmcb->control.insn_len);
}

static int npf_interception(struct vcpu_svm *svm)
{
1739
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1740 1741 1742 1743
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
	return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
1744 1745
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1746
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1747 1748
}

A
Avi Kivity 已提交
1749
static int db_interception(struct vcpu_svm *svm)
J
Jan Kiszka 已提交
1750
{
A
Avi Kivity 已提交
1751
	struct kvm_run *kvm_run = svm->vcpu.run;
1752
	struct kvm_vcpu *vcpu = &svm->vcpu;
A
Avi Kivity 已提交
1753

J
Jan Kiszka 已提交
1754
	if (!(svm->vcpu.guest_debug &
1755
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1756
		!svm->nmi_singlestep) {
1757 1758
		u32 payload = (svm->vmcb->save.dr6 ^ DR6_RTM) & ~DR6_FIXED_1;
		kvm_queue_exception_p(&svm->vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
1759 1760
		return 1;
	}
1761

J
Jan Kiszka 已提交
1762
	if (svm->nmi_singlestep) {
1763
		disable_nmi_singlestep(svm);
1764 1765
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
1766 1767 1768
	}

	if (svm->vcpu.guest_debug &
J
Joerg Roedel 已提交
1769
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1770
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1771 1772
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1773 1774 1775 1776 1777 1778 1779
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
1780 1781
}

A
Avi Kivity 已提交
1782
static int bp_interception(struct vcpu_svm *svm)
J
Jan Kiszka 已提交
1783
{
A
Avi Kivity 已提交
1784 1785
	struct kvm_run *kvm_run = svm->vcpu.run;

J
Jan Kiszka 已提交
1786 1787 1788 1789 1790 1791
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

A
Avi Kivity 已提交
1792
static int ud_interception(struct vcpu_svm *svm)
1793
{
W
Wanpeng Li 已提交
1794
	return handle_ud(&svm->vcpu);
1795 1796
}

1797 1798 1799 1800 1801 1802
static int ac_interception(struct vcpu_svm *svm)
{
	kvm_queue_exception_e(&svm->vcpu, AC_VECTOR, 0);
	return 1;
}

1803 1804 1805 1806 1807 1808 1809
static int gp_interception(struct vcpu_svm *svm)
{
	struct kvm_vcpu *vcpu = &svm->vcpu;
	u32 error_code = svm->vmcb->control.exit_info_1;

	WARN_ON_ONCE(!enable_vmware_backdoor);

1810 1811 1812 1813 1814 1815 1816 1817
	/*
	 * VMware backdoor emulation on #GP interception only handles IN{S},
	 * OUT{S}, and RDPMC, none of which generate a non-zero error code.
	 */
	if (error_code) {
		kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
		return 1;
	}
1818
	return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
1819 1820
}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
/*
 * Trigger machine check on the host. We assume all the MSRs are already set up
 * by the CPU and that we still run on the same CPU as the MCE occurred on.
 * We pass a fake environment to the machine check handler because we want
 * the guest to be always treated like user space, no matter what context
 * it used internally.
 */
static void kvm_machine_check(void)
{
#if defined(CONFIG_X86_MCE)
	struct pt_regs regs = {
		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
		.flags = X86_EFLAGS_IF,
	};

1875
	do_machine_check(&regs);
1876 1877 1878
#endif
}

1879
static void svm_handle_mce(struct vcpu_svm *svm)
1880
{
1881 1882 1883 1884 1885 1886 1887
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

1888
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
1889 1890 1891 1892

		return;
	}

1893 1894 1895 1896
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
1897
	kvm_machine_check();
1898 1899 1900 1901
}

static int mc_interception(struct vcpu_svm *svm)
{
1902 1903 1904
	return 1;
}

A
Avi Kivity 已提交
1905
static int shutdown_interception(struct vcpu_svm *svm)
1906
{
A
Avi Kivity 已提交
1907 1908
	struct kvm_run *kvm_run = svm->vcpu.run;

1909 1910 1911 1912
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
1913
	clear_page(svm->vmcb);
P
Paolo Bonzini 已提交
1914
	init_vmcb(svm);
1915 1916 1917 1918 1919

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

A
Avi Kivity 已提交
1920
static int io_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1921
{
1922
	struct kvm_vcpu *vcpu = &svm->vcpu;
M
Mike Day 已提交
1923
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
1924
	int size, in, string;
1925
	unsigned port;
A
Avi Kivity 已提交
1926

R
Rusty Russell 已提交
1927
	++svm->vcpu.stat.io_exits;
1928
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
1929
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1930
	if (string)
1931
		return kvm_emulate_instruction(vcpu, 0);
1932

1933 1934
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
1935 1936
	svm->next_rip = svm->vmcb->control.exit_info_2;

1937
	return kvm_fast_pio(&svm->vcpu, size, port, in);
A
Avi Kivity 已提交
1938 1939
}

A
Avi Kivity 已提交
1940
static int nmi_interception(struct vcpu_svm *svm)
1941 1942 1943 1944
{
	return 1;
}

A
Avi Kivity 已提交
1945
static int intr_interception(struct vcpu_svm *svm)
1946 1947 1948 1949 1950
{
	++svm->vcpu.stat.irq_exits;
	return 1;
}

A
Avi Kivity 已提交
1951
static int nop_on_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1952 1953 1954 1955
{
	return 1;
}

A
Avi Kivity 已提交
1956
static int halt_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1957
{
R
Rusty Russell 已提交
1958
	return kvm_emulate_halt(&svm->vcpu);
A
Avi Kivity 已提交
1959 1960
}

A
Avi Kivity 已提交
1961
static int vmmcall_interception(struct vcpu_svm *svm)
1962
{
1963
	return kvm_emulate_hypercall(&svm->vcpu);
1964 1965
}

A
Avi Kivity 已提交
1966
static int vmload_interception(struct vcpu_svm *svm)
1967
{
1968
	struct vmcb *nested_vmcb;
1969
	struct kvm_host_map map;
1970
	int ret;
1971

1972 1973 1974
	if (nested_svm_check_permissions(svm))
		return 1;

1975 1976 1977 1978
	ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
	if (ret) {
		if (ret == -EINVAL)
			kvm_inject_gp(&svm->vcpu, 0);
1979
		return 1;
1980 1981 1982
	}

	nested_vmcb = map.hva;
1983

1984
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
1985

1986
	nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
1987
	kvm_vcpu_unmap(&svm->vcpu, &map, true);
1988

1989
	return ret;
1990 1991
}

A
Avi Kivity 已提交
1992
static int vmsave_interception(struct vcpu_svm *svm)
1993
{
1994
	struct vmcb *nested_vmcb;
1995
	struct kvm_host_map map;
1996
	int ret;
1997

1998 1999 2000
	if (nested_svm_check_permissions(svm))
		return 1;

2001 2002 2003 2004
	ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
	if (ret) {
		if (ret == -EINVAL)
			kvm_inject_gp(&svm->vcpu, 0);
2005
		return 1;
2006 2007 2008
	}

	nested_vmcb = map.hva;
2009

2010
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
2011

2012
	nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
2013
	kvm_vcpu_unmap(&svm->vcpu, &map, true);
2014

2015
	return ret;
2016 2017
}

A
Avi Kivity 已提交
2018
static int vmrun_interception(struct vcpu_svm *svm)
A
Alexander Graf 已提交
2019 2020 2021 2022
{
	if (nested_svm_check_permissions(svm))
		return 1;

2023
	return nested_svm_vmrun(svm);
A
Alexander Graf 已提交
2024 2025
}

P
Paolo Bonzini 已提交
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
2036 2037
			svm_clr_intercept(svm, INTERCEPT_STGI);
		if (svm_is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

A
Avi Kivity 已提交
2058
static int stgi_interception(struct vcpu_svm *svm)
2059
{
2060 2061
	int ret;

2062 2063 2064
	if (nested_svm_check_permissions(svm))
		return 1;

2065
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
P
Paolo Bonzini 已提交
2066
	svm_set_gif(svm, true);
2067
	return ret;
2068 2069
}

A
Avi Kivity 已提交
2070
static int clgi_interception(struct vcpu_svm *svm)
2071
{
2072 2073
	int ret;

2074 2075 2076
	if (nested_svm_check_permissions(svm))
		return 1;

2077
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
P
Paolo Bonzini 已提交
2078
	svm_set_gif(svm, false);
2079
	return ret;
2080 2081
}

A
Avi Kivity 已提交
2082
static int invlpga_interception(struct vcpu_svm *svm)
A
Alexander Graf 已提交
2083 2084 2085
{
	struct kvm_vcpu *vcpu = &svm->vcpu;

2086 2087
	trace_kvm_invlpga(svm->vmcb->save.rip, kvm_rcx_read(&svm->vcpu),
			  kvm_rax_read(&svm->vcpu));
2088

A
Alexander Graf 已提交
2089
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2090
	kvm_mmu_invlpg(vcpu, kvm_rax_read(&svm->vcpu));
A
Alexander Graf 已提交
2091

2092
	return kvm_skip_emulated_instruction(&svm->vcpu);
A
Alexander Graf 已提交
2093 2094
}

2095 2096
static int skinit_interception(struct vcpu_svm *svm)
{
2097
	trace_kvm_skinit(svm->vmcb->save.rip, kvm_rax_read(&svm->vcpu));
2098 2099 2100 2101 2102

	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
	return 1;
}

D
David Kaplan 已提交
2103 2104
static int wbinvd_interception(struct vcpu_svm *svm)
{
2105
	return kvm_emulate_wbinvd(&svm->vcpu);
D
David Kaplan 已提交
2106 2107
}

J
Joerg Roedel 已提交
2108 2109 2110
static int xsetbv_interception(struct vcpu_svm *svm)
{
	u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
2111
	u32 index = kvm_rcx_read(&svm->vcpu);
J
Joerg Roedel 已提交
2112 2113

	if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
2114
		return kvm_skip_emulated_instruction(&svm->vcpu);
J
Joerg Roedel 已提交
2115 2116 2117 2118 2119
	}

	return 1;
}

J
Jim Mattson 已提交
2120 2121 2122 2123 2124 2125
static int rdpru_interception(struct vcpu_svm *svm)
{
	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
	return 1;
}

A
Avi Kivity 已提交
2126
static int task_switch_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2127
{
2128
	u16 tss_selector;
2129 2130 2131
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2132
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2133 2134 2135 2136
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2137 2138
	bool has_error_code = false;
	u32 error_code = 0;
2139 2140

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2141

2142 2143
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2144 2145 2146 2147
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2148
	else if (idt_v)
2149 2150 2151 2152
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2153 2154 2155 2156 2157 2158
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
			svm->vcpu.arch.nmi_injected = false;
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2159 2160 2161 2162 2163 2164
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2165 2166 2167 2168 2169 2170 2171 2172 2173
			kvm_clear_exception_queue(&svm->vcpu);
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
			kvm_clear_interrupt_queue(&svm->vcpu);
			break;
		default:
			break;
		}
	}
2174

2175 2176 2177
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2178
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2179
		if (!skip_emulated_instruction(&svm->vcpu))
2180
			return 0;
2181
	}
2182

2183 2184 2185
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2186
	return kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
2187
			       has_error_code, error_code);
A
Avi Kivity 已提交
2188 2189
}

A
Avi Kivity 已提交
2190
static int cpuid_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2191
{
2192
	return kvm_emulate_cpuid(&svm->vcpu);
A
Avi Kivity 已提交
2193 2194
}

A
Avi Kivity 已提交
2195
static int iret_interception(struct vcpu_svm *svm)
2196 2197
{
	++svm->vcpu.stat.nmi_window_exits;
2198
	svm_clr_intercept(svm, INTERCEPT_IRET);
2199
	svm->vcpu.arch.hflags |= HF_IRET_MASK;
2200
	svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
2201
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2202 2203 2204
	return 1;
}

A
Avi Kivity 已提交
2205
static int invlpg_interception(struct vcpu_svm *svm)
M
Marcelo Tosatti 已提交
2206
{
2207
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2208
		return kvm_emulate_instruction(&svm->vcpu, 0);
2209 2210

	kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
2211
	return kvm_skip_emulated_instruction(&svm->vcpu);
M
Marcelo Tosatti 已提交
2212 2213
}

A
Avi Kivity 已提交
2214
static int emulate_on_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2215
{
2216
	return kvm_emulate_instruction(&svm->vcpu, 0);
A
Avi Kivity 已提交
2217 2218
}

B
Brijesh Singh 已提交
2219 2220
static int rsm_interception(struct vcpu_svm *svm)
{
2221
	return kvm_emulate_instruction_from_buffer(&svm->vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2222 2223
}

A
Avi Kivity 已提交
2224 2225 2226 2227
static int rdpmc_interception(struct vcpu_svm *svm)
{
	int err;

2228
	if (!nrips)
A
Avi Kivity 已提交
2229 2230 2231
		return emulate_on_interception(svm);

	err = kvm_rdpmc(&svm->vcpu);
2232
	return kvm_complete_insn_gp(&svm->vcpu, err);
A
Avi Kivity 已提交
2233 2234
}

2235 2236
static bool check_selective_cr0_intercepted(struct vcpu_svm *svm,
					    unsigned long val)
2237 2238 2239 2240 2241
{
	unsigned long cr0 = svm->vcpu.arch.cr0;
	bool ret = false;

	if (!is_guest_mode(&svm->vcpu) ||
2242
	    (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
#define CR_VALID (1ULL << 63)

static int cr_interception(struct vcpu_svm *svm)
{
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_on_interception(svm);

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
		return emulate_on_interception(svm);

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2271 2272 2273 2274
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2275 2276 2277 2278 2279

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
		val = kvm_register_read(&svm->vcpu, reg);
2280
		trace_kvm_cr_write(cr, val);
2281 2282
		switch (cr) {
		case 0:
2283 2284
			if (!check_selective_cr0_intercepted(svm, val))
				err = kvm_set_cr0(&svm->vcpu, val);
2285 2286 2287
			else
				return 1;

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
			break;
		case 3:
			err = kvm_set_cr3(&svm->vcpu, val);
			break;
		case 4:
			err = kvm_set_cr4(&svm->vcpu, val);
			break;
		case 8:
			err = kvm_set_cr8(&svm->vcpu, val);
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
			val = kvm_read_cr0(&svm->vcpu);
			break;
		case 2:
			val = svm->vcpu.arch.cr2;
			break;
		case 3:
2312
			val = kvm_read_cr3(&svm->vcpu);
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
			break;
		case 4:
			val = kvm_read_cr4(&svm->vcpu);
			break;
		case 8:
			val = kvm_get_cr8(&svm->vcpu);
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
			return 1;
		}
		kvm_register_write(&svm->vcpu, reg, val);
2326
		trace_kvm_cr_read(cr, val);
2327
	}
2328
	return kvm_complete_insn_gp(&svm->vcpu, err);
2329 2330
}

2331 2332 2333 2334 2335
static int dr_interception(struct vcpu_svm *svm)
{
	int reg, dr;
	unsigned long val;

2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
	if (svm->vcpu.guest_debug == 0) {
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
		svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

2347 2348 2349 2350 2351 2352 2353
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_on_interception(svm);

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;

	if (dr >= 16) { /* mov to DRn */
2354 2355
		if (!kvm_require_dr(&svm->vcpu, dr - 16))
			return 1;
2356 2357 2358
		val = kvm_register_read(&svm->vcpu, reg);
		kvm_set_dr(&svm->vcpu, dr - 16, val);
	} else {
2359 2360 2361 2362
		if (!kvm_require_dr(&svm->vcpu, dr))
			return 1;
		kvm_get_dr(&svm->vcpu, dr, &val);
		kvm_register_write(&svm->vcpu, reg, val);
2363 2364
	}

2365
	return kvm_skip_emulated_instruction(&svm->vcpu);
2366 2367
}

A
Avi Kivity 已提交
2368
static int cr8_write_interception(struct vcpu_svm *svm)
2369
{
A
Avi Kivity 已提交
2370
	struct kvm_run *kvm_run = svm->vcpu.run;
A
Andre Przywara 已提交
2371
	int r;
A
Avi Kivity 已提交
2372

2373 2374
	u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
	/* instruction emulation calls kvm_set_cr8() */
2375
	r = cr_interception(svm);
2376
	if (lapic_in_kernel(&svm->vcpu))
2377
		return r;
2378
	if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
2379
		return r;
2380 2381 2382 2383
	kvm_run->exit_reason = KVM_EXIT_SET_TPR;
	return 0;
}

2384 2385
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2386 2387 2388 2389 2390 2391 2392
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
2393 2394
	case MSR_IA32_PERF_CAPABILITIES:
		return 0;
2395
	default:
2396
		return KVM_MSR_RET_INVALID;
2397 2398 2399
	}

	return 0;
2400 2401
}

2402
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2403
{
2404 2405
	struct vcpu_svm *svm = to_svm(vcpu);

2406
	switch (msr_info->index) {
B
Brian Gerst 已提交
2407
	case MSR_STAR:
2408
		msr_info->data = svm->vmcb->save.star;
A
Avi Kivity 已提交
2409
		break;
2410
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2411
	case MSR_LSTAR:
2412
		msr_info->data = svm->vmcb->save.lstar;
A
Avi Kivity 已提交
2413 2414
		break;
	case MSR_CSTAR:
2415
		msr_info->data = svm->vmcb->save.cstar;
A
Avi Kivity 已提交
2416 2417
		break;
	case MSR_KERNEL_GS_BASE:
2418
		msr_info->data = svm->vmcb->save.kernel_gs_base;
A
Avi Kivity 已提交
2419 2420
		break;
	case MSR_SYSCALL_MASK:
2421
		msr_info->data = svm->vmcb->save.sfmask;
A
Avi Kivity 已提交
2422 2423 2424
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2425
		msr_info->data = svm->vmcb->save.sysenter_cs;
A
Avi Kivity 已提交
2426 2427
		break;
	case MSR_IA32_SYSENTER_EIP:
2428
		msr_info->data = svm->sysenter_eip;
A
Avi Kivity 已提交
2429 2430
		break;
	case MSR_IA32_SYSENTER_ESP:
2431
		msr_info->data = svm->sysenter_esp;
A
Avi Kivity 已提交
2432
		break;
P
Paolo Bonzini 已提交
2433 2434 2435 2436 2437
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2438 2439 2440 2441 2442
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2443
	case MSR_IA32_DEBUGCTLMSR:
2444
		msr_info->data = svm->vmcb->save.dbgctl;
2445 2446
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2447
		msr_info->data = svm->vmcb->save.br_from;
2448 2449
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2450
		msr_info->data = svm->vmcb->save.br_to;
2451 2452
		break;
	case MSR_IA32_LASTINTFROMIP:
2453
		msr_info->data = svm->vmcb->save.last_excp_from;
2454 2455
		break;
	case MSR_IA32_LASTINTTOIP:
2456
		msr_info->data = svm->vmcb->save.last_excp_to;
2457
		break;
A
Alexander Graf 已提交
2458
	case MSR_VM_HSAVE_PA:
2459
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2460
		break;
2461
	case MSR_VM_CR:
2462
		msr_info->data = svm->nested.vm_cr_msr;
2463
		break;
2464 2465
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2466 2467
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL) &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_STIBP) &&
2468 2469
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBRS) &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_SSBD))
2470 2471 2472 2473
			return 1;

		msr_info->data = svm->spec_ctrl;
		break;
2474 2475 2476 2477 2478 2479 2480
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2498 2499 2500
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2501
	default:
2502
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2503 2504 2505 2506
	}
	return 0;
}

A
Avi Kivity 已提交
2507
static int rdmsr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2508
{
2509
	return kvm_emulate_rdmsr(&svm->vcpu);
A
Avi Kivity 已提交
2510 2511
}

2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2537
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2538
{
2539 2540
	struct vcpu_svm *svm = to_svm(vcpu);

2541 2542
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2543
	switch (ecx) {
P
Paolo Bonzini 已提交
2544 2545 2546 2547 2548
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
		svm->vmcb->save.g_pat = data;
2549
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
P
Paolo Bonzini 已提交
2550
		break;
2551 2552
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2553 2554
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL) &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_STIBP) &&
2555 2556
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBRS) &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_SSBD))
2557 2558
			return 1;

2559
		if (kvm_spec_ctrl_test_value(data))
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
			return 1;

		svm->spec_ctrl = data;
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
		set_msr_interception(svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
		break;
A
Ashok Raj 已提交
2579 2580
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2581
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBPB))
A
Ashok Raj 已提交
2582 2583 2584 2585
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2586 2587
		if (!boot_cpu_has(X86_FEATURE_AMD_IBPB))
			return 1;
A
Ashok Raj 已提交
2588 2589 2590 2591 2592 2593
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
		set_msr_interception(svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
		break;
2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2604
	case MSR_STAR:
2605
		svm->vmcb->save.star = data;
A
Avi Kivity 已提交
2606
		break;
2607
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2608
	case MSR_LSTAR:
2609
		svm->vmcb->save.lstar = data;
A
Avi Kivity 已提交
2610 2611
		break;
	case MSR_CSTAR:
2612
		svm->vmcb->save.cstar = data;
A
Avi Kivity 已提交
2613 2614
		break;
	case MSR_KERNEL_GS_BASE:
2615
		svm->vmcb->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2616 2617
		break;
	case MSR_SYSCALL_MASK:
2618
		svm->vmcb->save.sfmask = data;
A
Avi Kivity 已提交
2619 2620 2621
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2622
		svm->vmcb->save.sysenter_cs = data;
A
Avi Kivity 已提交
2623 2624
		break;
	case MSR_IA32_SYSENTER_EIP:
2625
		svm->sysenter_eip = data;
2626
		svm->vmcb->save.sysenter_eip = data;
A
Avi Kivity 已提交
2627 2628
		break;
	case MSR_IA32_SYSENTER_ESP:
2629
		svm->sysenter_esp = data;
2630
		svm->vmcb->save.sysenter_esp = data;
A
Avi Kivity 已提交
2631
		break;
P
Paolo Bonzini 已提交
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;

		/*
		 * This is rare, so we update the MSR here instead of using
		 * direct_access_msrs.  Doing that would require a rdmsr in
		 * svm_vcpu_put.
		 */
		svm->tsc_aux = data;
		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
		break;
2644
	case MSR_IA32_DEBUGCTLMSR:
2645
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2646 2647
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
2648 2649 2650 2651 2652 2653
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
2654
		vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
2655 2656 2657 2658
		if (data & (1ULL<<0))
			svm_enable_lbrv(svm);
		else
			svm_disable_lbrv(svm);
2659
		break;
A
Alexander Graf 已提交
2660
	case MSR_VM_HSAVE_PA:
2661
		svm->nested.hsave_msr = data;
2662
		break;
2663
	case MSR_VM_CR:
2664
		return svm_set_vm_cr(vcpu, data);
2665
	case MSR_VM_IGNNE:
2666
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2667
		break;
2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
2686 2687 2688
	case MSR_IA32_APICBASE:
		if (kvm_vcpu_apicv_active(vcpu))
			avic_update_vapic_bar(to_svm(vcpu), data);
2689
		fallthrough;
A
Avi Kivity 已提交
2690
	default:
2691
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
2692 2693 2694 2695
	}
	return 0;
}

A
Avi Kivity 已提交
2696
static int wrmsr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2697
{
2698
	return kvm_emulate_wrmsr(&svm->vcpu);
A
Avi Kivity 已提交
2699 2700
}

A
Avi Kivity 已提交
2701
static int msr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2702
{
R
Rusty Russell 已提交
2703
	if (svm->vmcb->control.exit_info_1)
A
Avi Kivity 已提交
2704
		return wrmsr_interception(svm);
A
Avi Kivity 已提交
2705
	else
A
Avi Kivity 已提交
2706
		return rdmsr_interception(svm);
A
Avi Kivity 已提交
2707 2708
}

A
Avi Kivity 已提交
2709
static int interrupt_window_interception(struct vcpu_svm *svm)
2710
{
2711
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2712
	svm_clear_vintr(svm);
2713 2714 2715 2716 2717 2718 2719 2720

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
	svm_toggle_avic_for_irq_window(&svm->vcpu, true);

2721
	++svm->vcpu.stat.irq_window_exits;
2722 2723 2724
	return 1;
}

2725 2726
static int pause_interception(struct vcpu_svm *svm)
{
2727 2728 2729
	struct kvm_vcpu *vcpu = &svm->vcpu;
	bool in_kernel = (svm_get_cpl(vcpu) == 0);

2730
	if (!kvm_pause_in_guest(vcpu->kvm))
2731 2732
		grow_ple_window(vcpu);

2733
	kvm_vcpu_on_spin(vcpu, in_kernel);
2734 2735 2736
	return 1;
}

2737 2738
static int nop_interception(struct vcpu_svm *svm)
{
2739
	return kvm_skip_emulated_instruction(&(svm->vcpu));
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
}

static int monitor_interception(struct vcpu_svm *svm)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return nop_interception(svm);
}

static int mwait_interception(struct vcpu_svm *svm)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return nop_interception(svm);
}

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
static int invpcid_interception(struct vcpu_svm *svm)
{
	struct kvm_vcpu *vcpu = &svm->vcpu;
	unsigned long type;
	gva_t gva;

	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/*
	 * For an INVPCID intercept:
	 * EXITINFO1 provides the linear address of the memory operand.
	 * EXITINFO2 provides the contents of the register operand.
	 */
	type = svm->vmcb->control.exit_info_2;
	gva = svm->vmcb->control.exit_info_1;

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

	return kvm_handle_invpcid(vcpu, type, gva);
}

2781
static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
2782 2783 2784 2785
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
2786
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
2787
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
2788 2789
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
2790
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
2807 2808
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
2809
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
2810 2811
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
2812
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
2813
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
2814
	[SVM_EXIT_INTR]				= intr_interception,
2815
	[SVM_EXIT_NMI]				= nmi_interception,
A
Avi Kivity 已提交
2816 2817
	[SVM_EXIT_SMI]				= nop_on_interception,
	[SVM_EXIT_INIT]				= nop_on_interception,
2818
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
A
Avi Kivity 已提交
2819
	[SVM_EXIT_RDPMC]			= rdpmc_interception,
A
Avi Kivity 已提交
2820
	[SVM_EXIT_CPUID]			= cpuid_interception,
2821
	[SVM_EXIT_IRET]                         = iret_interception,
2822
	[SVM_EXIT_INVD]                         = emulate_on_interception,
2823
	[SVM_EXIT_PAUSE]			= pause_interception,
A
Avi Kivity 已提交
2824
	[SVM_EXIT_HLT]				= halt_interception,
M
Marcelo Tosatti 已提交
2825
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
2826
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
2827
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
2828 2829
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
2830
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
2831
	[SVM_EXIT_VMRUN]			= vmrun_interception,
2832
	[SVM_EXIT_VMMCALL]			= vmmcall_interception,
2833 2834
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
2835 2836
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
2837
	[SVM_EXIT_SKINIT]			= skinit_interception,
D
David Kaplan 已提交
2838
	[SVM_EXIT_WBINVD]                       = wbinvd_interception,
2839 2840
	[SVM_EXIT_MONITOR]			= monitor_interception,
	[SVM_EXIT_MWAIT]			= mwait_interception,
J
Joerg Roedel 已提交
2841
	[SVM_EXIT_XSETBV]			= xsetbv_interception,
J
Jim Mattson 已提交
2842
	[SVM_EXIT_RDPRU]			= rdpru_interception,
2843
	[SVM_EXIT_INVPCID]                      = invpcid_interception,
2844
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
2845
	[SVM_EXIT_RSM]                          = rsm_interception,
2846 2847
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
A
Avi Kivity 已提交
2848 2849
};

2850
static void dump_vmcb(struct kvm_vcpu *vcpu)
2851 2852 2853 2854 2855
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;

2856 2857 2858 2859 2860
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

2861
	pr_err("VMCB Control Area:\n");
2862 2863
	pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
2864 2865
	pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
2866
	pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
2867 2868 2869
	pr_err("%-20s%08x %08x\n", "intercepts:",
              control->intercepts[INTERCEPT_WORD3],
	       control->intercepts[INTERCEPT_WORD4]);
2870
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
2871 2872
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
2888
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
2889 2890
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
2891
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
2892
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
2893 2894 2895
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
2896
	pr_err("VMCB State Save Area:\n");
2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
	       save->fs.selector, save->fs.attrib,
	       save->fs.limit, save->fs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
	       save->gs.selector, save->gs.attrib,
	       save->gs.limit, save->gs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
	       save->ldtr.selector, save->ldtr.attrib,
	       save->ldtr.limit, save->ldtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
	       save->tr.selector, save->tr.attrib,
	       save->tr.limit, save->tr.base);
2937 2938
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "star:", save->star, "lstar:", save->lstar);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cstar:", save->cstar, "sfmask:", save->sfmask);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "kernel_gs_base:", save->kernel_gs_base,
	       "sysenter_cs:", save->sysenter_cs);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "sysenter_esp:", save->sysenter_esp,
	       "sysenter_eip:", save->sysenter_eip);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
2966 2967
}

2968 2969
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
			      u32 *intr_info, u32 *error_code)
2970 2971 2972 2973 2974
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
2975 2976 2977 2978 2979 2980
	*intr_info = control->exit_int_info;
	if ((*intr_info & SVM_EXITINTINFO_VALID) &&
	    (*intr_info & SVM_EXITINTINFO_VALID_ERR))
		*error_code = control->exit_int_info_err;
	else
		*error_code = 0;
2981 2982
}

2983
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
2984
{
2985
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2986
	struct kvm_run *kvm_run = vcpu->run;
2987
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
2988

2989 2990
	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);

2991
	if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
2992 2993 2994
		vcpu->arch.cr0 = svm->vmcb->save.cr0;
	if (npt_enabled)
		vcpu->arch.cr3 = svm->vmcb->save.cr3;
2995

2996
	if (is_guest_mode(vcpu)) {
2997 2998
		int vmexit;

2999
		trace_kvm_nested_vmexit(exit_code, vcpu, KVM_ISA_SVM);
3000

3001 3002 3003 3004 3005 3006
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3007 3008 3009
			return 1;
	}

3010 3011 3012 3013
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3014
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
3015
		dump_vmcb(vcpu);
3016 3017 3018
		return 0;
	}

3019
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3020
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3021 3022
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3023
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
3024
		       "exit_code 0x%x\n",
3025
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
3026 3027
		       exit_code);

3028
	if (exit_fastpath != EXIT_FASTPATH_NONE)
3029
		return 1;
3030 3031

	if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
J
Joe Perches 已提交
3032
	    || !svm_exit_handlers[exit_code]) {
3033 3034 3035 3036 3037
		vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%x\n", exit_code);
		dump_vmcb(vcpu);
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror =
			KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
3038
		vcpu->run->internal.ndata = 2;
3039
		vcpu->run->internal.data[0] = exit_code;
3040
		vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
3041
		return 0;
A
Avi Kivity 已提交
3042 3043
	}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
		return msr_interception(svm);
	else if (exit_code == SVM_EXIT_VINTR)
		return interrupt_window_interception(svm);
	else if (exit_code == SVM_EXIT_INTR)
		return intr_interception(svm);
	else if (exit_code == SVM_EXIT_HLT)
		return halt_interception(svm);
	else if (exit_code == SVM_EXIT_NPF)
		return npf_interception(svm);
#endif
A
Avi Kivity 已提交
3056
	return svm_exit_handlers[exit_code](svm);
A
Avi Kivity 已提交
3057 3058 3059 3060
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
3061
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
3062

3063
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3064 3065 3066
	load_TR_desc();
}

R
Rusty Russell 已提交
3067
static void pre_svm_run(struct vcpu_svm *svm)
A
Avi Kivity 已提交
3068
{
3069
	struct svm_cpu_data *sd = per_cpu(svm_data, svm->vcpu.cpu);
A
Avi Kivity 已提交
3070

3071
	if (sev_guest(svm->vcpu.kvm))
3072
		return pre_sev_run(svm, svm->vcpu.cpu);
3073

3074
	/* FIXME: handle wraparound of asid_generation */
3075 3076
	if (svm->asid_generation != sd->asid_generation)
		new_asid(svm, sd);
A
Avi Kivity 已提交
3077 3078
}

3079 3080 3081 3082 3083 3084
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3085
	svm_set_intercept(svm, INTERCEPT_IRET);
3086 3087
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3088

3089
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3090 3091 3092
{
	struct vcpu_svm *svm = to_svm(vcpu);

3093
	BUG_ON(!(gif_set(svm)));
3094

3095 3096 3097
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3098 3099
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3100 3101
}

3102
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3103 3104 3105
{
	struct vcpu_svm *svm = to_svm(vcpu);

3106
	if (nested_svm_virtualize_tpr(vcpu))
3107 3108
		return;

3109
	svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
3110

3111
	if (irr == -1)
3112 3113
		return;

3114
	if (tpr >= irr)
3115
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
3116
}
3117

3118
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3119 3120 3121
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3122
	bool ret;
3123

3124
	if (!gif_set(svm))
3125 3126
		return true;

3127 3128 3129 3130 3131
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
	      (svm->vcpu.arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3132 3133

	return ret;
3134 3135
}

3136
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3137 3138 3139
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3140
		return -EBUSY;
3141

3142 3143
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3144
		return -EBUSY;
3145 3146

	return !svm_nmi_blocked(vcpu);
3147 3148
}

J
Jan Kiszka 已提交
3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
		svm->vcpu.arch.hflags |= HF_NMI_MASK;
3162
		svm_set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3163 3164
	} else {
		svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
3165
		svm_clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3166 3167 3168
	}
}

3169
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3170 3171 3172
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3173

3174
	if (!gif_set(svm))
3175
		return true;
3176

3177 3178
	if (is_guest_mode(vcpu)) {
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3179
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
P
Paolo Bonzini 已提交
3180
		    ? !(svm->nested.hsave->save.rflags & X86_EFLAGS_IF)
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3193 3194
}

3195
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3196 3197 3198
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3199
		return -EBUSY;
3200

3201 3202 3203 3204 3205
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3206
		return -EBUSY;
3207 3208

	return !svm_interrupt_blocked(vcpu);
3209 3210
}

3211
static void enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3212
{
3213 3214
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3215 3216 3217 3218
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3219 3220 3221
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3222
	 */
3223
	if (vgif_enabled(svm) || gif_set(svm)) {
3224 3225 3226 3227 3228 3229 3230
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
		svm_toggle_avic_for_irq_window(vcpu, false);
3231 3232
		svm_set_vintr(svm);
	}
3233 3234
}

3235
static void enable_nmi_window(struct kvm_vcpu *vcpu)
3236
{
3237
	struct vcpu_svm *svm = to_svm(vcpu);
3238

3239 3240
	if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
	    == HF_NMI_MASK)
3241
		return; /* IRET will cause a vm exit */
3242

3243 3244
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3245
			svm_set_intercept(svm, INTERCEPT_STGI);
3246
		return; /* STGI will cause a vm exit */
3247
	}
3248

J
Joerg Roedel 已提交
3249 3250 3251 3252
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3253
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3254
	svm->nmi_singlestep = true;
3255
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3256 3257
}

3258 3259 3260 3261 3262
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3263 3264 3265 3266 3267
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3268
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3269
{
3270 3271
	struct vcpu_svm *svm = to_svm(vcpu);

3272 3273 3274 3275 3276 3277 3278
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3279 3280 3281 3282
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
		svm->asid_generation--;
3283 3284
}

3285 3286 3287 3288 3289 3290 3291
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3292 3293 3294 3295
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
{
}

3296 3297 3298 3299
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3300
	if (nested_svm_virtualize_tpr(vcpu))
3301 3302
		return;

3303
	if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
3304
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3305
		kvm_set_cr8(vcpu, cr8);
3306 3307 3308
	}
}

3309 3310 3311 3312 3313
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3314
	if (nested_svm_virtualize_tpr(vcpu) ||
3315
	    kvm_vcpu_apicv_active(vcpu))
3316 3317
		return;

3318 3319 3320 3321 3322
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3323 3324 3325 3326 3327
static void svm_complete_interrupts(struct vcpu_svm *svm)
{
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3328 3329 3330
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3331

3332 3333 3334 3335 3336 3337
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
	if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
	    && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
3338
		svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3339 3340
		kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	}
3341

3342 3343 3344 3345 3346 3347 3348
	svm->vcpu.arch.nmi_injected = false;
	kvm_clear_exception_queue(&svm->vcpu);
	kvm_clear_interrupt_queue(&svm->vcpu);

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3349 3350
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);

3351 3352 3353 3354 3355 3356 3357 3358
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
		svm->vcpu.arch.nmi_injected = true;
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
			    kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
				kvm_rip_write(&svm->vcpu,
					      kvm_rip_read(&svm->vcpu) -
					      int3_injected);
3370
			break;
3371
		}
3372 3373
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3374
			kvm_requeue_exception_e(&svm->vcpu, vector, err);
3375 3376

		} else
3377
			kvm_requeue_exception(&svm->vcpu, vector);
3378 3379
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3380
		kvm_queue_interrupt(&svm->vcpu, vector, false);
3381 3382 3383 3384 3385 3386
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
	svm_complete_interrupts(svm);
}

3398
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3399
{
3400
	if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3401 3402 3403 3404 3405 3406
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3407
void __svm_vcpu_run(unsigned long vmcb_pa, unsigned long *regs);
3408

3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu,
					struct vcpu_svm *svm)
{
	/*
	 * VMENTER enables interrupts (host state), but the kernel state is
	 * interrupts disabled when this is invoked. Also tell RCU about
	 * it. This is the same logic as for exit_to_user_mode().
	 *
	 * This ensures that e.g. latency analysis on the host observes
	 * guest mode as interrupt enabled.
	 *
	 * guest_enter_irqoff() informs context tracking about the
	 * transition to guest mode and if enabled adjusts RCU state
	 * accordingly.
	 */
	instrumentation_begin();
	trace_hardirqs_on_prepare();
	lockdep_hardirqs_on_prepare(CALLER_ADDR0);
	instrumentation_end();

	guest_enter_irqoff();
	lockdep_hardirqs_on(CALLER_ADDR0);

	__svm_vcpu_run(svm->vmcb_pa, (unsigned long *)&svm->vcpu.arch.regs);

#ifdef CONFIG_X86_64
3435
	native_wrmsrl(MSR_GS_BASE, svm->host.gs_base);
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
#else
	loadsegment(fs, svm->host.fs);
#ifndef CONFIG_X86_32_LAZY_GS
	loadsegment(gs, svm->host.gs);
#endif
#endif

	/*
	 * VMEXIT disables interrupts (host state), but tracing and lockdep
	 * have them in state 'on' as recorded before entering guest mode.
	 * Same as enter_from_user_mode().
	 *
	 * guest_exit_irqoff() restores host context and reinstates RCU if
	 * enabled and required.
	 *
	 * This needs to be done before the below as native_read_msr()
	 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
	 * into world and some more.
	 */
	lockdep_hardirqs_off(CALLER_ADDR0);
	guest_exit_irqoff();

	instrumentation_begin();
	trace_hardirqs_off_finish();
	instrumentation_end();
}

3463
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3464
{
3465
	struct vcpu_svm *svm = to_svm(vcpu);
3466

3467 3468 3469 3470
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

R
Rusty Russell 已提交
3487
	pre_svm_run(svm);
A
Avi Kivity 已提交
3488

3489 3490
	sync_lapic_to_cr8(vcpu);

3491
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3492

3493 3494 3495 3496 3497 3498 3499 3500 3501
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
	if (unlikely(svm->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
		svm_set_dr6(svm, DR6_FIXED_1 | DR6_RTM);

3502
	clgi();
3503
	kvm_load_guest_xsave_state(vcpu);
3504

3505
	kvm_wait_lapic_expire(vcpu);
3506

3507 3508 3509 3510 3511 3512
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3513
	x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3514

3515
	svm_vcpu_enter_exit(vcpu, svm);
3516

3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3532
	if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3533
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3534

A
Avi Kivity 已提交
3535 3536
	reload_tss(vcpu);

3537 3538
	x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);

3539 3540 3541 3542 3543
	vcpu->arch.cr2 = svm->vmcb->save.cr2;
	vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
	vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
	vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;

3544
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3545
		kvm_before_interrupt(&svm->vcpu);
3546

3547
	kvm_load_host_xsave_state(vcpu);
3548 3549 3550 3551 3552
	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3553
		kvm_after_interrupt(&svm->vcpu);
3554

3555 3556
	sync_cr8_to_lapic(vcpu);

3557
	svm->next_rip = 0;
3558 3559 3560 3561
	if (is_guest_mode(&svm->vcpu)) {
		sync_nested_vmcb_control(svm);
		svm->nested.nested_run_pending = 0;
	}
3562

3563
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3564
	vmcb_mark_all_clean(svm->vmcb);
3565

G
Gleb Natapov 已提交
3566 3567
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3568 3569
		svm->vcpu.arch.apf.host_apf_flags =
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3570

A
Avi Kivity 已提交
3571 3572 3573 3574
	if (npt_enabled) {
		vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
		vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
	}
3575 3576 3577 3578 3579 3580 3581 3582

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
		svm_handle_mce(svm);
3583

3584
	svm_complete_interrupts(svm);
3585 3586 3587 3588 3589

	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	return svm_exit_handlers_fastpath(vcpu);
A
Avi Kivity 已提交
3590 3591
}

3592 3593
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long root,
			     int root_level)
A
Avi Kivity 已提交
3594
{
3595
	struct vcpu_svm *svm = to_svm(vcpu);
3596
	unsigned long cr3;
3597

3598 3599 3600
	cr3 = __sme_set(root);
	if (npt_enabled) {
		svm->vmcb->control.nested_cr3 = cr3;
3601
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
3602

3603
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3604 3605 3606
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
3607
	}
3608

3609
	svm->vmcb->save.cr3 = cr3;
3610
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
3611 3612
}

A
Avi Kivity 已提交
3613 3614
static int is_disabled(void)
{
3615 3616 3617 3618 3619 3620
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
3621 3622 3623
	return 0;
}

I
Ingo Molnar 已提交
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3635
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
3636
{
3637
	return 0;
Y
Yang, Sheng 已提交
3638 3639
}

3640 3641 3642 3643 3644
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

3645
static bool svm_has_emulated_msr(u32 index)
3646
{
3647 3648
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
3649
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3650 3651 3652 3653 3654
		return false;
	default:
		break;
	}

3655 3656 3657
	return true;
}

3658 3659 3660 3661 3662
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

3663
static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
3664
{
3665 3666
	struct vcpu_svm *svm = to_svm(vcpu);

3667
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3668
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
3669 3670
				    boot_cpu_has(X86_FEATURE_XSAVES);

3671
	/* Update nrips enabled cache */
3672 3673
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
			     guest_cpuid_has(&svm->vcpu, X86_FEATURE_NRIPS);
3674

3675 3676 3677
	/* Check again if INVPCID interception if required */
	svm_check_invpcid(svm);

3678 3679 3680
	if (!kvm_vcpu_apicv_active(vcpu))
		return;

3681 3682 3683 3684 3685 3686 3687
	/*
	 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
	 * is exposed to the guest, disable AVIC.
	 */
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
		kvm_request_apicv_update(vcpu->kvm, false,
					 APICV_INHIBIT_REASON_X2APIC);
3688 3689 3690 3691 3692 3693 3694 3695

	/*
	 * Currently, AVIC does not work with nested virtualization.
	 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
	 */
	if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
		kvm_request_apicv_update(vcpu->kvm, false,
					 APICV_INHIBIT_REASON_NESTED);
3696 3697
}

3698 3699 3700 3701 3702
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

3703
#define PRE_EX(exit)  { .exit_code = (exit), \
3704
			.stage = X86_ICPT_PRE_EXCEPT, }
3705
#define POST_EX(exit) { .exit_code = (exit), \
3706
			.stage = X86_ICPT_POST_EXCEPT, }
3707
#define POST_MEM(exit) { .exit_code = (exit), \
3708
			.stage = X86_ICPT_POST_MEMACCESS, }
3709

3710
static const struct __x86_intercept {
3711 3712 3713 3714 3715 3716 3717 3718
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
3719 3720
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
3721 3722 3723 3724 3725 3726 3727 3728
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
3729 3730 3731 3732 3733 3734 3735 3736
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
3737 3738 3739
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
3740 3741 3742 3743 3744 3745 3746 3747 3748
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
3749 3750 3751 3752 3753 3754 3755
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
3756 3757 3758 3759
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
3760
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
3761 3762
};

3763
#undef PRE_EX
3764
#undef POST_EX
3765
#undef POST_MEM
3766

3767 3768
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
3769 3770
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
3771
{
3772 3773 3774 3775 3776 3777 3778 3779 3780 3781
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

3782
	if (stage != icpt_info.stage)
3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

3796 3797
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
3798 3799
			break;

3800 3801
		if (!(vmcb_is_intercept(&svm->nested.ctl,
					INTERCEPT_SELECTIVE_CR0)))
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
3820 3821 3822 3823
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
3824 3825 3826 3827 3828 3829
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
3830 3831 3832 3833 3834 3835 3836
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
3837
		break;
3838 3839 3840 3841 3842 3843
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
3844 3845
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
3846
			bytes = info->dst_bytes;
3847
		} else {
3848
			exit_info = (info->dst_val & 0xffff) << 16;
3849
			bytes = info->src_bytes;
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
3870 3871 3872 3873
	default:
		break;
	}

3874 3875 3876
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
3877 3878 3879 3880 3881 3882 3883 3884
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
3885 3886
}

3887
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
3888 3889 3890
{
}

3891 3892
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
3893
	if (!kvm_pause_in_guest(vcpu->kvm))
3894
		shrink_ple_window(vcpu);
3895 3896
}

3897 3898 3899 3900 3901 3902
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

3903
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
3904
{
3905 3906 3907 3908
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
3909 3910 3911 3912 3913
		return true;

	return is_smm(vcpu);
}

3914
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3915 3916 3917
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3918
		return -EBUSY;
3919

3920 3921
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
3922
		return -EBUSY;
3923

3924
	return !svm_smi_blocked(vcpu);
3925 3926
}

3927 3928
static int svm_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
3929 3930 3931 3932 3933 3934 3935
	struct vcpu_svm *svm = to_svm(vcpu);
	int ret;

	if (is_guest_mode(vcpu)) {
		/* FED8h - SVM Guest */
		put_smstate(u64, smstate, 0x7ed8, 1);
		/* FEE0h - SVM Guest VMCB Physical Address */
3936
		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
3937 3938 3939 3940 3941 3942 3943 3944 3945

		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

		ret = nested_svm_vmexit(svm);
		if (ret)
			return ret;
	}
3946 3947 3948
	return 0;
}

3949
static int svm_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
3950
{
3951
	struct vcpu_svm *svm = to_svm(vcpu);
3952
	struct kvm_host_map map;
3953
	int ret = 0;
3954

3955 3956 3957
	if (guest_cpuid_has(vcpu, X86_FEATURE_LM)) {
		u64 saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
		u64 guest = GET_SMSTATE(u64, smstate, 0x7ed8);
3958
		u64 vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
3959

3960 3961 3962 3963 3964 3965 3966 3967
		if (guest) {
			if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
				return 1;

			if (!(saved_efer & EFER_SVME))
				return 1;

			if (kvm_vcpu_map(&svm->vcpu,
3968
					 gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
3969 3970
				return 1;

3971
			ret = enter_svm_guest_mode(svm, vmcb12_gpa, map.hva);
3972 3973
			kvm_vcpu_unmap(&svm->vcpu, &map, true);
		}
3974
	}
3975 3976

	return ret;
3977 3978
}

3979
static void enable_smi_window(struct kvm_vcpu *vcpu)
3980 3981 3982 3983 3984
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3985
			svm_set_intercept(svm, INTERCEPT_STGI);
3986
		/* STGI will cause a vm exit */
3987 3988
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
3989 3990 3991
	}
}

3992
static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
3993
{
3994 3995
	bool smep, smap, is_user;
	unsigned long cr4;
3996

3997
	/*
3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
	 * priviledges. The microcode reads CS:RIP and if it hits a SMAP
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
	if (likely(!insn || insn_len))
		return true;

	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

	cr4 = kvm_read_cr4(vcpu);
	smep = cr4 & X86_CR4_SMEP;
	smap = cr4 & X86_CR4_SMAP;
	is_user = svm_get_cpl(vcpu) == 3;
4051
	if (smap && (!smep || is_user)) {
4052 4053 4054
		if (!sev_guest(vcpu->kvm))
			return true;

4055
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
4056 4057 4058 4059 4060 4061
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

4062 4063 4064 4065 4066 4067 4068
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
4069 4070 4071
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
4072 4073
	 */
	return !gif_set(svm) ||
4074
		   (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
4075 4076
}

4077 4078 4079 4080 4081 4082 4083 4084
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
4085 4086 4087
	if (!pause_filter_count || !pause_filter_thresh)
		kvm->arch.pause_in_guest = true;

4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
	if (avic) {
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	kvm_apicv_init(kvm, avic);
	return 0;
}

4098
static struct kvm_x86_ops svm_x86_ops __initdata = {
4099
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
4100 4101
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4102
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4103
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
4104 4105 4106

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4107
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
4108

4109
	.vm_size = sizeof(struct kvm_svm),
4110
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
4111
	.vm_destroy = svm_vm_destroy,
4112

4113
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
4114 4115
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
4116 4117
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
4118

4119
	.update_exception_bitmap = update_exception_bitmap,
4120
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
4121 4122 4123 4124 4125
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4126
	.get_cpl = svm_get_cpl,
4127
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4128 4129 4130 4131 4132 4133 4134
	.set_cr0 = svm_set_cr0,
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4135
	.set_dr7 = svm_set_dr7,
4136
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4137
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4138 4139
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
4140

4141
	.tlb_flush_all = svm_flush_tlb,
4142
	.tlb_flush_current = svm_flush_tlb,
4143
	.tlb_flush_gva = svm_flush_tlb_gva,
4144
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4145 4146

	.run = svm_vcpu_run,
4147
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4148
	.skip_emulated_instruction = skip_emulated_instruction,
4149
	.update_emulated_instruction = NULL,
4150 4151
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4152
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4153
	.set_irq = svm_set_irq,
4154
	.set_nmi = svm_inject_nmi,
4155
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4156
	.cancel_injection = svm_cancel_injection,
4157
	.interrupt_allowed = svm_interrupt_allowed,
4158
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4159 4160
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4161 4162 4163
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
4164
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4165
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4166
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4167
	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4168
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4169 4170
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4171
	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4172
	.apicv_post_state_restore = avic_post_state_restore,
4173 4174

	.set_tss_addr = svm_set_tss_addr,
4175
	.set_identity_map_addr = svm_set_identity_map_addr,
4176
	.get_mt_mask = svm_get_mt_mask,
4177

4178 4179
	.get_exit_info = svm_get_exit_info,

4180
	.vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
4181

4182
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4183

4184
	.write_l1_tsc_offset = svm_write_l1_tsc_offset,
4185

4186
	.load_mmu_pgd = svm_load_mmu_pgd,
4187 4188

	.check_intercept = svm_check_intercept,
4189
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4190

4191 4192
	.request_immediate_exit = __kvm_request_immediate_exit,

4193
	.sched_in = svm_sched_in,
4194 4195

	.pmu_ops = &amd_pmu_ops,
4196 4197
	.nested_ops = &svm_nested_ops,

4198
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4199
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4200
	.update_pi_irte = svm_update_pi_irte,
4201
	.setup_mce = svm_setup_mce,
4202

4203
	.smi_allowed = svm_smi_allowed,
4204 4205
	.pre_enter_smm = svm_pre_enter_smm,
	.pre_leave_smm = svm_pre_leave_smm,
4206
	.enable_smi_window = enable_smi_window,
B
Brijesh Singh 已提交
4207 4208

	.mem_enc_op = svm_mem_enc_op,
4209 4210
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4211

4212
	.can_emulate_instruction = svm_can_emulate_instruction,
4213 4214

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
A
Avi Kivity 已提交
4215 4216
};

4217 4218 4219 4220 4221 4222 4223
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4224 4225 4226 4227
};

static int __init svm_init(void)
{
T
Tom Lendacky 已提交
4228 4229
	__unused_size_checks();

4230
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4231
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4232 4233 4234 4235
}

static void __exit svm_exit(void)
{
4236
	kvm_exit();
A
Avi Kivity 已提交
4237 4238 4239 4240
}

module_init(svm_init)
module_exit(svm_exit)