svm.c 120.7 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/objtool.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
A
Avi Kivity 已提交
28

29
#include <asm/apic.h>
30
#include <asm/perf_event.h>
31
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
32
#include <asm/desc.h>
33
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
34
#include <asm/kvm_para.h>
35
#include <asm/irq_remapping.h>
36
#include <asm/spec-ctrl.h>
37
#include <asm/cpu_device_id.h>
38
#include <asm/traps.h>
A
Avi Kivity 已提交
39

40
#include <asm/virtext.h>
41
#include "trace.h"
42

43
#include "svm.h"
44
#include "svm_ops.h"
45

46 47
#define __ex(x) __kvm_handle_fault_on_reboot(x)

A
Avi Kivity 已提交
48 49 50
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

51
#ifdef MODULE
52
static const struct x86_cpu_id svm_cpu_id[] = {
53
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
54 55 56
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
57
#endif
58

A
Avi Kivity 已提交
59 60 61 62 63 64
#define IOPM_ALLOC_ORDER 2
#define MSRPM_ALLOC_ORDER 1

#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

65 66
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
67 68 69 70
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
71
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
72

73 74
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

75
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
76 77
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
78

79 80
static bool erratum_383_found __read_mostly;

81
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
82

83 84 85 86 87 88
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

89 90 91
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

92
static const struct svm_direct_access_msrs {
93
	u32 index;   /* Index of the MSR */
94
	bool always; /* True if intercept is initially cleared */
95
} direct_access_msrs[MAX_DIRECT_ACCESS_MSRS] = {
B
Brian Gerst 已提交
96
	{ .index = MSR_STAR,				.always = true  },
97 98 99 100 101 102 103 104 105
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
106
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
107
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
108 109 110 111
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
112 113 114
	{ .index = MSR_EFER,				.always = false },
	{ .index = MSR_IA32_CR_PAT,			.always = false },
	{ .index = MSR_AMD64_SEV_ES_GHCB,		.always = true  },
115
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
116 117
};

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

166 167 168 169 170 171
/*
 * Use nested page tables by default.  Note, NPT may get forced off by
 * svm_hardware_setup() if it's unsupported by hardware or the host kernel.
 */
bool npt_enabled = true;
module_param_named(npt, npt_enabled, bool, 0444);
172

173 174
/* allow nested virtualization in KVM/SVM */
static int nested = true;
175 176
module_param(nested, int, S_IRUGO);

177 178 179 180
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

181 182 183 184
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

185 186 187
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
188

B
Brijesh Singh 已提交
189
/* enable/disable SEV support */
190
int sev = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
B
Brijesh Singh 已提交
191 192
module_param(sev, int, 0444);

193 194 195 196
/* enable/disable SEV-ES support */
int sev_es = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
module_param(sev_es, int, 0444);

197
bool __read_mostly dump_invalid_vmcb;
198 199
module_param(dump_invalid_vmcb, bool, 0644);

200
static bool svm_gp_erratum_intercept = true;
201

B
Brijesh Singh 已提交
202 203
static u8 rsm_ins_bytes[] = "\x0f\xaa";

204
static unsigned long iopm_base;
A
Avi Kivity 已提交
205 206 207 208

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
209 210
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
211 212 213 214
	u32 base3;
	u32 zero1;
} __attribute__((packed));

215
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
216

217
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
218

219
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
220 221 222
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

223
u32 svm_msrpm_offset(u32 msr)
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
244 245
#define MAX_INST_SIZE 15

246
static int get_max_npt_level(void)
247 248
{
#ifdef CONFIG_X86_64
249
	return PT64_ROOT_4LEVEL;
250 251 252 253 254
#else
	return PT32E_ROOT_LEVEL;
#endif
}

255
int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
256
{
257
	struct vcpu_svm *svm = to_svm(vcpu);
258
	u64 old_efer = vcpu->arch.efer;
259
	vcpu->arch.efer = efer;
260 261 262 263 264 265 266 267

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
268

269 270 271 272
	if ((old_efer & EFER_SVME) != (efer & EFER_SVME)) {
		if (!(efer & EFER_SVME)) {
			svm_leave_nested(svm);
			svm_set_gif(svm, true);
273 274 275
			/* #GP intercept is still needed for vmware backdoor */
			if (!enable_vmware_backdoor)
				clr_exception_intercept(svm, GP_VECTOR);
276 277 278 279 280 281

			/*
			 * Free the nested guest state, unless we are in SMM.
			 * In this case we will return to the nested guest
			 * as soon as we leave SMM.
			 */
282
			if (!is_smm(vcpu))
283 284 285 286 287 288 289 290 291
				svm_free_nested(svm);

		} else {
			int ret = svm_allocate_nested(svm);

			if (ret) {
				vcpu->arch.efer = old_efer;
				return ret;
			}
292 293 294

			if (svm_gp_erratum_intercept)
				set_exception_intercept(svm, GP_VECTOR);
295
		}
296 297 298
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
299
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
300
	return 0;
A
Avi Kivity 已提交
301 302 303 304 305 306 307 308
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

309
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
310 311 312 313 314
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
315 316
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
317 318 319 320 321 322 323 324 325 326 327 328 329
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

330
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
331
{
332 333
	struct vcpu_svm *svm = to_svm(vcpu);

334 335 336 337 338 339 340
	/*
	 * SEV-ES does not expose the next RIP. The RIP update is controlled by
	 * the type of exit and the #VC handler in the guest.
	 */
	if (sev_es_guest(vcpu->kvm))
		goto done;

341
	if (nrips && svm->vmcb->control.next_rip != 0) {
342
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
343
		svm->next_rip = svm->vmcb->control.next_rip;
344
	}
345

346 347 348 349 350 351
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
352 353

done:
354
	svm_set_interrupt_shadow(vcpu, 0);
355

356
	return 1;
A
Avi Kivity 已提交
357 358
}

359
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
360 361
{
	struct vcpu_svm *svm = to_svm(vcpu);
362 363 364
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
365

366
	kvm_deliver_exception_payload(vcpu);
367

368
	if (nr == BP_VECTOR && !nrips) {
369
		unsigned long rip, old_rip = kvm_rip_read(vcpu);
370 371 372 373 374 375 376 377

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
378 379
		(void)skip_emulated_instruction(vcpu);
		rip = kvm_rip_read(vcpu);
380 381 382 383
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
384 385 386 387 388 389 390
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

391 392 393 394 395 396
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

397
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
436 437
static int has_svm(void)
{
438
	const char *msg;
A
Avi Kivity 已提交
439

440
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
441
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
442 443 444
		return 0;
	}

445 446 447 448 449
	if (sev_active()) {
		pr_info("KVM is unsupported when running as an SEV guest\n");
		return 0;
	}

A
Avi Kivity 已提交
450 451 452
	return 1;
}

453
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
454
{
455 456 457 458
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

459
	cpu_svm_disable();
460 461

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
462 463
}

464
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
465 466
{

467
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
468 469 470 471
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

472 473 474 475
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
476
	if (!has_svm()) {
477
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
478
		return -EINVAL;
A
Avi Kivity 已提交
479
	}
480 481
	sd = per_cpu(svm_data, me);
	if (!sd) {
482
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
483
		return -EINVAL;
A
Avi Kivity 已提交
484 485
	}

486 487 488
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
489
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
490

491
	gdt = get_current_gdt_rw();
492
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
493

494
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
495

496
	wrmsrl(MSR_VM_HSAVE_PA, __sme_page_pa(sd->save_area));
497

498 499
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
500
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
501 502
	}

503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

533 534
	svm_init_erratum_383();

535 536
	amd_pmu_enable_virt();

537
	return 0;
A
Avi Kivity 已提交
538 539
}

540 541
static void svm_cpu_uninit(int cpu)
{
542
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
543

544
	if (!sd)
545 546
		return;

547
	per_cpu(svm_data, cpu) = NULL;
548
	kfree(sd->sev_vmcbs);
549 550
	__free_page(sd->save_area);
	kfree(sd);
551 552
}

A
Avi Kivity 已提交
553 554
static int svm_cpu_init(int cpu)
{
555
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
556

557 558
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
A
Avi Kivity 已提交
559
		return -ENOMEM;
560
	sd->cpu = cpu;
561
	sd->save_area = alloc_page(GFP_KERNEL);
562
	if (!sd->save_area)
563
		goto free_cpu_data;
564
	clear_page(page_address(sd->save_area));
A
Avi Kivity 已提交
565

566
	if (svm_sev_enabled()) {
567 568 569
		sd->sev_vmcbs = kmalloc_array(max_sev_asid + 1,
					      sizeof(void *),
					      GFP_KERNEL);
570
		if (!sd->sev_vmcbs)
571
			goto free_save_area;
572 573
	}

574
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
575 576 577

	return 0;

578 579 580
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
581
	kfree(sd);
582
	return -ENOMEM;
A
Avi Kivity 已提交
583 584 585

}

586
static int direct_access_msr_slot(u32 msr)
587
{
588
	u32 i;
589 590

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
591 592
		if (direct_access_msrs[i].index == msr)
			return i;
593

594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
	return -ENOENT;
}

static void set_shadow_msr_intercept(struct kvm_vcpu *vcpu, u32 msr, int read,
				     int write)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int slot = direct_access_msr_slot(msr);

	if (slot == -ENOENT)
		return;

	/* Set the shadow bitmaps to the desired intercept states */
	if (read)
		set_bit(slot, svm->shadow_msr_intercept.read);
	else
		clear_bit(slot, svm->shadow_msr_intercept.read);

	if (write)
		set_bit(slot, svm->shadow_msr_intercept.write);
	else
		clear_bit(slot, svm->shadow_msr_intercept.write);
616 617
}

618 619 620
static bool valid_msr_intercept(u32 index)
{
	return direct_access_msr_slot(index) != -ENOENT;
621 622
}

623
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

642 643
static void set_msr_interception_bitmap(struct kvm_vcpu *vcpu, u32 *msrpm,
					u32 msr, int read, int write)
A
Avi Kivity 已提交
644
{
645 646 647
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
648

649 650 651 652 653 654
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

655 656 657 658 659 660 661
	/* Enforce non allowed MSRs to trap */
	if (read && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ))
		read = 0;

	if (write && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE))
		write = 0;

662 663 664 665 666 667 668 669 670 671 672
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
A
Avi Kivity 已提交
673 674
}

675 676
void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
			  int read, int write)
A
Avi Kivity 已提交
677
{
678 679 680 681
	set_shadow_msr_intercept(vcpu, msr, read, write);
	set_msr_interception_bitmap(vcpu, msrpm, msr, read, write);
}

682
u32 *svm_vcpu_alloc_msrpm(void)
A
Avi Kivity 已提交
683
{
684
	struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, MSRPM_ALLOC_ORDER);
685
	u32 *msrpm;
686 687 688

	if (!pages)
		return NULL;
A
Avi Kivity 已提交
689

690
	msrpm = page_address(pages);
691 692
	memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));

693 694 695
	return msrpm;
}

696
void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm)
697 698 699
{
	int i;

700 701 702
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;
703
		set_msr_interception(vcpu, msrpm, direct_access_msrs[i].index, 1, 1);
704
	}
705
}
706

707 708

void svm_vcpu_free_msrpm(u32 *msrpm)
709 710
{
	__free_pages(virt_to_page(msrpm), MSRPM_ALLOC_ORDER);
711 712
}

713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
static void svm_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all direct access MSRs again. They
	 * will automatically get filtered through the MSR filter, so we are
	 * back in sync after this.
	 */
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 msr = direct_access_msrs[i].index;
		u32 read = test_bit(i, svm->shadow_msr_intercept.read);
		u32 write = test_bit(i, svm->shadow_msr_intercept.write);

		set_msr_interception_bitmap(vcpu, svm->msrpm, msr, read, write);
729
	}
730 731
}

732 733 734 735 736 737 738 739
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
740
			return;
741 742 743 744 745 746 747 748 749

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
750
	}
751 752 753 754 755

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
756
	BUG();
A
Avi Kivity 已提交
757 758
}

759
static void init_msrpm_offsets(void)
760
{
761
	int i;
762

763 764 765 766 767 768 769 770 771 772
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
773 774
}

775
static void svm_enable_lbrv(struct kvm_vcpu *vcpu)
776
{
777
	struct vcpu_svm *svm = to_svm(vcpu);
778

779
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
780 781 782 783
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
784 785
}

786
static void svm_disable_lbrv(struct kvm_vcpu *vcpu)
787
{
788
	struct vcpu_svm *svm = to_svm(vcpu);
789

790
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
791 792 793 794
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
795 796
}

797
void disable_nmi_singlestep(struct vcpu_svm *svm)
798 799
{
	svm->nmi_singlestep = false;
800

801 802 803 804 805 806 807
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
808 809
}

810 811 812 813 814 815 816 817 818 819 820
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
821
	if (control->pause_filter_count != old) {
822
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
823 824 825
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
826 827 828 829 830 831 832 833 834 835 836 837 838
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
839
	if (control->pause_filter_count != old) {
840
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
841 842 843
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
844 845
}

846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
	rdmsrl(MSR_K8_SYSCFG, msr);
	if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

P
Paolo Bonzini 已提交
884
	kvm_mmu_set_mmio_spte_mask(mask, PT_WRITABLE_MASK | PT_USER_MASK);
885 886
}

887 888 889 890
static void svm_hardware_teardown(void)
{
	int cpu;

891 892
	if (svm_sev_enabled())
		sev_hardware_teardown();
893 894 895 896 897 898 899 900

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
	iopm_base = 0;
}

901 902 903 904
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

905 906
	supported_xss = 0;

907 908
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
909 910
		kvm_cpu_cap_set(X86_FEATURE_SVM);

911
		if (nrips)
912 913 914 915
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
916 917 918

		/* Nested VM can receive #VMEXIT instead of triggering #GP */
		kvm_cpu_cap_set(X86_FEATURE_SVME_ADDR_CHK);
919 920
	}

921 922 923 924
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
925 926
}

A
Avi Kivity 已提交
927 928 929 930
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
931
	void *iopm_va;
A
Avi Kivity 已提交
932 933 934 935 936 937
	int r;

	iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);

	if (!iopm_pages)
		return -ENOMEM;
938 939 940

	iopm_va = page_address(iopm_pages);
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
A
Avi Kivity 已提交
941 942
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

943 944
	init_msrpm_offsets();

945 946
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

947 948 949
	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

A
Alexander Graf 已提交
950 951 952
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

953 954
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		kvm_has_tsc_control = true;
955 956
		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 32;
957 958
	}

959 960 961 962 963 964 965 966
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

967 968
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
969
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
970 971
	}

972 973 974 975 976
	if (IS_ENABLED(CONFIG_KVM_AMD_SEV) && sev) {
		sev_hardware_setup();
	} else {
		sev = false;
		sev_es = false;
B
Brijesh Singh 已提交
977 978
	}

979 980
	svm_adjust_mmio_mask();

Z
Zachary Amsden 已提交
981
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
982 983
		r = svm_cpu_init(cpu);
		if (r)
984
			goto err;
A
Avi Kivity 已提交
985
	}
986

987 988 989 990 991 992
	/*
	 * KVM's MMU doesn't support using 2-level paging for itself, and thus
	 * NPT isn't supported if the host is using 2-level paging since host
	 * CR4 is unchanged on VMRUN.
	 */
	if (!IS_ENABLED(CONFIG_X86_64) && !IS_ENABLED(CONFIG_X86_PAE))
993 994
		npt_enabled = false;

995
	if (!boot_cpu_has(X86_FEATURE_NPT))
996 997
		npt_enabled = false;

998
	kvm_configure_mmu(npt_enabled, get_max_npt_level(), PG_LEVEL_1G);
999
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
1000

1001 1002 1003 1004 1005
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

1006 1007 1008
	if (avic) {
		if (!npt_enabled ||
		    !boot_cpu_has(X86_FEATURE_AVIC) ||
1009
		    !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
1010
			avic = false;
1011
		} else {
1012
			pr_info("AVIC enabled\n");
1013 1014 1015

			amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
		}
1016
	}
1017

1018 1019
	if (vls) {
		if (!npt_enabled ||
1020
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
1021 1022 1023 1024 1025 1026 1027
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

1028 1029 1030
	if (boot_cpu_has(X86_FEATURE_SVME_ADDR_CHK))
		svm_gp_erratum_intercept = false;

1031 1032 1033 1034 1035 1036 1037
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

1038
	svm_set_cpu_caps();
1039

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	/*
	 * It seems that on AMD processors PTE's accessed bit is
	 * being set by the CPU hardware before the NPF vmexit.
	 * This is not expected behaviour and our tests fail because
	 * of it.
	 * A workaround here is to disable support for
	 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
	 * In this case userspace can know if there is support using
	 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
	 * it
	 * If future AMD CPU models change the behaviour described above,
	 * this variable can be changed accordingly
	 */
	allow_smaller_maxphyaddr = !npt_enabled;

A
Avi Kivity 已提交
1055 1056
	return 0;

1057
err:
1058
	svm_hardware_teardown();
A
Avi Kivity 已提交
1059 1060 1061 1062 1063 1064 1065
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
1066
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

1079
static u64 svm_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1080 1081 1082 1083
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 g_tsc_offset = 0;

1084
	if (is_guest_mode(vcpu)) {
1085
		/* Write L1's TSC offset.  */
1086
		g_tsc_offset = svm->vmcb->control.tsc_offset -
1087 1088
			       svm->vmcb01.ptr->control.tsc_offset;
		svm->vmcb01.ptr->control.tsc_offset = offset;
1089 1090 1091 1092 1093
	}

	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   svm->vmcb->control.tsc_offset - g_tsc_offset,
				   offset);
1094 1095

	svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
1096

1097
	vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
1098
	return svm->vmcb->control.tsc_offset;
1099 1100
}

1101 1102 1103
static void svm_check_invpcid(struct vcpu_svm *svm)
{
	/*
1104 1105
	 * Intercept INVPCID if shadow paging is enabled to sync/free shadow
	 * roots, or if INVPCID is disabled in the guest to inject #UD.
1106 1107
	 */
	if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
1108 1109
		if (!npt_enabled ||
		    !guest_cpuid_has(&svm->vcpu, X86_FEATURE_INVPCID))
1110 1111 1112 1113 1114 1115
			svm_set_intercept(svm, INTERCEPT_INVPCID);
		else
			svm_clr_intercept(svm, INTERCEPT_INVPCID);
	}
}

1116
static void init_vmcb(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1117
{
1118
	struct vcpu_svm *svm = to_svm(vcpu);
1119 1120
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
1121

1122
	vcpu->arch.hflags = 0;
1123

1124 1125 1126 1127 1128 1129
	svm_set_intercept(svm, INTERCEPT_CR0_READ);
	svm_set_intercept(svm, INTERCEPT_CR3_READ);
	svm_set_intercept(svm, INTERCEPT_CR4_READ);
	svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
1130
	if (!kvm_vcpu_apicv_active(vcpu))
1131
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
1132

1133
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
1134

1135 1136 1137
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1138
	set_exception_intercept(svm, AC_VECTOR);
1139
	set_exception_intercept(svm, DB_VECTOR);
1140 1141 1142 1143 1144 1145 1146 1147
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1148

1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	svm_set_intercept(svm, INTERCEPT_INTR);
	svm_set_intercept(svm, INTERCEPT_NMI);
	svm_set_intercept(svm, INTERCEPT_SMI);
	svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
	svm_set_intercept(svm, INTERCEPT_RDPMC);
	svm_set_intercept(svm, INTERCEPT_CPUID);
	svm_set_intercept(svm, INTERCEPT_INVD);
	svm_set_intercept(svm, INTERCEPT_INVLPG);
	svm_set_intercept(svm, INTERCEPT_INVLPGA);
	svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
	svm_set_intercept(svm, INTERCEPT_MSR_PROT);
	svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
	svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
	svm_set_intercept(svm, INTERCEPT_VMRUN);
	svm_set_intercept(svm, INTERCEPT_VMMCALL);
	svm_set_intercept(svm, INTERCEPT_VMLOAD);
	svm_set_intercept(svm, INTERCEPT_VMSAVE);
	svm_set_intercept(svm, INTERCEPT_STGI);
	svm_set_intercept(svm, INTERCEPT_CLGI);
	svm_set_intercept(svm, INTERCEPT_SKINIT);
	svm_set_intercept(svm, INTERCEPT_WBINVD);
	svm_set_intercept(svm, INTERCEPT_XSETBV);
	svm_set_intercept(svm, INTERCEPT_RDPRU);
	svm_set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1173

1174
	if (!kvm_mwait_in_guest(vcpu->kvm)) {
1175 1176
		svm_set_intercept(svm, INTERCEPT_MONITOR);
		svm_set_intercept(svm, INTERCEPT_MWAIT);
1177 1178
	}

1179
	if (!kvm_hlt_in_guest(vcpu->kvm))
1180
		svm_set_intercept(svm, INTERCEPT_HLT);
1181

1182 1183
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1184 1185 1186 1187 1188 1189 1190 1191 1192
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1193
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

	save->gdtr.limit = 0xffff;
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

1205 1206
	svm_set_cr4(vcpu, 0);
	svm_set_efer(vcpu, 0);
M
Mike Day 已提交
1207
	save->dr6 = 0xffff0ff0;
1208
	kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
A
Avi Kivity 已提交
1209
	save->rip = 0x0000fff0;
1210
	vcpu->arch.regs[VCPU_REGS_RIP] = save->rip;
A
Avi Kivity 已提交
1211

J
Joerg Roedel 已提交
1212
	/*
1213
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1214
	 * It also updates the guest-visible cr0 value.
A
Avi Kivity 已提交
1215
	 */
1216 1217
	svm_set_cr0(vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
	kvm_mmu_reset_context(vcpu);
1218

1219
	save->cr4 = X86_CR4_PAE;
A
Avi Kivity 已提交
1220
	/* rdx = ?? */
1221 1222 1223

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1224
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1225
		svm_clr_intercept(svm, INTERCEPT_INVLPG);
1226
		clr_exception_intercept(svm, PF_VECTOR);
1227 1228
		svm_clr_intercept(svm, INTERCEPT_CR3_READ);
		svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
1229
		save->g_pat = vcpu->arch.pat;
1230 1231 1232
		save->cr3 = 0;
		save->cr4 = 0;
	}
1233
	svm->current_vmcb->asid_generation = 0;
C
Cathy Avery 已提交
1234
	svm->asid = 0;
1235

1236
	svm->nested.vmcb12_gpa = 0;
1237
	vcpu->arch.hflags = 0;
1238

1239
	if (!kvm_pause_in_guest(vcpu->kvm)) {
1240 1241 1242
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1243
		svm_set_intercept(svm, INTERCEPT_PAUSE);
1244
	} else {
1245
		svm_clr_intercept(svm, INTERCEPT_PAUSE);
1246 1247
	}

1248 1249
	svm_check_invpcid(svm);

1250
	if (kvm_vcpu_apicv_active(vcpu))
1251 1252
		avic_init_vmcb(svm);

1253 1254 1255 1256 1257
	/*
	 * If hardware supports Virtual VMLOAD VMSAVE then enable it
	 * in VMCB and clear intercepts to avoid #VMEXIT.
	 */
	if (vls) {
1258 1259
		svm_clr_intercept(svm, INTERCEPT_VMLOAD);
		svm_clr_intercept(svm, INTERCEPT_VMSAVE);
1260 1261 1262
		svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
	}

1263
	if (vgif) {
1264 1265
		svm_clr_intercept(svm, INTERCEPT_STGI);
		svm_clr_intercept(svm, INTERCEPT_CLGI);
1266 1267 1268
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1269
	if (sev_guest(vcpu->kvm)) {
B
Brijesh Singh 已提交
1270
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1271
		clr_exception_intercept(svm, UD_VECTOR);
1272

1273
		if (sev_es_guest(vcpu->kvm)) {
1274 1275 1276
			/* Perform SEV-ES specific VMCB updates */
			sev_es_init_vmcb(svm);
		}
1277
	}
B
Brijesh Singh 已提交
1278

1279
	vmcb_mark_all_dirty(svm->vmcb);
1280

1281
	enable_gif(svm);
1282 1283 1284

}

1285
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1286 1287
{
	struct vcpu_svm *svm = to_svm(vcpu);
1288 1289
	u32 dummy;
	u32 eax = 1;
1290

1291
	svm->spec_ctrl = 0;
1292
	svm->virt_spec_ctrl = 0;
1293

1294
	if (!init_event) {
1295 1296 1297 1298
		vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE |
				       MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
1299
	}
1300
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1301

1302
	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1303
	kvm_rdx_write(vcpu, eax);
1304 1305 1306

	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1307 1308
}

1309 1310 1311 1312 1313 1314 1315
void svm_switch_vmcb(struct vcpu_svm *svm, struct kvm_vmcb_info *target_vmcb)
{
	svm->current_vmcb = target_vmcb;
	svm->vmcb = target_vmcb->ptr;
	svm->vmcb_pa = target_vmcb->pa;

	/*
1316 1317 1318
	* Track the physical CPU the target_vmcb is running on
	* in order to mark the VMCB dirty if the cpu changes at
	* its next vmrun.
1319 1320
	*/

1321
	svm->current_vmcb->cpu = svm->vcpu.cpu;
1322 1323
}

1324
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1325
{
1326
	struct vcpu_svm *svm;
1327
	struct page *vmcb01_page;
1328
	struct page *vmsa_page = NULL;
R
Rusty Russell 已提交
1329
	int err;
A
Avi Kivity 已提交
1330

1331 1332
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1333

1334
	err = -ENOMEM;
1335 1336
	vmcb01_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
	if (!vmcb01_page)
1337
		goto out;
A
Avi Kivity 已提交
1338

1339
	if (sev_es_guest(vcpu->kvm)) {
1340 1341 1342 1343 1344 1345 1346
		/*
		 * SEV-ES guests require a separate VMSA page used to contain
		 * the encrypted register state of the guest.
		 */
		vmsa_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
		if (!vmsa_page)
			goto error_free_vmcb_page;
1347 1348 1349 1350 1351 1352 1353 1354

		/*
		 * SEV-ES guests maintain an encrypted version of their FPU
		 * state which is restored and saved on VMRUN and VMEXIT.
		 * Free the fpu structure to prevent KVM from attempting to
		 * access the FPU state.
		 */
		kvm_free_guest_fpu(vcpu);
1355 1356
	}

1357 1358
	err = avic_init_vcpu(svm);
	if (err)
1359
		goto error_free_vmsa_page;
1360

1361 1362 1363
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1364 1365
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1366

1367
	svm->msrpm = svm_vcpu_alloc_msrpm();
1368 1369
	if (!svm->msrpm) {
		err = -ENOMEM;
1370
		goto error_free_vmsa_page;
1371
	}
1372

1373
	svm_vcpu_init_msrpm(vcpu, svm->msrpm);
A
Alexander Graf 已提交
1374

1375 1376
	svm->vmcb01.ptr = page_address(vmcb01_page);
	svm->vmcb01.pa = __sme_set(page_to_pfn(vmcb01_page) << PAGE_SHIFT);
1377 1378 1379 1380

	if (vmsa_page)
		svm->vmsa = page_address(vmsa_page);

1381
	svm->guest_state_loaded = false;
1382 1383

	svm_switch_vmcb(svm, &svm->vmcb01);
1384
	init_vmcb(vcpu);
A
Avi Kivity 已提交
1385

1386
	svm_init_osvw(vcpu);
1387
	vcpu->arch.microcode_version = 0x01000065;
1388

1389
	if (sev_es_guest(vcpu->kvm))
1390 1391 1392
		/* Perform SEV-ES specific VMCB creation updates */
		sev_es_create_vcpu(svm);

1393
	return 0;
1394

1395 1396 1397
error_free_vmsa_page:
	if (vmsa_page)
		__free_page(vmsa_page);
1398
error_free_vmcb_page:
1399
	__free_page(vmcb01_page);
1400
out:
1401
	return err;
A
Avi Kivity 已提交
1402 1403
}

1404 1405 1406 1407 1408 1409 1410 1411
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1412 1413
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1414 1415
	struct vcpu_svm *svm = to_svm(vcpu);

1416 1417 1418 1419 1420 1421 1422
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1423 1424
	svm_free_nested(svm);

1425 1426
	sev_free_vcpu(vcpu);

1427
	__free_page(pfn_to_page(__sme_clr(svm->vmcb01.pa) >> PAGE_SHIFT));
1428
	__free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
A
Avi Kivity 已提交
1429 1430
}

1431
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1432
{
1433
	struct vcpu_svm *svm = to_svm(vcpu);
1434 1435
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
	unsigned int i;
1436

1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	if (svm->guest_state_loaded)
		return;

	/*
	 * Certain MSRs are restored on VMEXIT (sev-es), or vmload of host save
	 * area (non-sev-es). Save ones that aren't so we can restore them
	 * individually later.
	 */
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
		rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
1447

1448 1449 1450 1451
	/*
	 * Save additional host state that will be restored on VMEXIT (sev-es)
	 * or subsequent vmload of host save area.
	 */
1452
	if (sev_es_guest(vcpu->kvm)) {
1453
		sev_es_prepare_guest_switch(svm, vcpu->cpu);
1454
	} else {
1455
		vmsave(__sme_page_pa(sd->save_area));
1456
	}
1457

1458 1459 1460 1461 1462 1463
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1464
	}
1465

P
Paolo Bonzini 已提交
1466 1467 1468
	/* This assumes that the kernel never uses MSR_TSC_AUX */
	if (static_cpu_has(X86_FEATURE_RDTSCP))
		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
1469

1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	svm->guest_state_loaded = true;
}

static void svm_prepare_host_switch(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned int i;

	if (!svm->guest_state_loaded)
		return;

	/*
	 * Certain MSRs are restored on VMEXIT (sev-es), or vmload of host save
	 * area (non-sev-es). Restore the ones that weren't.
	 */
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
		wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);

	svm->guest_state_loaded = false;
}

static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);

A
Ashok Raj 已提交
1496 1497 1498 1499
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1500
	avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1501 1502 1503 1504
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1505
	avic_vcpu_put(vcpu);
1506
	svm_prepare_host_switch(vcpu);
1507

1508
	++vcpu->stat.host_state_reload;
A
Avi Kivity 已提交
1509 1510 1511 1512
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1524 1525 1526 1527
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1528 1529 1530
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1531
       /*
A
Andrea Gelmini 已提交
1532
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1533 1534 1535
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1536
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1537 1538
}

A
Avi Kivity 已提交
1539 1540 1541 1542 1543
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1544
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1545 1546
		break;
	default:
1547
		WARN_ON_ONCE(1);
A
Avi Kivity 已提交
1548 1549 1550
	}
}

1551
static void svm_set_vintr(struct vcpu_svm *svm)
1552 1553 1554 1555 1556
{
	struct vmcb_control_area *control;

	/* The following fields are ignored when AVIC is enabled */
	WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
1557
	svm_set_intercept(svm, INTERCEPT_VINTR);
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1568
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1569 1570
}

1571 1572
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1573
	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1574
	svm_clr_intercept(svm, INTERCEPT_VINTR);
1575

1576 1577 1578
	/* Drop int_ctl fields related to VINTR injection.  */
	svm->vmcb->control.int_ctl &= mask;
	if (is_guest_mode(&svm->vcpu)) {
1579
		svm->vmcb01.ptr->control.int_ctl &= mask;
1580

1581 1582 1583 1584 1585
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
	}

1586
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1587 1588
}

A
Avi Kivity 已提交
1589 1590
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1591
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
A
Avi Kivity 已提交
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
	case VCPU_SREG_FS: return &save->fs;
	case VCPU_SREG_GS: return &save->gs;
	case VCPU_SREG_SS: return &save->ss;
	case VCPU_SREG_TR: return &save->tr;
	case VCPU_SREG_LDTR: return &save->ldtr;
	}
	BUG();
A
Al Viro 已提交
1604
	return NULL;
A
Avi Kivity 已提交
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1639

J
Joerg Roedel 已提交
1640 1641
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1642 1643
	 * for cross vendor migration purposes by "not present"
	 */
1644
	var->unusable = !var->present;
1645

1646 1647 1648 1649 1650 1651
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1652
		var->type |= 0x2;
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1668
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1669 1670
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1671 1672 1673 1674 1675 1676
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1677
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1678
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1679
		break;
1680
	}
A
Avi Kivity 已提交
1681 1682
}

1683 1684 1685 1686 1687 1688 1689
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1690
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1691
{
1692 1693
	struct vcpu_svm *svm = to_svm(vcpu);

1694 1695
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1696 1697
}

1698
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1699
{
1700 1701
	struct vcpu_svm *svm = to_svm(vcpu);

1702 1703
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1704
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1705 1706
}

1707
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1708
{
1709 1710
	struct vcpu_svm *svm = to_svm(vcpu);

1711 1712
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1713 1714
}

1715
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1716
{
1717 1718
	struct vcpu_svm *svm = to_svm(vcpu);

1719 1720
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1721
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1722 1723
}

1724
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1725
{
1726
	struct vcpu_svm *svm = to_svm(vcpu);
1727
	u64 hcr0 = cr0;
1728

1729
#ifdef CONFIG_X86_64
1730
	if (vcpu->arch.efer & EFER_LME && !vcpu->arch.guest_state_protected) {
1731
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1732
			vcpu->arch.efer |= EFER_LMA;
1733
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1734 1735
		}

M
Mike Day 已提交
1736
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1737
			vcpu->arch.efer &= ~EFER_LMA;
1738
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1739 1740 1741
		}
	}
#endif
1742
	vcpu->arch.cr0 = cr0;
1743 1744

	if (!npt_enabled)
1745
		hcr0 |= X86_CR0_PG | X86_CR0_WP;
1746

1747 1748 1749 1750 1751 1752
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
1753 1754 1755
		hcr0 &= ~(X86_CR0_CD | X86_CR0_NW);

	svm->vmcb->save.cr0 = hcr0;
1756
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
1757 1758 1759 1760 1761

	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
1762
	if (sev_es_guest(vcpu->kvm))
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
		return;

	if (hcr0 == cr0) {
		/* Selective CR0 write remains on.  */
		svm_clr_intercept(svm, INTERCEPT_CR0_READ);
		svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
	} else {
		svm_set_intercept(svm, INTERCEPT_CR0_READ);
		svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	}
A
Avi Kivity 已提交
1773 1774
}

1775 1776 1777 1778 1779 1780
static bool svm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
{
	return true;
}

void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1781
{
1782
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1783
	unsigned long old_cr4 = vcpu->arch.cr4;
1784 1785

	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1786
		svm_flush_tlb(vcpu);
1787

1788 1789 1790
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1791
	cr4 |= host_cr4_mce;
1792
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1793
	vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1794 1795 1796

	if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
		kvm_update_cpuid_runtime(vcpu);
A
Avi Kivity 已提交
1797 1798 1799 1800 1801
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1802
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1803 1804 1805 1806 1807
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1808 1809 1810 1811 1812 1813 1814 1815
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1816 1817 1818 1819 1820 1821 1822 1823

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1824 1825
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1826

1827
	vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1828 1829
}

1830
static void svm_update_exception_bitmap(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1831
{
J
Jan Kiszka 已提交
1832 1833
	struct vcpu_svm *svm = to_svm(vcpu);

1834
	clr_exception_intercept(svm, BP_VECTOR);
1835

J
Jan Kiszka 已提交
1836 1837
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1838
			set_exception_intercept(svm, BP_VECTOR);
1839
	}
1840 1841
}

1842
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1843
{
1844 1845
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1846
		sd->next_asid = sd->min_asid;
1847
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
C
Cathy Avery 已提交
1848
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1849 1850
	}

1851
	svm->current_vmcb->asid_generation = sd->asid_generation;
C
Cathy Avery 已提交
1852
	svm->asid = sd->next_asid++;
A
Avi Kivity 已提交
1853 1854
}

1855
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1856
{
1857
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1858

1859 1860 1861
	if (svm->vcpu.arch.guest_state_protected)
		return;

1862 1863
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
1864
		vmcb_mark_dirty(vmcb, VMCB_DR);
1865
	}
J
Jan Kiszka 已提交
1866 1867
}

1868 1869 1870 1871
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

1872 1873 1874
	if (vcpu->arch.guest_state_protected)
		return;

1875 1876 1877 1878
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1879
	/*
1880
	 * We cannot reset svm->vmcb->save.dr6 to DR6_ACTIVE_LOW here,
1881 1882
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1883
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1884 1885 1886 1887 1888
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1889
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1890
{
1891 1892
	struct vcpu_svm *svm = to_svm(vcpu);

1893 1894 1895
	if (vcpu->arch.guest_state_protected)
		return;

1896
	svm->vmcb->save.dr7 = value;
1897
	vmcb_mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1898 1899
}

1900
static int pf_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1901
{
1902 1903
	struct vcpu_svm *svm = to_svm(vcpu);

1904
	u64 fault_address = svm->vmcb->control.exit_info_2;
1905
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1906

1907
	return kvm_handle_page_fault(vcpu, error_code, fault_address,
1908 1909
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1910 1911 1912
			svm->vmcb->control.insn_len);
}

1913
static int npf_interception(struct kvm_vcpu *vcpu)
1914
{
1915 1916
	struct vcpu_svm *svm = to_svm(vcpu);

1917
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1918 1919 1920
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
1921
	return kvm_mmu_page_fault(vcpu, fault_address, error_code,
1922 1923
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1924
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1925 1926
}

1927
static int db_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1928
{
1929 1930
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1931

1932
	if (!(vcpu->guest_debug &
1933
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1934
		!svm->nmi_singlestep) {
1935
		u32 payload = svm->vmcb->save.dr6 ^ DR6_ACTIVE_LOW;
1936
		kvm_queue_exception_p(vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
1937 1938
		return 1;
	}
1939

J
Jan Kiszka 已提交
1940
	if (svm->nmi_singlestep) {
1941
		disable_nmi_singlestep(svm);
1942 1943
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
1944 1945
	}

1946
	if (vcpu->guest_debug &
J
Joerg Roedel 已提交
1947
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1948
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1949 1950
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1951 1952 1953 1954 1955 1956 1957
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
1958 1959
}

1960
static int bp_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1961
{
1962 1963
	struct vcpu_svm *svm = to_svm(vcpu);
	struct kvm_run *kvm_run = vcpu->run;
A
Avi Kivity 已提交
1964

J
Jan Kiszka 已提交
1965 1966 1967 1968 1969 1970
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

1971
static int ud_interception(struct kvm_vcpu *vcpu)
1972
{
1973
	return handle_ud(vcpu);
1974 1975
}

1976
static int ac_interception(struct kvm_vcpu *vcpu)
1977
{
1978
	kvm_queue_exception_e(vcpu, AC_VECTOR, 0);
1979 1980 1981
	return 1;
}

1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

2021
static void svm_handle_mce(struct kvm_vcpu *vcpu)
2022
{
2023 2024 2025 2026 2027 2028 2029
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

2030
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2031 2032 2033 2034

		return;
	}

2035 2036 2037 2038
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
2039
	kvm_machine_check();
2040 2041
}

2042
static int mc_interception(struct kvm_vcpu *vcpu)
2043
{
2044 2045 2046
	return 1;
}

2047
static int shutdown_interception(struct kvm_vcpu *vcpu)
2048
{
2049 2050
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2051

2052 2053 2054 2055
	/*
	 * The VM save area has already been encrypted so it
	 * cannot be reinitialized - just terminate.
	 */
2056
	if (sev_es_guest(vcpu->kvm))
2057 2058
		return -EINVAL;

2059 2060 2061 2062
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
2063
	clear_page(svm->vmcb);
2064
	init_vmcb(vcpu);
2065 2066 2067 2068 2069

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

2070
static int io_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2071
{
2072
	struct vcpu_svm *svm = to_svm(vcpu);
M
Mike Day 已提交
2073
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
2074
	int size, in, string;
2075
	unsigned port;
A
Avi Kivity 已提交
2076

2077
	++vcpu->stat.io_exits;
2078
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
2079 2080 2081
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
2082 2083 2084 2085 2086 2087 2088 2089

	if (string) {
		if (sev_es_guest(vcpu->kvm))
			return sev_es_string_io(svm, size, port, in);
		else
			return kvm_emulate_instruction(vcpu, 0);
	}

2090 2091
	svm->next_rip = svm->vmcb->control.exit_info_2;

2092
	return kvm_fast_pio(vcpu, size, port, in);
A
Avi Kivity 已提交
2093 2094
}

2095
static int nmi_interception(struct kvm_vcpu *vcpu)
2096 2097 2098 2099
{
	return 1;
}

2100
static int intr_interception(struct kvm_vcpu *vcpu)
2101
{
2102
	++vcpu->stat.irq_exits;
2103 2104 2105
	return 1;
}

2106
static int vmload_vmsave_interception(struct kvm_vcpu *vcpu, bool vmload)
2107
{
2108
	struct vcpu_svm *svm = to_svm(vcpu);
2109
	struct vmcb *vmcb12;
2110
	struct kvm_host_map map;
2111
	int ret;
2112

2113
	if (nested_svm_check_permissions(vcpu))
2114 2115
		return 1;

2116
	ret = kvm_vcpu_map(vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
2117 2118
	if (ret) {
		if (ret == -EINVAL)
2119
			kvm_inject_gp(vcpu, 0);
2120
		return 1;
2121 2122
	}

2123
	vmcb12 = map.hva;
2124

2125
	ret = kvm_skip_emulated_instruction(vcpu);
2126

2127 2128 2129 2130 2131
	if (vmload)
		nested_svm_vmloadsave(vmcb12, svm->vmcb);
	else
		nested_svm_vmloadsave(svm->vmcb, vmcb12);

2132
	kvm_vcpu_unmap(vcpu, &map, true);
2133

2134
	return ret;
2135 2136
}

2137
static int vmload_interception(struct kvm_vcpu *vcpu)
2138
{
2139 2140
	return vmload_vmsave_interception(vcpu, true);
}
2141

2142 2143 2144
static int vmsave_interception(struct kvm_vcpu *vcpu)
{
	return vmload_vmsave_interception(vcpu, false);
2145 2146
}

2147
static int vmrun_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2148
{
2149
	if (nested_svm_check_permissions(vcpu))
A
Alexander Graf 已提交
2150 2151
		return 1;

2152
	return nested_svm_vmrun(vcpu);
A
Alexander Graf 已提交
2153 2154
}

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
enum {
	NONE_SVM_INSTR,
	SVM_INSTR_VMRUN,
	SVM_INSTR_VMLOAD,
	SVM_INSTR_VMSAVE,
};

/* Return NONE_SVM_INSTR if not SVM instrs, otherwise return decode result */
static int svm_instr_opcode(struct kvm_vcpu *vcpu)
{
	struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;

	if (ctxt->b != 0x1 || ctxt->opcode_len != 2)
		return NONE_SVM_INSTR;

	switch (ctxt->modrm) {
	case 0xd8: /* VMRUN */
		return SVM_INSTR_VMRUN;
	case 0xda: /* VMLOAD */
		return SVM_INSTR_VMLOAD;
	case 0xdb: /* VMSAVE */
		return SVM_INSTR_VMSAVE;
	default:
		break;
	}

	return NONE_SVM_INSTR;
}

static int emulate_svm_instr(struct kvm_vcpu *vcpu, int opcode)
{
2186 2187 2188 2189 2190
	const int guest_mode_exit_codes[] = {
		[SVM_INSTR_VMRUN] = SVM_EXIT_VMRUN,
		[SVM_INSTR_VMLOAD] = SVM_EXIT_VMLOAD,
		[SVM_INSTR_VMSAVE] = SVM_EXIT_VMSAVE,
	};
2191
	int (*const svm_instr_handlers[])(struct kvm_vcpu *vcpu) = {
2192 2193 2194 2195 2196
		[SVM_INSTR_VMRUN] = vmrun_interception,
		[SVM_INSTR_VMLOAD] = vmload_interception,
		[SVM_INSTR_VMSAVE] = vmsave_interception,
	};
	struct vcpu_svm *svm = to_svm(vcpu);
2197
	int ret;
2198

2199
	if (is_guest_mode(vcpu)) {
2200
		/* Returns '1' or -errno on failure, '0' on success. */
2201
		ret = nested_svm_simple_vmexit(svm, guest_mode_exit_codes[opcode]);
2202 2203 2204 2205
		if (ret)
			return ret;
		return 1;
	}
2206
	return svm_instr_handlers[opcode](vcpu);
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
}

/*
 * #GP handling code. Note that #GP can be triggered under the following two
 * cases:
 *   1) SVM VM-related instructions (VMRUN/VMSAVE/VMLOAD) that trigger #GP on
 *      some AMD CPUs when EAX of these instructions are in the reserved memory
 *      regions (e.g. SMM memory on host).
 *   2) VMware backdoor
 */
2217
static int gp_interception(struct kvm_vcpu *vcpu)
2218
{
2219
	struct vcpu_svm *svm = to_svm(vcpu);
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
	u32 error_code = svm->vmcb->control.exit_info_1;
	int opcode;

	/* Both #GP cases have zero error_code */
	if (error_code)
		goto reinject;

	/* Decode the instruction for usage later */
	if (x86_decode_emulated_instruction(vcpu, 0, NULL, 0) != EMULATION_OK)
		goto reinject;

	opcode = svm_instr_opcode(vcpu);

	if (opcode == NONE_SVM_INSTR) {
		if (!enable_vmware_backdoor)
			goto reinject;

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC.
		 */
2241 2242
		if (!is_guest_mode(vcpu))
			return kvm_emulate_instruction(vcpu,
2243 2244 2245 2246 2247 2248 2249 2250 2251
				EMULTYPE_VMWARE_GP | EMULTYPE_NO_DECODE);
	} else
		return emulate_svm_instr(vcpu, opcode);

reinject:
	kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
	return 1;
}

P
Paolo Bonzini 已提交
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
2262 2263
			svm_clr_intercept(svm, INTERCEPT_STGI);
		if (svm_is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

2284
static int stgi_interception(struct kvm_vcpu *vcpu)
2285
{
2286 2287
	int ret;

2288
	if (nested_svm_check_permissions(vcpu))
2289 2290
		return 1;

2291 2292
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), true);
2293
	return ret;
2294 2295
}

2296
static int clgi_interception(struct kvm_vcpu *vcpu)
2297
{
2298 2299
	int ret;

2300
	if (nested_svm_check_permissions(vcpu))
2301 2302
		return 1;

2303 2304
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), false);
2305
	return ret;
2306 2307
}

2308
static int invlpga_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2309
{
2310 2311
	trace_kvm_invlpga(to_svm(vcpu)->vmcb->save.rip, kvm_rcx_read(vcpu),
			  kvm_rax_read(vcpu));
2312

A
Alexander Graf 已提交
2313
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2314
	kvm_mmu_invlpg(vcpu, kvm_rax_read(vcpu));
A
Alexander Graf 已提交
2315

2316
	return kvm_skip_emulated_instruction(vcpu);
A
Alexander Graf 已提交
2317 2318
}

2319
static int skinit_interception(struct kvm_vcpu *vcpu)
2320
{
2321
	trace_kvm_skinit(to_svm(vcpu)->vmcb->save.rip, kvm_rax_read(vcpu));
2322

2323
	kvm_queue_exception(vcpu, UD_VECTOR);
2324 2325 2326
	return 1;
}

2327
static int task_switch_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2328
{
2329
	struct vcpu_svm *svm = to_svm(vcpu);
2330
	u16 tss_selector;
2331 2332 2333
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2334
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2335 2336 2337 2338
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2339 2340
	bool has_error_code = false;
	u32 error_code = 0;
2341 2342

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2343

2344 2345
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2346 2347 2348 2349
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2350
	else if (idt_v)
2351 2352 2353 2354
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2355 2356 2357
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
2358
			vcpu->arch.nmi_injected = false;
2359 2360
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2361 2362 2363 2364 2365 2366
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2367
			kvm_clear_exception_queue(vcpu);
2368 2369
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
2370
			kvm_clear_interrupt_queue(vcpu);
2371 2372 2373 2374 2375
			break;
		default:
			break;
		}
	}
2376

2377 2378 2379
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2380
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2381
		if (!skip_emulated_instruction(vcpu))
2382
			return 0;
2383
	}
2384

2385 2386 2387
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2388
	return kvm_task_switch(vcpu, tss_selector, int_vec, reason,
2389
			       has_error_code, error_code);
A
Avi Kivity 已提交
2390 2391
}

2392
static int iret_interception(struct kvm_vcpu *vcpu)
2393
{
2394 2395 2396 2397 2398
	struct vcpu_svm *svm = to_svm(vcpu);

	++vcpu->stat.nmi_window_exits;
	vcpu->arch.hflags |= HF_IRET_MASK;
	if (!sev_es_guest(vcpu->kvm)) {
2399
		svm_clr_intercept(svm, INTERCEPT_IRET);
2400
		svm->nmi_iret_rip = kvm_rip_read(vcpu);
2401
	}
2402
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2403 2404 2405
	return 1;
}

2406
static int invlpg_interception(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
2407
{
2408
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2409
		return kvm_emulate_instruction(vcpu, 0);
2410

2411 2412
	kvm_mmu_invlpg(vcpu, to_svm(vcpu)->vmcb->control.exit_info_1);
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
2413 2414
}

2415
static int emulate_on_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2416
{
2417
	return kvm_emulate_instruction(vcpu, 0);
A
Avi Kivity 已提交
2418 2419
}

2420
static int rsm_interception(struct kvm_vcpu *vcpu)
B
Brijesh Singh 已提交
2421
{
2422
	return kvm_emulate_instruction_from_buffer(vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2423 2424
}

2425
static int rdpmc_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2426
{
2427
	if (!nrips)
2428
		return emulate_on_interception(vcpu);
A
Avi Kivity 已提交
2429

2430
	return kvm_emulate_rdpmc(vcpu);
A
Avi Kivity 已提交
2431 2432
}

2433
static bool check_selective_cr0_intercepted(struct kvm_vcpu *vcpu,
2434
					    unsigned long val)
2435
{
2436 2437
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long cr0 = vcpu->arch.cr0;
2438 2439
	bool ret = false;

2440
	if (!is_guest_mode(vcpu) ||
2441
	    (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2455 2456
#define CR_VALID (1ULL << 63)

2457
static int cr_interception(struct kvm_vcpu *vcpu)
2458
{
2459
	struct vcpu_svm *svm = to_svm(vcpu);
2460 2461 2462 2463 2464
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2465
		return emulate_on_interception(vcpu);
2466 2467

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2468
		return emulate_on_interception(vcpu);
2469 2470

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2471 2472 2473 2474
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2475 2476 2477 2478

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
2479
		val = kvm_register_read(vcpu, reg);
2480
		trace_kvm_cr_write(cr, val);
2481 2482
		switch (cr) {
		case 0:
2483 2484
			if (!check_selective_cr0_intercepted(vcpu, val))
				err = kvm_set_cr0(vcpu, val);
2485 2486 2487
			else
				return 1;

2488 2489
			break;
		case 3:
2490
			err = kvm_set_cr3(vcpu, val);
2491 2492
			break;
		case 4:
2493
			err = kvm_set_cr4(vcpu, val);
2494 2495
			break;
		case 8:
2496
			err = kvm_set_cr8(vcpu, val);
2497 2498 2499
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
2500
			kvm_queue_exception(vcpu, UD_VECTOR);
2501 2502 2503 2504 2505
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
2506
			val = kvm_read_cr0(vcpu);
2507 2508
			break;
		case 2:
2509
			val = vcpu->arch.cr2;
2510 2511
			break;
		case 3:
2512
			val = kvm_read_cr3(vcpu);
2513 2514
			break;
		case 4:
2515
			val = kvm_read_cr4(vcpu);
2516 2517
			break;
		case 8:
2518
			val = kvm_get_cr8(vcpu);
2519 2520 2521
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
2522
			kvm_queue_exception(vcpu, UD_VECTOR);
2523 2524
			return 1;
		}
2525
		kvm_register_write(vcpu, reg, val);
2526
		trace_kvm_cr_read(cr, val);
2527
	}
2528
	return kvm_complete_insn_gp(vcpu, err);
2529 2530
}

2531
static int cr_trap(struct kvm_vcpu *vcpu)
2532
{
2533
	struct vcpu_svm *svm = to_svm(vcpu);
2534 2535
	unsigned long old_value, new_value;
	unsigned int cr;
2536
	int ret = 0;
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547

	new_value = (unsigned long)svm->vmcb->control.exit_info_1;

	cr = svm->vmcb->control.exit_code - SVM_EXIT_CR0_WRITE_TRAP;
	switch (cr) {
	case 0:
		old_value = kvm_read_cr0(vcpu);
		svm_set_cr0(vcpu, new_value);

		kvm_post_set_cr0(vcpu, old_value, new_value);
		break;
2548 2549 2550 2551 2552 2553
	case 4:
		old_value = kvm_read_cr4(vcpu);
		svm_set_cr4(vcpu, new_value);

		kvm_post_set_cr4(vcpu, old_value, new_value);
		break;
2554
	case 8:
2555
		ret = kvm_set_cr8(vcpu, new_value);
2556
		break;
2557 2558 2559 2560 2561 2562
	default:
		WARN(1, "unhandled CR%d write trap", cr);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

2563
	return kvm_complete_insn_gp(vcpu, ret);
2564 2565
}

2566
static int dr_interception(struct kvm_vcpu *vcpu)
2567
{
2568
	struct vcpu_svm *svm = to_svm(vcpu);
2569 2570
	int reg, dr;
	unsigned long val;
2571
	int err = 0;
2572

2573
	if (vcpu->guest_debug == 0) {
2574 2575 2576 2577 2578 2579
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
2580
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
2581 2582 2583
		return 1;
	}

2584
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2585
		return emulate_on_interception(vcpu);
2586 2587 2588

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2589 2590
	if (dr >= 16) { /* mov to DRn  */
		dr -= 16;
2591 2592
		val = kvm_register_read(vcpu, reg);
		err = kvm_set_dr(vcpu, dr, val);
2593
	} else {
2594 2595
		kvm_get_dr(vcpu, dr, &val);
		kvm_register_write(vcpu, reg, val);
2596 2597
	}

2598
	return kvm_complete_insn_gp(vcpu, err);
2599 2600
}

2601
static int cr8_write_interception(struct kvm_vcpu *vcpu)
2602
{
A
Andre Przywara 已提交
2603
	int r;
A
Avi Kivity 已提交
2604

2605
	u8 cr8_prev = kvm_get_cr8(vcpu);
2606
	/* instruction emulation calls kvm_set_cr8() */
2607 2608
	r = cr_interception(vcpu);
	if (lapic_in_kernel(vcpu))
2609
		return r;
2610
	if (cr8_prev <= kvm_get_cr8(vcpu))
2611
		return r;
2612
	vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
2613 2614 2615
	return 0;
}

2616
static int efer_trap(struct kvm_vcpu *vcpu)
2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
{
	struct msr_data msr_info;
	int ret;

	/*
	 * Clear the EFER_SVME bit from EFER. The SVM code always sets this
	 * bit in svm_set_efer(), but __kvm_valid_efer() checks it against
	 * whether the guest has X86_FEATURE_SVM - this avoids a failure if
	 * the guest doesn't have X86_FEATURE_SVM.
	 */
	msr_info.host_initiated = false;
	msr_info.index = MSR_EFER;
2629 2630
	msr_info.data = to_svm(vcpu)->vmcb->control.exit_info_1 & ~EFER_SVME;
	ret = kvm_set_msr_common(vcpu, &msr_info);
2631

2632
	return kvm_complete_insn_gp(vcpu, ret);
2633 2634
}

2635 2636
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2637 2638 2639 2640 2641 2642 2643
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
2644 2645
	case MSR_IA32_PERF_CAPABILITIES:
		return 0;
2646
	default:
2647
		return KVM_MSR_RET_INVALID;
2648 2649 2650
	}

	return 0;
2651 2652
}

2653
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2654
{
2655 2656
	struct vcpu_svm *svm = to_svm(vcpu);

2657
	switch (msr_info->index) {
B
Brian Gerst 已提交
2658
	case MSR_STAR:
2659
		msr_info->data = svm->vmcb->save.star;
A
Avi Kivity 已提交
2660
		break;
2661
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2662
	case MSR_LSTAR:
2663
		msr_info->data = svm->vmcb->save.lstar;
A
Avi Kivity 已提交
2664 2665
		break;
	case MSR_CSTAR:
2666
		msr_info->data = svm->vmcb->save.cstar;
A
Avi Kivity 已提交
2667 2668
		break;
	case MSR_KERNEL_GS_BASE:
2669
		msr_info->data = svm->vmcb->save.kernel_gs_base;
A
Avi Kivity 已提交
2670 2671
		break;
	case MSR_SYSCALL_MASK:
2672
		msr_info->data = svm->vmcb->save.sfmask;
A
Avi Kivity 已提交
2673 2674 2675
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2676
		msr_info->data = svm->vmcb->save.sysenter_cs;
A
Avi Kivity 已提交
2677 2678
		break;
	case MSR_IA32_SYSENTER_EIP:
2679
		msr_info->data = svm->sysenter_eip;
A
Avi Kivity 已提交
2680 2681
		break;
	case MSR_IA32_SYSENTER_ESP:
2682
		msr_info->data = svm->sysenter_esp;
A
Avi Kivity 已提交
2683
		break;
P
Paolo Bonzini 已提交
2684 2685 2686 2687 2688
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2689 2690 2691 2692 2693
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2694
	case MSR_IA32_DEBUGCTLMSR:
2695
		msr_info->data = svm->vmcb->save.dbgctl;
2696 2697
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2698
		msr_info->data = svm->vmcb->save.br_from;
2699 2700
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2701
		msr_info->data = svm->vmcb->save.br_to;
2702 2703
		break;
	case MSR_IA32_LASTINTFROMIP:
2704
		msr_info->data = svm->vmcb->save.last_excp_from;
2705 2706
		break;
	case MSR_IA32_LASTINTTOIP:
2707
		msr_info->data = svm->vmcb->save.last_excp_to;
2708
		break;
A
Alexander Graf 已提交
2709
	case MSR_VM_HSAVE_PA:
2710
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2711
		break;
2712
	case MSR_VM_CR:
2713
		msr_info->data = svm->nested.vm_cr_msr;
2714
		break;
2715 2716
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2717
		    !guest_has_spec_ctrl_msr(vcpu))
2718 2719 2720 2721
			return 1;

		msr_info->data = svm->spec_ctrl;
		break;
2722 2723 2724 2725 2726 2727 2728
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2746 2747 2748
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2749
	default:
2750
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2751 2752 2753 2754
	}
	return 0;
}

2755 2756 2757
static int svm_complete_emulated_msr(struct kvm_vcpu *vcpu, int err)
{
	struct vcpu_svm *svm = to_svm(vcpu);
2758 2759
	if (!sev_es_guest(vcpu->kvm) || !err)
		return kvm_complete_insn_gp(vcpu, err);
2760 2761 2762 2763 2764 2765 2766 2767 2768

	ghcb_set_sw_exit_info_1(svm->ghcb, 1);
	ghcb_set_sw_exit_info_2(svm->ghcb,
				X86_TRAP_GP |
				SVM_EVTINJ_TYPE_EXEPT |
				SVM_EVTINJ_VALID);
	return 1;
}

2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2794
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2795
{
2796 2797
	struct vcpu_svm *svm = to_svm(vcpu);

2798 2799
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2800
	switch (ecx) {
P
Paolo Bonzini 已提交
2801 2802 2803 2804
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
2805 2806 2807
		svm->vmcb01.ptr->save.g_pat = data;
		if (is_guest_mode(vcpu))
			nested_vmcb02_compute_g_pat(svm);
2808
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
P
Paolo Bonzini 已提交
2809
		break;
2810 2811
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2812
		    !guest_has_spec_ctrl_msr(vcpu))
2813 2814
			return 1;

2815
		if (kvm_spec_ctrl_test_value(data))
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
			return 1;

		svm->spec_ctrl = data;
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
2833
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
2834
		break;
A
Ashok Raj 已提交
2835 2836
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2837
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2838 2839 2840 2841
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2842
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2843
			return 1;
A
Ashok Raj 已提交
2844 2845 2846 2847
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2848
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
A
Ashok Raj 已提交
2849
		break;
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2860
	case MSR_STAR:
2861
		svm->vmcb->save.star = data;
A
Avi Kivity 已提交
2862
		break;
2863
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2864
	case MSR_LSTAR:
2865
		svm->vmcb->save.lstar = data;
A
Avi Kivity 已提交
2866 2867
		break;
	case MSR_CSTAR:
2868
		svm->vmcb->save.cstar = data;
A
Avi Kivity 已提交
2869 2870
		break;
	case MSR_KERNEL_GS_BASE:
2871
		svm->vmcb->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2872 2873
		break;
	case MSR_SYSCALL_MASK:
2874
		svm->vmcb->save.sfmask = data;
A
Avi Kivity 已提交
2875 2876 2877
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2878
		svm->vmcb->save.sysenter_cs = data;
A
Avi Kivity 已提交
2879 2880
		break;
	case MSR_IA32_SYSENTER_EIP:
2881
		svm->sysenter_eip = data;
2882
		svm->vmcb->save.sysenter_eip = data;
A
Avi Kivity 已提交
2883 2884
		break;
	case MSR_IA32_SYSENTER_ESP:
2885
		svm->sysenter_esp = data;
2886
		svm->vmcb->save.sysenter_esp = data;
A
Avi Kivity 已提交
2887
		break;
P
Paolo Bonzini 已提交
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;

		/*
		 * This is rare, so we update the MSR here instead of using
		 * direct_access_msrs.  Doing that would require a rdmsr in
		 * svm_vcpu_put.
		 */
		svm->tsc_aux = data;
		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
		break;
2900
	case MSR_IA32_DEBUGCTLMSR:
2901
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2902 2903
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
2904 2905 2906 2907 2908 2909
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
2910
		vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
2911
		if (data & (1ULL<<0))
2912
			svm_enable_lbrv(vcpu);
2913
		else
2914
			svm_disable_lbrv(vcpu);
2915
		break;
A
Alexander Graf 已提交
2916
	case MSR_VM_HSAVE_PA:
2917
		svm->nested.hsave_msr = data;
2918
		break;
2919
	case MSR_VM_CR:
2920
		return svm_set_vm_cr(vcpu, data);
2921
	case MSR_VM_IGNNE:
2922
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2923
		break;
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
2942 2943 2944
	case MSR_IA32_APICBASE:
		if (kvm_vcpu_apicv_active(vcpu))
			avic_update_vapic_bar(to_svm(vcpu), data);
2945
		fallthrough;
A
Avi Kivity 已提交
2946
	default:
2947
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
2948 2949 2950 2951
	}
	return 0;
}

2952
static int msr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2953
{
2954
	if (to_svm(vcpu)->vmcb->control.exit_info_1)
2955
		return kvm_emulate_wrmsr(vcpu);
A
Avi Kivity 已提交
2956
	else
2957
		return kvm_emulate_rdmsr(vcpu);
A
Avi Kivity 已提交
2958 2959
}

2960
static int interrupt_window_interception(struct kvm_vcpu *vcpu)
2961
{
2962 2963
	kvm_make_request(KVM_REQ_EVENT, vcpu);
	svm_clear_vintr(to_svm(vcpu));
2964 2965 2966 2967 2968 2969

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
2970
	svm_toggle_avic_for_irq_window(vcpu, true);
2971

2972
	++vcpu->stat.irq_window_exits;
2973 2974 2975
	return 1;
}

2976
static int pause_interception(struct kvm_vcpu *vcpu)
2977
{
2978 2979 2980 2981 2982 2983 2984
	bool in_kernel;

	/*
	 * CPL is not made available for an SEV-ES guest, therefore
	 * vcpu->arch.preempted_in_kernel can never be true.  Just
	 * set in_kernel to false as well.
	 */
2985
	in_kernel = !sev_es_guest(vcpu->kvm) && svm_get_cpl(vcpu) == 0;
2986

2987
	if (!kvm_pause_in_guest(vcpu->kvm))
2988 2989
		grow_ple_window(vcpu);

2990
	kvm_vcpu_on_spin(vcpu, in_kernel);
2991 2992 2993
	return 1;
}

2994
static int invpcid_interception(struct kvm_vcpu *vcpu)
2995
{
2996
	struct vcpu_svm *svm = to_svm(vcpu);
2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
	unsigned long type;
	gva_t gva;

	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/*
	 * For an INVPCID intercept:
	 * EXITINFO1 provides the linear address of the memory operand.
	 * EXITINFO2 provides the contents of the register operand.
	 */
	type = svm->vmcb->control.exit_info_2;
	gva = svm->vmcb->control.exit_info_1;

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

	return kvm_handle_invpcid(vcpu, type, gva);
}

3021
static int (*const svm_exit_handlers[])(struct kvm_vcpu *vcpu) = {
3022 3023 3024 3025
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
3026
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
3027
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
3028 3029
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
3030
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
3047 3048
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
3049
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
3050 3051
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
3052
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
3053
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
3054
	[SVM_EXIT_INTR]				= intr_interception,
3055
	[SVM_EXIT_NMI]				= nmi_interception,
3056 3057
	[SVM_EXIT_SMI]				= kvm_emulate_as_nop,
	[SVM_EXIT_INIT]				= kvm_emulate_as_nop,
3058
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
A
Avi Kivity 已提交
3059
	[SVM_EXIT_RDPMC]			= rdpmc_interception,
3060
	[SVM_EXIT_CPUID]			= kvm_emulate_cpuid,
3061
	[SVM_EXIT_IRET]                         = iret_interception,
3062
	[SVM_EXIT_INVD]                         = kvm_emulate_invd,
3063
	[SVM_EXIT_PAUSE]			= pause_interception,
3064
	[SVM_EXIT_HLT]				= kvm_emulate_halt,
M
Marcelo Tosatti 已提交
3065
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
3066
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
3067
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
3068 3069
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
3070
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
3071
	[SVM_EXIT_VMRUN]			= vmrun_interception,
3072
	[SVM_EXIT_VMMCALL]			= kvm_emulate_hypercall,
3073 3074
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
3075 3076
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
3077
	[SVM_EXIT_SKINIT]			= skinit_interception,
3078 3079 3080
	[SVM_EXIT_WBINVD]                       = kvm_emulate_wbinvd,
	[SVM_EXIT_MONITOR]			= kvm_emulate_monitor,
	[SVM_EXIT_MWAIT]			= kvm_emulate_mwait,
3081
	[SVM_EXIT_XSETBV]			= kvm_emulate_xsetbv,
3082
	[SVM_EXIT_RDPRU]			= kvm_handle_invalid_op,
3083
	[SVM_EXIT_EFER_WRITE_TRAP]		= efer_trap,
3084
	[SVM_EXIT_CR0_WRITE_TRAP]		= cr_trap,
3085
	[SVM_EXIT_CR4_WRITE_TRAP]		= cr_trap,
3086
	[SVM_EXIT_CR8_WRITE_TRAP]		= cr_trap,
3087
	[SVM_EXIT_INVPCID]                      = invpcid_interception,
3088
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
3089
	[SVM_EXIT_RSM]                          = rsm_interception,
3090 3091
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
3092
	[SVM_EXIT_VMGEXIT]			= sev_handle_vmgexit,
A
Avi Kivity 已提交
3093 3094
};

3095
static void dump_vmcb(struct kvm_vcpu *vcpu)
3096 3097 3098 3099 3100
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;

3101 3102 3103 3104 3105
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

3106
	pr_err("VMCB Control Area:\n");
3107 3108
	pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
3109 3110
	pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
3111
	pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
3112 3113 3114
	pr_err("%-20s%08x %08x\n", "intercepts:",
              control->intercepts[INTERCEPT_WORD3],
	       control->intercepts[INTERCEPT_WORD4]);
3115
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3116 3117
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3133
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
3134
	pr_err("%-20s%016llx\n", "ghcb:", control->ghcb_gpa);
3135 3136
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3137
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
3138
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3139 3140 3141
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3142
	pr_err("%-20s%016llx\n", "vmsa_pa:", control->vmsa_pa);
3143
	pr_err("VMCB State Save Area:\n");
3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
	       save->fs.selector, save->fs.attrib,
	       save->fs.limit, save->fs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
	       save->gs.selector, save->gs.attrib,
	       save->gs.limit, save->gs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
	       save->ldtr.selector, save->ldtr.attrib,
	       save->ldtr.limit, save->ldtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
	       save->tr.selector, save->tr.attrib,
	       save->tr.limit, save->tr.base);
3184 3185
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "star:", save->star, "lstar:", save->lstar);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cstar:", save->cstar, "sfmask:", save->sfmask);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "kernel_gs_base:", save->kernel_gs_base,
	       "sysenter_cs:", save->sysenter_cs);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "sysenter_esp:", save->sysenter_esp,
	       "sysenter_eip:", save->sysenter_eip);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
3213 3214
}

3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
static int svm_handle_invalid_exit(struct kvm_vcpu *vcpu, u64 exit_code)
{
	if (exit_code < ARRAY_SIZE(svm_exit_handlers) &&
	    svm_exit_handlers[exit_code])
		return 0;

	vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%llx\n", exit_code);
	dump_vmcb(vcpu);
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
	vcpu->run->internal.ndata = 2;
	vcpu->run->internal.data[0] = exit_code;
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;

	return -EINVAL;
}

3232
int svm_invoke_exit_handler(struct kvm_vcpu *vcpu, u64 exit_code)
3233
{
3234
	if (svm_handle_invalid_exit(vcpu, exit_code))
3235 3236 3237 3238
		return 0;

#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
3239
		return msr_interception(vcpu);
3240
	else if (exit_code == SVM_EXIT_VINTR)
3241
		return interrupt_window_interception(vcpu);
3242
	else if (exit_code == SVM_EXIT_INTR)
3243
		return intr_interception(vcpu);
3244
	else if (exit_code == SVM_EXIT_HLT)
3245
		return kvm_emulate_halt(vcpu);
3246
	else if (exit_code == SVM_EXIT_NPF)
3247
		return npf_interception(vcpu);
3248
#endif
3249
	return svm_exit_handlers[exit_code](vcpu);
3250 3251
}

3252 3253
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
			      u32 *intr_info, u32 *error_code)
3254 3255 3256 3257 3258
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
3259 3260 3261 3262 3263 3264
	*intr_info = control->exit_int_info;
	if ((*intr_info & SVM_EXITINTINFO_VALID) &&
	    (*intr_info & SVM_EXITINTINFO_VALID_ERR))
		*error_code = control->exit_int_info_err;
	else
		*error_code = 0;
3265 3266
}

3267
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
3268
{
3269
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3270
	struct kvm_run *kvm_run = vcpu->run;
3271
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
3272

3273 3274
	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);

3275 3276 3277 3278 3279 3280 3281
	/* SEV-ES guests must use the CR write traps to track CR registers. */
	if (!sev_es_guest(vcpu->kvm)) {
		if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
			vcpu->arch.cr0 = svm->vmcb->save.cr0;
		if (npt_enabled)
			vcpu->arch.cr3 = svm->vmcb->save.cr3;
	}
3282

3283
	if (is_guest_mode(vcpu)) {
3284 3285
		int vmexit;

3286
		trace_kvm_nested_vmexit(exit_code, vcpu, KVM_ISA_SVM);
3287

3288 3289 3290 3291 3292 3293
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3294 3295 3296
			return 1;
	}

3297 3298 3299 3300
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3301
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
3302
		dump_vmcb(vcpu);
3303 3304 3305
		return 0;
	}

3306
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3307
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3308 3309
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3310
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
3311
		       "exit_code 0x%x\n",
3312
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
3313 3314
		       exit_code);

3315
	if (exit_fastpath != EXIT_FASTPATH_NONE)
3316
		return 1;
3317

3318
	return svm_invoke_exit_handler(vcpu, exit_code);
A
Avi Kivity 已提交
3319 3320 3321 3322
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
3323
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
3324

3325
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3326 3327 3328
	load_TR_desc();
}

3329
static void pre_svm_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3330
{
3331 3332
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3333

3334 3335 3336
	/*
	 * If the previous vmrun of the vmcb occurred on
	 * a different physical cpu then we must mark the vmcb dirty.
3337 3338
	 * and assign a new asid.
	*/
3339

3340
	if (unlikely(svm->current_vmcb->cpu != vcpu->cpu)) {
3341
		svm->current_vmcb->asid_generation = 0;
3342
		vmcb_mark_all_dirty(svm->vmcb);
3343
		svm->current_vmcb->cpu = vcpu->cpu;
3344 3345
        }

3346 3347
	if (sev_guest(vcpu->kvm))
		return pre_sev_run(svm, vcpu->cpu);
3348

3349
	/* FIXME: handle wraparound of asid_generation */
3350
	if (svm->current_vmcb->asid_generation != sd->asid_generation)
3351
		new_asid(svm, sd);
A
Avi Kivity 已提交
3352 3353
}

3354 3355 3356 3357 3358 3359
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3360
	if (!sev_es_guest(vcpu->kvm))
3361
		svm_set_intercept(svm, INTERCEPT_IRET);
3362 3363
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3364

3365
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3366 3367 3368
{
	struct vcpu_svm *svm = to_svm(vcpu);

3369
	BUG_ON(!(gif_set(svm)));
3370

3371 3372 3373
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3374 3375
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3376 3377
}

3378
static void svm_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3379 3380 3381
{
	struct vcpu_svm *svm = to_svm(vcpu);

3382 3383 3384 3385 3386 3387 3388
	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
	if (sev_es_guest(vcpu->kvm))
		return;

3389
	if (nested_svm_virtualize_tpr(vcpu))
3390 3391
		return;

3392
	svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
3393

3394
	if (irr == -1)
3395 3396
		return;

3397
	if (tpr >= irr)
3398
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
3399
}
3400

3401
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3402 3403 3404
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3405
	bool ret;
3406

3407
	if (!gif_set(svm))
3408 3409
		return true;

3410 3411 3412 3413
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
3414
	      (vcpu->arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3415 3416

	return ret;
3417 3418
}

3419
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3420 3421 3422
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3423
		return -EBUSY;
3424

3425 3426
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3427
		return -EBUSY;
3428 3429

	return !svm_nmi_blocked(vcpu);
3430 3431
}

J
Jan Kiszka 已提交
3432 3433
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
3434
	return !!(vcpu->arch.hflags & HF_NMI_MASK);
J
Jan Kiszka 已提交
3435 3436 3437 3438 3439 3440 3441
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
3442 3443
		vcpu->arch.hflags |= HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3444
			svm_set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3445
	} else {
3446 3447
		vcpu->arch.hflags &= ~HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3448
			svm_clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3449 3450 3451
	}
}

3452
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3453 3454 3455
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3456

3457
	if (!gif_set(svm))
3458
		return true;
3459

3460
	if (sev_es_guest(vcpu->kvm)) {
3461 3462 3463 3464 3465 3466 3467
		/*
		 * SEV-ES guests to not expose RFLAGS. Use the VMCB interrupt mask
		 * bit to determine the state of the IF flag.
		 */
		if (!(vmcb->control.int_state & SVM_GUEST_INTERRUPT_MASK))
			return true;
	} else if (is_guest_mode(vcpu)) {
3468
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3469
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
3470
		    ? !(svm->vmcb01.ptr->save.rflags & X86_EFLAGS_IF)
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3483 3484
}

3485
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3486 3487 3488
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3489
		return -EBUSY;
3490

3491 3492 3493 3494 3495
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3496
		return -EBUSY;
3497 3498

	return !svm_interrupt_blocked(vcpu);
3499 3500
}

3501
static void svm_enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3502
{
3503 3504
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3505 3506 3507 3508
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3509 3510 3511
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3512
	 */
3513
	if (vgif_enabled(svm) || gif_set(svm)) {
3514 3515 3516 3517 3518 3519 3520
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
		svm_toggle_avic_for_irq_window(vcpu, false);
3521 3522
		svm_set_vintr(svm);
	}
3523 3524
}

3525
static void svm_enable_nmi_window(struct kvm_vcpu *vcpu)
3526
{
3527
	struct vcpu_svm *svm = to_svm(vcpu);
3528

3529
	if ((vcpu->arch.hflags & (HF_NMI_MASK | HF_IRET_MASK)) == HF_NMI_MASK)
3530
		return; /* IRET will cause a vm exit */
3531

3532 3533
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3534
			svm_set_intercept(svm, INTERCEPT_STGI);
3535
		return; /* STGI will cause a vm exit */
3536
	}
3537

J
Joerg Roedel 已提交
3538 3539 3540 3541
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3542
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3543
	svm->nmi_singlestep = true;
3544
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3545 3546
}

3547 3548 3549 3550 3551
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3552 3553 3554 3555 3556
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3557
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3558
{
3559 3560
	struct vcpu_svm *svm = to_svm(vcpu);

3561 3562 3563 3564 3565 3566 3567
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3568 3569 3570
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
3571
		svm->current_vmcb->asid_generation--;
3572 3573
}

3574 3575 3576 3577 3578 3579 3580
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3581 3582 3583 3584
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3585
	if (nested_svm_virtualize_tpr(vcpu))
3586 3587
		return;

3588
	if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
3589
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3590
		kvm_set_cr8(vcpu, cr8);
3591 3592 3593
	}
}

3594 3595 3596 3597 3598
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3599
	if (nested_svm_virtualize_tpr(vcpu) ||
3600
	    kvm_vcpu_apicv_active(vcpu))
3601 3602
		return;

3603 3604 3605 3606 3607
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3608
static void svm_complete_interrupts(struct kvm_vcpu *vcpu)
3609
{
3610
	struct vcpu_svm *svm = to_svm(vcpu);
3611 3612 3613
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3614 3615 3616
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3617

3618 3619 3620 3621
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
3622 3623 3624 3625 3626
	if ((vcpu->arch.hflags & HF_IRET_MASK) &&
	    (sev_es_guest(vcpu->kvm) ||
	     kvm_rip_read(vcpu) != svm->nmi_iret_rip)) {
		vcpu->arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3627
	}
3628

3629 3630 3631
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
3632 3633 3634 3635

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3636
	kvm_make_request(KVM_REQ_EVENT, vcpu);
3637

3638 3639 3640 3641 3642
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
3643
		vcpu->arch.nmi_injected = true;
3644 3645
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3646 3647 3648 3649 3650 3651
		/*
		 * Never re-inject a #VC exception.
		 */
		if (vector == X86_TRAP_VC)
			break;

3652 3653 3654 3655 3656 3657 3658
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
3659 3660 3661
			    kvm_is_linear_rip(vcpu, svm->int3_rip))
				kvm_rip_write(vcpu,
					      kvm_rip_read(vcpu) - int3_injected);
3662
			break;
3663
		}
3664 3665
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3666
			kvm_requeue_exception_e(vcpu, vector, err);
3667 3668

		} else
3669
			kvm_requeue_exception(vcpu, vector);
3670 3671
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3672
		kvm_queue_interrupt(vcpu, vector, false);
3673 3674 3675 3676 3677 3678
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3679 3680 3681 3682 3683 3684 3685 3686
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
3687
	svm_complete_interrupts(vcpu);
A
Avi Kivity 已提交
3688 3689
}

3690
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3691
{
3692
	if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3693 3694 3695 3696 3697 3698
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3699
static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu)
3700
{
3701 3702
	struct vcpu_svm *svm = to_svm(vcpu);

3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
	/*
	 * VMENTER enables interrupts (host state), but the kernel state is
	 * interrupts disabled when this is invoked. Also tell RCU about
	 * it. This is the same logic as for exit_to_user_mode().
	 *
	 * This ensures that e.g. latency analysis on the host observes
	 * guest mode as interrupt enabled.
	 *
	 * guest_enter_irqoff() informs context tracking about the
	 * transition to guest mode and if enabled adjusts RCU state
	 * accordingly.
	 */
	instrumentation_begin();
	trace_hardirqs_on_prepare();
	lockdep_hardirqs_on_prepare(CALLER_ADDR0);
	instrumentation_end();

	guest_enter_irqoff();
	lockdep_hardirqs_on(CALLER_ADDR0);

3723
	if (sev_es_guest(vcpu->kvm)) {
3724 3725
		__svm_sev_es_vcpu_run(svm->vmcb_pa);
	} else {
3726 3727
		struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);

3728
		__svm_vcpu_run(svm->vmcb_pa, (unsigned long *)&vcpu->arch.regs);
3729

3730
		vmload(__sme_page_pa(sd->save_area));
3731
	}
3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752

	/*
	 * VMEXIT disables interrupts (host state), but tracing and lockdep
	 * have them in state 'on' as recorded before entering guest mode.
	 * Same as enter_from_user_mode().
	 *
	 * guest_exit_irqoff() restores host context and reinstates RCU if
	 * enabled and required.
	 *
	 * This needs to be done before the below as native_read_msr()
	 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
	 * into world and some more.
	 */
	lockdep_hardirqs_off(CALLER_ADDR0);
	guest_exit_irqoff();

	instrumentation_begin();
	trace_hardirqs_off_finish();
	instrumentation_end();
}

3753
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3754
{
3755
	struct vcpu_svm *svm = to_svm(vcpu);
3756

3757 3758
	trace_kvm_entry(vcpu);

3759 3760 3761 3762
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

3779
	pre_svm_run(vcpu);
A
Avi Kivity 已提交
3780

3781 3782
	sync_lapic_to_cr8(vcpu);

C
Cathy Avery 已提交
3783 3784 3785 3786
	if (unlikely(svm->asid != svm->vmcb->control.asid)) {
		svm->vmcb->control.asid = svm->asid;
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
	}
3787
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3788

3789 3790 3791 3792
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
3793
	if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
3794 3795
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
3796
		svm_set_dr6(svm, DR6_ACTIVE_LOW);
3797

3798
	clgi();
3799
	kvm_load_guest_xsave_state(vcpu);
3800

3801
	kvm_wait_lapic_expire(vcpu);
3802

3803 3804 3805 3806 3807 3808
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3809
	x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3810

3811
	svm_vcpu_enter_exit(vcpu);
3812

3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3828
	if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3829
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3830

3831
	if (!sev_es_guest(vcpu->kvm))
3832
		reload_tss(vcpu);
A
Avi Kivity 已提交
3833

3834 3835
	x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);

3836
	if (!sev_es_guest(vcpu->kvm)) {
3837 3838 3839 3840 3841
		vcpu->arch.cr2 = svm->vmcb->save.cr2;
		vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
		vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
		vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
	}
3842

3843
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3844
		kvm_before_interrupt(vcpu);
3845

3846
	kvm_load_host_xsave_state(vcpu);
3847 3848 3849 3850 3851
	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3852
		kvm_after_interrupt(vcpu);
3853

3854 3855
	sync_cr8_to_lapic(vcpu);

3856
	svm->next_rip = 0;
3857
	if (is_guest_mode(vcpu)) {
3858
		nested_sync_control_from_vmcb02(svm);
3859 3860
		svm->nested.nested_run_pending = 0;
	}
3861

3862
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3863
	vmcb_mark_all_clean(svm->vmcb);
3864

G
Gleb Natapov 已提交
3865 3866
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3867
		vcpu->arch.apf.host_apf_flags =
3868
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3869

A
Avi Kivity 已提交
3870 3871 3872 3873
	if (npt_enabled) {
		vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
		vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
	}
3874 3875 3876 3877 3878 3879 3880

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
3881
		svm_handle_mce(vcpu);
3882

3883
	svm_complete_interrupts(vcpu);
3884 3885 3886 3887 3888

	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	return svm_exit_handlers_fastpath(vcpu);
A
Avi Kivity 已提交
3889 3890
}

3891 3892
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long root,
			     int root_level)
A
Avi Kivity 已提交
3893
{
3894
	struct vcpu_svm *svm = to_svm(vcpu);
3895
	unsigned long cr3;
3896

3897 3898 3899
	cr3 = __sme_set(root);
	if (npt_enabled) {
		svm->vmcb->control.nested_cr3 = cr3;
3900
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
3901

3902
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3903 3904 3905
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
3906
	}
3907

3908
	svm->vmcb->save.cr3 = cr3;
3909
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
3910 3911
}

A
Avi Kivity 已提交
3912 3913
static int is_disabled(void)
{
3914 3915 3916 3917 3918 3919
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
3920 3921 3922
	return 0;
}

I
Ingo Molnar 已提交
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3934
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
3935
{
3936
	return 0;
Y
Yang, Sheng 已提交
3937 3938
}

3939 3940 3941 3942 3943
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

3944 3945 3946 3947 3948
/*
 * The kvm parameter can be NULL (module initialization, or invocation before
 * VM creation). Be sure to check the kvm parameter before using it.
 */
static bool svm_has_emulated_msr(struct kvm *kvm, u32 index)
3949
{
3950 3951
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
3952
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3953
		return false;
3954 3955 3956 3957 3958
	case MSR_IA32_SMBASE:
		/* SEV-ES guests do not support SMM, so report false */
		if (kvm && sev_es_guest(kvm))
			return false;
		break;
3959 3960 3961 3962
	default:
		break;
	}

3963 3964 3965
	return true;
}

3966 3967 3968 3969 3970
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

3971
static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
3972
{
3973
	struct vcpu_svm *svm = to_svm(vcpu);
3974
	struct kvm_cpuid_entry2 *best;
3975

3976
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3977
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
3978 3979
				    boot_cpu_has(X86_FEATURE_XSAVES);

3980
	/* Update nrips enabled cache */
3981
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
3982
			     guest_cpuid_has(vcpu, X86_FEATURE_NRIPS);
3983

3984 3985 3986
	/* Check again if INVPCID interception if required */
	svm_check_invpcid(svm);

3987 3988 3989 3990
	/* For sev guests, the memory encryption bit is not reserved in CR3.  */
	if (sev_guest(vcpu->kvm)) {
		best = kvm_find_cpuid_entry(vcpu, 0x8000001F, 0);
		if (best)
3991
			vcpu->arch.reserved_gpa_bits &= ~(1UL << (best->ebx & 0x3f));
3992 3993
	}

3994 3995 3996
	if (!kvm_vcpu_apicv_active(vcpu))
		return;

3997 3998 3999 4000 4001 4002 4003
	/*
	 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
	 * is exposed to the guest, disable AVIC.
	 */
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
		kvm_request_apicv_update(vcpu->kvm, false,
					 APICV_INHIBIT_REASON_X2APIC);
4004 4005 4006 4007 4008 4009 4010 4011

	/*
	 * Currently, AVIC does not work with nested virtualization.
	 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
	 */
	if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
		kvm_request_apicv_update(vcpu->kvm, false,
					 APICV_INHIBIT_REASON_NESTED);
4012 4013
}

4014 4015 4016 4017 4018
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

4019
#define PRE_EX(exit)  { .exit_code = (exit), \
4020
			.stage = X86_ICPT_PRE_EXCEPT, }
4021
#define POST_EX(exit) { .exit_code = (exit), \
4022
			.stage = X86_ICPT_POST_EXCEPT, }
4023
#define POST_MEM(exit) { .exit_code = (exit), \
4024
			.stage = X86_ICPT_POST_MEMACCESS, }
4025

4026
static const struct __x86_intercept {
4027 4028 4029 4030 4031 4032 4033 4034
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
4035 4036
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
4037 4038 4039 4040 4041 4042 4043 4044
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
4045 4046 4047 4048 4049 4050 4051 4052
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
4053 4054 4055
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
4056 4057 4058 4059 4060 4061 4062 4063 4064
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
4065 4066 4067 4068 4069 4070 4071
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
4072 4073 4074 4075
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
4076
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
4077 4078
};

4079
#undef PRE_EX
4080
#undef POST_EX
4081
#undef POST_MEM
4082

4083 4084
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
4085 4086
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
4087
{
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

4098
	if (stage != icpt_info.stage)
4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

4112 4113
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
4114 4115
			break;

4116 4117
		if (!(vmcb_is_intercept(&svm->nested.ctl,
					INTERCEPT_SELECTIVE_CR0)))
4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
4136 4137 4138 4139
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
4140 4141 4142 4143 4144 4145
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
4146 4147 4148 4149 4150 4151 4152
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
4153
		break;
4154 4155 4156 4157 4158 4159
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
4160 4161
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
4162
			bytes = info->dst_bytes;
4163
		} else {
4164
			exit_info = (info->dst_val & 0xffff) << 16;
4165
			bytes = info->src_bytes;
4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
4186 4187 4188 4189
	default:
		break;
	}

4190 4191 4192
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
4193 4194 4195 4196 4197 4198 4199 4200
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
4201 4202
}

4203
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
4204 4205 4206
{
}

4207 4208
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
4209
	if (!kvm_pause_in_guest(vcpu->kvm))
4210
		shrink_ple_window(vcpu);
4211 4212
}

4213 4214 4215 4216 4217 4218
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

4219
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
4220
{
4221 4222 4223 4224
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
4225 4226 4227 4228 4229
		return true;

	return is_smm(vcpu);
}

4230
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4231 4232 4233
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
4234
		return -EBUSY;
4235

4236 4237
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
4238
		return -EBUSY;
4239

4240
	return !svm_smi_blocked(vcpu);
4241 4242
}

4243 4244
static int svm_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
4245 4246 4247 4248 4249 4250 4251
	struct vcpu_svm *svm = to_svm(vcpu);
	int ret;

	if (is_guest_mode(vcpu)) {
		/* FED8h - SVM Guest */
		put_smstate(u64, smstate, 0x7ed8, 1);
		/* FEE0h - SVM Guest VMCB Physical Address */
4252
		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
4253 4254 4255 4256 4257 4258 4259 4260 4261

		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

		ret = nested_svm_vmexit(svm);
		if (ret)
			return ret;
	}
4262 4263 4264
	return 0;
}

4265
static int svm_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
4266
{
4267
	struct vcpu_svm *svm = to_svm(vcpu);
4268
	struct kvm_host_map map;
4269
	int ret = 0;
4270

4271 4272 4273
	if (guest_cpuid_has(vcpu, X86_FEATURE_LM)) {
		u64 saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
		u64 guest = GET_SMSTATE(u64, smstate, 0x7ed8);
4274
		u64 vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
4275

4276 4277 4278 4279 4280 4281 4282
		if (guest) {
			if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
				return 1;

			if (!(saved_efer & EFER_SVME))
				return 1;

4283
			if (kvm_vcpu_map(vcpu,
4284
					 gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
4285 4286
				return 1;

4287
			if (svm_allocate_nested(svm))
4288 4289
				return 1;

4290 4291
			ret = enter_svm_guest_mode(vcpu, vmcb12_gpa, map.hva);
			kvm_vcpu_unmap(vcpu, &map, true);
4292
		}
4293
	}
4294 4295

	return ret;
4296 4297
}

4298
static void svm_enable_smi_window(struct kvm_vcpu *vcpu)
4299 4300 4301 4302 4303
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
4304
			svm_set_intercept(svm, INTERCEPT_STGI);
4305
		/* STGI will cause a vm exit */
4306 4307
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
4308 4309 4310
	}
}

4311
static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
4312
{
4313 4314
	bool smep, smap, is_user;
	unsigned long cr4;
4315

4316 4317 4318 4319 4320 4321
	/*
	 * When the guest is an SEV-ES guest, emulation is not possible.
	 */
	if (sev_es_guest(vcpu->kvm))
		return false;

4322
	/*
4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
	 * priviledges. The microcode reads CS:RIP and if it hits a SMAP
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375
	if (likely(!insn || insn_len))
		return true;

	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

	cr4 = kvm_read_cr4(vcpu);
	smep = cr4 & X86_CR4_SMEP;
	smap = cr4 & X86_CR4_SMAP;
	is_user = svm_get_cpl(vcpu) == 3;
4376
	if (smap && (!smep || is_user)) {
4377 4378 4379
		if (!sev_guest(vcpu->kvm))
			return true;

4380
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
4381 4382 4383 4384 4385 4386
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

4387 4388 4389 4390 4391 4392 4393
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
4394 4395 4396
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
4397 4398
	 */
	return !gif_set(svm) ||
4399
		   (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
4400 4401
}

4402 4403 4404 4405 4406 4407 4408 4409
static void svm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
{
	if (!sev_es_guest(vcpu->kvm))
		return kvm_vcpu_deliver_sipi_vector(vcpu, vector);

	sev_vcpu_deliver_sipi_vector(vcpu, vector);
}

4410 4411 4412 4413 4414 4415 4416 4417
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
4418 4419 4420
	if (!pause_filter_count || !pause_filter_thresh)
		kvm->arch.pause_in_guest = true;

4421 4422 4423 4424 4425 4426 4427 4428 4429 4430
	if (avic) {
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	kvm_apicv_init(kvm, avic);
	return 0;
}

4431
static struct kvm_x86_ops svm_x86_ops __initdata = {
4432
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
4433 4434
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4435
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4436
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
4437 4438 4439

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4440
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
4441

4442
	.vm_size = sizeof(struct kvm_svm),
4443
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
4444
	.vm_destroy = svm_vm_destroy,
4445

4446
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
4447 4448
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
4449 4450
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
4451

4452
	.update_exception_bitmap = svm_update_exception_bitmap,
4453
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
4454 4455 4456 4457 4458
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4459
	.get_cpl = svm_get_cpl,
4460
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4461
	.set_cr0 = svm_set_cr0,
4462
	.is_valid_cr4 = svm_is_valid_cr4,
A
Avi Kivity 已提交
4463 4464 4465 4466 4467 4468
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4469
	.set_dr7 = svm_set_dr7,
4470
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4471
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4472 4473
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
4474

4475
	.tlb_flush_all = svm_flush_tlb,
4476
	.tlb_flush_current = svm_flush_tlb,
4477
	.tlb_flush_gva = svm_flush_tlb_gva,
4478
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4479 4480

	.run = svm_vcpu_run,
4481
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4482
	.skip_emulated_instruction = skip_emulated_instruction,
4483
	.update_emulated_instruction = NULL,
4484 4485
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4486
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4487
	.set_irq = svm_set_irq,
4488
	.set_nmi = svm_inject_nmi,
4489
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4490
	.cancel_injection = svm_cancel_injection,
4491
	.interrupt_allowed = svm_interrupt_allowed,
4492
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4493 4494
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4495 4496 4497
	.enable_nmi_window = svm_enable_nmi_window,
	.enable_irq_window = svm_enable_irq_window,
	.update_cr8_intercept = svm_update_cr8_intercept,
4498
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4499
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4500
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4501
	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4502
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4503 4504
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4505
	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4506
	.apicv_post_state_restore = avic_post_state_restore,
4507 4508

	.set_tss_addr = svm_set_tss_addr,
4509
	.set_identity_map_addr = svm_set_identity_map_addr,
4510
	.get_mt_mask = svm_get_mt_mask,
4511

4512 4513
	.get_exit_info = svm_get_exit_info,

4514
	.vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
4515

4516
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4517

4518
	.write_l1_tsc_offset = svm_write_l1_tsc_offset,
4519

4520
	.load_mmu_pgd = svm_load_mmu_pgd,
4521 4522

	.check_intercept = svm_check_intercept,
4523
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4524

4525 4526
	.request_immediate_exit = __kvm_request_immediate_exit,

4527
	.sched_in = svm_sched_in,
4528 4529

	.pmu_ops = &amd_pmu_ops,
4530 4531
	.nested_ops = &svm_nested_ops,

4532
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4533
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4534
	.update_pi_irte = svm_update_pi_irte,
4535
	.setup_mce = svm_setup_mce,
4536

4537
	.smi_allowed = svm_smi_allowed,
4538 4539
	.pre_enter_smm = svm_pre_enter_smm,
	.pre_leave_smm = svm_pre_leave_smm,
4540
	.enable_smi_window = svm_enable_smi_window,
B
Brijesh Singh 已提交
4541 4542

	.mem_enc_op = svm_mem_enc_op,
4543 4544
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4545

4546
	.can_emulate_instruction = svm_can_emulate_instruction,
4547 4548

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
4549 4550

	.msr_filter_changed = svm_msr_filter_changed,
4551
	.complete_emulated_msr = svm_complete_emulated_msr,
4552 4553

	.vcpu_deliver_sipi_vector = svm_vcpu_deliver_sipi_vector,
A
Avi Kivity 已提交
4554 4555
};

4556 4557 4558 4559 4560 4561 4562
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4563 4564 4565 4566
};

static int __init svm_init(void)
{
T
Tom Lendacky 已提交
4567 4568
	__unused_size_checks();

4569
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4570
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4571 4572 4573 4574
}

static void __exit svm_exit(void)
{
4575
	kvm_exit();
A
Avi Kivity 已提交
4576 4577 4578 4579
}

module_init(svm_init)
module_exit(svm_exit)