svm.c 108.0 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/frame.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
A
Avi Kivity 已提交
28

29
#include <asm/apic.h>
30
#include <asm/perf_event.h>
31
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
32
#include <asm/desc.h>
33
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
34
#include <asm/kvm_para.h>
35
#include <asm/irq_remapping.h>
36
#include <asm/mce.h>
37
#include <asm/spec-ctrl.h>
38
#include <asm/cpu_device_id.h>
A
Avi Kivity 已提交
39

40
#include <asm/virtext.h>
41
#include "trace.h"
42

43 44
#include "svm.h"

45 46
#define __ex(x) __kvm_handle_fault_on_reboot(x)

A
Avi Kivity 已提交
47 48 49
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

50
#ifdef MODULE
51
static const struct x86_cpu_id svm_cpu_id[] = {
52
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
53 54 55
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
56
#endif
57

A
Avi Kivity 已提交
58 59 60 61 62 63
#define IOPM_ALLOC_ORDER 2
#define MSRPM_ALLOC_ORDER 1

#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

64 65
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
66 67 68 69
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
70
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
71

72 73
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

74
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
75 76
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
77

78 79
static bool erratum_383_found __read_mostly;

80
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
81

82 83 84 85 86 87
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

88 89 90
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

91
static const struct svm_direct_access_msrs {
92 93 94
	u32 index;   /* Index of the MSR */
	bool always; /* True if intercept is always on */
} direct_access_msrs[] = {
B
Brian Gerst 已提交
95
	{ .index = MSR_STAR,				.always = true  },
96 97 98 99 100 101 102 103 104
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
105
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
106
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
107 108 109 110 111
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
112 113
};

114 115
/* enable NPT for AMD64 and X86 with PAE */
#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
116
bool npt_enabled = true;
117
#else
118
bool npt_enabled;
119
#endif
120

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

169 170
/* allow nested paging (virtualized MMU) for all guests */
static int npt = true;
171
module_param(npt, int, S_IRUGO);
172

173 174
/* allow nested virtualization in KVM/SVM */
static int nested = true;
175 176
module_param(nested, int, S_IRUGO);

177 178 179 180
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

181 182 183 184
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

185 186 187
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
188

B
Brijesh Singh 已提交
189 190 191 192
/* enable/disable SEV support */
static int sev = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
module_param(sev, int, 0444);

193 194 195
static bool __read_mostly dump_invalid_vmcb = 0;
module_param(dump_invalid_vmcb, bool, 0644);

B
Brijesh Singh 已提交
196 197
static u8 rsm_ins_bytes[] = "\x0f\xaa";

198
static void svm_complete_interrupts(struct vcpu_svm *svm);
199

200
static unsigned long iopm_base;
A
Avi Kivity 已提交
201 202 203 204

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
205 206
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
207 208 209 210
	u32 base3;
	u32 zero1;
} __attribute__((packed));

211
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
212

213
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
214

215
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
216 217 218
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

219
u32 svm_msrpm_offset(u32 msr)
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
240 241 242 243
#define MAX_INST_SIZE 15

static inline void clgi(void)
{
244
	asm volatile (__ex("clgi"));
A
Avi Kivity 已提交
245 246 247 248
}

static inline void stgi(void)
{
249
	asm volatile (__ex("stgi"));
A
Avi Kivity 已提交
250 251 252 253
}

static inline void invlpga(unsigned long addr, u32 asid)
{
254
	asm volatile (__ex("invlpga %1, %0") : : "c"(asid), "a"(addr));
A
Avi Kivity 已提交
255 256
}

257
static int get_npt_level(struct kvm_vcpu *vcpu)
258 259
{
#ifdef CONFIG_X86_64
260
	return PT64_ROOT_4LEVEL;
261 262 263 264 265
#else
	return PT32E_ROOT_LEVEL;
#endif
}

266
void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
267
{
268
	struct vcpu_svm *svm = to_svm(vcpu);
269
	vcpu->arch.efer = efer;
270 271 272 273 274 275 276 277

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
278

279 280 281 282 283 284 285
	if (!(efer & EFER_SVME)) {
		svm_leave_nested(svm);
		svm_set_gif(svm, true);
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
	mark_dirty(svm->vmcb, VMCB_CR);
A
Avi Kivity 已提交
286 287 288 289 290 291 292 293
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

294
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
295 296 297 298 299
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
300 301
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
302 303 304 305 306 307 308 309 310 311 312 313 314
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

315
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
316
{
317 318
	struct vcpu_svm *svm = to_svm(vcpu);

319
	if (nrips && svm->vmcb->control.next_rip != 0) {
320
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
321
		svm->next_rip = svm->vmcb->control.next_rip;
322
	}
323

324 325 326 327 328 329
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
330
	svm_set_interrupt_shadow(vcpu, 0);
331

332
	return 1;
A
Avi Kivity 已提交
333 334
}

335
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
336 337
{
	struct vcpu_svm *svm = to_svm(vcpu);
338 339 340
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
341

342 343
	kvm_deliver_exception_payload(&svm->vcpu);

344
	if (nr == BP_VECTOR && !nrips) {
345 346 347 348 349 350 351 352 353
		unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
354
		(void)skip_emulated_instruction(&svm->vcpu);
355 356 357 358 359
		rip = kvm_rip_read(&svm->vcpu);
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
360 361 362 363 364 365 366
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

367 368 369 370 371 372
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

373
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
412 413
static int has_svm(void)
{
414
	const char *msg;
A
Avi Kivity 已提交
415

416
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
417
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
418 419 420 421 422 423
		return 0;
	}

	return 1;
}

424
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
425
{
426 427 428 429
	/* Make sure we clean up behind us */
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

430
	cpu_svm_disable();
431 432

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
433 434
}

435
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
436 437
{

438
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
439 440 441 442
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

443 444 445 446
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
447
	if (!has_svm()) {
448
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
449
		return -EINVAL;
A
Avi Kivity 已提交
450
	}
451 452
	sd = per_cpu(svm_data, me);
	if (!sd) {
453
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
454
		return -EINVAL;
A
Avi Kivity 已提交
455 456
	}

457 458 459
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
460
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
461

462
	gdt = get_current_gdt_rw();
463
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
464

465
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
466

467
	wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
468

469 470
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
471
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
472 473
	}

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

504 505
	svm_init_erratum_383();

506 507
	amd_pmu_enable_virt();

508
	return 0;
A
Avi Kivity 已提交
509 510
}

511 512
static void svm_cpu_uninit(int cpu)
{
513
	struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
514

515
	if (!sd)
516 517 518
		return;

	per_cpu(svm_data, raw_smp_processor_id()) = NULL;
519
	kfree(sd->sev_vmcbs);
520 521
	__free_page(sd->save_area);
	kfree(sd);
522 523
}

A
Avi Kivity 已提交
524 525
static int svm_cpu_init(int cpu)
{
526
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
527

528 529
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
A
Avi Kivity 已提交
530
		return -ENOMEM;
531
	sd->cpu = cpu;
532
	sd->save_area = alloc_page(GFP_KERNEL);
533
	if (!sd->save_area)
534
		goto free_cpu_data;
A
Avi Kivity 已提交
535

536
	if (svm_sev_enabled()) {
537 538 539
		sd->sev_vmcbs = kmalloc_array(max_sev_asid + 1,
					      sizeof(void *),
					      GFP_KERNEL);
540
		if (!sd->sev_vmcbs)
541
			goto free_save_area;
542 543
	}

544
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
545 546 547

	return 0;

548 549 550
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
551
	kfree(sd);
552
	return -ENOMEM;
A
Avi Kivity 已提交
553 554 555

}

556 557 558 559 560 561 562 563 564 565 566
static bool valid_msr_intercept(u32 index)
{
	int i;

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
		if (direct_access_msrs[i].index == index)
			return true;

	return false;
}

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, unsigned msr)
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

586 587
static void set_msr_interception(u32 *msrpm, unsigned msr,
				 int read, int write)
A
Avi Kivity 已提交
588
{
589 590 591
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
592

593 594 595 596 597 598
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

599 600 601 602 603 604 605 606 607 608 609
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
A
Avi Kivity 已提交
610 611
}

612
static void svm_vcpu_init_msrpm(u32 *msrpm)
A
Avi Kivity 已提交
613 614 615
{
	int i;

616 617
	memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));

618 619 620 621 622 623
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;

		set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
	}
624 625
}

626 627 628 629 630 631 632 633
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
634
			return;
635 636 637 638 639 640 641 642 643

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
644
	}
645 646 647 648 649

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
650
	BUG();
A
Avi Kivity 已提交
651 652
}

653
static void init_msrpm_offsets(void)
654
{
655
	int i;
656

657 658 659 660 661 662 663 664 665 666
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
667 668
}

669 670 671 672
static void svm_enable_lbrv(struct vcpu_svm *svm)
{
	u32 *msrpm = svm->msrpm;

673
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
674 675 676 677 678 679 680 681 682 683
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
}

static void svm_disable_lbrv(struct vcpu_svm *svm)
{
	u32 *msrpm = svm->msrpm;

684
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
685 686 687 688 689 690
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
}

691
void disable_nmi_singlestep(struct vcpu_svm *svm)
692 693
{
	svm->nmi_singlestep = false;
694

695 696 697 698 699 700 701
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
702 703
}

704 705 706 707 708 709 710 711 712 713 714
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
715
	if (control->pause_filter_count != old) {
716
		mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
717 718 719
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
720 721 722 723 724 725 726 727 728 729 730 731 732
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
733
	if (control->pause_filter_count != old) {
734
		mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
735 736 737
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
738 739
}

740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
	rdmsrl(MSR_K8_SYSCFG, msr);
	if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

P
Paolo Bonzini 已提交
778
	kvm_mmu_set_mmio_spte_mask(mask, PT_WRITABLE_MASK | PT_USER_MASK);
779 780
}

781 782 783 784
static void svm_hardware_teardown(void)
{
	int cpu;

785 786
	if (svm_sev_enabled())
		sev_hardware_teardown();
787 788 789 790 791 792 793 794

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
	iopm_base = 0;
}

795 796 797 798
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

799 800
	supported_xss = 0;

801 802
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
803 804
		kvm_cpu_cap_set(X86_FEATURE_SVM);

805
		if (nrips)
806 807 808 809 810 811
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
	}

812 813 814 815
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
816 817
}

A
Avi Kivity 已提交
818 819 820 821
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
822
	void *iopm_va;
A
Avi Kivity 已提交
823 824 825 826 827 828
	int r;

	iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);

	if (!iopm_pages)
		return -ENOMEM;
829 830 831

	iopm_va = page_address(iopm_pages);
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
A
Avi Kivity 已提交
832 833
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

834 835
	init_msrpm_offsets();

836 837
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

838 839 840
	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

A
Alexander Graf 已提交
841 842 843
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

844 845
	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		kvm_has_tsc_control = true;
846 847
		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 32;
848 849
	}

850 851 852 853 854 855 856 857
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

858 859
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
860
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
861 862
	}

B
Brijesh Singh 已提交
863 864 865 866 867 868 869 870 871 872 873
	if (sev) {
		if (boot_cpu_has(X86_FEATURE_SEV) &&
		    IS_ENABLED(CONFIG_KVM_AMD_SEV)) {
			r = sev_hardware_setup();
			if (r)
				sev = false;
		} else {
			sev = false;
		}
	}

874 875
	svm_adjust_mmio_mask();

Z
Zachary Amsden 已提交
876
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
877 878
		r = svm_cpu_init(cpu);
		if (r)
879
			goto err;
A
Avi Kivity 已提交
880
	}
881

882
	if (!boot_cpu_has(X86_FEATURE_NPT))
883 884
		npt_enabled = false;

885
	if (npt_enabled && !npt)
886 887
		npt_enabled = false;

888
	kvm_configure_mmu(npt_enabled, PG_LEVEL_1G);
889
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
890

891 892 893 894 895
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

896 897 898
	if (avic) {
		if (!npt_enabled ||
		    !boot_cpu_has(X86_FEATURE_AVIC) ||
899
		    !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
900
			avic = false;
901
		} else {
902
			pr_info("AVIC enabled\n");
903 904 905

			amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
		}
906
	}
907

908 909
	if (vls) {
		if (!npt_enabled ||
910
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
911 912 913 914 915 916 917
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

918 919 920 921 922 923 924
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

925
	svm_set_cpu_caps();
926

A
Avi Kivity 已提交
927 928
	return 0;

929
err:
930
	svm_hardware_teardown();
A
Avi Kivity 已提交
931 932 933 934 935 936 937
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
938
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
939 940 941 942 943 944 945 946 947 948 949 950
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

951
static u64 svm_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
952 953 954 955
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 g_tsc_offset = 0;

956
	if (is_guest_mode(vcpu)) {
957
		/* Write L1's TSC offset.  */
958 959 960
		g_tsc_offset = svm->vmcb->control.tsc_offset -
			       svm->nested.hsave->control.tsc_offset;
		svm->nested.hsave->control.tsc_offset = offset;
961 962 963 964 965
	}

	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   svm->vmcb->control.tsc_offset - g_tsc_offset,
				   offset);
966 967

	svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
968 969

	mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
970
	return svm->vmcb->control.tsc_offset;
971 972
}

P
Paolo Bonzini 已提交
973
static void init_vmcb(struct vcpu_svm *svm)
A
Avi Kivity 已提交
974
{
975 976
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
977

978
	svm->vcpu.arch.hflags = 0;
979

980 981 982 983 984 985
	set_cr_intercept(svm, INTERCEPT_CR0_READ);
	set_cr_intercept(svm, INTERCEPT_CR3_READ);
	set_cr_intercept(svm, INTERCEPT_CR4_READ);
	set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
	set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
	set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
986 987
	if (!kvm_vcpu_apicv_active(&svm->vcpu))
		set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
988

989
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
990

991 992 993
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
994
	set_exception_intercept(svm, AC_VECTOR);
995
	set_exception_intercept(svm, DB_VECTOR);
996 997 998 999 1000 1001 1002 1003
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1004

1005 1006 1007 1008
	set_intercept(svm, INTERCEPT_INTR);
	set_intercept(svm, INTERCEPT_NMI);
	set_intercept(svm, INTERCEPT_SMI);
	set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
A
Avi Kivity 已提交
1009
	set_intercept(svm, INTERCEPT_RDPMC);
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	set_intercept(svm, INTERCEPT_CPUID);
	set_intercept(svm, INTERCEPT_INVD);
	set_intercept(svm, INTERCEPT_INVLPG);
	set_intercept(svm, INTERCEPT_INVLPGA);
	set_intercept(svm, INTERCEPT_IOIO_PROT);
	set_intercept(svm, INTERCEPT_MSR_PROT);
	set_intercept(svm, INTERCEPT_TASK_SWITCH);
	set_intercept(svm, INTERCEPT_SHUTDOWN);
	set_intercept(svm, INTERCEPT_VMRUN);
	set_intercept(svm, INTERCEPT_VMMCALL);
	set_intercept(svm, INTERCEPT_VMLOAD);
	set_intercept(svm, INTERCEPT_VMSAVE);
	set_intercept(svm, INTERCEPT_STGI);
	set_intercept(svm, INTERCEPT_CLGI);
	set_intercept(svm, INTERCEPT_SKINIT);
	set_intercept(svm, INTERCEPT_WBINVD);
J
Joerg Roedel 已提交
1026
	set_intercept(svm, INTERCEPT_XSETBV);
J
Jim Mattson 已提交
1027
	set_intercept(svm, INTERCEPT_RDPRU);
B
Brijesh Singh 已提交
1028
	set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1029

1030
	if (!kvm_mwait_in_guest(svm->vcpu.kvm)) {
1031 1032 1033 1034
		set_intercept(svm, INTERCEPT_MONITOR);
		set_intercept(svm, INTERCEPT_MWAIT);
	}

1035 1036 1037
	if (!kvm_hlt_in_guest(svm->vcpu.kvm))
		set_intercept(svm, INTERCEPT_HLT);

1038 1039
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1040 1041 1042 1043 1044 1045 1046 1047 1048
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1049
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

	save->gdtr.limit = 0xffff;
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

P
Paolo Bonzini 已提交
1061
	svm_set_efer(&svm->vcpu, 0);
M
Mike Day 已提交
1062
	save->dr6 = 0xffff0ff0;
1063
	kvm_set_rflags(&svm->vcpu, 2);
A
Avi Kivity 已提交
1064
	save->rip = 0x0000fff0;
1065
	svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
A
Avi Kivity 已提交
1066

J
Joerg Roedel 已提交
1067
	/*
1068
	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1069
	 * It also updates the guest-visible cr0 value.
A
Avi Kivity 已提交
1070
	 */
1071
	svm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
1072
	kvm_mmu_reset_context(&svm->vcpu);
1073

1074
	save->cr4 = X86_CR4_PAE;
A
Avi Kivity 已提交
1075
	/* rdx = ?? */
1076 1077 1078

	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1079
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1080
		clr_intercept(svm, INTERCEPT_INVLPG);
1081
		clr_exception_intercept(svm, PF_VECTOR);
1082 1083
		clr_cr_intercept(svm, INTERCEPT_CR3_READ);
		clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
1084
		save->g_pat = svm->vcpu.arch.pat;
1085 1086 1087
		save->cr3 = 0;
		save->cr4 = 0;
	}
1088
	svm->asid_generation = 0;
1089

1090
	svm->nested.vmcb = 0;
1091 1092
	svm->vcpu.arch.hflags = 0;

1093 1094 1095 1096
	if (pause_filter_count) {
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1097
		set_intercept(svm, INTERCEPT_PAUSE);
1098 1099
	} else {
		clr_intercept(svm, INTERCEPT_PAUSE);
1100 1101
	}

1102
	if (kvm_vcpu_apicv_active(&svm->vcpu))
1103 1104
		avic_init_vmcb(svm);

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	/*
	 * If hardware supports Virtual VMLOAD VMSAVE then enable it
	 * in VMCB and clear intercepts to avoid #VMEXIT.
	 */
	if (vls) {
		clr_intercept(svm, INTERCEPT_VMLOAD);
		clr_intercept(svm, INTERCEPT_VMSAVE);
		svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
	}

1115 1116 1117 1118 1119 1120
	if (vgif) {
		clr_intercept(svm, INTERCEPT_STGI);
		clr_intercept(svm, INTERCEPT_CLGI);
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1121
	if (sev_guest(svm->vcpu.kvm)) {
B
Brijesh Singh 已提交
1122
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1123 1124
		clr_exception_intercept(svm, UD_VECTOR);
	}
B
Brijesh Singh 已提交
1125

1126 1127
	mark_all_dirty(svm->vmcb);

1128
	enable_gif(svm);
1129 1130 1131

}

1132
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1133 1134
{
	struct vcpu_svm *svm = to_svm(vcpu);
1135 1136
	u32 dummy;
	u32 eax = 1;
1137

1138
	svm->spec_ctrl = 0;
1139
	svm->virt_spec_ctrl = 0;
1140

1141 1142 1143 1144 1145 1146
	if (!init_event) {
		svm->vcpu.arch.apic_base = APIC_DEFAULT_PHYS_BASE |
					   MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(&svm->vcpu))
			svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
	}
P
Paolo Bonzini 已提交
1147
	init_vmcb(svm);
A
Avi Kivity 已提交
1148

1149
	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1150
	kvm_rdx_write(vcpu, eax);
1151 1152 1153

	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1154 1155
}

1156
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1157
{
1158
	struct vcpu_svm *svm;
A
Avi Kivity 已提交
1159
	struct page *page;
1160
	struct page *msrpm_pages;
A
Alexander Graf 已提交
1161
	struct page *hsave_page;
A
Alexander Graf 已提交
1162
	struct page *nested_msrpm_pages;
R
Rusty Russell 已提交
1163
	int err;
A
Avi Kivity 已提交
1164

1165 1166
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1167

1168
	err = -ENOMEM;
1169
	page = alloc_page(GFP_KERNEL_ACCOUNT);
1170
	if (!page)
1171
		goto out;
A
Avi Kivity 已提交
1172

1173
	msrpm_pages = alloc_pages(GFP_KERNEL_ACCOUNT, MSRPM_ALLOC_ORDER);
1174
	if (!msrpm_pages)
1175
		goto free_page1;
A
Alexander Graf 已提交
1176

1177
	nested_msrpm_pages = alloc_pages(GFP_KERNEL_ACCOUNT, MSRPM_ALLOC_ORDER);
A
Alexander Graf 已提交
1178
	if (!nested_msrpm_pages)
1179
		goto free_page2;
1180

1181
	hsave_page = alloc_page(GFP_KERNEL_ACCOUNT);
A
Alexander Graf 已提交
1182
	if (!hsave_page)
1183 1184
		goto free_page3;

1185 1186 1187
	err = avic_init_vcpu(svm);
	if (err)
		goto free_page4;
1188

1189 1190 1191
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1192 1193
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1194

1195
	svm->nested.hsave = page_address(hsave_page);
1196
	clear_page(svm->nested.hsave);
A
Alexander Graf 已提交
1197

1198 1199 1200
	svm->msrpm = page_address(msrpm_pages);
	svm_vcpu_init_msrpm(svm->msrpm);

1201
	svm->nested.msrpm = page_address(nested_msrpm_pages);
1202
	svm_vcpu_init_msrpm(svm->nested.msrpm);
A
Alexander Graf 已提交
1203

1204 1205
	svm->vmcb = page_address(page);
	clear_page(svm->vmcb);
1206
	svm->vmcb_pa = __sme_set(page_to_pfn(page) << PAGE_SHIFT);
1207
	svm->asid_generation = 0;
P
Paolo Bonzini 已提交
1208
	init_vmcb(svm);
A
Avi Kivity 已提交
1209

1210
	svm_init_osvw(vcpu);
1211
	vcpu->arch.microcode_version = 0x01000065;
1212

1213
	return 0;
1214

1215 1216
free_page4:
	__free_page(hsave_page);
1217 1218 1219 1220 1221 1222
free_page3:
	__free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
free_page2:
	__free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
free_page1:
	__free_page(page);
1223
out:
1224
	return err;
A
Avi Kivity 已提交
1225 1226
}

1227 1228 1229 1230 1231 1232 1233 1234
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1235 1236
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1237 1238
	struct vcpu_svm *svm = to_svm(vcpu);

1239 1240 1241 1242 1243 1244 1245
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1246
	__free_page(pfn_to_page(__sme_clr(svm->vmcb_pa) >> PAGE_SHIFT));
1247
	__free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
1248 1249
	__free_page(virt_to_page(svm->nested.hsave));
	__free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
A
Avi Kivity 已提交
1250 1251
}

1252
static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
A
Avi Kivity 已提交
1253
{
1254
	struct vcpu_svm *svm = to_svm(vcpu);
A
Ashok Raj 已提交
1255
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
1256
	int i;
1257 1258

	if (unlikely(cpu != vcpu->cpu)) {
1259
		svm->asid_generation = 0;
1260
		mark_all_dirty(svm->vmcb);
1261
	}
1262

1263 1264 1265
#ifdef CONFIG_X86_64
	rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
#endif
1266 1267 1268 1269
	savesegment(fs, svm->host.fs);
	savesegment(gs, svm->host.gs);
	svm->host.ldt = kvm_read_ldt();

1270
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
1271
		rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
1272

1273 1274 1275 1276 1277 1278
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1279
	}
P
Paolo Bonzini 已提交
1280 1281 1282
	/* This assumes that the kernel never uses MSR_TSC_AUX */
	if (static_cpu_has(X86_FEATURE_RDTSCP))
		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
1283

A
Ashok Raj 已提交
1284 1285 1286 1287
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1288
	avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1289 1290 1291 1292
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1293
	struct vcpu_svm *svm = to_svm(vcpu);
1294 1295
	int i;

1296 1297
	avic_vcpu_put(vcpu);

1298
	++vcpu->stat.host_state_reload;
1299 1300 1301
	kvm_load_ldt(svm->host.ldt);
#ifdef CONFIG_X86_64
	loadsegment(fs, svm->host.fs);
1302
	wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gsbase);
1303
	load_gs_index(svm->host.gs);
1304
#else
1305
#ifdef CONFIG_X86_32_LAZY_GS
1306
	loadsegment(gs, svm->host.gs);
1307
#endif
1308
#endif
1309
	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
1310
		wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
A
Avi Kivity 已提交
1311 1312 1313 1314
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1326 1327 1328 1329
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1330 1331 1332
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1333
       /*
A
Andrea Gelmini 已提交
1334
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1335 1336 1337
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1338
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1339 1340
}

A
Avi Kivity 已提交
1341 1342 1343 1344 1345
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1346
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1347 1348
		break;
	default:
1349
		WARN_ON_ONCE(1);
A
Avi Kivity 已提交
1350 1351 1352
	}
}

1353
static void svm_set_vintr(struct vcpu_svm *svm)
1354 1355 1356 1357 1358
{
	struct vmcb_control_area *control;

	/* The following fields are ignored when AVIC is enabled */
	WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
1359
	set_intercept(svm, INTERCEPT_VINTR);
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
	mark_dirty(svm->vmcb, VMCB_INTR);
}

1373 1374
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1375
	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1376
	clr_intercept(svm, INTERCEPT_VINTR);
1377

1378 1379 1380
	/* Drop int_ctl fields related to VINTR injection.  */
	svm->vmcb->control.int_ctl &= mask;
	if (is_guest_mode(&svm->vcpu)) {
1381 1382
		svm->nested.hsave->control.int_ctl &= mask;

1383 1384 1385 1386 1387
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
	}

1388
	mark_dirty(svm->vmcb, VMCB_INTR);
1389 1390
}

A
Avi Kivity 已提交
1391 1392
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1393
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
A
Avi Kivity 已提交
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
	case VCPU_SREG_FS: return &save->fs;
	case VCPU_SREG_GS: return &save->gs;
	case VCPU_SREG_SS: return &save->ss;
	case VCPU_SREG_TR: return &save->tr;
	case VCPU_SREG_LDTR: return &save->ldtr;
	}
	BUG();
A
Al Viro 已提交
1406
	return NULL;
A
Avi Kivity 已提交
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1441

J
Joerg Roedel 已提交
1442 1443
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1444 1445
	 * for cross vendor migration purposes by "not present"
	 */
1446
	var->unusable = !var->present;
1447

1448 1449 1450 1451 1452 1453
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1454
		var->type |= 0x2;
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1470
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1471 1472
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1473 1474 1475 1476 1477 1478
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1479
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1480
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1481
		break;
1482
	}
A
Avi Kivity 已提交
1483 1484
}

1485 1486 1487 1488 1489 1490 1491
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1492
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1493
{
1494 1495
	struct vcpu_svm *svm = to_svm(vcpu);

1496 1497
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1498 1499
}

1500
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1501
{
1502 1503
	struct vcpu_svm *svm = to_svm(vcpu);

1504 1505
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1506
	mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1507 1508
}

1509
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1510
{
1511 1512
	struct vcpu_svm *svm = to_svm(vcpu);

1513 1514
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1515 1516
}

1517
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1518
{
1519 1520
	struct vcpu_svm *svm = to_svm(vcpu);

1521 1522
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1523
	mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1524 1525
}

A
Avi Kivity 已提交
1526 1527 1528 1529 1530
static void update_cr0_intercept(struct vcpu_svm *svm)
{
	ulong gcr0 = svm->vcpu.arch.cr0;
	u64 *hcr0 = &svm->vmcb->save.cr0;

1531 1532
	*hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
		| (gcr0 & SVM_CR0_SELECTIVE_MASK);
A
Avi Kivity 已提交
1533

1534
	mark_dirty(svm->vmcb, VMCB_CR);
A
Avi Kivity 已提交
1535

1536
	if (gcr0 == *hcr0) {
1537 1538
		clr_cr_intercept(svm, INTERCEPT_CR0_READ);
		clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
A
Avi Kivity 已提交
1539
	} else {
1540 1541
		set_cr_intercept(svm, INTERCEPT_CR0_READ);
		set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
A
Avi Kivity 已提交
1542 1543 1544
	}
}

1545
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1546
{
1547 1548
	struct vcpu_svm *svm = to_svm(vcpu);

1549
#ifdef CONFIG_X86_64
1550
	if (vcpu->arch.efer & EFER_LME) {
1551
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1552
			vcpu->arch.efer |= EFER_LMA;
1553
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1554 1555
		}

M
Mike Day 已提交
1556
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1557
			vcpu->arch.efer &= ~EFER_LMA;
1558
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1559 1560 1561
		}
	}
#endif
1562
	vcpu->arch.cr0 = cr0;
1563 1564 1565

	if (!npt_enabled)
		cr0 |= X86_CR0_PG | X86_CR0_WP;
1566

1567 1568 1569 1570 1571 1572 1573
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
		cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
1574
	svm->vmcb->save.cr0 = cr0;
1575
	mark_dirty(svm->vmcb, VMCB_CR);
A
Avi Kivity 已提交
1576
	update_cr0_intercept(svm);
A
Avi Kivity 已提交
1577 1578
}

1579
int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1580
{
1581
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1582 1583
	unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;

1584 1585 1586
	if (cr4 & X86_CR4_VMXE)
		return 1;

1587
	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1588
		svm_flush_tlb(vcpu);
1589

1590 1591 1592
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1593
	cr4 |= host_cr4_mce;
1594
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1595
	mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1596
	return 0;
A
Avi Kivity 已提交
1597 1598 1599 1600 1601
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1602
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1603 1604 1605 1606 1607
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1608 1609 1610 1611 1612 1613 1614 1615
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1616 1617 1618 1619 1620 1621 1622 1623

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1624 1625
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1626

1627
	mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1628 1629
}

1630
static void update_bp_intercept(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1631
{
J
Jan Kiszka 已提交
1632 1633
	struct vcpu_svm *svm = to_svm(vcpu);

1634
	clr_exception_intercept(svm, BP_VECTOR);
1635

J
Jan Kiszka 已提交
1636 1637
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1638
			set_exception_intercept(svm, BP_VECTOR);
J
Jan Kiszka 已提交
1639 1640
	} else
		vcpu->guest_debug = 0;
1641 1642
}

1643
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1644
{
1645 1646
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1647
		sd->next_asid = sd->min_asid;
1648
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
A
Avi Kivity 已提交
1649 1650
	}

1651 1652
	svm->asid_generation = sd->asid_generation;
	svm->vmcb->control.asid = sd->next_asid++;
1653 1654

	mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1655 1656
}

1657
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1658
{
1659
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1660

1661 1662 1663 1664
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
		mark_dirty(vmcb, VMCB_DR);
	}
J
Jan Kiszka 已提交
1665 1666
}

1667 1668 1669 1670 1671 1672 1673 1674
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1675 1676 1677 1678
	/*
	 * We cannot reset svm->vmcb->save.dr6 to DR6_FIXED_1|DR6_RTM here,
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1679
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1680 1681 1682 1683 1684
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1685
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1686
{
1687 1688
	struct vcpu_svm *svm = to_svm(vcpu);

1689
	svm->vmcb->save.dr7 = value;
1690
	mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1691 1692
}

A
Avi Kivity 已提交
1693
static int pf_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1694
{
1695
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1696
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1697

1698
	return kvm_handle_page_fault(&svm->vcpu, error_code, fault_address,
1699 1700
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1701 1702 1703 1704 1705
			svm->vmcb->control.insn_len);
}

static int npf_interception(struct vcpu_svm *svm)
{
1706
	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1707 1708 1709 1710
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
	return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
1711 1712
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1713
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1714 1715
}

A
Avi Kivity 已提交
1716
static int db_interception(struct vcpu_svm *svm)
J
Jan Kiszka 已提交
1717
{
A
Avi Kivity 已提交
1718
	struct kvm_run *kvm_run = svm->vcpu.run;
1719
	struct kvm_vcpu *vcpu = &svm->vcpu;
A
Avi Kivity 已提交
1720

J
Jan Kiszka 已提交
1721
	if (!(svm->vcpu.guest_debug &
1722
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1723
		!svm->nmi_singlestep) {
1724 1725
		u32 payload = (svm->vmcb->save.dr6 ^ DR6_RTM) & ~DR6_FIXED_1;
		kvm_queue_exception_p(&svm->vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
1726 1727
		return 1;
	}
1728

J
Jan Kiszka 已提交
1729
	if (svm->nmi_singlestep) {
1730
		disable_nmi_singlestep(svm);
1731 1732
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
1733 1734 1735
	}

	if (svm->vcpu.guest_debug &
J
Joerg Roedel 已提交
1736
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1737
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1738 1739
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1740 1741 1742 1743 1744 1745 1746
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
1747 1748
}

A
Avi Kivity 已提交
1749
static int bp_interception(struct vcpu_svm *svm)
J
Jan Kiszka 已提交
1750
{
A
Avi Kivity 已提交
1751 1752
	struct kvm_run *kvm_run = svm->vcpu.run;

J
Jan Kiszka 已提交
1753 1754 1755 1756 1757 1758
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

A
Avi Kivity 已提交
1759
static int ud_interception(struct vcpu_svm *svm)
1760
{
W
Wanpeng Li 已提交
1761
	return handle_ud(&svm->vcpu);
1762 1763
}

1764 1765 1766 1767 1768 1769
static int ac_interception(struct vcpu_svm *svm)
{
	kvm_queue_exception_e(&svm->vcpu, AC_VECTOR, 0);
	return 1;
}

1770 1771 1772 1773 1774 1775 1776
static int gp_interception(struct vcpu_svm *svm)
{
	struct kvm_vcpu *vcpu = &svm->vcpu;
	u32 error_code = svm->vmcb->control.exit_info_1;

	WARN_ON_ONCE(!enable_vmware_backdoor);

1777 1778 1779 1780 1781 1782 1783 1784
	/*
	 * VMware backdoor emulation on #GP interception only handles IN{S},
	 * OUT{S}, and RDPMC, none of which generate a non-zero error code.
	 */
	if (error_code) {
		kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
		return 1;
	}
1785
	return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
1786 1787
}

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
/*
 * Trigger machine check on the host. We assume all the MSRs are already set up
 * by the CPU and that we still run on the same CPU as the MCE occurred on.
 * We pass a fake environment to the machine check handler because we want
 * the guest to be always treated like user space, no matter what context
 * it used internally.
 */
static void kvm_machine_check(void)
{
#if defined(CONFIG_X86_MCE)
	struct pt_regs regs = {
		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
		.flags = X86_EFLAGS_IF,
	};

1842
	do_machine_check(&regs);
1843 1844 1845
#endif
}

1846
static void svm_handle_mce(struct vcpu_svm *svm)
1847
{
1848 1849 1850 1851 1852 1853 1854
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

1855
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
1856 1857 1858 1859

		return;
	}

1860 1861 1862 1863
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
1864
	kvm_machine_check();
1865 1866 1867 1868
}

static int mc_interception(struct vcpu_svm *svm)
{
1869 1870 1871
	return 1;
}

A
Avi Kivity 已提交
1872
static int shutdown_interception(struct vcpu_svm *svm)
1873
{
A
Avi Kivity 已提交
1874 1875
	struct kvm_run *kvm_run = svm->vcpu.run;

1876 1877 1878 1879
	/*
	 * VMCB is undefined after a SHUTDOWN intercept
	 * so reinitialize it.
	 */
1880
	clear_page(svm->vmcb);
P
Paolo Bonzini 已提交
1881
	init_vmcb(svm);
1882 1883 1884 1885 1886

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

A
Avi Kivity 已提交
1887
static int io_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1888
{
1889
	struct kvm_vcpu *vcpu = &svm->vcpu;
M
Mike Day 已提交
1890
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
1891
	int size, in, string;
1892
	unsigned port;
A
Avi Kivity 已提交
1893

R
Rusty Russell 已提交
1894
	++svm->vcpu.stat.io_exits;
1895
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
1896
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1897
	if (string)
1898
		return kvm_emulate_instruction(vcpu, 0);
1899

1900 1901
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
1902 1903
	svm->next_rip = svm->vmcb->control.exit_info_2;

1904
	return kvm_fast_pio(&svm->vcpu, size, port, in);
A
Avi Kivity 已提交
1905 1906
}

A
Avi Kivity 已提交
1907
static int nmi_interception(struct vcpu_svm *svm)
1908 1909 1910 1911
{
	return 1;
}

A
Avi Kivity 已提交
1912
static int intr_interception(struct vcpu_svm *svm)
1913 1914 1915 1916 1917
{
	++svm->vcpu.stat.irq_exits;
	return 1;
}

A
Avi Kivity 已提交
1918
static int nop_on_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1919 1920 1921 1922
{
	return 1;
}

A
Avi Kivity 已提交
1923
static int halt_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
1924
{
R
Rusty Russell 已提交
1925
	return kvm_emulate_halt(&svm->vcpu);
A
Avi Kivity 已提交
1926 1927
}

A
Avi Kivity 已提交
1928
static int vmmcall_interception(struct vcpu_svm *svm)
1929
{
1930
	return kvm_emulate_hypercall(&svm->vcpu);
1931 1932
}

A
Avi Kivity 已提交
1933
static int vmload_interception(struct vcpu_svm *svm)
1934
{
1935
	struct vmcb *nested_vmcb;
1936
	struct kvm_host_map map;
1937
	int ret;
1938

1939 1940 1941
	if (nested_svm_check_permissions(svm))
		return 1;

1942 1943 1944 1945
	ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
	if (ret) {
		if (ret == -EINVAL)
			kvm_inject_gp(&svm->vcpu, 0);
1946
		return 1;
1947 1948 1949
	}

	nested_vmcb = map.hva;
1950

1951
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
1952

1953
	nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
1954
	kvm_vcpu_unmap(&svm->vcpu, &map, true);
1955

1956
	return ret;
1957 1958
}

A
Avi Kivity 已提交
1959
static int vmsave_interception(struct vcpu_svm *svm)
1960
{
1961
	struct vmcb *nested_vmcb;
1962
	struct kvm_host_map map;
1963
	int ret;
1964

1965 1966 1967
	if (nested_svm_check_permissions(svm))
		return 1;

1968 1969 1970 1971
	ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
	if (ret) {
		if (ret == -EINVAL)
			kvm_inject_gp(&svm->vcpu, 0);
1972
		return 1;
1973 1974 1975
	}

	nested_vmcb = map.hva;
1976

1977
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
1978

1979
	nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
1980
	kvm_vcpu_unmap(&svm->vcpu, &map, true);
1981

1982
	return ret;
1983 1984
}

A
Avi Kivity 已提交
1985
static int vmrun_interception(struct vcpu_svm *svm)
A
Alexander Graf 已提交
1986 1987 1988 1989
{
	if (nested_svm_check_permissions(svm))
		return 1;

1990
	return nested_svm_vmrun(svm);
A
Alexander Graf 已提交
1991 1992
}

P
Paolo Bonzini 已提交
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
			clr_intercept(svm, INTERCEPT_STGI);
2004
		if (is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

A
Avi Kivity 已提交
2025
static int stgi_interception(struct vcpu_svm *svm)
2026
{
2027 2028
	int ret;

2029 2030 2031
	if (nested_svm_check_permissions(svm))
		return 1;

2032
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
P
Paolo Bonzini 已提交
2033
	svm_set_gif(svm, true);
2034
	return ret;
2035 2036
}

A
Avi Kivity 已提交
2037
static int clgi_interception(struct vcpu_svm *svm)
2038
{
2039 2040
	int ret;

2041 2042 2043
	if (nested_svm_check_permissions(svm))
		return 1;

2044
	ret = kvm_skip_emulated_instruction(&svm->vcpu);
P
Paolo Bonzini 已提交
2045
	svm_set_gif(svm, false);
2046
	return ret;
2047 2048
}

A
Avi Kivity 已提交
2049
static int invlpga_interception(struct vcpu_svm *svm)
A
Alexander Graf 已提交
2050 2051 2052
{
	struct kvm_vcpu *vcpu = &svm->vcpu;

2053 2054
	trace_kvm_invlpga(svm->vmcb->save.rip, kvm_rcx_read(&svm->vcpu),
			  kvm_rax_read(&svm->vcpu));
2055

A
Alexander Graf 已提交
2056
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2057
	kvm_mmu_invlpg(vcpu, kvm_rax_read(&svm->vcpu));
A
Alexander Graf 已提交
2058

2059
	return kvm_skip_emulated_instruction(&svm->vcpu);
A
Alexander Graf 已提交
2060 2061
}

2062 2063
static int skinit_interception(struct vcpu_svm *svm)
{
2064
	trace_kvm_skinit(svm->vmcb->save.rip, kvm_rax_read(&svm->vcpu));
2065 2066 2067 2068 2069

	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
	return 1;
}

D
David Kaplan 已提交
2070 2071
static int wbinvd_interception(struct vcpu_svm *svm)
{
2072
	return kvm_emulate_wbinvd(&svm->vcpu);
D
David Kaplan 已提交
2073 2074
}

J
Joerg Roedel 已提交
2075 2076 2077
static int xsetbv_interception(struct vcpu_svm *svm)
{
	u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
2078
	u32 index = kvm_rcx_read(&svm->vcpu);
J
Joerg Roedel 已提交
2079 2080

	if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
2081
		return kvm_skip_emulated_instruction(&svm->vcpu);
J
Joerg Roedel 已提交
2082 2083 2084 2085 2086
	}

	return 1;
}

J
Jim Mattson 已提交
2087 2088 2089 2090 2091 2092
static int rdpru_interception(struct vcpu_svm *svm)
{
	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
	return 1;
}

A
Avi Kivity 已提交
2093
static int task_switch_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2094
{
2095
	u16 tss_selector;
2096 2097 2098
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2099
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2100 2101 2102 2103
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2104 2105
	bool has_error_code = false;
	u32 error_code = 0;
2106 2107

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2108

2109 2110
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2111 2112 2113 2114
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2115
	else if (idt_v)
2116 2117 2118 2119
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2120 2121 2122 2123 2124 2125
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
			svm->vcpu.arch.nmi_injected = false;
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2126 2127 2128 2129 2130 2131
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2132 2133 2134 2135 2136 2137 2138 2139 2140
			kvm_clear_exception_queue(&svm->vcpu);
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
			kvm_clear_interrupt_queue(&svm->vcpu);
			break;
		default:
			break;
		}
	}
2141

2142 2143 2144
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2145
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2146
		if (!skip_emulated_instruction(&svm->vcpu))
2147
			return 0;
2148
	}
2149

2150 2151 2152
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2153
	return kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
2154
			       has_error_code, error_code);
A
Avi Kivity 已提交
2155 2156
}

A
Avi Kivity 已提交
2157
static int cpuid_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2158
{
2159
	return kvm_emulate_cpuid(&svm->vcpu);
A
Avi Kivity 已提交
2160 2161
}

A
Avi Kivity 已提交
2162
static int iret_interception(struct vcpu_svm *svm)
2163 2164
{
	++svm->vcpu.stat.nmi_window_exits;
2165
	clr_intercept(svm, INTERCEPT_IRET);
2166
	svm->vcpu.arch.hflags |= HF_IRET_MASK;
2167
	svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
2168
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2169 2170 2171
	return 1;
}

A
Avi Kivity 已提交
2172
static int invlpg_interception(struct vcpu_svm *svm)
M
Marcelo Tosatti 已提交
2173
{
2174
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2175
		return kvm_emulate_instruction(&svm->vcpu, 0);
2176 2177

	kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
2178
	return kvm_skip_emulated_instruction(&svm->vcpu);
M
Marcelo Tosatti 已提交
2179 2180
}

A
Avi Kivity 已提交
2181
static int emulate_on_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2182
{
2183
	return kvm_emulate_instruction(&svm->vcpu, 0);
A
Avi Kivity 已提交
2184 2185
}

B
Brijesh Singh 已提交
2186 2187
static int rsm_interception(struct vcpu_svm *svm)
{
2188
	return kvm_emulate_instruction_from_buffer(&svm->vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2189 2190
}

A
Avi Kivity 已提交
2191 2192 2193 2194
static int rdpmc_interception(struct vcpu_svm *svm)
{
	int err;

2195
	if (!nrips)
A
Avi Kivity 已提交
2196 2197 2198
		return emulate_on_interception(svm);

	err = kvm_rdpmc(&svm->vcpu);
2199
	return kvm_complete_insn_gp(&svm->vcpu, err);
A
Avi Kivity 已提交
2200 2201
}

2202 2203
static bool check_selective_cr0_intercepted(struct vcpu_svm *svm,
					    unsigned long val)
2204 2205 2206 2207 2208
{
	unsigned long cr0 = svm->vcpu.arch.cr0;
	bool ret = false;
	u64 intercept;

2209
	intercept = svm->nested.ctl.intercept;
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225

	if (!is_guest_mode(&svm->vcpu) ||
	    (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0))))
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
#define CR_VALID (1ULL << 63)

static int cr_interception(struct vcpu_svm *svm)
{
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_on_interception(svm);

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
		return emulate_on_interception(svm);

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2241 2242 2243 2244
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2245 2246 2247 2248 2249 2250 2251

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
		val = kvm_register_read(&svm->vcpu, reg);
		switch (cr) {
		case 0:
2252 2253
			if (!check_selective_cr0_intercepted(svm, val))
				err = kvm_set_cr0(&svm->vcpu, val);
2254 2255 2256
			else
				return 1;

2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
			break;
		case 3:
			err = kvm_set_cr3(&svm->vcpu, val);
			break;
		case 4:
			err = kvm_set_cr4(&svm->vcpu, val);
			break;
		case 8:
			err = kvm_set_cr8(&svm->vcpu, val);
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
			val = kvm_read_cr0(&svm->vcpu);
			break;
		case 2:
			val = svm->vcpu.arch.cr2;
			break;
		case 3:
2281
			val = kvm_read_cr3(&svm->vcpu);
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
			break;
		case 4:
			val = kvm_read_cr4(&svm->vcpu);
			break;
		case 8:
			val = kvm_get_cr8(&svm->vcpu);
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
			return 1;
		}
		kvm_register_write(&svm->vcpu, reg, val);
	}
2296
	return kvm_complete_insn_gp(&svm->vcpu, err);
2297 2298
}

2299 2300 2301 2302 2303
static int dr_interception(struct vcpu_svm *svm)
{
	int reg, dr;
	unsigned long val;

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	if (svm->vcpu.guest_debug == 0) {
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
		svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

2315 2316 2317 2318 2319 2320 2321
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
		return emulate_on_interception(svm);

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;

	if (dr >= 16) { /* mov to DRn */
2322 2323
		if (!kvm_require_dr(&svm->vcpu, dr - 16))
			return 1;
2324 2325 2326
		val = kvm_register_read(&svm->vcpu, reg);
		kvm_set_dr(&svm->vcpu, dr - 16, val);
	} else {
2327 2328 2329 2330
		if (!kvm_require_dr(&svm->vcpu, dr))
			return 1;
		kvm_get_dr(&svm->vcpu, dr, &val);
		kvm_register_write(&svm->vcpu, reg, val);
2331 2332
	}

2333
	return kvm_skip_emulated_instruction(&svm->vcpu);
2334 2335
}

A
Avi Kivity 已提交
2336
static int cr8_write_interception(struct vcpu_svm *svm)
2337
{
A
Avi Kivity 已提交
2338
	struct kvm_run *kvm_run = svm->vcpu.run;
A
Andre Przywara 已提交
2339
	int r;
A
Avi Kivity 已提交
2340

2341 2342
	u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
	/* instruction emulation calls kvm_set_cr8() */
2343
	r = cr_interception(svm);
2344
	if (lapic_in_kernel(&svm->vcpu))
2345
		return r;
2346
	if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
2347
		return r;
2348 2349 2350 2351
	kvm_run->exit_reason = KVM_EXIT_SET_TPR;
	return 0;
}

2352 2353
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2354 2355 2356 2357 2358 2359 2360 2361
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
	default:
2362
		return KVM_MSR_RET_INVALID;
2363 2364 2365
	}

	return 0;
2366 2367
}

2368
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2369
{
2370 2371
	struct vcpu_svm *svm = to_svm(vcpu);

2372
	switch (msr_info->index) {
B
Brian Gerst 已提交
2373
	case MSR_STAR:
2374
		msr_info->data = svm->vmcb->save.star;
A
Avi Kivity 已提交
2375
		break;
2376
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2377
	case MSR_LSTAR:
2378
		msr_info->data = svm->vmcb->save.lstar;
A
Avi Kivity 已提交
2379 2380
		break;
	case MSR_CSTAR:
2381
		msr_info->data = svm->vmcb->save.cstar;
A
Avi Kivity 已提交
2382 2383
		break;
	case MSR_KERNEL_GS_BASE:
2384
		msr_info->data = svm->vmcb->save.kernel_gs_base;
A
Avi Kivity 已提交
2385 2386
		break;
	case MSR_SYSCALL_MASK:
2387
		msr_info->data = svm->vmcb->save.sfmask;
A
Avi Kivity 已提交
2388 2389 2390
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2391
		msr_info->data = svm->vmcb->save.sysenter_cs;
A
Avi Kivity 已提交
2392 2393
		break;
	case MSR_IA32_SYSENTER_EIP:
2394
		msr_info->data = svm->sysenter_eip;
A
Avi Kivity 已提交
2395 2396
		break;
	case MSR_IA32_SYSENTER_ESP:
2397
		msr_info->data = svm->sysenter_esp;
A
Avi Kivity 已提交
2398
		break;
P
Paolo Bonzini 已提交
2399 2400 2401 2402 2403
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2404 2405 2406 2407 2408
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2409
	case MSR_IA32_DEBUGCTLMSR:
2410
		msr_info->data = svm->vmcb->save.dbgctl;
2411 2412
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2413
		msr_info->data = svm->vmcb->save.br_from;
2414 2415
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2416
		msr_info->data = svm->vmcb->save.br_to;
2417 2418
		break;
	case MSR_IA32_LASTINTFROMIP:
2419
		msr_info->data = svm->vmcb->save.last_excp_from;
2420 2421
		break;
	case MSR_IA32_LASTINTTOIP:
2422
		msr_info->data = svm->vmcb->save.last_excp_to;
2423
		break;
A
Alexander Graf 已提交
2424
	case MSR_VM_HSAVE_PA:
2425
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2426
		break;
2427
	case MSR_VM_CR:
2428
		msr_info->data = svm->nested.vm_cr_msr;
2429
		break;
2430 2431
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2432 2433
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL) &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_STIBP) &&
2434 2435
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBRS) &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_SSBD))
2436 2437 2438 2439
			return 1;

		msr_info->data = svm->spec_ctrl;
		break;
2440 2441 2442 2443 2444 2445 2446
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2464 2465 2466
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2467
	default:
2468
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2469 2470 2471 2472
	}
	return 0;
}

A
Avi Kivity 已提交
2473
static int rdmsr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2474
{
2475
	return kvm_emulate_rdmsr(&svm->vcpu);
A
Avi Kivity 已提交
2476 2477
}

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2503
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2504
{
2505 2506
	struct vcpu_svm *svm = to_svm(vcpu);

2507 2508
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2509
	switch (ecx) {
P
Paolo Bonzini 已提交
2510 2511 2512 2513 2514 2515 2516
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
		svm->vmcb->save.g_pat = data;
		mark_dirty(svm->vmcb, VMCB_NPT);
		break;
2517 2518
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2519 2520
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL) &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_STIBP) &&
2521 2522
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBRS) &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_SSBD))
2523 2524
			return 1;

2525
		if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
			return 1;

		svm->spec_ctrl = data;
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
		set_msr_interception(svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
		break;
A
Ashok Raj 已提交
2545 2546
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2547
		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBPB))
A
Ashok Raj 已提交
2548 2549 2550 2551
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2552 2553
		if (!boot_cpu_has(X86_FEATURE_AMD_IBPB))
			return 1;
A
Ashok Raj 已提交
2554 2555 2556 2557 2558 2559
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
		set_msr_interception(svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
		break;
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2570
	case MSR_STAR:
2571
		svm->vmcb->save.star = data;
A
Avi Kivity 已提交
2572
		break;
2573
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2574
	case MSR_LSTAR:
2575
		svm->vmcb->save.lstar = data;
A
Avi Kivity 已提交
2576 2577
		break;
	case MSR_CSTAR:
2578
		svm->vmcb->save.cstar = data;
A
Avi Kivity 已提交
2579 2580
		break;
	case MSR_KERNEL_GS_BASE:
2581
		svm->vmcb->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2582 2583
		break;
	case MSR_SYSCALL_MASK:
2584
		svm->vmcb->save.sfmask = data;
A
Avi Kivity 已提交
2585 2586 2587
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2588
		svm->vmcb->save.sysenter_cs = data;
A
Avi Kivity 已提交
2589 2590
		break;
	case MSR_IA32_SYSENTER_EIP:
2591
		svm->sysenter_eip = data;
2592
		svm->vmcb->save.sysenter_eip = data;
A
Avi Kivity 已提交
2593 2594
		break;
	case MSR_IA32_SYSENTER_ESP:
2595
		svm->sysenter_esp = data;
2596
		svm->vmcb->save.sysenter_esp = data;
A
Avi Kivity 已提交
2597
		break;
P
Paolo Bonzini 已提交
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
	case MSR_TSC_AUX:
		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
			return 1;

		/*
		 * This is rare, so we update the MSR here instead of using
		 * direct_access_msrs.  Doing that would require a rdmsr in
		 * svm_vcpu_put.
		 */
		svm->tsc_aux = data;
		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
		break;
2610
	case MSR_IA32_DEBUGCTLMSR:
2611
		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2612 2613
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
2614 2615 2616 2617 2618 2619
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
2620
		mark_dirty(svm->vmcb, VMCB_LBR);
2621 2622 2623 2624
		if (data & (1ULL<<0))
			svm_enable_lbrv(svm);
		else
			svm_disable_lbrv(svm);
2625
		break;
A
Alexander Graf 已提交
2626
	case MSR_VM_HSAVE_PA:
2627
		svm->nested.hsave_msr = data;
2628
		break;
2629
	case MSR_VM_CR:
2630
		return svm_set_vm_cr(vcpu, data);
2631
	case MSR_VM_IGNNE:
2632
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2633
		break;
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
2652 2653 2654
	case MSR_IA32_APICBASE:
		if (kvm_vcpu_apicv_active(vcpu))
			avic_update_vapic_bar(to_svm(vcpu), data);
2655
		/* Fall through */
A
Avi Kivity 已提交
2656
	default:
2657
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
2658 2659 2660 2661
	}
	return 0;
}

A
Avi Kivity 已提交
2662
static int wrmsr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2663
{
2664
	return kvm_emulate_wrmsr(&svm->vcpu);
A
Avi Kivity 已提交
2665 2666
}

A
Avi Kivity 已提交
2667
static int msr_interception(struct vcpu_svm *svm)
A
Avi Kivity 已提交
2668
{
R
Rusty Russell 已提交
2669
	if (svm->vmcb->control.exit_info_1)
A
Avi Kivity 已提交
2670
		return wrmsr_interception(svm);
A
Avi Kivity 已提交
2671
	else
A
Avi Kivity 已提交
2672
		return rdmsr_interception(svm);
A
Avi Kivity 已提交
2673 2674
}

A
Avi Kivity 已提交
2675
static int interrupt_window_interception(struct vcpu_svm *svm)
2676
{
2677
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2678
	svm_clear_vintr(svm);
2679 2680 2681 2682 2683 2684 2685 2686

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
	svm_toggle_avic_for_irq_window(&svm->vcpu, true);

2687
	++svm->vcpu.stat.irq_window_exits;
2688 2689 2690
	return 1;
}

2691 2692
static int pause_interception(struct vcpu_svm *svm)
{
2693 2694 2695
	struct kvm_vcpu *vcpu = &svm->vcpu;
	bool in_kernel = (svm_get_cpl(vcpu) == 0);

2696 2697 2698
	if (pause_filter_thresh)
		grow_ple_window(vcpu);

2699
	kvm_vcpu_on_spin(vcpu, in_kernel);
2700 2701 2702
	return 1;
}

2703 2704
static int nop_interception(struct vcpu_svm *svm)
{
2705
	return kvm_skip_emulated_instruction(&(svm->vcpu));
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
}

static int monitor_interception(struct vcpu_svm *svm)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return nop_interception(svm);
}

static int mwait_interception(struct vcpu_svm *svm)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return nop_interception(svm);
}

2720
static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
2721 2722 2723 2724
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
2725
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
2726
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
2727 2728
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
2729
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
2746 2747
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
2748
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
2749 2750
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
2751
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
2752
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
2753
	[SVM_EXIT_INTR]				= intr_interception,
2754
	[SVM_EXIT_NMI]				= nmi_interception,
A
Avi Kivity 已提交
2755 2756
	[SVM_EXIT_SMI]				= nop_on_interception,
	[SVM_EXIT_INIT]				= nop_on_interception,
2757
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
A
Avi Kivity 已提交
2758
	[SVM_EXIT_RDPMC]			= rdpmc_interception,
A
Avi Kivity 已提交
2759
	[SVM_EXIT_CPUID]			= cpuid_interception,
2760
	[SVM_EXIT_IRET]                         = iret_interception,
2761
	[SVM_EXIT_INVD]                         = emulate_on_interception,
2762
	[SVM_EXIT_PAUSE]			= pause_interception,
A
Avi Kivity 已提交
2763
	[SVM_EXIT_HLT]				= halt_interception,
M
Marcelo Tosatti 已提交
2764
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
2765
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
2766
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
2767 2768
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
2769
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
2770
	[SVM_EXIT_VMRUN]			= vmrun_interception,
2771
	[SVM_EXIT_VMMCALL]			= vmmcall_interception,
2772 2773
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
2774 2775
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
2776
	[SVM_EXIT_SKINIT]			= skinit_interception,
D
David Kaplan 已提交
2777
	[SVM_EXIT_WBINVD]                       = wbinvd_interception,
2778 2779
	[SVM_EXIT_MONITOR]			= monitor_interception,
	[SVM_EXIT_MWAIT]			= mwait_interception,
J
Joerg Roedel 已提交
2780
	[SVM_EXIT_XSETBV]			= xsetbv_interception,
J
Jim Mattson 已提交
2781
	[SVM_EXIT_RDPRU]			= rdpru_interception,
2782
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
2783
	[SVM_EXIT_RSM]                          = rsm_interception,
2784 2785
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
A
Avi Kivity 已提交
2786 2787
};

2788
static void dump_vmcb(struct kvm_vcpu *vcpu)
2789 2790 2791 2792 2793
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;

2794 2795 2796 2797 2798
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

2799
	pr_err("VMCB Control Area:\n");
2800 2801 2802 2803 2804 2805 2806
	pr_err("%-20s%04x\n", "cr_read:", control->intercept_cr & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercept_cr >> 16);
	pr_err("%-20s%04x\n", "dr_read:", control->intercept_dr & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercept_dr >> 16);
	pr_err("%-20s%08x\n", "exceptions:", control->intercept_exceptions);
	pr_err("%-20s%016llx\n", "intercepts:", control->intercept);
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
2807 2808
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
2824
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
2825 2826
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
2827
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
2828
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
2829 2830 2831
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
2832
	pr_err("VMCB State Save Area:\n");
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
	       save->fs.selector, save->fs.attrib,
	       save->fs.limit, save->fs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
	       save->gs.selector, save->gs.attrib,
	       save->gs.limit, save->gs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
	       save->ldtr.selector, save->ldtr.attrib,
	       save->ldtr.limit, save->ldtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
	       save->tr.selector, save->tr.attrib,
	       save->tr.limit, save->tr.base);
2873 2874
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "star:", save->star, "lstar:", save->lstar);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cstar:", save->cstar, "sfmask:", save->sfmask);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "kernel_gs_base:", save->kernel_gs_base,
	       "sysenter_cs:", save->sysenter_cs);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "sysenter_esp:", save->sysenter_esp,
	       "sysenter_eip:", save->sysenter_eip);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
2902 2903
}

2904 2905 2906 2907 2908 2909 2910 2911
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
}

2912
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
2913
{
2914
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2915
	struct kvm_run *kvm_run = vcpu->run;
2916
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
2917

2918 2919
	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);

2920
	if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
2921 2922 2923
		vcpu->arch.cr0 = svm->vmcb->save.cr0;
	if (npt_enabled)
		vcpu->arch.cr3 = svm->vmcb->save.cr3;
2924

2925 2926
	svm_complete_interrupts(svm);

2927
	if (is_guest_mode(vcpu)) {
2928 2929
		int vmexit;

2930 2931 2932 2933
		trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
					svm->vmcb->control.exit_info_1,
					svm->vmcb->control.exit_info_2,
					svm->vmcb->control.exit_int_info,
2934 2935
					svm->vmcb->control.exit_int_info_err,
					KVM_ISA_SVM);
2936

2937 2938 2939 2940 2941 2942
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
2943 2944 2945
			return 1;
	}

2946 2947 2948 2949
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
2950
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
2951
		dump_vmcb(vcpu);
2952 2953 2954
		return 0;
	}

2955
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
2956
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
2957 2958
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
2959
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
2960
		       "exit_code 0x%x\n",
2961
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
2962 2963
		       exit_code);

2964
	if (exit_fastpath != EXIT_FASTPATH_NONE)
2965
		return 1;
2966 2967

	if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
J
Joe Perches 已提交
2968
	    || !svm_exit_handlers[exit_code]) {
2969 2970 2971 2972 2973
		vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%x\n", exit_code);
		dump_vmcb(vcpu);
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror =
			KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
2974
		vcpu->run->internal.ndata = 2;
2975
		vcpu->run->internal.data[0] = exit_code;
2976
		vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
2977
		return 0;
A
Avi Kivity 已提交
2978 2979
	}

2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
		return msr_interception(svm);
	else if (exit_code == SVM_EXIT_VINTR)
		return interrupt_window_interception(svm);
	else if (exit_code == SVM_EXIT_INTR)
		return intr_interception(svm);
	else if (exit_code == SVM_EXIT_HLT)
		return halt_interception(svm);
	else if (exit_code == SVM_EXIT_NPF)
		return npf_interception(svm);
#endif
A
Avi Kivity 已提交
2992
	return svm_exit_handlers[exit_code](svm);
A
Avi Kivity 已提交
2993 2994 2995 2996
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
2997
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
2998

2999
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3000 3001 3002
	load_TR_desc();
}

R
Rusty Russell 已提交
3003
static void pre_svm_run(struct vcpu_svm *svm)
A
Avi Kivity 已提交
3004
{
3005
	struct svm_cpu_data *sd = per_cpu(svm_data, svm->vcpu.cpu);
A
Avi Kivity 已提交
3006

3007
	if (sev_guest(svm->vcpu.kvm))
3008
		return pre_sev_run(svm, svm->vcpu.cpu);
3009

3010
	/* FIXME: handle wraparound of asid_generation */
3011 3012
	if (svm->asid_generation != sd->asid_generation)
		new_asid(svm, sd);
A
Avi Kivity 已提交
3013 3014
}

3015 3016 3017 3018 3019 3020
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3021
	set_intercept(svm, INTERCEPT_IRET);
3022 3023
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3024

3025
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3026 3027 3028
{
	struct vcpu_svm *svm = to_svm(vcpu);

3029
	BUG_ON(!(gif_set(svm)));
3030

3031 3032 3033
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3034 3035
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3036 3037
}

3038
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3039 3040 3041
{
	struct vcpu_svm *svm = to_svm(vcpu);

3042
	if (svm_nested_virtualize_tpr(vcpu))
3043 3044
		return;

3045 3046
	clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);

3047
	if (irr == -1)
3048 3049
		return;

3050
	if (tpr >= irr)
3051
		set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
3052
}
3053

3054
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3055 3056 3057
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3058
	bool ret;
3059

3060
	if (!gif_set(svm))
3061 3062
		return true;

3063 3064 3065 3066 3067
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
	      (svm->vcpu.arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3068 3069

	return ret;
3070 3071
}

3072
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3073 3074 3075
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3076
		return -EBUSY;
3077

3078 3079
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3080
		return -EBUSY;
3081 3082

	return !svm_nmi_blocked(vcpu);
3083 3084
}

J
Jan Kiszka 已提交
3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
		svm->vcpu.arch.hflags |= HF_NMI_MASK;
3098
		set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3099 3100
	} else {
		svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
3101
		clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3102 3103 3104
	}
}

3105
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3106 3107 3108
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3109

3110
	if (!gif_set(svm))
3111
		return true;
3112

3113 3114
	if (is_guest_mode(vcpu)) {
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3115
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
P
Paolo Bonzini 已提交
3116
		    ? !(svm->nested.hsave->save.rflags & X86_EFLAGS_IF)
3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3129 3130
}

3131
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3132 3133 3134
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3135
		return -EBUSY;
3136

3137 3138 3139 3140 3141
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3142
		return -EBUSY;
3143 3144

	return !svm_interrupt_blocked(vcpu);
3145 3146
}

3147
static void enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3148
{
3149 3150
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3151 3152 3153 3154
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3155 3156 3157
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3158
	 */
3159
	if (vgif_enabled(svm) || gif_set(svm)) {
3160 3161 3162 3163 3164 3165 3166
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
		svm_toggle_avic_for_irq_window(vcpu, false);
3167 3168
		svm_set_vintr(svm);
	}
3169 3170
}

3171
static void enable_nmi_window(struct kvm_vcpu *vcpu)
3172
{
3173
	struct vcpu_svm *svm = to_svm(vcpu);
3174

3175 3176
	if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
	    == HF_NMI_MASK)
3177
		return; /* IRET will cause a vm exit */
3178

3179 3180 3181
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
			set_intercept(svm, INTERCEPT_STGI);
3182
		return; /* STGI will cause a vm exit */
3183
	}
3184

J
Joerg Roedel 已提交
3185 3186 3187 3188
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3189
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3190
	svm->nmi_singlestep = true;
3191
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3192 3193
}

3194 3195 3196 3197 3198
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3199 3200 3201 3202 3203
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3204
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3205
{
3206 3207
	struct vcpu_svm *svm = to_svm(vcpu);

3208 3209 3210 3211 3212 3213 3214
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3215 3216 3217 3218
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
		svm->asid_generation--;
3219 3220
}

3221 3222 3223 3224 3225 3226 3227
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3228 3229 3230 3231
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
{
}

3232 3233 3234 3235
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3236
	if (svm_nested_virtualize_tpr(vcpu))
3237 3238
		return;

3239
	if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
3240
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3241
		kvm_set_cr8(vcpu, cr8);
3242 3243 3244
	}
}

3245 3246 3247 3248 3249
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3250 3251
	if (svm_nested_virtualize_tpr(vcpu) ||
	    kvm_vcpu_apicv_active(vcpu))
3252 3253
		return;

3254 3255 3256 3257 3258
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3259 3260 3261 3262 3263
static void svm_complete_interrupts(struct vcpu_svm *svm)
{
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3264 3265 3266
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3267

3268 3269 3270 3271 3272 3273
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
	if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
	    && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
3274
		svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3275 3276
		kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	}
3277

3278 3279 3280 3281 3282 3283 3284
	svm->vcpu.arch.nmi_injected = false;
	kvm_clear_exception_queue(&svm->vcpu);
	kvm_clear_interrupt_queue(&svm->vcpu);

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3285 3286
	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);

3287 3288 3289 3290 3291 3292 3293 3294
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
		svm->vcpu.arch.nmi_injected = true;
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
			    kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
				kvm_rip_write(&svm->vcpu,
					      kvm_rip_read(&svm->vcpu) -
					      int3_injected);
3306
			break;
3307
		}
3308 3309
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3310
			kvm_requeue_exception_e(&svm->vcpu, vector, err);
3311 3312

		} else
3313
			kvm_requeue_exception(&svm->vcpu, vector);
3314 3315
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3316
		kvm_queue_interrupt(&svm->vcpu, vector, false);
3317 3318 3319 3320 3321 3322
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
	svm_complete_interrupts(svm);
}

3334
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3335 3336 3337 3338 3339 3340 3341 3342 3343
{
	if (!is_guest_mode(vcpu) &&
	    to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3344
void __svm_vcpu_run(unsigned long vmcb_pa, unsigned long *regs);
3345

3346
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3347
{
3348
	fastpath_t exit_fastpath;
3349
	struct vcpu_svm *svm = to_svm(vcpu);
3350

3351 3352 3353 3354
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

R
Rusty Russell 已提交
3371
	pre_svm_run(svm);
A
Avi Kivity 已提交
3372

3373 3374
	sync_lapic_to_cr8(vcpu);

3375
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3376

3377 3378 3379 3380 3381 3382 3383 3384 3385
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
	if (unlikely(svm->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
		svm_set_dr6(svm, DR6_FIXED_1 | DR6_RTM);

3386
	clgi();
3387
	kvm_load_guest_xsave_state(vcpu);
3388

3389 3390 3391 3392
	if (lapic_in_kernel(vcpu) &&
		vcpu->arch.apic->lapic_timer.timer_advance_ns)
		kvm_wait_lapic_expire(vcpu);

3393 3394 3395 3396 3397 3398
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3399
	x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3400

3401
	__svm_vcpu_run(svm->vmcb_pa, (unsigned long *)&svm->vcpu.arch.regs);
A
Avi Kivity 已提交
3402

3403 3404 3405 3406 3407 3408 3409 3410 3411
#ifdef CONFIG_X86_64
	wrmsrl(MSR_GS_BASE, svm->host.gs_base);
#else
	loadsegment(fs, svm->host.fs);
#ifndef CONFIG_X86_32_LAZY_GS
	loadsegment(gs, svm->host.gs);
#endif
#endif

3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3427
	if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3428
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3429

A
Avi Kivity 已提交
3430 3431
	reload_tss(vcpu);

3432 3433
	x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);

3434 3435 3436 3437 3438
	vcpu->arch.cr2 = svm->vmcb->save.cr2;
	vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
	vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
	vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;

3439
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3440
		kvm_before_interrupt(&svm->vcpu);
3441

3442
	kvm_load_host_xsave_state(vcpu);
3443 3444 3445
	stgi();

	/* Any pending NMI will happen here */
3446
	exit_fastpath = svm_exit_handlers_fastpath(vcpu);
3447 3448

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3449
		kvm_after_interrupt(&svm->vcpu);
3450

3451 3452
	sync_cr8_to_lapic(vcpu);

3453
	svm->next_rip = 0;
3454 3455 3456 3457
	if (is_guest_mode(&svm->vcpu)) {
		sync_nested_vmcb_control(svm);
		svm->nested.nested_run_pending = 0;
	}
3458

3459 3460
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;

G
Gleb Natapov 已提交
3461 3462
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3463 3464
		svm->vcpu.arch.apf.host_apf_flags =
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3465

A
Avi Kivity 已提交
3466 3467 3468 3469
	if (npt_enabled) {
		vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
		vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
	}
3470 3471 3472 3473 3474 3475 3476 3477

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
		svm_handle_mce(svm);
3478 3479

	mark_all_clean(svm->vmcb);
3480
	return exit_fastpath;
A
Avi Kivity 已提交
3481 3482
}

3483
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long root)
A
Avi Kivity 已提交
3484
{
3485
	struct vcpu_svm *svm = to_svm(vcpu);
3486
	unsigned long cr3;
3487

3488 3489 3490 3491
	cr3 = __sme_set(root);
	if (npt_enabled) {
		svm->vmcb->control.nested_cr3 = cr3;
		mark_dirty(svm->vmcb, VMCB_NPT);
3492

3493
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3494 3495 3496
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
3497
	}
3498

3499 3500
	svm->vmcb->save.cr3 = cr3;
	mark_dirty(svm->vmcb, VMCB_CR);
3501 3502
}

A
Avi Kivity 已提交
3503 3504
static int is_disabled(void)
{
3505 3506 3507 3508 3509 3510
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
3511 3512 3513
	return 0;
}

I
Ingo Molnar 已提交
3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

3525
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
3526
{
3527
	return 0;
Y
Yang, Sheng 已提交
3528 3529
}

3530 3531 3532 3533 3534
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

3535
static bool svm_has_emulated_msr(u32 index)
3536
{
3537 3538
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
3539
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3540 3541 3542 3543 3544
		return false;
	default:
		break;
	}

3545 3546 3547
	return true;
}

3548 3549 3550 3551 3552
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

3553 3554
static void svm_cpuid_update(struct kvm_vcpu *vcpu)
{
3555 3556
	struct vcpu_svm *svm = to_svm(vcpu);

3557
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3558
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
3559 3560
				    boot_cpu_has(X86_FEATURE_XSAVES);

3561
	/* Update nrips enabled cache */
3562 3563
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
			     guest_cpuid_has(&svm->vcpu, X86_FEATURE_NRIPS);
3564 3565 3566 3567

	if (!kvm_vcpu_apicv_active(vcpu))
		return;

3568 3569 3570 3571 3572 3573 3574
	/*
	 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
	 * is exposed to the guest, disable AVIC.
	 */
	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
		kvm_request_apicv_update(vcpu->kvm, false,
					 APICV_INHIBIT_REASON_X2APIC);
3575 3576 3577 3578 3579 3580 3581 3582

	/*
	 * Currently, AVIC does not work with nested virtualization.
	 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
	 */
	if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
		kvm_request_apicv_update(vcpu->kvm, false,
					 APICV_INHIBIT_REASON_NESTED);
3583 3584
}

3585 3586 3587 3588 3589
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

3590
#define PRE_EX(exit)  { .exit_code = (exit), \
3591
			.stage = X86_ICPT_PRE_EXCEPT, }
3592
#define POST_EX(exit) { .exit_code = (exit), \
3593
			.stage = X86_ICPT_POST_EXCEPT, }
3594
#define POST_MEM(exit) { .exit_code = (exit), \
3595
			.stage = X86_ICPT_POST_MEMACCESS, }
3596

3597
static const struct __x86_intercept {
3598 3599 3600 3601 3602 3603 3604 3605
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
3606 3607
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
3608 3609 3610 3611 3612 3613 3614 3615
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
3616 3617 3618 3619 3620 3621 3622 3623
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
3624 3625 3626
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
3627 3628 3629 3630 3631 3632 3633 3634 3635
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
3636 3637 3638 3639 3640 3641 3642
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
3643 3644 3645 3646
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
3647
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
3648 3649
};

3650
#undef PRE_EX
3651
#undef POST_EX
3652
#undef POST_MEM
3653

3654 3655
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
3656 3657
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
3658
{
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

3669
	if (stage != icpt_info.stage)
3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;
		u64 intercept;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

3684 3685
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
3686 3687
			break;

3688
		intercept = svm->nested.ctl.intercept;
3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708

		if (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0)))
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
3709 3710 3711 3712
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
3713 3714 3715 3716 3717 3718
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
3719 3720 3721 3722 3723 3724 3725
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
3726
		break;
3727 3728 3729 3730 3731 3732
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
3733 3734
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
3735
			bytes = info->dst_bytes;
3736
		} else {
3737
			exit_info = (info->dst_val & 0xffff) << 16;
3738
			bytes = info->src_bytes;
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
3759 3760 3761 3762
	default:
		break;
	}

3763 3764 3765
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
3766 3767 3768 3769 3770 3771 3772 3773
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
3774 3775
}

3776
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
3777 3778 3779
{
}

3780 3781
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
3782 3783
	if (pause_filter_thresh)
		shrink_ple_window(vcpu);
3784 3785
}

3786 3787 3788 3789 3790 3791
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

3792
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
3793
{
3794 3795 3796 3797
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
3798 3799 3800 3801 3802
		return true;

	return is_smm(vcpu);
}

3803
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3804 3805 3806
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3807
		return -EBUSY;
3808

3809 3810
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
3811
		return -EBUSY;
3812

3813
	return !svm_smi_blocked(vcpu);
3814 3815
}

3816 3817
static int svm_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
	struct vcpu_svm *svm = to_svm(vcpu);
	int ret;

	if (is_guest_mode(vcpu)) {
		/* FED8h - SVM Guest */
		put_smstate(u64, smstate, 0x7ed8, 1);
		/* FEE0h - SVM Guest VMCB Physical Address */
		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb);

		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

		ret = nested_svm_vmexit(svm);
		if (ret)
			return ret;
	}
3835 3836 3837
	return 0;
}

3838
static int svm_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
3839
{
3840 3841
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *nested_vmcb;
3842
	struct kvm_host_map map;
3843 3844
	u64 guest;
	u64 vmcb;
3845

3846 3847
	guest = GET_SMSTATE(u64, smstate, 0x7ed8);
	vmcb = GET_SMSTATE(u64, smstate, 0x7ee0);
3848

3849
	if (guest) {
3850
		if (kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(vmcb), &map) == -EINVAL)
3851
			return 1;
3852
		nested_vmcb = map.hva;
3853 3854
		enter_svm_guest_mode(svm, vmcb, nested_vmcb);
		kvm_vcpu_unmap(&svm->vcpu, &map, true);
3855
	}
3856
	return 0;
3857 3858
}

3859
static void enable_smi_window(struct kvm_vcpu *vcpu)
3860 3861 3862 3863 3864 3865 3866
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
			set_intercept(svm, INTERCEPT_STGI);
		/* STGI will cause a vm exit */
3867 3868
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
3869 3870 3871
	}
}

3872 3873
static bool svm_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
{
3874 3875 3876 3877
	unsigned long cr4 = kvm_read_cr4(vcpu);
	bool smep = cr4 & X86_CR4_SMEP;
	bool smap = cr4 & X86_CR4_SMAP;
	bool is_user = svm_get_cpl(vcpu) == 3;
3878

3879 3880 3881 3882 3883 3884 3885
	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

3886
	/*
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
	 * priviledges. The microcode reads CS:RIP and if it hits a SMAP
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
3916 3917 3918 3919 3920 3921 3922 3923 3924 3925
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
3926
	if (smap && (!smep || is_user)) {
3927 3928 3929
		if (!sev_guest(vcpu->kvm))
			return true;

3930
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
3931 3932 3933 3934 3935 3936
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

3937 3938 3939 3940 3941 3942 3943
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
3944 3945 3946
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
3947 3948 3949 3950 3951
	 */
	return !gif_set(svm) ||
		   (svm->vmcb->control.intercept & (1ULL << INTERCEPT_INIT));
}

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
	if (avic) {
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	kvm_apicv_init(kvm, avic);
	return 0;
}

3970
static struct kvm_x86_ops svm_x86_ops __initdata = {
3971
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
3972 3973
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
3974
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
3975
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
3976 3977 3978

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
3979
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
3980

3981
	.vm_size = sizeof(struct kvm_svm),
3982
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
3983
	.vm_destroy = svm_vm_destroy,
3984

3985
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
3986 3987
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
3988 3989
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
3990

3991
	.update_bp_intercept = update_bp_intercept,
3992
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
3993 3994 3995 3996 3997
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
3998
	.get_cpl = svm_get_cpl,
3999
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4000 4001 4002 4003 4004 4005 4006
	.set_cr0 = svm_set_cr0,
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4007
	.set_dr7 = svm_set_dr7,
4008
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4009
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4010 4011
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
4012

4013
	.tlb_flush_all = svm_flush_tlb,
4014
	.tlb_flush_current = svm_flush_tlb,
4015
	.tlb_flush_gva = svm_flush_tlb_gva,
4016
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4017 4018

	.run = svm_vcpu_run,
4019
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4020
	.skip_emulated_instruction = skip_emulated_instruction,
4021
	.update_emulated_instruction = NULL,
4022 4023
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4024
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4025
	.set_irq = svm_set_irq,
4026
	.set_nmi = svm_inject_nmi,
4027
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4028
	.cancel_injection = svm_cancel_injection,
4029
	.interrupt_allowed = svm_interrupt_allowed,
4030
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4031 4032
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4033 4034 4035
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
4036
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4037
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4038
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4039
	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4040
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4041 4042
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4043
	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4044
	.apicv_post_state_restore = avic_post_state_restore,
4045 4046

	.set_tss_addr = svm_set_tss_addr,
4047
	.set_identity_map_addr = svm_set_identity_map_addr,
4048
	.get_tdp_level = get_npt_level,
4049
	.get_mt_mask = svm_get_mt_mask,
4050

4051 4052
	.get_exit_info = svm_get_exit_info,

4053
	.cpuid_update = svm_cpuid_update,
4054

4055
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4056

4057
	.write_l1_tsc_offset = svm_write_l1_tsc_offset,
4058

4059
	.load_mmu_pgd = svm_load_mmu_pgd,
4060 4061

	.check_intercept = svm_check_intercept,
4062
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4063

4064 4065
	.request_immediate_exit = __kvm_request_immediate_exit,

4066
	.sched_in = svm_sched_in,
4067 4068

	.pmu_ops = &amd_pmu_ops,
4069 4070
	.nested_ops = &svm_nested_ops,

4071
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4072
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4073
	.update_pi_irte = svm_update_pi_irte,
4074
	.setup_mce = svm_setup_mce,
4075

4076
	.smi_allowed = svm_smi_allowed,
4077 4078
	.pre_enter_smm = svm_pre_enter_smm,
	.pre_leave_smm = svm_pre_leave_smm,
4079
	.enable_smi_window = enable_smi_window,
B
Brijesh Singh 已提交
4080 4081

	.mem_enc_op = svm_mem_enc_op,
4082 4083
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4084

4085
	.need_emulation_on_page_fault = svm_need_emulation_on_page_fault,
4086 4087

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
A
Avi Kivity 已提交
4088 4089
};

4090 4091 4092 4093 4094 4095 4096
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4097 4098 4099 4100
};

static int __init svm_init(void)
{
4101
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4102
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4103 4104 4105 4106
}

static void __exit svm_exit(void)
{
4107
	kvm_exit();
A
Avi Kivity 已提交
4108 4109 4110 4111
}

module_init(svm_init)
module_exit(svm_exit)